1edd16368SStephen M. Cameron /* 2edd16368SStephen M. Cameron * Disk Array driver for HP Smart Array SAS controllers 351c35139SScott Teel * Copyright 2000, 2014 Hewlett-Packard Development Company, L.P. 4edd16368SStephen M. Cameron * 5edd16368SStephen M. Cameron * This program is free software; you can redistribute it and/or modify 6edd16368SStephen M. Cameron * it under the terms of the GNU General Public License as published by 7edd16368SStephen M. Cameron * the Free Software Foundation; version 2 of the License. 8edd16368SStephen M. Cameron * 9edd16368SStephen M. Cameron * This program is distributed in the hope that it will be useful, 10edd16368SStephen M. Cameron * but WITHOUT ANY WARRANTY; without even the implied warranty of 11edd16368SStephen M. Cameron * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or 12edd16368SStephen M. Cameron * NON INFRINGEMENT. See the GNU General Public License for more details. 13edd16368SStephen M. Cameron * 14edd16368SStephen M. Cameron * You should have received a copy of the GNU General Public License 15edd16368SStephen M. Cameron * along with this program; if not, write to the Free Software 16edd16368SStephen M. Cameron * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 17edd16368SStephen M. Cameron * 18edd16368SStephen M. Cameron * Questions/Comments/Bugfixes to iss_storagedev@hp.com 19edd16368SStephen M. Cameron * 20edd16368SStephen M. Cameron */ 21edd16368SStephen M. Cameron 22edd16368SStephen M. Cameron #include <linux/module.h> 23edd16368SStephen M. Cameron #include <linux/interrupt.h> 24edd16368SStephen M. Cameron #include <linux/types.h> 25edd16368SStephen M. Cameron #include <linux/pci.h> 26e5a44df8SMatthew Garrett #include <linux/pci-aspm.h> 27edd16368SStephen M. Cameron #include <linux/kernel.h> 28edd16368SStephen M. Cameron #include <linux/slab.h> 29edd16368SStephen M. Cameron #include <linux/delay.h> 30edd16368SStephen M. Cameron #include <linux/fs.h> 31edd16368SStephen M. Cameron #include <linux/timer.h> 32edd16368SStephen M. Cameron #include <linux/init.h> 33edd16368SStephen M. Cameron #include <linux/spinlock.h> 34edd16368SStephen M. Cameron #include <linux/compat.h> 35edd16368SStephen M. Cameron #include <linux/blktrace_api.h> 36edd16368SStephen M. Cameron #include <linux/uaccess.h> 37edd16368SStephen M. Cameron #include <linux/io.h> 38edd16368SStephen M. Cameron #include <linux/dma-mapping.h> 39edd16368SStephen M. Cameron #include <linux/completion.h> 40edd16368SStephen M. Cameron #include <linux/moduleparam.h> 41edd16368SStephen M. Cameron #include <scsi/scsi.h> 42edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h> 43edd16368SStephen M. Cameron #include <scsi/scsi_device.h> 44edd16368SStephen M. Cameron #include <scsi/scsi_host.h> 45667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h> 46edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h> 47edd16368SStephen M. Cameron #include <linux/string.h> 48edd16368SStephen M. Cameron #include <linux/bitmap.h> 4960063497SArun Sharma #include <linux/atomic.h> 50a0c12413SStephen M. Cameron #include <linux/jiffies.h> 51094963daSStephen M. Cameron #include <linux/percpu.h> 52283b4a9bSStephen M. Cameron #include <asm/div64.h> 53edd16368SStephen M. Cameron #include "hpsa_cmd.h" 54edd16368SStephen M. Cameron #include "hpsa.h" 55edd16368SStephen M. Cameron 56edd16368SStephen M. Cameron /* HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' */ 579a993302SStephen M. Cameron #define HPSA_DRIVER_VERSION "3.4.4-1" 58edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")" 59f79cfec6SStephen M. Cameron #define HPSA "hpsa" 60edd16368SStephen M. Cameron 61edd16368SStephen M. Cameron /* How long to wait (in milliseconds) for board to go into simple mode */ 62edd16368SStephen M. Cameron #define MAX_CONFIG_WAIT 30000 63edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000 64edd16368SStephen M. Cameron 65edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */ 66edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3 67edd16368SStephen M. Cameron 68edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */ 69edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company"); 70edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \ 71edd16368SStephen M. Cameron HPSA_DRIVER_VERSION); 72edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers"); 73edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION); 74edd16368SStephen M. Cameron MODULE_LICENSE("GPL"); 75edd16368SStephen M. Cameron 76edd16368SStephen M. Cameron static int hpsa_allow_any; 77edd16368SStephen M. Cameron module_param(hpsa_allow_any, int, S_IRUGO|S_IWUSR); 78edd16368SStephen M. Cameron MODULE_PARM_DESC(hpsa_allow_any, 79edd16368SStephen M. Cameron "Allow hpsa driver to access unknown HP Smart Array hardware"); 8002ec19c8SStephen M. Cameron static int hpsa_simple_mode; 8102ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR); 8202ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode, 8302ec19c8SStephen M. Cameron "Use 'simple mode' rather than 'performant mode'"); 84edd16368SStephen M. Cameron 85edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */ 86edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = { 87edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3241}, 88edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3243}, 89edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3245}, 90edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3247}, 91edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3249}, 92163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324A}, 93163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324B}, 94f8b01eb9SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3233}, 959143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3350}, 969143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3351}, 979143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3352}, 989143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3353}, 999143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3354}, 1009143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3355}, 1019143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3356}, 102fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1921}, 103fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1922}, 104fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1923}, 105fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1924}, 106fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1925}, 107fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1926}, 108fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1928}, 10997b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1929}, 11097b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BD}, 11197b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BE}, 11297b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BF}, 11397b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C0}, 11497b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C1}, 11597b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C2}, 11697b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C3}, 11797b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C4}, 11897b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C5}, 1193b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C6}, 12097b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C7}, 12197b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C8}, 12297b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C9}, 1233b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CA}, 1243b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CB}, 1253b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CC}, 1263b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CD}, 1273b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CE}, 1288e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076}, 1298e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087}, 1308e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D}, 1318e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088}, 1328e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f}, 133edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 134edd16368SStephen M. Cameron PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0}, 135edd16368SStephen M. Cameron {0,} 136edd16368SStephen M. Cameron }; 137edd16368SStephen M. Cameron 138edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id); 139edd16368SStephen M. Cameron 140edd16368SStephen M. Cameron /* board_id = Subsystem Device ID & Vendor ID 141edd16368SStephen M. Cameron * product = Marketing Name for the board 142edd16368SStephen M. Cameron * access = Address of the struct of function pointers 143edd16368SStephen M. Cameron */ 144edd16368SStephen M. Cameron static struct board_type products[] = { 145edd16368SStephen M. Cameron {0x3241103C, "Smart Array P212", &SA5_access}, 146edd16368SStephen M. Cameron {0x3243103C, "Smart Array P410", &SA5_access}, 147edd16368SStephen M. Cameron {0x3245103C, "Smart Array P410i", &SA5_access}, 148edd16368SStephen M. Cameron {0x3247103C, "Smart Array P411", &SA5_access}, 149edd16368SStephen M. Cameron {0x3249103C, "Smart Array P812", &SA5_access}, 150163dbcd8SMike Miller {0x324A103C, "Smart Array P712m", &SA5_access}, 151163dbcd8SMike Miller {0x324B103C, "Smart Array P711m", &SA5_access}, 152fe0c9610SMike Miller {0x3350103C, "Smart Array P222", &SA5_access}, 153fe0c9610SMike Miller {0x3351103C, "Smart Array P420", &SA5_access}, 154fe0c9610SMike Miller {0x3352103C, "Smart Array P421", &SA5_access}, 155fe0c9610SMike Miller {0x3353103C, "Smart Array P822", &SA5_access}, 156fe0c9610SMike Miller {0x3354103C, "Smart Array P420i", &SA5_access}, 157fe0c9610SMike Miller {0x3355103C, "Smart Array P220i", &SA5_access}, 158fe0c9610SMike Miller {0x3356103C, "Smart Array P721m", &SA5_access}, 1591fd6c8e3SMike Miller {0x1921103C, "Smart Array P830i", &SA5_access}, 1601fd6c8e3SMike Miller {0x1922103C, "Smart Array P430", &SA5_access}, 1611fd6c8e3SMike Miller {0x1923103C, "Smart Array P431", &SA5_access}, 1621fd6c8e3SMike Miller {0x1924103C, "Smart Array P830", &SA5_access}, 1631fd6c8e3SMike Miller {0x1926103C, "Smart Array P731m", &SA5_access}, 1641fd6c8e3SMike Miller {0x1928103C, "Smart Array P230i", &SA5_access}, 1651fd6c8e3SMike Miller {0x1929103C, "Smart Array P530", &SA5_access}, 16697b9f53dSMike Miller {0x21BD103C, "Smart Array", &SA5_access}, 16797b9f53dSMike Miller {0x21BE103C, "Smart Array", &SA5_access}, 16897b9f53dSMike Miller {0x21BF103C, "Smart Array", &SA5_access}, 16997b9f53dSMike Miller {0x21C0103C, "Smart Array", &SA5_access}, 17097b9f53dSMike Miller {0x21C1103C, "Smart Array", &SA5_access}, 17197b9f53dSMike Miller {0x21C2103C, "Smart Array", &SA5_access}, 17297b9f53dSMike Miller {0x21C3103C, "Smart Array", &SA5_access}, 17397b9f53dSMike Miller {0x21C4103C, "Smart Array", &SA5_access}, 17497b9f53dSMike Miller {0x21C5103C, "Smart Array", &SA5_access}, 1753b7a45e5SJoe Handzik {0x21C6103C, "Smart Array", &SA5_access}, 17697b9f53dSMike Miller {0x21C7103C, "Smart Array", &SA5_access}, 17797b9f53dSMike Miller {0x21C8103C, "Smart Array", &SA5_access}, 17897b9f53dSMike Miller {0x21C9103C, "Smart Array", &SA5_access}, 1793b7a45e5SJoe Handzik {0x21CA103C, "Smart Array", &SA5_access}, 1803b7a45e5SJoe Handzik {0x21CB103C, "Smart Array", &SA5_access}, 1813b7a45e5SJoe Handzik {0x21CC103C, "Smart Array", &SA5_access}, 1823b7a45e5SJoe Handzik {0x21CD103C, "Smart Array", &SA5_access}, 1833b7a45e5SJoe Handzik {0x21CE103C, "Smart Array", &SA5_access}, 1848e616a5eSStephen M. Cameron {0x00761590, "HP Storage P1224 Array Controller", &SA5_access}, 1858e616a5eSStephen M. Cameron {0x00871590, "HP Storage P1224e Array Controller", &SA5_access}, 1868e616a5eSStephen M. Cameron {0x007D1590, "HP Storage P1228 Array Controller", &SA5_access}, 1878e616a5eSStephen M. Cameron {0x00881590, "HP Storage P1228e Array Controller", &SA5_access}, 1888e616a5eSStephen M. Cameron {0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access}, 189edd16368SStephen M. Cameron {0xFFFF103C, "Unknown Smart Array", &SA5_access}, 190edd16368SStephen M. Cameron }; 191edd16368SStephen M. Cameron 192edd16368SStephen M. Cameron static int number_of_controllers; 193edd16368SStephen M. Cameron 19410f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id); 19510f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id); 196edd16368SStephen M. Cameron static int hpsa_ioctl(struct scsi_device *dev, int cmd, void *arg); 197*0b57075dSStephen M. Cameron static void lock_and_start_io(struct ctlr_info *h); 198*0b57075dSStephen M. Cameron static void start_io(struct ctlr_info *h, unsigned long *flags); 199edd16368SStephen M. Cameron 200edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 201edd16368SStephen M. Cameron static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void *arg); 202edd16368SStephen M. Cameron #endif 203edd16368SStephen M. Cameron 204edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c); 205edd16368SStephen M. Cameron static void cmd_special_free(struct ctlr_info *h, struct CommandList *c); 206edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h); 207edd16368SStephen M. Cameron static struct CommandList *cmd_special_alloc(struct ctlr_info *h); 208a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 209b7bb24ebSStephen M. Cameron void *buff, size_t size, u16 page_code, unsigned char *scsi3addr, 210edd16368SStephen M. Cameron int cmd_type); 211b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8) 212edd16368SStephen M. Cameron 213f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd); 214a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *); 215a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 216a08a8471SStephen M. Cameron unsigned long elapsed_time); 217667e23d4SStephen M. Cameron static int hpsa_change_queue_depth(struct scsi_device *sdev, 218667e23d4SStephen M. Cameron int qdepth, int reason); 219edd16368SStephen M. Cameron 220edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd); 22175167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *scsicmd); 222edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev); 223edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev); 224edd16368SStephen M. Cameron 225edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno); 226edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 227edd16368SStephen M. Cameron struct CommandList *c); 228edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 229edd16368SStephen M. Cameron struct CommandList *c); 230303932fdSDon Brace /* performant mode helper functions */ 231303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets, 232e1f7de0cSMatt Gates int nsgs, int min_blocks, int *bucket_map); 2336f039790SGreg Kroah-Hartman static void hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h); 234254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q); 2356f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 2366f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 2371df8552aSStephen M. Cameron u64 *cfg_offset); 2386f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 2391df8552aSStephen M. Cameron unsigned long *memory_bar); 2406f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id); 2416f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 2426f039790SGreg Kroah-Hartman int wait_for_ready); 24375167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c); 244283b4a9bSStephen M. Cameron static void hpsa_wait_for_mode_change_ack(struct ctlr_info *h); 245fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0 246fe5389c8SStephen M. Cameron #define BOARD_READY 1 24723100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h); 24876438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h); 249c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 250c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 251c349775eSScott Teel u8 *scsi3addr); 252edd16368SStephen M. Cameron 253edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev) 254edd16368SStephen M. Cameron { 255edd16368SStephen M. Cameron unsigned long *priv = shost_priv(sdev->host); 256edd16368SStephen M. Cameron return (struct ctlr_info *) *priv; 257edd16368SStephen M. Cameron } 258edd16368SStephen M. Cameron 259a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh) 260a23513e8SStephen M. Cameron { 261a23513e8SStephen M. Cameron unsigned long *priv = shost_priv(sh); 262a23513e8SStephen M. Cameron return (struct ctlr_info *) *priv; 263a23513e8SStephen M. Cameron } 264a23513e8SStephen M. Cameron 265edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 266edd16368SStephen M. Cameron struct CommandList *c) 267edd16368SStephen M. Cameron { 268edd16368SStephen M. Cameron if (c->err_info->SenseInfo[2] != UNIT_ATTENTION) 269edd16368SStephen M. Cameron return 0; 270edd16368SStephen M. Cameron 271edd16368SStephen M. Cameron switch (c->err_info->SenseInfo[12]) { 272edd16368SStephen M. Cameron case STATE_CHANGED: 273f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: a state change " 274edd16368SStephen M. Cameron "detected, command retried\n", h->ctlr); 275edd16368SStephen M. Cameron break; 276edd16368SStephen M. Cameron case LUN_FAILED: 277f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: LUN failure " 278edd16368SStephen M. Cameron "detected, action required\n", h->ctlr); 279edd16368SStephen M. Cameron break; 280edd16368SStephen M. Cameron case REPORT_LUNS_CHANGED: 281f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: report LUN data " 28231468401SMike Miller "changed, action required\n", h->ctlr); 283edd16368SStephen M. Cameron /* 2844f4eb9f1SScott Teel * Note: this REPORT_LUNS_CHANGED condition only occurs on the external 2854f4eb9f1SScott Teel * target (array) devices. 286edd16368SStephen M. Cameron */ 287edd16368SStephen M. Cameron break; 288edd16368SStephen M. Cameron case POWER_OR_RESET: 289f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: a power on " 290edd16368SStephen M. Cameron "or device reset detected\n", h->ctlr); 291edd16368SStephen M. Cameron break; 292edd16368SStephen M. Cameron case UNIT_ATTENTION_CLEARED: 293f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: unit attention " 294edd16368SStephen M. Cameron "cleared by another initiator\n", h->ctlr); 295edd16368SStephen M. Cameron break; 296edd16368SStephen M. Cameron default: 297f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: unknown " 298edd16368SStephen M. Cameron "unit attention detected\n", h->ctlr); 299edd16368SStephen M. Cameron break; 300edd16368SStephen M. Cameron } 301edd16368SStephen M. Cameron return 1; 302edd16368SStephen M. Cameron } 303edd16368SStephen M. Cameron 304852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c) 305852af20aSMatt Bondurant { 306852af20aSMatt Bondurant if (c->err_info->CommandStatus != CMD_TARGET_STATUS || 307852af20aSMatt Bondurant (c->err_info->ScsiStatus != SAM_STAT_BUSY && 308852af20aSMatt Bondurant c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL)) 309852af20aSMatt Bondurant return 0; 310852af20aSMatt Bondurant dev_warn(&h->pdev->dev, HPSA "device busy"); 311852af20aSMatt Bondurant return 1; 312852af20aSMatt Bondurant } 313852af20aSMatt Bondurant 314da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev, 315da0697bdSScott Teel struct device_attribute *attr, 316da0697bdSScott Teel const char *buf, size_t count) 317da0697bdSScott Teel { 318da0697bdSScott Teel int status, len; 319da0697bdSScott Teel struct ctlr_info *h; 320da0697bdSScott Teel struct Scsi_Host *shost = class_to_shost(dev); 321da0697bdSScott Teel char tmpbuf[10]; 322da0697bdSScott Teel 323da0697bdSScott Teel if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO)) 324da0697bdSScott Teel return -EACCES; 325da0697bdSScott Teel len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count; 326da0697bdSScott Teel strncpy(tmpbuf, buf, len); 327da0697bdSScott Teel tmpbuf[len] = '\0'; 328da0697bdSScott Teel if (sscanf(tmpbuf, "%d", &status) != 1) 329da0697bdSScott Teel return -EINVAL; 330da0697bdSScott Teel h = shost_to_hba(shost); 331da0697bdSScott Teel h->acciopath_status = !!status; 332da0697bdSScott Teel dev_warn(&h->pdev->dev, 333da0697bdSScott Teel "hpsa: HP SSD Smart Path %s via sysfs update.\n", 334da0697bdSScott Teel h->acciopath_status ? "enabled" : "disabled"); 335da0697bdSScott Teel return count; 336da0697bdSScott Teel } 337da0697bdSScott Teel 3382ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev, 3392ba8bfc8SStephen M. Cameron struct device_attribute *attr, 3402ba8bfc8SStephen M. Cameron const char *buf, size_t count) 3412ba8bfc8SStephen M. Cameron { 3422ba8bfc8SStephen M. Cameron int debug_level, len; 3432ba8bfc8SStephen M. Cameron struct ctlr_info *h; 3442ba8bfc8SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 3452ba8bfc8SStephen M. Cameron char tmpbuf[10]; 3462ba8bfc8SStephen M. Cameron 3472ba8bfc8SStephen M. Cameron if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO)) 3482ba8bfc8SStephen M. Cameron return -EACCES; 3492ba8bfc8SStephen M. Cameron len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count; 3502ba8bfc8SStephen M. Cameron strncpy(tmpbuf, buf, len); 3512ba8bfc8SStephen M. Cameron tmpbuf[len] = '\0'; 3522ba8bfc8SStephen M. Cameron if (sscanf(tmpbuf, "%d", &debug_level) != 1) 3532ba8bfc8SStephen M. Cameron return -EINVAL; 3542ba8bfc8SStephen M. Cameron if (debug_level < 0) 3552ba8bfc8SStephen M. Cameron debug_level = 0; 3562ba8bfc8SStephen M. Cameron h = shost_to_hba(shost); 3572ba8bfc8SStephen M. Cameron h->raid_offload_debug = debug_level; 3582ba8bfc8SStephen M. Cameron dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n", 3592ba8bfc8SStephen M. Cameron h->raid_offload_debug); 3602ba8bfc8SStephen M. Cameron return count; 3612ba8bfc8SStephen M. Cameron } 3622ba8bfc8SStephen M. Cameron 363edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev, 364edd16368SStephen M. Cameron struct device_attribute *attr, 365edd16368SStephen M. Cameron const char *buf, size_t count) 366edd16368SStephen M. Cameron { 367edd16368SStephen M. Cameron struct ctlr_info *h; 368edd16368SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 369a23513e8SStephen M. Cameron h = shost_to_hba(shost); 37031468401SMike Miller hpsa_scan_start(h->scsi_host); 371edd16368SStephen M. Cameron return count; 372edd16368SStephen M. Cameron } 373edd16368SStephen M. Cameron 374d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev, 375d28ce020SStephen M. Cameron struct device_attribute *attr, char *buf) 376d28ce020SStephen M. Cameron { 377d28ce020SStephen M. Cameron struct ctlr_info *h; 378d28ce020SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 379d28ce020SStephen M. Cameron unsigned char *fwrev; 380d28ce020SStephen M. Cameron 381d28ce020SStephen M. Cameron h = shost_to_hba(shost); 382d28ce020SStephen M. Cameron if (!h->hba_inquiry_data) 383d28ce020SStephen M. Cameron return 0; 384d28ce020SStephen M. Cameron fwrev = &h->hba_inquiry_data[32]; 385d28ce020SStephen M. Cameron return snprintf(buf, 20, "%c%c%c%c\n", 386d28ce020SStephen M. Cameron fwrev[0], fwrev[1], fwrev[2], fwrev[3]); 387d28ce020SStephen M. Cameron } 388d28ce020SStephen M. Cameron 38994a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev, 39094a13649SStephen M. Cameron struct device_attribute *attr, char *buf) 39194a13649SStephen M. Cameron { 39294a13649SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 39394a13649SStephen M. Cameron struct ctlr_info *h = shost_to_hba(shost); 39494a13649SStephen M. Cameron 39594a13649SStephen M. Cameron return snprintf(buf, 20, "%d\n", h->commands_outstanding); 39694a13649SStephen M. Cameron } 39794a13649SStephen M. Cameron 398745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev, 399745a7a25SStephen M. Cameron struct device_attribute *attr, char *buf) 400745a7a25SStephen M. Cameron { 401745a7a25SStephen M. Cameron struct ctlr_info *h; 402745a7a25SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 403745a7a25SStephen M. Cameron 404745a7a25SStephen M. Cameron h = shost_to_hba(shost); 405745a7a25SStephen M. Cameron return snprintf(buf, 20, "%s\n", 406960a30e7SStephen M. Cameron h->transMethod & CFGTBL_Trans_Performant ? 407745a7a25SStephen M. Cameron "performant" : "simple"); 408745a7a25SStephen M. Cameron } 409745a7a25SStephen M. Cameron 410da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev, 411da0697bdSScott Teel struct device_attribute *attr, char *buf) 412da0697bdSScott Teel { 413da0697bdSScott Teel struct ctlr_info *h; 414da0697bdSScott Teel struct Scsi_Host *shost = class_to_shost(dev); 415da0697bdSScott Teel 416da0697bdSScott Teel h = shost_to_hba(shost); 417da0697bdSScott Teel return snprintf(buf, 30, "HP SSD Smart Path %s\n", 418da0697bdSScott Teel (h->acciopath_status == 1) ? "enabled" : "disabled"); 419da0697bdSScott Teel } 420da0697bdSScott Teel 42146380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */ 422941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = { 423941b1cdaSStephen M. Cameron 0x324a103C, /* Smart Array P712m */ 424941b1cdaSStephen M. Cameron 0x324b103C, /* SmartArray P711m */ 425941b1cdaSStephen M. Cameron 0x3223103C, /* Smart Array P800 */ 426941b1cdaSStephen M. Cameron 0x3234103C, /* Smart Array P400 */ 427941b1cdaSStephen M. Cameron 0x3235103C, /* Smart Array P400i */ 428941b1cdaSStephen M. Cameron 0x3211103C, /* Smart Array E200i */ 429941b1cdaSStephen M. Cameron 0x3212103C, /* Smart Array E200 */ 430941b1cdaSStephen M. Cameron 0x3213103C, /* Smart Array E200i */ 431941b1cdaSStephen M. Cameron 0x3214103C, /* Smart Array E200i */ 432941b1cdaSStephen M. Cameron 0x3215103C, /* Smart Array E200i */ 433941b1cdaSStephen M. Cameron 0x3237103C, /* Smart Array E500 */ 434941b1cdaSStephen M. Cameron 0x323D103C, /* Smart Array P700m */ 4357af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 436941b1cdaSStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 437941b1cdaSStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 4385a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 4395a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 4405a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 4415a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 4425a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 4435a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 444941b1cdaSStephen M. Cameron }; 445941b1cdaSStephen M. Cameron 44646380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */ 44746380786SStephen M. Cameron static u32 soft_unresettable_controller[] = { 4487af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 4495a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 4505a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 4515a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 4525a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 4535a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 4545a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 45546380786SStephen M. Cameron /* Exclude 640x boards. These are two pci devices in one slot 45646380786SStephen M. Cameron * which share a battery backed cache module. One controls the 45746380786SStephen M. Cameron * cache, the other accesses the cache through the one that controls 45846380786SStephen M. Cameron * it. If we reset the one controlling the cache, the other will 45946380786SStephen M. Cameron * likely not be happy. Just forbid resetting this conjoined mess. 46046380786SStephen M. Cameron * The 640x isn't really supported by hpsa anyway. 46146380786SStephen M. Cameron */ 46246380786SStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 46346380786SStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 46446380786SStephen M. Cameron }; 46546380786SStephen M. Cameron 46646380786SStephen M. Cameron static int ctlr_is_hard_resettable(u32 board_id) 467941b1cdaSStephen M. Cameron { 468941b1cdaSStephen M. Cameron int i; 469941b1cdaSStephen M. Cameron 470941b1cdaSStephen M. Cameron for (i = 0; i < ARRAY_SIZE(unresettable_controller); i++) 47146380786SStephen M. Cameron if (unresettable_controller[i] == board_id) 472941b1cdaSStephen M. Cameron return 0; 473941b1cdaSStephen M. Cameron return 1; 474941b1cdaSStephen M. Cameron } 475941b1cdaSStephen M. Cameron 47646380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id) 47746380786SStephen M. Cameron { 47846380786SStephen M. Cameron int i; 47946380786SStephen M. Cameron 48046380786SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(soft_unresettable_controller); i++) 48146380786SStephen M. Cameron if (soft_unresettable_controller[i] == board_id) 48246380786SStephen M. Cameron return 0; 48346380786SStephen M. Cameron return 1; 48446380786SStephen M. Cameron } 48546380786SStephen M. Cameron 48646380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id) 48746380786SStephen M. Cameron { 48846380786SStephen M. Cameron return ctlr_is_hard_resettable(board_id) || 48946380786SStephen M. Cameron ctlr_is_soft_resettable(board_id); 49046380786SStephen M. Cameron } 49146380786SStephen M. Cameron 492941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev, 493941b1cdaSStephen M. Cameron struct device_attribute *attr, char *buf) 494941b1cdaSStephen M. Cameron { 495941b1cdaSStephen M. Cameron struct ctlr_info *h; 496941b1cdaSStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 497941b1cdaSStephen M. Cameron 498941b1cdaSStephen M. Cameron h = shost_to_hba(shost); 49946380786SStephen M. Cameron return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id)); 500941b1cdaSStephen M. Cameron } 501941b1cdaSStephen M. Cameron 502edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[]) 503edd16368SStephen M. Cameron { 504edd16368SStephen M. Cameron return (scsi3addr[3] & 0xC0) == 0x40; 505edd16368SStephen M. Cameron } 506edd16368SStephen M. Cameron 507edd16368SStephen M. Cameron static const char *raid_label[] = { "0", "4", "1(1+0)", "5", "5+1", "ADG", 508d82357eaSMike Miller "1(ADM)", "UNKNOWN" 509edd16368SStephen M. Cameron }; 5106b80b18fSScott Teel #define HPSA_RAID_0 0 5116b80b18fSScott Teel #define HPSA_RAID_4 1 5126b80b18fSScott Teel #define HPSA_RAID_1 2 /* also used for RAID 10 */ 5136b80b18fSScott Teel #define HPSA_RAID_5 3 /* also used for RAID 50 */ 5146b80b18fSScott Teel #define HPSA_RAID_51 4 5156b80b18fSScott Teel #define HPSA_RAID_6 5 /* also used for RAID 60 */ 5166b80b18fSScott Teel #define HPSA_RAID_ADM 6 /* also used for RAID 1+0 ADM */ 517edd16368SStephen M. Cameron #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 1) 518edd16368SStephen M. Cameron 519edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev, 520edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 521edd16368SStephen M. Cameron { 522edd16368SStephen M. Cameron ssize_t l = 0; 52382a72c0aSStephen M. Cameron unsigned char rlevel; 524edd16368SStephen M. Cameron struct ctlr_info *h; 525edd16368SStephen M. Cameron struct scsi_device *sdev; 526edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 527edd16368SStephen M. Cameron unsigned long flags; 528edd16368SStephen M. Cameron 529edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 530edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 531edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 532edd16368SStephen M. Cameron hdev = sdev->hostdata; 533edd16368SStephen M. Cameron if (!hdev) { 534edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 535edd16368SStephen M. Cameron return -ENODEV; 536edd16368SStephen M. Cameron } 537edd16368SStephen M. Cameron 538edd16368SStephen M. Cameron /* Is this even a logical drive? */ 539edd16368SStephen M. Cameron if (!is_logical_dev_addr_mode(hdev->scsi3addr)) { 540edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 541edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "N/A\n"); 542edd16368SStephen M. Cameron return l; 543edd16368SStephen M. Cameron } 544edd16368SStephen M. Cameron 545edd16368SStephen M. Cameron rlevel = hdev->raid_level; 546edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 54782a72c0aSStephen M. Cameron if (rlevel > RAID_UNKNOWN) 548edd16368SStephen M. Cameron rlevel = RAID_UNKNOWN; 549edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]); 550edd16368SStephen M. Cameron return l; 551edd16368SStephen M. Cameron } 552edd16368SStephen M. Cameron 553edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev, 554edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 555edd16368SStephen M. Cameron { 556edd16368SStephen M. Cameron struct ctlr_info *h; 557edd16368SStephen M. Cameron struct scsi_device *sdev; 558edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 559edd16368SStephen M. Cameron unsigned long flags; 560edd16368SStephen M. Cameron unsigned char lunid[8]; 561edd16368SStephen M. Cameron 562edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 563edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 564edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 565edd16368SStephen M. Cameron hdev = sdev->hostdata; 566edd16368SStephen M. Cameron if (!hdev) { 567edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 568edd16368SStephen M. Cameron return -ENODEV; 569edd16368SStephen M. Cameron } 570edd16368SStephen M. Cameron memcpy(lunid, hdev->scsi3addr, sizeof(lunid)); 571edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 572edd16368SStephen M. Cameron return snprintf(buf, 20, "0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 573edd16368SStephen M. Cameron lunid[0], lunid[1], lunid[2], lunid[3], 574edd16368SStephen M. Cameron lunid[4], lunid[5], lunid[6], lunid[7]); 575edd16368SStephen M. Cameron } 576edd16368SStephen M. Cameron 577edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev, 578edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 579edd16368SStephen M. Cameron { 580edd16368SStephen M. Cameron struct ctlr_info *h; 581edd16368SStephen M. Cameron struct scsi_device *sdev; 582edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 583edd16368SStephen M. Cameron unsigned long flags; 584edd16368SStephen M. Cameron unsigned char sn[16]; 585edd16368SStephen M. Cameron 586edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 587edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 588edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 589edd16368SStephen M. Cameron hdev = sdev->hostdata; 590edd16368SStephen M. Cameron if (!hdev) { 591edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 592edd16368SStephen M. Cameron return -ENODEV; 593edd16368SStephen M. Cameron } 594edd16368SStephen M. Cameron memcpy(sn, hdev->device_id, sizeof(sn)); 595edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 596edd16368SStephen M. Cameron return snprintf(buf, 16 * 2 + 2, 597edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X" 598edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X\n", 599edd16368SStephen M. Cameron sn[0], sn[1], sn[2], sn[3], 600edd16368SStephen M. Cameron sn[4], sn[5], sn[6], sn[7], 601edd16368SStephen M. Cameron sn[8], sn[9], sn[10], sn[11], 602edd16368SStephen M. Cameron sn[12], sn[13], sn[14], sn[15]); 603edd16368SStephen M. Cameron } 604edd16368SStephen M. Cameron 605c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev, 606c1988684SScott Teel struct device_attribute *attr, char *buf) 607c1988684SScott Teel { 608c1988684SScott Teel struct ctlr_info *h; 609c1988684SScott Teel struct scsi_device *sdev; 610c1988684SScott Teel struct hpsa_scsi_dev_t *hdev; 611c1988684SScott Teel unsigned long flags; 612c1988684SScott Teel int offload_enabled; 613c1988684SScott Teel 614c1988684SScott Teel sdev = to_scsi_device(dev); 615c1988684SScott Teel h = sdev_to_hba(sdev); 616c1988684SScott Teel spin_lock_irqsave(&h->lock, flags); 617c1988684SScott Teel hdev = sdev->hostdata; 618c1988684SScott Teel if (!hdev) { 619c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 620c1988684SScott Teel return -ENODEV; 621c1988684SScott Teel } 622c1988684SScott Teel offload_enabled = hdev->offload_enabled; 623c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 624c1988684SScott Teel return snprintf(buf, 20, "%d\n", offload_enabled); 625c1988684SScott Teel } 626c1988684SScott Teel 6273f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL); 6283f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL); 6293f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL); 6303f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan); 631c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO, 632c1988684SScott Teel host_show_hp_ssd_smart_path_enabled, NULL); 633da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH, 634da0697bdSScott Teel host_show_hp_ssd_smart_path_status, 635da0697bdSScott Teel host_store_hp_ssd_smart_path_status); 6362ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL, 6372ba8bfc8SStephen M. Cameron host_store_raid_offload_debug); 6383f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO, 6393f5eac3aSStephen M. Cameron host_show_firmware_revision, NULL); 6403f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO, 6413f5eac3aSStephen M. Cameron host_show_commands_outstanding, NULL); 6423f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO, 6433f5eac3aSStephen M. Cameron host_show_transport_mode, NULL); 644941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO, 645941b1cdaSStephen M. Cameron host_show_resettable, NULL); 6463f5eac3aSStephen M. Cameron 6473f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = { 6483f5eac3aSStephen M. Cameron &dev_attr_raid_level, 6493f5eac3aSStephen M. Cameron &dev_attr_lunid, 6503f5eac3aSStephen M. Cameron &dev_attr_unique_id, 651c1988684SScott Teel &dev_attr_hp_ssd_smart_path_enabled, 6523f5eac3aSStephen M. Cameron NULL, 6533f5eac3aSStephen M. Cameron }; 6543f5eac3aSStephen M. Cameron 6553f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = { 6563f5eac3aSStephen M. Cameron &dev_attr_rescan, 6573f5eac3aSStephen M. Cameron &dev_attr_firmware_revision, 6583f5eac3aSStephen M. Cameron &dev_attr_commands_outstanding, 6593f5eac3aSStephen M. Cameron &dev_attr_transport_mode, 660941b1cdaSStephen M. Cameron &dev_attr_resettable, 661da0697bdSScott Teel &dev_attr_hp_ssd_smart_path_status, 6622ba8bfc8SStephen M. Cameron &dev_attr_raid_offload_debug, 6633f5eac3aSStephen M. Cameron NULL, 6643f5eac3aSStephen M. Cameron }; 6653f5eac3aSStephen M. Cameron 6663f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = { 6673f5eac3aSStephen M. Cameron .module = THIS_MODULE, 668f79cfec6SStephen M. Cameron .name = HPSA, 669f79cfec6SStephen M. Cameron .proc_name = HPSA, 6703f5eac3aSStephen M. Cameron .queuecommand = hpsa_scsi_queue_command, 6713f5eac3aSStephen M. Cameron .scan_start = hpsa_scan_start, 6723f5eac3aSStephen M. Cameron .scan_finished = hpsa_scan_finished, 6733f5eac3aSStephen M. Cameron .change_queue_depth = hpsa_change_queue_depth, 6743f5eac3aSStephen M. Cameron .this_id = -1, 6753f5eac3aSStephen M. Cameron .use_clustering = ENABLE_CLUSTERING, 67675167d2cSStephen M. Cameron .eh_abort_handler = hpsa_eh_abort_handler, 6773f5eac3aSStephen M. Cameron .eh_device_reset_handler = hpsa_eh_device_reset_handler, 6783f5eac3aSStephen M. Cameron .ioctl = hpsa_ioctl, 6793f5eac3aSStephen M. Cameron .slave_alloc = hpsa_slave_alloc, 6803f5eac3aSStephen M. Cameron .slave_destroy = hpsa_slave_destroy, 6813f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT 6823f5eac3aSStephen M. Cameron .compat_ioctl = hpsa_compat_ioctl, 6833f5eac3aSStephen M. Cameron #endif 6843f5eac3aSStephen M. Cameron .sdev_attrs = hpsa_sdev_attrs, 6853f5eac3aSStephen M. Cameron .shost_attrs = hpsa_shost_attrs, 686c0d6a4d1SStephen M. Cameron .max_sectors = 8192, 68754b2b50cSMartin K. Petersen .no_write_same = 1, 6883f5eac3aSStephen M. Cameron }; 6893f5eac3aSStephen M. Cameron 6903f5eac3aSStephen M. Cameron 6913f5eac3aSStephen M. Cameron /* Enqueuing and dequeuing functions for cmdlists. */ 6923f5eac3aSStephen M. Cameron static inline void addQ(struct list_head *list, struct CommandList *c) 6933f5eac3aSStephen M. Cameron { 6943f5eac3aSStephen M. Cameron list_add_tail(&c->list, list); 6953f5eac3aSStephen M. Cameron } 6963f5eac3aSStephen M. Cameron 697254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q) 6983f5eac3aSStephen M. Cameron { 6993f5eac3aSStephen M. Cameron u32 a; 700072b0518SStephen M. Cameron struct reply_queue_buffer *rq = &h->reply_queue[q]; 701e16a33adSMatt Gates unsigned long flags; 7023f5eac3aSStephen M. Cameron 703e1f7de0cSMatt Gates if (h->transMethod & CFGTBL_Trans_io_accel1) 704e1f7de0cSMatt Gates return h->access.command_completed(h, q); 705e1f7de0cSMatt Gates 7063f5eac3aSStephen M. Cameron if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant))) 707254f796bSMatt Gates return h->access.command_completed(h, q); 7083f5eac3aSStephen M. Cameron 709254f796bSMatt Gates if ((rq->head[rq->current_entry] & 1) == rq->wraparound) { 710254f796bSMatt Gates a = rq->head[rq->current_entry]; 711254f796bSMatt Gates rq->current_entry++; 712e16a33adSMatt Gates spin_lock_irqsave(&h->lock, flags); 7133f5eac3aSStephen M. Cameron h->commands_outstanding--; 714e16a33adSMatt Gates spin_unlock_irqrestore(&h->lock, flags); 7153f5eac3aSStephen M. Cameron } else { 7163f5eac3aSStephen M. Cameron a = FIFO_EMPTY; 7173f5eac3aSStephen M. Cameron } 7183f5eac3aSStephen M. Cameron /* Check for wraparound */ 719254f796bSMatt Gates if (rq->current_entry == h->max_commands) { 720254f796bSMatt Gates rq->current_entry = 0; 721254f796bSMatt Gates rq->wraparound ^= 1; 7223f5eac3aSStephen M. Cameron } 7233f5eac3aSStephen M. Cameron return a; 7243f5eac3aSStephen M. Cameron } 7253f5eac3aSStephen M. Cameron 726c349775eSScott Teel /* 727c349775eSScott Teel * There are some special bits in the bus address of the 728c349775eSScott Teel * command that we have to set for the controller to know 729c349775eSScott Teel * how to process the command: 730c349775eSScott Teel * 731c349775eSScott Teel * Normal performant mode: 732c349775eSScott Teel * bit 0: 1 means performant mode, 0 means simple mode. 733c349775eSScott Teel * bits 1-3 = block fetch table entry 734c349775eSScott Teel * bits 4-6 = command type (== 0) 735c349775eSScott Teel * 736c349775eSScott Teel * ioaccel1 mode: 737c349775eSScott Teel * bit 0 = "performant mode" bit. 738c349775eSScott Teel * bits 1-3 = block fetch table entry 739c349775eSScott Teel * bits 4-6 = command type (== 110) 740c349775eSScott Teel * (command type is needed because ioaccel1 mode 741c349775eSScott Teel * commands are submitted through the same register as normal 742c349775eSScott Teel * mode commands, so this is how the controller knows whether 743c349775eSScott Teel * the command is normal mode or ioaccel1 mode.) 744c349775eSScott Teel * 745c349775eSScott Teel * ioaccel2 mode: 746c349775eSScott Teel * bit 0 = "performant mode" bit. 747c349775eSScott Teel * bits 1-4 = block fetch table entry (note extra bit) 748c349775eSScott Teel * bits 4-6 = not needed, because ioaccel2 mode has 749c349775eSScott Teel * a separate special register for submitting commands. 750c349775eSScott Teel */ 751c349775eSScott Teel 7523f5eac3aSStephen M. Cameron /* set_performant_mode: Modify the tag for cciss performant 7533f5eac3aSStephen M. Cameron * set bit 0 for pull model, bits 3-1 for block fetch 7543f5eac3aSStephen M. Cameron * register number 7553f5eac3aSStephen M. Cameron */ 7563f5eac3aSStephen M. Cameron static void set_performant_mode(struct ctlr_info *h, struct CommandList *c) 7573f5eac3aSStephen M. Cameron { 758254f796bSMatt Gates if (likely(h->transMethod & CFGTBL_Trans_Performant)) { 7593f5eac3aSStephen M. Cameron c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1); 760eee0f03aSHannes Reinecke if (likely(h->msix_vector > 0)) 761254f796bSMatt Gates c->Header.ReplyQueue = 762804a5cb5SJohn Kacur raw_smp_processor_id() % h->nreply_queues; 763254f796bSMatt Gates } 7643f5eac3aSStephen M. Cameron } 7653f5eac3aSStephen M. Cameron 766c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h, 767c349775eSScott Teel struct CommandList *c) 768c349775eSScott Teel { 769c349775eSScott Teel struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 770c349775eSScott Teel 771c349775eSScott Teel /* Tell the controller to post the reply to the queue for this 772c349775eSScott Teel * processor. This seems to give the best I/O throughput. 773c349775eSScott Teel */ 774c349775eSScott Teel cp->ReplyQueue = smp_processor_id() % h->nreply_queues; 775c349775eSScott Teel /* Set the bits in the address sent down to include: 776c349775eSScott Teel * - performant mode bit (bit 0) 777c349775eSScott Teel * - pull count (bits 1-3) 778c349775eSScott Teel * - command type (bits 4-6) 779c349775eSScott Teel */ 780c349775eSScott Teel c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) | 781c349775eSScott Teel IOACCEL1_BUSADDR_CMDTYPE; 782c349775eSScott Teel } 783c349775eSScott Teel 784c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h, 785c349775eSScott Teel struct CommandList *c) 786c349775eSScott Teel { 787c349775eSScott Teel struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex]; 788c349775eSScott Teel 789c349775eSScott Teel /* Tell the controller to post the reply to the queue for this 790c349775eSScott Teel * processor. This seems to give the best I/O throughput. 791c349775eSScott Teel */ 792c349775eSScott Teel cp->reply_queue = smp_processor_id() % h->nreply_queues; 793c349775eSScott Teel /* Set the bits in the address sent down to include: 794c349775eSScott Teel * - performant mode bit not used in ioaccel mode 2 795c349775eSScott Teel * - pull count (bits 0-3) 796c349775eSScott Teel * - command type isn't needed for ioaccel2 797c349775eSScott Teel */ 798c349775eSScott Teel c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]); 799c349775eSScott Teel } 800c349775eSScott Teel 801e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb) 802e85c5974SStephen M. Cameron { 803e85c5974SStephen M. Cameron return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE; 804e85c5974SStephen M. Cameron } 805e85c5974SStephen M. Cameron 806e85c5974SStephen M. Cameron /* 807e85c5974SStephen M. Cameron * During firmware flash, the heartbeat register may not update as frequently 808e85c5974SStephen M. Cameron * as it should. So we dial down lockup detection during firmware flash. and 809e85c5974SStephen M. Cameron * dial it back up when firmware flash completes. 810e85c5974SStephen M. Cameron */ 811e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ) 812e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ) 813e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h, 814e85c5974SStephen M. Cameron struct CommandList *c) 815e85c5974SStephen M. Cameron { 816e85c5974SStephen M. Cameron if (!is_firmware_flash_cmd(c->Request.CDB)) 817e85c5974SStephen M. Cameron return; 818e85c5974SStephen M. Cameron atomic_inc(&h->firmware_flash_in_progress); 819e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH; 820e85c5974SStephen M. Cameron } 821e85c5974SStephen M. Cameron 822e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h, 823e85c5974SStephen M. Cameron struct CommandList *c) 824e85c5974SStephen M. Cameron { 825e85c5974SStephen M. Cameron if (is_firmware_flash_cmd(c->Request.CDB) && 826e85c5974SStephen M. Cameron atomic_dec_and_test(&h->firmware_flash_in_progress)) 827e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 828e85c5974SStephen M. Cameron } 829e85c5974SStephen M. Cameron 8303f5eac3aSStephen M. Cameron static void enqueue_cmd_and_start_io(struct ctlr_info *h, 8313f5eac3aSStephen M. Cameron struct CommandList *c) 8323f5eac3aSStephen M. Cameron { 8333f5eac3aSStephen M. Cameron unsigned long flags; 8343f5eac3aSStephen M. Cameron 835c349775eSScott Teel switch (c->cmd_type) { 836c349775eSScott Teel case CMD_IOACCEL1: 837c349775eSScott Teel set_ioaccel1_performant_mode(h, c); 838c349775eSScott Teel break; 839c349775eSScott Teel case CMD_IOACCEL2: 840c349775eSScott Teel set_ioaccel2_performant_mode(h, c); 841c349775eSScott Teel break; 842c349775eSScott Teel default: 8433f5eac3aSStephen M. Cameron set_performant_mode(h, c); 844c349775eSScott Teel } 845e85c5974SStephen M. Cameron dial_down_lockup_detection_during_fw_flash(h, c); 8463f5eac3aSStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 8473f5eac3aSStephen M. Cameron addQ(&h->reqQ, c); 8483f5eac3aSStephen M. Cameron h->Qdepth++; 849*0b57075dSStephen M. Cameron start_io(h, &flags); 8503f5eac3aSStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 8513f5eac3aSStephen M. Cameron } 8523f5eac3aSStephen M. Cameron 8533f5eac3aSStephen M. Cameron static inline void removeQ(struct CommandList *c) 8543f5eac3aSStephen M. Cameron { 8553f5eac3aSStephen M. Cameron if (WARN_ON(list_empty(&c->list))) 8563f5eac3aSStephen M. Cameron return; 8573f5eac3aSStephen M. Cameron list_del_init(&c->list); 8583f5eac3aSStephen M. Cameron } 8593f5eac3aSStephen M. Cameron 8603f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[]) 8613f5eac3aSStephen M. Cameron { 8623f5eac3aSStephen M. Cameron return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0; 8633f5eac3aSStephen M. Cameron } 8643f5eac3aSStephen M. Cameron 8653f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h) 8663f5eac3aSStephen M. Cameron { 8673f5eac3aSStephen M. Cameron if (!h->hba_inquiry_data) 8683f5eac3aSStephen M. Cameron return 0; 8693f5eac3aSStephen M. Cameron if ((h->hba_inquiry_data[2] & 0x07) == 5) 8703f5eac3aSStephen M. Cameron return 1; 8713f5eac3aSStephen M. Cameron return 0; 8723f5eac3aSStephen M. Cameron } 8733f5eac3aSStephen M. Cameron 874edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h, 875edd16368SStephen M. Cameron unsigned char scsi3addr[], int bus, int *target, int *lun) 876edd16368SStephen M. Cameron { 877edd16368SStephen M. Cameron /* finds an unused bus, target, lun for a new physical device 878edd16368SStephen M. Cameron * assumes h->devlock is held 879edd16368SStephen M. Cameron */ 880edd16368SStephen M. Cameron int i, found = 0; 881cfe5badcSScott Teel DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES); 882edd16368SStephen M. Cameron 883263d9401SAkinobu Mita bitmap_zero(lun_taken, HPSA_MAX_DEVICES); 884edd16368SStephen M. Cameron 885edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 886edd16368SStephen M. Cameron if (h->dev[i]->bus == bus && h->dev[i]->target != -1) 887263d9401SAkinobu Mita __set_bit(h->dev[i]->target, lun_taken); 888edd16368SStephen M. Cameron } 889edd16368SStephen M. Cameron 890263d9401SAkinobu Mita i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES); 891263d9401SAkinobu Mita if (i < HPSA_MAX_DEVICES) { 892edd16368SStephen M. Cameron /* *bus = 1; */ 893edd16368SStephen M. Cameron *target = i; 894edd16368SStephen M. Cameron *lun = 0; 895edd16368SStephen M. Cameron found = 1; 896edd16368SStephen M. Cameron } 897edd16368SStephen M. Cameron return !found; 898edd16368SStephen M. Cameron } 899edd16368SStephen M. Cameron 900edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */ 901edd16368SStephen M. Cameron static int hpsa_scsi_add_entry(struct ctlr_info *h, int hostno, 902edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *device, 903edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded) 904edd16368SStephen M. Cameron { 905edd16368SStephen M. Cameron /* assumes h->devlock is held */ 906edd16368SStephen M. Cameron int n = h->ndevices; 907edd16368SStephen M. Cameron int i; 908edd16368SStephen M. Cameron unsigned char addr1[8], addr2[8]; 909edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 910edd16368SStephen M. Cameron 911cfe5badcSScott Teel if (n >= HPSA_MAX_DEVICES) { 912edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "too many devices, some will be " 913edd16368SStephen M. Cameron "inaccessible.\n"); 914edd16368SStephen M. Cameron return -1; 915edd16368SStephen M. Cameron } 916edd16368SStephen M. Cameron 917edd16368SStephen M. Cameron /* physical devices do not have lun or target assigned until now. */ 918edd16368SStephen M. Cameron if (device->lun != -1) 919edd16368SStephen M. Cameron /* Logical device, lun is already assigned. */ 920edd16368SStephen M. Cameron goto lun_assigned; 921edd16368SStephen M. Cameron 922edd16368SStephen M. Cameron /* If this device a non-zero lun of a multi-lun device 923edd16368SStephen M. Cameron * byte 4 of the 8-byte LUN addr will contain the logical 924edd16368SStephen M. Cameron * unit no, zero otherise. 925edd16368SStephen M. Cameron */ 926edd16368SStephen M. Cameron if (device->scsi3addr[4] == 0) { 927edd16368SStephen M. Cameron /* This is not a non-zero lun of a multi-lun device */ 928edd16368SStephen M. Cameron if (hpsa_find_target_lun(h, device->scsi3addr, 929edd16368SStephen M. Cameron device->bus, &device->target, &device->lun) != 0) 930edd16368SStephen M. Cameron return -1; 931edd16368SStephen M. Cameron goto lun_assigned; 932edd16368SStephen M. Cameron } 933edd16368SStephen M. Cameron 934edd16368SStephen M. Cameron /* This is a non-zero lun of a multi-lun device. 935edd16368SStephen M. Cameron * Search through our list and find the device which 936edd16368SStephen M. Cameron * has the same 8 byte LUN address, excepting byte 4. 937edd16368SStephen M. Cameron * Assign the same bus and target for this new LUN. 938edd16368SStephen M. Cameron * Use the logical unit number from the firmware. 939edd16368SStephen M. Cameron */ 940edd16368SStephen M. Cameron memcpy(addr1, device->scsi3addr, 8); 941edd16368SStephen M. Cameron addr1[4] = 0; 942edd16368SStephen M. Cameron for (i = 0; i < n; i++) { 943edd16368SStephen M. Cameron sd = h->dev[i]; 944edd16368SStephen M. Cameron memcpy(addr2, sd->scsi3addr, 8); 945edd16368SStephen M. Cameron addr2[4] = 0; 946edd16368SStephen M. Cameron /* differ only in byte 4? */ 947edd16368SStephen M. Cameron if (memcmp(addr1, addr2, 8) == 0) { 948edd16368SStephen M. Cameron device->bus = sd->bus; 949edd16368SStephen M. Cameron device->target = sd->target; 950edd16368SStephen M. Cameron device->lun = device->scsi3addr[4]; 951edd16368SStephen M. Cameron break; 952edd16368SStephen M. Cameron } 953edd16368SStephen M. Cameron } 954edd16368SStephen M. Cameron if (device->lun == -1) { 955edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "physical device with no LUN=0," 956edd16368SStephen M. Cameron " suspect firmware bug or unsupported hardware " 957edd16368SStephen M. Cameron "configuration.\n"); 958edd16368SStephen M. Cameron return -1; 959edd16368SStephen M. Cameron } 960edd16368SStephen M. Cameron 961edd16368SStephen M. Cameron lun_assigned: 962edd16368SStephen M. Cameron 963edd16368SStephen M. Cameron h->dev[n] = device; 964edd16368SStephen M. Cameron h->ndevices++; 965edd16368SStephen M. Cameron added[*nadded] = device; 966edd16368SStephen M. Cameron (*nadded)++; 967edd16368SStephen M. Cameron 968edd16368SStephen M. Cameron /* initially, (before registering with scsi layer) we don't 969edd16368SStephen M. Cameron * know our hostno and we don't want to print anything first 970edd16368SStephen M. Cameron * time anyway (the scsi layer's inquiries will show that info) 971edd16368SStephen M. Cameron */ 972edd16368SStephen M. Cameron /* if (hostno != -1) */ 973edd16368SStephen M. Cameron dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d added.\n", 974edd16368SStephen M. Cameron scsi_device_type(device->devtype), hostno, 975edd16368SStephen M. Cameron device->bus, device->target, device->lun); 976edd16368SStephen M. Cameron return 0; 977edd16368SStephen M. Cameron } 978edd16368SStephen M. Cameron 979bd9244f7SScott Teel /* Update an entry in h->dev[] array. */ 980bd9244f7SScott Teel static void hpsa_scsi_update_entry(struct ctlr_info *h, int hostno, 981bd9244f7SScott Teel int entry, struct hpsa_scsi_dev_t *new_entry) 982bd9244f7SScott Teel { 983bd9244f7SScott Teel /* assumes h->devlock is held */ 984bd9244f7SScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 985bd9244f7SScott Teel 986bd9244f7SScott Teel /* Raid level changed. */ 987bd9244f7SScott Teel h->dev[entry]->raid_level = new_entry->raid_level; 988250fb125SStephen M. Cameron 989250fb125SStephen M. Cameron /* Raid offload parameters changed. */ 990250fb125SStephen M. Cameron h->dev[entry]->offload_config = new_entry->offload_config; 991250fb125SStephen M. Cameron h->dev[entry]->offload_enabled = new_entry->offload_enabled; 9929fb0de2dSStephen M. Cameron h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle; 9939fb0de2dSStephen M. Cameron h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror; 9949fb0de2dSStephen M. Cameron h->dev[entry]->raid_map = new_entry->raid_map; 995250fb125SStephen M. Cameron 996bd9244f7SScott Teel dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d updated.\n", 997bd9244f7SScott Teel scsi_device_type(new_entry->devtype), hostno, new_entry->bus, 998bd9244f7SScott Teel new_entry->target, new_entry->lun); 999bd9244f7SScott Teel } 1000bd9244f7SScott Teel 10012a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */ 10022a8ccf31SStephen M. Cameron static void hpsa_scsi_replace_entry(struct ctlr_info *h, int hostno, 10032a8ccf31SStephen M. Cameron int entry, struct hpsa_scsi_dev_t *new_entry, 10042a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded, 10052a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 10062a8ccf31SStephen M. Cameron { 10072a8ccf31SStephen M. Cameron /* assumes h->devlock is held */ 1008cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 10092a8ccf31SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 10102a8ccf31SStephen M. Cameron (*nremoved)++; 101101350d05SStephen M. Cameron 101201350d05SStephen M. Cameron /* 101301350d05SStephen M. Cameron * New physical devices won't have target/lun assigned yet 101401350d05SStephen M. Cameron * so we need to preserve the values in the slot we are replacing. 101501350d05SStephen M. Cameron */ 101601350d05SStephen M. Cameron if (new_entry->target == -1) { 101701350d05SStephen M. Cameron new_entry->target = h->dev[entry]->target; 101801350d05SStephen M. Cameron new_entry->lun = h->dev[entry]->lun; 101901350d05SStephen M. Cameron } 102001350d05SStephen M. Cameron 10212a8ccf31SStephen M. Cameron h->dev[entry] = new_entry; 10222a8ccf31SStephen M. Cameron added[*nadded] = new_entry; 10232a8ccf31SStephen M. Cameron (*nadded)++; 10242a8ccf31SStephen M. Cameron dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d changed.\n", 10252a8ccf31SStephen M. Cameron scsi_device_type(new_entry->devtype), hostno, new_entry->bus, 10262a8ccf31SStephen M. Cameron new_entry->target, new_entry->lun); 10272a8ccf31SStephen M. Cameron } 10282a8ccf31SStephen M. Cameron 1029edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */ 1030edd16368SStephen M. Cameron static void hpsa_scsi_remove_entry(struct ctlr_info *h, int hostno, int entry, 1031edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 1032edd16368SStephen M. Cameron { 1033edd16368SStephen M. Cameron /* assumes h->devlock is held */ 1034edd16368SStephen M. Cameron int i; 1035edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1036edd16368SStephen M. Cameron 1037cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 1038edd16368SStephen M. Cameron 1039edd16368SStephen M. Cameron sd = h->dev[entry]; 1040edd16368SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 1041edd16368SStephen M. Cameron (*nremoved)++; 1042edd16368SStephen M. Cameron 1043edd16368SStephen M. Cameron for (i = entry; i < h->ndevices-1; i++) 1044edd16368SStephen M. Cameron h->dev[i] = h->dev[i+1]; 1045edd16368SStephen M. Cameron h->ndevices--; 1046edd16368SStephen M. Cameron dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d removed.\n", 1047edd16368SStephen M. Cameron scsi_device_type(sd->devtype), hostno, sd->bus, sd->target, 1048edd16368SStephen M. Cameron sd->lun); 1049edd16368SStephen M. Cameron } 1050edd16368SStephen M. Cameron 1051edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \ 1052edd16368SStephen M. Cameron (a)[7] == (b)[7] && \ 1053edd16368SStephen M. Cameron (a)[6] == (b)[6] && \ 1054edd16368SStephen M. Cameron (a)[5] == (b)[5] && \ 1055edd16368SStephen M. Cameron (a)[4] == (b)[4] && \ 1056edd16368SStephen M. Cameron (a)[3] == (b)[3] && \ 1057edd16368SStephen M. Cameron (a)[2] == (b)[2] && \ 1058edd16368SStephen M. Cameron (a)[1] == (b)[1] && \ 1059edd16368SStephen M. Cameron (a)[0] == (b)[0]) 1060edd16368SStephen M. Cameron 1061edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h, 1062edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added) 1063edd16368SStephen M. Cameron { 1064edd16368SStephen M. Cameron /* called when scsi_add_device fails in order to re-adjust 1065edd16368SStephen M. Cameron * h->dev[] to match the mid layer's view. 1066edd16368SStephen M. Cameron */ 1067edd16368SStephen M. Cameron unsigned long flags; 1068edd16368SStephen M. Cameron int i, j; 1069edd16368SStephen M. Cameron 1070edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 1071edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1072edd16368SStephen M. Cameron if (h->dev[i] == added) { 1073edd16368SStephen M. Cameron for (j = i; j < h->ndevices-1; j++) 1074edd16368SStephen M. Cameron h->dev[j] = h->dev[j+1]; 1075edd16368SStephen M. Cameron h->ndevices--; 1076edd16368SStephen M. Cameron break; 1077edd16368SStephen M. Cameron } 1078edd16368SStephen M. Cameron } 1079edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 1080edd16368SStephen M. Cameron kfree(added); 1081edd16368SStephen M. Cameron } 1082edd16368SStephen M. Cameron 1083edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1, 1084edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev2) 1085edd16368SStephen M. Cameron { 1086edd16368SStephen M. Cameron /* we compare everything except lun and target as these 1087edd16368SStephen M. Cameron * are not yet assigned. Compare parts likely 1088edd16368SStephen M. Cameron * to differ first 1089edd16368SStephen M. Cameron */ 1090edd16368SStephen M. Cameron if (memcmp(dev1->scsi3addr, dev2->scsi3addr, 1091edd16368SStephen M. Cameron sizeof(dev1->scsi3addr)) != 0) 1092edd16368SStephen M. Cameron return 0; 1093edd16368SStephen M. Cameron if (memcmp(dev1->device_id, dev2->device_id, 1094edd16368SStephen M. Cameron sizeof(dev1->device_id)) != 0) 1095edd16368SStephen M. Cameron return 0; 1096edd16368SStephen M. Cameron if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0) 1097edd16368SStephen M. Cameron return 0; 1098edd16368SStephen M. Cameron if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0) 1099edd16368SStephen M. Cameron return 0; 1100edd16368SStephen M. Cameron if (dev1->devtype != dev2->devtype) 1101edd16368SStephen M. Cameron return 0; 1102edd16368SStephen M. Cameron if (dev1->bus != dev2->bus) 1103edd16368SStephen M. Cameron return 0; 1104edd16368SStephen M. Cameron return 1; 1105edd16368SStephen M. Cameron } 1106edd16368SStephen M. Cameron 1107bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1, 1108bd9244f7SScott Teel struct hpsa_scsi_dev_t *dev2) 1109bd9244f7SScott Teel { 1110bd9244f7SScott Teel /* Device attributes that can change, but don't mean 1111bd9244f7SScott Teel * that the device is a different device, nor that the OS 1112bd9244f7SScott Teel * needs to be told anything about the change. 1113bd9244f7SScott Teel */ 1114bd9244f7SScott Teel if (dev1->raid_level != dev2->raid_level) 1115bd9244f7SScott Teel return 1; 1116250fb125SStephen M. Cameron if (dev1->offload_config != dev2->offload_config) 1117250fb125SStephen M. Cameron return 1; 1118250fb125SStephen M. Cameron if (dev1->offload_enabled != dev2->offload_enabled) 1119250fb125SStephen M. Cameron return 1; 1120bd9244f7SScott Teel return 0; 1121bd9244f7SScott Teel } 1122bd9244f7SScott Teel 1123edd16368SStephen M. Cameron /* Find needle in haystack. If exact match found, return DEVICE_SAME, 1124edd16368SStephen M. Cameron * and return needle location in *index. If scsi3addr matches, but not 1125edd16368SStephen M. Cameron * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle 1126bd9244f7SScott Teel * location in *index. 1127bd9244f7SScott Teel * In the case of a minor device attribute change, such as RAID level, just 1128bd9244f7SScott Teel * return DEVICE_UPDATED, along with the updated device's location in index. 1129bd9244f7SScott Teel * If needle not found, return DEVICE_NOT_FOUND. 1130edd16368SStephen M. Cameron */ 1131edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle, 1132edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *haystack[], int haystack_size, 1133edd16368SStephen M. Cameron int *index) 1134edd16368SStephen M. Cameron { 1135edd16368SStephen M. Cameron int i; 1136edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0 1137edd16368SStephen M. Cameron #define DEVICE_CHANGED 1 1138edd16368SStephen M. Cameron #define DEVICE_SAME 2 1139bd9244f7SScott Teel #define DEVICE_UPDATED 3 1140edd16368SStephen M. Cameron for (i = 0; i < haystack_size; i++) { 114123231048SStephen M. Cameron if (haystack[i] == NULL) /* previously removed. */ 114223231048SStephen M. Cameron continue; 1143edd16368SStephen M. Cameron if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) { 1144edd16368SStephen M. Cameron *index = i; 1145bd9244f7SScott Teel if (device_is_the_same(needle, haystack[i])) { 1146bd9244f7SScott Teel if (device_updated(needle, haystack[i])) 1147bd9244f7SScott Teel return DEVICE_UPDATED; 1148edd16368SStephen M. Cameron return DEVICE_SAME; 1149bd9244f7SScott Teel } else { 11509846590eSStephen M. Cameron /* Keep offline devices offline */ 11519846590eSStephen M. Cameron if (needle->volume_offline) 11529846590eSStephen M. Cameron return DEVICE_NOT_FOUND; 1153edd16368SStephen M. Cameron return DEVICE_CHANGED; 1154edd16368SStephen M. Cameron } 1155edd16368SStephen M. Cameron } 1156bd9244f7SScott Teel } 1157edd16368SStephen M. Cameron *index = -1; 1158edd16368SStephen M. Cameron return DEVICE_NOT_FOUND; 1159edd16368SStephen M. Cameron } 1160edd16368SStephen M. Cameron 11619846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h, 11629846590eSStephen M. Cameron unsigned char scsi3addr[]) 11639846590eSStephen M. Cameron { 11649846590eSStephen M. Cameron struct offline_device_entry *device; 11659846590eSStephen M. Cameron unsigned long flags; 11669846590eSStephen M. Cameron 11679846590eSStephen M. Cameron /* Check to see if device is already on the list */ 11689846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 11699846590eSStephen M. Cameron list_for_each_entry(device, &h->offline_device_list, offline_list) { 11709846590eSStephen M. Cameron if (memcmp(device->scsi3addr, scsi3addr, 11719846590eSStephen M. Cameron sizeof(device->scsi3addr)) == 0) { 11729846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 11739846590eSStephen M. Cameron return; 11749846590eSStephen M. Cameron } 11759846590eSStephen M. Cameron } 11769846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 11779846590eSStephen M. Cameron 11789846590eSStephen M. Cameron /* Device is not on the list, add it. */ 11799846590eSStephen M. Cameron device = kmalloc(sizeof(*device), GFP_KERNEL); 11809846590eSStephen M. Cameron if (!device) { 11819846590eSStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in %s\n", __func__); 11829846590eSStephen M. Cameron return; 11839846590eSStephen M. Cameron } 11849846590eSStephen M. Cameron memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr)); 11859846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 11869846590eSStephen M. Cameron list_add_tail(&device->offline_list, &h->offline_device_list); 11879846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 11889846590eSStephen M. Cameron } 11899846590eSStephen M. Cameron 11909846590eSStephen M. Cameron /* Print a message explaining various offline volume states */ 11919846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h, 11929846590eSStephen M. Cameron struct hpsa_scsi_dev_t *sd) 11939846590eSStephen M. Cameron { 11949846590eSStephen M. Cameron if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED) 11959846590eSStephen M. Cameron dev_info(&h->pdev->dev, 11969846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n", 11979846590eSStephen M. Cameron h->scsi_host->host_no, 11989846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 11999846590eSStephen M. Cameron switch (sd->volume_offline) { 12009846590eSStephen M. Cameron case HPSA_LV_OK: 12019846590eSStephen M. Cameron break; 12029846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ERASE: 12039846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12049846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n", 12059846590eSStephen M. Cameron h->scsi_host->host_no, 12069846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12079846590eSStephen M. Cameron break; 12089846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_RPI: 12099846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12109846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing rapid parity initialization process.\n", 12119846590eSStephen M. Cameron h->scsi_host->host_no, 12129846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12139846590eSStephen M. Cameron break; 12149846590eSStephen M. Cameron case HPSA_LV_PENDING_RPI: 12159846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12169846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n", 12179846590eSStephen M. Cameron h->scsi_host->host_no, 12189846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12199846590eSStephen M. Cameron break; 12209846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_NO_KEY: 12219846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12229846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n", 12239846590eSStephen M. Cameron h->scsi_host->host_no, 12249846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12259846590eSStephen M. Cameron break; 12269846590eSStephen M. Cameron case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER: 12279846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12289846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n", 12299846590eSStephen M. Cameron h->scsi_host->host_no, 12309846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12319846590eSStephen M. Cameron break; 12329846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION: 12339846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12349846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n", 12359846590eSStephen M. Cameron h->scsi_host->host_no, 12369846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12379846590eSStephen M. Cameron break; 12389846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING: 12399846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12409846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n", 12419846590eSStephen M. Cameron h->scsi_host->host_no, 12429846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12439846590eSStephen M. Cameron break; 12449846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER: 12459846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12469846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n", 12479846590eSStephen M. Cameron h->scsi_host->host_no, 12489846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12499846590eSStephen M. Cameron break; 12509846590eSStephen M. Cameron case HPSA_LV_PENDING_ENCRYPTION: 12519846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12529846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n", 12539846590eSStephen M. Cameron h->scsi_host->host_no, 12549846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12559846590eSStephen M. Cameron break; 12569846590eSStephen M. Cameron case HPSA_LV_PENDING_ENCRYPTION_REKEYING: 12579846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12589846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n", 12599846590eSStephen M. Cameron h->scsi_host->host_no, 12609846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12619846590eSStephen M. Cameron break; 12629846590eSStephen M. Cameron } 12639846590eSStephen M. Cameron } 12649846590eSStephen M. Cameron 12654967bd3eSStephen M. Cameron static void adjust_hpsa_scsi_table(struct ctlr_info *h, int hostno, 1266edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd[], int nsds) 1267edd16368SStephen M. Cameron { 1268edd16368SStephen M. Cameron /* sd contains scsi3 addresses and devtypes, and inquiry 1269edd16368SStephen M. Cameron * data. This function takes what's in sd to be the current 1270edd16368SStephen M. Cameron * reality and updates h->dev[] to reflect that reality. 1271edd16368SStephen M. Cameron */ 1272edd16368SStephen M. Cameron int i, entry, device_change, changes = 0; 1273edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *csd; 1274edd16368SStephen M. Cameron unsigned long flags; 1275edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **added, **removed; 1276edd16368SStephen M. Cameron int nadded, nremoved; 1277edd16368SStephen M. Cameron struct Scsi_Host *sh = NULL; 1278edd16368SStephen M. Cameron 1279cfe5badcSScott Teel added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL); 1280cfe5badcSScott Teel removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL); 1281edd16368SStephen M. Cameron 1282edd16368SStephen M. Cameron if (!added || !removed) { 1283edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in " 1284edd16368SStephen M. Cameron "adjust_hpsa_scsi_table\n"); 1285edd16368SStephen M. Cameron goto free_and_out; 1286edd16368SStephen M. Cameron } 1287edd16368SStephen M. Cameron 1288edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 1289edd16368SStephen M. Cameron 1290edd16368SStephen M. Cameron /* find any devices in h->dev[] that are not in 1291edd16368SStephen M. Cameron * sd[] and remove them from h->dev[], and for any 1292edd16368SStephen M. Cameron * devices which have changed, remove the old device 1293edd16368SStephen M. Cameron * info and add the new device info. 1294bd9244f7SScott Teel * If minor device attributes change, just update 1295bd9244f7SScott Teel * the existing device structure. 1296edd16368SStephen M. Cameron */ 1297edd16368SStephen M. Cameron i = 0; 1298edd16368SStephen M. Cameron nremoved = 0; 1299edd16368SStephen M. Cameron nadded = 0; 1300edd16368SStephen M. Cameron while (i < h->ndevices) { 1301edd16368SStephen M. Cameron csd = h->dev[i]; 1302edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry); 1303edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1304edd16368SStephen M. Cameron changes++; 1305edd16368SStephen M. Cameron hpsa_scsi_remove_entry(h, hostno, i, 1306edd16368SStephen M. Cameron removed, &nremoved); 1307edd16368SStephen M. Cameron continue; /* remove ^^^, hence i not incremented */ 1308edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1309edd16368SStephen M. Cameron changes++; 13102a8ccf31SStephen M. Cameron hpsa_scsi_replace_entry(h, hostno, i, sd[entry], 13112a8ccf31SStephen M. Cameron added, &nadded, removed, &nremoved); 1312c7f172dcSStephen M. Cameron /* Set it to NULL to prevent it from being freed 1313c7f172dcSStephen M. Cameron * at the bottom of hpsa_update_scsi_devices() 1314c7f172dcSStephen M. Cameron */ 1315c7f172dcSStephen M. Cameron sd[entry] = NULL; 1316bd9244f7SScott Teel } else if (device_change == DEVICE_UPDATED) { 1317bd9244f7SScott Teel hpsa_scsi_update_entry(h, hostno, i, sd[entry]); 1318edd16368SStephen M. Cameron } 1319edd16368SStephen M. Cameron i++; 1320edd16368SStephen M. Cameron } 1321edd16368SStephen M. Cameron 1322edd16368SStephen M. Cameron /* Now, make sure every device listed in sd[] is also 1323edd16368SStephen M. Cameron * listed in h->dev[], adding them if they aren't found 1324edd16368SStephen M. Cameron */ 1325edd16368SStephen M. Cameron 1326edd16368SStephen M. Cameron for (i = 0; i < nsds; i++) { 1327edd16368SStephen M. Cameron if (!sd[i]) /* if already added above. */ 1328edd16368SStephen M. Cameron continue; 13299846590eSStephen M. Cameron 13309846590eSStephen M. Cameron /* Don't add devices which are NOT READY, FORMAT IN PROGRESS 13319846590eSStephen M. Cameron * as the SCSI mid-layer does not handle such devices well. 13329846590eSStephen M. Cameron * It relentlessly loops sending TUR at 3Hz, then READ(10) 13339846590eSStephen M. Cameron * at 160Hz, and prevents the system from coming up. 13349846590eSStephen M. Cameron */ 13359846590eSStephen M. Cameron if (sd[i]->volume_offline) { 13369846590eSStephen M. Cameron hpsa_show_volume_status(h, sd[i]); 13379846590eSStephen M. Cameron dev_info(&h->pdev->dev, "c%db%dt%dl%d: temporarily offline\n", 13389846590eSStephen M. Cameron h->scsi_host->host_no, 13399846590eSStephen M. Cameron sd[i]->bus, sd[i]->target, sd[i]->lun); 13409846590eSStephen M. Cameron continue; 13419846590eSStephen M. Cameron } 13429846590eSStephen M. Cameron 1343edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(sd[i], h->dev, 1344edd16368SStephen M. Cameron h->ndevices, &entry); 1345edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1346edd16368SStephen M. Cameron changes++; 1347edd16368SStephen M. Cameron if (hpsa_scsi_add_entry(h, hostno, sd[i], 1348edd16368SStephen M. Cameron added, &nadded) != 0) 1349edd16368SStephen M. Cameron break; 1350edd16368SStephen M. Cameron sd[i] = NULL; /* prevent from being freed later. */ 1351edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1352edd16368SStephen M. Cameron /* should never happen... */ 1353edd16368SStephen M. Cameron changes++; 1354edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 1355edd16368SStephen M. Cameron "device unexpectedly changed.\n"); 1356edd16368SStephen M. Cameron /* but if it does happen, we just ignore that device */ 1357edd16368SStephen M. Cameron } 1358edd16368SStephen M. Cameron } 1359edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 1360edd16368SStephen M. Cameron 13619846590eSStephen M. Cameron /* Monitor devices which are in one of several NOT READY states to be 13629846590eSStephen M. Cameron * brought online later. This must be done without holding h->devlock, 13639846590eSStephen M. Cameron * so don't touch h->dev[] 13649846590eSStephen M. Cameron */ 13659846590eSStephen M. Cameron for (i = 0; i < nsds; i++) { 13669846590eSStephen M. Cameron if (!sd[i]) /* if already added above. */ 13679846590eSStephen M. Cameron continue; 13689846590eSStephen M. Cameron if (sd[i]->volume_offline) 13699846590eSStephen M. Cameron hpsa_monitor_offline_device(h, sd[i]->scsi3addr); 13709846590eSStephen M. Cameron } 13719846590eSStephen M. Cameron 1372edd16368SStephen M. Cameron /* Don't notify scsi mid layer of any changes the first time through 1373edd16368SStephen M. Cameron * (or if there are no changes) scsi_scan_host will do it later the 1374edd16368SStephen M. Cameron * first time through. 1375edd16368SStephen M. Cameron */ 1376edd16368SStephen M. Cameron if (hostno == -1 || !changes) 1377edd16368SStephen M. Cameron goto free_and_out; 1378edd16368SStephen M. Cameron 1379edd16368SStephen M. Cameron sh = h->scsi_host; 1380edd16368SStephen M. Cameron /* Notify scsi mid layer of any removed devices */ 1381edd16368SStephen M. Cameron for (i = 0; i < nremoved; i++) { 1382edd16368SStephen M. Cameron struct scsi_device *sdev = 1383edd16368SStephen M. Cameron scsi_device_lookup(sh, removed[i]->bus, 1384edd16368SStephen M. Cameron removed[i]->target, removed[i]->lun); 1385edd16368SStephen M. Cameron if (sdev != NULL) { 1386edd16368SStephen M. Cameron scsi_remove_device(sdev); 1387edd16368SStephen M. Cameron scsi_device_put(sdev); 1388edd16368SStephen M. Cameron } else { 1389edd16368SStephen M. Cameron /* We don't expect to get here. 1390edd16368SStephen M. Cameron * future cmds to this device will get selection 1391edd16368SStephen M. Cameron * timeout as if the device was gone. 1392edd16368SStephen M. Cameron */ 1393edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "didn't find c%db%dt%dl%d " 1394edd16368SStephen M. Cameron " for removal.", hostno, removed[i]->bus, 1395edd16368SStephen M. Cameron removed[i]->target, removed[i]->lun); 1396edd16368SStephen M. Cameron } 1397edd16368SStephen M. Cameron kfree(removed[i]); 1398edd16368SStephen M. Cameron removed[i] = NULL; 1399edd16368SStephen M. Cameron } 1400edd16368SStephen M. Cameron 1401edd16368SStephen M. Cameron /* Notify scsi mid layer of any added devices */ 1402edd16368SStephen M. Cameron for (i = 0; i < nadded; i++) { 1403edd16368SStephen M. Cameron if (scsi_add_device(sh, added[i]->bus, 1404edd16368SStephen M. Cameron added[i]->target, added[i]->lun) == 0) 1405edd16368SStephen M. Cameron continue; 1406edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "scsi_add_device c%db%dt%dl%d failed, " 1407edd16368SStephen M. Cameron "device not added.\n", hostno, added[i]->bus, 1408edd16368SStephen M. Cameron added[i]->target, added[i]->lun); 1409edd16368SStephen M. Cameron /* now we have to remove it from h->dev, 1410edd16368SStephen M. Cameron * since it didn't get added to scsi mid layer 1411edd16368SStephen M. Cameron */ 1412edd16368SStephen M. Cameron fixup_botched_add(h, added[i]); 1413edd16368SStephen M. Cameron } 1414edd16368SStephen M. Cameron 1415edd16368SStephen M. Cameron free_and_out: 1416edd16368SStephen M. Cameron kfree(added); 1417edd16368SStephen M. Cameron kfree(removed); 1418edd16368SStephen M. Cameron } 1419edd16368SStephen M. Cameron 1420edd16368SStephen M. Cameron /* 14219e03aa2fSJoe Perches * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t * 1422edd16368SStephen M. Cameron * Assume's h->devlock is held. 1423edd16368SStephen M. Cameron */ 1424edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h, 1425edd16368SStephen M. Cameron int bus, int target, int lun) 1426edd16368SStephen M. Cameron { 1427edd16368SStephen M. Cameron int i; 1428edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1429edd16368SStephen M. Cameron 1430edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1431edd16368SStephen M. Cameron sd = h->dev[i]; 1432edd16368SStephen M. Cameron if (sd->bus == bus && sd->target == target && sd->lun == lun) 1433edd16368SStephen M. Cameron return sd; 1434edd16368SStephen M. Cameron } 1435edd16368SStephen M. Cameron return NULL; 1436edd16368SStephen M. Cameron } 1437edd16368SStephen M. Cameron 1438edd16368SStephen M. Cameron /* link sdev->hostdata to our per-device structure. */ 1439edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev) 1440edd16368SStephen M. Cameron { 1441edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1442edd16368SStephen M. Cameron unsigned long flags; 1443edd16368SStephen M. Cameron struct ctlr_info *h; 1444edd16368SStephen M. Cameron 1445edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 1446edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 1447edd16368SStephen M. Cameron sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev), 1448edd16368SStephen M. Cameron sdev_id(sdev), sdev->lun); 1449edd16368SStephen M. Cameron if (sd != NULL) 1450edd16368SStephen M. Cameron sdev->hostdata = sd; 1451edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 1452edd16368SStephen M. Cameron return 0; 1453edd16368SStephen M. Cameron } 1454edd16368SStephen M. Cameron 1455edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev) 1456edd16368SStephen M. Cameron { 1457bcc44255SStephen M. Cameron /* nothing to do. */ 1458edd16368SStephen M. Cameron } 1459edd16368SStephen M. Cameron 146033a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h) 146133a2ffceSStephen M. Cameron { 146233a2ffceSStephen M. Cameron int i; 146333a2ffceSStephen M. Cameron 146433a2ffceSStephen M. Cameron if (!h->cmd_sg_list) 146533a2ffceSStephen M. Cameron return; 146633a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 146733a2ffceSStephen M. Cameron kfree(h->cmd_sg_list[i]); 146833a2ffceSStephen M. Cameron h->cmd_sg_list[i] = NULL; 146933a2ffceSStephen M. Cameron } 147033a2ffceSStephen M. Cameron kfree(h->cmd_sg_list); 147133a2ffceSStephen M. Cameron h->cmd_sg_list = NULL; 147233a2ffceSStephen M. Cameron } 147333a2ffceSStephen M. Cameron 147433a2ffceSStephen M. Cameron static int hpsa_allocate_sg_chain_blocks(struct ctlr_info *h) 147533a2ffceSStephen M. Cameron { 147633a2ffceSStephen M. Cameron int i; 147733a2ffceSStephen M. Cameron 147833a2ffceSStephen M. Cameron if (h->chainsize <= 0) 147933a2ffceSStephen M. Cameron return 0; 148033a2ffceSStephen M. Cameron 148133a2ffceSStephen M. Cameron h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds, 148233a2ffceSStephen M. Cameron GFP_KERNEL); 148333a2ffceSStephen M. Cameron if (!h->cmd_sg_list) 148433a2ffceSStephen M. Cameron return -ENOMEM; 148533a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 148633a2ffceSStephen M. Cameron h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) * 148733a2ffceSStephen M. Cameron h->chainsize, GFP_KERNEL); 148833a2ffceSStephen M. Cameron if (!h->cmd_sg_list[i]) 148933a2ffceSStephen M. Cameron goto clean; 149033a2ffceSStephen M. Cameron } 149133a2ffceSStephen M. Cameron return 0; 149233a2ffceSStephen M. Cameron 149333a2ffceSStephen M. Cameron clean: 149433a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 149533a2ffceSStephen M. Cameron return -ENOMEM; 149633a2ffceSStephen M. Cameron } 149733a2ffceSStephen M. Cameron 1498e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h, 149933a2ffceSStephen M. Cameron struct CommandList *c) 150033a2ffceSStephen M. Cameron { 150133a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg, *chain_block; 150233a2ffceSStephen M. Cameron u64 temp64; 150333a2ffceSStephen M. Cameron 150433a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 150533a2ffceSStephen M. Cameron chain_block = h->cmd_sg_list[c->cmdindex]; 150633a2ffceSStephen M. Cameron chain_sg->Ext = HPSA_SG_CHAIN; 150733a2ffceSStephen M. Cameron chain_sg->Len = sizeof(*chain_sg) * 150833a2ffceSStephen M. Cameron (c->Header.SGTotal - h->max_cmd_sg_entries); 150933a2ffceSStephen M. Cameron temp64 = pci_map_single(h->pdev, chain_block, chain_sg->Len, 151033a2ffceSStephen M. Cameron PCI_DMA_TODEVICE); 1511e2bea6dfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, temp64)) { 1512e2bea6dfSStephen M. Cameron /* prevent subsequent unmapping */ 1513e2bea6dfSStephen M. Cameron chain_sg->Addr.lower = 0; 1514e2bea6dfSStephen M. Cameron chain_sg->Addr.upper = 0; 1515e2bea6dfSStephen M. Cameron return -1; 1516e2bea6dfSStephen M. Cameron } 151733a2ffceSStephen M. Cameron chain_sg->Addr.lower = (u32) (temp64 & 0x0FFFFFFFFULL); 151833a2ffceSStephen M. Cameron chain_sg->Addr.upper = (u32) ((temp64 >> 32) & 0x0FFFFFFFFULL); 1519e2bea6dfSStephen M. Cameron return 0; 152033a2ffceSStephen M. Cameron } 152133a2ffceSStephen M. Cameron 152233a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h, 152333a2ffceSStephen M. Cameron struct CommandList *c) 152433a2ffceSStephen M. Cameron { 152533a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg; 152633a2ffceSStephen M. Cameron union u64bit temp64; 152733a2ffceSStephen M. Cameron 152833a2ffceSStephen M. Cameron if (c->Header.SGTotal <= h->max_cmd_sg_entries) 152933a2ffceSStephen M. Cameron return; 153033a2ffceSStephen M. Cameron 153133a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 153233a2ffceSStephen M. Cameron temp64.val32.lower = chain_sg->Addr.lower; 153333a2ffceSStephen M. Cameron temp64.val32.upper = chain_sg->Addr.upper; 153433a2ffceSStephen M. Cameron pci_unmap_single(h->pdev, temp64.val, chain_sg->Len, PCI_DMA_TODEVICE); 153533a2ffceSStephen M. Cameron } 153633a2ffceSStephen M. Cameron 1537a09c1441SScott Teel 1538a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path. 1539a09c1441SScott Teel * Return 1 for any error that should generate a RAID path retry. 1540a09c1441SScott Teel * Return 0 for errors that don't require a RAID path retry. 1541a09c1441SScott Teel */ 1542a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h, 1543c349775eSScott Teel struct CommandList *c, 1544c349775eSScott Teel struct scsi_cmnd *cmd, 1545c349775eSScott Teel struct io_accel2_cmd *c2) 1546c349775eSScott Teel { 1547c349775eSScott Teel int data_len; 1548a09c1441SScott Teel int retry = 0; 1549c349775eSScott Teel 1550c349775eSScott Teel switch (c2->error_data.serv_response) { 1551c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_COMPLETE: 1552c349775eSScott Teel switch (c2->error_data.status) { 1553c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_GOOD: 1554c349775eSScott Teel break; 1555c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND: 1556c349775eSScott Teel dev_warn(&h->pdev->dev, 1557c349775eSScott Teel "%s: task complete with check condition.\n", 1558c349775eSScott Teel "HP SSD Smart Path"); 1559c349775eSScott Teel if (c2->error_data.data_present != 1560c349775eSScott Teel IOACCEL2_SENSE_DATA_PRESENT) 1561c349775eSScott Teel break; 1562c349775eSScott Teel /* copy the sense data */ 1563c349775eSScott Teel data_len = c2->error_data.sense_data_len; 1564c349775eSScott Teel if (data_len > SCSI_SENSE_BUFFERSIZE) 1565c349775eSScott Teel data_len = SCSI_SENSE_BUFFERSIZE; 1566c349775eSScott Teel if (data_len > sizeof(c2->error_data.sense_data_buff)) 1567c349775eSScott Teel data_len = 1568c349775eSScott Teel sizeof(c2->error_data.sense_data_buff); 1569c349775eSScott Teel memcpy(cmd->sense_buffer, 1570c349775eSScott Teel c2->error_data.sense_data_buff, data_len); 1571c349775eSScott Teel cmd->result |= SAM_STAT_CHECK_CONDITION; 1572a09c1441SScott Teel retry = 1; 1573c349775eSScott Teel break; 1574c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_BUSY: 1575c349775eSScott Teel dev_warn(&h->pdev->dev, 1576c349775eSScott Teel "%s: task complete with BUSY status.\n", 1577c349775eSScott Teel "HP SSD Smart Path"); 1578a09c1441SScott Teel retry = 1; 1579c349775eSScott Teel break; 1580c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON: 1581c349775eSScott Teel dev_warn(&h->pdev->dev, 1582c349775eSScott Teel "%s: task complete with reservation conflict.\n", 1583c349775eSScott Teel "HP SSD Smart Path"); 1584a09c1441SScott Teel retry = 1; 1585c349775eSScott Teel break; 1586c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL: 1587c349775eSScott Teel /* Make scsi midlayer do unlimited retries */ 1588c349775eSScott Teel cmd->result = DID_IMM_RETRY << 16; 1589c349775eSScott Teel break; 1590c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED: 1591c349775eSScott Teel dev_warn(&h->pdev->dev, 1592c349775eSScott Teel "%s: task complete with aborted status.\n", 1593c349775eSScott Teel "HP SSD Smart Path"); 1594a09c1441SScott Teel retry = 1; 1595c349775eSScott Teel break; 1596c349775eSScott Teel default: 1597c349775eSScott Teel dev_warn(&h->pdev->dev, 1598c349775eSScott Teel "%s: task complete with unrecognized status: 0x%02x\n", 1599c349775eSScott Teel "HP SSD Smart Path", c2->error_data.status); 1600a09c1441SScott Teel retry = 1; 1601c349775eSScott Teel break; 1602c349775eSScott Teel } 1603c349775eSScott Teel break; 1604c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_FAILURE: 1605c349775eSScott Teel /* don't expect to get here. */ 1606c349775eSScott Teel dev_warn(&h->pdev->dev, 1607c349775eSScott Teel "unexpected delivery or target failure, status = 0x%02x\n", 1608c349775eSScott Teel c2->error_data.status); 1609a09c1441SScott Teel retry = 1; 1610c349775eSScott Teel break; 1611c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE: 1612c349775eSScott Teel break; 1613c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS: 1614c349775eSScott Teel break; 1615c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_REJECTED: 1616c349775eSScott Teel dev_warn(&h->pdev->dev, "task management function rejected.\n"); 1617a09c1441SScott Teel retry = 1; 1618c349775eSScott Teel break; 1619c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN: 1620c349775eSScott Teel dev_warn(&h->pdev->dev, "task management function invalid LUN\n"); 1621c349775eSScott Teel break; 1622c349775eSScott Teel default: 1623c349775eSScott Teel dev_warn(&h->pdev->dev, 1624c349775eSScott Teel "%s: Unrecognized server response: 0x%02x\n", 1625a09c1441SScott Teel "HP SSD Smart Path", 1626a09c1441SScott Teel c2->error_data.serv_response); 1627a09c1441SScott Teel retry = 1; 1628c349775eSScott Teel break; 1629c349775eSScott Teel } 1630a09c1441SScott Teel 1631a09c1441SScott Teel return retry; /* retry on raid path? */ 1632c349775eSScott Teel } 1633c349775eSScott Teel 1634c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h, 1635c349775eSScott Teel struct CommandList *c, struct scsi_cmnd *cmd, 1636c349775eSScott Teel struct hpsa_scsi_dev_t *dev) 1637c349775eSScott Teel { 1638c349775eSScott Teel struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 1639a09c1441SScott Teel int raid_retry = 0; 1640c349775eSScott Teel 1641c349775eSScott Teel /* check for good status */ 1642c349775eSScott Teel if (likely(c2->error_data.serv_response == 0 && 1643c349775eSScott Teel c2->error_data.status == 0)) { 1644c349775eSScott Teel cmd_free(h, c); 1645c349775eSScott Teel cmd->scsi_done(cmd); 1646c349775eSScott Teel return; 1647c349775eSScott Teel } 1648c349775eSScott Teel 1649c349775eSScott Teel /* Any RAID offload error results in retry which will use 1650c349775eSScott Teel * the normal I/O path so the controller can handle whatever's 1651c349775eSScott Teel * wrong. 1652c349775eSScott Teel */ 1653c349775eSScott Teel if (is_logical_dev_addr_mode(dev->scsi3addr) && 1654c349775eSScott Teel c2->error_data.serv_response == 1655c349775eSScott Teel IOACCEL2_SERV_RESPONSE_FAILURE) { 1656a09c1441SScott Teel if (c2->error_data.status == 1657c349775eSScott Teel IOACCEL2_STATUS_SR_IOACCEL_DISABLED) 1658c349775eSScott Teel dev_warn(&h->pdev->dev, 1659a09c1441SScott Teel "%s: Path is unavailable, retrying on standard path.\n", 1660a09c1441SScott Teel "HP SSD Smart Path"); 1661a09c1441SScott Teel else 1662a09c1441SScott Teel dev_warn(&h->pdev->dev, 1663a09c1441SScott Teel "%s: Error 0x%02x, retrying on standard path.\n", 1664c349775eSScott Teel "HP SSD Smart Path", c2->error_data.status); 1665a09c1441SScott Teel 1666c349775eSScott Teel dev->offload_enabled = 0; 1667e863d68eSScott Teel h->drv_req_rescan = 1; /* schedule controller for a rescan */ 1668c349775eSScott Teel cmd->result = DID_SOFT_ERROR << 16; 1669c349775eSScott Teel cmd_free(h, c); 1670c349775eSScott Teel cmd->scsi_done(cmd); 1671c349775eSScott Teel return; 1672c349775eSScott Teel } 1673a09c1441SScott Teel raid_retry = handle_ioaccel_mode2_error(h, c, cmd, c2); 1674a09c1441SScott Teel /* If error found, disable Smart Path, schedule a rescan, 1675a09c1441SScott Teel * and force a retry on the standard path. 1676a09c1441SScott Teel */ 1677a09c1441SScott Teel if (raid_retry) { 1678a09c1441SScott Teel dev_warn(&h->pdev->dev, "%s: Retrying on standard path.\n", 1679a09c1441SScott Teel "HP SSD Smart Path"); 1680a09c1441SScott Teel dev->offload_enabled = 0; /* Disable Smart Path */ 1681a09c1441SScott Teel h->drv_req_rescan = 1; /* schedule controller rescan */ 1682a09c1441SScott Teel cmd->result = DID_SOFT_ERROR << 16; 1683a09c1441SScott Teel } 1684c349775eSScott Teel cmd_free(h, c); 1685c349775eSScott Teel cmd->scsi_done(cmd); 1686c349775eSScott Teel } 1687c349775eSScott Teel 16881fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp) 1689edd16368SStephen M. Cameron { 1690edd16368SStephen M. Cameron struct scsi_cmnd *cmd; 1691edd16368SStephen M. Cameron struct ctlr_info *h; 1692edd16368SStephen M. Cameron struct ErrorInfo *ei; 1693283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev; 1694edd16368SStephen M. Cameron 1695edd16368SStephen M. Cameron unsigned char sense_key; 1696edd16368SStephen M. Cameron unsigned char asc; /* additional sense code */ 1697edd16368SStephen M. Cameron unsigned char ascq; /* additional sense code qualifier */ 1698db111e18SStephen M. Cameron unsigned long sense_data_size; 1699edd16368SStephen M. Cameron 1700edd16368SStephen M. Cameron ei = cp->err_info; 1701edd16368SStephen M. Cameron cmd = (struct scsi_cmnd *) cp->scsi_cmd; 1702edd16368SStephen M. Cameron h = cp->h; 1703283b4a9bSStephen M. Cameron dev = cmd->device->hostdata; 1704edd16368SStephen M. Cameron 1705edd16368SStephen M. Cameron scsi_dma_unmap(cmd); /* undo the DMA mappings */ 1706e1f7de0cSMatt Gates if ((cp->cmd_type == CMD_SCSI) && 1707e1f7de0cSMatt Gates (cp->Header.SGTotal > h->max_cmd_sg_entries)) 170833a2ffceSStephen M. Cameron hpsa_unmap_sg_chain_block(h, cp); 1709edd16368SStephen M. Cameron 1710edd16368SStephen M. Cameron cmd->result = (DID_OK << 16); /* host byte */ 1711edd16368SStephen M. Cameron cmd->result |= (COMMAND_COMPLETE << 8); /* msg byte */ 1712c349775eSScott Teel 1713c349775eSScott Teel if (cp->cmd_type == CMD_IOACCEL2) 1714c349775eSScott Teel return process_ioaccel2_completion(h, cp, cmd, dev); 1715c349775eSScott Teel 17165512672fSStephen M. Cameron cmd->result |= ei->ScsiStatus; 1717edd16368SStephen M. Cameron 1718edd16368SStephen M. Cameron /* copy the sense data whether we need to or not. */ 1719db111e18SStephen M. Cameron if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo)) 1720db111e18SStephen M. Cameron sense_data_size = SCSI_SENSE_BUFFERSIZE; 1721db111e18SStephen M. Cameron else 1722db111e18SStephen M. Cameron sense_data_size = sizeof(ei->SenseInfo); 1723db111e18SStephen M. Cameron if (ei->SenseLen < sense_data_size) 1724db111e18SStephen M. Cameron sense_data_size = ei->SenseLen; 1725db111e18SStephen M. Cameron 1726db111e18SStephen M. Cameron memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size); 1727edd16368SStephen M. Cameron scsi_set_resid(cmd, ei->ResidualCnt); 1728edd16368SStephen M. Cameron 1729edd16368SStephen M. Cameron if (ei->CommandStatus == 0) { 1730edd16368SStephen M. Cameron cmd_free(h, cp); 17312cc5bfafSTomas Henzl cmd->scsi_done(cmd); 1732edd16368SStephen M. Cameron return; 1733edd16368SStephen M. Cameron } 1734edd16368SStephen M. Cameron 1735e1f7de0cSMatt Gates /* For I/O accelerator commands, copy over some fields to the normal 1736e1f7de0cSMatt Gates * CISS header used below for error handling. 1737e1f7de0cSMatt Gates */ 1738e1f7de0cSMatt Gates if (cp->cmd_type == CMD_IOACCEL1) { 1739e1f7de0cSMatt Gates struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex]; 1740e1f7de0cSMatt Gates cp->Header.SGList = cp->Header.SGTotal = scsi_sg_count(cmd); 1741e1f7de0cSMatt Gates cp->Request.CDBLen = c->io_flags & IOACCEL1_IOFLAGS_CDBLEN_MASK; 1742e1f7de0cSMatt Gates cp->Header.Tag.lower = c->Tag.lower; 1743e1f7de0cSMatt Gates cp->Header.Tag.upper = c->Tag.upper; 1744e1f7de0cSMatt Gates memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8); 1745e1f7de0cSMatt Gates memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen); 1746283b4a9bSStephen M. Cameron 1747283b4a9bSStephen M. Cameron /* Any RAID offload error results in retry which will use 1748283b4a9bSStephen M. Cameron * the normal I/O path so the controller can handle whatever's 1749283b4a9bSStephen M. Cameron * wrong. 1750283b4a9bSStephen M. Cameron */ 1751283b4a9bSStephen M. Cameron if (is_logical_dev_addr_mode(dev->scsi3addr)) { 1752283b4a9bSStephen M. Cameron if (ei->CommandStatus == CMD_IOACCEL_DISABLED) 1753283b4a9bSStephen M. Cameron dev->offload_enabled = 0; 1754283b4a9bSStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; 1755283b4a9bSStephen M. Cameron cmd_free(h, cp); 1756283b4a9bSStephen M. Cameron cmd->scsi_done(cmd); 1757283b4a9bSStephen M. Cameron return; 1758283b4a9bSStephen M. Cameron } 1759e1f7de0cSMatt Gates } 1760e1f7de0cSMatt Gates 1761edd16368SStephen M. Cameron /* an error has occurred */ 1762edd16368SStephen M. Cameron switch (ei->CommandStatus) { 1763edd16368SStephen M. Cameron 1764edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 1765edd16368SStephen M. Cameron if (ei->ScsiStatus) { 1766edd16368SStephen M. Cameron /* Get sense key */ 1767edd16368SStephen M. Cameron sense_key = 0xf & ei->SenseInfo[2]; 1768edd16368SStephen M. Cameron /* Get additional sense code */ 1769edd16368SStephen M. Cameron asc = ei->SenseInfo[12]; 1770edd16368SStephen M. Cameron /* Get addition sense code qualifier */ 1771edd16368SStephen M. Cameron ascq = ei->SenseInfo[13]; 1772edd16368SStephen M. Cameron } 1773edd16368SStephen M. Cameron 1774edd16368SStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) { 17753ce438dfSMatt Gates if (check_for_unit_attention(h, cp)) 1776edd16368SStephen M. Cameron break; 1777edd16368SStephen M. Cameron if (sense_key == ILLEGAL_REQUEST) { 1778edd16368SStephen M. Cameron /* 1779edd16368SStephen M. Cameron * SCSI REPORT_LUNS is commonly unsupported on 1780edd16368SStephen M. Cameron * Smart Array. Suppress noisy complaint. 1781edd16368SStephen M. Cameron */ 1782edd16368SStephen M. Cameron if (cp->Request.CDB[0] == REPORT_LUNS) 1783edd16368SStephen M. Cameron break; 1784edd16368SStephen M. Cameron 1785edd16368SStephen M. Cameron /* If ASC/ASCQ indicate Logical Unit 1786edd16368SStephen M. Cameron * Not Supported condition, 1787edd16368SStephen M. Cameron */ 1788edd16368SStephen M. Cameron if ((asc == 0x25) && (ascq == 0x0)) { 1789edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p " 1790edd16368SStephen M. Cameron "has check condition\n", cp); 1791edd16368SStephen M. Cameron break; 1792edd16368SStephen M. Cameron } 1793edd16368SStephen M. Cameron } 1794edd16368SStephen M. Cameron 1795edd16368SStephen M. Cameron if (sense_key == NOT_READY) { 1796edd16368SStephen M. Cameron /* If Sense is Not Ready, Logical Unit 1797edd16368SStephen M. Cameron * Not ready, Manual Intervention 1798edd16368SStephen M. Cameron * required 1799edd16368SStephen M. Cameron */ 1800edd16368SStephen M. Cameron if ((asc == 0x04) && (ascq == 0x03)) { 1801edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p " 1802edd16368SStephen M. Cameron "has check condition: unit " 1803edd16368SStephen M. Cameron "not ready, manual " 1804edd16368SStephen M. Cameron "intervention required\n", cp); 1805edd16368SStephen M. Cameron break; 1806edd16368SStephen M. Cameron } 1807edd16368SStephen M. Cameron } 18081d3b3609SMatt Gates if (sense_key == ABORTED_COMMAND) { 18091d3b3609SMatt Gates /* Aborted command is retryable */ 18101d3b3609SMatt Gates dev_warn(&h->pdev->dev, "cp %p " 18111d3b3609SMatt Gates "has check condition: aborted command: " 18121d3b3609SMatt Gates "ASC: 0x%x, ASCQ: 0x%x\n", 18131d3b3609SMatt Gates cp, asc, ascq); 18142e311fbaSStephen M. Cameron cmd->result |= DID_SOFT_ERROR << 16; 18151d3b3609SMatt Gates break; 18161d3b3609SMatt Gates } 1817edd16368SStephen M. Cameron /* Must be some other type of check condition */ 181821b8e4efSStephen M. Cameron dev_dbg(&h->pdev->dev, "cp %p has check condition: " 1819edd16368SStephen M. Cameron "unknown type: " 1820edd16368SStephen M. Cameron "Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, " 1821edd16368SStephen M. Cameron "Returning result: 0x%x, " 1822edd16368SStephen M. Cameron "cmd=[%02x %02x %02x %02x %02x " 1823807be732SMike Miller "%02x %02x %02x %02x %02x %02x " 1824edd16368SStephen M. Cameron "%02x %02x %02x %02x %02x]\n", 1825edd16368SStephen M. Cameron cp, sense_key, asc, ascq, 1826edd16368SStephen M. Cameron cmd->result, 1827edd16368SStephen M. Cameron cmd->cmnd[0], cmd->cmnd[1], 1828edd16368SStephen M. Cameron cmd->cmnd[2], cmd->cmnd[3], 1829edd16368SStephen M. Cameron cmd->cmnd[4], cmd->cmnd[5], 1830edd16368SStephen M. Cameron cmd->cmnd[6], cmd->cmnd[7], 1831807be732SMike Miller cmd->cmnd[8], cmd->cmnd[9], 1832807be732SMike Miller cmd->cmnd[10], cmd->cmnd[11], 1833807be732SMike Miller cmd->cmnd[12], cmd->cmnd[13], 1834807be732SMike Miller cmd->cmnd[14], cmd->cmnd[15]); 1835edd16368SStephen M. Cameron break; 1836edd16368SStephen M. Cameron } 1837edd16368SStephen M. Cameron 1838edd16368SStephen M. Cameron 1839edd16368SStephen M. Cameron /* Problem was not a check condition 1840edd16368SStephen M. Cameron * Pass it up to the upper layers... 1841edd16368SStephen M. Cameron */ 1842edd16368SStephen M. Cameron if (ei->ScsiStatus) { 1843edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p has status 0x%x " 1844edd16368SStephen M. Cameron "Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, " 1845edd16368SStephen M. Cameron "Returning result: 0x%x\n", 1846edd16368SStephen M. Cameron cp, ei->ScsiStatus, 1847edd16368SStephen M. Cameron sense_key, asc, ascq, 1848edd16368SStephen M. Cameron cmd->result); 1849edd16368SStephen M. Cameron } else { /* scsi status is zero??? How??? */ 1850edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. " 1851edd16368SStephen M. Cameron "Returning no connection.\n", cp), 1852edd16368SStephen M. Cameron 1853edd16368SStephen M. Cameron /* Ordinarily, this case should never happen, 1854edd16368SStephen M. Cameron * but there is a bug in some released firmware 1855edd16368SStephen M. Cameron * revisions that allows it to happen if, for 1856edd16368SStephen M. Cameron * example, a 4100 backplane loses power and 1857edd16368SStephen M. Cameron * the tape drive is in it. We assume that 1858edd16368SStephen M. Cameron * it's a fatal error of some kind because we 1859edd16368SStephen M. Cameron * can't show that it wasn't. We will make it 1860edd16368SStephen M. Cameron * look like selection timeout since that is 1861edd16368SStephen M. Cameron * the most common reason for this to occur, 1862edd16368SStephen M. Cameron * and it's severe enough. 1863edd16368SStephen M. Cameron */ 1864edd16368SStephen M. Cameron 1865edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 1866edd16368SStephen M. Cameron } 1867edd16368SStephen M. Cameron break; 1868edd16368SStephen M. Cameron 1869edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 1870edd16368SStephen M. Cameron break; 1871edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 1872edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p has" 1873edd16368SStephen M. Cameron " completed with data overrun " 1874edd16368SStephen M. Cameron "reported\n", cp); 1875edd16368SStephen M. Cameron break; 1876edd16368SStephen M. Cameron case CMD_INVALID: { 1877edd16368SStephen M. Cameron /* print_bytes(cp, sizeof(*cp), 1, 0); 1878edd16368SStephen M. Cameron print_cmd(cp); */ 1879edd16368SStephen M. Cameron /* We get CMD_INVALID if you address a non-existent device 1880edd16368SStephen M. Cameron * instead of a selection timeout (no response). You will 1881edd16368SStephen M. Cameron * see this if you yank out a drive, then try to access it. 1882edd16368SStephen M. Cameron * This is kind of a shame because it means that any other 1883edd16368SStephen M. Cameron * CMD_INVALID (e.g. driver bug) will get interpreted as a 1884edd16368SStephen M. Cameron * missing target. */ 1885edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 1886edd16368SStephen M. Cameron } 1887edd16368SStephen M. Cameron break; 1888edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 1889256d0eaaSStephen M. Cameron cmd->result = DID_ERROR << 16; 1890edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p has " 1891edd16368SStephen M. Cameron "protocol error\n", cp); 1892edd16368SStephen M. Cameron break; 1893edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 1894edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 1895edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p had hardware error\n", cp); 1896edd16368SStephen M. Cameron break; 1897edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 1898edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 1899edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p had connection lost\n", cp); 1900edd16368SStephen M. Cameron break; 1901edd16368SStephen M. Cameron case CMD_ABORTED: 1902edd16368SStephen M. Cameron cmd->result = DID_ABORT << 16; 1903edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p was aborted with status 0x%x\n", 1904edd16368SStephen M. Cameron cp, ei->ScsiStatus); 1905edd16368SStephen M. Cameron break; 1906edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 1907edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 1908edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p reports abort failed\n", cp); 1909edd16368SStephen M. Cameron break; 1910edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 1911f6e76055SStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; /* retry the command */ 1912f6e76055SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p aborted due to an unsolicited " 1913edd16368SStephen M. Cameron "abort\n", cp); 1914edd16368SStephen M. Cameron break; 1915edd16368SStephen M. Cameron case CMD_TIMEOUT: 1916edd16368SStephen M. Cameron cmd->result = DID_TIME_OUT << 16; 1917edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p timedout\n", cp); 1918edd16368SStephen M. Cameron break; 19191d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 19201d5e2ed0SStephen M. Cameron cmd->result = DID_ERROR << 16; 19211d5e2ed0SStephen M. Cameron dev_warn(&h->pdev->dev, "Command unabortable\n"); 19221d5e2ed0SStephen M. Cameron break; 1923283b4a9bSStephen M. Cameron case CMD_IOACCEL_DISABLED: 1924283b4a9bSStephen M. Cameron /* This only handles the direct pass-through case since RAID 1925283b4a9bSStephen M. Cameron * offload is handled above. Just attempt a retry. 1926283b4a9bSStephen M. Cameron */ 1927283b4a9bSStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; 1928283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, 1929283b4a9bSStephen M. Cameron "cp %p had HP SSD Smart Path error\n", cp); 1930283b4a9bSStephen M. Cameron break; 1931edd16368SStephen M. Cameron default: 1932edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 1933edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n", 1934edd16368SStephen M. Cameron cp, ei->CommandStatus); 1935edd16368SStephen M. Cameron } 1936edd16368SStephen M. Cameron cmd_free(h, cp); 19372cc5bfafSTomas Henzl cmd->scsi_done(cmd); 1938edd16368SStephen M. Cameron } 1939edd16368SStephen M. Cameron 1940edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev, 1941edd16368SStephen M. Cameron struct CommandList *c, int sg_used, int data_direction) 1942edd16368SStephen M. Cameron { 1943edd16368SStephen M. Cameron int i; 1944edd16368SStephen M. Cameron union u64bit addr64; 1945edd16368SStephen M. Cameron 1946edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 1947edd16368SStephen M. Cameron addr64.val32.lower = c->SG[i].Addr.lower; 1948edd16368SStephen M. Cameron addr64.val32.upper = c->SG[i].Addr.upper; 1949edd16368SStephen M. Cameron pci_unmap_single(pdev, (dma_addr_t) addr64.val, c->SG[i].Len, 1950edd16368SStephen M. Cameron data_direction); 1951edd16368SStephen M. Cameron } 1952edd16368SStephen M. Cameron } 1953edd16368SStephen M. Cameron 1954a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev, 1955edd16368SStephen M. Cameron struct CommandList *cp, 1956edd16368SStephen M. Cameron unsigned char *buf, 1957edd16368SStephen M. Cameron size_t buflen, 1958edd16368SStephen M. Cameron int data_direction) 1959edd16368SStephen M. Cameron { 196001a02ffcSStephen M. Cameron u64 addr64; 1961edd16368SStephen M. Cameron 1962edd16368SStephen M. Cameron if (buflen == 0 || data_direction == PCI_DMA_NONE) { 1963edd16368SStephen M. Cameron cp->Header.SGList = 0; 1964edd16368SStephen M. Cameron cp->Header.SGTotal = 0; 1965a2dac136SStephen M. Cameron return 0; 1966edd16368SStephen M. Cameron } 1967edd16368SStephen M. Cameron 196801a02ffcSStephen M. Cameron addr64 = (u64) pci_map_single(pdev, buf, buflen, data_direction); 1969eceaae18SShuah Khan if (dma_mapping_error(&pdev->dev, addr64)) { 1970a2dac136SStephen M. Cameron /* Prevent subsequent unmap of something never mapped */ 1971eceaae18SShuah Khan cp->Header.SGList = 0; 1972eceaae18SShuah Khan cp->Header.SGTotal = 0; 1973a2dac136SStephen M. Cameron return -1; 1974eceaae18SShuah Khan } 1975edd16368SStephen M. Cameron cp->SG[0].Addr.lower = 197601a02ffcSStephen M. Cameron (u32) (addr64 & (u64) 0x00000000FFFFFFFF); 1977edd16368SStephen M. Cameron cp->SG[0].Addr.upper = 197801a02ffcSStephen M. Cameron (u32) ((addr64 >> 32) & (u64) 0x00000000FFFFFFFF); 1979edd16368SStephen M. Cameron cp->SG[0].Len = buflen; 1980e1d9cbfaSMatt Gates cp->SG[0].Ext = HPSA_SG_LAST; /* we are not chaining */ 198101a02ffcSStephen M. Cameron cp->Header.SGList = (u8) 1; /* no. SGs contig in this cmd */ 198201a02ffcSStephen M. Cameron cp->Header.SGTotal = (u16) 1; /* total sgs in this cmd list */ 1983a2dac136SStephen M. Cameron return 0; 1984edd16368SStephen M. Cameron } 1985edd16368SStephen M. Cameron 1986edd16368SStephen M. Cameron static inline void hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h, 1987edd16368SStephen M. Cameron struct CommandList *c) 1988edd16368SStephen M. Cameron { 1989edd16368SStephen M. Cameron DECLARE_COMPLETION_ONSTACK(wait); 1990edd16368SStephen M. Cameron 1991edd16368SStephen M. Cameron c->waiting = &wait; 1992edd16368SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 1993edd16368SStephen M. Cameron wait_for_completion(&wait); 1994edd16368SStephen M. Cameron } 1995edd16368SStephen M. Cameron 1996094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h) 1997094963daSStephen M. Cameron { 1998094963daSStephen M. Cameron int cpu; 1999094963daSStephen M. Cameron u32 rc, *lockup_detected; 2000094963daSStephen M. Cameron 2001094963daSStephen M. Cameron cpu = get_cpu(); 2002094963daSStephen M. Cameron lockup_detected = per_cpu_ptr(h->lockup_detected, cpu); 2003094963daSStephen M. Cameron rc = *lockup_detected; 2004094963daSStephen M. Cameron put_cpu(); 2005094963daSStephen M. Cameron return rc; 2006094963daSStephen M. Cameron } 2007094963daSStephen M. Cameron 2008a0c12413SStephen M. Cameron static void hpsa_scsi_do_simple_cmd_core_if_no_lockup(struct ctlr_info *h, 2009a0c12413SStephen M. Cameron struct CommandList *c) 2010a0c12413SStephen M. Cameron { 2011a0c12413SStephen M. Cameron /* If controller lockup detected, fake a hardware error. */ 2012094963daSStephen M. Cameron if (unlikely(lockup_detected(h))) 2013a0c12413SStephen M. Cameron c->err_info->CommandStatus = CMD_HARDWARE_ERR; 2014094963daSStephen M. Cameron else 2015a0c12413SStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 2016a0c12413SStephen M. Cameron } 2017a0c12413SStephen M. Cameron 20189c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25 2019edd16368SStephen M. Cameron static void hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h, 2020edd16368SStephen M. Cameron struct CommandList *c, int data_direction) 2021edd16368SStephen M. Cameron { 20229c2fc160SStephen M. Cameron int backoff_time = 10, retry_count = 0; 2023edd16368SStephen M. Cameron 2024edd16368SStephen M. Cameron do { 20257630abd0SJoe Perches memset(c->err_info, 0, sizeof(*c->err_info)); 2026edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 2027edd16368SStephen M. Cameron retry_count++; 20289c2fc160SStephen M. Cameron if (retry_count > 3) { 20299c2fc160SStephen M. Cameron msleep(backoff_time); 20309c2fc160SStephen M. Cameron if (backoff_time < 1000) 20319c2fc160SStephen M. Cameron backoff_time *= 2; 20329c2fc160SStephen M. Cameron } 2033852af20aSMatt Bondurant } while ((check_for_unit_attention(h, c) || 20349c2fc160SStephen M. Cameron check_for_busy(h, c)) && 20359c2fc160SStephen M. Cameron retry_count <= MAX_DRIVER_CMD_RETRIES); 2036edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, data_direction); 2037edd16368SStephen M. Cameron } 2038edd16368SStephen M. Cameron 2039d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt, 2040d1e8beacSStephen M. Cameron struct CommandList *c) 2041edd16368SStephen M. Cameron { 2042d1e8beacSStephen M. Cameron const u8 *cdb = c->Request.CDB; 2043d1e8beacSStephen M. Cameron const u8 *lun = c->Header.LUN.LunAddrBytes; 2044edd16368SStephen M. Cameron 2045d1e8beacSStephen M. Cameron dev_warn(&h->pdev->dev, "%s: LUN:%02x%02x%02x%02x%02x%02x%02x%02x" 2046d1e8beacSStephen M. Cameron " CDB:%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x\n", 2047d1e8beacSStephen M. Cameron txt, lun[0], lun[1], lun[2], lun[3], 2048d1e8beacSStephen M. Cameron lun[4], lun[5], lun[6], lun[7], 2049d1e8beacSStephen M. Cameron cdb[0], cdb[1], cdb[2], cdb[3], 2050d1e8beacSStephen M. Cameron cdb[4], cdb[5], cdb[6], cdb[7], 2051d1e8beacSStephen M. Cameron cdb[8], cdb[9], cdb[10], cdb[11], 2052d1e8beacSStephen M. Cameron cdb[12], cdb[13], cdb[14], cdb[15]); 2053d1e8beacSStephen M. Cameron } 2054d1e8beacSStephen M. Cameron 2055d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h, 2056d1e8beacSStephen M. Cameron struct CommandList *cp) 2057d1e8beacSStephen M. Cameron { 2058d1e8beacSStephen M. Cameron const struct ErrorInfo *ei = cp->err_info; 2059d1e8beacSStephen M. Cameron struct device *d = &cp->h->pdev->dev; 2060d1e8beacSStephen M. Cameron const u8 *sd = ei->SenseInfo; 2061d1e8beacSStephen M. Cameron 2062edd16368SStephen M. Cameron switch (ei->CommandStatus) { 2063edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 2064d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "SCSI status", cp); 2065d1e8beacSStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) 2066d1e8beacSStephen M. Cameron dev_warn(d, "SCSI Status = 02, Sense key = %02x, ASC = %02x, ASCQ = %02x\n", 2067d1e8beacSStephen M. Cameron sd[2] & 0x0f, sd[12], sd[13]); 2068d1e8beacSStephen M. Cameron else 2069d1e8beacSStephen M. Cameron dev_warn(d, "SCSI Status = %02x\n", ei->ScsiStatus); 2070edd16368SStephen M. Cameron if (ei->ScsiStatus == 0) 2071edd16368SStephen M. Cameron dev_warn(d, "SCSI status is abnormally zero. " 2072edd16368SStephen M. Cameron "(probably indicates selection timeout " 2073edd16368SStephen M. Cameron "reported incorrectly due to a known " 2074edd16368SStephen M. Cameron "firmware bug, circa July, 2001.)\n"); 2075edd16368SStephen M. Cameron break; 2076edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 2077edd16368SStephen M. Cameron break; 2078edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 2079d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "overrun condition", cp); 2080edd16368SStephen M. Cameron break; 2081edd16368SStephen M. Cameron case CMD_INVALID: { 2082edd16368SStephen M. Cameron /* controller unfortunately reports SCSI passthru's 2083edd16368SStephen M. Cameron * to non-existent targets as invalid commands. 2084edd16368SStephen M. Cameron */ 2085d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "invalid command", cp); 2086d1e8beacSStephen M. Cameron dev_warn(d, "probably means device no longer present\n"); 2087edd16368SStephen M. Cameron } 2088edd16368SStephen M. Cameron break; 2089edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 2090d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "protocol error", cp); 2091edd16368SStephen M. Cameron break; 2092edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 2093d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "hardware error", cp); 2094edd16368SStephen M. Cameron break; 2095edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 2096d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "connection lost", cp); 2097edd16368SStephen M. Cameron break; 2098edd16368SStephen M. Cameron case CMD_ABORTED: 2099d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "aborted", cp); 2100edd16368SStephen M. Cameron break; 2101edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 2102d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "abort failed", cp); 2103edd16368SStephen M. Cameron break; 2104edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 2105d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unsolicited abort", cp); 2106edd16368SStephen M. Cameron break; 2107edd16368SStephen M. Cameron case CMD_TIMEOUT: 2108d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "timed out", cp); 2109edd16368SStephen M. Cameron break; 21101d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 2111d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unabortable", cp); 21121d5e2ed0SStephen M. Cameron break; 2113edd16368SStephen M. Cameron default: 2114d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unknown status", cp); 2115d1e8beacSStephen M. Cameron dev_warn(d, "Unknown command status %x\n", 2116edd16368SStephen M. Cameron ei->CommandStatus); 2117edd16368SStephen M. Cameron } 2118edd16368SStephen M. Cameron } 2119edd16368SStephen M. Cameron 2120edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr, 2121b7bb24ebSStephen M. Cameron u16 page, unsigned char *buf, 2122edd16368SStephen M. Cameron unsigned char bufsize) 2123edd16368SStephen M. Cameron { 2124edd16368SStephen M. Cameron int rc = IO_OK; 2125edd16368SStephen M. Cameron struct CommandList *c; 2126edd16368SStephen M. Cameron struct ErrorInfo *ei; 2127edd16368SStephen M. Cameron 2128edd16368SStephen M. Cameron c = cmd_special_alloc(h); 2129edd16368SStephen M. Cameron 2130edd16368SStephen M. Cameron if (c == NULL) { /* trouble... */ 2131edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n"); 2132ecd9aad4SStephen M. Cameron return -ENOMEM; 2133edd16368SStephen M. Cameron } 2134edd16368SStephen M. Cameron 2135a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize, 2136a2dac136SStephen M. Cameron page, scsi3addr, TYPE_CMD)) { 2137a2dac136SStephen M. Cameron rc = -1; 2138a2dac136SStephen M. Cameron goto out; 2139a2dac136SStephen M. Cameron } 2140edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE); 2141edd16368SStephen M. Cameron ei = c->err_info; 2142edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2143d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2144edd16368SStephen M. Cameron rc = -1; 2145edd16368SStephen M. Cameron } 2146a2dac136SStephen M. Cameron out: 2147edd16368SStephen M. Cameron cmd_special_free(h, c); 2148edd16368SStephen M. Cameron return rc; 2149edd16368SStephen M. Cameron } 2150edd16368SStephen M. Cameron 2151316b221aSStephen M. Cameron static int hpsa_bmic_ctrl_mode_sense(struct ctlr_info *h, 2152316b221aSStephen M. Cameron unsigned char *scsi3addr, unsigned char page, 2153316b221aSStephen M. Cameron struct bmic_controller_parameters *buf, size_t bufsize) 2154316b221aSStephen M. Cameron { 2155316b221aSStephen M. Cameron int rc = IO_OK; 2156316b221aSStephen M. Cameron struct CommandList *c; 2157316b221aSStephen M. Cameron struct ErrorInfo *ei; 2158316b221aSStephen M. Cameron 2159316b221aSStephen M. Cameron c = cmd_special_alloc(h); 2160316b221aSStephen M. Cameron 2161316b221aSStephen M. Cameron if (c == NULL) { /* trouble... */ 2162316b221aSStephen M. Cameron dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n"); 2163316b221aSStephen M. Cameron return -ENOMEM; 2164316b221aSStephen M. Cameron } 2165316b221aSStephen M. Cameron 2166316b221aSStephen M. Cameron if (fill_cmd(c, BMIC_SENSE_CONTROLLER_PARAMETERS, h, buf, bufsize, 2167316b221aSStephen M. Cameron page, scsi3addr, TYPE_CMD)) { 2168316b221aSStephen M. Cameron rc = -1; 2169316b221aSStephen M. Cameron goto out; 2170316b221aSStephen M. Cameron } 2171316b221aSStephen M. Cameron hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE); 2172316b221aSStephen M. Cameron ei = c->err_info; 2173316b221aSStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2174316b221aSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2175316b221aSStephen M. Cameron rc = -1; 2176316b221aSStephen M. Cameron } 2177316b221aSStephen M. Cameron out: 2178316b221aSStephen M. Cameron cmd_special_free(h, c); 2179316b221aSStephen M. Cameron return rc; 2180316b221aSStephen M. Cameron } 2181316b221aSStephen M. Cameron 2182bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr, 2183bf711ac6SScott Teel u8 reset_type) 2184edd16368SStephen M. Cameron { 2185edd16368SStephen M. Cameron int rc = IO_OK; 2186edd16368SStephen M. Cameron struct CommandList *c; 2187edd16368SStephen M. Cameron struct ErrorInfo *ei; 2188edd16368SStephen M. Cameron 2189edd16368SStephen M. Cameron c = cmd_special_alloc(h); 2190edd16368SStephen M. Cameron 2191edd16368SStephen M. Cameron if (c == NULL) { /* trouble... */ 2192edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n"); 2193e9ea04a6SStephen M. Cameron return -ENOMEM; 2194edd16368SStephen M. Cameron } 2195edd16368SStephen M. Cameron 2196a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map. */ 2197bf711ac6SScott Teel (void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0, 2198bf711ac6SScott Teel scsi3addr, TYPE_MSG); 2199bf711ac6SScott Teel c->Request.CDB[1] = reset_type; /* fill_cmd defaults to LUN reset */ 2200edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 2201edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 2202edd16368SStephen M. Cameron 2203edd16368SStephen M. Cameron ei = c->err_info; 2204edd16368SStephen M. Cameron if (ei->CommandStatus != 0) { 2205d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2206edd16368SStephen M. Cameron rc = -1; 2207edd16368SStephen M. Cameron } 2208edd16368SStephen M. Cameron cmd_special_free(h, c); 2209edd16368SStephen M. Cameron return rc; 2210edd16368SStephen M. Cameron } 2211edd16368SStephen M. Cameron 2212edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h, 2213edd16368SStephen M. Cameron unsigned char *scsi3addr, unsigned char *raid_level) 2214edd16368SStephen M. Cameron { 2215edd16368SStephen M. Cameron int rc; 2216edd16368SStephen M. Cameron unsigned char *buf; 2217edd16368SStephen M. Cameron 2218edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 2219edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 2220edd16368SStephen M. Cameron if (!buf) 2221edd16368SStephen M. Cameron return; 2222b7bb24ebSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0xC1, buf, 64); 2223edd16368SStephen M. Cameron if (rc == 0) 2224edd16368SStephen M. Cameron *raid_level = buf[8]; 2225edd16368SStephen M. Cameron if (*raid_level > RAID_UNKNOWN) 2226edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 2227edd16368SStephen M. Cameron kfree(buf); 2228edd16368SStephen M. Cameron return; 2229edd16368SStephen M. Cameron } 2230edd16368SStephen M. Cameron 2231283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG 2232283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG 2233283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc, 2234283b4a9bSStephen M. Cameron struct raid_map_data *map_buff) 2235283b4a9bSStephen M. Cameron { 2236283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map_buff->data[0]; 2237283b4a9bSStephen M. Cameron int map, row, col; 2238283b4a9bSStephen M. Cameron u16 map_cnt, row_cnt, disks_per_row; 2239283b4a9bSStephen M. Cameron 2240283b4a9bSStephen M. Cameron if (rc != 0) 2241283b4a9bSStephen M. Cameron return; 2242283b4a9bSStephen M. Cameron 22432ba8bfc8SStephen M. Cameron /* Show details only if debugging has been activated. */ 22442ba8bfc8SStephen M. Cameron if (h->raid_offload_debug < 2) 22452ba8bfc8SStephen M. Cameron return; 22462ba8bfc8SStephen M. Cameron 2247283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "structure_size = %u\n", 2248283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->structure_size)); 2249283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_size = %u\n", 2250283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->volume_blk_size)); 2251283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n", 2252283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->volume_blk_cnt)); 2253283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "physicalBlockShift = %u\n", 2254283b4a9bSStephen M. Cameron map_buff->phys_blk_shift); 2255283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n", 2256283b4a9bSStephen M. Cameron map_buff->parity_rotation_shift); 2257283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "strip_size = %u\n", 2258283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->strip_size)); 2259283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n", 2260283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_starting_blk)); 2261283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n", 2262283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_blk_cnt)); 2263283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "data_disks_per_row = %u\n", 2264283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row)); 2265283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n", 2266283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row)); 2267283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "row_cnt = %u\n", 2268283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->row_cnt)); 2269283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "layout_map_count = %u\n", 2270283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->layout_map_count)); 2271dd0e19f3SScott Teel dev_info(&h->pdev->dev, "flags = %u\n", 2272dd0e19f3SScott Teel le16_to_cpu(map_buff->flags)); 2273dd0e19f3SScott Teel if (map_buff->flags & RAID_MAP_FLAG_ENCRYPT_ON) 2274dd0e19f3SScott Teel dev_info(&h->pdev->dev, "encrypytion = ON\n"); 2275dd0e19f3SScott Teel else 2276dd0e19f3SScott Teel dev_info(&h->pdev->dev, "encrypytion = OFF\n"); 2277dd0e19f3SScott Teel dev_info(&h->pdev->dev, "dekindex = %u\n", 2278dd0e19f3SScott Teel le16_to_cpu(map_buff->dekindex)); 2279283b4a9bSStephen M. Cameron 2280283b4a9bSStephen M. Cameron map_cnt = le16_to_cpu(map_buff->layout_map_count); 2281283b4a9bSStephen M. Cameron for (map = 0; map < map_cnt; map++) { 2282283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "Map%u:\n", map); 2283283b4a9bSStephen M. Cameron row_cnt = le16_to_cpu(map_buff->row_cnt); 2284283b4a9bSStephen M. Cameron for (row = 0; row < row_cnt; row++) { 2285283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, " Row%u:\n", row); 2286283b4a9bSStephen M. Cameron disks_per_row = 2287283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row); 2288283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 2289283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 2290283b4a9bSStephen M. Cameron " D%02u: h=0x%04x xor=%u,%u\n", 2291283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 2292283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 2293283b4a9bSStephen M. Cameron disks_per_row = 2294283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row); 2295283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 2296283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 2297283b4a9bSStephen M. Cameron " M%02u: h=0x%04x xor=%u,%u\n", 2298283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 2299283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 2300283b4a9bSStephen M. Cameron } 2301283b4a9bSStephen M. Cameron } 2302283b4a9bSStephen M. Cameron } 2303283b4a9bSStephen M. Cameron #else 2304283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h, 2305283b4a9bSStephen M. Cameron __attribute__((unused)) int rc, 2306283b4a9bSStephen M. Cameron __attribute__((unused)) struct raid_map_data *map_buff) 2307283b4a9bSStephen M. Cameron { 2308283b4a9bSStephen M. Cameron } 2309283b4a9bSStephen M. Cameron #endif 2310283b4a9bSStephen M. Cameron 2311283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h, 2312283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 2313283b4a9bSStephen M. Cameron { 2314283b4a9bSStephen M. Cameron int rc = 0; 2315283b4a9bSStephen M. Cameron struct CommandList *c; 2316283b4a9bSStephen M. Cameron struct ErrorInfo *ei; 2317283b4a9bSStephen M. Cameron 2318283b4a9bSStephen M. Cameron c = cmd_special_alloc(h); 2319283b4a9bSStephen M. Cameron if (c == NULL) { 2320283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n"); 2321283b4a9bSStephen M. Cameron return -ENOMEM; 2322283b4a9bSStephen M. Cameron } 2323283b4a9bSStephen M. Cameron if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map, 2324283b4a9bSStephen M. Cameron sizeof(this_device->raid_map), 0, 2325283b4a9bSStephen M. Cameron scsi3addr, TYPE_CMD)) { 2326283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, "Out of memory in hpsa_get_raid_map()\n"); 2327283b4a9bSStephen M. Cameron cmd_special_free(h, c); 2328283b4a9bSStephen M. Cameron return -ENOMEM; 2329283b4a9bSStephen M. Cameron } 2330283b4a9bSStephen M. Cameron hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE); 2331283b4a9bSStephen M. Cameron ei = c->err_info; 2332283b4a9bSStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2333d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2334283b4a9bSStephen M. Cameron cmd_special_free(h, c); 2335283b4a9bSStephen M. Cameron return -1; 2336283b4a9bSStephen M. Cameron } 2337283b4a9bSStephen M. Cameron cmd_special_free(h, c); 2338283b4a9bSStephen M. Cameron 2339283b4a9bSStephen M. Cameron /* @todo in the future, dynamically allocate RAID map memory */ 2340283b4a9bSStephen M. Cameron if (le32_to_cpu(this_device->raid_map.structure_size) > 2341283b4a9bSStephen M. Cameron sizeof(this_device->raid_map)) { 2342283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, "RAID map size is too large!\n"); 2343283b4a9bSStephen M. Cameron rc = -1; 2344283b4a9bSStephen M. Cameron } 2345283b4a9bSStephen M. Cameron hpsa_debug_map_buff(h, rc, &this_device->raid_map); 2346283b4a9bSStephen M. Cameron return rc; 2347283b4a9bSStephen M. Cameron } 2348283b4a9bSStephen M. Cameron 23491b70150aSStephen M. Cameron static int hpsa_vpd_page_supported(struct ctlr_info *h, 23501b70150aSStephen M. Cameron unsigned char scsi3addr[], u8 page) 23511b70150aSStephen M. Cameron { 23521b70150aSStephen M. Cameron int rc; 23531b70150aSStephen M. Cameron int i; 23541b70150aSStephen M. Cameron int pages; 23551b70150aSStephen M. Cameron unsigned char *buf, bufsize; 23561b70150aSStephen M. Cameron 23571b70150aSStephen M. Cameron buf = kzalloc(256, GFP_KERNEL); 23581b70150aSStephen M. Cameron if (!buf) 23591b70150aSStephen M. Cameron return 0; 23601b70150aSStephen M. Cameron 23611b70150aSStephen M. Cameron /* Get the size of the page list first */ 23621b70150aSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 23631b70150aSStephen M. Cameron VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES, 23641b70150aSStephen M. Cameron buf, HPSA_VPD_HEADER_SZ); 23651b70150aSStephen M. Cameron if (rc != 0) 23661b70150aSStephen M. Cameron goto exit_unsupported; 23671b70150aSStephen M. Cameron pages = buf[3]; 23681b70150aSStephen M. Cameron if ((pages + HPSA_VPD_HEADER_SZ) <= 255) 23691b70150aSStephen M. Cameron bufsize = pages + HPSA_VPD_HEADER_SZ; 23701b70150aSStephen M. Cameron else 23711b70150aSStephen M. Cameron bufsize = 255; 23721b70150aSStephen M. Cameron 23731b70150aSStephen M. Cameron /* Get the whole VPD page list */ 23741b70150aSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 23751b70150aSStephen M. Cameron VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES, 23761b70150aSStephen M. Cameron buf, bufsize); 23771b70150aSStephen M. Cameron if (rc != 0) 23781b70150aSStephen M. Cameron goto exit_unsupported; 23791b70150aSStephen M. Cameron 23801b70150aSStephen M. Cameron pages = buf[3]; 23811b70150aSStephen M. Cameron for (i = 1; i <= pages; i++) 23821b70150aSStephen M. Cameron if (buf[3 + i] == page) 23831b70150aSStephen M. Cameron goto exit_supported; 23841b70150aSStephen M. Cameron exit_unsupported: 23851b70150aSStephen M. Cameron kfree(buf); 23861b70150aSStephen M. Cameron return 0; 23871b70150aSStephen M. Cameron exit_supported: 23881b70150aSStephen M. Cameron kfree(buf); 23891b70150aSStephen M. Cameron return 1; 23901b70150aSStephen M. Cameron } 23911b70150aSStephen M. Cameron 2392283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h, 2393283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 2394283b4a9bSStephen M. Cameron { 2395283b4a9bSStephen M. Cameron int rc; 2396283b4a9bSStephen M. Cameron unsigned char *buf; 2397283b4a9bSStephen M. Cameron u8 ioaccel_status; 2398283b4a9bSStephen M. Cameron 2399283b4a9bSStephen M. Cameron this_device->offload_config = 0; 2400283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 2401283b4a9bSStephen M. Cameron 2402283b4a9bSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 2403283b4a9bSStephen M. Cameron if (!buf) 2404283b4a9bSStephen M. Cameron return; 24051b70150aSStephen M. Cameron if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS)) 24061b70150aSStephen M. Cameron goto out; 2407283b4a9bSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 2408b7bb24ebSStephen M. Cameron VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64); 2409283b4a9bSStephen M. Cameron if (rc != 0) 2410283b4a9bSStephen M. Cameron goto out; 2411283b4a9bSStephen M. Cameron 2412283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4 2413283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01 2414283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02 2415283b4a9bSStephen M. Cameron ioaccel_status = buf[IOACCEL_STATUS_BYTE]; 2416283b4a9bSStephen M. Cameron this_device->offload_config = 2417283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_CONFIGURED_BIT); 2418283b4a9bSStephen M. Cameron if (this_device->offload_config) { 2419283b4a9bSStephen M. Cameron this_device->offload_enabled = 2420283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_ENABLED_BIT); 2421283b4a9bSStephen M. Cameron if (hpsa_get_raid_map(h, scsi3addr, this_device)) 2422283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 2423283b4a9bSStephen M. Cameron } 2424283b4a9bSStephen M. Cameron out: 2425283b4a9bSStephen M. Cameron kfree(buf); 2426283b4a9bSStephen M. Cameron return; 2427283b4a9bSStephen M. Cameron } 2428283b4a9bSStephen M. Cameron 2429edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */ 2430edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr, 2431edd16368SStephen M. Cameron unsigned char *device_id, int buflen) 2432edd16368SStephen M. Cameron { 2433edd16368SStephen M. Cameron int rc; 2434edd16368SStephen M. Cameron unsigned char *buf; 2435edd16368SStephen M. Cameron 2436edd16368SStephen M. Cameron if (buflen > 16) 2437edd16368SStephen M. Cameron buflen = 16; 2438edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 2439edd16368SStephen M. Cameron if (!buf) 2440edd16368SStephen M. Cameron return -1; 2441b7bb24ebSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0x83, buf, 64); 2442edd16368SStephen M. Cameron if (rc == 0) 2443edd16368SStephen M. Cameron memcpy(device_id, &buf[8], buflen); 2444edd16368SStephen M. Cameron kfree(buf); 2445edd16368SStephen M. Cameron return rc != 0; 2446edd16368SStephen M. Cameron } 2447edd16368SStephen M. Cameron 2448edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical, 2449edd16368SStephen M. Cameron struct ReportLUNdata *buf, int bufsize, 2450edd16368SStephen M. Cameron int extended_response) 2451edd16368SStephen M. Cameron { 2452edd16368SStephen M. Cameron int rc = IO_OK; 2453edd16368SStephen M. Cameron struct CommandList *c; 2454edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 2455edd16368SStephen M. Cameron struct ErrorInfo *ei; 2456edd16368SStephen M. Cameron 2457edd16368SStephen M. Cameron c = cmd_special_alloc(h); 2458edd16368SStephen M. Cameron if (c == NULL) { /* trouble... */ 2459edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "cmd_special_alloc returned NULL!\n"); 2460edd16368SStephen M. Cameron return -1; 2461edd16368SStephen M. Cameron } 2462e89c0ae7SStephen M. Cameron /* address the controller */ 2463e89c0ae7SStephen M. Cameron memset(scsi3addr, 0, sizeof(scsi3addr)); 2464a2dac136SStephen M. Cameron if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h, 2465a2dac136SStephen M. Cameron buf, bufsize, 0, scsi3addr, TYPE_CMD)) { 2466a2dac136SStephen M. Cameron rc = -1; 2467a2dac136SStephen M. Cameron goto out; 2468a2dac136SStephen M. Cameron } 2469edd16368SStephen M. Cameron if (extended_response) 2470edd16368SStephen M. Cameron c->Request.CDB[1] = extended_response; 2471edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE); 2472edd16368SStephen M. Cameron ei = c->err_info; 2473edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && 2474edd16368SStephen M. Cameron ei->CommandStatus != CMD_DATA_UNDERRUN) { 2475d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2476edd16368SStephen M. Cameron rc = -1; 2477283b4a9bSStephen M. Cameron } else { 2478283b4a9bSStephen M. Cameron if (buf->extended_response_flag != extended_response) { 2479283b4a9bSStephen M. Cameron dev_err(&h->pdev->dev, 2480283b4a9bSStephen M. Cameron "report luns requested format %u, got %u\n", 2481283b4a9bSStephen M. Cameron extended_response, 2482283b4a9bSStephen M. Cameron buf->extended_response_flag); 2483283b4a9bSStephen M. Cameron rc = -1; 2484283b4a9bSStephen M. Cameron } 2485edd16368SStephen M. Cameron } 2486a2dac136SStephen M. Cameron out: 2487edd16368SStephen M. Cameron cmd_special_free(h, c); 2488edd16368SStephen M. Cameron return rc; 2489edd16368SStephen M. Cameron } 2490edd16368SStephen M. Cameron 2491edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h, 2492edd16368SStephen M. Cameron struct ReportLUNdata *buf, 2493edd16368SStephen M. Cameron int bufsize, int extended_response) 2494edd16368SStephen M. Cameron { 2495edd16368SStephen M. Cameron return hpsa_scsi_do_report_luns(h, 0, buf, bufsize, extended_response); 2496edd16368SStephen M. Cameron } 2497edd16368SStephen M. Cameron 2498edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h, 2499edd16368SStephen M. Cameron struct ReportLUNdata *buf, int bufsize) 2500edd16368SStephen M. Cameron { 2501edd16368SStephen M. Cameron return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0); 2502edd16368SStephen M. Cameron } 2503edd16368SStephen M. Cameron 2504edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device, 2505edd16368SStephen M. Cameron int bus, int target, int lun) 2506edd16368SStephen M. Cameron { 2507edd16368SStephen M. Cameron device->bus = bus; 2508edd16368SStephen M. Cameron device->target = target; 2509edd16368SStephen M. Cameron device->lun = lun; 2510edd16368SStephen M. Cameron } 2511edd16368SStephen M. Cameron 25129846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */ 25139846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h, 25149846590eSStephen M. Cameron unsigned char scsi3addr[]) 25159846590eSStephen M. Cameron { 25169846590eSStephen M. Cameron int rc; 25179846590eSStephen M. Cameron int status; 25189846590eSStephen M. Cameron int size; 25199846590eSStephen M. Cameron unsigned char *buf; 25209846590eSStephen M. Cameron 25219846590eSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 25229846590eSStephen M. Cameron if (!buf) 25239846590eSStephen M. Cameron return HPSA_VPD_LV_STATUS_UNSUPPORTED; 25249846590eSStephen M. Cameron 25259846590eSStephen M. Cameron /* Does controller have VPD for logical volume status? */ 25269846590eSStephen M. Cameron if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS)) { 25279846590eSStephen M. Cameron dev_warn(&h->pdev->dev, "Logical volume status VPD page is unsupported.\n"); 25289846590eSStephen M. Cameron goto exit_failed; 25299846590eSStephen M. Cameron } 25309846590eSStephen M. Cameron 25319846590eSStephen M. Cameron /* Get the size of the VPD return buffer */ 25329846590eSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS, 25339846590eSStephen M. Cameron buf, HPSA_VPD_HEADER_SZ); 25349846590eSStephen M. Cameron if (rc != 0) { 25359846590eSStephen M. Cameron dev_warn(&h->pdev->dev, "Logical volume status VPD inquiry failed.\n"); 25369846590eSStephen M. Cameron goto exit_failed; 25379846590eSStephen M. Cameron } 25389846590eSStephen M. Cameron size = buf[3]; 25399846590eSStephen M. Cameron 25409846590eSStephen M. Cameron /* Now get the whole VPD buffer */ 25419846590eSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS, 25429846590eSStephen M. Cameron buf, size + HPSA_VPD_HEADER_SZ); 25439846590eSStephen M. Cameron if (rc != 0) { 25449846590eSStephen M. Cameron dev_warn(&h->pdev->dev, "Logical volume status VPD inquiry failed.\n"); 25459846590eSStephen M. Cameron goto exit_failed; 25469846590eSStephen M. Cameron } 25479846590eSStephen M. Cameron status = buf[4]; /* status byte */ 25489846590eSStephen M. Cameron 25499846590eSStephen M. Cameron kfree(buf); 25509846590eSStephen M. Cameron return status; 25519846590eSStephen M. Cameron exit_failed: 25529846590eSStephen M. Cameron kfree(buf); 25539846590eSStephen M. Cameron return HPSA_VPD_LV_STATUS_UNSUPPORTED; 25549846590eSStephen M. Cameron } 25559846590eSStephen M. Cameron 25569846590eSStephen M. Cameron /* Determine offline status of a volume. 25579846590eSStephen M. Cameron * Return either: 25589846590eSStephen M. Cameron * 0 (not offline) 25599846590eSStephen M. Cameron * -1 (offline for unknown reasons) 25609846590eSStephen M. Cameron * # (integer code indicating one of several NOT READY states 25619846590eSStephen M. Cameron * describing why a volume is to be kept offline) 25629846590eSStephen M. Cameron */ 25639846590eSStephen M. Cameron static unsigned char hpsa_volume_offline(struct ctlr_info *h, 25649846590eSStephen M. Cameron unsigned char scsi3addr[]) 25659846590eSStephen M. Cameron { 25669846590eSStephen M. Cameron struct CommandList *c; 25679846590eSStephen M. Cameron unsigned char *sense, sense_key, asc, ascq; 25689846590eSStephen M. Cameron int ldstat = 0; 25699846590eSStephen M. Cameron u16 cmd_status; 25709846590eSStephen M. Cameron u8 scsi_status; 25719846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04 25729846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04 25739846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02 25749846590eSStephen M. Cameron 25759846590eSStephen M. Cameron c = cmd_alloc(h); 25769846590eSStephen M. Cameron if (!c) 25779846590eSStephen M. Cameron return 0; 25789846590eSStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD); 25799846590eSStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 25809846590eSStephen M. Cameron sense = c->err_info->SenseInfo; 25819846590eSStephen M. Cameron sense_key = sense[2]; 25829846590eSStephen M. Cameron asc = sense[12]; 25839846590eSStephen M. Cameron ascq = sense[13]; 25849846590eSStephen M. Cameron cmd_status = c->err_info->CommandStatus; 25859846590eSStephen M. Cameron scsi_status = c->err_info->ScsiStatus; 25869846590eSStephen M. Cameron cmd_free(h, c); 25879846590eSStephen M. Cameron /* Is the volume 'not ready'? */ 25889846590eSStephen M. Cameron if (cmd_status != CMD_TARGET_STATUS || 25899846590eSStephen M. Cameron scsi_status != SAM_STAT_CHECK_CONDITION || 25909846590eSStephen M. Cameron sense_key != NOT_READY || 25919846590eSStephen M. Cameron asc != ASC_LUN_NOT_READY) { 25929846590eSStephen M. Cameron return 0; 25939846590eSStephen M. Cameron } 25949846590eSStephen M. Cameron 25959846590eSStephen M. Cameron /* Determine the reason for not ready state */ 25969846590eSStephen M. Cameron ldstat = hpsa_get_volume_status(h, scsi3addr); 25979846590eSStephen M. Cameron 25989846590eSStephen M. Cameron /* Keep volume offline in certain cases: */ 25999846590eSStephen M. Cameron switch (ldstat) { 26009846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ERASE: 26019846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_RPI: 26029846590eSStephen M. Cameron case HPSA_LV_PENDING_RPI: 26039846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_NO_KEY: 26049846590eSStephen M. Cameron case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER: 26059846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION: 26069846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING: 26079846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER: 26089846590eSStephen M. Cameron return ldstat; 26099846590eSStephen M. Cameron case HPSA_VPD_LV_STATUS_UNSUPPORTED: 26109846590eSStephen M. Cameron /* If VPD status page isn't available, 26119846590eSStephen M. Cameron * use ASC/ASCQ to determine state 26129846590eSStephen M. Cameron */ 26139846590eSStephen M. Cameron if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) || 26149846590eSStephen M. Cameron (ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ)) 26159846590eSStephen M. Cameron return ldstat; 26169846590eSStephen M. Cameron break; 26179846590eSStephen M. Cameron default: 26189846590eSStephen M. Cameron break; 26199846590eSStephen M. Cameron } 26209846590eSStephen M. Cameron return 0; 26219846590eSStephen M. Cameron } 26229846590eSStephen M. Cameron 2623edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h, 26240b0e1d6cSStephen M. Cameron unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device, 26250b0e1d6cSStephen M. Cameron unsigned char *is_OBDR_device) 2626edd16368SStephen M. Cameron { 26270b0e1d6cSStephen M. Cameron 26280b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43 26290b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10" 26300b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1) 26310b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN) 26320b0e1d6cSStephen M. Cameron 2633ea6d3bc3SStephen M. Cameron unsigned char *inq_buff; 26340b0e1d6cSStephen M. Cameron unsigned char *obdr_sig; 2635edd16368SStephen M. Cameron 2636ea6d3bc3SStephen M. Cameron inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL); 2637edd16368SStephen M. Cameron if (!inq_buff) 2638edd16368SStephen M. Cameron goto bail_out; 2639edd16368SStephen M. Cameron 2640edd16368SStephen M. Cameron /* Do an inquiry to the device to see what it is. */ 2641edd16368SStephen M. Cameron if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff, 2642edd16368SStephen M. Cameron (unsigned char) OBDR_TAPE_INQ_SIZE) != 0) { 2643edd16368SStephen M. Cameron /* Inquiry failed (msg printed already) */ 2644edd16368SStephen M. Cameron dev_err(&h->pdev->dev, 2645edd16368SStephen M. Cameron "hpsa_update_device_info: inquiry failed\n"); 2646edd16368SStephen M. Cameron goto bail_out; 2647edd16368SStephen M. Cameron } 2648edd16368SStephen M. Cameron 2649edd16368SStephen M. Cameron this_device->devtype = (inq_buff[0] & 0x1f); 2650edd16368SStephen M. Cameron memcpy(this_device->scsi3addr, scsi3addr, 8); 2651edd16368SStephen M. Cameron memcpy(this_device->vendor, &inq_buff[8], 2652edd16368SStephen M. Cameron sizeof(this_device->vendor)); 2653edd16368SStephen M. Cameron memcpy(this_device->model, &inq_buff[16], 2654edd16368SStephen M. Cameron sizeof(this_device->model)); 2655edd16368SStephen M. Cameron memset(this_device->device_id, 0, 2656edd16368SStephen M. Cameron sizeof(this_device->device_id)); 2657edd16368SStephen M. Cameron hpsa_get_device_id(h, scsi3addr, this_device->device_id, 2658edd16368SStephen M. Cameron sizeof(this_device->device_id)); 2659edd16368SStephen M. Cameron 2660edd16368SStephen M. Cameron if (this_device->devtype == TYPE_DISK && 2661283b4a9bSStephen M. Cameron is_logical_dev_addr_mode(scsi3addr)) { 2662edd16368SStephen M. Cameron hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level); 2663283b4a9bSStephen M. Cameron if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC) 2664283b4a9bSStephen M. Cameron hpsa_get_ioaccel_status(h, scsi3addr, this_device); 26659846590eSStephen M. Cameron this_device->volume_offline = 26669846590eSStephen M. Cameron hpsa_volume_offline(h, scsi3addr); 2667283b4a9bSStephen M. Cameron } else { 2668edd16368SStephen M. Cameron this_device->raid_level = RAID_UNKNOWN; 2669283b4a9bSStephen M. Cameron this_device->offload_config = 0; 2670283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 26719846590eSStephen M. Cameron this_device->volume_offline = 0; 2672283b4a9bSStephen M. Cameron } 2673edd16368SStephen M. Cameron 26740b0e1d6cSStephen M. Cameron if (is_OBDR_device) { 26750b0e1d6cSStephen M. Cameron /* See if this is a One-Button-Disaster-Recovery device 26760b0e1d6cSStephen M. Cameron * by looking for "$DR-10" at offset 43 in inquiry data. 26770b0e1d6cSStephen M. Cameron */ 26780b0e1d6cSStephen M. Cameron obdr_sig = &inq_buff[OBDR_SIG_OFFSET]; 26790b0e1d6cSStephen M. Cameron *is_OBDR_device = (this_device->devtype == TYPE_ROM && 26800b0e1d6cSStephen M. Cameron strncmp(obdr_sig, OBDR_TAPE_SIG, 26810b0e1d6cSStephen M. Cameron OBDR_SIG_LEN) == 0); 26820b0e1d6cSStephen M. Cameron } 26830b0e1d6cSStephen M. Cameron 2684edd16368SStephen M. Cameron kfree(inq_buff); 2685edd16368SStephen M. Cameron return 0; 2686edd16368SStephen M. Cameron 2687edd16368SStephen M. Cameron bail_out: 2688edd16368SStephen M. Cameron kfree(inq_buff); 2689edd16368SStephen M. Cameron return 1; 2690edd16368SStephen M. Cameron } 2691edd16368SStephen M. Cameron 26924f4eb9f1SScott Teel static unsigned char *ext_target_model[] = { 2693edd16368SStephen M. Cameron "MSA2012", 2694edd16368SStephen M. Cameron "MSA2024", 2695edd16368SStephen M. Cameron "MSA2312", 2696edd16368SStephen M. Cameron "MSA2324", 2697fda38518SStephen M. Cameron "P2000 G3 SAS", 2698e06c8e5cSStephen M. Cameron "MSA 2040 SAS", 2699edd16368SStephen M. Cameron NULL, 2700edd16368SStephen M. Cameron }; 2701edd16368SStephen M. Cameron 27024f4eb9f1SScott Teel static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device) 2703edd16368SStephen M. Cameron { 2704edd16368SStephen M. Cameron int i; 2705edd16368SStephen M. Cameron 27064f4eb9f1SScott Teel for (i = 0; ext_target_model[i]; i++) 27074f4eb9f1SScott Teel if (strncmp(device->model, ext_target_model[i], 27084f4eb9f1SScott Teel strlen(ext_target_model[i])) == 0) 2709edd16368SStephen M. Cameron return 1; 2710edd16368SStephen M. Cameron return 0; 2711edd16368SStephen M. Cameron } 2712edd16368SStephen M. Cameron 2713edd16368SStephen M. Cameron /* Helper function to assign bus, target, lun mapping of devices. 27144f4eb9f1SScott Teel * Puts non-external target logical volumes on bus 0, external target logical 2715edd16368SStephen M. Cameron * volumes on bus 1, physical devices on bus 2. and the hba on bus 3. 2716edd16368SStephen M. Cameron * Logical drive target and lun are assigned at this time, but 2717edd16368SStephen M. Cameron * physical device lun and target assignment are deferred (assigned 2718edd16368SStephen M. Cameron * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.) 2719edd16368SStephen M. Cameron */ 2720edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h, 27211f310bdeSStephen M. Cameron u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device) 2722edd16368SStephen M. Cameron { 27231f310bdeSStephen M. Cameron u32 lunid = le32_to_cpu(*((__le32 *) lunaddrbytes)); 2724edd16368SStephen M. Cameron 27251f310bdeSStephen M. Cameron if (!is_logical_dev_addr_mode(lunaddrbytes)) { 27261f310bdeSStephen M. Cameron /* physical device, target and lun filled in later */ 27271f310bdeSStephen M. Cameron if (is_hba_lunid(lunaddrbytes)) 27281f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 3, 0, lunid & 0x3fff); 27291f310bdeSStephen M. Cameron else 27301f310bdeSStephen M. Cameron /* defer target, lun assignment for physical devices */ 27311f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 2, -1, -1); 27321f310bdeSStephen M. Cameron return; 27331f310bdeSStephen M. Cameron } 27341f310bdeSStephen M. Cameron /* It's a logical device */ 27354f4eb9f1SScott Teel if (is_ext_target(h, device)) { 27364f4eb9f1SScott Teel /* external target way, put logicals on bus 1 2737339b2b14SStephen M. Cameron * and match target/lun numbers box 27381f310bdeSStephen M. Cameron * reports, other smart array, bus 0, target 0, match lunid 2739339b2b14SStephen M. Cameron */ 27401f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 27411f310bdeSStephen M. Cameron 1, (lunid >> 16) & 0x3fff, lunid & 0x00ff); 27421f310bdeSStephen M. Cameron return; 2743339b2b14SStephen M. Cameron } 27441f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 0, 0, lunid & 0x3fff); 2745edd16368SStephen M. Cameron } 2746edd16368SStephen M. Cameron 2747edd16368SStephen M. Cameron /* 2748edd16368SStephen M. Cameron * If there is no lun 0 on a target, linux won't find any devices. 27494f4eb9f1SScott Teel * For the external targets (arrays), we have to manually detect the enclosure 2750edd16368SStephen M. Cameron * which is at lun zero, as CCISS_REPORT_PHYSICAL_LUNS doesn't report 2751edd16368SStephen M. Cameron * it for some reason. *tmpdevice is the target we're adding, 2752edd16368SStephen M. Cameron * this_device is a pointer into the current element of currentsd[] 2753edd16368SStephen M. Cameron * that we're building up in update_scsi_devices(), below. 2754edd16368SStephen M. Cameron * lunzerobits is a bitmap that tracks which targets already have a 2755edd16368SStephen M. Cameron * lun 0 assigned. 2756edd16368SStephen M. Cameron * Returns 1 if an enclosure was added, 0 if not. 2757edd16368SStephen M. Cameron */ 27584f4eb9f1SScott Teel static int add_ext_target_dev(struct ctlr_info *h, 2759edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *tmpdevice, 276001a02ffcSStephen M. Cameron struct hpsa_scsi_dev_t *this_device, u8 *lunaddrbytes, 27614f4eb9f1SScott Teel unsigned long lunzerobits[], int *n_ext_target_devs) 2762edd16368SStephen M. Cameron { 2763edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 2764edd16368SStephen M. Cameron 27651f310bdeSStephen M. Cameron if (test_bit(tmpdevice->target, lunzerobits)) 2766edd16368SStephen M. Cameron return 0; /* There is already a lun 0 on this target. */ 2767edd16368SStephen M. Cameron 2768edd16368SStephen M. Cameron if (!is_logical_dev_addr_mode(lunaddrbytes)) 2769edd16368SStephen M. Cameron return 0; /* It's the logical targets that may lack lun 0. */ 2770edd16368SStephen M. Cameron 27714f4eb9f1SScott Teel if (!is_ext_target(h, tmpdevice)) 27724f4eb9f1SScott Teel return 0; /* Only external target devices have this problem. */ 2773edd16368SStephen M. Cameron 27741f310bdeSStephen M. Cameron if (tmpdevice->lun == 0) /* if lun is 0, then we have a lun 0. */ 2775edd16368SStephen M. Cameron return 0; 2776edd16368SStephen M. Cameron 2777c4f8a299SStephen M. Cameron memset(scsi3addr, 0, 8); 27781f310bdeSStephen M. Cameron scsi3addr[3] = tmpdevice->target; 2779edd16368SStephen M. Cameron if (is_hba_lunid(scsi3addr)) 2780edd16368SStephen M. Cameron return 0; /* Don't add the RAID controller here. */ 2781edd16368SStephen M. Cameron 2782339b2b14SStephen M. Cameron if (is_scsi_rev_5(h)) 2783339b2b14SStephen M. Cameron return 0; /* p1210m doesn't need to do this. */ 2784339b2b14SStephen M. Cameron 27854f4eb9f1SScott Teel if (*n_ext_target_devs >= MAX_EXT_TARGETS) { 2786aca4a520SScott Teel dev_warn(&h->pdev->dev, "Maximum number of external " 2787aca4a520SScott Teel "target devices exceeded. Check your hardware " 2788edd16368SStephen M. Cameron "configuration."); 2789edd16368SStephen M. Cameron return 0; 2790edd16368SStephen M. Cameron } 2791edd16368SStephen M. Cameron 27920b0e1d6cSStephen M. Cameron if (hpsa_update_device_info(h, scsi3addr, this_device, NULL)) 2793edd16368SStephen M. Cameron return 0; 27944f4eb9f1SScott Teel (*n_ext_target_devs)++; 27951f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(this_device, 27961f310bdeSStephen M. Cameron tmpdevice->bus, tmpdevice->target, 0); 27971f310bdeSStephen M. Cameron set_bit(tmpdevice->target, lunzerobits); 2798edd16368SStephen M. Cameron return 1; 2799edd16368SStephen M. Cameron } 2800edd16368SStephen M. Cameron 2801edd16368SStephen M. Cameron /* 280254b6e9e9SScott Teel * Get address of physical disk used for an ioaccel2 mode command: 280354b6e9e9SScott Teel * 1. Extract ioaccel2 handle from the command. 280454b6e9e9SScott Teel * 2. Find a matching ioaccel2 handle from list of physical disks. 280554b6e9e9SScott Teel * 3. Return: 280654b6e9e9SScott Teel * 1 and set scsi3addr to address of matching physical 280754b6e9e9SScott Teel * 0 if no matching physical disk was found. 280854b6e9e9SScott Teel */ 280954b6e9e9SScott Teel static int hpsa_get_pdisk_of_ioaccel2(struct ctlr_info *h, 281054b6e9e9SScott Teel struct CommandList *ioaccel2_cmd_to_abort, unsigned char *scsi3addr) 281154b6e9e9SScott Teel { 281254b6e9e9SScott Teel struct ReportExtendedLUNdata *physicals = NULL; 281354b6e9e9SScott Teel int responsesize = 24; /* size of physical extended response */ 281454b6e9e9SScott Teel int extended = 2; /* flag forces reporting 'other dev info'. */ 281554b6e9e9SScott Teel int reportsize = sizeof(*physicals) + HPSA_MAX_PHYS_LUN * responsesize; 281654b6e9e9SScott Teel u32 nphysicals = 0; /* number of reported physical devs */ 281754b6e9e9SScott Teel int found = 0; /* found match (1) or not (0) */ 281854b6e9e9SScott Teel u32 find; /* handle we need to match */ 281954b6e9e9SScott Teel int i; 282054b6e9e9SScott Teel struct scsi_cmnd *scmd; /* scsi command within request being aborted */ 282154b6e9e9SScott Teel struct hpsa_scsi_dev_t *d; /* device of request being aborted */ 282254b6e9e9SScott Teel struct io_accel2_cmd *c2a; /* ioaccel2 command to abort */ 282354b6e9e9SScott Teel u32 it_nexus; /* 4 byte device handle for the ioaccel2 cmd */ 282454b6e9e9SScott Teel u32 scsi_nexus; /* 4 byte device handle for the ioaccel2 cmd */ 282554b6e9e9SScott Teel 282654b6e9e9SScott Teel if (ioaccel2_cmd_to_abort->cmd_type != CMD_IOACCEL2) 282754b6e9e9SScott Teel return 0; /* no match */ 282854b6e9e9SScott Teel 282954b6e9e9SScott Teel /* point to the ioaccel2 device handle */ 283054b6e9e9SScott Teel c2a = &h->ioaccel2_cmd_pool[ioaccel2_cmd_to_abort->cmdindex]; 283154b6e9e9SScott Teel if (c2a == NULL) 283254b6e9e9SScott Teel return 0; /* no match */ 283354b6e9e9SScott Teel 283454b6e9e9SScott Teel scmd = (struct scsi_cmnd *) ioaccel2_cmd_to_abort->scsi_cmd; 283554b6e9e9SScott Teel if (scmd == NULL) 283654b6e9e9SScott Teel return 0; /* no match */ 283754b6e9e9SScott Teel 283854b6e9e9SScott Teel d = scmd->device->hostdata; 283954b6e9e9SScott Teel if (d == NULL) 284054b6e9e9SScott Teel return 0; /* no match */ 284154b6e9e9SScott Teel 284254b6e9e9SScott Teel it_nexus = cpu_to_le32((u32) d->ioaccel_handle); 284354b6e9e9SScott Teel scsi_nexus = cpu_to_le32((u32) c2a->scsi_nexus); 284454b6e9e9SScott Teel find = c2a->scsi_nexus; 284554b6e9e9SScott Teel 28462ba8bfc8SStephen M. Cameron if (h->raid_offload_debug > 0) 28472ba8bfc8SStephen M. Cameron dev_info(&h->pdev->dev, 28482ba8bfc8SStephen M. Cameron "%s: scsi_nexus:0x%08x device id: 0x%02x%02x%02x%02x %02x%02x%02x%02x %02x%02x%02x%02x %02x%02x%02x%02x\n", 28492ba8bfc8SStephen M. Cameron __func__, scsi_nexus, 28502ba8bfc8SStephen M. Cameron d->device_id[0], d->device_id[1], d->device_id[2], 28512ba8bfc8SStephen M. Cameron d->device_id[3], d->device_id[4], d->device_id[5], 28522ba8bfc8SStephen M. Cameron d->device_id[6], d->device_id[7], d->device_id[8], 28532ba8bfc8SStephen M. Cameron d->device_id[9], d->device_id[10], d->device_id[11], 28542ba8bfc8SStephen M. Cameron d->device_id[12], d->device_id[13], d->device_id[14], 28552ba8bfc8SStephen M. Cameron d->device_id[15]); 28562ba8bfc8SStephen M. Cameron 285754b6e9e9SScott Teel /* Get the list of physical devices */ 285854b6e9e9SScott Teel physicals = kzalloc(reportsize, GFP_KERNEL); 28593b51a7a3SJoe Handzik if (physicals == NULL) 28603b51a7a3SJoe Handzik return 0; 286154b6e9e9SScott Teel if (hpsa_scsi_do_report_phys_luns(h, (struct ReportLUNdata *) physicals, 286254b6e9e9SScott Teel reportsize, extended)) { 286354b6e9e9SScott Teel dev_err(&h->pdev->dev, 286454b6e9e9SScott Teel "Can't lookup %s device handle: report physical LUNs failed.\n", 286554b6e9e9SScott Teel "HP SSD Smart Path"); 286654b6e9e9SScott Teel kfree(physicals); 286754b6e9e9SScott Teel return 0; 286854b6e9e9SScott Teel } 286954b6e9e9SScott Teel nphysicals = be32_to_cpu(*((__be32 *)physicals->LUNListLength)) / 287054b6e9e9SScott Teel responsesize; 287154b6e9e9SScott Teel 287254b6e9e9SScott Teel 287354b6e9e9SScott Teel /* find ioaccel2 handle in list of physicals: */ 287454b6e9e9SScott Teel for (i = 0; i < nphysicals; i++) { 287554b6e9e9SScott Teel /* handle is in bytes 28-31 of each lun */ 287654b6e9e9SScott Teel if (memcmp(&((struct ReportExtendedLUNdata *) 287754b6e9e9SScott Teel physicals)->LUN[i][20], &find, 4) != 0) { 287854b6e9e9SScott Teel continue; /* didn't match */ 287954b6e9e9SScott Teel } 288054b6e9e9SScott Teel found = 1; 288154b6e9e9SScott Teel memcpy(scsi3addr, &((struct ReportExtendedLUNdata *) 288254b6e9e9SScott Teel physicals)->LUN[i][0], 8); 28832ba8bfc8SStephen M. Cameron if (h->raid_offload_debug > 0) 28842ba8bfc8SStephen M. Cameron dev_info(&h->pdev->dev, 28852ba8bfc8SStephen M. Cameron "%s: Searched h=0x%08x, Found h=0x%08x, scsiaddr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 28862ba8bfc8SStephen M. Cameron __func__, find, 28872ba8bfc8SStephen M. Cameron ((struct ReportExtendedLUNdata *) 28882ba8bfc8SStephen M. Cameron physicals)->LUN[i][20], 28892ba8bfc8SStephen M. Cameron scsi3addr[0], scsi3addr[1], scsi3addr[2], 28902ba8bfc8SStephen M. Cameron scsi3addr[3], scsi3addr[4], scsi3addr[5], 28912ba8bfc8SStephen M. Cameron scsi3addr[6], scsi3addr[7]); 289254b6e9e9SScott Teel break; /* found it */ 289354b6e9e9SScott Teel } 289454b6e9e9SScott Teel 289554b6e9e9SScott Teel kfree(physicals); 289654b6e9e9SScott Teel if (found) 289754b6e9e9SScott Teel return 1; 289854b6e9e9SScott Teel else 289954b6e9e9SScott Teel return 0; 290054b6e9e9SScott Teel 290154b6e9e9SScott Teel } 290254b6e9e9SScott Teel /* 2903edd16368SStephen M. Cameron * Do CISS_REPORT_PHYS and CISS_REPORT_LOG. Data is returned in physdev, 2904edd16368SStephen M. Cameron * logdev. The number of luns in physdev and logdev are returned in 2905edd16368SStephen M. Cameron * *nphysicals and *nlogicals, respectively. 2906edd16368SStephen M. Cameron * Returns 0 on success, -1 otherwise. 2907edd16368SStephen M. Cameron */ 2908edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h, 2909edd16368SStephen M. Cameron int reportlunsize, 2910283b4a9bSStephen M. Cameron struct ReportLUNdata *physdev, u32 *nphysicals, int *physical_mode, 291101a02ffcSStephen M. Cameron struct ReportLUNdata *logdev, u32 *nlogicals) 2912edd16368SStephen M. Cameron { 2913283b4a9bSStephen M. Cameron int physical_entry_size = 8; 2914283b4a9bSStephen M. Cameron 2915283b4a9bSStephen M. Cameron *physical_mode = 0; 2916283b4a9bSStephen M. Cameron 2917283b4a9bSStephen M. Cameron /* For I/O accelerator mode we need to read physical device handles */ 2918317d4adfSMike MIller if (h->transMethod & CFGTBL_Trans_io_accel1 || 2919317d4adfSMike MIller h->transMethod & CFGTBL_Trans_io_accel2) { 2920283b4a9bSStephen M. Cameron *physical_mode = HPSA_REPORT_PHYS_EXTENDED; 2921283b4a9bSStephen M. Cameron physical_entry_size = 24; 2922283b4a9bSStephen M. Cameron } 2923a93aa1feSMatt Gates if (hpsa_scsi_do_report_phys_luns(h, physdev, reportlunsize, 2924283b4a9bSStephen M. Cameron *physical_mode)) { 2925edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report physical LUNs failed.\n"); 2926edd16368SStephen M. Cameron return -1; 2927edd16368SStephen M. Cameron } 2928283b4a9bSStephen M. Cameron *nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 2929283b4a9bSStephen M. Cameron physical_entry_size; 2930edd16368SStephen M. Cameron if (*nphysicals > HPSA_MAX_PHYS_LUN) { 2931edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded." 2932edd16368SStephen M. Cameron " %d LUNs ignored.\n", HPSA_MAX_PHYS_LUN, 2933edd16368SStephen M. Cameron *nphysicals - HPSA_MAX_PHYS_LUN); 2934edd16368SStephen M. Cameron *nphysicals = HPSA_MAX_PHYS_LUN; 2935edd16368SStephen M. Cameron } 2936edd16368SStephen M. Cameron if (hpsa_scsi_do_report_log_luns(h, logdev, reportlunsize)) { 2937edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report logical LUNs failed.\n"); 2938edd16368SStephen M. Cameron return -1; 2939edd16368SStephen M. Cameron } 29406df1e954SStephen M. Cameron *nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8; 2941edd16368SStephen M. Cameron /* Reject Logicals in excess of our max capability. */ 2942edd16368SStephen M. Cameron if (*nlogicals > HPSA_MAX_LUN) { 2943edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 2944edd16368SStephen M. Cameron "maximum logical LUNs (%d) exceeded. " 2945edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_LUN, 2946edd16368SStephen M. Cameron *nlogicals - HPSA_MAX_LUN); 2947edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_LUN; 2948edd16368SStephen M. Cameron } 2949edd16368SStephen M. Cameron if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) { 2950edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 2951edd16368SStephen M. Cameron "maximum logical + physical LUNs (%d) exceeded. " 2952edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN, 2953edd16368SStephen M. Cameron *nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN); 2954edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals; 2955edd16368SStephen M. Cameron } 2956edd16368SStephen M. Cameron return 0; 2957edd16368SStephen M. Cameron } 2958edd16368SStephen M. Cameron 2959339b2b14SStephen M. Cameron u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position, int i, 2960a93aa1feSMatt Gates int nphysicals, int nlogicals, 2961a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list, 2962339b2b14SStephen M. Cameron struct ReportLUNdata *logdev_list) 2963339b2b14SStephen M. Cameron { 2964339b2b14SStephen M. Cameron /* Helper function, figure out where the LUN ID info is coming from 2965339b2b14SStephen M. Cameron * given index i, lists of physical and logical devices, where in 2966339b2b14SStephen M. Cameron * the list the raid controller is supposed to appear (first or last) 2967339b2b14SStephen M. Cameron */ 2968339b2b14SStephen M. Cameron 2969339b2b14SStephen M. Cameron int logicals_start = nphysicals + (raid_ctlr_position == 0); 2970339b2b14SStephen M. Cameron int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0); 2971339b2b14SStephen M. Cameron 2972339b2b14SStephen M. Cameron if (i == raid_ctlr_position) 2973339b2b14SStephen M. Cameron return RAID_CTLR_LUNID; 2974339b2b14SStephen M. Cameron 2975339b2b14SStephen M. Cameron if (i < logicals_start) 2976339b2b14SStephen M. Cameron return &physdev_list->LUN[i - (raid_ctlr_position == 0)][0]; 2977339b2b14SStephen M. Cameron 2978339b2b14SStephen M. Cameron if (i < last_device) 2979339b2b14SStephen M. Cameron return &logdev_list->LUN[i - nphysicals - 2980339b2b14SStephen M. Cameron (raid_ctlr_position == 0)][0]; 2981339b2b14SStephen M. Cameron BUG(); 2982339b2b14SStephen M. Cameron return NULL; 2983339b2b14SStephen M. Cameron } 2984339b2b14SStephen M. Cameron 2985316b221aSStephen M. Cameron static int hpsa_hba_mode_enabled(struct ctlr_info *h) 2986316b221aSStephen M. Cameron { 2987316b221aSStephen M. Cameron int rc; 29886e8e8088SJoe Handzik int hba_mode_enabled; 2989316b221aSStephen M. Cameron struct bmic_controller_parameters *ctlr_params; 2990316b221aSStephen M. Cameron ctlr_params = kzalloc(sizeof(struct bmic_controller_parameters), 2991316b221aSStephen M. Cameron GFP_KERNEL); 2992316b221aSStephen M. Cameron 2993316b221aSStephen M. Cameron if (!ctlr_params) 299496444fbbSJoe Handzik return -ENOMEM; 2995316b221aSStephen M. Cameron rc = hpsa_bmic_ctrl_mode_sense(h, RAID_CTLR_LUNID, 0, ctlr_params, 2996316b221aSStephen M. Cameron sizeof(struct bmic_controller_parameters)); 299796444fbbSJoe Handzik if (rc) { 2998316b221aSStephen M. Cameron kfree(ctlr_params); 299996444fbbSJoe Handzik return rc; 3000316b221aSStephen M. Cameron } 30016e8e8088SJoe Handzik 30026e8e8088SJoe Handzik hba_mode_enabled = 30036e8e8088SJoe Handzik ((ctlr_params->nvram_flags & HBA_MODE_ENABLED_FLAG) != 0); 30046e8e8088SJoe Handzik kfree(ctlr_params); 30056e8e8088SJoe Handzik return hba_mode_enabled; 3006316b221aSStephen M. Cameron } 3007316b221aSStephen M. Cameron 3008edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno) 3009edd16368SStephen M. Cameron { 3010edd16368SStephen M. Cameron /* the idea here is we could get notified 3011edd16368SStephen M. Cameron * that some devices have changed, so we do a report 3012edd16368SStephen M. Cameron * physical luns and report logical luns cmd, and adjust 3013edd16368SStephen M. Cameron * our list of devices accordingly. 3014edd16368SStephen M. Cameron * 3015edd16368SStephen M. Cameron * The scsi3addr's of devices won't change so long as the 3016edd16368SStephen M. Cameron * adapter is not reset. That means we can rescan and 3017edd16368SStephen M. Cameron * tell which devices we already know about, vs. new 3018edd16368SStephen M. Cameron * devices, vs. disappearing devices. 3019edd16368SStephen M. Cameron */ 3020a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list = NULL; 3021edd16368SStephen M. Cameron struct ReportLUNdata *logdev_list = NULL; 302201a02ffcSStephen M. Cameron u32 nphysicals = 0; 302301a02ffcSStephen M. Cameron u32 nlogicals = 0; 3024283b4a9bSStephen M. Cameron int physical_mode = 0; 302501a02ffcSStephen M. Cameron u32 ndev_allocated = 0; 3026edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice; 3027edd16368SStephen M. Cameron int ncurrent = 0; 3028283b4a9bSStephen M. Cameron int reportlunsize = sizeof(*physdev_list) + HPSA_MAX_PHYS_LUN * 24; 30294f4eb9f1SScott Teel int i, n_ext_target_devs, ndevs_to_allocate; 3030339b2b14SStephen M. Cameron int raid_ctlr_position; 30312bbf5c7fSJoe Handzik int rescan_hba_mode; 3032aca4a520SScott Teel DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS); 3033edd16368SStephen M. Cameron 3034cfe5badcSScott Teel currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL); 3035edd16368SStephen M. Cameron physdev_list = kzalloc(reportlunsize, GFP_KERNEL); 3036edd16368SStephen M. Cameron logdev_list = kzalloc(reportlunsize, GFP_KERNEL); 3037edd16368SStephen M. Cameron tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL); 3038edd16368SStephen M. Cameron 30390b0e1d6cSStephen M. Cameron if (!currentsd || !physdev_list || !logdev_list || !tmpdevice) { 3040edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory\n"); 3041edd16368SStephen M. Cameron goto out; 3042edd16368SStephen M. Cameron } 3043edd16368SStephen M. Cameron memset(lunzerobits, 0, sizeof(lunzerobits)); 3044edd16368SStephen M. Cameron 3045316b221aSStephen M. Cameron rescan_hba_mode = hpsa_hba_mode_enabled(h); 304696444fbbSJoe Handzik if (rescan_hba_mode < 0) 304796444fbbSJoe Handzik goto out; 3048316b221aSStephen M. Cameron 3049316b221aSStephen M. Cameron if (!h->hba_mode_enabled && rescan_hba_mode) 3050316b221aSStephen M. Cameron dev_warn(&h->pdev->dev, "HBA mode enabled\n"); 3051316b221aSStephen M. Cameron else if (h->hba_mode_enabled && !rescan_hba_mode) 3052316b221aSStephen M. Cameron dev_warn(&h->pdev->dev, "HBA mode disabled\n"); 3053316b221aSStephen M. Cameron 3054316b221aSStephen M. Cameron h->hba_mode_enabled = rescan_hba_mode; 3055316b221aSStephen M. Cameron 3056a93aa1feSMatt Gates if (hpsa_gather_lun_info(h, reportlunsize, 3057a93aa1feSMatt Gates (struct ReportLUNdata *) physdev_list, &nphysicals, 3058283b4a9bSStephen M. Cameron &physical_mode, logdev_list, &nlogicals)) 3059edd16368SStephen M. Cameron goto out; 3060edd16368SStephen M. Cameron 3061aca4a520SScott Teel /* We might see up to the maximum number of logical and physical disks 3062aca4a520SScott Teel * plus external target devices, and a device for the local RAID 3063aca4a520SScott Teel * controller. 3064edd16368SStephen M. Cameron */ 3065aca4a520SScott Teel ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1; 3066edd16368SStephen M. Cameron 3067edd16368SStephen M. Cameron /* Allocate the per device structures */ 3068edd16368SStephen M. Cameron for (i = 0; i < ndevs_to_allocate; i++) { 3069b7ec021fSScott Teel if (i >= HPSA_MAX_DEVICES) { 3070b7ec021fSScott Teel dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded." 3071b7ec021fSScott Teel " %d devices ignored.\n", HPSA_MAX_DEVICES, 3072b7ec021fSScott Teel ndevs_to_allocate - HPSA_MAX_DEVICES); 3073b7ec021fSScott Teel break; 3074b7ec021fSScott Teel } 3075b7ec021fSScott Teel 3076edd16368SStephen M. Cameron currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL); 3077edd16368SStephen M. Cameron if (!currentsd[i]) { 3078edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory at %s:%d\n", 3079edd16368SStephen M. Cameron __FILE__, __LINE__); 3080edd16368SStephen M. Cameron goto out; 3081edd16368SStephen M. Cameron } 3082edd16368SStephen M. Cameron ndev_allocated++; 3083edd16368SStephen M. Cameron } 3084edd16368SStephen M. Cameron 3085339b2b14SStephen M. Cameron if (unlikely(is_scsi_rev_5(h))) 3086339b2b14SStephen M. Cameron raid_ctlr_position = 0; 3087339b2b14SStephen M. Cameron else 3088339b2b14SStephen M. Cameron raid_ctlr_position = nphysicals + nlogicals; 3089339b2b14SStephen M. Cameron 3090edd16368SStephen M. Cameron /* adjust our table of devices */ 30914f4eb9f1SScott Teel n_ext_target_devs = 0; 3092edd16368SStephen M. Cameron for (i = 0; i < nphysicals + nlogicals + 1; i++) { 30930b0e1d6cSStephen M. Cameron u8 *lunaddrbytes, is_OBDR = 0; 3094edd16368SStephen M. Cameron 3095edd16368SStephen M. Cameron /* Figure out where the LUN ID info is coming from */ 3096339b2b14SStephen M. Cameron lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position, 3097339b2b14SStephen M. Cameron i, nphysicals, nlogicals, physdev_list, logdev_list); 3098edd16368SStephen M. Cameron /* skip masked physical devices. */ 3099339b2b14SStephen M. Cameron if (lunaddrbytes[3] & 0xC0 && 3100339b2b14SStephen M. Cameron i < nphysicals + (raid_ctlr_position == 0)) 3101edd16368SStephen M. Cameron continue; 3102edd16368SStephen M. Cameron 3103edd16368SStephen M. Cameron /* Get device type, vendor, model, device id */ 31040b0e1d6cSStephen M. Cameron if (hpsa_update_device_info(h, lunaddrbytes, tmpdevice, 31050b0e1d6cSStephen M. Cameron &is_OBDR)) 3106edd16368SStephen M. Cameron continue; /* skip it if we can't talk to it. */ 31071f310bdeSStephen M. Cameron figure_bus_target_lun(h, lunaddrbytes, tmpdevice); 3108edd16368SStephen M. Cameron this_device = currentsd[ncurrent]; 3109edd16368SStephen M. Cameron 3110edd16368SStephen M. Cameron /* 31114f4eb9f1SScott Teel * For external target devices, we have to insert a LUN 0 which 3112edd16368SStephen M. Cameron * doesn't show up in CCISS_REPORT_PHYSICAL data, but there 3113edd16368SStephen M. Cameron * is nonetheless an enclosure device there. We have to 3114edd16368SStephen M. Cameron * present that otherwise linux won't find anything if 3115edd16368SStephen M. Cameron * there is no lun 0. 3116edd16368SStephen M. Cameron */ 31174f4eb9f1SScott Teel if (add_ext_target_dev(h, tmpdevice, this_device, 31181f310bdeSStephen M. Cameron lunaddrbytes, lunzerobits, 31194f4eb9f1SScott Teel &n_ext_target_devs)) { 3120edd16368SStephen M. Cameron ncurrent++; 3121edd16368SStephen M. Cameron this_device = currentsd[ncurrent]; 3122edd16368SStephen M. Cameron } 3123edd16368SStephen M. Cameron 3124edd16368SStephen M. Cameron *this_device = *tmpdevice; 3125edd16368SStephen M. Cameron 3126edd16368SStephen M. Cameron switch (this_device->devtype) { 31270b0e1d6cSStephen M. Cameron case TYPE_ROM: 3128edd16368SStephen M. Cameron /* We don't *really* support actual CD-ROM devices, 3129edd16368SStephen M. Cameron * just "One Button Disaster Recovery" tape drive 3130edd16368SStephen M. Cameron * which temporarily pretends to be a CD-ROM drive. 3131edd16368SStephen M. Cameron * So we check that the device is really an OBDR tape 3132edd16368SStephen M. Cameron * device by checking for "$DR-10" in bytes 43-48 of 3133edd16368SStephen M. Cameron * the inquiry data. 3134edd16368SStephen M. Cameron */ 31350b0e1d6cSStephen M. Cameron if (is_OBDR) 3136edd16368SStephen M. Cameron ncurrent++; 3137edd16368SStephen M. Cameron break; 3138edd16368SStephen M. Cameron case TYPE_DISK: 3139316b221aSStephen M. Cameron if (h->hba_mode_enabled) { 3140316b221aSStephen M. Cameron /* never use raid mapper in HBA mode */ 3141316b221aSStephen M. Cameron this_device->offload_enabled = 0; 3142316b221aSStephen M. Cameron ncurrent++; 3143316b221aSStephen M. Cameron break; 3144316b221aSStephen M. Cameron } else if (h->acciopath_status) { 3145283b4a9bSStephen M. Cameron if (i >= nphysicals) { 3146283b4a9bSStephen M. Cameron ncurrent++; 3147edd16368SStephen M. Cameron break; 3148283b4a9bSStephen M. Cameron } 3149316b221aSStephen M. Cameron } else { 3150316b221aSStephen M. Cameron if (i < nphysicals) 3151316b221aSStephen M. Cameron break; 3152316b221aSStephen M. Cameron ncurrent++; 3153316b221aSStephen M. Cameron break; 3154316b221aSStephen M. Cameron } 3155283b4a9bSStephen M. Cameron if (physical_mode == HPSA_REPORT_PHYS_EXTENDED) { 3156e1f7de0cSMatt Gates memcpy(&this_device->ioaccel_handle, 3157e1f7de0cSMatt Gates &lunaddrbytes[20], 3158e1f7de0cSMatt Gates sizeof(this_device->ioaccel_handle)); 3159edd16368SStephen M. Cameron ncurrent++; 3160283b4a9bSStephen M. Cameron } 3161edd16368SStephen M. Cameron break; 3162edd16368SStephen M. Cameron case TYPE_TAPE: 3163edd16368SStephen M. Cameron case TYPE_MEDIUM_CHANGER: 3164edd16368SStephen M. Cameron ncurrent++; 3165edd16368SStephen M. Cameron break; 3166edd16368SStephen M. Cameron case TYPE_RAID: 3167edd16368SStephen M. Cameron /* Only present the Smartarray HBA as a RAID controller. 3168edd16368SStephen M. Cameron * If it's a RAID controller other than the HBA itself 3169edd16368SStephen M. Cameron * (an external RAID controller, MSA500 or similar) 3170edd16368SStephen M. Cameron * don't present it. 3171edd16368SStephen M. Cameron */ 3172edd16368SStephen M. Cameron if (!is_hba_lunid(lunaddrbytes)) 3173edd16368SStephen M. Cameron break; 3174edd16368SStephen M. Cameron ncurrent++; 3175edd16368SStephen M. Cameron break; 3176edd16368SStephen M. Cameron default: 3177edd16368SStephen M. Cameron break; 3178edd16368SStephen M. Cameron } 3179cfe5badcSScott Teel if (ncurrent >= HPSA_MAX_DEVICES) 3180edd16368SStephen M. Cameron break; 3181edd16368SStephen M. Cameron } 3182edd16368SStephen M. Cameron adjust_hpsa_scsi_table(h, hostno, currentsd, ncurrent); 3183edd16368SStephen M. Cameron out: 3184edd16368SStephen M. Cameron kfree(tmpdevice); 3185edd16368SStephen M. Cameron for (i = 0; i < ndev_allocated; i++) 3186edd16368SStephen M. Cameron kfree(currentsd[i]); 3187edd16368SStephen M. Cameron kfree(currentsd); 3188edd16368SStephen M. Cameron kfree(physdev_list); 3189edd16368SStephen M. Cameron kfree(logdev_list); 3190edd16368SStephen M. Cameron } 3191edd16368SStephen M. Cameron 3192edd16368SStephen M. Cameron /* hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci 3193edd16368SStephen M. Cameron * dma mapping and fills in the scatter gather entries of the 3194edd16368SStephen M. Cameron * hpsa command, cp. 3195edd16368SStephen M. Cameron */ 319633a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h, 3197edd16368SStephen M. Cameron struct CommandList *cp, 3198edd16368SStephen M. Cameron struct scsi_cmnd *cmd) 3199edd16368SStephen M. Cameron { 3200edd16368SStephen M. Cameron unsigned int len; 3201edd16368SStephen M. Cameron struct scatterlist *sg; 320201a02ffcSStephen M. Cameron u64 addr64; 320333a2ffceSStephen M. Cameron int use_sg, i, sg_index, chained; 320433a2ffceSStephen M. Cameron struct SGDescriptor *curr_sg; 3205edd16368SStephen M. Cameron 320633a2ffceSStephen M. Cameron BUG_ON(scsi_sg_count(cmd) > h->maxsgentries); 3207edd16368SStephen M. Cameron 3208edd16368SStephen M. Cameron use_sg = scsi_dma_map(cmd); 3209edd16368SStephen M. Cameron if (use_sg < 0) 3210edd16368SStephen M. Cameron return use_sg; 3211edd16368SStephen M. Cameron 3212edd16368SStephen M. Cameron if (!use_sg) 3213edd16368SStephen M. Cameron goto sglist_finished; 3214edd16368SStephen M. Cameron 321533a2ffceSStephen M. Cameron curr_sg = cp->SG; 321633a2ffceSStephen M. Cameron chained = 0; 321733a2ffceSStephen M. Cameron sg_index = 0; 3218edd16368SStephen M. Cameron scsi_for_each_sg(cmd, sg, use_sg, i) { 321933a2ffceSStephen M. Cameron if (i == h->max_cmd_sg_entries - 1 && 322033a2ffceSStephen M. Cameron use_sg > h->max_cmd_sg_entries) { 322133a2ffceSStephen M. Cameron chained = 1; 322233a2ffceSStephen M. Cameron curr_sg = h->cmd_sg_list[cp->cmdindex]; 322333a2ffceSStephen M. Cameron sg_index = 0; 322433a2ffceSStephen M. Cameron } 322501a02ffcSStephen M. Cameron addr64 = (u64) sg_dma_address(sg); 3226edd16368SStephen M. Cameron len = sg_dma_len(sg); 322733a2ffceSStephen M. Cameron curr_sg->Addr.lower = (u32) (addr64 & 0x0FFFFFFFFULL); 322833a2ffceSStephen M. Cameron curr_sg->Addr.upper = (u32) ((addr64 >> 32) & 0x0FFFFFFFFULL); 322933a2ffceSStephen M. Cameron curr_sg->Len = len; 3230e1d9cbfaSMatt Gates curr_sg->Ext = (i < scsi_sg_count(cmd) - 1) ? 0 : HPSA_SG_LAST; 323133a2ffceSStephen M. Cameron curr_sg++; 323233a2ffceSStephen M. Cameron } 323333a2ffceSStephen M. Cameron 323433a2ffceSStephen M. Cameron if (use_sg + chained > h->maxSG) 323533a2ffceSStephen M. Cameron h->maxSG = use_sg + chained; 323633a2ffceSStephen M. Cameron 323733a2ffceSStephen M. Cameron if (chained) { 323833a2ffceSStephen M. Cameron cp->Header.SGList = h->max_cmd_sg_entries; 323933a2ffceSStephen M. Cameron cp->Header.SGTotal = (u16) (use_sg + 1); 3240e2bea6dfSStephen M. Cameron if (hpsa_map_sg_chain_block(h, cp)) { 3241e2bea6dfSStephen M. Cameron scsi_dma_unmap(cmd); 3242e2bea6dfSStephen M. Cameron return -1; 3243e2bea6dfSStephen M. Cameron } 324433a2ffceSStephen M. Cameron return 0; 3245edd16368SStephen M. Cameron } 3246edd16368SStephen M. Cameron 3247edd16368SStephen M. Cameron sglist_finished: 3248edd16368SStephen M. Cameron 324901a02ffcSStephen M. Cameron cp->Header.SGList = (u8) use_sg; /* no. SGs contig in this cmd */ 325001a02ffcSStephen M. Cameron cp->Header.SGTotal = (u16) use_sg; /* total sgs in this cmd list */ 3251edd16368SStephen M. Cameron return 0; 3252edd16368SStephen M. Cameron } 3253edd16368SStephen M. Cameron 3254283b4a9bSStephen M. Cameron #define IO_ACCEL_INELIGIBLE (1) 3255283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len) 3256283b4a9bSStephen M. Cameron { 3257283b4a9bSStephen M. Cameron int is_write = 0; 3258283b4a9bSStephen M. Cameron u32 block; 3259283b4a9bSStephen M. Cameron u32 block_cnt; 3260283b4a9bSStephen M. Cameron 3261283b4a9bSStephen M. Cameron /* Perform some CDB fixups if needed using 10 byte reads/writes only */ 3262283b4a9bSStephen M. Cameron switch (cdb[0]) { 3263283b4a9bSStephen M. Cameron case WRITE_6: 3264283b4a9bSStephen M. Cameron case WRITE_12: 3265283b4a9bSStephen M. Cameron is_write = 1; 3266283b4a9bSStephen M. Cameron case READ_6: 3267283b4a9bSStephen M. Cameron case READ_12: 3268283b4a9bSStephen M. Cameron if (*cdb_len == 6) { 3269283b4a9bSStephen M. Cameron block = (((u32) cdb[2]) << 8) | cdb[3]; 3270283b4a9bSStephen M. Cameron block_cnt = cdb[4]; 3271283b4a9bSStephen M. Cameron } else { 3272283b4a9bSStephen M. Cameron BUG_ON(*cdb_len != 12); 3273283b4a9bSStephen M. Cameron block = (((u32) cdb[2]) << 24) | 3274283b4a9bSStephen M. Cameron (((u32) cdb[3]) << 16) | 3275283b4a9bSStephen M. Cameron (((u32) cdb[4]) << 8) | 3276283b4a9bSStephen M. Cameron cdb[5]; 3277283b4a9bSStephen M. Cameron block_cnt = 3278283b4a9bSStephen M. Cameron (((u32) cdb[6]) << 24) | 3279283b4a9bSStephen M. Cameron (((u32) cdb[7]) << 16) | 3280283b4a9bSStephen M. Cameron (((u32) cdb[8]) << 8) | 3281283b4a9bSStephen M. Cameron cdb[9]; 3282283b4a9bSStephen M. Cameron } 3283283b4a9bSStephen M. Cameron if (block_cnt > 0xffff) 3284283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3285283b4a9bSStephen M. Cameron 3286283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 3287283b4a9bSStephen M. Cameron cdb[1] = 0; 3288283b4a9bSStephen M. Cameron cdb[2] = (u8) (block >> 24); 3289283b4a9bSStephen M. Cameron cdb[3] = (u8) (block >> 16); 3290283b4a9bSStephen M. Cameron cdb[4] = (u8) (block >> 8); 3291283b4a9bSStephen M. Cameron cdb[5] = (u8) (block); 3292283b4a9bSStephen M. Cameron cdb[6] = 0; 3293283b4a9bSStephen M. Cameron cdb[7] = (u8) (block_cnt >> 8); 3294283b4a9bSStephen M. Cameron cdb[8] = (u8) (block_cnt); 3295283b4a9bSStephen M. Cameron cdb[9] = 0; 3296283b4a9bSStephen M. Cameron *cdb_len = 10; 3297283b4a9bSStephen M. Cameron break; 3298283b4a9bSStephen M. Cameron } 3299283b4a9bSStephen M. Cameron return 0; 3300283b4a9bSStephen M. Cameron } 3301283b4a9bSStephen M. Cameron 3302c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h, 3303283b4a9bSStephen M. Cameron struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 3304283b4a9bSStephen M. Cameron u8 *scsi3addr) 3305e1f7de0cSMatt Gates { 3306e1f7de0cSMatt Gates struct scsi_cmnd *cmd = c->scsi_cmd; 3307e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 3308e1f7de0cSMatt Gates unsigned int len; 3309e1f7de0cSMatt Gates unsigned int total_len = 0; 3310e1f7de0cSMatt Gates struct scatterlist *sg; 3311e1f7de0cSMatt Gates u64 addr64; 3312e1f7de0cSMatt Gates int use_sg, i; 3313e1f7de0cSMatt Gates struct SGDescriptor *curr_sg; 3314e1f7de0cSMatt Gates u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE; 3315e1f7de0cSMatt Gates 3316283b4a9bSStephen M. Cameron /* TODO: implement chaining support */ 3317283b4a9bSStephen M. Cameron if (scsi_sg_count(cmd) > h->ioaccel_maxsg) 3318283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3319283b4a9bSStephen M. Cameron 3320e1f7de0cSMatt Gates BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX); 3321e1f7de0cSMatt Gates 3322283b4a9bSStephen M. Cameron if (fixup_ioaccel_cdb(cdb, &cdb_len)) 3323283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3324283b4a9bSStephen M. Cameron 3325e1f7de0cSMatt Gates c->cmd_type = CMD_IOACCEL1; 3326e1f7de0cSMatt Gates 3327e1f7de0cSMatt Gates /* Adjust the DMA address to point to the accelerated command buffer */ 3328e1f7de0cSMatt Gates c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle + 3329e1f7de0cSMatt Gates (c->cmdindex * sizeof(*cp)); 3330e1f7de0cSMatt Gates BUG_ON(c->busaddr & 0x0000007F); 3331e1f7de0cSMatt Gates 3332e1f7de0cSMatt Gates use_sg = scsi_dma_map(cmd); 3333e1f7de0cSMatt Gates if (use_sg < 0) 3334e1f7de0cSMatt Gates return use_sg; 3335e1f7de0cSMatt Gates 3336e1f7de0cSMatt Gates if (use_sg) { 3337e1f7de0cSMatt Gates curr_sg = cp->SG; 3338e1f7de0cSMatt Gates scsi_for_each_sg(cmd, sg, use_sg, i) { 3339e1f7de0cSMatt Gates addr64 = (u64) sg_dma_address(sg); 3340e1f7de0cSMatt Gates len = sg_dma_len(sg); 3341e1f7de0cSMatt Gates total_len += len; 3342e1f7de0cSMatt Gates curr_sg->Addr.lower = (u32) (addr64 & 0x0FFFFFFFFULL); 3343e1f7de0cSMatt Gates curr_sg->Addr.upper = 3344e1f7de0cSMatt Gates (u32) ((addr64 >> 32) & 0x0FFFFFFFFULL); 3345e1f7de0cSMatt Gates curr_sg->Len = len; 3346e1f7de0cSMatt Gates 3347e1f7de0cSMatt Gates if (i == (scsi_sg_count(cmd) - 1)) 3348e1f7de0cSMatt Gates curr_sg->Ext = HPSA_SG_LAST; 3349e1f7de0cSMatt Gates else 3350e1f7de0cSMatt Gates curr_sg->Ext = 0; /* we are not chaining */ 3351e1f7de0cSMatt Gates curr_sg++; 3352e1f7de0cSMatt Gates } 3353e1f7de0cSMatt Gates 3354e1f7de0cSMatt Gates switch (cmd->sc_data_direction) { 3355e1f7de0cSMatt Gates case DMA_TO_DEVICE: 3356e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_OUT; 3357e1f7de0cSMatt Gates break; 3358e1f7de0cSMatt Gates case DMA_FROM_DEVICE: 3359e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_IN; 3360e1f7de0cSMatt Gates break; 3361e1f7de0cSMatt Gates case DMA_NONE: 3362e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 3363e1f7de0cSMatt Gates break; 3364e1f7de0cSMatt Gates default: 3365e1f7de0cSMatt Gates dev_err(&h->pdev->dev, "unknown data direction: %d\n", 3366e1f7de0cSMatt Gates cmd->sc_data_direction); 3367e1f7de0cSMatt Gates BUG(); 3368e1f7de0cSMatt Gates break; 3369e1f7de0cSMatt Gates } 3370e1f7de0cSMatt Gates } else { 3371e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 3372e1f7de0cSMatt Gates } 3373e1f7de0cSMatt Gates 3374c349775eSScott Teel c->Header.SGList = use_sg; 3375e1f7de0cSMatt Gates /* Fill out the command structure to submit */ 3376283b4a9bSStephen M. Cameron cp->dev_handle = ioaccel_handle & 0xFFFF; 3377e1f7de0cSMatt Gates cp->transfer_len = total_len; 3378e1f7de0cSMatt Gates cp->io_flags = IOACCEL1_IOFLAGS_IO_REQ | 3379283b4a9bSStephen M. Cameron (cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK); 3380e1f7de0cSMatt Gates cp->control = control; 3381283b4a9bSStephen M. Cameron memcpy(cp->CDB, cdb, cdb_len); 3382283b4a9bSStephen M. Cameron memcpy(cp->CISS_LUN, scsi3addr, 8); 3383c349775eSScott Teel /* Tag was already set at init time. */ 3384e1f7de0cSMatt Gates enqueue_cmd_and_start_io(h, c); 3385e1f7de0cSMatt Gates return 0; 3386e1f7de0cSMatt Gates } 3387edd16368SStephen M. Cameron 3388283b4a9bSStephen M. Cameron /* 3389283b4a9bSStephen M. Cameron * Queue a command directly to a device behind the controller using the 3390283b4a9bSStephen M. Cameron * I/O accelerator path. 3391283b4a9bSStephen M. Cameron */ 3392283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h, 3393283b4a9bSStephen M. Cameron struct CommandList *c) 3394283b4a9bSStephen M. Cameron { 3395283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 3396283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 3397283b4a9bSStephen M. Cameron 3398283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle, 3399283b4a9bSStephen M. Cameron cmd->cmnd, cmd->cmd_len, dev->scsi3addr); 3400283b4a9bSStephen M. Cameron } 3401283b4a9bSStephen M. Cameron 3402dd0e19f3SScott Teel /* 3403dd0e19f3SScott Teel * Set encryption parameters for the ioaccel2 request 3404dd0e19f3SScott Teel */ 3405dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h, 3406dd0e19f3SScott Teel struct CommandList *c, struct io_accel2_cmd *cp) 3407dd0e19f3SScott Teel { 3408dd0e19f3SScott Teel struct scsi_cmnd *cmd = c->scsi_cmd; 3409dd0e19f3SScott Teel struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 3410dd0e19f3SScott Teel struct raid_map_data *map = &dev->raid_map; 3411dd0e19f3SScott Teel u64 first_block; 3412dd0e19f3SScott Teel 3413dd0e19f3SScott Teel BUG_ON(!(dev->offload_config && dev->offload_enabled)); 3414dd0e19f3SScott Teel 3415dd0e19f3SScott Teel /* Are we doing encryption on this device */ 3416dd0e19f3SScott Teel if (!(map->flags & RAID_MAP_FLAG_ENCRYPT_ON)) 3417dd0e19f3SScott Teel return; 3418dd0e19f3SScott Teel /* Set the data encryption key index. */ 3419dd0e19f3SScott Teel cp->dekindex = map->dekindex; 3420dd0e19f3SScott Teel 3421dd0e19f3SScott Teel /* Set the encryption enable flag, encoded into direction field. */ 3422dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK; 3423dd0e19f3SScott Teel 3424dd0e19f3SScott Teel /* Set encryption tweak values based on logical block address 3425dd0e19f3SScott Teel * If block size is 512, tweak value is LBA. 3426dd0e19f3SScott Teel * For other block sizes, tweak is (LBA * block size)/ 512) 3427dd0e19f3SScott Teel */ 3428dd0e19f3SScott Teel switch (cmd->cmnd[0]) { 3429dd0e19f3SScott Teel /* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */ 3430dd0e19f3SScott Teel case WRITE_6: 3431dd0e19f3SScott Teel case READ_6: 3432dd0e19f3SScott Teel if (map->volume_blk_size == 512) { 3433dd0e19f3SScott Teel cp->tweak_lower = 3434dd0e19f3SScott Teel (((u32) cmd->cmnd[2]) << 8) | 3435dd0e19f3SScott Teel cmd->cmnd[3]; 3436dd0e19f3SScott Teel cp->tweak_upper = 0; 3437dd0e19f3SScott Teel } else { 3438dd0e19f3SScott Teel first_block = 3439dd0e19f3SScott Teel (((u64) cmd->cmnd[2]) << 8) | 3440dd0e19f3SScott Teel cmd->cmnd[3]; 3441dd0e19f3SScott Teel first_block = (first_block * map->volume_blk_size)/512; 3442dd0e19f3SScott Teel cp->tweak_lower = (u32)first_block; 3443dd0e19f3SScott Teel cp->tweak_upper = (u32)(first_block >> 32); 3444dd0e19f3SScott Teel } 3445dd0e19f3SScott Teel break; 3446dd0e19f3SScott Teel case WRITE_10: 3447dd0e19f3SScott Teel case READ_10: 3448dd0e19f3SScott Teel if (map->volume_blk_size == 512) { 3449dd0e19f3SScott Teel cp->tweak_lower = 3450dd0e19f3SScott Teel (((u32) cmd->cmnd[2]) << 24) | 3451dd0e19f3SScott Teel (((u32) cmd->cmnd[3]) << 16) | 3452dd0e19f3SScott Teel (((u32) cmd->cmnd[4]) << 8) | 3453dd0e19f3SScott Teel cmd->cmnd[5]; 3454dd0e19f3SScott Teel cp->tweak_upper = 0; 3455dd0e19f3SScott Teel } else { 3456dd0e19f3SScott Teel first_block = 3457dd0e19f3SScott Teel (((u64) cmd->cmnd[2]) << 24) | 3458dd0e19f3SScott Teel (((u64) cmd->cmnd[3]) << 16) | 3459dd0e19f3SScott Teel (((u64) cmd->cmnd[4]) << 8) | 3460dd0e19f3SScott Teel cmd->cmnd[5]; 3461dd0e19f3SScott Teel first_block = (first_block * map->volume_blk_size)/512; 3462dd0e19f3SScott Teel cp->tweak_lower = (u32)first_block; 3463dd0e19f3SScott Teel cp->tweak_upper = (u32)(first_block >> 32); 3464dd0e19f3SScott Teel } 3465dd0e19f3SScott Teel break; 3466dd0e19f3SScott Teel /* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */ 3467dd0e19f3SScott Teel case WRITE_12: 3468dd0e19f3SScott Teel case READ_12: 3469dd0e19f3SScott Teel if (map->volume_blk_size == 512) { 3470dd0e19f3SScott Teel cp->tweak_lower = 3471dd0e19f3SScott Teel (((u32) cmd->cmnd[2]) << 24) | 3472dd0e19f3SScott Teel (((u32) cmd->cmnd[3]) << 16) | 3473dd0e19f3SScott Teel (((u32) cmd->cmnd[4]) << 8) | 3474dd0e19f3SScott Teel cmd->cmnd[5]; 3475dd0e19f3SScott Teel cp->tweak_upper = 0; 3476dd0e19f3SScott Teel } else { 3477dd0e19f3SScott Teel first_block = 3478dd0e19f3SScott Teel (((u64) cmd->cmnd[2]) << 24) | 3479dd0e19f3SScott Teel (((u64) cmd->cmnd[3]) << 16) | 3480dd0e19f3SScott Teel (((u64) cmd->cmnd[4]) << 8) | 3481dd0e19f3SScott Teel cmd->cmnd[5]; 3482dd0e19f3SScott Teel first_block = (first_block * map->volume_blk_size)/512; 3483dd0e19f3SScott Teel cp->tweak_lower = (u32)first_block; 3484dd0e19f3SScott Teel cp->tweak_upper = (u32)(first_block >> 32); 3485dd0e19f3SScott Teel } 3486dd0e19f3SScott Teel break; 3487dd0e19f3SScott Teel case WRITE_16: 3488dd0e19f3SScott Teel case READ_16: 3489dd0e19f3SScott Teel if (map->volume_blk_size == 512) { 3490dd0e19f3SScott Teel cp->tweak_lower = 3491dd0e19f3SScott Teel (((u32) cmd->cmnd[6]) << 24) | 3492dd0e19f3SScott Teel (((u32) cmd->cmnd[7]) << 16) | 3493dd0e19f3SScott Teel (((u32) cmd->cmnd[8]) << 8) | 3494dd0e19f3SScott Teel cmd->cmnd[9]; 3495dd0e19f3SScott Teel cp->tweak_upper = 3496dd0e19f3SScott Teel (((u32) cmd->cmnd[2]) << 24) | 3497dd0e19f3SScott Teel (((u32) cmd->cmnd[3]) << 16) | 3498dd0e19f3SScott Teel (((u32) cmd->cmnd[4]) << 8) | 3499dd0e19f3SScott Teel cmd->cmnd[5]; 3500dd0e19f3SScott Teel } else { 3501dd0e19f3SScott Teel first_block = 3502dd0e19f3SScott Teel (((u64) cmd->cmnd[2]) << 56) | 3503dd0e19f3SScott Teel (((u64) cmd->cmnd[3]) << 48) | 3504dd0e19f3SScott Teel (((u64) cmd->cmnd[4]) << 40) | 3505dd0e19f3SScott Teel (((u64) cmd->cmnd[5]) << 32) | 3506dd0e19f3SScott Teel (((u64) cmd->cmnd[6]) << 24) | 3507dd0e19f3SScott Teel (((u64) cmd->cmnd[7]) << 16) | 3508dd0e19f3SScott Teel (((u64) cmd->cmnd[8]) << 8) | 3509dd0e19f3SScott Teel cmd->cmnd[9]; 3510dd0e19f3SScott Teel first_block = (first_block * map->volume_blk_size)/512; 3511dd0e19f3SScott Teel cp->tweak_lower = (u32)first_block; 3512dd0e19f3SScott Teel cp->tweak_upper = (u32)(first_block >> 32); 3513dd0e19f3SScott Teel } 3514dd0e19f3SScott Teel break; 3515dd0e19f3SScott Teel default: 3516dd0e19f3SScott Teel dev_err(&h->pdev->dev, 3517dd0e19f3SScott Teel "ERROR: %s: IOACCEL request CDB size not supported for encryption\n", 3518dd0e19f3SScott Teel __func__); 3519dd0e19f3SScott Teel BUG(); 3520dd0e19f3SScott Teel break; 3521dd0e19f3SScott Teel } 3522dd0e19f3SScott Teel } 3523dd0e19f3SScott Teel 3524c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h, 3525c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 3526c349775eSScott Teel u8 *scsi3addr) 3527c349775eSScott Teel { 3528c349775eSScott Teel struct scsi_cmnd *cmd = c->scsi_cmd; 3529c349775eSScott Teel struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex]; 3530c349775eSScott Teel struct ioaccel2_sg_element *curr_sg; 3531c349775eSScott Teel int use_sg, i; 3532c349775eSScott Teel struct scatterlist *sg; 3533c349775eSScott Teel u64 addr64; 3534c349775eSScott Teel u32 len; 3535c349775eSScott Teel u32 total_len = 0; 3536c349775eSScott Teel 3537c349775eSScott Teel if (scsi_sg_count(cmd) > h->ioaccel_maxsg) 3538c349775eSScott Teel return IO_ACCEL_INELIGIBLE; 3539c349775eSScott Teel 3540c349775eSScott Teel if (fixup_ioaccel_cdb(cdb, &cdb_len)) 3541c349775eSScott Teel return IO_ACCEL_INELIGIBLE; 3542c349775eSScott Teel c->cmd_type = CMD_IOACCEL2; 3543c349775eSScott Teel /* Adjust the DMA address to point to the accelerated command buffer */ 3544c349775eSScott Teel c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle + 3545c349775eSScott Teel (c->cmdindex * sizeof(*cp)); 3546c349775eSScott Teel BUG_ON(c->busaddr & 0x0000007F); 3547c349775eSScott Teel 3548c349775eSScott Teel memset(cp, 0, sizeof(*cp)); 3549c349775eSScott Teel cp->IU_type = IOACCEL2_IU_TYPE; 3550c349775eSScott Teel 3551c349775eSScott Teel use_sg = scsi_dma_map(cmd); 3552c349775eSScott Teel if (use_sg < 0) 3553c349775eSScott Teel return use_sg; 3554c349775eSScott Teel 3555c349775eSScott Teel if (use_sg) { 3556c349775eSScott Teel BUG_ON(use_sg > IOACCEL2_MAXSGENTRIES); 3557c349775eSScott Teel curr_sg = cp->sg; 3558c349775eSScott Teel scsi_for_each_sg(cmd, sg, use_sg, i) { 3559c349775eSScott Teel addr64 = (u64) sg_dma_address(sg); 3560c349775eSScott Teel len = sg_dma_len(sg); 3561c349775eSScott Teel total_len += len; 3562c349775eSScott Teel curr_sg->address = cpu_to_le64(addr64); 3563c349775eSScott Teel curr_sg->length = cpu_to_le32(len); 3564c349775eSScott Teel curr_sg->reserved[0] = 0; 3565c349775eSScott Teel curr_sg->reserved[1] = 0; 3566c349775eSScott Teel curr_sg->reserved[2] = 0; 3567c349775eSScott Teel curr_sg->chain_indicator = 0; 3568c349775eSScott Teel curr_sg++; 3569c349775eSScott Teel } 3570c349775eSScott Teel 3571c349775eSScott Teel switch (cmd->sc_data_direction) { 3572c349775eSScott Teel case DMA_TO_DEVICE: 3573dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 3574dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_DATA_OUT; 3575c349775eSScott Teel break; 3576c349775eSScott Teel case DMA_FROM_DEVICE: 3577dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 3578dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_DATA_IN; 3579c349775eSScott Teel break; 3580c349775eSScott Teel case DMA_NONE: 3581dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 3582dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_NO_DATA; 3583c349775eSScott Teel break; 3584c349775eSScott Teel default: 3585c349775eSScott Teel dev_err(&h->pdev->dev, "unknown data direction: %d\n", 3586c349775eSScott Teel cmd->sc_data_direction); 3587c349775eSScott Teel BUG(); 3588c349775eSScott Teel break; 3589c349775eSScott Teel } 3590c349775eSScott Teel } else { 3591dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 3592dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_NO_DATA; 3593c349775eSScott Teel } 3594dd0e19f3SScott Teel 3595dd0e19f3SScott Teel /* Set encryption parameters, if necessary */ 3596dd0e19f3SScott Teel set_encrypt_ioaccel2(h, c, cp); 3597dd0e19f3SScott Teel 3598c349775eSScott Teel cp->scsi_nexus = ioaccel_handle; 3599dd0e19f3SScott Teel cp->Tag = (c->cmdindex << DIRECT_LOOKUP_SHIFT) | 3600c349775eSScott Teel DIRECT_LOOKUP_BIT; 3601c349775eSScott Teel memcpy(cp->cdb, cdb, sizeof(cp->cdb)); 3602c349775eSScott Teel 3603c349775eSScott Teel /* fill in sg elements */ 3604c349775eSScott Teel cp->sg_count = (u8) use_sg; 3605c349775eSScott Teel 3606c349775eSScott Teel cp->data_len = cpu_to_le32(total_len); 3607c349775eSScott Teel cp->err_ptr = cpu_to_le64(c->busaddr + 3608c349775eSScott Teel offsetof(struct io_accel2_cmd, error_data)); 3609c349775eSScott Teel cp->err_len = cpu_to_le32((u32) sizeof(cp->error_data)); 3610c349775eSScott Teel 3611c349775eSScott Teel enqueue_cmd_and_start_io(h, c); 3612c349775eSScott Teel return 0; 3613c349775eSScott Teel } 3614c349775eSScott Teel 3615c349775eSScott Teel /* 3616c349775eSScott Teel * Queue a command to the correct I/O accelerator path. 3617c349775eSScott Teel */ 3618c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 3619c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 3620c349775eSScott Teel u8 *scsi3addr) 3621c349775eSScott Teel { 3622c349775eSScott Teel if (h->transMethod & CFGTBL_Trans_io_accel1) 3623c349775eSScott Teel return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle, 3624c349775eSScott Teel cdb, cdb_len, scsi3addr); 3625c349775eSScott Teel else 3626c349775eSScott Teel return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle, 3627c349775eSScott Teel cdb, cdb_len, scsi3addr); 3628c349775eSScott Teel } 3629c349775eSScott Teel 36306b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map, 36316b80b18fSScott Teel int offload_to_mirror, u32 *map_index, u32 *current_group) 36326b80b18fSScott Teel { 36336b80b18fSScott Teel if (offload_to_mirror == 0) { 36346b80b18fSScott Teel /* use physical disk in the first mirrored group. */ 36356b80b18fSScott Teel *map_index %= map->data_disks_per_row; 36366b80b18fSScott Teel return; 36376b80b18fSScott Teel } 36386b80b18fSScott Teel do { 36396b80b18fSScott Teel /* determine mirror group that *map_index indicates */ 36406b80b18fSScott Teel *current_group = *map_index / map->data_disks_per_row; 36416b80b18fSScott Teel if (offload_to_mirror == *current_group) 36426b80b18fSScott Teel continue; 36436b80b18fSScott Teel if (*current_group < (map->layout_map_count - 1)) { 36446b80b18fSScott Teel /* select map index from next group */ 36456b80b18fSScott Teel *map_index += map->data_disks_per_row; 36466b80b18fSScott Teel (*current_group)++; 36476b80b18fSScott Teel } else { 36486b80b18fSScott Teel /* select map index from first group */ 36496b80b18fSScott Teel *map_index %= map->data_disks_per_row; 36506b80b18fSScott Teel *current_group = 0; 36516b80b18fSScott Teel } 36526b80b18fSScott Teel } while (offload_to_mirror != *current_group); 36536b80b18fSScott Teel } 36546b80b18fSScott Teel 3655283b4a9bSStephen M. Cameron /* 3656283b4a9bSStephen M. Cameron * Attempt to perform offload RAID mapping for a logical volume I/O. 3657283b4a9bSStephen M. Cameron */ 3658283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h, 3659283b4a9bSStephen M. Cameron struct CommandList *c) 3660283b4a9bSStephen M. Cameron { 3661283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 3662283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 3663283b4a9bSStephen M. Cameron struct raid_map_data *map = &dev->raid_map; 3664283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map->data[0]; 3665283b4a9bSStephen M. Cameron int is_write = 0; 3666283b4a9bSStephen M. Cameron u32 map_index; 3667283b4a9bSStephen M. Cameron u64 first_block, last_block; 3668283b4a9bSStephen M. Cameron u32 block_cnt; 3669283b4a9bSStephen M. Cameron u32 blocks_per_row; 3670283b4a9bSStephen M. Cameron u64 first_row, last_row; 3671283b4a9bSStephen M. Cameron u32 first_row_offset, last_row_offset; 3672283b4a9bSStephen M. Cameron u32 first_column, last_column; 36736b80b18fSScott Teel u64 r0_first_row, r0_last_row; 36746b80b18fSScott Teel u32 r5or6_blocks_per_row; 36756b80b18fSScott Teel u64 r5or6_first_row, r5or6_last_row; 36766b80b18fSScott Teel u32 r5or6_first_row_offset, r5or6_last_row_offset; 36776b80b18fSScott Teel u32 r5or6_first_column, r5or6_last_column; 36786b80b18fSScott Teel u32 total_disks_per_row; 36796b80b18fSScott Teel u32 stripesize; 36806b80b18fSScott Teel u32 first_group, last_group, current_group; 3681283b4a9bSStephen M. Cameron u32 map_row; 3682283b4a9bSStephen M. Cameron u32 disk_handle; 3683283b4a9bSStephen M. Cameron u64 disk_block; 3684283b4a9bSStephen M. Cameron u32 disk_block_cnt; 3685283b4a9bSStephen M. Cameron u8 cdb[16]; 3686283b4a9bSStephen M. Cameron u8 cdb_len; 3687283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 3688283b4a9bSStephen M. Cameron u64 tmpdiv; 3689283b4a9bSStephen M. Cameron #endif 36906b80b18fSScott Teel int offload_to_mirror; 3691283b4a9bSStephen M. Cameron 3692283b4a9bSStephen M. Cameron BUG_ON(!(dev->offload_config && dev->offload_enabled)); 3693283b4a9bSStephen M. Cameron 3694283b4a9bSStephen M. Cameron /* check for valid opcode, get LBA and block count */ 3695283b4a9bSStephen M. Cameron switch (cmd->cmnd[0]) { 3696283b4a9bSStephen M. Cameron case WRITE_6: 3697283b4a9bSStephen M. Cameron is_write = 1; 3698283b4a9bSStephen M. Cameron case READ_6: 3699283b4a9bSStephen M. Cameron first_block = 3700283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 8) | 3701283b4a9bSStephen M. Cameron cmd->cmnd[3]; 3702283b4a9bSStephen M. Cameron block_cnt = cmd->cmnd[4]; 3703283b4a9bSStephen M. Cameron break; 3704283b4a9bSStephen M. Cameron case WRITE_10: 3705283b4a9bSStephen M. Cameron is_write = 1; 3706283b4a9bSStephen M. Cameron case READ_10: 3707283b4a9bSStephen M. Cameron first_block = 3708283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 3709283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 3710283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 3711283b4a9bSStephen M. Cameron cmd->cmnd[5]; 3712283b4a9bSStephen M. Cameron block_cnt = 3713283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 8) | 3714283b4a9bSStephen M. Cameron cmd->cmnd[8]; 3715283b4a9bSStephen M. Cameron break; 3716283b4a9bSStephen M. Cameron case WRITE_12: 3717283b4a9bSStephen M. Cameron is_write = 1; 3718283b4a9bSStephen M. Cameron case READ_12: 3719283b4a9bSStephen M. Cameron first_block = 3720283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 3721283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 3722283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 3723283b4a9bSStephen M. Cameron cmd->cmnd[5]; 3724283b4a9bSStephen M. Cameron block_cnt = 3725283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[6]) << 24) | 3726283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 16) | 3727283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[8]) << 8) | 3728283b4a9bSStephen M. Cameron cmd->cmnd[9]; 3729283b4a9bSStephen M. Cameron break; 3730283b4a9bSStephen M. Cameron case WRITE_16: 3731283b4a9bSStephen M. Cameron is_write = 1; 3732283b4a9bSStephen M. Cameron case READ_16: 3733283b4a9bSStephen M. Cameron first_block = 3734283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 56) | 3735283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 48) | 3736283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 40) | 3737283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[5]) << 32) | 3738283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[6]) << 24) | 3739283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[7]) << 16) | 3740283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[8]) << 8) | 3741283b4a9bSStephen M. Cameron cmd->cmnd[9]; 3742283b4a9bSStephen M. Cameron block_cnt = 3743283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[10]) << 24) | 3744283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[11]) << 16) | 3745283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[12]) << 8) | 3746283b4a9bSStephen M. Cameron cmd->cmnd[13]; 3747283b4a9bSStephen M. Cameron break; 3748283b4a9bSStephen M. Cameron default: 3749283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */ 3750283b4a9bSStephen M. Cameron } 3751283b4a9bSStephen M. Cameron BUG_ON(block_cnt == 0); 3752283b4a9bSStephen M. Cameron last_block = first_block + block_cnt - 1; 3753283b4a9bSStephen M. Cameron 3754283b4a9bSStephen M. Cameron /* check for write to non-RAID-0 */ 3755283b4a9bSStephen M. Cameron if (is_write && dev->raid_level != 0) 3756283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3757283b4a9bSStephen M. Cameron 3758283b4a9bSStephen M. Cameron /* check for invalid block or wraparound */ 3759283b4a9bSStephen M. Cameron if (last_block >= map->volume_blk_cnt || last_block < first_block) 3760283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3761283b4a9bSStephen M. Cameron 3762283b4a9bSStephen M. Cameron /* calculate stripe information for the request */ 3763283b4a9bSStephen M. Cameron blocks_per_row = map->data_disks_per_row * map->strip_size; 3764283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 3765283b4a9bSStephen M. Cameron tmpdiv = first_block; 3766283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 3767283b4a9bSStephen M. Cameron first_row = tmpdiv; 3768283b4a9bSStephen M. Cameron tmpdiv = last_block; 3769283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 3770283b4a9bSStephen M. Cameron last_row = tmpdiv; 3771283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 3772283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 3773283b4a9bSStephen M. Cameron tmpdiv = first_row_offset; 3774283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, map->strip_size); 3775283b4a9bSStephen M. Cameron first_column = tmpdiv; 3776283b4a9bSStephen M. Cameron tmpdiv = last_row_offset; 3777283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, map->strip_size); 3778283b4a9bSStephen M. Cameron last_column = tmpdiv; 3779283b4a9bSStephen M. Cameron #else 3780283b4a9bSStephen M. Cameron first_row = first_block / blocks_per_row; 3781283b4a9bSStephen M. Cameron last_row = last_block / blocks_per_row; 3782283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 3783283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 3784283b4a9bSStephen M. Cameron first_column = first_row_offset / map->strip_size; 3785283b4a9bSStephen M. Cameron last_column = last_row_offset / map->strip_size; 3786283b4a9bSStephen M. Cameron #endif 3787283b4a9bSStephen M. Cameron 3788283b4a9bSStephen M. Cameron /* if this isn't a single row/column then give to the controller */ 3789283b4a9bSStephen M. Cameron if ((first_row != last_row) || (first_column != last_column)) 3790283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3791283b4a9bSStephen M. Cameron 3792283b4a9bSStephen M. Cameron /* proceeding with driver mapping */ 37936b80b18fSScott Teel total_disks_per_row = map->data_disks_per_row + 37946b80b18fSScott Teel map->metadata_disks_per_row; 3795283b4a9bSStephen M. Cameron map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 3796283b4a9bSStephen M. Cameron map->row_cnt; 37976b80b18fSScott Teel map_index = (map_row * total_disks_per_row) + first_column; 37986b80b18fSScott Teel 37996b80b18fSScott Teel switch (dev->raid_level) { 38006b80b18fSScott Teel case HPSA_RAID_0: 38016b80b18fSScott Teel break; /* nothing special to do */ 38026b80b18fSScott Teel case HPSA_RAID_1: 38036b80b18fSScott Teel /* Handles load balance across RAID 1 members. 38046b80b18fSScott Teel * (2-drive R1 and R10 with even # of drives.) 38056b80b18fSScott Teel * Appropriate for SSDs, not optimal for HDDs 3806283b4a9bSStephen M. Cameron */ 38076b80b18fSScott Teel BUG_ON(map->layout_map_count != 2); 3808283b4a9bSStephen M. Cameron if (dev->offload_to_mirror) 3809283b4a9bSStephen M. Cameron map_index += map->data_disks_per_row; 3810283b4a9bSStephen M. Cameron dev->offload_to_mirror = !dev->offload_to_mirror; 38116b80b18fSScott Teel break; 38126b80b18fSScott Teel case HPSA_RAID_ADM: 38136b80b18fSScott Teel /* Handles N-way mirrors (R1-ADM) 38146b80b18fSScott Teel * and R10 with # of drives divisible by 3.) 38156b80b18fSScott Teel */ 38166b80b18fSScott Teel BUG_ON(map->layout_map_count != 3); 38176b80b18fSScott Teel 38186b80b18fSScott Teel offload_to_mirror = dev->offload_to_mirror; 38196b80b18fSScott Teel raid_map_helper(map, offload_to_mirror, 38206b80b18fSScott Teel &map_index, ¤t_group); 38216b80b18fSScott Teel /* set mirror group to use next time */ 38226b80b18fSScott Teel offload_to_mirror = 38236b80b18fSScott Teel (offload_to_mirror >= map->layout_map_count - 1) 38246b80b18fSScott Teel ? 0 : offload_to_mirror + 1; 38256b80b18fSScott Teel /* FIXME: remove after debug/dev */ 38266b80b18fSScott Teel BUG_ON(offload_to_mirror >= map->layout_map_count); 38276b80b18fSScott Teel dev_warn(&h->pdev->dev, 38286b80b18fSScott Teel "DEBUG: Using physical disk map index %d from mirror group %d\n", 38296b80b18fSScott Teel map_index, offload_to_mirror); 38306b80b18fSScott Teel dev->offload_to_mirror = offload_to_mirror; 38316b80b18fSScott Teel /* Avoid direct use of dev->offload_to_mirror within this 38326b80b18fSScott Teel * function since multiple threads might simultaneously 38336b80b18fSScott Teel * increment it beyond the range of dev->layout_map_count -1. 38346b80b18fSScott Teel */ 38356b80b18fSScott Teel break; 38366b80b18fSScott Teel case HPSA_RAID_5: 38376b80b18fSScott Teel case HPSA_RAID_6: 38386b80b18fSScott Teel if (map->layout_map_count <= 1) 38396b80b18fSScott Teel break; 38406b80b18fSScott Teel 38416b80b18fSScott Teel /* Verify first and last block are in same RAID group */ 38426b80b18fSScott Teel r5or6_blocks_per_row = 38436b80b18fSScott Teel map->strip_size * map->data_disks_per_row; 38446b80b18fSScott Teel BUG_ON(r5or6_blocks_per_row == 0); 38456b80b18fSScott Teel stripesize = r5or6_blocks_per_row * map->layout_map_count; 38466b80b18fSScott Teel #if BITS_PER_LONG == 32 38476b80b18fSScott Teel tmpdiv = first_block; 38486b80b18fSScott Teel first_group = do_div(tmpdiv, stripesize); 38496b80b18fSScott Teel tmpdiv = first_group; 38506b80b18fSScott Teel (void) do_div(tmpdiv, r5or6_blocks_per_row); 38516b80b18fSScott Teel first_group = tmpdiv; 38526b80b18fSScott Teel tmpdiv = last_block; 38536b80b18fSScott Teel last_group = do_div(tmpdiv, stripesize); 38546b80b18fSScott Teel tmpdiv = last_group; 38556b80b18fSScott Teel (void) do_div(tmpdiv, r5or6_blocks_per_row); 38566b80b18fSScott Teel last_group = tmpdiv; 38576b80b18fSScott Teel #else 38586b80b18fSScott Teel first_group = (first_block % stripesize) / r5or6_blocks_per_row; 38596b80b18fSScott Teel last_group = (last_block % stripesize) / r5or6_blocks_per_row; 38606b80b18fSScott Teel #endif 3861000ff7c2SStephen M. Cameron if (first_group != last_group) 38626b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 38636b80b18fSScott Teel 38646b80b18fSScott Teel /* Verify request is in a single row of RAID 5/6 */ 38656b80b18fSScott Teel #if BITS_PER_LONG == 32 38666b80b18fSScott Teel tmpdiv = first_block; 38676b80b18fSScott Teel (void) do_div(tmpdiv, stripesize); 38686b80b18fSScott Teel first_row = r5or6_first_row = r0_first_row = tmpdiv; 38696b80b18fSScott Teel tmpdiv = last_block; 38706b80b18fSScott Teel (void) do_div(tmpdiv, stripesize); 38716b80b18fSScott Teel r5or6_last_row = r0_last_row = tmpdiv; 38726b80b18fSScott Teel #else 38736b80b18fSScott Teel first_row = r5or6_first_row = r0_first_row = 38746b80b18fSScott Teel first_block / stripesize; 38756b80b18fSScott Teel r5or6_last_row = r0_last_row = last_block / stripesize; 38766b80b18fSScott Teel #endif 38776b80b18fSScott Teel if (r5or6_first_row != r5or6_last_row) 38786b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 38796b80b18fSScott Teel 38806b80b18fSScott Teel 38816b80b18fSScott Teel /* Verify request is in a single column */ 38826b80b18fSScott Teel #if BITS_PER_LONG == 32 38836b80b18fSScott Teel tmpdiv = first_block; 38846b80b18fSScott Teel first_row_offset = do_div(tmpdiv, stripesize); 38856b80b18fSScott Teel tmpdiv = first_row_offset; 38866b80b18fSScott Teel first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row); 38876b80b18fSScott Teel r5or6_first_row_offset = first_row_offset; 38886b80b18fSScott Teel tmpdiv = last_block; 38896b80b18fSScott Teel r5or6_last_row_offset = do_div(tmpdiv, stripesize); 38906b80b18fSScott Teel tmpdiv = r5or6_last_row_offset; 38916b80b18fSScott Teel r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row); 38926b80b18fSScott Teel tmpdiv = r5or6_first_row_offset; 38936b80b18fSScott Teel (void) do_div(tmpdiv, map->strip_size); 38946b80b18fSScott Teel first_column = r5or6_first_column = tmpdiv; 38956b80b18fSScott Teel tmpdiv = r5or6_last_row_offset; 38966b80b18fSScott Teel (void) do_div(tmpdiv, map->strip_size); 38976b80b18fSScott Teel r5or6_last_column = tmpdiv; 38986b80b18fSScott Teel #else 38996b80b18fSScott Teel first_row_offset = r5or6_first_row_offset = 39006b80b18fSScott Teel (u32)((first_block % stripesize) % 39016b80b18fSScott Teel r5or6_blocks_per_row); 39026b80b18fSScott Teel 39036b80b18fSScott Teel r5or6_last_row_offset = 39046b80b18fSScott Teel (u32)((last_block % stripesize) % 39056b80b18fSScott Teel r5or6_blocks_per_row); 39066b80b18fSScott Teel 39076b80b18fSScott Teel first_column = r5or6_first_column = 39086b80b18fSScott Teel r5or6_first_row_offset / map->strip_size; 39096b80b18fSScott Teel r5or6_last_column = 39106b80b18fSScott Teel r5or6_last_row_offset / map->strip_size; 39116b80b18fSScott Teel #endif 39126b80b18fSScott Teel if (r5or6_first_column != r5or6_last_column) 39136b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 39146b80b18fSScott Teel 39156b80b18fSScott Teel /* Request is eligible */ 39166b80b18fSScott Teel map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 39176b80b18fSScott Teel map->row_cnt; 39186b80b18fSScott Teel 39196b80b18fSScott Teel map_index = (first_group * 39206b80b18fSScott Teel (map->row_cnt * total_disks_per_row)) + 39216b80b18fSScott Teel (map_row * total_disks_per_row) + first_column; 39226b80b18fSScott Teel break; 39236b80b18fSScott Teel default: 39246b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 3925283b4a9bSStephen M. Cameron } 39266b80b18fSScott Teel 3927283b4a9bSStephen M. Cameron disk_handle = dd[map_index].ioaccel_handle; 3928283b4a9bSStephen M. Cameron disk_block = map->disk_starting_blk + (first_row * map->strip_size) + 3929283b4a9bSStephen M. Cameron (first_row_offset - (first_column * map->strip_size)); 3930283b4a9bSStephen M. Cameron disk_block_cnt = block_cnt; 3931283b4a9bSStephen M. Cameron 3932283b4a9bSStephen M. Cameron /* handle differing logical/physical block sizes */ 3933283b4a9bSStephen M. Cameron if (map->phys_blk_shift) { 3934283b4a9bSStephen M. Cameron disk_block <<= map->phys_blk_shift; 3935283b4a9bSStephen M. Cameron disk_block_cnt <<= map->phys_blk_shift; 3936283b4a9bSStephen M. Cameron } 3937283b4a9bSStephen M. Cameron BUG_ON(disk_block_cnt > 0xffff); 3938283b4a9bSStephen M. Cameron 3939283b4a9bSStephen M. Cameron /* build the new CDB for the physical disk I/O */ 3940283b4a9bSStephen M. Cameron if (disk_block > 0xffffffff) { 3941283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_16 : READ_16; 3942283b4a9bSStephen M. Cameron cdb[1] = 0; 3943283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 56); 3944283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 48); 3945283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 40); 3946283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block >> 32); 3947283b4a9bSStephen M. Cameron cdb[6] = (u8) (disk_block >> 24); 3948283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block >> 16); 3949283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block >> 8); 3950283b4a9bSStephen M. Cameron cdb[9] = (u8) (disk_block); 3951283b4a9bSStephen M. Cameron cdb[10] = (u8) (disk_block_cnt >> 24); 3952283b4a9bSStephen M. Cameron cdb[11] = (u8) (disk_block_cnt >> 16); 3953283b4a9bSStephen M. Cameron cdb[12] = (u8) (disk_block_cnt >> 8); 3954283b4a9bSStephen M. Cameron cdb[13] = (u8) (disk_block_cnt); 3955283b4a9bSStephen M. Cameron cdb[14] = 0; 3956283b4a9bSStephen M. Cameron cdb[15] = 0; 3957283b4a9bSStephen M. Cameron cdb_len = 16; 3958283b4a9bSStephen M. Cameron } else { 3959283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 3960283b4a9bSStephen M. Cameron cdb[1] = 0; 3961283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 24); 3962283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 16); 3963283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 8); 3964283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block); 3965283b4a9bSStephen M. Cameron cdb[6] = 0; 3966283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block_cnt >> 8); 3967283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block_cnt); 3968283b4a9bSStephen M. Cameron cdb[9] = 0; 3969283b4a9bSStephen M. Cameron cdb_len = 10; 3970283b4a9bSStephen M. Cameron } 3971283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len, 3972283b4a9bSStephen M. Cameron dev->scsi3addr); 3973283b4a9bSStephen M. Cameron } 3974283b4a9bSStephen M. Cameron 3975f281233dSJeff Garzik static int hpsa_scsi_queue_command_lck(struct scsi_cmnd *cmd, 3976edd16368SStephen M. Cameron void (*done)(struct scsi_cmnd *)) 3977edd16368SStephen M. Cameron { 3978edd16368SStephen M. Cameron struct ctlr_info *h; 3979edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev; 3980edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 3981edd16368SStephen M. Cameron struct CommandList *c; 3982283b4a9bSStephen M. Cameron int rc = 0; 3983edd16368SStephen M. Cameron 3984edd16368SStephen M. Cameron /* Get the ptr to our adapter structure out of cmd->host. */ 3985edd16368SStephen M. Cameron h = sdev_to_hba(cmd->device); 3986edd16368SStephen M. Cameron dev = cmd->device->hostdata; 3987edd16368SStephen M. Cameron if (!dev) { 3988edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 3989edd16368SStephen M. Cameron done(cmd); 3990edd16368SStephen M. Cameron return 0; 3991edd16368SStephen M. Cameron } 3992edd16368SStephen M. Cameron memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr)); 3993edd16368SStephen M. Cameron 3994094963daSStephen M. Cameron if (unlikely(lockup_detected(h))) { 3995a0c12413SStephen M. Cameron cmd->result = DID_ERROR << 16; 3996a0c12413SStephen M. Cameron done(cmd); 3997a0c12413SStephen M. Cameron return 0; 3998a0c12413SStephen M. Cameron } 3999e16a33adSMatt Gates c = cmd_alloc(h); 4000edd16368SStephen M. Cameron if (c == NULL) { /* trouble... */ 4001edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 4002edd16368SStephen M. Cameron return SCSI_MLQUEUE_HOST_BUSY; 4003edd16368SStephen M. Cameron } 4004edd16368SStephen M. Cameron 4005edd16368SStephen M. Cameron /* Fill in the command list header */ 4006edd16368SStephen M. Cameron 4007edd16368SStephen M. Cameron cmd->scsi_done = done; /* save this for use by completion code */ 4008edd16368SStephen M. Cameron 4009edd16368SStephen M. Cameron /* save c in case we have to abort it */ 4010edd16368SStephen M. Cameron cmd->host_scribble = (unsigned char *) c; 4011edd16368SStephen M. Cameron 4012edd16368SStephen M. Cameron c->cmd_type = CMD_SCSI; 4013edd16368SStephen M. Cameron c->scsi_cmd = cmd; 4014e1f7de0cSMatt Gates 4015283b4a9bSStephen M. Cameron /* Call alternate submit routine for I/O accelerated commands. 4016283b4a9bSStephen M. Cameron * Retries always go down the normal I/O path. 4017283b4a9bSStephen M. Cameron */ 4018283b4a9bSStephen M. Cameron if (likely(cmd->retries == 0 && 4019da0697bdSScott Teel cmd->request->cmd_type == REQ_TYPE_FS && 4020da0697bdSScott Teel h->acciopath_status)) { 4021283b4a9bSStephen M. Cameron if (dev->offload_enabled) { 4022283b4a9bSStephen M. Cameron rc = hpsa_scsi_ioaccel_raid_map(h, c); 4023283b4a9bSStephen M. Cameron if (rc == 0) 4024283b4a9bSStephen M. Cameron return 0; /* Sent on ioaccel path */ 4025283b4a9bSStephen M. Cameron if (rc < 0) { /* scsi_dma_map failed. */ 4026283b4a9bSStephen M. Cameron cmd_free(h, c); 4027283b4a9bSStephen M. Cameron return SCSI_MLQUEUE_HOST_BUSY; 4028283b4a9bSStephen M. Cameron } 4029283b4a9bSStephen M. Cameron } else if (dev->ioaccel_handle) { 4030283b4a9bSStephen M. Cameron rc = hpsa_scsi_ioaccel_direct_map(h, c); 4031283b4a9bSStephen M. Cameron if (rc == 0) 4032283b4a9bSStephen M. Cameron return 0; /* Sent on direct map path */ 4033283b4a9bSStephen M. Cameron if (rc < 0) { /* scsi_dma_map failed. */ 4034283b4a9bSStephen M. Cameron cmd_free(h, c); 4035283b4a9bSStephen M. Cameron return SCSI_MLQUEUE_HOST_BUSY; 4036283b4a9bSStephen M. Cameron } 4037283b4a9bSStephen M. Cameron } 4038283b4a9bSStephen M. Cameron } 4039e1f7de0cSMatt Gates 4040edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 4041edd16368SStephen M. Cameron memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8); 4042303932fdSDon Brace c->Header.Tag.lower = (c->cmdindex << DIRECT_LOOKUP_SHIFT); 4043303932fdSDon Brace c->Header.Tag.lower |= DIRECT_LOOKUP_BIT; 4044edd16368SStephen M. Cameron 4045edd16368SStephen M. Cameron /* Fill in the request block... */ 4046edd16368SStephen M. Cameron 4047edd16368SStephen M. Cameron c->Request.Timeout = 0; 4048edd16368SStephen M. Cameron memset(c->Request.CDB, 0, sizeof(c->Request.CDB)); 4049edd16368SStephen M. Cameron BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB)); 4050edd16368SStephen M. Cameron c->Request.CDBLen = cmd->cmd_len; 4051edd16368SStephen M. Cameron memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len); 4052edd16368SStephen M. Cameron c->Request.Type.Type = TYPE_CMD; 4053edd16368SStephen M. Cameron c->Request.Type.Attribute = ATTR_SIMPLE; 4054edd16368SStephen M. Cameron switch (cmd->sc_data_direction) { 4055edd16368SStephen M. Cameron case DMA_TO_DEVICE: 4056edd16368SStephen M. Cameron c->Request.Type.Direction = XFER_WRITE; 4057edd16368SStephen M. Cameron break; 4058edd16368SStephen M. Cameron case DMA_FROM_DEVICE: 4059edd16368SStephen M. Cameron c->Request.Type.Direction = XFER_READ; 4060edd16368SStephen M. Cameron break; 4061edd16368SStephen M. Cameron case DMA_NONE: 4062edd16368SStephen M. Cameron c->Request.Type.Direction = XFER_NONE; 4063edd16368SStephen M. Cameron break; 4064edd16368SStephen M. Cameron case DMA_BIDIRECTIONAL: 4065edd16368SStephen M. Cameron /* This can happen if a buggy application does a scsi passthru 4066edd16368SStephen M. Cameron * and sets both inlen and outlen to non-zero. ( see 4067edd16368SStephen M. Cameron * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() ) 4068edd16368SStephen M. Cameron */ 4069edd16368SStephen M. Cameron 4070edd16368SStephen M. Cameron c->Request.Type.Direction = XFER_RSVD; 4071edd16368SStephen M. Cameron /* This is technically wrong, and hpsa controllers should 4072edd16368SStephen M. Cameron * reject it with CMD_INVALID, which is the most correct 4073edd16368SStephen M. Cameron * response, but non-fibre backends appear to let it 4074edd16368SStephen M. Cameron * slide by, and give the same results as if this field 4075edd16368SStephen M. Cameron * were set correctly. Either way is acceptable for 4076edd16368SStephen M. Cameron * our purposes here. 4077edd16368SStephen M. Cameron */ 4078edd16368SStephen M. Cameron 4079edd16368SStephen M. Cameron break; 4080edd16368SStephen M. Cameron 4081edd16368SStephen M. Cameron default: 4082edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "unknown data direction: %d\n", 4083edd16368SStephen M. Cameron cmd->sc_data_direction); 4084edd16368SStephen M. Cameron BUG(); 4085edd16368SStephen M. Cameron break; 4086edd16368SStephen M. Cameron } 4087edd16368SStephen M. Cameron 408833a2ffceSStephen M. Cameron if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */ 4089edd16368SStephen M. Cameron cmd_free(h, c); 4090edd16368SStephen M. Cameron return SCSI_MLQUEUE_HOST_BUSY; 4091edd16368SStephen M. Cameron } 4092edd16368SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 4093edd16368SStephen M. Cameron /* the cmd'll come back via intr handler in complete_scsi_command() */ 4094edd16368SStephen M. Cameron return 0; 4095edd16368SStephen M. Cameron } 4096edd16368SStephen M. Cameron 4097f281233dSJeff Garzik static DEF_SCSI_QCMD(hpsa_scsi_queue_command) 4098f281233dSJeff Garzik 40995f389360SStephen M. Cameron static int do_not_scan_if_controller_locked_up(struct ctlr_info *h) 41005f389360SStephen M. Cameron { 41015f389360SStephen M. Cameron unsigned long flags; 41025f389360SStephen M. Cameron 41035f389360SStephen M. Cameron /* 41045f389360SStephen M. Cameron * Don't let rescans be initiated on a controller known 41055f389360SStephen M. Cameron * to be locked up. If the controller locks up *during* 41065f389360SStephen M. Cameron * a rescan, that thread is probably hosed, but at least 41075f389360SStephen M. Cameron * we can prevent new rescan threads from piling up on a 41085f389360SStephen M. Cameron * locked up controller. 41095f389360SStephen M. Cameron */ 4110094963daSStephen M. Cameron if (unlikely(lockup_detected(h))) { 41115f389360SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 41125f389360SStephen M. Cameron h->scan_finished = 1; 41135f389360SStephen M. Cameron wake_up_all(&h->scan_wait_queue); 41145f389360SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 41155f389360SStephen M. Cameron return 1; 41165f389360SStephen M. Cameron } 41175f389360SStephen M. Cameron return 0; 41185f389360SStephen M. Cameron } 41195f389360SStephen M. Cameron 4120a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh) 4121a08a8471SStephen M. Cameron { 4122a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 4123a08a8471SStephen M. Cameron unsigned long flags; 4124a08a8471SStephen M. Cameron 41255f389360SStephen M. Cameron if (do_not_scan_if_controller_locked_up(h)) 41265f389360SStephen M. Cameron return; 41275f389360SStephen M. Cameron 4128a08a8471SStephen M. Cameron /* wait until any scan already in progress is finished. */ 4129a08a8471SStephen M. Cameron while (1) { 4130a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 4131a08a8471SStephen M. Cameron if (h->scan_finished) 4132a08a8471SStephen M. Cameron break; 4133a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 4134a08a8471SStephen M. Cameron wait_event(h->scan_wait_queue, h->scan_finished); 4135a08a8471SStephen M. Cameron /* Note: We don't need to worry about a race between this 4136a08a8471SStephen M. Cameron * thread and driver unload because the midlayer will 4137a08a8471SStephen M. Cameron * have incremented the reference count, so unload won't 4138a08a8471SStephen M. Cameron * happen if we're in here. 4139a08a8471SStephen M. Cameron */ 4140a08a8471SStephen M. Cameron } 4141a08a8471SStephen M. Cameron h->scan_finished = 0; /* mark scan as in progress */ 4142a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 4143a08a8471SStephen M. Cameron 41445f389360SStephen M. Cameron if (do_not_scan_if_controller_locked_up(h)) 41455f389360SStephen M. Cameron return; 41465f389360SStephen M. Cameron 4147a08a8471SStephen M. Cameron hpsa_update_scsi_devices(h, h->scsi_host->host_no); 4148a08a8471SStephen M. Cameron 4149a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 4150a08a8471SStephen M. Cameron h->scan_finished = 1; /* mark scan as finished. */ 4151a08a8471SStephen M. Cameron wake_up_all(&h->scan_wait_queue); 4152a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 4153a08a8471SStephen M. Cameron } 4154a08a8471SStephen M. Cameron 4155a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 4156a08a8471SStephen M. Cameron unsigned long elapsed_time) 4157a08a8471SStephen M. Cameron { 4158a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 4159a08a8471SStephen M. Cameron unsigned long flags; 4160a08a8471SStephen M. Cameron int finished; 4161a08a8471SStephen M. Cameron 4162a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 4163a08a8471SStephen M. Cameron finished = h->scan_finished; 4164a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 4165a08a8471SStephen M. Cameron return finished; 4166a08a8471SStephen M. Cameron } 4167a08a8471SStephen M. Cameron 4168667e23d4SStephen M. Cameron static int hpsa_change_queue_depth(struct scsi_device *sdev, 4169667e23d4SStephen M. Cameron int qdepth, int reason) 4170667e23d4SStephen M. Cameron { 4171667e23d4SStephen M. Cameron struct ctlr_info *h = sdev_to_hba(sdev); 4172667e23d4SStephen M. Cameron 4173667e23d4SStephen M. Cameron if (reason != SCSI_QDEPTH_DEFAULT) 4174667e23d4SStephen M. Cameron return -ENOTSUPP; 4175667e23d4SStephen M. Cameron 4176667e23d4SStephen M. Cameron if (qdepth < 1) 4177667e23d4SStephen M. Cameron qdepth = 1; 4178667e23d4SStephen M. Cameron else 4179667e23d4SStephen M. Cameron if (qdepth > h->nr_cmds) 4180667e23d4SStephen M. Cameron qdepth = h->nr_cmds; 4181667e23d4SStephen M. Cameron scsi_adjust_queue_depth(sdev, scsi_get_tag_type(sdev), qdepth); 4182667e23d4SStephen M. Cameron return sdev->queue_depth; 4183667e23d4SStephen M. Cameron } 4184667e23d4SStephen M. Cameron 4185edd16368SStephen M. Cameron static void hpsa_unregister_scsi(struct ctlr_info *h) 4186edd16368SStephen M. Cameron { 4187edd16368SStephen M. Cameron /* we are being forcibly unloaded, and may not refuse. */ 4188edd16368SStephen M. Cameron scsi_remove_host(h->scsi_host); 4189edd16368SStephen M. Cameron scsi_host_put(h->scsi_host); 4190edd16368SStephen M. Cameron h->scsi_host = NULL; 4191edd16368SStephen M. Cameron } 4192edd16368SStephen M. Cameron 4193edd16368SStephen M. Cameron static int hpsa_register_scsi(struct ctlr_info *h) 4194edd16368SStephen M. Cameron { 4195b705690dSStephen M. Cameron struct Scsi_Host *sh; 4196b705690dSStephen M. Cameron int error; 4197edd16368SStephen M. Cameron 4198b705690dSStephen M. Cameron sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h)); 4199b705690dSStephen M. Cameron if (sh == NULL) 4200b705690dSStephen M. Cameron goto fail; 4201b705690dSStephen M. Cameron 4202b705690dSStephen M. Cameron sh->io_port = 0; 4203b705690dSStephen M. Cameron sh->n_io_port = 0; 4204b705690dSStephen M. Cameron sh->this_id = -1; 4205b705690dSStephen M. Cameron sh->max_channel = 3; 4206b705690dSStephen M. Cameron sh->max_cmd_len = MAX_COMMAND_SIZE; 4207b705690dSStephen M. Cameron sh->max_lun = HPSA_MAX_LUN; 4208b705690dSStephen M. Cameron sh->max_id = HPSA_MAX_LUN; 4209b705690dSStephen M. Cameron sh->can_queue = h->nr_cmds; 4210316b221aSStephen M. Cameron if (h->hba_mode_enabled) 4211316b221aSStephen M. Cameron sh->cmd_per_lun = 7; 4212316b221aSStephen M. Cameron else 4213b705690dSStephen M. Cameron sh->cmd_per_lun = h->nr_cmds; 4214b705690dSStephen M. Cameron sh->sg_tablesize = h->maxsgentries; 4215b705690dSStephen M. Cameron h->scsi_host = sh; 4216b705690dSStephen M. Cameron sh->hostdata[0] = (unsigned long) h; 4217b705690dSStephen M. Cameron sh->irq = h->intr[h->intr_mode]; 4218b705690dSStephen M. Cameron sh->unique_id = sh->irq; 4219b705690dSStephen M. Cameron error = scsi_add_host(sh, &h->pdev->dev); 4220b705690dSStephen M. Cameron if (error) 4221b705690dSStephen M. Cameron goto fail_host_put; 4222b705690dSStephen M. Cameron scsi_scan_host(sh); 4223b705690dSStephen M. Cameron return 0; 4224b705690dSStephen M. Cameron 4225b705690dSStephen M. Cameron fail_host_put: 4226b705690dSStephen M. Cameron dev_err(&h->pdev->dev, "%s: scsi_add_host" 4227b705690dSStephen M. Cameron " failed for controller %d\n", __func__, h->ctlr); 4228b705690dSStephen M. Cameron scsi_host_put(sh); 4229b705690dSStephen M. Cameron return error; 4230b705690dSStephen M. Cameron fail: 4231b705690dSStephen M. Cameron dev_err(&h->pdev->dev, "%s: scsi_host_alloc" 4232b705690dSStephen M. Cameron " failed for controller %d\n", __func__, h->ctlr); 4233b705690dSStephen M. Cameron return -ENOMEM; 4234edd16368SStephen M. Cameron } 4235edd16368SStephen M. Cameron 4236edd16368SStephen M. Cameron static int wait_for_device_to_become_ready(struct ctlr_info *h, 4237edd16368SStephen M. Cameron unsigned char lunaddr[]) 4238edd16368SStephen M. Cameron { 42398919358eSTomas Henzl int rc; 4240edd16368SStephen M. Cameron int count = 0; 4241edd16368SStephen M. Cameron int waittime = 1; /* seconds */ 4242edd16368SStephen M. Cameron struct CommandList *c; 4243edd16368SStephen M. Cameron 4244edd16368SStephen M. Cameron c = cmd_special_alloc(h); 4245edd16368SStephen M. Cameron if (!c) { 4246edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in " 4247edd16368SStephen M. Cameron "wait_for_device_to_become_ready.\n"); 4248edd16368SStephen M. Cameron return IO_ERROR; 4249edd16368SStephen M. Cameron } 4250edd16368SStephen M. Cameron 4251edd16368SStephen M. Cameron /* Send test unit ready until device ready, or give up. */ 4252edd16368SStephen M. Cameron while (count < HPSA_TUR_RETRY_LIMIT) { 4253edd16368SStephen M. Cameron 4254edd16368SStephen M. Cameron /* Wait for a bit. do this first, because if we send 4255edd16368SStephen M. Cameron * the TUR right away, the reset will just abort it. 4256edd16368SStephen M. Cameron */ 4257edd16368SStephen M. Cameron msleep(1000 * waittime); 4258edd16368SStephen M. Cameron count++; 42598919358eSTomas Henzl rc = 0; /* Device ready. */ 4260edd16368SStephen M. Cameron 4261edd16368SStephen M. Cameron /* Increase wait time with each try, up to a point. */ 4262edd16368SStephen M. Cameron if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS) 4263edd16368SStephen M. Cameron waittime = waittime * 2; 4264edd16368SStephen M. Cameron 4265a2dac136SStephen M. Cameron /* Send the Test Unit Ready, fill_cmd can't fail, no mapping */ 4266a2dac136SStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, 4267a2dac136SStephen M. Cameron NULL, 0, 0, lunaddr, TYPE_CMD); 4268edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 4269edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 4270edd16368SStephen M. Cameron 4271edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_SUCCESS) 4272edd16368SStephen M. Cameron break; 4273edd16368SStephen M. Cameron 4274edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 4275edd16368SStephen M. Cameron c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION && 4276edd16368SStephen M. Cameron (c->err_info->SenseInfo[2] == NO_SENSE || 4277edd16368SStephen M. Cameron c->err_info->SenseInfo[2] == UNIT_ATTENTION)) 4278edd16368SStephen M. Cameron break; 4279edd16368SStephen M. Cameron 4280edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "waiting %d secs " 4281edd16368SStephen M. Cameron "for device to become ready.\n", waittime); 4282edd16368SStephen M. Cameron rc = 1; /* device not ready. */ 4283edd16368SStephen M. Cameron } 4284edd16368SStephen M. Cameron 4285edd16368SStephen M. Cameron if (rc) 4286edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "giving up on device.\n"); 4287edd16368SStephen M. Cameron else 4288edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "device is ready.\n"); 4289edd16368SStephen M. Cameron 4290edd16368SStephen M. Cameron cmd_special_free(h, c); 4291edd16368SStephen M. Cameron return rc; 4292edd16368SStephen M. Cameron } 4293edd16368SStephen M. Cameron 4294edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from 4295edd16368SStephen M. Cameron * complaining. Doing a host- or bus-reset can't do anything good here. 4296edd16368SStephen M. Cameron */ 4297edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd) 4298edd16368SStephen M. Cameron { 4299edd16368SStephen M. Cameron int rc; 4300edd16368SStephen M. Cameron struct ctlr_info *h; 4301edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev; 4302edd16368SStephen M. Cameron 4303edd16368SStephen M. Cameron /* find the controller to which the command to be aborted was sent */ 4304edd16368SStephen M. Cameron h = sdev_to_hba(scsicmd->device); 4305edd16368SStephen M. Cameron if (h == NULL) /* paranoia */ 4306edd16368SStephen M. Cameron return FAILED; 4307edd16368SStephen M. Cameron dev = scsicmd->device->hostdata; 4308edd16368SStephen M. Cameron if (!dev) { 4309edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "hpsa_eh_device_reset_handler: " 4310edd16368SStephen M. Cameron "device lookup failed.\n"); 4311edd16368SStephen M. Cameron return FAILED; 4312edd16368SStephen M. Cameron } 4313d416b0c7SStephen M. Cameron dev_warn(&h->pdev->dev, "resetting device %d:%d:%d:%d\n", 4314d416b0c7SStephen M. Cameron h->scsi_host->host_no, dev->bus, dev->target, dev->lun); 4315edd16368SStephen M. Cameron /* send a reset to the SCSI LUN which the command was sent to */ 4316bf711ac6SScott Teel rc = hpsa_send_reset(h, dev->scsi3addr, HPSA_RESET_TYPE_LUN); 4317edd16368SStephen M. Cameron if (rc == 0 && wait_for_device_to_become_ready(h, dev->scsi3addr) == 0) 4318edd16368SStephen M. Cameron return SUCCESS; 4319edd16368SStephen M. Cameron 4320edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "resetting device failed.\n"); 4321edd16368SStephen M. Cameron return FAILED; 4322edd16368SStephen M. Cameron } 4323edd16368SStephen M. Cameron 43246cba3f19SStephen M. Cameron static void swizzle_abort_tag(u8 *tag) 43256cba3f19SStephen M. Cameron { 43266cba3f19SStephen M. Cameron u8 original_tag[8]; 43276cba3f19SStephen M. Cameron 43286cba3f19SStephen M. Cameron memcpy(original_tag, tag, 8); 43296cba3f19SStephen M. Cameron tag[0] = original_tag[3]; 43306cba3f19SStephen M. Cameron tag[1] = original_tag[2]; 43316cba3f19SStephen M. Cameron tag[2] = original_tag[1]; 43326cba3f19SStephen M. Cameron tag[3] = original_tag[0]; 43336cba3f19SStephen M. Cameron tag[4] = original_tag[7]; 43346cba3f19SStephen M. Cameron tag[5] = original_tag[6]; 43356cba3f19SStephen M. Cameron tag[6] = original_tag[5]; 43366cba3f19SStephen M. Cameron tag[7] = original_tag[4]; 43376cba3f19SStephen M. Cameron } 43386cba3f19SStephen M. Cameron 433917eb87d2SScott Teel static void hpsa_get_tag(struct ctlr_info *h, 434017eb87d2SScott Teel struct CommandList *c, u32 *taglower, u32 *tagupper) 434117eb87d2SScott Teel { 434217eb87d2SScott Teel if (c->cmd_type == CMD_IOACCEL1) { 434317eb87d2SScott Teel struct io_accel1_cmd *cm1 = (struct io_accel1_cmd *) 434417eb87d2SScott Teel &h->ioaccel_cmd_pool[c->cmdindex]; 434517eb87d2SScott Teel *tagupper = cm1->Tag.upper; 434617eb87d2SScott Teel *taglower = cm1->Tag.lower; 434754b6e9e9SScott Teel return; 434854b6e9e9SScott Teel } 434954b6e9e9SScott Teel if (c->cmd_type == CMD_IOACCEL2) { 435054b6e9e9SScott Teel struct io_accel2_cmd *cm2 = (struct io_accel2_cmd *) 435154b6e9e9SScott Teel &h->ioaccel2_cmd_pool[c->cmdindex]; 4352dd0e19f3SScott Teel /* upper tag not used in ioaccel2 mode */ 4353dd0e19f3SScott Teel memset(tagupper, 0, sizeof(*tagupper)); 4354dd0e19f3SScott Teel *taglower = cm2->Tag; 435554b6e9e9SScott Teel return; 435654b6e9e9SScott Teel } 435717eb87d2SScott Teel *tagupper = c->Header.Tag.upper; 435817eb87d2SScott Teel *taglower = c->Header.Tag.lower; 435917eb87d2SScott Teel } 436054b6e9e9SScott Teel 436117eb87d2SScott Teel 436275167d2cSStephen M. Cameron static int hpsa_send_abort(struct ctlr_info *h, unsigned char *scsi3addr, 43636cba3f19SStephen M. Cameron struct CommandList *abort, int swizzle) 436475167d2cSStephen M. Cameron { 436575167d2cSStephen M. Cameron int rc = IO_OK; 436675167d2cSStephen M. Cameron struct CommandList *c; 436775167d2cSStephen M. Cameron struct ErrorInfo *ei; 436817eb87d2SScott Teel u32 tagupper, taglower; 436975167d2cSStephen M. Cameron 437075167d2cSStephen M. Cameron c = cmd_special_alloc(h); 437175167d2cSStephen M. Cameron if (c == NULL) { /* trouble... */ 437275167d2cSStephen M. Cameron dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n"); 437375167d2cSStephen M. Cameron return -ENOMEM; 437475167d2cSStephen M. Cameron } 437575167d2cSStephen M. Cameron 4376a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no buffer to map */ 4377a2dac136SStephen M. Cameron (void) fill_cmd(c, HPSA_ABORT_MSG, h, abort, 4378a2dac136SStephen M. Cameron 0, 0, scsi3addr, TYPE_MSG); 43796cba3f19SStephen M. Cameron if (swizzle) 43806cba3f19SStephen M. Cameron swizzle_abort_tag(&c->Request.CDB[4]); 438175167d2cSStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 438217eb87d2SScott Teel hpsa_get_tag(h, abort, &taglower, &tagupper); 438375167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: do_simple_cmd_core completed.\n", 438417eb87d2SScott Teel __func__, tagupper, taglower); 438575167d2cSStephen M. Cameron /* no unmap needed here because no data xfer. */ 438675167d2cSStephen M. Cameron 438775167d2cSStephen M. Cameron ei = c->err_info; 438875167d2cSStephen M. Cameron switch (ei->CommandStatus) { 438975167d2cSStephen M. Cameron case CMD_SUCCESS: 439075167d2cSStephen M. Cameron break; 439175167d2cSStephen M. Cameron case CMD_UNABORTABLE: /* Very common, don't make noise. */ 439275167d2cSStephen M. Cameron rc = -1; 439375167d2cSStephen M. Cameron break; 439475167d2cSStephen M. Cameron default: 439575167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: interpreting error.\n", 439617eb87d2SScott Teel __func__, tagupper, taglower); 4397d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 439875167d2cSStephen M. Cameron rc = -1; 439975167d2cSStephen M. Cameron break; 440075167d2cSStephen M. Cameron } 440175167d2cSStephen M. Cameron cmd_special_free(h, c); 4402dd0e19f3SScott Teel dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", 4403dd0e19f3SScott Teel __func__, tagupper, taglower); 440475167d2cSStephen M. Cameron return rc; 440575167d2cSStephen M. Cameron } 440675167d2cSStephen M. Cameron 440775167d2cSStephen M. Cameron /* 440875167d2cSStephen M. Cameron * hpsa_find_cmd_in_queue 440975167d2cSStephen M. Cameron * 441075167d2cSStephen M. Cameron * Used to determine whether a command (find) is still present 441175167d2cSStephen M. Cameron * in queue_head. Optionally excludes the last element of queue_head. 441275167d2cSStephen M. Cameron * 441375167d2cSStephen M. Cameron * This is used to avoid unnecessary aborts. Commands in h->reqQ have 441475167d2cSStephen M. Cameron * not yet been submitted, and so can be aborted by the driver without 441575167d2cSStephen M. Cameron * sending an abort to the hardware. 441675167d2cSStephen M. Cameron * 441775167d2cSStephen M. Cameron * Returns pointer to command if found in queue, NULL otherwise. 441875167d2cSStephen M. Cameron */ 441975167d2cSStephen M. Cameron static struct CommandList *hpsa_find_cmd_in_queue(struct ctlr_info *h, 442075167d2cSStephen M. Cameron struct scsi_cmnd *find, struct list_head *queue_head) 442175167d2cSStephen M. Cameron { 442275167d2cSStephen M. Cameron unsigned long flags; 442375167d2cSStephen M. Cameron struct CommandList *c = NULL; /* ptr into cmpQ */ 442475167d2cSStephen M. Cameron 442575167d2cSStephen M. Cameron if (!find) 442675167d2cSStephen M. Cameron return 0; 442775167d2cSStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 442875167d2cSStephen M. Cameron list_for_each_entry(c, queue_head, list) { 442975167d2cSStephen M. Cameron if (c->scsi_cmd == NULL) /* e.g.: passthru ioctl */ 443075167d2cSStephen M. Cameron continue; 443175167d2cSStephen M. Cameron if (c->scsi_cmd == find) { 443275167d2cSStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 443375167d2cSStephen M. Cameron return c; 443475167d2cSStephen M. Cameron } 443575167d2cSStephen M. Cameron } 443675167d2cSStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 443775167d2cSStephen M. Cameron return NULL; 443875167d2cSStephen M. Cameron } 443975167d2cSStephen M. Cameron 44406cba3f19SStephen M. Cameron static struct CommandList *hpsa_find_cmd_in_queue_by_tag(struct ctlr_info *h, 44416cba3f19SStephen M. Cameron u8 *tag, struct list_head *queue_head) 44426cba3f19SStephen M. Cameron { 44436cba3f19SStephen M. Cameron unsigned long flags; 44446cba3f19SStephen M. Cameron struct CommandList *c; 44456cba3f19SStephen M. Cameron 44466cba3f19SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 44476cba3f19SStephen M. Cameron list_for_each_entry(c, queue_head, list) { 44486cba3f19SStephen M. Cameron if (memcmp(&c->Header.Tag, tag, 8) != 0) 44496cba3f19SStephen M. Cameron continue; 44506cba3f19SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 44516cba3f19SStephen M. Cameron return c; 44526cba3f19SStephen M. Cameron } 44536cba3f19SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 44546cba3f19SStephen M. Cameron return NULL; 44556cba3f19SStephen M. Cameron } 44566cba3f19SStephen M. Cameron 445754b6e9e9SScott Teel /* ioaccel2 path firmware cannot handle abort task requests. 445854b6e9e9SScott Teel * Change abort requests to physical target reset, and send to the 445954b6e9e9SScott Teel * address of the physical disk used for the ioaccel 2 command. 446054b6e9e9SScott Teel * Return 0 on success (IO_OK) 446154b6e9e9SScott Teel * -1 on failure 446254b6e9e9SScott Teel */ 446354b6e9e9SScott Teel 446454b6e9e9SScott Teel static int hpsa_send_reset_as_abort_ioaccel2(struct ctlr_info *h, 446554b6e9e9SScott Teel unsigned char *scsi3addr, struct CommandList *abort) 446654b6e9e9SScott Teel { 446754b6e9e9SScott Teel int rc = IO_OK; 446854b6e9e9SScott Teel struct scsi_cmnd *scmd; /* scsi command within request being aborted */ 446954b6e9e9SScott Teel struct hpsa_scsi_dev_t *dev; /* device to which scsi cmd was sent */ 447054b6e9e9SScott Teel unsigned char phys_scsi3addr[8]; /* addr of phys disk with volume */ 447154b6e9e9SScott Teel unsigned char *psa = &phys_scsi3addr[0]; 447254b6e9e9SScott Teel 447354b6e9e9SScott Teel /* Get a pointer to the hpsa logical device. */ 447454b6e9e9SScott Teel scmd = (struct scsi_cmnd *) abort->scsi_cmd; 447554b6e9e9SScott Teel dev = (struct hpsa_scsi_dev_t *)(scmd->device->hostdata); 447654b6e9e9SScott Teel if (dev == NULL) { 447754b6e9e9SScott Teel dev_warn(&h->pdev->dev, 447854b6e9e9SScott Teel "Cannot abort: no device pointer for command.\n"); 447954b6e9e9SScott Teel return -1; /* not abortable */ 448054b6e9e9SScott Teel } 448154b6e9e9SScott Teel 44822ba8bfc8SStephen M. Cameron if (h->raid_offload_debug > 0) 44832ba8bfc8SStephen M. Cameron dev_info(&h->pdev->dev, 44842ba8bfc8SStephen M. Cameron "Reset as abort: Abort requested on C%d:B%d:T%d:L%d scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 44852ba8bfc8SStephen M. Cameron h->scsi_host->host_no, dev->bus, dev->target, dev->lun, 44862ba8bfc8SStephen M. Cameron scsi3addr[0], scsi3addr[1], scsi3addr[2], scsi3addr[3], 44872ba8bfc8SStephen M. Cameron scsi3addr[4], scsi3addr[5], scsi3addr[6], scsi3addr[7]); 44882ba8bfc8SStephen M. Cameron 448954b6e9e9SScott Teel if (!dev->offload_enabled) { 449054b6e9e9SScott Teel dev_warn(&h->pdev->dev, 449154b6e9e9SScott Teel "Can't abort: device is not operating in HP SSD Smart Path mode.\n"); 449254b6e9e9SScott Teel return -1; /* not abortable */ 449354b6e9e9SScott Teel } 449454b6e9e9SScott Teel 449554b6e9e9SScott Teel /* Incoming scsi3addr is logical addr. We need physical disk addr. */ 449654b6e9e9SScott Teel if (!hpsa_get_pdisk_of_ioaccel2(h, abort, psa)) { 449754b6e9e9SScott Teel dev_warn(&h->pdev->dev, "Can't abort: Failed lookup of physical address.\n"); 449854b6e9e9SScott Teel return -1; /* not abortable */ 449954b6e9e9SScott Teel } 450054b6e9e9SScott Teel 450154b6e9e9SScott Teel /* send the reset */ 45022ba8bfc8SStephen M. Cameron if (h->raid_offload_debug > 0) 45032ba8bfc8SStephen M. Cameron dev_info(&h->pdev->dev, 45042ba8bfc8SStephen M. Cameron "Reset as abort: Resetting physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 45052ba8bfc8SStephen M. Cameron psa[0], psa[1], psa[2], psa[3], 45062ba8bfc8SStephen M. Cameron psa[4], psa[5], psa[6], psa[7]); 450754b6e9e9SScott Teel rc = hpsa_send_reset(h, psa, HPSA_RESET_TYPE_TARGET); 450854b6e9e9SScott Teel if (rc != 0) { 450954b6e9e9SScott Teel dev_warn(&h->pdev->dev, 451054b6e9e9SScott Teel "Reset as abort: Failed on physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 451154b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 451254b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 451354b6e9e9SScott Teel return rc; /* failed to reset */ 451454b6e9e9SScott Teel } 451554b6e9e9SScott Teel 451654b6e9e9SScott Teel /* wait for device to recover */ 451754b6e9e9SScott Teel if (wait_for_device_to_become_ready(h, psa) != 0) { 451854b6e9e9SScott Teel dev_warn(&h->pdev->dev, 451954b6e9e9SScott Teel "Reset as abort: Failed: Device never recovered from reset: 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 452054b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 452154b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 452254b6e9e9SScott Teel return -1; /* failed to recover */ 452354b6e9e9SScott Teel } 452454b6e9e9SScott Teel 452554b6e9e9SScott Teel /* device recovered */ 452654b6e9e9SScott Teel dev_info(&h->pdev->dev, 452754b6e9e9SScott Teel "Reset as abort: Device recovered from reset: scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 452854b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 452954b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 453054b6e9e9SScott Teel 453154b6e9e9SScott Teel return rc; /* success */ 453254b6e9e9SScott Teel } 453354b6e9e9SScott Teel 45346cba3f19SStephen M. Cameron /* Some Smart Arrays need the abort tag swizzled, and some don't. It's hard to 45356cba3f19SStephen M. Cameron * tell which kind we're dealing with, so we send the abort both ways. There 45366cba3f19SStephen M. Cameron * shouldn't be any collisions between swizzled and unswizzled tags due to the 45376cba3f19SStephen M. Cameron * way we construct our tags but we check anyway in case the assumptions which 45386cba3f19SStephen M. Cameron * make this true someday become false. 45396cba3f19SStephen M. Cameron */ 45406cba3f19SStephen M. Cameron static int hpsa_send_abort_both_ways(struct ctlr_info *h, 45416cba3f19SStephen M. Cameron unsigned char *scsi3addr, struct CommandList *abort) 45426cba3f19SStephen M. Cameron { 45436cba3f19SStephen M. Cameron u8 swizzled_tag[8]; 45446cba3f19SStephen M. Cameron struct CommandList *c; 45456cba3f19SStephen M. Cameron int rc = 0, rc2 = 0; 45466cba3f19SStephen M. Cameron 454754b6e9e9SScott Teel /* ioccelerator mode 2 commands should be aborted via the 454854b6e9e9SScott Teel * accelerated path, since RAID path is unaware of these commands, 454954b6e9e9SScott Teel * but underlying firmware can't handle abort TMF. 455054b6e9e9SScott Teel * Change abort to physical device reset. 455154b6e9e9SScott Teel */ 455254b6e9e9SScott Teel if (abort->cmd_type == CMD_IOACCEL2) 455354b6e9e9SScott Teel return hpsa_send_reset_as_abort_ioaccel2(h, scsi3addr, abort); 455454b6e9e9SScott Teel 45556cba3f19SStephen M. Cameron /* we do not expect to find the swizzled tag in our queue, but 45566cba3f19SStephen M. Cameron * check anyway just to be sure the assumptions which make this 45576cba3f19SStephen M. Cameron * the case haven't become wrong. 45586cba3f19SStephen M. Cameron */ 45596cba3f19SStephen M. Cameron memcpy(swizzled_tag, &abort->Request.CDB[4], 8); 45606cba3f19SStephen M. Cameron swizzle_abort_tag(swizzled_tag); 45616cba3f19SStephen M. Cameron c = hpsa_find_cmd_in_queue_by_tag(h, swizzled_tag, &h->cmpQ); 45626cba3f19SStephen M. Cameron if (c != NULL) { 45636cba3f19SStephen M. Cameron dev_warn(&h->pdev->dev, "Unexpectedly found byte-swapped tag in completion queue.\n"); 45646cba3f19SStephen M. Cameron return hpsa_send_abort(h, scsi3addr, abort, 0); 45656cba3f19SStephen M. Cameron } 45666cba3f19SStephen M. Cameron rc = hpsa_send_abort(h, scsi3addr, abort, 0); 45676cba3f19SStephen M. Cameron 45686cba3f19SStephen M. Cameron /* if the command is still in our queue, we can't conclude that it was 45696cba3f19SStephen M. Cameron * aborted (it might have just completed normally) but in any case 45706cba3f19SStephen M. Cameron * we don't need to try to abort it another way. 45716cba3f19SStephen M. Cameron */ 45726cba3f19SStephen M. Cameron c = hpsa_find_cmd_in_queue(h, abort->scsi_cmd, &h->cmpQ); 45736cba3f19SStephen M. Cameron if (c) 45746cba3f19SStephen M. Cameron rc2 = hpsa_send_abort(h, scsi3addr, abort, 1); 45756cba3f19SStephen M. Cameron return rc && rc2; 45766cba3f19SStephen M. Cameron } 45776cba3f19SStephen M. Cameron 457875167d2cSStephen M. Cameron /* Send an abort for the specified command. 457975167d2cSStephen M. Cameron * If the device and controller support it, 458075167d2cSStephen M. Cameron * send a task abort request. 458175167d2cSStephen M. Cameron */ 458275167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *sc) 458375167d2cSStephen M. Cameron { 458475167d2cSStephen M. Cameron 458575167d2cSStephen M. Cameron int i, rc; 458675167d2cSStephen M. Cameron struct ctlr_info *h; 458775167d2cSStephen M. Cameron struct hpsa_scsi_dev_t *dev; 458875167d2cSStephen M. Cameron struct CommandList *abort; /* pointer to command to be aborted */ 458975167d2cSStephen M. Cameron struct CommandList *found; 459075167d2cSStephen M. Cameron struct scsi_cmnd *as; /* ptr to scsi cmd inside aborted command. */ 459175167d2cSStephen M. Cameron char msg[256]; /* For debug messaging. */ 459275167d2cSStephen M. Cameron int ml = 0; 459317eb87d2SScott Teel u32 tagupper, taglower; 459475167d2cSStephen M. Cameron 459575167d2cSStephen M. Cameron /* Find the controller of the command to be aborted */ 459675167d2cSStephen M. Cameron h = sdev_to_hba(sc->device); 459775167d2cSStephen M. Cameron if (WARN(h == NULL, 459875167d2cSStephen M. Cameron "ABORT REQUEST FAILED, Controller lookup failed.\n")) 459975167d2cSStephen M. Cameron return FAILED; 460075167d2cSStephen M. Cameron 460175167d2cSStephen M. Cameron /* Check that controller supports some kind of task abort */ 460275167d2cSStephen M. Cameron if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags) && 460375167d2cSStephen M. Cameron !(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags)) 460475167d2cSStephen M. Cameron return FAILED; 460575167d2cSStephen M. Cameron 460675167d2cSStephen M. Cameron memset(msg, 0, sizeof(msg)); 460775167d2cSStephen M. Cameron ml += sprintf(msg+ml, "ABORT REQUEST on C%d:B%d:T%d:L%d ", 460875167d2cSStephen M. Cameron h->scsi_host->host_no, sc->device->channel, 460975167d2cSStephen M. Cameron sc->device->id, sc->device->lun); 461075167d2cSStephen M. Cameron 461175167d2cSStephen M. Cameron /* Find the device of the command to be aborted */ 461275167d2cSStephen M. Cameron dev = sc->device->hostdata; 461375167d2cSStephen M. Cameron if (!dev) { 461475167d2cSStephen M. Cameron dev_err(&h->pdev->dev, "%s FAILED, Device lookup failed.\n", 461575167d2cSStephen M. Cameron msg); 461675167d2cSStephen M. Cameron return FAILED; 461775167d2cSStephen M. Cameron } 461875167d2cSStephen M. Cameron 461975167d2cSStephen M. Cameron /* Get SCSI command to be aborted */ 462075167d2cSStephen M. Cameron abort = (struct CommandList *) sc->host_scribble; 462175167d2cSStephen M. Cameron if (abort == NULL) { 462275167d2cSStephen M. Cameron dev_err(&h->pdev->dev, "%s FAILED, Command to abort is NULL.\n", 462375167d2cSStephen M. Cameron msg); 462475167d2cSStephen M. Cameron return FAILED; 462575167d2cSStephen M. Cameron } 462617eb87d2SScott Teel hpsa_get_tag(h, abort, &taglower, &tagupper); 462717eb87d2SScott Teel ml += sprintf(msg+ml, "Tag:0x%08x:%08x ", tagupper, taglower); 462875167d2cSStephen M. Cameron as = (struct scsi_cmnd *) abort->scsi_cmd; 462975167d2cSStephen M. Cameron if (as != NULL) 463075167d2cSStephen M. Cameron ml += sprintf(msg+ml, "Command:0x%x SN:0x%lx ", 463175167d2cSStephen M. Cameron as->cmnd[0], as->serial_number); 463275167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s\n", msg); 463375167d2cSStephen M. Cameron dev_warn(&h->pdev->dev, "Abort request on C%d:B%d:T%d:L%d\n", 463475167d2cSStephen M. Cameron h->scsi_host->host_no, dev->bus, dev->target, dev->lun); 463575167d2cSStephen M. Cameron 463675167d2cSStephen M. Cameron /* Search reqQ to See if command is queued but not submitted, 463775167d2cSStephen M. Cameron * if so, complete the command with aborted status and remove 463875167d2cSStephen M. Cameron * it from the reqQ. 463975167d2cSStephen M. Cameron */ 464075167d2cSStephen M. Cameron found = hpsa_find_cmd_in_queue(h, sc, &h->reqQ); 464175167d2cSStephen M. Cameron if (found) { 464275167d2cSStephen M. Cameron found->err_info->CommandStatus = CMD_ABORTED; 464375167d2cSStephen M. Cameron finish_cmd(found); 464475167d2cSStephen M. Cameron dev_info(&h->pdev->dev, "%s Request SUCCEEDED (driver queue).\n", 464575167d2cSStephen M. Cameron msg); 464675167d2cSStephen M. Cameron return SUCCESS; 464775167d2cSStephen M. Cameron } 464875167d2cSStephen M. Cameron 464975167d2cSStephen M. Cameron /* not in reqQ, if also not in cmpQ, must have already completed */ 465075167d2cSStephen M. Cameron found = hpsa_find_cmd_in_queue(h, sc, &h->cmpQ); 465175167d2cSStephen M. Cameron if (!found) { 4652d6ebd0f7SStephen M. Cameron dev_dbg(&h->pdev->dev, "%s Request SUCCEEDED (not known to driver).\n", 465375167d2cSStephen M. Cameron msg); 465475167d2cSStephen M. Cameron return SUCCESS; 465575167d2cSStephen M. Cameron } 465675167d2cSStephen M. Cameron 465775167d2cSStephen M. Cameron /* 465875167d2cSStephen M. Cameron * Command is in flight, or possibly already completed 465975167d2cSStephen M. Cameron * by the firmware (but not to the scsi mid layer) but we can't 466075167d2cSStephen M. Cameron * distinguish which. Send the abort down. 466175167d2cSStephen M. Cameron */ 46626cba3f19SStephen M. Cameron rc = hpsa_send_abort_both_ways(h, dev->scsi3addr, abort); 466375167d2cSStephen M. Cameron if (rc != 0) { 466475167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s Request FAILED.\n", msg); 466575167d2cSStephen M. Cameron dev_warn(&h->pdev->dev, "FAILED abort on device C%d:B%d:T%d:L%d\n", 466675167d2cSStephen M. Cameron h->scsi_host->host_no, 466775167d2cSStephen M. Cameron dev->bus, dev->target, dev->lun); 466875167d2cSStephen M. Cameron return FAILED; 466975167d2cSStephen M. Cameron } 467075167d2cSStephen M. Cameron dev_info(&h->pdev->dev, "%s REQUEST SUCCEEDED.\n", msg); 467175167d2cSStephen M. Cameron 467275167d2cSStephen M. Cameron /* If the abort(s) above completed and actually aborted the 467375167d2cSStephen M. Cameron * command, then the command to be aborted should already be 467475167d2cSStephen M. Cameron * completed. If not, wait around a bit more to see if they 467575167d2cSStephen M. Cameron * manage to complete normally. 467675167d2cSStephen M. Cameron */ 467775167d2cSStephen M. Cameron #define ABORT_COMPLETE_WAIT_SECS 30 467875167d2cSStephen M. Cameron for (i = 0; i < ABORT_COMPLETE_WAIT_SECS * 10; i++) { 467975167d2cSStephen M. Cameron found = hpsa_find_cmd_in_queue(h, sc, &h->cmpQ); 468075167d2cSStephen M. Cameron if (!found) 468175167d2cSStephen M. Cameron return SUCCESS; 468275167d2cSStephen M. Cameron msleep(100); 468375167d2cSStephen M. Cameron } 468475167d2cSStephen M. Cameron dev_warn(&h->pdev->dev, "%s FAILED. Aborted command has not completed after %d seconds.\n", 468575167d2cSStephen M. Cameron msg, ABORT_COMPLETE_WAIT_SECS); 468675167d2cSStephen M. Cameron return FAILED; 468775167d2cSStephen M. Cameron } 468875167d2cSStephen M. Cameron 468975167d2cSStephen M. Cameron 4690edd16368SStephen M. Cameron /* 4691edd16368SStephen M. Cameron * For operations that cannot sleep, a command block is allocated at init, 4692edd16368SStephen M. Cameron * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track 4693edd16368SStephen M. Cameron * which ones are free or in use. Lock must be held when calling this. 4694edd16368SStephen M. Cameron * cmd_free() is the complement. 4695edd16368SStephen M. Cameron */ 4696edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h) 4697edd16368SStephen M. Cameron { 4698edd16368SStephen M. Cameron struct CommandList *c; 4699edd16368SStephen M. Cameron int i; 4700edd16368SStephen M. Cameron union u64bit temp64; 4701edd16368SStephen M. Cameron dma_addr_t cmd_dma_handle, err_dma_handle; 4702e16a33adSMatt Gates unsigned long flags; 4703edd16368SStephen M. Cameron 4704e16a33adSMatt Gates spin_lock_irqsave(&h->lock, flags); 4705edd16368SStephen M. Cameron do { 4706edd16368SStephen M. Cameron i = find_first_zero_bit(h->cmd_pool_bits, h->nr_cmds); 4707e16a33adSMatt Gates if (i == h->nr_cmds) { 4708e16a33adSMatt Gates spin_unlock_irqrestore(&h->lock, flags); 4709edd16368SStephen M. Cameron return NULL; 4710e16a33adSMatt Gates } 4711edd16368SStephen M. Cameron } while (test_and_set_bit 4712edd16368SStephen M. Cameron (i & (BITS_PER_LONG - 1), 4713edd16368SStephen M. Cameron h->cmd_pool_bits + (i / BITS_PER_LONG)) != 0); 4714e16a33adSMatt Gates spin_unlock_irqrestore(&h->lock, flags); 4715e16a33adSMatt Gates 4716edd16368SStephen M. Cameron c = h->cmd_pool + i; 4717edd16368SStephen M. Cameron memset(c, 0, sizeof(*c)); 4718edd16368SStephen M. Cameron cmd_dma_handle = h->cmd_pool_dhandle 4719edd16368SStephen M. Cameron + i * sizeof(*c); 4720edd16368SStephen M. Cameron c->err_info = h->errinfo_pool + i; 4721edd16368SStephen M. Cameron memset(c->err_info, 0, sizeof(*c->err_info)); 4722edd16368SStephen M. Cameron err_dma_handle = h->errinfo_pool_dhandle 4723edd16368SStephen M. Cameron + i * sizeof(*c->err_info); 4724edd16368SStephen M. Cameron 4725edd16368SStephen M. Cameron c->cmdindex = i; 4726edd16368SStephen M. Cameron 47279e0fc764SStephen M. Cameron INIT_LIST_HEAD(&c->list); 472801a02ffcSStephen M. Cameron c->busaddr = (u32) cmd_dma_handle; 472901a02ffcSStephen M. Cameron temp64.val = (u64) err_dma_handle; 4730edd16368SStephen M. Cameron c->ErrDesc.Addr.lower = temp64.val32.lower; 4731edd16368SStephen M. Cameron c->ErrDesc.Addr.upper = temp64.val32.upper; 4732edd16368SStephen M. Cameron c->ErrDesc.Len = sizeof(*c->err_info); 4733edd16368SStephen M. Cameron 4734edd16368SStephen M. Cameron c->h = h; 4735edd16368SStephen M. Cameron return c; 4736edd16368SStephen M. Cameron } 4737edd16368SStephen M. Cameron 4738edd16368SStephen M. Cameron /* For operations that can wait for kmalloc to possibly sleep, 4739edd16368SStephen M. Cameron * this routine can be called. Lock need not be held to call 4740edd16368SStephen M. Cameron * cmd_special_alloc. cmd_special_free() is the complement. 4741edd16368SStephen M. Cameron */ 4742edd16368SStephen M. Cameron static struct CommandList *cmd_special_alloc(struct ctlr_info *h) 4743edd16368SStephen M. Cameron { 4744edd16368SStephen M. Cameron struct CommandList *c; 4745edd16368SStephen M. Cameron union u64bit temp64; 4746edd16368SStephen M. Cameron dma_addr_t cmd_dma_handle, err_dma_handle; 4747edd16368SStephen M. Cameron 4748edd16368SStephen M. Cameron c = pci_alloc_consistent(h->pdev, sizeof(*c), &cmd_dma_handle); 4749edd16368SStephen M. Cameron if (c == NULL) 4750edd16368SStephen M. Cameron return NULL; 4751edd16368SStephen M. Cameron memset(c, 0, sizeof(*c)); 4752edd16368SStephen M. Cameron 4753e1f7de0cSMatt Gates c->cmd_type = CMD_SCSI; 4754edd16368SStephen M. Cameron c->cmdindex = -1; 4755edd16368SStephen M. Cameron 4756edd16368SStephen M. Cameron c->err_info = pci_alloc_consistent(h->pdev, sizeof(*c->err_info), 4757edd16368SStephen M. Cameron &err_dma_handle); 4758edd16368SStephen M. Cameron 4759edd16368SStephen M. Cameron if (c->err_info == NULL) { 4760edd16368SStephen M. Cameron pci_free_consistent(h->pdev, 4761edd16368SStephen M. Cameron sizeof(*c), c, cmd_dma_handle); 4762edd16368SStephen M. Cameron return NULL; 4763edd16368SStephen M. Cameron } 4764edd16368SStephen M. Cameron memset(c->err_info, 0, sizeof(*c->err_info)); 4765edd16368SStephen M. Cameron 47669e0fc764SStephen M. Cameron INIT_LIST_HEAD(&c->list); 476701a02ffcSStephen M. Cameron c->busaddr = (u32) cmd_dma_handle; 476801a02ffcSStephen M. Cameron temp64.val = (u64) err_dma_handle; 4769edd16368SStephen M. Cameron c->ErrDesc.Addr.lower = temp64.val32.lower; 4770edd16368SStephen M. Cameron c->ErrDesc.Addr.upper = temp64.val32.upper; 4771edd16368SStephen M. Cameron c->ErrDesc.Len = sizeof(*c->err_info); 4772edd16368SStephen M. Cameron 4773edd16368SStephen M. Cameron c->h = h; 4774edd16368SStephen M. Cameron return c; 4775edd16368SStephen M. Cameron } 4776edd16368SStephen M. Cameron 4777edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c) 4778edd16368SStephen M. Cameron { 4779edd16368SStephen M. Cameron int i; 4780e16a33adSMatt Gates unsigned long flags; 4781edd16368SStephen M. Cameron 4782edd16368SStephen M. Cameron i = c - h->cmd_pool; 4783e16a33adSMatt Gates spin_lock_irqsave(&h->lock, flags); 4784edd16368SStephen M. Cameron clear_bit(i & (BITS_PER_LONG - 1), 4785edd16368SStephen M. Cameron h->cmd_pool_bits + (i / BITS_PER_LONG)); 4786e16a33adSMatt Gates spin_unlock_irqrestore(&h->lock, flags); 4787edd16368SStephen M. Cameron } 4788edd16368SStephen M. Cameron 4789edd16368SStephen M. Cameron static void cmd_special_free(struct ctlr_info *h, struct CommandList *c) 4790edd16368SStephen M. Cameron { 4791edd16368SStephen M. Cameron union u64bit temp64; 4792edd16368SStephen M. Cameron 4793edd16368SStephen M. Cameron temp64.val32.lower = c->ErrDesc.Addr.lower; 4794edd16368SStephen M. Cameron temp64.val32.upper = c->ErrDesc.Addr.upper; 4795edd16368SStephen M. Cameron pci_free_consistent(h->pdev, sizeof(*c->err_info), 4796edd16368SStephen M. Cameron c->err_info, (dma_addr_t) temp64.val); 4797edd16368SStephen M. Cameron pci_free_consistent(h->pdev, sizeof(*c), 4798d896f3f3SStephen M. Cameron c, (dma_addr_t) (c->busaddr & DIRECT_LOOKUP_MASK)); 4799edd16368SStephen M. Cameron } 4800edd16368SStephen M. Cameron 4801edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 4802edd16368SStephen M. Cameron 4803edd16368SStephen M. Cameron static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd, void *arg) 4804edd16368SStephen M. Cameron { 4805edd16368SStephen M. Cameron IOCTL32_Command_struct __user *arg32 = 4806edd16368SStephen M. Cameron (IOCTL32_Command_struct __user *) arg; 4807edd16368SStephen M. Cameron IOCTL_Command_struct arg64; 4808edd16368SStephen M. Cameron IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64)); 4809edd16368SStephen M. Cameron int err; 4810edd16368SStephen M. Cameron u32 cp; 4811edd16368SStephen M. Cameron 4812938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 4813edd16368SStephen M. Cameron err = 0; 4814edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 4815edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 4816edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 4817edd16368SStephen M. Cameron sizeof(arg64.Request)); 4818edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 4819edd16368SStephen M. Cameron sizeof(arg64.error_info)); 4820edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 4821edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 4822edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 4823edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 4824edd16368SStephen M. Cameron 4825edd16368SStephen M. Cameron if (err) 4826edd16368SStephen M. Cameron return -EFAULT; 4827edd16368SStephen M. Cameron 4828e39eeaedSStephen M. Cameron err = hpsa_ioctl(dev, CCISS_PASSTHRU, (void *)p); 4829edd16368SStephen M. Cameron if (err) 4830edd16368SStephen M. Cameron return err; 4831edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 4832edd16368SStephen M. Cameron sizeof(arg32->error_info)); 4833edd16368SStephen M. Cameron if (err) 4834edd16368SStephen M. Cameron return -EFAULT; 4835edd16368SStephen M. Cameron return err; 4836edd16368SStephen M. Cameron } 4837edd16368SStephen M. Cameron 4838edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev, 4839edd16368SStephen M. Cameron int cmd, void *arg) 4840edd16368SStephen M. Cameron { 4841edd16368SStephen M. Cameron BIG_IOCTL32_Command_struct __user *arg32 = 4842edd16368SStephen M. Cameron (BIG_IOCTL32_Command_struct __user *) arg; 4843edd16368SStephen M. Cameron BIG_IOCTL_Command_struct arg64; 4844edd16368SStephen M. Cameron BIG_IOCTL_Command_struct __user *p = 4845edd16368SStephen M. Cameron compat_alloc_user_space(sizeof(arg64)); 4846edd16368SStephen M. Cameron int err; 4847edd16368SStephen M. Cameron u32 cp; 4848edd16368SStephen M. Cameron 4849938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 4850edd16368SStephen M. Cameron err = 0; 4851edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 4852edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 4853edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 4854edd16368SStephen M. Cameron sizeof(arg64.Request)); 4855edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 4856edd16368SStephen M. Cameron sizeof(arg64.error_info)); 4857edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 4858edd16368SStephen M. Cameron err |= get_user(arg64.malloc_size, &arg32->malloc_size); 4859edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 4860edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 4861edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 4862edd16368SStephen M. Cameron 4863edd16368SStephen M. Cameron if (err) 4864edd16368SStephen M. Cameron return -EFAULT; 4865edd16368SStephen M. Cameron 4866e39eeaedSStephen M. Cameron err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, (void *)p); 4867edd16368SStephen M. Cameron if (err) 4868edd16368SStephen M. Cameron return err; 4869edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 4870edd16368SStephen M. Cameron sizeof(arg32->error_info)); 4871edd16368SStephen M. Cameron if (err) 4872edd16368SStephen M. Cameron return -EFAULT; 4873edd16368SStephen M. Cameron return err; 4874edd16368SStephen M. Cameron } 487571fe75a7SStephen M. Cameron 487671fe75a7SStephen M. Cameron static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void *arg) 487771fe75a7SStephen M. Cameron { 487871fe75a7SStephen M. Cameron switch (cmd) { 487971fe75a7SStephen M. Cameron case CCISS_GETPCIINFO: 488071fe75a7SStephen M. Cameron case CCISS_GETINTINFO: 488171fe75a7SStephen M. Cameron case CCISS_SETINTINFO: 488271fe75a7SStephen M. Cameron case CCISS_GETNODENAME: 488371fe75a7SStephen M. Cameron case CCISS_SETNODENAME: 488471fe75a7SStephen M. Cameron case CCISS_GETHEARTBEAT: 488571fe75a7SStephen M. Cameron case CCISS_GETBUSTYPES: 488671fe75a7SStephen M. Cameron case CCISS_GETFIRMVER: 488771fe75a7SStephen M. Cameron case CCISS_GETDRIVVER: 488871fe75a7SStephen M. Cameron case CCISS_REVALIDVOLS: 488971fe75a7SStephen M. Cameron case CCISS_DEREGDISK: 489071fe75a7SStephen M. Cameron case CCISS_REGNEWDISK: 489171fe75a7SStephen M. Cameron case CCISS_REGNEWD: 489271fe75a7SStephen M. Cameron case CCISS_RESCANDISK: 489371fe75a7SStephen M. Cameron case CCISS_GETLUNINFO: 489471fe75a7SStephen M. Cameron return hpsa_ioctl(dev, cmd, arg); 489571fe75a7SStephen M. Cameron 489671fe75a7SStephen M. Cameron case CCISS_PASSTHRU32: 489771fe75a7SStephen M. Cameron return hpsa_ioctl32_passthru(dev, cmd, arg); 489871fe75a7SStephen M. Cameron case CCISS_BIG_PASSTHRU32: 489971fe75a7SStephen M. Cameron return hpsa_ioctl32_big_passthru(dev, cmd, arg); 490071fe75a7SStephen M. Cameron 490171fe75a7SStephen M. Cameron default: 490271fe75a7SStephen M. Cameron return -ENOIOCTLCMD; 490371fe75a7SStephen M. Cameron } 490471fe75a7SStephen M. Cameron } 4905edd16368SStephen M. Cameron #endif 4906edd16368SStephen M. Cameron 4907edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp) 4908edd16368SStephen M. Cameron { 4909edd16368SStephen M. Cameron struct hpsa_pci_info pciinfo; 4910edd16368SStephen M. Cameron 4911edd16368SStephen M. Cameron if (!argp) 4912edd16368SStephen M. Cameron return -EINVAL; 4913edd16368SStephen M. Cameron pciinfo.domain = pci_domain_nr(h->pdev->bus); 4914edd16368SStephen M. Cameron pciinfo.bus = h->pdev->bus->number; 4915edd16368SStephen M. Cameron pciinfo.dev_fn = h->pdev->devfn; 4916edd16368SStephen M. Cameron pciinfo.board_id = h->board_id; 4917edd16368SStephen M. Cameron if (copy_to_user(argp, &pciinfo, sizeof(pciinfo))) 4918edd16368SStephen M. Cameron return -EFAULT; 4919edd16368SStephen M. Cameron return 0; 4920edd16368SStephen M. Cameron } 4921edd16368SStephen M. Cameron 4922edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp) 4923edd16368SStephen M. Cameron { 4924edd16368SStephen M. Cameron DriverVer_type DriverVer; 4925edd16368SStephen M. Cameron unsigned char vmaj, vmin, vsubmin; 4926edd16368SStephen M. Cameron int rc; 4927edd16368SStephen M. Cameron 4928edd16368SStephen M. Cameron rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu", 4929edd16368SStephen M. Cameron &vmaj, &vmin, &vsubmin); 4930edd16368SStephen M. Cameron if (rc != 3) { 4931edd16368SStephen M. Cameron dev_info(&h->pdev->dev, "driver version string '%s' " 4932edd16368SStephen M. Cameron "unrecognized.", HPSA_DRIVER_VERSION); 4933edd16368SStephen M. Cameron vmaj = 0; 4934edd16368SStephen M. Cameron vmin = 0; 4935edd16368SStephen M. Cameron vsubmin = 0; 4936edd16368SStephen M. Cameron } 4937edd16368SStephen M. Cameron DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin; 4938edd16368SStephen M. Cameron if (!argp) 4939edd16368SStephen M. Cameron return -EINVAL; 4940edd16368SStephen M. Cameron if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type))) 4941edd16368SStephen M. Cameron return -EFAULT; 4942edd16368SStephen M. Cameron return 0; 4943edd16368SStephen M. Cameron } 4944edd16368SStephen M. Cameron 4945edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp) 4946edd16368SStephen M. Cameron { 4947edd16368SStephen M. Cameron IOCTL_Command_struct iocommand; 4948edd16368SStephen M. Cameron struct CommandList *c; 4949edd16368SStephen M. Cameron char *buff = NULL; 4950edd16368SStephen M. Cameron union u64bit temp64; 4951c1f63c8fSStephen M. Cameron int rc = 0; 4952edd16368SStephen M. Cameron 4953edd16368SStephen M. Cameron if (!argp) 4954edd16368SStephen M. Cameron return -EINVAL; 4955edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 4956edd16368SStephen M. Cameron return -EPERM; 4957edd16368SStephen M. Cameron if (copy_from_user(&iocommand, argp, sizeof(iocommand))) 4958edd16368SStephen M. Cameron return -EFAULT; 4959edd16368SStephen M. Cameron if ((iocommand.buf_size < 1) && 4960edd16368SStephen M. Cameron (iocommand.Request.Type.Direction != XFER_NONE)) { 4961edd16368SStephen M. Cameron return -EINVAL; 4962edd16368SStephen M. Cameron } 4963edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 4964edd16368SStephen M. Cameron buff = kmalloc(iocommand.buf_size, GFP_KERNEL); 4965edd16368SStephen M. Cameron if (buff == NULL) 4966edd16368SStephen M. Cameron return -EFAULT; 49679233fb10SStephen M. Cameron if (iocommand.Request.Type.Direction & XFER_WRITE) { 4968edd16368SStephen M. Cameron /* Copy the data into the buffer we created */ 4969b03a7771SStephen M. Cameron if (copy_from_user(buff, iocommand.buf, 4970b03a7771SStephen M. Cameron iocommand.buf_size)) { 4971c1f63c8fSStephen M. Cameron rc = -EFAULT; 4972c1f63c8fSStephen M. Cameron goto out_kfree; 4973edd16368SStephen M. Cameron } 4974b03a7771SStephen M. Cameron } else { 4975edd16368SStephen M. Cameron memset(buff, 0, iocommand.buf_size); 4976b03a7771SStephen M. Cameron } 4977b03a7771SStephen M. Cameron } 4978edd16368SStephen M. Cameron c = cmd_special_alloc(h); 4979edd16368SStephen M. Cameron if (c == NULL) { 4980c1f63c8fSStephen M. Cameron rc = -ENOMEM; 4981c1f63c8fSStephen M. Cameron goto out_kfree; 4982edd16368SStephen M. Cameron } 4983edd16368SStephen M. Cameron /* Fill in the command type */ 4984edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 4985edd16368SStephen M. Cameron /* Fill in Command Header */ 4986edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 4987edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { /* buffer to fill */ 4988edd16368SStephen M. Cameron c->Header.SGList = 1; 4989edd16368SStephen M. Cameron c->Header.SGTotal = 1; 4990edd16368SStephen M. Cameron } else { /* no buffers to fill */ 4991edd16368SStephen M. Cameron c->Header.SGList = 0; 4992edd16368SStephen M. Cameron c->Header.SGTotal = 0; 4993edd16368SStephen M. Cameron } 4994edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN)); 4995edd16368SStephen M. Cameron /* use the kernel address the cmd block for tag */ 4996edd16368SStephen M. Cameron c->Header.Tag.lower = c->busaddr; 4997edd16368SStephen M. Cameron 4998edd16368SStephen M. Cameron /* Fill in Request block */ 4999edd16368SStephen M. Cameron memcpy(&c->Request, &iocommand.Request, 5000edd16368SStephen M. Cameron sizeof(c->Request)); 5001edd16368SStephen M. Cameron 5002edd16368SStephen M. Cameron /* Fill in the scatter gather information */ 5003edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 5004edd16368SStephen M. Cameron temp64.val = pci_map_single(h->pdev, buff, 5005edd16368SStephen M. Cameron iocommand.buf_size, PCI_DMA_BIDIRECTIONAL); 5006bcc48ffaSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, temp64.val)) { 5007bcc48ffaSStephen M. Cameron c->SG[0].Addr.lower = 0; 5008bcc48ffaSStephen M. Cameron c->SG[0].Addr.upper = 0; 5009bcc48ffaSStephen M. Cameron c->SG[0].Len = 0; 5010bcc48ffaSStephen M. Cameron rc = -ENOMEM; 5011bcc48ffaSStephen M. Cameron goto out; 5012bcc48ffaSStephen M. Cameron } 5013edd16368SStephen M. Cameron c->SG[0].Addr.lower = temp64.val32.lower; 5014edd16368SStephen M. Cameron c->SG[0].Addr.upper = temp64.val32.upper; 5015edd16368SStephen M. Cameron c->SG[0].Len = iocommand.buf_size; 5016e1d9cbfaSMatt Gates c->SG[0].Ext = HPSA_SG_LAST; /* we are not chaining*/ 5017edd16368SStephen M. Cameron } 5018a0c12413SStephen M. Cameron hpsa_scsi_do_simple_cmd_core_if_no_lockup(h, c); 5019c2dd32e0SStephen M. Cameron if (iocommand.buf_size > 0) 5020edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL); 5021edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 5022edd16368SStephen M. Cameron 5023edd16368SStephen M. Cameron /* Copy the error information out */ 5024edd16368SStephen M. Cameron memcpy(&iocommand.error_info, c->err_info, 5025edd16368SStephen M. Cameron sizeof(iocommand.error_info)); 5026edd16368SStephen M. Cameron if (copy_to_user(argp, &iocommand, sizeof(iocommand))) { 5027c1f63c8fSStephen M. Cameron rc = -EFAULT; 5028c1f63c8fSStephen M. Cameron goto out; 5029edd16368SStephen M. Cameron } 50309233fb10SStephen M. Cameron if ((iocommand.Request.Type.Direction & XFER_READ) && 5031b03a7771SStephen M. Cameron iocommand.buf_size > 0) { 5032edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 5033edd16368SStephen M. Cameron if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) { 5034c1f63c8fSStephen M. Cameron rc = -EFAULT; 5035c1f63c8fSStephen M. Cameron goto out; 5036edd16368SStephen M. Cameron } 5037edd16368SStephen M. Cameron } 5038c1f63c8fSStephen M. Cameron out: 5039edd16368SStephen M. Cameron cmd_special_free(h, c); 5040c1f63c8fSStephen M. Cameron out_kfree: 5041c1f63c8fSStephen M. Cameron kfree(buff); 5042c1f63c8fSStephen M. Cameron return rc; 5043edd16368SStephen M. Cameron } 5044edd16368SStephen M. Cameron 5045edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp) 5046edd16368SStephen M. Cameron { 5047edd16368SStephen M. Cameron BIG_IOCTL_Command_struct *ioc; 5048edd16368SStephen M. Cameron struct CommandList *c; 5049edd16368SStephen M. Cameron unsigned char **buff = NULL; 5050edd16368SStephen M. Cameron int *buff_size = NULL; 5051edd16368SStephen M. Cameron union u64bit temp64; 5052edd16368SStephen M. Cameron BYTE sg_used = 0; 5053edd16368SStephen M. Cameron int status = 0; 5054edd16368SStephen M. Cameron int i; 505501a02ffcSStephen M. Cameron u32 left; 505601a02ffcSStephen M. Cameron u32 sz; 5057edd16368SStephen M. Cameron BYTE __user *data_ptr; 5058edd16368SStephen M. Cameron 5059edd16368SStephen M. Cameron if (!argp) 5060edd16368SStephen M. Cameron return -EINVAL; 5061edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 5062edd16368SStephen M. Cameron return -EPERM; 5063edd16368SStephen M. Cameron ioc = (BIG_IOCTL_Command_struct *) 5064edd16368SStephen M. Cameron kmalloc(sizeof(*ioc), GFP_KERNEL); 5065edd16368SStephen M. Cameron if (!ioc) { 5066edd16368SStephen M. Cameron status = -ENOMEM; 5067edd16368SStephen M. Cameron goto cleanup1; 5068edd16368SStephen M. Cameron } 5069edd16368SStephen M. Cameron if (copy_from_user(ioc, argp, sizeof(*ioc))) { 5070edd16368SStephen M. Cameron status = -EFAULT; 5071edd16368SStephen M. Cameron goto cleanup1; 5072edd16368SStephen M. Cameron } 5073edd16368SStephen M. Cameron if ((ioc->buf_size < 1) && 5074edd16368SStephen M. Cameron (ioc->Request.Type.Direction != XFER_NONE)) { 5075edd16368SStephen M. Cameron status = -EINVAL; 5076edd16368SStephen M. Cameron goto cleanup1; 5077edd16368SStephen M. Cameron } 5078edd16368SStephen M. Cameron /* Check kmalloc limits using all SGs */ 5079edd16368SStephen M. Cameron if (ioc->malloc_size > MAX_KMALLOC_SIZE) { 5080edd16368SStephen M. Cameron status = -EINVAL; 5081edd16368SStephen M. Cameron goto cleanup1; 5082edd16368SStephen M. Cameron } 5083d66ae08bSStephen M. Cameron if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) { 5084edd16368SStephen M. Cameron status = -EINVAL; 5085edd16368SStephen M. Cameron goto cleanup1; 5086edd16368SStephen M. Cameron } 5087d66ae08bSStephen M. Cameron buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL); 5088edd16368SStephen M. Cameron if (!buff) { 5089edd16368SStephen M. Cameron status = -ENOMEM; 5090edd16368SStephen M. Cameron goto cleanup1; 5091edd16368SStephen M. Cameron } 5092d66ae08bSStephen M. Cameron buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL); 5093edd16368SStephen M. Cameron if (!buff_size) { 5094edd16368SStephen M. Cameron status = -ENOMEM; 5095edd16368SStephen M. Cameron goto cleanup1; 5096edd16368SStephen M. Cameron } 5097edd16368SStephen M. Cameron left = ioc->buf_size; 5098edd16368SStephen M. Cameron data_ptr = ioc->buf; 5099edd16368SStephen M. Cameron while (left) { 5100edd16368SStephen M. Cameron sz = (left > ioc->malloc_size) ? ioc->malloc_size : left; 5101edd16368SStephen M. Cameron buff_size[sg_used] = sz; 5102edd16368SStephen M. Cameron buff[sg_used] = kmalloc(sz, GFP_KERNEL); 5103edd16368SStephen M. Cameron if (buff[sg_used] == NULL) { 5104edd16368SStephen M. Cameron status = -ENOMEM; 5105edd16368SStephen M. Cameron goto cleanup1; 5106edd16368SStephen M. Cameron } 51079233fb10SStephen M. Cameron if (ioc->Request.Type.Direction & XFER_WRITE) { 5108edd16368SStephen M. Cameron if (copy_from_user(buff[sg_used], data_ptr, sz)) { 5109edd16368SStephen M. Cameron status = -ENOMEM; 5110edd16368SStephen M. Cameron goto cleanup1; 5111edd16368SStephen M. Cameron } 5112edd16368SStephen M. Cameron } else 5113edd16368SStephen M. Cameron memset(buff[sg_used], 0, sz); 5114edd16368SStephen M. Cameron left -= sz; 5115edd16368SStephen M. Cameron data_ptr += sz; 5116edd16368SStephen M. Cameron sg_used++; 5117edd16368SStephen M. Cameron } 5118edd16368SStephen M. Cameron c = cmd_special_alloc(h); 5119edd16368SStephen M. Cameron if (c == NULL) { 5120edd16368SStephen M. Cameron status = -ENOMEM; 5121edd16368SStephen M. Cameron goto cleanup1; 5122edd16368SStephen M. Cameron } 5123edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 5124edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 5125b03a7771SStephen M. Cameron c->Header.SGList = c->Header.SGTotal = sg_used; 5126edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN)); 5127edd16368SStephen M. Cameron c->Header.Tag.lower = c->busaddr; 5128edd16368SStephen M. Cameron memcpy(&c->Request, &ioc->Request, sizeof(c->Request)); 5129edd16368SStephen M. Cameron if (ioc->buf_size > 0) { 5130edd16368SStephen M. Cameron int i; 5131edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 5132edd16368SStephen M. Cameron temp64.val = pci_map_single(h->pdev, buff[i], 5133edd16368SStephen M. Cameron buff_size[i], PCI_DMA_BIDIRECTIONAL); 5134bcc48ffaSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, temp64.val)) { 5135bcc48ffaSStephen M. Cameron c->SG[i].Addr.lower = 0; 5136bcc48ffaSStephen M. Cameron c->SG[i].Addr.upper = 0; 5137bcc48ffaSStephen M. Cameron c->SG[i].Len = 0; 5138bcc48ffaSStephen M. Cameron hpsa_pci_unmap(h->pdev, c, i, 5139bcc48ffaSStephen M. Cameron PCI_DMA_BIDIRECTIONAL); 5140bcc48ffaSStephen M. Cameron status = -ENOMEM; 5141e2d4a1f6SStephen M. Cameron goto cleanup0; 5142bcc48ffaSStephen M. Cameron } 5143edd16368SStephen M. Cameron c->SG[i].Addr.lower = temp64.val32.lower; 5144edd16368SStephen M. Cameron c->SG[i].Addr.upper = temp64.val32.upper; 5145edd16368SStephen M. Cameron c->SG[i].Len = buff_size[i]; 5146e1d9cbfaSMatt Gates c->SG[i].Ext = i < sg_used - 1 ? 0 : HPSA_SG_LAST; 5147edd16368SStephen M. Cameron } 5148edd16368SStephen M. Cameron } 5149a0c12413SStephen M. Cameron hpsa_scsi_do_simple_cmd_core_if_no_lockup(h, c); 5150b03a7771SStephen M. Cameron if (sg_used) 5151edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL); 5152edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 5153edd16368SStephen M. Cameron /* Copy the error information out */ 5154edd16368SStephen M. Cameron memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info)); 5155edd16368SStephen M. Cameron if (copy_to_user(argp, ioc, sizeof(*ioc))) { 5156edd16368SStephen M. Cameron status = -EFAULT; 5157e2d4a1f6SStephen M. Cameron goto cleanup0; 5158edd16368SStephen M. Cameron } 51599233fb10SStephen M. Cameron if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) { 5160edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 5161edd16368SStephen M. Cameron BYTE __user *ptr = ioc->buf; 5162edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 5163edd16368SStephen M. Cameron if (copy_to_user(ptr, buff[i], buff_size[i])) { 5164edd16368SStephen M. Cameron status = -EFAULT; 5165e2d4a1f6SStephen M. Cameron goto cleanup0; 5166edd16368SStephen M. Cameron } 5167edd16368SStephen M. Cameron ptr += buff_size[i]; 5168edd16368SStephen M. Cameron } 5169edd16368SStephen M. Cameron } 5170edd16368SStephen M. Cameron status = 0; 5171e2d4a1f6SStephen M. Cameron cleanup0: 5172e2d4a1f6SStephen M. Cameron cmd_special_free(h, c); 5173edd16368SStephen M. Cameron cleanup1: 5174edd16368SStephen M. Cameron if (buff) { 5175edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) 5176edd16368SStephen M. Cameron kfree(buff[i]); 5177edd16368SStephen M. Cameron kfree(buff); 5178edd16368SStephen M. Cameron } 5179edd16368SStephen M. Cameron kfree(buff_size); 5180edd16368SStephen M. Cameron kfree(ioc); 5181edd16368SStephen M. Cameron return status; 5182edd16368SStephen M. Cameron } 5183edd16368SStephen M. Cameron 5184edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 5185edd16368SStephen M. Cameron struct CommandList *c) 5186edd16368SStephen M. Cameron { 5187edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 5188edd16368SStephen M. Cameron c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION) 5189edd16368SStephen M. Cameron (void) check_for_unit_attention(h, c); 5190edd16368SStephen M. Cameron } 51910390f0c0SStephen M. Cameron 51920390f0c0SStephen M. Cameron static int increment_passthru_count(struct ctlr_info *h) 51930390f0c0SStephen M. Cameron { 51940390f0c0SStephen M. Cameron unsigned long flags; 51950390f0c0SStephen M. Cameron 51960390f0c0SStephen M. Cameron spin_lock_irqsave(&h->passthru_count_lock, flags); 51970390f0c0SStephen M. Cameron if (h->passthru_count >= HPSA_MAX_CONCURRENT_PASSTHRUS) { 51980390f0c0SStephen M. Cameron spin_unlock_irqrestore(&h->passthru_count_lock, flags); 51990390f0c0SStephen M. Cameron return -1; 52000390f0c0SStephen M. Cameron } 52010390f0c0SStephen M. Cameron h->passthru_count++; 52020390f0c0SStephen M. Cameron spin_unlock_irqrestore(&h->passthru_count_lock, flags); 52030390f0c0SStephen M. Cameron return 0; 52040390f0c0SStephen M. Cameron } 52050390f0c0SStephen M. Cameron 52060390f0c0SStephen M. Cameron static void decrement_passthru_count(struct ctlr_info *h) 52070390f0c0SStephen M. Cameron { 52080390f0c0SStephen M. Cameron unsigned long flags; 52090390f0c0SStephen M. Cameron 52100390f0c0SStephen M. Cameron spin_lock_irqsave(&h->passthru_count_lock, flags); 52110390f0c0SStephen M. Cameron if (h->passthru_count <= 0) { 52120390f0c0SStephen M. Cameron spin_unlock_irqrestore(&h->passthru_count_lock, flags); 52130390f0c0SStephen M. Cameron /* not expecting to get here. */ 52140390f0c0SStephen M. Cameron dev_warn(&h->pdev->dev, "Bug detected, passthru_count seems to be incorrect.\n"); 52150390f0c0SStephen M. Cameron return; 52160390f0c0SStephen M. Cameron } 52170390f0c0SStephen M. Cameron h->passthru_count--; 52180390f0c0SStephen M. Cameron spin_unlock_irqrestore(&h->passthru_count_lock, flags); 52190390f0c0SStephen M. Cameron } 52200390f0c0SStephen M. Cameron 5221edd16368SStephen M. Cameron /* 5222edd16368SStephen M. Cameron * ioctl 5223edd16368SStephen M. Cameron */ 5224edd16368SStephen M. Cameron static int hpsa_ioctl(struct scsi_device *dev, int cmd, void *arg) 5225edd16368SStephen M. Cameron { 5226edd16368SStephen M. Cameron struct ctlr_info *h; 5227edd16368SStephen M. Cameron void __user *argp = (void __user *)arg; 52280390f0c0SStephen M. Cameron int rc; 5229edd16368SStephen M. Cameron 5230edd16368SStephen M. Cameron h = sdev_to_hba(dev); 5231edd16368SStephen M. Cameron 5232edd16368SStephen M. Cameron switch (cmd) { 5233edd16368SStephen M. Cameron case CCISS_DEREGDISK: 5234edd16368SStephen M. Cameron case CCISS_REGNEWDISK: 5235edd16368SStephen M. Cameron case CCISS_REGNEWD: 5236a08a8471SStephen M. Cameron hpsa_scan_start(h->scsi_host); 5237edd16368SStephen M. Cameron return 0; 5238edd16368SStephen M. Cameron case CCISS_GETPCIINFO: 5239edd16368SStephen M. Cameron return hpsa_getpciinfo_ioctl(h, argp); 5240edd16368SStephen M. Cameron case CCISS_GETDRIVVER: 5241edd16368SStephen M. Cameron return hpsa_getdrivver_ioctl(h, argp); 5242edd16368SStephen M. Cameron case CCISS_PASSTHRU: 52430390f0c0SStephen M. Cameron if (increment_passthru_count(h)) 52440390f0c0SStephen M. Cameron return -EAGAIN; 52450390f0c0SStephen M. Cameron rc = hpsa_passthru_ioctl(h, argp); 52460390f0c0SStephen M. Cameron decrement_passthru_count(h); 52470390f0c0SStephen M. Cameron return rc; 5248edd16368SStephen M. Cameron case CCISS_BIG_PASSTHRU: 52490390f0c0SStephen M. Cameron if (increment_passthru_count(h)) 52500390f0c0SStephen M. Cameron return -EAGAIN; 52510390f0c0SStephen M. Cameron rc = hpsa_big_passthru_ioctl(h, argp); 52520390f0c0SStephen M. Cameron decrement_passthru_count(h); 52530390f0c0SStephen M. Cameron return rc; 5254edd16368SStephen M. Cameron default: 5255edd16368SStephen M. Cameron return -ENOTTY; 5256edd16368SStephen M. Cameron } 5257edd16368SStephen M. Cameron } 5258edd16368SStephen M. Cameron 52596f039790SGreg Kroah-Hartman static int hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr, 52606f039790SGreg Kroah-Hartman u8 reset_type) 526164670ac8SStephen M. Cameron { 526264670ac8SStephen M. Cameron struct CommandList *c; 526364670ac8SStephen M. Cameron 526464670ac8SStephen M. Cameron c = cmd_alloc(h); 526564670ac8SStephen M. Cameron if (!c) 526664670ac8SStephen M. Cameron return -ENOMEM; 5267a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map */ 5268a2dac136SStephen M. Cameron (void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0, 526964670ac8SStephen M. Cameron RAID_CTLR_LUNID, TYPE_MSG); 527064670ac8SStephen M. Cameron c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */ 527164670ac8SStephen M. Cameron c->waiting = NULL; 527264670ac8SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 527364670ac8SStephen M. Cameron /* Don't wait for completion, the reset won't complete. Don't free 527464670ac8SStephen M. Cameron * the command either. This is the last command we will send before 527564670ac8SStephen M. Cameron * re-initializing everything, so it doesn't matter and won't leak. 527664670ac8SStephen M. Cameron */ 527764670ac8SStephen M. Cameron return 0; 527864670ac8SStephen M. Cameron } 527964670ac8SStephen M. Cameron 5280a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 5281b7bb24ebSStephen M. Cameron void *buff, size_t size, u16 page_code, unsigned char *scsi3addr, 5282edd16368SStephen M. Cameron int cmd_type) 5283edd16368SStephen M. Cameron { 5284edd16368SStephen M. Cameron int pci_dir = XFER_NONE; 528575167d2cSStephen M. Cameron struct CommandList *a; /* for commands to be aborted */ 5286edd16368SStephen M. Cameron 5287edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 5288edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 5289edd16368SStephen M. Cameron if (buff != NULL && size > 0) { 5290edd16368SStephen M. Cameron c->Header.SGList = 1; 5291edd16368SStephen M. Cameron c->Header.SGTotal = 1; 5292edd16368SStephen M. Cameron } else { 5293edd16368SStephen M. Cameron c->Header.SGList = 0; 5294edd16368SStephen M. Cameron c->Header.SGTotal = 0; 5295edd16368SStephen M. Cameron } 5296edd16368SStephen M. Cameron c->Header.Tag.lower = c->busaddr; 5297edd16368SStephen M. Cameron memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8); 5298edd16368SStephen M. Cameron 5299edd16368SStephen M. Cameron c->Request.Type.Type = cmd_type; 5300edd16368SStephen M. Cameron if (cmd_type == TYPE_CMD) { 5301edd16368SStephen M. Cameron switch (cmd) { 5302edd16368SStephen M. Cameron case HPSA_INQUIRY: 5303edd16368SStephen M. Cameron /* are we trying to read a vital product page */ 5304b7bb24ebSStephen M. Cameron if (page_code & VPD_PAGE) { 5305edd16368SStephen M. Cameron c->Request.CDB[1] = 0x01; 5306b7bb24ebSStephen M. Cameron c->Request.CDB[2] = (page_code & 0xff); 5307edd16368SStephen M. Cameron } 5308edd16368SStephen M. Cameron c->Request.CDBLen = 6; 5309edd16368SStephen M. Cameron c->Request.Type.Attribute = ATTR_SIMPLE; 5310edd16368SStephen M. Cameron c->Request.Type.Direction = XFER_READ; 5311edd16368SStephen M. Cameron c->Request.Timeout = 0; 5312edd16368SStephen M. Cameron c->Request.CDB[0] = HPSA_INQUIRY; 5313edd16368SStephen M. Cameron c->Request.CDB[4] = size & 0xFF; 5314edd16368SStephen M. Cameron break; 5315edd16368SStephen M. Cameron case HPSA_REPORT_LOG: 5316edd16368SStephen M. Cameron case HPSA_REPORT_PHYS: 5317edd16368SStephen M. Cameron /* Talking to controller so It's a physical command 5318edd16368SStephen M. Cameron mode = 00 target = 0. Nothing to write. 5319edd16368SStephen M. Cameron */ 5320edd16368SStephen M. Cameron c->Request.CDBLen = 12; 5321edd16368SStephen M. Cameron c->Request.Type.Attribute = ATTR_SIMPLE; 5322edd16368SStephen M. Cameron c->Request.Type.Direction = XFER_READ; 5323edd16368SStephen M. Cameron c->Request.Timeout = 0; 5324edd16368SStephen M. Cameron c->Request.CDB[0] = cmd; 5325edd16368SStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 5326edd16368SStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 5327edd16368SStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 5328edd16368SStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 5329edd16368SStephen M. Cameron break; 5330edd16368SStephen M. Cameron case HPSA_CACHE_FLUSH: 5331edd16368SStephen M. Cameron c->Request.CDBLen = 12; 5332edd16368SStephen M. Cameron c->Request.Type.Attribute = ATTR_SIMPLE; 5333edd16368SStephen M. Cameron c->Request.Type.Direction = XFER_WRITE; 5334edd16368SStephen M. Cameron c->Request.Timeout = 0; 5335edd16368SStephen M. Cameron c->Request.CDB[0] = BMIC_WRITE; 5336edd16368SStephen M. Cameron c->Request.CDB[6] = BMIC_CACHE_FLUSH; 5337bb158eabSStephen M. Cameron c->Request.CDB[7] = (size >> 8) & 0xFF; 5338bb158eabSStephen M. Cameron c->Request.CDB[8] = size & 0xFF; 5339edd16368SStephen M. Cameron break; 5340edd16368SStephen M. Cameron case TEST_UNIT_READY: 5341edd16368SStephen M. Cameron c->Request.CDBLen = 6; 5342edd16368SStephen M. Cameron c->Request.Type.Attribute = ATTR_SIMPLE; 5343edd16368SStephen M. Cameron c->Request.Type.Direction = XFER_NONE; 5344edd16368SStephen M. Cameron c->Request.Timeout = 0; 5345edd16368SStephen M. Cameron break; 5346283b4a9bSStephen M. Cameron case HPSA_GET_RAID_MAP: 5347283b4a9bSStephen M. Cameron c->Request.CDBLen = 12; 5348283b4a9bSStephen M. Cameron c->Request.Type.Attribute = ATTR_SIMPLE; 5349283b4a9bSStephen M. Cameron c->Request.Type.Direction = XFER_READ; 5350283b4a9bSStephen M. Cameron c->Request.Timeout = 0; 5351283b4a9bSStephen M. Cameron c->Request.CDB[0] = HPSA_CISS_READ; 5352283b4a9bSStephen M. Cameron c->Request.CDB[1] = cmd; 5353283b4a9bSStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 5354283b4a9bSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 5355283b4a9bSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 5356283b4a9bSStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 5357283b4a9bSStephen M. Cameron break; 5358316b221aSStephen M. Cameron case BMIC_SENSE_CONTROLLER_PARAMETERS: 5359316b221aSStephen M. Cameron c->Request.CDBLen = 10; 5360316b221aSStephen M. Cameron c->Request.Type.Attribute = ATTR_SIMPLE; 5361316b221aSStephen M. Cameron c->Request.Type.Direction = XFER_READ; 5362316b221aSStephen M. Cameron c->Request.Timeout = 0; 5363316b221aSStephen M. Cameron c->Request.CDB[0] = BMIC_READ; 5364316b221aSStephen M. Cameron c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS; 5365316b221aSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 5366316b221aSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 5367316b221aSStephen M. Cameron break; 5368edd16368SStephen M. Cameron default: 5369edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd); 5370edd16368SStephen M. Cameron BUG(); 5371a2dac136SStephen M. Cameron return -1; 5372edd16368SStephen M. Cameron } 5373edd16368SStephen M. Cameron } else if (cmd_type == TYPE_MSG) { 5374edd16368SStephen M. Cameron switch (cmd) { 5375edd16368SStephen M. Cameron 5376edd16368SStephen M. Cameron case HPSA_DEVICE_RESET_MSG: 5377edd16368SStephen M. Cameron c->Request.CDBLen = 16; 5378edd16368SStephen M. Cameron c->Request.Type.Type = 1; /* It is a MSG not a CMD */ 5379edd16368SStephen M. Cameron c->Request.Type.Attribute = ATTR_SIMPLE; 5380edd16368SStephen M. Cameron c->Request.Type.Direction = XFER_NONE; 5381edd16368SStephen M. Cameron c->Request.Timeout = 0; /* Don't time out */ 538264670ac8SStephen M. Cameron memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB)); 538364670ac8SStephen M. Cameron c->Request.CDB[0] = cmd; 538421e89afdSStephen M. Cameron c->Request.CDB[1] = HPSA_RESET_TYPE_LUN; 5385edd16368SStephen M. Cameron /* If bytes 4-7 are zero, it means reset the */ 5386edd16368SStephen M. Cameron /* LunID device */ 5387edd16368SStephen M. Cameron c->Request.CDB[4] = 0x00; 5388edd16368SStephen M. Cameron c->Request.CDB[5] = 0x00; 5389edd16368SStephen M. Cameron c->Request.CDB[6] = 0x00; 5390edd16368SStephen M. Cameron c->Request.CDB[7] = 0x00; 5391edd16368SStephen M. Cameron break; 539275167d2cSStephen M. Cameron case HPSA_ABORT_MSG: 539375167d2cSStephen M. Cameron a = buff; /* point to command to be aborted */ 539475167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "Abort Tag:0x%08x:%08x using request Tag:0x%08x:%08x\n", 539575167d2cSStephen M. Cameron a->Header.Tag.upper, a->Header.Tag.lower, 539675167d2cSStephen M. Cameron c->Header.Tag.upper, c->Header.Tag.lower); 539775167d2cSStephen M. Cameron c->Request.CDBLen = 16; 539875167d2cSStephen M. Cameron c->Request.Type.Type = TYPE_MSG; 539975167d2cSStephen M. Cameron c->Request.Type.Attribute = ATTR_SIMPLE; 540075167d2cSStephen M. Cameron c->Request.Type.Direction = XFER_WRITE; 540175167d2cSStephen M. Cameron c->Request.Timeout = 0; /* Don't time out */ 540275167d2cSStephen M. Cameron c->Request.CDB[0] = HPSA_TASK_MANAGEMENT; 540375167d2cSStephen M. Cameron c->Request.CDB[1] = HPSA_TMF_ABORT_TASK; 540475167d2cSStephen M. Cameron c->Request.CDB[2] = 0x00; /* reserved */ 540575167d2cSStephen M. Cameron c->Request.CDB[3] = 0x00; /* reserved */ 540675167d2cSStephen M. Cameron /* Tag to abort goes in CDB[4]-CDB[11] */ 540775167d2cSStephen M. Cameron c->Request.CDB[4] = a->Header.Tag.lower & 0xFF; 540875167d2cSStephen M. Cameron c->Request.CDB[5] = (a->Header.Tag.lower >> 8) & 0xFF; 540975167d2cSStephen M. Cameron c->Request.CDB[6] = (a->Header.Tag.lower >> 16) & 0xFF; 541075167d2cSStephen M. Cameron c->Request.CDB[7] = (a->Header.Tag.lower >> 24) & 0xFF; 541175167d2cSStephen M. Cameron c->Request.CDB[8] = a->Header.Tag.upper & 0xFF; 541275167d2cSStephen M. Cameron c->Request.CDB[9] = (a->Header.Tag.upper >> 8) & 0xFF; 541375167d2cSStephen M. Cameron c->Request.CDB[10] = (a->Header.Tag.upper >> 16) & 0xFF; 541475167d2cSStephen M. Cameron c->Request.CDB[11] = (a->Header.Tag.upper >> 24) & 0xFF; 541575167d2cSStephen M. Cameron c->Request.CDB[12] = 0x00; /* reserved */ 541675167d2cSStephen M. Cameron c->Request.CDB[13] = 0x00; /* reserved */ 541775167d2cSStephen M. Cameron c->Request.CDB[14] = 0x00; /* reserved */ 541875167d2cSStephen M. Cameron c->Request.CDB[15] = 0x00; /* reserved */ 541975167d2cSStephen M. Cameron break; 5420edd16368SStephen M. Cameron default: 5421edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown message type %d\n", 5422edd16368SStephen M. Cameron cmd); 5423edd16368SStephen M. Cameron BUG(); 5424edd16368SStephen M. Cameron } 5425edd16368SStephen M. Cameron } else { 5426edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type); 5427edd16368SStephen M. Cameron BUG(); 5428edd16368SStephen M. Cameron } 5429edd16368SStephen M. Cameron 5430edd16368SStephen M. Cameron switch (c->Request.Type.Direction) { 5431edd16368SStephen M. Cameron case XFER_READ: 5432edd16368SStephen M. Cameron pci_dir = PCI_DMA_FROMDEVICE; 5433edd16368SStephen M. Cameron break; 5434edd16368SStephen M. Cameron case XFER_WRITE: 5435edd16368SStephen M. Cameron pci_dir = PCI_DMA_TODEVICE; 5436edd16368SStephen M. Cameron break; 5437edd16368SStephen M. Cameron case XFER_NONE: 5438edd16368SStephen M. Cameron pci_dir = PCI_DMA_NONE; 5439edd16368SStephen M. Cameron break; 5440edd16368SStephen M. Cameron default: 5441edd16368SStephen M. Cameron pci_dir = PCI_DMA_BIDIRECTIONAL; 5442edd16368SStephen M. Cameron } 5443a2dac136SStephen M. Cameron if (hpsa_map_one(h->pdev, c, buff, size, pci_dir)) 5444a2dac136SStephen M. Cameron return -1; 5445a2dac136SStephen M. Cameron return 0; 5446edd16368SStephen M. Cameron } 5447edd16368SStephen M. Cameron 5448edd16368SStephen M. Cameron /* 5449edd16368SStephen M. Cameron * Map (physical) PCI mem into (virtual) kernel space 5450edd16368SStephen M. Cameron */ 5451edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size) 5452edd16368SStephen M. Cameron { 5453edd16368SStephen M. Cameron ulong page_base = ((ulong) base) & PAGE_MASK; 5454edd16368SStephen M. Cameron ulong page_offs = ((ulong) base) - page_base; 5455088ba34cSStephen M. Cameron void __iomem *page_remapped = ioremap_nocache(page_base, 5456088ba34cSStephen M. Cameron page_offs + size); 5457edd16368SStephen M. Cameron 5458edd16368SStephen M. Cameron return page_remapped ? (page_remapped + page_offs) : NULL; 5459edd16368SStephen M. Cameron } 5460edd16368SStephen M. Cameron 5461edd16368SStephen M. Cameron /* Takes cmds off the submission queue and sends them to the hardware, 5462edd16368SStephen M. Cameron * then puts them on the queue of cmds waiting for completion. 5463*0b57075dSStephen M. Cameron * Assumes h->lock is held 5464edd16368SStephen M. Cameron */ 5465*0b57075dSStephen M. Cameron static void start_io(struct ctlr_info *h, unsigned long *flags) 5466edd16368SStephen M. Cameron { 5467edd16368SStephen M. Cameron struct CommandList *c; 5468edd16368SStephen M. Cameron 54699e0fc764SStephen M. Cameron while (!list_empty(&h->reqQ)) { 54709e0fc764SStephen M. Cameron c = list_entry(h->reqQ.next, struct CommandList, list); 5471edd16368SStephen M. Cameron /* can't do anything if fifo is full */ 5472edd16368SStephen M. Cameron if ((h->access.fifo_full(h))) { 5473396883e2SStephen M. Cameron h->fifo_recently_full = 1; 5474edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "fifo full\n"); 5475edd16368SStephen M. Cameron break; 5476edd16368SStephen M. Cameron } 5477396883e2SStephen M. Cameron h->fifo_recently_full = 0; 5478edd16368SStephen M. Cameron 5479edd16368SStephen M. Cameron /* Get the first entry from the Request Q */ 5480edd16368SStephen M. Cameron removeQ(c); 5481edd16368SStephen M. Cameron h->Qdepth--; 5482edd16368SStephen M. Cameron 5483edd16368SStephen M. Cameron /* Put job onto the completed Q */ 5484edd16368SStephen M. Cameron addQ(&h->cmpQ, c); 5485e16a33adSMatt Gates 5486e16a33adSMatt Gates /* Must increment commands_outstanding before unlocking 5487e16a33adSMatt Gates * and submitting to avoid race checking for fifo full 5488e16a33adSMatt Gates * condition. 5489e16a33adSMatt Gates */ 5490e16a33adSMatt Gates h->commands_outstanding++; 5491e16a33adSMatt Gates 5492e16a33adSMatt Gates /* Tell the controller execute command */ 5493*0b57075dSStephen M. Cameron spin_unlock_irqrestore(&h->lock, *flags); 5494e16a33adSMatt Gates h->access.submit_command(h, c); 5495*0b57075dSStephen M. Cameron spin_lock_irqsave(&h->lock, *flags); 5496edd16368SStephen M. Cameron } 5497*0b57075dSStephen M. Cameron } 5498*0b57075dSStephen M. Cameron 5499*0b57075dSStephen M. Cameron static void lock_and_start_io(struct ctlr_info *h) 5500*0b57075dSStephen M. Cameron { 5501*0b57075dSStephen M. Cameron unsigned long flags; 5502*0b57075dSStephen M. Cameron 5503*0b57075dSStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 5504*0b57075dSStephen M. Cameron start_io(h, &flags); 5505e16a33adSMatt Gates spin_unlock_irqrestore(&h->lock, flags); 5506edd16368SStephen M. Cameron } 5507edd16368SStephen M. Cameron 5508254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q) 5509edd16368SStephen M. Cameron { 5510254f796bSMatt Gates return h->access.command_completed(h, q); 5511edd16368SStephen M. Cameron } 5512edd16368SStephen M. Cameron 5513900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h) 5514edd16368SStephen M. Cameron { 5515edd16368SStephen M. Cameron return h->access.intr_pending(h); 5516edd16368SStephen M. Cameron } 5517edd16368SStephen M. Cameron 5518edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h) 5519edd16368SStephen M. Cameron { 552010f66018SStephen M. Cameron return (h->access.intr_pending(h) == 0) || 552110f66018SStephen M. Cameron (h->interrupts_enabled == 0); 5522edd16368SStephen M. Cameron } 5523edd16368SStephen M. Cameron 552401a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index, 552501a02ffcSStephen M. Cameron u32 raw_tag) 5526edd16368SStephen M. Cameron { 5527edd16368SStephen M. Cameron if (unlikely(tag_index >= h->nr_cmds)) { 5528edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag); 5529edd16368SStephen M. Cameron return 1; 5530edd16368SStephen M. Cameron } 5531edd16368SStephen M. Cameron return 0; 5532edd16368SStephen M. Cameron } 5533edd16368SStephen M. Cameron 55345a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c) 5535edd16368SStephen M. Cameron { 5536e16a33adSMatt Gates unsigned long flags; 5537396883e2SStephen M. Cameron int io_may_be_stalled = 0; 5538396883e2SStephen M. Cameron struct ctlr_info *h = c->h; 5539e16a33adSMatt Gates 5540396883e2SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 5541edd16368SStephen M. Cameron removeQ(c); 5542396883e2SStephen M. Cameron 5543396883e2SStephen M. Cameron /* 5544396883e2SStephen M. Cameron * Check for possibly stalled i/o. 5545396883e2SStephen M. Cameron * 5546396883e2SStephen M. Cameron * If a fifo_full condition is encountered, requests will back up 5547396883e2SStephen M. Cameron * in h->reqQ. This queue is only emptied out by start_io which is 5548396883e2SStephen M. Cameron * only called when a new i/o request comes in. If no i/o's are 5549396883e2SStephen M. Cameron * forthcoming, the i/o's in h->reqQ can get stuck. So we call 5550396883e2SStephen M. Cameron * start_io from here if we detect such a danger. 5551396883e2SStephen M. Cameron * 5552396883e2SStephen M. Cameron * Normally, we shouldn't hit this case, but pounding on the 5553396883e2SStephen M. Cameron * CCISS_PASSTHRU ioctl can provoke it. Only call start_io if 5554396883e2SStephen M. Cameron * commands_outstanding is low. We want to avoid calling 5555396883e2SStephen M. Cameron * start_io from in here as much as possible, and esp. don't 5556396883e2SStephen M. Cameron * want to get in a cycle where we call start_io every time 5557396883e2SStephen M. Cameron * through here. 5558396883e2SStephen M. Cameron */ 5559396883e2SStephen M. Cameron if (unlikely(h->fifo_recently_full) && 5560396883e2SStephen M. Cameron h->commands_outstanding < 5) 5561396883e2SStephen M. Cameron io_may_be_stalled = 1; 5562396883e2SStephen M. Cameron 5563396883e2SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 5564396883e2SStephen M. Cameron 5565e85c5974SStephen M. Cameron dial_up_lockup_detection_on_fw_flash_complete(c->h, c); 5566c349775eSScott Teel if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI 5567c349775eSScott Teel || c->cmd_type == CMD_IOACCEL2)) 55681fb011fbSStephen M. Cameron complete_scsi_command(c); 5569edd16368SStephen M. Cameron else if (c->cmd_type == CMD_IOCTL_PEND) 5570edd16368SStephen M. Cameron complete(c->waiting); 5571396883e2SStephen M. Cameron if (unlikely(io_may_be_stalled)) 5572*0b57075dSStephen M. Cameron lock_and_start_io(h); 5573edd16368SStephen M. Cameron } 5574edd16368SStephen M. Cameron 5575a104c99fSStephen M. Cameron static inline u32 hpsa_tag_contains_index(u32 tag) 5576a104c99fSStephen M. Cameron { 5577a104c99fSStephen M. Cameron return tag & DIRECT_LOOKUP_BIT; 5578a104c99fSStephen M. Cameron } 5579a104c99fSStephen M. Cameron 5580a104c99fSStephen M. Cameron static inline u32 hpsa_tag_to_index(u32 tag) 5581a104c99fSStephen M. Cameron { 5582a104c99fSStephen M. Cameron return tag >> DIRECT_LOOKUP_SHIFT; 5583a104c99fSStephen M. Cameron } 5584a104c99fSStephen M. Cameron 5585a9a3a273SStephen M. Cameron 5586a9a3a273SStephen M. Cameron static inline u32 hpsa_tag_discard_error_bits(struct ctlr_info *h, u32 tag) 5587a104c99fSStephen M. Cameron { 5588a9a3a273SStephen M. Cameron #define HPSA_PERF_ERROR_BITS ((1 << DIRECT_LOOKUP_SHIFT) - 1) 5589a9a3a273SStephen M. Cameron #define HPSA_SIMPLE_ERROR_BITS 0x03 5590960a30e7SStephen M. Cameron if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant))) 5591a9a3a273SStephen M. Cameron return tag & ~HPSA_SIMPLE_ERROR_BITS; 5592a9a3a273SStephen M. Cameron return tag & ~HPSA_PERF_ERROR_BITS; 5593a104c99fSStephen M. Cameron } 5594a104c99fSStephen M. Cameron 5595303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */ 55961d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h, 5597303932fdSDon Brace u32 raw_tag) 5598303932fdSDon Brace { 5599303932fdSDon Brace u32 tag_index; 5600303932fdSDon Brace struct CommandList *c; 5601303932fdSDon Brace 5602303932fdSDon Brace tag_index = hpsa_tag_to_index(raw_tag); 56031d94f94dSStephen M. Cameron if (!bad_tag(h, tag_index, raw_tag)) { 5604303932fdSDon Brace c = h->cmd_pool + tag_index; 56055a3d16f5SStephen M. Cameron finish_cmd(c); 56061d94f94dSStephen M. Cameron } 5607303932fdSDon Brace } 5608303932fdSDon Brace 5609303932fdSDon Brace /* process completion of a non-indexed command */ 56101d94f94dSStephen M. Cameron static inline void process_nonindexed_cmd(struct ctlr_info *h, 5611303932fdSDon Brace u32 raw_tag) 5612303932fdSDon Brace { 5613303932fdSDon Brace u32 tag; 5614303932fdSDon Brace struct CommandList *c = NULL; 5615e16a33adSMatt Gates unsigned long flags; 5616303932fdSDon Brace 5617a9a3a273SStephen M. Cameron tag = hpsa_tag_discard_error_bits(h, raw_tag); 5618e16a33adSMatt Gates spin_lock_irqsave(&h->lock, flags); 56199e0fc764SStephen M. Cameron list_for_each_entry(c, &h->cmpQ, list) { 5620303932fdSDon Brace if ((c->busaddr & 0xFFFFFFE0) == (tag & 0xFFFFFFE0)) { 5621e16a33adSMatt Gates spin_unlock_irqrestore(&h->lock, flags); 56225a3d16f5SStephen M. Cameron finish_cmd(c); 56231d94f94dSStephen M. Cameron return; 5624303932fdSDon Brace } 5625303932fdSDon Brace } 5626e16a33adSMatt Gates spin_unlock_irqrestore(&h->lock, flags); 5627303932fdSDon Brace bad_tag(h, h->nr_cmds + 1, raw_tag); 5628303932fdSDon Brace } 5629303932fdSDon Brace 563064670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt 563164670ac8SStephen M. Cameron * after a soft reset, even if we turned interrupts off. 563264670ac8SStephen M. Cameron * Only need to check for this in the hpsa_xxx_discard_completions 563364670ac8SStephen M. Cameron * functions. 563464670ac8SStephen M. Cameron */ 563564670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h) 563664670ac8SStephen M. Cameron { 563764670ac8SStephen M. Cameron if (likely(!reset_devices)) 563864670ac8SStephen M. Cameron return 0; 563964670ac8SStephen M. Cameron 564064670ac8SStephen M. Cameron if (likely(h->interrupts_enabled)) 564164670ac8SStephen M. Cameron return 0; 564264670ac8SStephen M. Cameron 564364670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled " 564464670ac8SStephen M. Cameron "(known firmware bug.) Ignoring.\n"); 564564670ac8SStephen M. Cameron 564664670ac8SStephen M. Cameron return 1; 564764670ac8SStephen M. Cameron } 564864670ac8SStephen M. Cameron 5649254f796bSMatt Gates /* 5650254f796bSMatt Gates * Convert &h->q[x] (passed to interrupt handlers) back to h. 5651254f796bSMatt Gates * Relies on (h-q[x] == x) being true for x such that 5652254f796bSMatt Gates * 0 <= x < MAX_REPLY_QUEUES. 5653254f796bSMatt Gates */ 5654254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue) 565564670ac8SStephen M. Cameron { 5656254f796bSMatt Gates return container_of((queue - *queue), struct ctlr_info, q[0]); 5657254f796bSMatt Gates } 5658254f796bSMatt Gates 5659254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue) 5660254f796bSMatt Gates { 5661254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 5662254f796bSMatt Gates u8 q = *(u8 *) queue; 566364670ac8SStephen M. Cameron u32 raw_tag; 566464670ac8SStephen M. Cameron 566564670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 566664670ac8SStephen M. Cameron return IRQ_NONE; 566764670ac8SStephen M. Cameron 566864670ac8SStephen M. Cameron if (interrupt_not_for_us(h)) 566964670ac8SStephen M. Cameron return IRQ_NONE; 5670a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 567164670ac8SStephen M. Cameron while (interrupt_pending(h)) { 5672254f796bSMatt Gates raw_tag = get_next_completion(h, q); 567364670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 5674254f796bSMatt Gates raw_tag = next_command(h, q); 567564670ac8SStephen M. Cameron } 567664670ac8SStephen M. Cameron return IRQ_HANDLED; 567764670ac8SStephen M. Cameron } 567864670ac8SStephen M. Cameron 5679254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue) 568064670ac8SStephen M. Cameron { 5681254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 568264670ac8SStephen M. Cameron u32 raw_tag; 5683254f796bSMatt Gates u8 q = *(u8 *) queue; 568464670ac8SStephen M. Cameron 568564670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 568664670ac8SStephen M. Cameron return IRQ_NONE; 568764670ac8SStephen M. Cameron 5688a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 5689254f796bSMatt Gates raw_tag = get_next_completion(h, q); 569064670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 5691254f796bSMatt Gates raw_tag = next_command(h, q); 569264670ac8SStephen M. Cameron return IRQ_HANDLED; 569364670ac8SStephen M. Cameron } 569464670ac8SStephen M. Cameron 5695254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue) 5696edd16368SStephen M. Cameron { 5697254f796bSMatt Gates struct ctlr_info *h = queue_to_hba((u8 *) queue); 5698303932fdSDon Brace u32 raw_tag; 5699254f796bSMatt Gates u8 q = *(u8 *) queue; 5700edd16368SStephen M. Cameron 5701edd16368SStephen M. Cameron if (interrupt_not_for_us(h)) 5702edd16368SStephen M. Cameron return IRQ_NONE; 5703a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 570410f66018SStephen M. Cameron while (interrupt_pending(h)) { 5705254f796bSMatt Gates raw_tag = get_next_completion(h, q); 570610f66018SStephen M. Cameron while (raw_tag != FIFO_EMPTY) { 57071d94f94dSStephen M. Cameron if (likely(hpsa_tag_contains_index(raw_tag))) 57081d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 570910f66018SStephen M. Cameron else 57101d94f94dSStephen M. Cameron process_nonindexed_cmd(h, raw_tag); 5711254f796bSMatt Gates raw_tag = next_command(h, q); 571210f66018SStephen M. Cameron } 571310f66018SStephen M. Cameron } 571410f66018SStephen M. Cameron return IRQ_HANDLED; 571510f66018SStephen M. Cameron } 571610f66018SStephen M. Cameron 5717254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue) 571810f66018SStephen M. Cameron { 5719254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 572010f66018SStephen M. Cameron u32 raw_tag; 5721254f796bSMatt Gates u8 q = *(u8 *) queue; 572210f66018SStephen M. Cameron 5723a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 5724254f796bSMatt Gates raw_tag = get_next_completion(h, q); 5725303932fdSDon Brace while (raw_tag != FIFO_EMPTY) { 57261d94f94dSStephen M. Cameron if (likely(hpsa_tag_contains_index(raw_tag))) 57271d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 5728303932fdSDon Brace else 57291d94f94dSStephen M. Cameron process_nonindexed_cmd(h, raw_tag); 5730254f796bSMatt Gates raw_tag = next_command(h, q); 5731edd16368SStephen M. Cameron } 5732edd16368SStephen M. Cameron return IRQ_HANDLED; 5733edd16368SStephen M. Cameron } 5734edd16368SStephen M. Cameron 5735a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works 5736a9a3a273SStephen M. Cameron * in simple mode, not performant mode due to the tag lookup. 5737a9a3a273SStephen M. Cameron * We only ever use this immediately after a controller reset. 5738a9a3a273SStephen M. Cameron */ 57396f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode, 5740edd16368SStephen M. Cameron unsigned char type) 5741edd16368SStephen M. Cameron { 5742edd16368SStephen M. Cameron struct Command { 5743edd16368SStephen M. Cameron struct CommandListHeader CommandHeader; 5744edd16368SStephen M. Cameron struct RequestBlock Request; 5745edd16368SStephen M. Cameron struct ErrDescriptor ErrorDescriptor; 5746edd16368SStephen M. Cameron }; 5747edd16368SStephen M. Cameron struct Command *cmd; 5748edd16368SStephen M. Cameron static const size_t cmd_sz = sizeof(*cmd) + 5749edd16368SStephen M. Cameron sizeof(cmd->ErrorDescriptor); 5750edd16368SStephen M. Cameron dma_addr_t paddr64; 5751edd16368SStephen M. Cameron uint32_t paddr32, tag; 5752edd16368SStephen M. Cameron void __iomem *vaddr; 5753edd16368SStephen M. Cameron int i, err; 5754edd16368SStephen M. Cameron 5755edd16368SStephen M. Cameron vaddr = pci_ioremap_bar(pdev, 0); 5756edd16368SStephen M. Cameron if (vaddr == NULL) 5757edd16368SStephen M. Cameron return -ENOMEM; 5758edd16368SStephen M. Cameron 5759edd16368SStephen M. Cameron /* The Inbound Post Queue only accepts 32-bit physical addresses for the 5760edd16368SStephen M. Cameron * CCISS commands, so they must be allocated from the lower 4GiB of 5761edd16368SStephen M. Cameron * memory. 5762edd16368SStephen M. Cameron */ 5763edd16368SStephen M. Cameron err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); 5764edd16368SStephen M. Cameron if (err) { 5765edd16368SStephen M. Cameron iounmap(vaddr); 5766edd16368SStephen M. Cameron return -ENOMEM; 5767edd16368SStephen M. Cameron } 5768edd16368SStephen M. Cameron 5769edd16368SStephen M. Cameron cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64); 5770edd16368SStephen M. Cameron if (cmd == NULL) { 5771edd16368SStephen M. Cameron iounmap(vaddr); 5772edd16368SStephen M. Cameron return -ENOMEM; 5773edd16368SStephen M. Cameron } 5774edd16368SStephen M. Cameron 5775edd16368SStephen M. Cameron /* This must fit, because of the 32-bit consistent DMA mask. Also, 5776edd16368SStephen M. Cameron * although there's no guarantee, we assume that the address is at 5777edd16368SStephen M. Cameron * least 4-byte aligned (most likely, it's page-aligned). 5778edd16368SStephen M. Cameron */ 5779edd16368SStephen M. Cameron paddr32 = paddr64; 5780edd16368SStephen M. Cameron 5781edd16368SStephen M. Cameron cmd->CommandHeader.ReplyQueue = 0; 5782edd16368SStephen M. Cameron cmd->CommandHeader.SGList = 0; 5783edd16368SStephen M. Cameron cmd->CommandHeader.SGTotal = 0; 5784edd16368SStephen M. Cameron cmd->CommandHeader.Tag.lower = paddr32; 5785edd16368SStephen M. Cameron cmd->CommandHeader.Tag.upper = 0; 5786edd16368SStephen M. Cameron memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8); 5787edd16368SStephen M. Cameron 5788edd16368SStephen M. Cameron cmd->Request.CDBLen = 16; 5789edd16368SStephen M. Cameron cmd->Request.Type.Type = TYPE_MSG; 5790edd16368SStephen M. Cameron cmd->Request.Type.Attribute = ATTR_HEADOFQUEUE; 5791edd16368SStephen M. Cameron cmd->Request.Type.Direction = XFER_NONE; 5792edd16368SStephen M. Cameron cmd->Request.Timeout = 0; /* Don't time out */ 5793edd16368SStephen M. Cameron cmd->Request.CDB[0] = opcode; 5794edd16368SStephen M. Cameron cmd->Request.CDB[1] = type; 5795edd16368SStephen M. Cameron memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */ 5796edd16368SStephen M. Cameron cmd->ErrorDescriptor.Addr.lower = paddr32 + sizeof(*cmd); 5797edd16368SStephen M. Cameron cmd->ErrorDescriptor.Addr.upper = 0; 5798edd16368SStephen M. Cameron cmd->ErrorDescriptor.Len = sizeof(struct ErrorInfo); 5799edd16368SStephen M. Cameron 5800edd16368SStephen M. Cameron writel(paddr32, vaddr + SA5_REQUEST_PORT_OFFSET); 5801edd16368SStephen M. Cameron 5802edd16368SStephen M. Cameron for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) { 5803edd16368SStephen M. Cameron tag = readl(vaddr + SA5_REPLY_PORT_OFFSET); 5804a9a3a273SStephen M. Cameron if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr32) 5805edd16368SStephen M. Cameron break; 5806edd16368SStephen M. Cameron msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS); 5807edd16368SStephen M. Cameron } 5808edd16368SStephen M. Cameron 5809edd16368SStephen M. Cameron iounmap(vaddr); 5810edd16368SStephen M. Cameron 5811edd16368SStephen M. Cameron /* we leak the DMA buffer here ... no choice since the controller could 5812edd16368SStephen M. Cameron * still complete the command. 5813edd16368SStephen M. Cameron */ 5814edd16368SStephen M. Cameron if (i == HPSA_MSG_SEND_RETRY_LIMIT) { 5815edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x timed out\n", 5816edd16368SStephen M. Cameron opcode, type); 5817edd16368SStephen M. Cameron return -ETIMEDOUT; 5818edd16368SStephen M. Cameron } 5819edd16368SStephen M. Cameron 5820edd16368SStephen M. Cameron pci_free_consistent(pdev, cmd_sz, cmd, paddr64); 5821edd16368SStephen M. Cameron 5822edd16368SStephen M. Cameron if (tag & HPSA_ERROR_BIT) { 5823edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x failed\n", 5824edd16368SStephen M. Cameron opcode, type); 5825edd16368SStephen M. Cameron return -EIO; 5826edd16368SStephen M. Cameron } 5827edd16368SStephen M. Cameron 5828edd16368SStephen M. Cameron dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n", 5829edd16368SStephen M. Cameron opcode, type); 5830edd16368SStephen M. Cameron return 0; 5831edd16368SStephen M. Cameron } 5832edd16368SStephen M. Cameron 5833edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0) 5834edd16368SStephen M. Cameron 58351df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev, 5836cf0b08d0SStephen M. Cameron void * __iomem vaddr, u32 use_doorbell) 5837edd16368SStephen M. Cameron { 58381df8552aSStephen M. Cameron u16 pmcsr; 58391df8552aSStephen M. Cameron int pos; 5840edd16368SStephen M. Cameron 58411df8552aSStephen M. Cameron if (use_doorbell) { 58421df8552aSStephen M. Cameron /* For everything after the P600, the PCI power state method 58431df8552aSStephen M. Cameron * of resetting the controller doesn't work, so we have this 58441df8552aSStephen M. Cameron * other way using the doorbell register. 5845edd16368SStephen M. Cameron */ 58461df8552aSStephen M. Cameron dev_info(&pdev->dev, "using doorbell to reset controller\n"); 5847cf0b08d0SStephen M. Cameron writel(use_doorbell, vaddr + SA5_DOORBELL); 584885009239SStephen M. Cameron 584900701a96SJustin Lindley /* PMC hardware guys tell us we need a 10 second delay after 585085009239SStephen M. Cameron * doorbell reset and before any attempt to talk to the board 585185009239SStephen M. Cameron * at all to ensure that this actually works and doesn't fall 585285009239SStephen M. Cameron * over in some weird corner cases. 585385009239SStephen M. Cameron */ 585400701a96SJustin Lindley msleep(10000); 58551df8552aSStephen M. Cameron } else { /* Try to do it the PCI power state way */ 5856edd16368SStephen M. Cameron 5857edd16368SStephen M. Cameron /* Quoting from the Open CISS Specification: "The Power 5858edd16368SStephen M. Cameron * Management Control/Status Register (CSR) controls the power 5859edd16368SStephen M. Cameron * state of the device. The normal operating state is D0, 5860edd16368SStephen M. Cameron * CSR=00h. The software off state is D3, CSR=03h. To reset 58611df8552aSStephen M. Cameron * the controller, place the interface device in D3 then to D0, 58621df8552aSStephen M. Cameron * this causes a secondary PCI reset which will reset the 58631df8552aSStephen M. Cameron * controller." */ 5864edd16368SStephen M. Cameron 58651df8552aSStephen M. Cameron pos = pci_find_capability(pdev, PCI_CAP_ID_PM); 58661df8552aSStephen M. Cameron if (pos == 0) { 58671df8552aSStephen M. Cameron dev_err(&pdev->dev, 58681df8552aSStephen M. Cameron "hpsa_reset_controller: " 58691df8552aSStephen M. Cameron "PCI PM not supported\n"); 58701df8552aSStephen M. Cameron return -ENODEV; 58711df8552aSStephen M. Cameron } 58721df8552aSStephen M. Cameron dev_info(&pdev->dev, "using PCI PM to reset controller\n"); 5873edd16368SStephen M. Cameron /* enter the D3hot power management state */ 5874edd16368SStephen M. Cameron pci_read_config_word(pdev, pos + PCI_PM_CTRL, &pmcsr); 5875edd16368SStephen M. Cameron pmcsr &= ~PCI_PM_CTRL_STATE_MASK; 5876edd16368SStephen M. Cameron pmcsr |= PCI_D3hot; 5877edd16368SStephen M. Cameron pci_write_config_word(pdev, pos + PCI_PM_CTRL, pmcsr); 5878edd16368SStephen M. Cameron 5879edd16368SStephen M. Cameron msleep(500); 5880edd16368SStephen M. Cameron 5881edd16368SStephen M. Cameron /* enter the D0 power management state */ 5882edd16368SStephen M. Cameron pmcsr &= ~PCI_PM_CTRL_STATE_MASK; 5883edd16368SStephen M. Cameron pmcsr |= PCI_D0; 5884edd16368SStephen M. Cameron pci_write_config_word(pdev, pos + PCI_PM_CTRL, pmcsr); 5885c4853efeSMike Miller 5886c4853efeSMike Miller /* 5887c4853efeSMike Miller * The P600 requires a small delay when changing states. 5888c4853efeSMike Miller * Otherwise we may think the board did not reset and we bail. 5889c4853efeSMike Miller * This for kdump only and is particular to the P600. 5890c4853efeSMike Miller */ 5891c4853efeSMike Miller msleep(500); 58921df8552aSStephen M. Cameron } 58931df8552aSStephen M. Cameron return 0; 58941df8552aSStephen M. Cameron } 58951df8552aSStephen M. Cameron 58966f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len) 5897580ada3cSStephen M. Cameron { 5898580ada3cSStephen M. Cameron memset(driver_version, 0, len); 5899f79cfec6SStephen M. Cameron strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1); 5900580ada3cSStephen M. Cameron } 5901580ada3cSStephen M. Cameron 59026f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable) 5903580ada3cSStephen M. Cameron { 5904580ada3cSStephen M. Cameron char *driver_version; 5905580ada3cSStephen M. Cameron int i, size = sizeof(cfgtable->driver_version); 5906580ada3cSStephen M. Cameron 5907580ada3cSStephen M. Cameron driver_version = kmalloc(size, GFP_KERNEL); 5908580ada3cSStephen M. Cameron if (!driver_version) 5909580ada3cSStephen M. Cameron return -ENOMEM; 5910580ada3cSStephen M. Cameron 5911580ada3cSStephen M. Cameron init_driver_version(driver_version, size); 5912580ada3cSStephen M. Cameron for (i = 0; i < size; i++) 5913580ada3cSStephen M. Cameron writeb(driver_version[i], &cfgtable->driver_version[i]); 5914580ada3cSStephen M. Cameron kfree(driver_version); 5915580ada3cSStephen M. Cameron return 0; 5916580ada3cSStephen M. Cameron } 5917580ada3cSStephen M. Cameron 59186f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable, 59196f039790SGreg Kroah-Hartman unsigned char *driver_ver) 5920580ada3cSStephen M. Cameron { 5921580ada3cSStephen M. Cameron int i; 5922580ada3cSStephen M. Cameron 5923580ada3cSStephen M. Cameron for (i = 0; i < sizeof(cfgtable->driver_version); i++) 5924580ada3cSStephen M. Cameron driver_ver[i] = readb(&cfgtable->driver_version[i]); 5925580ada3cSStephen M. Cameron } 5926580ada3cSStephen M. Cameron 59276f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable) 5928580ada3cSStephen M. Cameron { 5929580ada3cSStephen M. Cameron 5930580ada3cSStephen M. Cameron char *driver_ver, *old_driver_ver; 5931580ada3cSStephen M. Cameron int rc, size = sizeof(cfgtable->driver_version); 5932580ada3cSStephen M. Cameron 5933580ada3cSStephen M. Cameron old_driver_ver = kmalloc(2 * size, GFP_KERNEL); 5934580ada3cSStephen M. Cameron if (!old_driver_ver) 5935580ada3cSStephen M. Cameron return -ENOMEM; 5936580ada3cSStephen M. Cameron driver_ver = old_driver_ver + size; 5937580ada3cSStephen M. Cameron 5938580ada3cSStephen M. Cameron /* After a reset, the 32 bytes of "driver version" in the cfgtable 5939580ada3cSStephen M. Cameron * should have been changed, otherwise we know the reset failed. 5940580ada3cSStephen M. Cameron */ 5941580ada3cSStephen M. Cameron init_driver_version(old_driver_ver, size); 5942580ada3cSStephen M. Cameron read_driver_ver_from_cfgtable(cfgtable, driver_ver); 5943580ada3cSStephen M. Cameron rc = !memcmp(driver_ver, old_driver_ver, size); 5944580ada3cSStephen M. Cameron kfree(old_driver_ver); 5945580ada3cSStephen M. Cameron return rc; 5946580ada3cSStephen M. Cameron } 59471df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management 59481df8552aSStephen M. Cameron * states or the using the doorbell register. 59491df8552aSStephen M. Cameron */ 59506f039790SGreg Kroah-Hartman static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev) 59511df8552aSStephen M. Cameron { 59521df8552aSStephen M. Cameron u64 cfg_offset; 59531df8552aSStephen M. Cameron u32 cfg_base_addr; 59541df8552aSStephen M. Cameron u64 cfg_base_addr_index; 59551df8552aSStephen M. Cameron void __iomem *vaddr; 59561df8552aSStephen M. Cameron unsigned long paddr; 5957580ada3cSStephen M. Cameron u32 misc_fw_support; 5958270d05deSStephen M. Cameron int rc; 59591df8552aSStephen M. Cameron struct CfgTable __iomem *cfgtable; 5960cf0b08d0SStephen M. Cameron u32 use_doorbell; 596118867659SStephen M. Cameron u32 board_id; 5962270d05deSStephen M. Cameron u16 command_register; 59631df8552aSStephen M. Cameron 59641df8552aSStephen M. Cameron /* For controllers as old as the P600, this is very nearly 59651df8552aSStephen M. Cameron * the same thing as 59661df8552aSStephen M. Cameron * 59671df8552aSStephen M. Cameron * pci_save_state(pci_dev); 59681df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D3hot); 59691df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D0); 59701df8552aSStephen M. Cameron * pci_restore_state(pci_dev); 59711df8552aSStephen M. Cameron * 59721df8552aSStephen M. Cameron * For controllers newer than the P600, the pci power state 59731df8552aSStephen M. Cameron * method of resetting doesn't work so we have another way 59741df8552aSStephen M. Cameron * using the doorbell register. 59751df8552aSStephen M. Cameron */ 597618867659SStephen M. Cameron 597725c1e56aSStephen M. Cameron rc = hpsa_lookup_board_id(pdev, &board_id); 597846380786SStephen M. Cameron if (rc < 0 || !ctlr_is_resettable(board_id)) { 597925c1e56aSStephen M. Cameron dev_warn(&pdev->dev, "Not resetting device.\n"); 598025c1e56aSStephen M. Cameron return -ENODEV; 598125c1e56aSStephen M. Cameron } 598246380786SStephen M. Cameron 598346380786SStephen M. Cameron /* if controller is soft- but not hard resettable... */ 598446380786SStephen M. Cameron if (!ctlr_is_hard_resettable(board_id)) 598546380786SStephen M. Cameron return -ENOTSUPP; /* try soft reset later. */ 598618867659SStephen M. Cameron 5987270d05deSStephen M. Cameron /* Save the PCI command register */ 5988270d05deSStephen M. Cameron pci_read_config_word(pdev, 4, &command_register); 5989270d05deSStephen M. Cameron /* Turn the board off. This is so that later pci_restore_state() 5990270d05deSStephen M. Cameron * won't turn the board on before the rest of config space is ready. 5991270d05deSStephen M. Cameron */ 5992270d05deSStephen M. Cameron pci_disable_device(pdev); 5993270d05deSStephen M. Cameron pci_save_state(pdev); 59941df8552aSStephen M. Cameron 59951df8552aSStephen M. Cameron /* find the first memory BAR, so we can find the cfg table */ 59961df8552aSStephen M. Cameron rc = hpsa_pci_find_memory_BAR(pdev, &paddr); 59971df8552aSStephen M. Cameron if (rc) 59981df8552aSStephen M. Cameron return rc; 59991df8552aSStephen M. Cameron vaddr = remap_pci_mem(paddr, 0x250); 60001df8552aSStephen M. Cameron if (!vaddr) 60011df8552aSStephen M. Cameron return -ENOMEM; 60021df8552aSStephen M. Cameron 60031df8552aSStephen M. Cameron /* find cfgtable in order to check if reset via doorbell is supported */ 60041df8552aSStephen M. Cameron rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr, 60051df8552aSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 60061df8552aSStephen M. Cameron if (rc) 60071df8552aSStephen M. Cameron goto unmap_vaddr; 60081df8552aSStephen M. Cameron cfgtable = remap_pci_mem(pci_resource_start(pdev, 60091df8552aSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable)); 60101df8552aSStephen M. Cameron if (!cfgtable) { 60111df8552aSStephen M. Cameron rc = -ENOMEM; 60121df8552aSStephen M. Cameron goto unmap_vaddr; 60131df8552aSStephen M. Cameron } 6014580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(cfgtable); 6015580ada3cSStephen M. Cameron if (rc) 6016580ada3cSStephen M. Cameron goto unmap_vaddr; 60171df8552aSStephen M. Cameron 6018cf0b08d0SStephen M. Cameron /* If reset via doorbell register is supported, use that. 6019cf0b08d0SStephen M. Cameron * There are two such methods. Favor the newest method. 6020cf0b08d0SStephen M. Cameron */ 60211df8552aSStephen M. Cameron misc_fw_support = readl(&cfgtable->misc_fw_support); 6022cf0b08d0SStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2; 6023cf0b08d0SStephen M. Cameron if (use_doorbell) { 6024cf0b08d0SStephen M. Cameron use_doorbell = DOORBELL_CTLR_RESET2; 6025cf0b08d0SStephen M. Cameron } else { 60261df8552aSStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET; 6027cf0b08d0SStephen M. Cameron if (use_doorbell) { 6028fba63097SMike Miller dev_warn(&pdev->dev, "Soft reset not supported. " 6029fba63097SMike Miller "Firmware update is required.\n"); 603064670ac8SStephen M. Cameron rc = -ENOTSUPP; /* try soft reset */ 6031cf0b08d0SStephen M. Cameron goto unmap_cfgtable; 6032cf0b08d0SStephen M. Cameron } 6033cf0b08d0SStephen M. Cameron } 60341df8552aSStephen M. Cameron 60351df8552aSStephen M. Cameron rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell); 60361df8552aSStephen M. Cameron if (rc) 60371df8552aSStephen M. Cameron goto unmap_cfgtable; 6038edd16368SStephen M. Cameron 6039270d05deSStephen M. Cameron pci_restore_state(pdev); 6040270d05deSStephen M. Cameron rc = pci_enable_device(pdev); 6041270d05deSStephen M. Cameron if (rc) { 6042270d05deSStephen M. Cameron dev_warn(&pdev->dev, "failed to enable device.\n"); 6043270d05deSStephen M. Cameron goto unmap_cfgtable; 6044edd16368SStephen M. Cameron } 6045270d05deSStephen M. Cameron pci_write_config_word(pdev, 4, command_register); 6046edd16368SStephen M. Cameron 60471df8552aSStephen M. Cameron /* Some devices (notably the HP Smart Array 5i Controller) 60481df8552aSStephen M. Cameron need a little pause here */ 60491df8552aSStephen M. Cameron msleep(HPSA_POST_RESET_PAUSE_MSECS); 60501df8552aSStephen M. Cameron 6051fe5389c8SStephen M. Cameron rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY); 6052fe5389c8SStephen M. Cameron if (rc) { 6053fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, 605464670ac8SStephen M. Cameron "failed waiting for board to become ready " 605564670ac8SStephen M. Cameron "after hard reset\n"); 6056fe5389c8SStephen M. Cameron goto unmap_cfgtable; 6057fe5389c8SStephen M. Cameron } 6058fe5389c8SStephen M. Cameron 6059580ada3cSStephen M. Cameron rc = controller_reset_failed(vaddr); 6060580ada3cSStephen M. Cameron if (rc < 0) 6061580ada3cSStephen M. Cameron goto unmap_cfgtable; 6062580ada3cSStephen M. Cameron if (rc) { 606364670ac8SStephen M. Cameron dev_warn(&pdev->dev, "Unable to successfully reset " 606464670ac8SStephen M. Cameron "controller. Will try soft reset.\n"); 606564670ac8SStephen M. Cameron rc = -ENOTSUPP; 6066580ada3cSStephen M. Cameron } else { 606764670ac8SStephen M. Cameron dev_info(&pdev->dev, "board ready after hard reset.\n"); 60681df8552aSStephen M. Cameron } 60691df8552aSStephen M. Cameron 60701df8552aSStephen M. Cameron unmap_cfgtable: 60711df8552aSStephen M. Cameron iounmap(cfgtable); 60721df8552aSStephen M. Cameron 60731df8552aSStephen M. Cameron unmap_vaddr: 60741df8552aSStephen M. Cameron iounmap(vaddr); 60751df8552aSStephen M. Cameron return rc; 6076edd16368SStephen M. Cameron } 6077edd16368SStephen M. Cameron 6078edd16368SStephen M. Cameron /* 6079edd16368SStephen M. Cameron * We cannot read the structure directly, for portability we must use 6080edd16368SStephen M. Cameron * the io functions. 6081edd16368SStephen M. Cameron * This is for debug only. 6082edd16368SStephen M. Cameron */ 6083edd16368SStephen M. Cameron static void print_cfg_table(struct device *dev, struct CfgTable *tb) 6084edd16368SStephen M. Cameron { 608558f8665cSStephen M. Cameron #ifdef HPSA_DEBUG 6086edd16368SStephen M. Cameron int i; 6087edd16368SStephen M. Cameron char temp_name[17]; 6088edd16368SStephen M. Cameron 6089edd16368SStephen M. Cameron dev_info(dev, "Controller Configuration information\n"); 6090edd16368SStephen M. Cameron dev_info(dev, "------------------------------------\n"); 6091edd16368SStephen M. Cameron for (i = 0; i < 4; i++) 6092edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->Signature[i])); 6093edd16368SStephen M. Cameron temp_name[4] = '\0'; 6094edd16368SStephen M. Cameron dev_info(dev, " Signature = %s\n", temp_name); 6095edd16368SStephen M. Cameron dev_info(dev, " Spec Number = %d\n", readl(&(tb->SpecValence))); 6096edd16368SStephen M. Cameron dev_info(dev, " Transport methods supported = 0x%x\n", 6097edd16368SStephen M. Cameron readl(&(tb->TransportSupport))); 6098edd16368SStephen M. Cameron dev_info(dev, " Transport methods active = 0x%x\n", 6099edd16368SStephen M. Cameron readl(&(tb->TransportActive))); 6100edd16368SStephen M. Cameron dev_info(dev, " Requested transport Method = 0x%x\n", 6101edd16368SStephen M. Cameron readl(&(tb->HostWrite.TransportRequest))); 6102edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Delay = 0x%x\n", 6103edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntDelay))); 6104edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Count = 0x%x\n", 6105edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntCount))); 6106edd16368SStephen M. Cameron dev_info(dev, " Max outstanding commands = 0x%d\n", 6107edd16368SStephen M. Cameron readl(&(tb->CmdsOutMax))); 6108edd16368SStephen M. Cameron dev_info(dev, " Bus Types = 0x%x\n", readl(&(tb->BusTypes))); 6109edd16368SStephen M. Cameron for (i = 0; i < 16; i++) 6110edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->ServerName[i])); 6111edd16368SStephen M. Cameron temp_name[16] = '\0'; 6112edd16368SStephen M. Cameron dev_info(dev, " Server Name = %s\n", temp_name); 6113edd16368SStephen M. Cameron dev_info(dev, " Heartbeat Counter = 0x%x\n\n\n", 6114edd16368SStephen M. Cameron readl(&(tb->HeartBeat))); 6115edd16368SStephen M. Cameron #endif /* HPSA_DEBUG */ 611658f8665cSStephen M. Cameron } 6117edd16368SStephen M. Cameron 6118edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr) 6119edd16368SStephen M. Cameron { 6120edd16368SStephen M. Cameron int i, offset, mem_type, bar_type; 6121edd16368SStephen M. Cameron 6122edd16368SStephen M. Cameron if (pci_bar_addr == PCI_BASE_ADDRESS_0) /* looking for BAR zero? */ 6123edd16368SStephen M. Cameron return 0; 6124edd16368SStephen M. Cameron offset = 0; 6125edd16368SStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 6126edd16368SStephen M. Cameron bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE; 6127edd16368SStephen M. Cameron if (bar_type == PCI_BASE_ADDRESS_SPACE_IO) 6128edd16368SStephen M. Cameron offset += 4; 6129edd16368SStephen M. Cameron else { 6130edd16368SStephen M. Cameron mem_type = pci_resource_flags(pdev, i) & 6131edd16368SStephen M. Cameron PCI_BASE_ADDRESS_MEM_TYPE_MASK; 6132edd16368SStephen M. Cameron switch (mem_type) { 6133edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_32: 6134edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_1M: 6135edd16368SStephen M. Cameron offset += 4; /* 32 bit */ 6136edd16368SStephen M. Cameron break; 6137edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_64: 6138edd16368SStephen M. Cameron offset += 8; 6139edd16368SStephen M. Cameron break; 6140edd16368SStephen M. Cameron default: /* reserved in PCI 2.2 */ 6141edd16368SStephen M. Cameron dev_warn(&pdev->dev, 6142edd16368SStephen M. Cameron "base address is invalid\n"); 6143edd16368SStephen M. Cameron return -1; 6144edd16368SStephen M. Cameron break; 6145edd16368SStephen M. Cameron } 6146edd16368SStephen M. Cameron } 6147edd16368SStephen M. Cameron if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0) 6148edd16368SStephen M. Cameron return i + 1; 6149edd16368SStephen M. Cameron } 6150edd16368SStephen M. Cameron return -1; 6151edd16368SStephen M. Cameron } 6152edd16368SStephen M. Cameron 6153edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on 6154edd16368SStephen M. Cameron * controllers that are capable. If not, we use IO-APIC mode. 6155edd16368SStephen M. Cameron */ 6156edd16368SStephen M. Cameron 61576f039790SGreg Kroah-Hartman static void hpsa_interrupt_mode(struct ctlr_info *h) 6158edd16368SStephen M. Cameron { 6159edd16368SStephen M. Cameron #ifdef CONFIG_PCI_MSI 6160254f796bSMatt Gates int err, i; 6161254f796bSMatt Gates struct msix_entry hpsa_msix_entries[MAX_REPLY_QUEUES]; 6162254f796bSMatt Gates 6163254f796bSMatt Gates for (i = 0; i < MAX_REPLY_QUEUES; i++) { 6164254f796bSMatt Gates hpsa_msix_entries[i].vector = 0; 6165254f796bSMatt Gates hpsa_msix_entries[i].entry = i; 6166254f796bSMatt Gates } 6167edd16368SStephen M. Cameron 6168edd16368SStephen M. Cameron /* Some boards advertise MSI but don't really support it */ 61696b3f4c52SStephen M. Cameron if ((h->board_id == 0x40700E11) || (h->board_id == 0x40800E11) || 61706b3f4c52SStephen M. Cameron (h->board_id == 0x40820E11) || (h->board_id == 0x40830E11)) 6171edd16368SStephen M. Cameron goto default_int_mode; 617255c06c71SStephen M. Cameron if (pci_find_capability(h->pdev, PCI_CAP_ID_MSIX)) { 617355c06c71SStephen M. Cameron dev_info(&h->pdev->dev, "MSIX\n"); 6174eee0f03aSHannes Reinecke h->msix_vector = MAX_REPLY_QUEUES; 6175f89439bcSStephen M. Cameron if (h->msix_vector > num_online_cpus()) 6176f89439bcSStephen M. Cameron h->msix_vector = num_online_cpus(); 6177254f796bSMatt Gates err = pci_enable_msix(h->pdev, hpsa_msix_entries, 6178eee0f03aSHannes Reinecke h->msix_vector); 6179edd16368SStephen M. Cameron if (err > 0) { 618055c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "only %d MSI-X vectors " 6181edd16368SStephen M. Cameron "available\n", err); 6182eee0f03aSHannes Reinecke h->msix_vector = err; 6183eee0f03aSHannes Reinecke err = pci_enable_msix(h->pdev, hpsa_msix_entries, 6184eee0f03aSHannes Reinecke h->msix_vector); 6185eee0f03aSHannes Reinecke } 6186eee0f03aSHannes Reinecke if (!err) { 6187eee0f03aSHannes Reinecke for (i = 0; i < h->msix_vector; i++) 6188eee0f03aSHannes Reinecke h->intr[i] = hpsa_msix_entries[i].vector; 6189eee0f03aSHannes Reinecke return; 6190edd16368SStephen M. Cameron } else { 619155c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "MSI-X init failed %d\n", 6192edd16368SStephen M. Cameron err); 6193eee0f03aSHannes Reinecke h->msix_vector = 0; 6194edd16368SStephen M. Cameron goto default_int_mode; 6195edd16368SStephen M. Cameron } 6196edd16368SStephen M. Cameron } 619755c06c71SStephen M. Cameron if (pci_find_capability(h->pdev, PCI_CAP_ID_MSI)) { 619855c06c71SStephen M. Cameron dev_info(&h->pdev->dev, "MSI\n"); 619955c06c71SStephen M. Cameron if (!pci_enable_msi(h->pdev)) 6200edd16368SStephen M. Cameron h->msi_vector = 1; 6201edd16368SStephen M. Cameron else 620255c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "MSI init failed\n"); 6203edd16368SStephen M. Cameron } 6204edd16368SStephen M. Cameron default_int_mode: 6205edd16368SStephen M. Cameron #endif /* CONFIG_PCI_MSI */ 6206edd16368SStephen M. Cameron /* if we get here we're going to use the default interrupt mode */ 6207a9a3a273SStephen M. Cameron h->intr[h->intr_mode] = h->pdev->irq; 6208edd16368SStephen M. Cameron } 6209edd16368SStephen M. Cameron 62106f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id) 6211e5c880d1SStephen M. Cameron { 6212e5c880d1SStephen M. Cameron int i; 6213e5c880d1SStephen M. Cameron u32 subsystem_vendor_id, subsystem_device_id; 6214e5c880d1SStephen M. Cameron 6215e5c880d1SStephen M. Cameron subsystem_vendor_id = pdev->subsystem_vendor; 6216e5c880d1SStephen M. Cameron subsystem_device_id = pdev->subsystem_device; 6217e5c880d1SStephen M. Cameron *board_id = ((subsystem_device_id << 16) & 0xffff0000) | 6218e5c880d1SStephen M. Cameron subsystem_vendor_id; 6219e5c880d1SStephen M. Cameron 6220e5c880d1SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(products); i++) 6221e5c880d1SStephen M. Cameron if (*board_id == products[i].board_id) 6222e5c880d1SStephen M. Cameron return i; 6223e5c880d1SStephen M. Cameron 62246798cc0aSStephen M. Cameron if ((subsystem_vendor_id != PCI_VENDOR_ID_HP && 62256798cc0aSStephen M. Cameron subsystem_vendor_id != PCI_VENDOR_ID_COMPAQ) || 62266798cc0aSStephen M. Cameron !hpsa_allow_any) { 6227e5c880d1SStephen M. Cameron dev_warn(&pdev->dev, "unrecognized board ID: " 6228e5c880d1SStephen M. Cameron "0x%08x, ignoring.\n", *board_id); 6229e5c880d1SStephen M. Cameron return -ENODEV; 6230e5c880d1SStephen M. Cameron } 6231e5c880d1SStephen M. Cameron return ARRAY_SIZE(products) - 1; /* generic unknown smart array */ 6232e5c880d1SStephen M. Cameron } 6233e5c880d1SStephen M. Cameron 62346f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 62353a7774ceSStephen M. Cameron unsigned long *memory_bar) 62363a7774ceSStephen M. Cameron { 62373a7774ceSStephen M. Cameron int i; 62383a7774ceSStephen M. Cameron 62393a7774ceSStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) 624012d2cd47SStephen M. Cameron if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) { 62413a7774ceSStephen M. Cameron /* addressing mode bits already removed */ 624212d2cd47SStephen M. Cameron *memory_bar = pci_resource_start(pdev, i); 624312d2cd47SStephen M. Cameron dev_dbg(&pdev->dev, "memory BAR = %lx\n", 62443a7774ceSStephen M. Cameron *memory_bar); 62453a7774ceSStephen M. Cameron return 0; 62463a7774ceSStephen M. Cameron } 624712d2cd47SStephen M. Cameron dev_warn(&pdev->dev, "no memory BAR found\n"); 62483a7774ceSStephen M. Cameron return -ENODEV; 62493a7774ceSStephen M. Cameron } 62503a7774ceSStephen M. Cameron 62516f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 62526f039790SGreg Kroah-Hartman int wait_for_ready) 62532c4c8c8bSStephen M. Cameron { 6254fe5389c8SStephen M. Cameron int i, iterations; 62552c4c8c8bSStephen M. Cameron u32 scratchpad; 6256fe5389c8SStephen M. Cameron if (wait_for_ready) 6257fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_READY_ITERATIONS; 6258fe5389c8SStephen M. Cameron else 6259fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_NOT_READY_ITERATIONS; 62602c4c8c8bSStephen M. Cameron 6261fe5389c8SStephen M. Cameron for (i = 0; i < iterations; i++) { 6262fe5389c8SStephen M. Cameron scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET); 6263fe5389c8SStephen M. Cameron if (wait_for_ready) { 62642c4c8c8bSStephen M. Cameron if (scratchpad == HPSA_FIRMWARE_READY) 62652c4c8c8bSStephen M. Cameron return 0; 6266fe5389c8SStephen M. Cameron } else { 6267fe5389c8SStephen M. Cameron if (scratchpad != HPSA_FIRMWARE_READY) 6268fe5389c8SStephen M. Cameron return 0; 6269fe5389c8SStephen M. Cameron } 62702c4c8c8bSStephen M. Cameron msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS); 62712c4c8c8bSStephen M. Cameron } 6272fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, "board not ready, timed out.\n"); 62732c4c8c8bSStephen M. Cameron return -ENODEV; 62742c4c8c8bSStephen M. Cameron } 62752c4c8c8bSStephen M. Cameron 62766f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 62776f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 6278a51fd47fSStephen M. Cameron u64 *cfg_offset) 6279a51fd47fSStephen M. Cameron { 6280a51fd47fSStephen M. Cameron *cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET); 6281a51fd47fSStephen M. Cameron *cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET); 6282a51fd47fSStephen M. Cameron *cfg_base_addr &= (u32) 0x0000ffff; 6283a51fd47fSStephen M. Cameron *cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr); 6284a51fd47fSStephen M. Cameron if (*cfg_base_addr_index == -1) { 6285a51fd47fSStephen M. Cameron dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n"); 6286a51fd47fSStephen M. Cameron return -ENODEV; 6287a51fd47fSStephen M. Cameron } 6288a51fd47fSStephen M. Cameron return 0; 6289a51fd47fSStephen M. Cameron } 6290a51fd47fSStephen M. Cameron 62916f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h) 6292edd16368SStephen M. Cameron { 629301a02ffcSStephen M. Cameron u64 cfg_offset; 629401a02ffcSStephen M. Cameron u32 cfg_base_addr; 629501a02ffcSStephen M. Cameron u64 cfg_base_addr_index; 6296303932fdSDon Brace u32 trans_offset; 6297a51fd47fSStephen M. Cameron int rc; 629877c4495cSStephen M. Cameron 6299a51fd47fSStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 6300a51fd47fSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 6301a51fd47fSStephen M. Cameron if (rc) 6302a51fd47fSStephen M. Cameron return rc; 630377c4495cSStephen M. Cameron h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev, 6304a51fd47fSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable)); 630577c4495cSStephen M. Cameron if (!h->cfgtable) 630677c4495cSStephen M. Cameron return -ENOMEM; 6307580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(h->cfgtable); 6308580ada3cSStephen M. Cameron if (rc) 6309580ada3cSStephen M. Cameron return rc; 631077c4495cSStephen M. Cameron /* Find performant mode table. */ 6311a51fd47fSStephen M. Cameron trans_offset = readl(&h->cfgtable->TransMethodOffset); 631277c4495cSStephen M. Cameron h->transtable = remap_pci_mem(pci_resource_start(h->pdev, 631377c4495cSStephen M. Cameron cfg_base_addr_index)+cfg_offset+trans_offset, 631477c4495cSStephen M. Cameron sizeof(*h->transtable)); 631577c4495cSStephen M. Cameron if (!h->transtable) 631677c4495cSStephen M. Cameron return -ENOMEM; 631777c4495cSStephen M. Cameron return 0; 631877c4495cSStephen M. Cameron } 631977c4495cSStephen M. Cameron 63206f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h) 6321cba3d38bSStephen M. Cameron { 6322cba3d38bSStephen M. Cameron h->max_commands = readl(&(h->cfgtable->MaxPerformantModeCommands)); 632372ceeaecSStephen M. Cameron 632472ceeaecSStephen M. Cameron /* Limit commands in memory limited kdump scenario. */ 632572ceeaecSStephen M. Cameron if (reset_devices && h->max_commands > 32) 632672ceeaecSStephen M. Cameron h->max_commands = 32; 632772ceeaecSStephen M. Cameron 6328cba3d38bSStephen M. Cameron if (h->max_commands < 16) { 6329cba3d38bSStephen M. Cameron dev_warn(&h->pdev->dev, "Controller reports " 6330cba3d38bSStephen M. Cameron "max supported commands of %d, an obvious lie. " 6331cba3d38bSStephen M. Cameron "Using 16. Ensure that firmware is up to date.\n", 6332cba3d38bSStephen M. Cameron h->max_commands); 6333cba3d38bSStephen M. Cameron h->max_commands = 16; 6334cba3d38bSStephen M. Cameron } 6335cba3d38bSStephen M. Cameron } 6336cba3d38bSStephen M. Cameron 6337b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits: 6338b93d7536SStephen M. Cameron * max commands, max SG elements without chaining, and with chaining, 6339b93d7536SStephen M. Cameron * SG chain block size, etc. 6340b93d7536SStephen M. Cameron */ 63416f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h) 6342b93d7536SStephen M. Cameron { 6343cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 6344b93d7536SStephen M. Cameron h->nr_cmds = h->max_commands - 4; /* Allow room for some ioctls */ 6345b93d7536SStephen M. Cameron h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements)); 6346283b4a9bSStephen M. Cameron h->fw_support = readl(&(h->cfgtable->misc_fw_support)); 6347b93d7536SStephen M. Cameron /* 6348b93d7536SStephen M. Cameron * Limit in-command s/g elements to 32 save dma'able memory. 6349b93d7536SStephen M. Cameron * Howvever spec says if 0, use 31 6350b93d7536SStephen M. Cameron */ 6351b93d7536SStephen M. Cameron h->max_cmd_sg_entries = 31; 6352b93d7536SStephen M. Cameron if (h->maxsgentries > 512) { 6353b93d7536SStephen M. Cameron h->max_cmd_sg_entries = 32; 6354b93d7536SStephen M. Cameron h->chainsize = h->maxsgentries - h->max_cmd_sg_entries + 1; 6355b93d7536SStephen M. Cameron h->maxsgentries--; /* save one for chain pointer */ 6356b93d7536SStephen M. Cameron } else { 6357b93d7536SStephen M. Cameron h->maxsgentries = 31; /* default to traditional values */ 6358b93d7536SStephen M. Cameron h->chainsize = 0; 6359b93d7536SStephen M. Cameron } 636075167d2cSStephen M. Cameron 636175167d2cSStephen M. Cameron /* Find out what task management functions are supported and cache */ 636275167d2cSStephen M. Cameron h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags)); 63630e7a7fceSScott Teel if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags)) 63640e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Physical aborts not supported\n"); 63650e7a7fceSScott Teel if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags)) 63660e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Logical aborts not supported\n"); 6367b93d7536SStephen M. Cameron } 6368b93d7536SStephen M. Cameron 636976c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h) 637076c46e49SStephen M. Cameron { 63710fc9fd40SAkinobu Mita if (!check_signature(h->cfgtable->Signature, "CISS", 4)) { 637276c46e49SStephen M. Cameron dev_warn(&h->pdev->dev, "not a valid CISS config table\n"); 637376c46e49SStephen M. Cameron return false; 637476c46e49SStephen M. Cameron } 637576c46e49SStephen M. Cameron return true; 637676c46e49SStephen M. Cameron } 637776c46e49SStephen M. Cameron 637897a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h) 6379f7c39101SStephen M. Cameron { 638097a5e98cSStephen M. Cameron u32 driver_support; 6381f7c39101SStephen M. Cameron 638228e13446SStephen M. Cameron #ifdef CONFIG_X86 638328e13446SStephen M. Cameron /* Need to enable prefetch in the SCSI core for 6400 in x86 */ 638497a5e98cSStephen M. Cameron driver_support = readl(&(h->cfgtable->driver_support)); 638597a5e98cSStephen M. Cameron driver_support |= ENABLE_SCSI_PREFETCH; 6386f7c39101SStephen M. Cameron #endif 638728e13446SStephen M. Cameron driver_support |= ENABLE_UNIT_ATTN; 638828e13446SStephen M. Cameron writel(driver_support, &(h->cfgtable->driver_support)); 6389f7c39101SStephen M. Cameron } 6390f7c39101SStephen M. Cameron 63913d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600. Otherwise an ASIC bug may result 63923d0eab67SStephen M. Cameron * in a prefetch beyond physical memory. 63933d0eab67SStephen M. Cameron */ 63943d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h) 63953d0eab67SStephen M. Cameron { 63963d0eab67SStephen M. Cameron u32 dma_prefetch; 63973d0eab67SStephen M. Cameron 63983d0eab67SStephen M. Cameron if (h->board_id != 0x3225103C) 63993d0eab67SStephen M. Cameron return; 64003d0eab67SStephen M. Cameron dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG); 64013d0eab67SStephen M. Cameron dma_prefetch |= 0x8000; 64023d0eab67SStephen M. Cameron writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG); 64033d0eab67SStephen M. Cameron } 64043d0eab67SStephen M. Cameron 640576438d08SStephen M. Cameron static void hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h) 640676438d08SStephen M. Cameron { 640776438d08SStephen M. Cameron int i; 640876438d08SStephen M. Cameron u32 doorbell_value; 640976438d08SStephen M. Cameron unsigned long flags; 641076438d08SStephen M. Cameron /* wait until the clear_event_notify bit 6 is cleared by controller. */ 641176438d08SStephen M. Cameron for (i = 0; i < MAX_CONFIG_WAIT; i++) { 641276438d08SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 641376438d08SStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 641476438d08SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 641576438d08SStephen M. Cameron if (!(doorbell_value & DOORBELL_CLEAR_EVENTS)) 641676438d08SStephen M. Cameron break; 641776438d08SStephen M. Cameron /* delay and try again */ 641876438d08SStephen M. Cameron msleep(20); 641976438d08SStephen M. Cameron } 642076438d08SStephen M. Cameron } 642176438d08SStephen M. Cameron 64226f039790SGreg Kroah-Hartman static void hpsa_wait_for_mode_change_ack(struct ctlr_info *h) 6423eb6b2ae9SStephen M. Cameron { 6424eb6b2ae9SStephen M. Cameron int i; 64256eaf46fdSStephen M. Cameron u32 doorbell_value; 64266eaf46fdSStephen M. Cameron unsigned long flags; 6427eb6b2ae9SStephen M. Cameron 6428eb6b2ae9SStephen M. Cameron /* under certain very rare conditions, this can take awhile. 6429eb6b2ae9SStephen M. Cameron * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right 6430eb6b2ae9SStephen M. Cameron * as we enter this code.) 6431eb6b2ae9SStephen M. Cameron */ 6432eb6b2ae9SStephen M. Cameron for (i = 0; i < MAX_CONFIG_WAIT; i++) { 64336eaf46fdSStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 64346eaf46fdSStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 64356eaf46fdSStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6436382be668SDan Carpenter if (!(doorbell_value & CFGTBL_ChangeReq)) 6437eb6b2ae9SStephen M. Cameron break; 6438eb6b2ae9SStephen M. Cameron /* delay and try again */ 643960d3f5b0SStephen M. Cameron usleep_range(10000, 20000); 6440eb6b2ae9SStephen M. Cameron } 64413f4336f3SStephen M. Cameron } 64423f4336f3SStephen M. Cameron 64436f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h) 64443f4336f3SStephen M. Cameron { 64453f4336f3SStephen M. Cameron u32 trans_support; 64463f4336f3SStephen M. Cameron 64473f4336f3SStephen M. Cameron trans_support = readl(&(h->cfgtable->TransportSupport)); 64483f4336f3SStephen M. Cameron if (!(trans_support & SIMPLE_MODE)) 64493f4336f3SStephen M. Cameron return -ENOTSUPP; 64503f4336f3SStephen M. Cameron 64513f4336f3SStephen M. Cameron h->max_commands = readl(&(h->cfgtable->CmdsOutMax)); 6452283b4a9bSStephen M. Cameron 64533f4336f3SStephen M. Cameron /* Update the field, and then ring the doorbell */ 64543f4336f3SStephen M. Cameron writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest)); 6455b9af4937SStephen M. Cameron writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi); 64563f4336f3SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 64573f4336f3SStephen M. Cameron hpsa_wait_for_mode_change_ack(h); 6458eb6b2ae9SStephen M. Cameron print_cfg_table(&h->pdev->dev, h->cfgtable); 6459283b4a9bSStephen M. Cameron if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple)) 6460283b4a9bSStephen M. Cameron goto error; 6461960a30e7SStephen M. Cameron h->transMethod = CFGTBL_Trans_Simple; 6462eb6b2ae9SStephen M. Cameron return 0; 6463283b4a9bSStephen M. Cameron error: 6464283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, "unable to get board into simple mode\n"); 6465283b4a9bSStephen M. Cameron return -ENODEV; 6466eb6b2ae9SStephen M. Cameron } 6467eb6b2ae9SStephen M. Cameron 64686f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h) 646977c4495cSStephen M. Cameron { 6470eb6b2ae9SStephen M. Cameron int prod_index, err; 6471edd16368SStephen M. Cameron 6472e5c880d1SStephen M. Cameron prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id); 6473e5c880d1SStephen M. Cameron if (prod_index < 0) 6474edd16368SStephen M. Cameron return -ENODEV; 6475e5c880d1SStephen M. Cameron h->product_name = products[prod_index].product_name; 6476e5c880d1SStephen M. Cameron h->access = *(products[prod_index].access); 6477e5c880d1SStephen M. Cameron 6478e5a44df8SMatthew Garrett pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S | 6479e5a44df8SMatthew Garrett PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM); 6480e5a44df8SMatthew Garrett 648155c06c71SStephen M. Cameron err = pci_enable_device(h->pdev); 6482edd16368SStephen M. Cameron if (err) { 648355c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "unable to enable PCI device\n"); 6484edd16368SStephen M. Cameron return err; 6485edd16368SStephen M. Cameron } 6486edd16368SStephen M. Cameron 64875cb460a6SStephen M. Cameron /* Enable bus mastering (pci_disable_device may disable this) */ 64885cb460a6SStephen M. Cameron pci_set_master(h->pdev); 64895cb460a6SStephen M. Cameron 6490f79cfec6SStephen M. Cameron err = pci_request_regions(h->pdev, HPSA); 6491edd16368SStephen M. Cameron if (err) { 649255c06c71SStephen M. Cameron dev_err(&h->pdev->dev, 649355c06c71SStephen M. Cameron "cannot obtain PCI resources, aborting\n"); 6494edd16368SStephen M. Cameron return err; 6495edd16368SStephen M. Cameron } 64966b3f4c52SStephen M. Cameron hpsa_interrupt_mode(h); 649712d2cd47SStephen M. Cameron err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr); 64983a7774ceSStephen M. Cameron if (err) 6499edd16368SStephen M. Cameron goto err_out_free_res; 6500edd16368SStephen M. Cameron h->vaddr = remap_pci_mem(h->paddr, 0x250); 6501204892e9SStephen M. Cameron if (!h->vaddr) { 6502204892e9SStephen M. Cameron err = -ENOMEM; 6503204892e9SStephen M. Cameron goto err_out_free_res; 6504204892e9SStephen M. Cameron } 6505fe5389c8SStephen M. Cameron err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY); 65062c4c8c8bSStephen M. Cameron if (err) 6507edd16368SStephen M. Cameron goto err_out_free_res; 650877c4495cSStephen M. Cameron err = hpsa_find_cfgtables(h); 650977c4495cSStephen M. Cameron if (err) 6510edd16368SStephen M. Cameron goto err_out_free_res; 6511b93d7536SStephen M. Cameron hpsa_find_board_params(h); 6512edd16368SStephen M. Cameron 651376c46e49SStephen M. Cameron if (!hpsa_CISS_signature_present(h)) { 6514edd16368SStephen M. Cameron err = -ENODEV; 6515edd16368SStephen M. Cameron goto err_out_free_res; 6516edd16368SStephen M. Cameron } 651797a5e98cSStephen M. Cameron hpsa_set_driver_support_bits(h); 65183d0eab67SStephen M. Cameron hpsa_p600_dma_prefetch_quirk(h); 6519eb6b2ae9SStephen M. Cameron err = hpsa_enter_simple_mode(h); 6520eb6b2ae9SStephen M. Cameron if (err) 6521edd16368SStephen M. Cameron goto err_out_free_res; 6522edd16368SStephen M. Cameron return 0; 6523edd16368SStephen M. Cameron 6524edd16368SStephen M. Cameron err_out_free_res: 6525204892e9SStephen M. Cameron if (h->transtable) 6526204892e9SStephen M. Cameron iounmap(h->transtable); 6527204892e9SStephen M. Cameron if (h->cfgtable) 6528204892e9SStephen M. Cameron iounmap(h->cfgtable); 6529204892e9SStephen M. Cameron if (h->vaddr) 6530204892e9SStephen M. Cameron iounmap(h->vaddr); 6531f0bd0b68SStephen M. Cameron pci_disable_device(h->pdev); 653255c06c71SStephen M. Cameron pci_release_regions(h->pdev); 6533edd16368SStephen M. Cameron return err; 6534edd16368SStephen M. Cameron } 6535edd16368SStephen M. Cameron 65366f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h) 6537339b2b14SStephen M. Cameron { 6538339b2b14SStephen M. Cameron int rc; 6539339b2b14SStephen M. Cameron 6540339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64 6541339b2b14SStephen M. Cameron h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL); 6542339b2b14SStephen M. Cameron if (!h->hba_inquiry_data) 6543339b2b14SStephen M. Cameron return; 6544339b2b14SStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0, 6545339b2b14SStephen M. Cameron h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT); 6546339b2b14SStephen M. Cameron if (rc != 0) { 6547339b2b14SStephen M. Cameron kfree(h->hba_inquiry_data); 6548339b2b14SStephen M. Cameron h->hba_inquiry_data = NULL; 6549339b2b14SStephen M. Cameron } 6550339b2b14SStephen M. Cameron } 6551339b2b14SStephen M. Cameron 65526f039790SGreg Kroah-Hartman static int hpsa_init_reset_devices(struct pci_dev *pdev) 6553edd16368SStephen M. Cameron { 65541df8552aSStephen M. Cameron int rc, i; 6555edd16368SStephen M. Cameron 65564c2a8c40SStephen M. Cameron if (!reset_devices) 65574c2a8c40SStephen M. Cameron return 0; 65584c2a8c40SStephen M. Cameron 65591df8552aSStephen M. Cameron /* Reset the controller with a PCI power-cycle or via doorbell */ 65601df8552aSStephen M. Cameron rc = hpsa_kdump_hard_reset_controller(pdev); 6561edd16368SStephen M. Cameron 65621df8552aSStephen M. Cameron /* -ENOTSUPP here means we cannot reset the controller 65631df8552aSStephen M. Cameron * but it's already (and still) up and running in 656418867659SStephen M. Cameron * "performant mode". Or, it might be 640x, which can't reset 656518867659SStephen M. Cameron * due to concerns about shared bbwc between 6402/6404 pair. 65661df8552aSStephen M. Cameron */ 65671df8552aSStephen M. Cameron if (rc == -ENOTSUPP) 656864670ac8SStephen M. Cameron return rc; /* just try to do the kdump anyhow. */ 65691df8552aSStephen M. Cameron if (rc) 65701df8552aSStephen M. Cameron return -ENODEV; 6571edd16368SStephen M. Cameron 6572edd16368SStephen M. Cameron /* Now try to get the controller to respond to a no-op */ 65732b870cb3SStephen M. Cameron dev_warn(&pdev->dev, "Waiting for controller to respond to no-op\n"); 6574edd16368SStephen M. Cameron for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) { 6575edd16368SStephen M. Cameron if (hpsa_noop(pdev) == 0) 6576edd16368SStephen M. Cameron break; 6577edd16368SStephen M. Cameron else 6578edd16368SStephen M. Cameron dev_warn(&pdev->dev, "no-op failed%s\n", 6579edd16368SStephen M. Cameron (i < 11 ? "; re-trying" : "")); 6580edd16368SStephen M. Cameron } 65814c2a8c40SStephen M. Cameron return 0; 6582edd16368SStephen M. Cameron } 6583edd16368SStephen M. Cameron 65846f039790SGreg Kroah-Hartman static int hpsa_allocate_cmd_pool(struct ctlr_info *h) 65852e9d1b36SStephen M. Cameron { 65862e9d1b36SStephen M. Cameron h->cmd_pool_bits = kzalloc( 65872e9d1b36SStephen M. Cameron DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) * 65882e9d1b36SStephen M. Cameron sizeof(unsigned long), GFP_KERNEL); 65892e9d1b36SStephen M. Cameron h->cmd_pool = pci_alloc_consistent(h->pdev, 65902e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->cmd_pool), 65912e9d1b36SStephen M. Cameron &(h->cmd_pool_dhandle)); 65922e9d1b36SStephen M. Cameron h->errinfo_pool = pci_alloc_consistent(h->pdev, 65932e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->errinfo_pool), 65942e9d1b36SStephen M. Cameron &(h->errinfo_pool_dhandle)); 65952e9d1b36SStephen M. Cameron if ((h->cmd_pool_bits == NULL) 65962e9d1b36SStephen M. Cameron || (h->cmd_pool == NULL) 65972e9d1b36SStephen M. Cameron || (h->errinfo_pool == NULL)) { 65982e9d1b36SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory in %s", __func__); 65992e9d1b36SStephen M. Cameron return -ENOMEM; 66002e9d1b36SStephen M. Cameron } 66012e9d1b36SStephen M. Cameron return 0; 66022e9d1b36SStephen M. Cameron } 66032e9d1b36SStephen M. Cameron 66042e9d1b36SStephen M. Cameron static void hpsa_free_cmd_pool(struct ctlr_info *h) 66052e9d1b36SStephen M. Cameron { 66062e9d1b36SStephen M. Cameron kfree(h->cmd_pool_bits); 66072e9d1b36SStephen M. Cameron if (h->cmd_pool) 66082e9d1b36SStephen M. Cameron pci_free_consistent(h->pdev, 66092e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(struct CommandList), 66102e9d1b36SStephen M. Cameron h->cmd_pool, h->cmd_pool_dhandle); 6611aca9012aSStephen M. Cameron if (h->ioaccel2_cmd_pool) 6612aca9012aSStephen M. Cameron pci_free_consistent(h->pdev, 6613aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 6614aca9012aSStephen M. Cameron h->ioaccel2_cmd_pool, h->ioaccel2_cmd_pool_dhandle); 66152e9d1b36SStephen M. Cameron if (h->errinfo_pool) 66162e9d1b36SStephen M. Cameron pci_free_consistent(h->pdev, 66172e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(struct ErrorInfo), 66182e9d1b36SStephen M. Cameron h->errinfo_pool, 66192e9d1b36SStephen M. Cameron h->errinfo_pool_dhandle); 6620e1f7de0cSMatt Gates if (h->ioaccel_cmd_pool) 6621e1f7de0cSMatt Gates pci_free_consistent(h->pdev, 6622e1f7de0cSMatt Gates h->nr_cmds * sizeof(struct io_accel1_cmd), 6623e1f7de0cSMatt Gates h->ioaccel_cmd_pool, h->ioaccel_cmd_pool_dhandle); 66242e9d1b36SStephen M. Cameron } 66252e9d1b36SStephen M. Cameron 662641b3cf08SStephen M. Cameron static void hpsa_irq_affinity_hints(struct ctlr_info *h) 662741b3cf08SStephen M. Cameron { 662841b3cf08SStephen M. Cameron int i, cpu, rc; 662941b3cf08SStephen M. Cameron 663041b3cf08SStephen M. Cameron cpu = cpumask_first(cpu_online_mask); 663141b3cf08SStephen M. Cameron for (i = 0; i < h->msix_vector; i++) { 663241b3cf08SStephen M. Cameron rc = irq_set_affinity_hint(h->intr[i], get_cpu_mask(cpu)); 663341b3cf08SStephen M. Cameron cpu = cpumask_next(cpu, cpu_online_mask); 663441b3cf08SStephen M. Cameron } 663541b3cf08SStephen M. Cameron } 663641b3cf08SStephen M. Cameron 66370ae01a32SStephen M. Cameron static int hpsa_request_irq(struct ctlr_info *h, 66380ae01a32SStephen M. Cameron irqreturn_t (*msixhandler)(int, void *), 66390ae01a32SStephen M. Cameron irqreturn_t (*intxhandler)(int, void *)) 66400ae01a32SStephen M. Cameron { 6641254f796bSMatt Gates int rc, i; 66420ae01a32SStephen M. Cameron 6643254f796bSMatt Gates /* 6644254f796bSMatt Gates * initialize h->q[x] = x so that interrupt handlers know which 6645254f796bSMatt Gates * queue to process. 6646254f796bSMatt Gates */ 6647254f796bSMatt Gates for (i = 0; i < MAX_REPLY_QUEUES; i++) 6648254f796bSMatt Gates h->q[i] = (u8) i; 6649254f796bSMatt Gates 6650eee0f03aSHannes Reinecke if (h->intr_mode == PERF_MODE_INT && h->msix_vector > 0) { 6651254f796bSMatt Gates /* If performant mode and MSI-X, use multiple reply queues */ 6652eee0f03aSHannes Reinecke for (i = 0; i < h->msix_vector; i++) 6653254f796bSMatt Gates rc = request_irq(h->intr[i], msixhandler, 6654254f796bSMatt Gates 0, h->devname, 6655254f796bSMatt Gates &h->q[i]); 665641b3cf08SStephen M. Cameron hpsa_irq_affinity_hints(h); 6657254f796bSMatt Gates } else { 6658254f796bSMatt Gates /* Use single reply pool */ 6659eee0f03aSHannes Reinecke if (h->msix_vector > 0 || h->msi_vector) { 6660254f796bSMatt Gates rc = request_irq(h->intr[h->intr_mode], 6661254f796bSMatt Gates msixhandler, 0, h->devname, 6662254f796bSMatt Gates &h->q[h->intr_mode]); 6663254f796bSMatt Gates } else { 6664254f796bSMatt Gates rc = request_irq(h->intr[h->intr_mode], 6665254f796bSMatt Gates intxhandler, IRQF_SHARED, h->devname, 6666254f796bSMatt Gates &h->q[h->intr_mode]); 6667254f796bSMatt Gates } 6668254f796bSMatt Gates } 66690ae01a32SStephen M. Cameron if (rc) { 66700ae01a32SStephen M. Cameron dev_err(&h->pdev->dev, "unable to get irq %d for %s\n", 66710ae01a32SStephen M. Cameron h->intr[h->intr_mode], h->devname); 66720ae01a32SStephen M. Cameron return -ENODEV; 66730ae01a32SStephen M. Cameron } 66740ae01a32SStephen M. Cameron return 0; 66750ae01a32SStephen M. Cameron } 66760ae01a32SStephen M. Cameron 66776f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h) 667864670ac8SStephen M. Cameron { 667964670ac8SStephen M. Cameron if (hpsa_send_host_reset(h, RAID_CTLR_LUNID, 668064670ac8SStephen M. Cameron HPSA_RESET_TYPE_CONTROLLER)) { 668164670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Resetting array controller failed.\n"); 668264670ac8SStephen M. Cameron return -EIO; 668364670ac8SStephen M. Cameron } 668464670ac8SStephen M. Cameron 668564670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n"); 668664670ac8SStephen M. Cameron if (hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY)) { 668764670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Soft reset had no effect.\n"); 668864670ac8SStephen M. Cameron return -1; 668964670ac8SStephen M. Cameron } 669064670ac8SStephen M. Cameron 669164670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n"); 669264670ac8SStephen M. Cameron if (hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY)) { 669364670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Board failed to become ready " 669464670ac8SStephen M. Cameron "after soft reset.\n"); 669564670ac8SStephen M. Cameron return -1; 669664670ac8SStephen M. Cameron } 669764670ac8SStephen M. Cameron 669864670ac8SStephen M. Cameron return 0; 669964670ac8SStephen M. Cameron } 670064670ac8SStephen M. Cameron 6701254f796bSMatt Gates static void free_irqs(struct ctlr_info *h) 6702254f796bSMatt Gates { 6703254f796bSMatt Gates int i; 6704254f796bSMatt Gates 6705254f796bSMatt Gates if (!h->msix_vector || h->intr_mode != PERF_MODE_INT) { 6706254f796bSMatt Gates /* Single reply queue, only one irq to free */ 6707254f796bSMatt Gates i = h->intr_mode; 670841b3cf08SStephen M. Cameron irq_set_affinity_hint(h->intr[i], NULL); 6709254f796bSMatt Gates free_irq(h->intr[i], &h->q[i]); 6710254f796bSMatt Gates return; 6711254f796bSMatt Gates } 6712254f796bSMatt Gates 671341b3cf08SStephen M. Cameron for (i = 0; i < h->msix_vector; i++) { 671441b3cf08SStephen M. Cameron irq_set_affinity_hint(h->intr[i], NULL); 6715254f796bSMatt Gates free_irq(h->intr[i], &h->q[i]); 6716254f796bSMatt Gates } 671741b3cf08SStephen M. Cameron } 6718254f796bSMatt Gates 67190097f0f4SStephen M. Cameron static void hpsa_free_irqs_and_disable_msix(struct ctlr_info *h) 672064670ac8SStephen M. Cameron { 6721254f796bSMatt Gates free_irqs(h); 672264670ac8SStephen M. Cameron #ifdef CONFIG_PCI_MSI 67230097f0f4SStephen M. Cameron if (h->msix_vector) { 67240097f0f4SStephen M. Cameron if (h->pdev->msix_enabled) 672564670ac8SStephen M. Cameron pci_disable_msix(h->pdev); 67260097f0f4SStephen M. Cameron } else if (h->msi_vector) { 67270097f0f4SStephen M. Cameron if (h->pdev->msi_enabled) 672864670ac8SStephen M. Cameron pci_disable_msi(h->pdev); 67290097f0f4SStephen M. Cameron } 673064670ac8SStephen M. Cameron #endif /* CONFIG_PCI_MSI */ 67310097f0f4SStephen M. Cameron } 67320097f0f4SStephen M. Cameron 6733072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h) 6734072b0518SStephen M. Cameron { 6735072b0518SStephen M. Cameron int i; 6736072b0518SStephen M. Cameron 6737072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) { 6738072b0518SStephen M. Cameron if (!h->reply_queue[i].head) 6739072b0518SStephen M. Cameron continue; 6740072b0518SStephen M. Cameron pci_free_consistent(h->pdev, h->reply_queue_size, 6741072b0518SStephen M. Cameron h->reply_queue[i].head, h->reply_queue[i].busaddr); 6742072b0518SStephen M. Cameron h->reply_queue[i].head = NULL; 6743072b0518SStephen M. Cameron h->reply_queue[i].busaddr = 0; 6744072b0518SStephen M. Cameron } 6745072b0518SStephen M. Cameron } 6746072b0518SStephen M. Cameron 67470097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h) 67480097f0f4SStephen M. Cameron { 67490097f0f4SStephen M. Cameron hpsa_free_irqs_and_disable_msix(h); 675064670ac8SStephen M. Cameron hpsa_free_sg_chain_blocks(h); 675164670ac8SStephen M. Cameron hpsa_free_cmd_pool(h); 6752e1f7de0cSMatt Gates kfree(h->ioaccel1_blockFetchTable); 675364670ac8SStephen M. Cameron kfree(h->blockFetchTable); 6754072b0518SStephen M. Cameron hpsa_free_reply_queues(h); 675564670ac8SStephen M. Cameron if (h->vaddr) 675664670ac8SStephen M. Cameron iounmap(h->vaddr); 675764670ac8SStephen M. Cameron if (h->transtable) 675864670ac8SStephen M. Cameron iounmap(h->transtable); 675964670ac8SStephen M. Cameron if (h->cfgtable) 676064670ac8SStephen M. Cameron iounmap(h->cfgtable); 676164670ac8SStephen M. Cameron pci_release_regions(h->pdev); 676264670ac8SStephen M. Cameron kfree(h); 676364670ac8SStephen M. Cameron } 676464670ac8SStephen M. Cameron 6765a0c12413SStephen M. Cameron /* Called when controller lockup detected. */ 6766a0c12413SStephen M. Cameron static void fail_all_cmds_on_list(struct ctlr_info *h, struct list_head *list) 6767a0c12413SStephen M. Cameron { 6768a0c12413SStephen M. Cameron struct CommandList *c = NULL; 6769a0c12413SStephen M. Cameron 6770a0c12413SStephen M. Cameron assert_spin_locked(&h->lock); 6771a0c12413SStephen M. Cameron /* Mark all outstanding commands as failed and complete them. */ 6772a0c12413SStephen M. Cameron while (!list_empty(list)) { 6773a0c12413SStephen M. Cameron c = list_entry(list->next, struct CommandList, list); 6774a0c12413SStephen M. Cameron c->err_info->CommandStatus = CMD_HARDWARE_ERR; 67755a3d16f5SStephen M. Cameron finish_cmd(c); 6776a0c12413SStephen M. Cameron } 6777a0c12413SStephen M. Cameron } 6778a0c12413SStephen M. Cameron 6779094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value) 6780094963daSStephen M. Cameron { 6781094963daSStephen M. Cameron int i, cpu; 6782094963daSStephen M. Cameron 6783094963daSStephen M. Cameron cpu = cpumask_first(cpu_online_mask); 6784094963daSStephen M. Cameron for (i = 0; i < num_online_cpus(); i++) { 6785094963daSStephen M. Cameron u32 *lockup_detected; 6786094963daSStephen M. Cameron lockup_detected = per_cpu_ptr(h->lockup_detected, cpu); 6787094963daSStephen M. Cameron *lockup_detected = value; 6788094963daSStephen M. Cameron cpu = cpumask_next(cpu, cpu_online_mask); 6789094963daSStephen M. Cameron } 6790094963daSStephen M. Cameron wmb(); /* be sure the per-cpu variables are out to memory */ 6791094963daSStephen M. Cameron } 6792094963daSStephen M. Cameron 6793a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h) 6794a0c12413SStephen M. Cameron { 6795a0c12413SStephen M. Cameron unsigned long flags; 6796094963daSStephen M. Cameron u32 lockup_detected; 6797a0c12413SStephen M. Cameron 6798a0c12413SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 6799a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 6800094963daSStephen M. Cameron lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET); 6801094963daSStephen M. Cameron if (!lockup_detected) { 6802094963daSStephen M. Cameron /* no heartbeat, but controller gave us a zero. */ 6803094963daSStephen M. Cameron dev_warn(&h->pdev->dev, 6804094963daSStephen M. Cameron "lockup detected but scratchpad register is zero\n"); 6805094963daSStephen M. Cameron lockup_detected = 0xffffffff; 6806094963daSStephen M. Cameron } 6807094963daSStephen M. Cameron set_lockup_detected_for_all_cpus(h, lockup_detected); 6808a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6809a0c12413SStephen M. Cameron dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x\n", 6810094963daSStephen M. Cameron lockup_detected); 6811a0c12413SStephen M. Cameron pci_disable_device(h->pdev); 6812a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 6813a0c12413SStephen M. Cameron fail_all_cmds_on_list(h, &h->cmpQ); 6814a0c12413SStephen M. Cameron fail_all_cmds_on_list(h, &h->reqQ); 6815a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6816a0c12413SStephen M. Cameron } 6817a0c12413SStephen M. Cameron 6818a0c12413SStephen M. Cameron static void detect_controller_lockup(struct ctlr_info *h) 6819a0c12413SStephen M. Cameron { 6820a0c12413SStephen M. Cameron u64 now; 6821a0c12413SStephen M. Cameron u32 heartbeat; 6822a0c12413SStephen M. Cameron unsigned long flags; 6823a0c12413SStephen M. Cameron 6824a0c12413SStephen M. Cameron now = get_jiffies_64(); 6825a0c12413SStephen M. Cameron /* If we've received an interrupt recently, we're ok. */ 6826a0c12413SStephen M. Cameron if (time_after64(h->last_intr_timestamp + 6827e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 6828a0c12413SStephen M. Cameron return; 6829a0c12413SStephen M. Cameron 6830a0c12413SStephen M. Cameron /* 6831a0c12413SStephen M. Cameron * If we've already checked the heartbeat recently, we're ok. 6832a0c12413SStephen M. Cameron * This could happen if someone sends us a signal. We 6833a0c12413SStephen M. Cameron * otherwise don't care about signals in this thread. 6834a0c12413SStephen M. Cameron */ 6835a0c12413SStephen M. Cameron if (time_after64(h->last_heartbeat_timestamp + 6836e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 6837a0c12413SStephen M. Cameron return; 6838a0c12413SStephen M. Cameron 6839a0c12413SStephen M. Cameron /* If heartbeat has not changed since we last looked, we're not ok. */ 6840a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 6841a0c12413SStephen M. Cameron heartbeat = readl(&h->cfgtable->HeartBeat); 6842a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6843a0c12413SStephen M. Cameron if (h->last_heartbeat == heartbeat) { 6844a0c12413SStephen M. Cameron controller_lockup_detected(h); 6845a0c12413SStephen M. Cameron return; 6846a0c12413SStephen M. Cameron } 6847a0c12413SStephen M. Cameron 6848a0c12413SStephen M. Cameron /* We're ok. */ 6849a0c12413SStephen M. Cameron h->last_heartbeat = heartbeat; 6850a0c12413SStephen M. Cameron h->last_heartbeat_timestamp = now; 6851a0c12413SStephen M. Cameron } 6852a0c12413SStephen M. Cameron 68539846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h) 685476438d08SStephen M. Cameron { 685576438d08SStephen M. Cameron int i; 685676438d08SStephen M. Cameron char *event_type; 685776438d08SStephen M. Cameron 6858e863d68eSScott Teel /* Clear the driver-requested rescan flag */ 6859e863d68eSScott Teel h->drv_req_rescan = 0; 6860e863d68eSScott Teel 686176438d08SStephen M. Cameron /* Ask the controller to clear the events we're handling. */ 68621f7cee8cSStephen M. Cameron if ((h->transMethod & (CFGTBL_Trans_io_accel1 68631f7cee8cSStephen M. Cameron | CFGTBL_Trans_io_accel2)) && 686476438d08SStephen M. Cameron (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE || 686576438d08SStephen M. Cameron h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) { 686676438d08SStephen M. Cameron 686776438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE) 686876438d08SStephen M. Cameron event_type = "state change"; 686976438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE) 687076438d08SStephen M. Cameron event_type = "configuration change"; 687176438d08SStephen M. Cameron /* Stop sending new RAID offload reqs via the IO accelerator */ 687276438d08SStephen M. Cameron scsi_block_requests(h->scsi_host); 687376438d08SStephen M. Cameron for (i = 0; i < h->ndevices; i++) 687476438d08SStephen M. Cameron h->dev[i]->offload_enabled = 0; 687523100dd9SStephen M. Cameron hpsa_drain_accel_commands(h); 687676438d08SStephen M. Cameron /* Set 'accelerator path config change' bit */ 687776438d08SStephen M. Cameron dev_warn(&h->pdev->dev, 687876438d08SStephen M. Cameron "Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n", 687976438d08SStephen M. Cameron h->events, event_type); 688076438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 688176438d08SStephen M. Cameron /* Set the "clear event notify field update" bit 6 */ 688276438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 688376438d08SStephen M. Cameron /* Wait until ctlr clears 'clear event notify field', bit 6 */ 688476438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 688576438d08SStephen M. Cameron scsi_unblock_requests(h->scsi_host); 688676438d08SStephen M. Cameron } else { 688776438d08SStephen M. Cameron /* Acknowledge controller notification events. */ 688876438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 688976438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 689076438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 689176438d08SStephen M. Cameron #if 0 689276438d08SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 689376438d08SStephen M. Cameron hpsa_wait_for_mode_change_ack(h); 689476438d08SStephen M. Cameron #endif 689576438d08SStephen M. Cameron } 68969846590eSStephen M. Cameron return; 689776438d08SStephen M. Cameron } 689876438d08SStephen M. Cameron 689976438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration 690076438d08SStephen M. Cameron * changes (added/changed/removed logical drives, etc.) which mean that 6901e863d68eSScott Teel * we should rescan the controller for devices. 6902e863d68eSScott Teel * Also check flag for driver-initiated rescan. 690376438d08SStephen M. Cameron */ 69049846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h) 690576438d08SStephen M. Cameron { 69069846590eSStephen M. Cameron if (h->drv_req_rescan) 69079846590eSStephen M. Cameron return 1; 69089846590eSStephen M. Cameron 690976438d08SStephen M. Cameron if (!(h->fw_support & MISC_FW_EVENT_NOTIFY)) 69109846590eSStephen M. Cameron return 0; 691176438d08SStephen M. Cameron 691276438d08SStephen M. Cameron h->events = readl(&(h->cfgtable->event_notify)); 69139846590eSStephen M. Cameron return h->events & RESCAN_REQUIRED_EVENT_BITS; 69149846590eSStephen M. Cameron } 691576438d08SStephen M. Cameron 691676438d08SStephen M. Cameron /* 69179846590eSStephen M. Cameron * Check if any of the offline devices have become ready 691876438d08SStephen M. Cameron */ 69199846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h) 69209846590eSStephen M. Cameron { 69219846590eSStephen M. Cameron unsigned long flags; 69229846590eSStephen M. Cameron struct offline_device_entry *d; 69239846590eSStephen M. Cameron struct list_head *this, *tmp; 69249846590eSStephen M. Cameron 69259846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 69269846590eSStephen M. Cameron list_for_each_safe(this, tmp, &h->offline_device_list) { 69279846590eSStephen M. Cameron d = list_entry(this, struct offline_device_entry, 69289846590eSStephen M. Cameron offline_list); 69299846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 69309846590eSStephen M. Cameron if (!hpsa_volume_offline(h, d->scsi3addr)) 69319846590eSStephen M. Cameron return 1; 69329846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 693376438d08SStephen M. Cameron } 69349846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 69359846590eSStephen M. Cameron return 0; 69369846590eSStephen M. Cameron } 69379846590eSStephen M. Cameron 693876438d08SStephen M. Cameron 69398a98db73SStephen M. Cameron static void hpsa_monitor_ctlr_worker(struct work_struct *work) 6940a0c12413SStephen M. Cameron { 6941a0c12413SStephen M. Cameron unsigned long flags; 69428a98db73SStephen M. Cameron struct ctlr_info *h = container_of(to_delayed_work(work), 69438a98db73SStephen M. Cameron struct ctlr_info, monitor_ctlr_work); 6944a0c12413SStephen M. Cameron detect_controller_lockup(h); 6945094963daSStephen M. Cameron if (lockup_detected(h)) 69468a98db73SStephen M. Cameron return; 69479846590eSStephen M. Cameron 69489846590eSStephen M. Cameron if (hpsa_ctlr_needs_rescan(h) || hpsa_offline_devices_ready(h)) { 69499846590eSStephen M. Cameron scsi_host_get(h->scsi_host); 69509846590eSStephen M. Cameron h->drv_req_rescan = 0; 69519846590eSStephen M. Cameron hpsa_ack_ctlr_events(h); 69529846590eSStephen M. Cameron hpsa_scan_start(h->scsi_host); 69539846590eSStephen M. Cameron scsi_host_put(h->scsi_host); 69549846590eSStephen M. Cameron } 69559846590eSStephen M. Cameron 69568a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 69578a98db73SStephen M. Cameron if (h->remove_in_progress) { 69588a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6959a0c12413SStephen M. Cameron return; 6960a0c12413SStephen M. Cameron } 69618a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 69628a98db73SStephen M. Cameron h->heartbeat_sample_interval); 69638a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6964a0c12413SStephen M. Cameron } 6965a0c12413SStephen M. Cameron 69666f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) 69674c2a8c40SStephen M. Cameron { 69684c2a8c40SStephen M. Cameron int dac, rc; 69694c2a8c40SStephen M. Cameron struct ctlr_info *h; 697064670ac8SStephen M. Cameron int try_soft_reset = 0; 697164670ac8SStephen M. Cameron unsigned long flags; 69724c2a8c40SStephen M. Cameron 69734c2a8c40SStephen M. Cameron if (number_of_controllers == 0) 69744c2a8c40SStephen M. Cameron printk(KERN_INFO DRIVER_NAME "\n"); 69754c2a8c40SStephen M. Cameron 69764c2a8c40SStephen M. Cameron rc = hpsa_init_reset_devices(pdev); 697764670ac8SStephen M. Cameron if (rc) { 697864670ac8SStephen M. Cameron if (rc != -ENOTSUPP) 69794c2a8c40SStephen M. Cameron return rc; 698064670ac8SStephen M. Cameron /* If the reset fails in a particular way (it has no way to do 698164670ac8SStephen M. Cameron * a proper hard reset, so returns -ENOTSUPP) we can try to do 698264670ac8SStephen M. Cameron * a soft reset once we get the controller configured up to the 698364670ac8SStephen M. Cameron * point that it can accept a command. 698464670ac8SStephen M. Cameron */ 698564670ac8SStephen M. Cameron try_soft_reset = 1; 698664670ac8SStephen M. Cameron rc = 0; 698764670ac8SStephen M. Cameron } 698864670ac8SStephen M. Cameron 698964670ac8SStephen M. Cameron reinit_after_soft_reset: 69904c2a8c40SStephen M. Cameron 6991303932fdSDon Brace /* Command structures must be aligned on a 32-byte boundary because 6992303932fdSDon Brace * the 5 lower bits of the address are used by the hardware. and by 6993303932fdSDon Brace * the driver. See comments in hpsa.h for more info. 6994303932fdSDon Brace */ 6995303932fdSDon Brace BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT); 6996edd16368SStephen M. Cameron h = kzalloc(sizeof(*h), GFP_KERNEL); 6997edd16368SStephen M. Cameron if (!h) 6998ecd9aad4SStephen M. Cameron return -ENOMEM; 6999edd16368SStephen M. Cameron 700055c06c71SStephen M. Cameron h->pdev = pdev; 7001a9a3a273SStephen M. Cameron h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT; 70029e0fc764SStephen M. Cameron INIT_LIST_HEAD(&h->cmpQ); 70039e0fc764SStephen M. Cameron INIT_LIST_HEAD(&h->reqQ); 70049846590eSStephen M. Cameron INIT_LIST_HEAD(&h->offline_device_list); 70056eaf46fdSStephen M. Cameron spin_lock_init(&h->lock); 70069846590eSStephen M. Cameron spin_lock_init(&h->offline_device_lock); 70076eaf46fdSStephen M. Cameron spin_lock_init(&h->scan_lock); 70080390f0c0SStephen M. Cameron spin_lock_init(&h->passthru_count_lock); 7009094963daSStephen M. Cameron 7010094963daSStephen M. Cameron /* Allocate and clear per-cpu variable lockup_detected */ 7011094963daSStephen M. Cameron h->lockup_detected = alloc_percpu(u32); 7012094963daSStephen M. Cameron if (!h->lockup_detected) 7013094963daSStephen M. Cameron goto clean1; 7014094963daSStephen M. Cameron set_lockup_detected_for_all_cpus(h, 0); 7015094963daSStephen M. Cameron 701655c06c71SStephen M. Cameron rc = hpsa_pci_init(h); 7017ecd9aad4SStephen M. Cameron if (rc != 0) 7018edd16368SStephen M. Cameron goto clean1; 7019edd16368SStephen M. Cameron 7020f79cfec6SStephen M. Cameron sprintf(h->devname, HPSA "%d", number_of_controllers); 7021edd16368SStephen M. Cameron h->ctlr = number_of_controllers; 7022edd16368SStephen M. Cameron number_of_controllers++; 7023edd16368SStephen M. Cameron 7024edd16368SStephen M. Cameron /* configure PCI DMA stuff */ 7025ecd9aad4SStephen M. Cameron rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)); 7026ecd9aad4SStephen M. Cameron if (rc == 0) { 7027edd16368SStephen M. Cameron dac = 1; 7028ecd9aad4SStephen M. Cameron } else { 7029ecd9aad4SStephen M. Cameron rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); 7030ecd9aad4SStephen M. Cameron if (rc == 0) { 7031edd16368SStephen M. Cameron dac = 0; 7032ecd9aad4SStephen M. Cameron } else { 7033edd16368SStephen M. Cameron dev_err(&pdev->dev, "no suitable DMA available\n"); 7034edd16368SStephen M. Cameron goto clean1; 7035edd16368SStephen M. Cameron } 7036ecd9aad4SStephen M. Cameron } 7037edd16368SStephen M. Cameron 7038edd16368SStephen M. Cameron /* make sure the board interrupts are off */ 7039edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 704010f66018SStephen M. Cameron 70410ae01a32SStephen M. Cameron if (hpsa_request_irq(h, do_hpsa_intr_msi, do_hpsa_intr_intx)) 7042edd16368SStephen M. Cameron goto clean2; 7043303932fdSDon Brace dev_info(&pdev->dev, "%s: <0x%x> at IRQ %d%s using DAC\n", 7044303932fdSDon Brace h->devname, pdev->device, 7045a9a3a273SStephen M. Cameron h->intr[h->intr_mode], dac ? "" : " not"); 70462e9d1b36SStephen M. Cameron if (hpsa_allocate_cmd_pool(h)) 7047edd16368SStephen M. Cameron goto clean4; 704833a2ffceSStephen M. Cameron if (hpsa_allocate_sg_chain_blocks(h)) 704933a2ffceSStephen M. Cameron goto clean4; 7050a08a8471SStephen M. Cameron init_waitqueue_head(&h->scan_wait_queue); 7051a08a8471SStephen M. Cameron h->scan_finished = 1; /* no scan currently in progress */ 7052edd16368SStephen M. Cameron 7053edd16368SStephen M. Cameron pci_set_drvdata(pdev, h); 70549a41338eSStephen M. Cameron h->ndevices = 0; 7055316b221aSStephen M. Cameron h->hba_mode_enabled = 0; 70569a41338eSStephen M. Cameron h->scsi_host = NULL; 70579a41338eSStephen M. Cameron spin_lock_init(&h->devlock); 705864670ac8SStephen M. Cameron hpsa_put_ctlr_into_performant_mode(h); 705964670ac8SStephen M. Cameron 706064670ac8SStephen M. Cameron /* At this point, the controller is ready to take commands. 706164670ac8SStephen M. Cameron * Now, if reset_devices and the hard reset didn't work, try 706264670ac8SStephen M. Cameron * the soft reset and see if that works. 706364670ac8SStephen M. Cameron */ 706464670ac8SStephen M. Cameron if (try_soft_reset) { 706564670ac8SStephen M. Cameron 706664670ac8SStephen M. Cameron /* This is kind of gross. We may or may not get a completion 706764670ac8SStephen M. Cameron * from the soft reset command, and if we do, then the value 706864670ac8SStephen M. Cameron * from the fifo may or may not be valid. So, we wait 10 secs 706964670ac8SStephen M. Cameron * after the reset throwing away any completions we get during 707064670ac8SStephen M. Cameron * that time. Unregister the interrupt handler and register 707164670ac8SStephen M. Cameron * fake ones to scoop up any residual completions. 707264670ac8SStephen M. Cameron */ 707364670ac8SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 707464670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 707564670ac8SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 7076254f796bSMatt Gates free_irqs(h); 707764670ac8SStephen M. Cameron rc = hpsa_request_irq(h, hpsa_msix_discard_completions, 707864670ac8SStephen M. Cameron hpsa_intx_discard_completions); 707964670ac8SStephen M. Cameron if (rc) { 708064670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Failed to request_irq after " 708164670ac8SStephen M. Cameron "soft reset.\n"); 708264670ac8SStephen M. Cameron goto clean4; 708364670ac8SStephen M. Cameron } 708464670ac8SStephen M. Cameron 708564670ac8SStephen M. Cameron rc = hpsa_kdump_soft_reset(h); 708664670ac8SStephen M. Cameron if (rc) 708764670ac8SStephen M. Cameron /* Neither hard nor soft reset worked, we're hosed. */ 708864670ac8SStephen M. Cameron goto clean4; 708964670ac8SStephen M. Cameron 709064670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board READY.\n"); 709164670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 709264670ac8SStephen M. Cameron "Waiting for stale completions to drain.\n"); 709364670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 709464670ac8SStephen M. Cameron msleep(10000); 709564670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 709664670ac8SStephen M. Cameron 709764670ac8SStephen M. Cameron rc = controller_reset_failed(h->cfgtable); 709864670ac8SStephen M. Cameron if (rc) 709964670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 710064670ac8SStephen M. Cameron "Soft reset appears to have failed.\n"); 710164670ac8SStephen M. Cameron 710264670ac8SStephen M. Cameron /* since the controller's reset, we have to go back and re-init 710364670ac8SStephen M. Cameron * everything. Easiest to just forget what we've done and do it 710464670ac8SStephen M. Cameron * all over again. 710564670ac8SStephen M. Cameron */ 710664670ac8SStephen M. Cameron hpsa_undo_allocations_after_kdump_soft_reset(h); 710764670ac8SStephen M. Cameron try_soft_reset = 0; 710864670ac8SStephen M. Cameron if (rc) 710964670ac8SStephen M. Cameron /* don't go to clean4, we already unallocated */ 711064670ac8SStephen M. Cameron return -ENODEV; 711164670ac8SStephen M. Cameron 711264670ac8SStephen M. Cameron goto reinit_after_soft_reset; 711364670ac8SStephen M. Cameron } 7114edd16368SStephen M. Cameron 7115da0697bdSScott Teel /* Enable Accelerated IO path at driver layer */ 7116da0697bdSScott Teel h->acciopath_status = 1; 7117da0697bdSScott Teel 7118e863d68eSScott Teel h->drv_req_rescan = 0; 7119e863d68eSScott Teel 7120edd16368SStephen M. Cameron /* Turn the interrupts on so we can service requests */ 7121edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 7122edd16368SStephen M. Cameron 7123339b2b14SStephen M. Cameron hpsa_hba_inquiry(h); 7124edd16368SStephen M. Cameron hpsa_register_scsi(h); /* hook ourselves into SCSI subsystem */ 71258a98db73SStephen M. Cameron 71268a98db73SStephen M. Cameron /* Monitor the controller for firmware lockups */ 71278a98db73SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 71288a98db73SStephen M. Cameron INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker); 71298a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 71308a98db73SStephen M. Cameron h->heartbeat_sample_interval); 713188bf6d62SStephen M. Cameron return 0; 7132edd16368SStephen M. Cameron 7133edd16368SStephen M. Cameron clean4: 713433a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 71352e9d1b36SStephen M. Cameron hpsa_free_cmd_pool(h); 7136254f796bSMatt Gates free_irqs(h); 7137edd16368SStephen M. Cameron clean2: 7138edd16368SStephen M. Cameron clean1: 7139094963daSStephen M. Cameron if (h->lockup_detected) 7140094963daSStephen M. Cameron free_percpu(h->lockup_detected); 7141edd16368SStephen M. Cameron kfree(h); 7142ecd9aad4SStephen M. Cameron return rc; 7143edd16368SStephen M. Cameron } 7144edd16368SStephen M. Cameron 7145edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h) 7146edd16368SStephen M. Cameron { 7147edd16368SStephen M. Cameron char *flush_buf; 7148edd16368SStephen M. Cameron struct CommandList *c; 7149702890e3SStephen M. Cameron 7150702890e3SStephen M. Cameron /* Don't bother trying to flush the cache if locked up */ 7151094963daSStephen M. Cameron if (unlikely(lockup_detected(h))) 7152702890e3SStephen M. Cameron return; 7153edd16368SStephen M. Cameron flush_buf = kzalloc(4, GFP_KERNEL); 7154edd16368SStephen M. Cameron if (!flush_buf) 7155edd16368SStephen M. Cameron return; 7156edd16368SStephen M. Cameron 7157edd16368SStephen M. Cameron c = cmd_special_alloc(h); 7158edd16368SStephen M. Cameron if (!c) { 7159edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cmd_special_alloc returned NULL!\n"); 7160edd16368SStephen M. Cameron goto out_of_memory; 7161edd16368SStephen M. Cameron } 7162a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0, 7163a2dac136SStephen M. Cameron RAID_CTLR_LUNID, TYPE_CMD)) { 7164a2dac136SStephen M. Cameron goto out; 7165a2dac136SStephen M. Cameron } 7166edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_TODEVICE); 7167edd16368SStephen M. Cameron if (c->err_info->CommandStatus != 0) 7168a2dac136SStephen M. Cameron out: 7169edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 7170edd16368SStephen M. Cameron "error flushing cache on controller\n"); 7171edd16368SStephen M. Cameron cmd_special_free(h, c); 7172edd16368SStephen M. Cameron out_of_memory: 7173edd16368SStephen M. Cameron kfree(flush_buf); 7174edd16368SStephen M. Cameron } 7175edd16368SStephen M. Cameron 7176edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev) 7177edd16368SStephen M. Cameron { 7178edd16368SStephen M. Cameron struct ctlr_info *h; 7179edd16368SStephen M. Cameron 7180edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 7181edd16368SStephen M. Cameron /* Turn board interrupts off and send the flush cache command 7182edd16368SStephen M. Cameron * sendcmd will turn off interrupt, and send the flush... 7183edd16368SStephen M. Cameron * To write all data in the battery backed cache to disks 7184edd16368SStephen M. Cameron */ 7185edd16368SStephen M. Cameron hpsa_flush_cache(h); 7186edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 71870097f0f4SStephen M. Cameron hpsa_free_irqs_and_disable_msix(h); 7188edd16368SStephen M. Cameron } 7189edd16368SStephen M. Cameron 71906f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h) 719155e14e76SStephen M. Cameron { 719255e14e76SStephen M. Cameron int i; 719355e14e76SStephen M. Cameron 719455e14e76SStephen M. Cameron for (i = 0; i < h->ndevices; i++) 719555e14e76SStephen M. Cameron kfree(h->dev[i]); 719655e14e76SStephen M. Cameron } 719755e14e76SStephen M. Cameron 71986f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev) 7199edd16368SStephen M. Cameron { 7200edd16368SStephen M. Cameron struct ctlr_info *h; 72018a98db73SStephen M. Cameron unsigned long flags; 7202edd16368SStephen M. Cameron 7203edd16368SStephen M. Cameron if (pci_get_drvdata(pdev) == NULL) { 7204edd16368SStephen M. Cameron dev_err(&pdev->dev, "unable to remove device\n"); 7205edd16368SStephen M. Cameron return; 7206edd16368SStephen M. Cameron } 7207edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 72088a98db73SStephen M. Cameron 72098a98db73SStephen M. Cameron /* Get rid of any controller monitoring work items */ 72108a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 72118a98db73SStephen M. Cameron h->remove_in_progress = 1; 72128a98db73SStephen M. Cameron cancel_delayed_work(&h->monitor_ctlr_work); 72138a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 72148a98db73SStephen M. Cameron 7215edd16368SStephen M. Cameron hpsa_unregister_scsi(h); /* unhook from SCSI subsystem */ 7216edd16368SStephen M. Cameron hpsa_shutdown(pdev); 7217edd16368SStephen M. Cameron iounmap(h->vaddr); 7218204892e9SStephen M. Cameron iounmap(h->transtable); 7219204892e9SStephen M. Cameron iounmap(h->cfgtable); 722055e14e76SStephen M. Cameron hpsa_free_device_info(h); 722133a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 7222edd16368SStephen M. Cameron pci_free_consistent(h->pdev, 7223edd16368SStephen M. Cameron h->nr_cmds * sizeof(struct CommandList), 7224edd16368SStephen M. Cameron h->cmd_pool, h->cmd_pool_dhandle); 7225edd16368SStephen M. Cameron pci_free_consistent(h->pdev, 7226edd16368SStephen M. Cameron h->nr_cmds * sizeof(struct ErrorInfo), 7227edd16368SStephen M. Cameron h->errinfo_pool, h->errinfo_pool_dhandle); 7228072b0518SStephen M. Cameron hpsa_free_reply_queues(h); 7229edd16368SStephen M. Cameron kfree(h->cmd_pool_bits); 7230303932fdSDon Brace kfree(h->blockFetchTable); 7231e1f7de0cSMatt Gates kfree(h->ioaccel1_blockFetchTable); 7232aca9012aSStephen M. Cameron kfree(h->ioaccel2_blockFetchTable); 7233339b2b14SStephen M. Cameron kfree(h->hba_inquiry_data); 7234f0bd0b68SStephen M. Cameron pci_disable_device(pdev); 7235edd16368SStephen M. Cameron pci_release_regions(pdev); 7236094963daSStephen M. Cameron free_percpu(h->lockup_detected); 7237edd16368SStephen M. Cameron kfree(h); 7238edd16368SStephen M. Cameron } 7239edd16368SStephen M. Cameron 7240edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev, 7241edd16368SStephen M. Cameron __attribute__((unused)) pm_message_t state) 7242edd16368SStephen M. Cameron { 7243edd16368SStephen M. Cameron return -ENOSYS; 7244edd16368SStephen M. Cameron } 7245edd16368SStephen M. Cameron 7246edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev) 7247edd16368SStephen M. Cameron { 7248edd16368SStephen M. Cameron return -ENOSYS; 7249edd16368SStephen M. Cameron } 7250edd16368SStephen M. Cameron 7251edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = { 7252f79cfec6SStephen M. Cameron .name = HPSA, 7253edd16368SStephen M. Cameron .probe = hpsa_init_one, 72546f039790SGreg Kroah-Hartman .remove = hpsa_remove_one, 7255edd16368SStephen M. Cameron .id_table = hpsa_pci_device_id, /* id_table */ 7256edd16368SStephen M. Cameron .shutdown = hpsa_shutdown, 7257edd16368SStephen M. Cameron .suspend = hpsa_suspend, 7258edd16368SStephen M. Cameron .resume = hpsa_resume, 7259edd16368SStephen M. Cameron }; 7260edd16368SStephen M. Cameron 7261303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of 7262303932fdSDon Brace * scatter gather elements supported) and bucket[], 7263303932fdSDon Brace * which is an array of 8 integers. The bucket[] array 7264303932fdSDon Brace * contains 8 different DMA transfer sizes (in 16 7265303932fdSDon Brace * byte increments) which the controller uses to fetch 7266303932fdSDon Brace * commands. This function fills in bucket_map[], which 7267303932fdSDon Brace * maps a given number of scatter gather elements to one of 7268303932fdSDon Brace * the 8 DMA transfer sizes. The point of it is to allow the 7269303932fdSDon Brace * controller to only do as much DMA as needed to fetch the 7270303932fdSDon Brace * command, with the DMA transfer size encoded in the lower 7271303932fdSDon Brace * bits of the command address. 7272303932fdSDon Brace */ 7273303932fdSDon Brace static void calc_bucket_map(int bucket[], int num_buckets, 7274e1f7de0cSMatt Gates int nsgs, int min_blocks, int *bucket_map) 7275303932fdSDon Brace { 7276303932fdSDon Brace int i, j, b, size; 7277303932fdSDon Brace 7278303932fdSDon Brace /* Note, bucket_map must have nsgs+1 entries. */ 7279303932fdSDon Brace for (i = 0; i <= nsgs; i++) { 7280303932fdSDon Brace /* Compute size of a command with i SG entries */ 7281e1f7de0cSMatt Gates size = i + min_blocks; 7282303932fdSDon Brace b = num_buckets; /* Assume the biggest bucket */ 7283303932fdSDon Brace /* Find the bucket that is just big enough */ 7284e1f7de0cSMatt Gates for (j = 0; j < num_buckets; j++) { 7285303932fdSDon Brace if (bucket[j] >= size) { 7286303932fdSDon Brace b = j; 7287303932fdSDon Brace break; 7288303932fdSDon Brace } 7289303932fdSDon Brace } 7290303932fdSDon Brace /* for a command with i SG entries, use bucket b. */ 7291303932fdSDon Brace bucket_map[i] = b; 7292303932fdSDon Brace } 7293303932fdSDon Brace } 7294303932fdSDon Brace 7295e1f7de0cSMatt Gates static void hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support) 7296303932fdSDon Brace { 72976c311b57SStephen M. Cameron int i; 72986c311b57SStephen M. Cameron unsigned long register_value; 7299e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 7300e1f7de0cSMatt Gates (trans_support & CFGTBL_Trans_use_short_tags) | 7301e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix | 7302b9af4937SStephen M. Cameron (trans_support & (CFGTBL_Trans_io_accel1 | 7303b9af4937SStephen M. Cameron CFGTBL_Trans_io_accel2)); 7304e1f7de0cSMatt Gates struct access_method access = SA5_performant_access; 7305def342bdSStephen M. Cameron 7306def342bdSStephen M. Cameron /* This is a bit complicated. There are 8 registers on 7307def342bdSStephen M. Cameron * the controller which we write to to tell it 8 different 7308def342bdSStephen M. Cameron * sizes of commands which there may be. It's a way of 7309def342bdSStephen M. Cameron * reducing the DMA done to fetch each command. Encoded into 7310def342bdSStephen M. Cameron * each command's tag are 3 bits which communicate to the controller 7311def342bdSStephen M. Cameron * which of the eight sizes that command fits within. The size of 7312def342bdSStephen M. Cameron * each command depends on how many scatter gather entries there are. 7313def342bdSStephen M. Cameron * Each SG entry requires 16 bytes. The eight registers are programmed 7314def342bdSStephen M. Cameron * with the number of 16-byte blocks a command of that size requires. 7315def342bdSStephen M. Cameron * The smallest command possible requires 5 such 16 byte blocks. 7316d66ae08bSStephen M. Cameron * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte 7317def342bdSStephen M. Cameron * blocks. Note, this only extends to the SG entries contained 7318def342bdSStephen M. Cameron * within the command block, and does not extend to chained blocks 7319def342bdSStephen M. Cameron * of SG elements. bft[] contains the eight values we write to 7320def342bdSStephen M. Cameron * the registers. They are not evenly distributed, but have more 7321def342bdSStephen M. Cameron * sizes for small commands, and fewer sizes for larger commands. 7322def342bdSStephen M. Cameron */ 7323d66ae08bSStephen M. Cameron int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4}; 7324b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5 7325b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4 7326b9af4937SStephen M. Cameron int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12, 7327b9af4937SStephen M. Cameron 13, 14, 15, 16, 17, 18, 19, 7328b9af4937SStephen M. Cameron HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES}; 7329b9af4937SStephen M. Cameron BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16); 7330b9af4937SStephen M. Cameron BUILD_BUG_ON(ARRAY_SIZE(bft) != 8); 7331b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) > 7332b9af4937SStephen M. Cameron 16 * MIN_IOACCEL2_BFT_ENTRY); 7333b9af4937SStephen M. Cameron BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16); 7334d66ae08bSStephen M. Cameron BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4); 7335303932fdSDon Brace /* 5 = 1 s/g entry or 4k 7336303932fdSDon Brace * 6 = 2 s/g entry or 8k 7337303932fdSDon Brace * 8 = 4 s/g entry or 16k 7338303932fdSDon Brace * 10 = 6 s/g entry or 24k 7339303932fdSDon Brace */ 7340303932fdSDon Brace 7341b3a52e79SStephen M. Cameron /* If the controller supports either ioaccel method then 7342b3a52e79SStephen M. Cameron * we can also use the RAID stack submit path that does not 7343b3a52e79SStephen M. Cameron * perform the superfluous readl() after each command submission. 7344b3a52e79SStephen M. Cameron */ 7345b3a52e79SStephen M. Cameron if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2)) 7346b3a52e79SStephen M. Cameron access = SA5_performant_access_no_read; 7347b3a52e79SStephen M. Cameron 7348303932fdSDon Brace /* Controller spec: zero out this buffer. */ 7349072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) 7350072b0518SStephen M. Cameron memset(h->reply_queue[i].head, 0, h->reply_queue_size); 7351303932fdSDon Brace 7352d66ae08bSStephen M. Cameron bft[7] = SG_ENTRIES_IN_CMD + 4; 7353d66ae08bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), 7354e1f7de0cSMatt Gates SG_ENTRIES_IN_CMD, 4, h->blockFetchTable); 7355303932fdSDon Brace for (i = 0; i < 8; i++) 7356303932fdSDon Brace writel(bft[i], &h->transtable->BlockFetch[i]); 7357303932fdSDon Brace 7358303932fdSDon Brace /* size of controller ring buffer */ 7359303932fdSDon Brace writel(h->max_commands, &h->transtable->RepQSize); 7360254f796bSMatt Gates writel(h->nreply_queues, &h->transtable->RepQCount); 7361303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrLow32); 7362303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrHigh32); 7363254f796bSMatt Gates 7364254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 7365254f796bSMatt Gates writel(0, &h->transtable->RepQAddr[i].upper); 7366072b0518SStephen M. Cameron writel(h->reply_queue[i].busaddr, 7367254f796bSMatt Gates &h->transtable->RepQAddr[i].lower); 7368254f796bSMatt Gates } 7369254f796bSMatt Gates 7370b9af4937SStephen M. Cameron writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi); 7371e1f7de0cSMatt Gates writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest)); 7372e1f7de0cSMatt Gates /* 7373e1f7de0cSMatt Gates * enable outbound interrupt coalescing in accelerator mode; 7374e1f7de0cSMatt Gates */ 7375e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 7376e1f7de0cSMatt Gates access = SA5_ioaccel_mode1_access; 7377e1f7de0cSMatt Gates writel(10, &h->cfgtable->HostWrite.CoalIntDelay); 7378e1f7de0cSMatt Gates writel(4, &h->cfgtable->HostWrite.CoalIntCount); 7379c349775eSScott Teel } else { 7380c349775eSScott Teel if (trans_support & CFGTBL_Trans_io_accel2) { 7381c349775eSScott Teel access = SA5_ioaccel_mode2_access; 7382c349775eSScott Teel writel(10, &h->cfgtable->HostWrite.CoalIntDelay); 7383c349775eSScott Teel writel(4, &h->cfgtable->HostWrite.CoalIntCount); 7384c349775eSScott Teel } 7385e1f7de0cSMatt Gates } 7386303932fdSDon Brace writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 73873f4336f3SStephen M. Cameron hpsa_wait_for_mode_change_ack(h); 7388303932fdSDon Brace register_value = readl(&(h->cfgtable->TransportActive)); 7389303932fdSDon Brace if (!(register_value & CFGTBL_Trans_Performant)) { 7390303932fdSDon Brace dev_warn(&h->pdev->dev, "unable to get board into" 7391303932fdSDon Brace " performant mode\n"); 7392303932fdSDon Brace return; 7393303932fdSDon Brace } 7394960a30e7SStephen M. Cameron /* Change the access methods to the performant access methods */ 7395e1f7de0cSMatt Gates h->access = access; 7396e1f7de0cSMatt Gates h->transMethod = transMethod; 7397e1f7de0cSMatt Gates 7398b9af4937SStephen M. Cameron if (!((trans_support & CFGTBL_Trans_io_accel1) || 7399b9af4937SStephen M. Cameron (trans_support & CFGTBL_Trans_io_accel2))) 7400e1f7de0cSMatt Gates return; 7401e1f7de0cSMatt Gates 7402b9af4937SStephen M. Cameron if (trans_support & CFGTBL_Trans_io_accel1) { 7403e1f7de0cSMatt Gates /* Set up I/O accelerator mode */ 7404e1f7de0cSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 7405e1f7de0cSMatt Gates writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX); 7406e1f7de0cSMatt Gates h->reply_queue[i].current_entry = 7407e1f7de0cSMatt Gates readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX); 7408e1f7de0cSMatt Gates } 7409283b4a9bSStephen M. Cameron bft[7] = h->ioaccel_maxsg + 8; 7410283b4a9bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8, 7411e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable); 7412e1f7de0cSMatt Gates 7413e1f7de0cSMatt Gates /* initialize all reply queue entries to unused */ 7414072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) 7415072b0518SStephen M. Cameron memset(h->reply_queue[i].head, 7416072b0518SStephen M. Cameron (u8) IOACCEL_MODE1_REPLY_UNUSED, 7417072b0518SStephen M. Cameron h->reply_queue_size); 7418e1f7de0cSMatt Gates 7419e1f7de0cSMatt Gates /* set all the constant fields in the accelerator command 7420e1f7de0cSMatt Gates * frames once at init time to save CPU cycles later. 7421e1f7de0cSMatt Gates */ 7422e1f7de0cSMatt Gates for (i = 0; i < h->nr_cmds; i++) { 7423e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i]; 7424e1f7de0cSMatt Gates 7425e1f7de0cSMatt Gates cp->function = IOACCEL1_FUNCTION_SCSIIO; 7426e1f7de0cSMatt Gates cp->err_info = (u32) (h->errinfo_pool_dhandle + 7427e1f7de0cSMatt Gates (i * sizeof(struct ErrorInfo))); 7428e1f7de0cSMatt Gates cp->err_info_len = sizeof(struct ErrorInfo); 7429e1f7de0cSMatt Gates cp->sgl_offset = IOACCEL1_SGLOFFSET; 7430e1f7de0cSMatt Gates cp->host_context_flags = IOACCEL1_HCFLAGS_CISS_FORMAT; 7431e1f7de0cSMatt Gates cp->timeout_sec = 0; 7432e1f7de0cSMatt Gates cp->ReplyQueue = 0; 7433b9af4937SStephen M. Cameron cp->Tag.lower = (i << DIRECT_LOOKUP_SHIFT) | 7434b9af4937SStephen M. Cameron DIRECT_LOOKUP_BIT; 7435e1f7de0cSMatt Gates cp->Tag.upper = 0; 7436b9af4937SStephen M. Cameron cp->host_addr.lower = 7437b9af4937SStephen M. Cameron (u32) (h->ioaccel_cmd_pool_dhandle + 7438e1f7de0cSMatt Gates (i * sizeof(struct io_accel1_cmd))); 7439e1f7de0cSMatt Gates cp->host_addr.upper = 0; 7440e1f7de0cSMatt Gates } 7441b9af4937SStephen M. Cameron } else if (trans_support & CFGTBL_Trans_io_accel2) { 7442b9af4937SStephen M. Cameron u64 cfg_offset, cfg_base_addr_index; 7443b9af4937SStephen M. Cameron u32 bft2_offset, cfg_base_addr; 7444b9af4937SStephen M. Cameron int rc; 7445b9af4937SStephen M. Cameron 7446b9af4937SStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 7447b9af4937SStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 7448b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64); 7449b9af4937SStephen M. Cameron bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ; 7450b9af4937SStephen M. Cameron calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg, 7451b9af4937SStephen M. Cameron 4, h->ioaccel2_blockFetchTable); 7452b9af4937SStephen M. Cameron bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset); 7453b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct CfgTable, 7454b9af4937SStephen M. Cameron io_accel_request_size_offset) != 0xb8); 7455b9af4937SStephen M. Cameron h->ioaccel2_bft2_regs = 7456b9af4937SStephen M. Cameron remap_pci_mem(pci_resource_start(h->pdev, 7457b9af4937SStephen M. Cameron cfg_base_addr_index) + 7458b9af4937SStephen M. Cameron cfg_offset + bft2_offset, 7459b9af4937SStephen M. Cameron ARRAY_SIZE(bft2) * 7460b9af4937SStephen M. Cameron sizeof(*h->ioaccel2_bft2_regs)); 7461b9af4937SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(bft2); i++) 7462b9af4937SStephen M. Cameron writel(bft2[i], &h->ioaccel2_bft2_regs[i]); 7463b9af4937SStephen M. Cameron } 7464b9af4937SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 7465b9af4937SStephen M. Cameron hpsa_wait_for_mode_change_ack(h); 7466e1f7de0cSMatt Gates } 7467e1f7de0cSMatt Gates 7468e1f7de0cSMatt Gates static int hpsa_alloc_ioaccel_cmd_and_bft(struct ctlr_info *h) 7469e1f7de0cSMatt Gates { 7470283b4a9bSStephen M. Cameron h->ioaccel_maxsg = 7471283b4a9bSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 7472283b4a9bSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES) 7473283b4a9bSStephen M. Cameron h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES; 7474283b4a9bSStephen M. Cameron 7475e1f7de0cSMatt Gates /* Command structures must be aligned on a 128-byte boundary 7476e1f7de0cSMatt Gates * because the 7 lower bits of the address are used by the 7477e1f7de0cSMatt Gates * hardware. 7478e1f7de0cSMatt Gates */ 7479e1f7de0cSMatt Gates BUILD_BUG_ON(sizeof(struct io_accel1_cmd) % 7480e1f7de0cSMatt Gates IOACCEL1_COMMANDLIST_ALIGNMENT); 7481e1f7de0cSMatt Gates h->ioaccel_cmd_pool = 7482e1f7de0cSMatt Gates pci_alloc_consistent(h->pdev, 7483e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 7484e1f7de0cSMatt Gates &(h->ioaccel_cmd_pool_dhandle)); 7485e1f7de0cSMatt Gates 7486e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable = 7487283b4a9bSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 7488e1f7de0cSMatt Gates sizeof(u32)), GFP_KERNEL); 7489e1f7de0cSMatt Gates 7490e1f7de0cSMatt Gates if ((h->ioaccel_cmd_pool == NULL) || 7491e1f7de0cSMatt Gates (h->ioaccel1_blockFetchTable == NULL)) 7492e1f7de0cSMatt Gates goto clean_up; 7493e1f7de0cSMatt Gates 7494e1f7de0cSMatt Gates memset(h->ioaccel_cmd_pool, 0, 7495e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool)); 7496e1f7de0cSMatt Gates return 0; 7497e1f7de0cSMatt Gates 7498e1f7de0cSMatt Gates clean_up: 7499e1f7de0cSMatt Gates if (h->ioaccel_cmd_pool) 7500e1f7de0cSMatt Gates pci_free_consistent(h->pdev, 7501e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 7502e1f7de0cSMatt Gates h->ioaccel_cmd_pool, h->ioaccel_cmd_pool_dhandle); 7503e1f7de0cSMatt Gates kfree(h->ioaccel1_blockFetchTable); 7504e1f7de0cSMatt Gates return 1; 75056c311b57SStephen M. Cameron } 75066c311b57SStephen M. Cameron 7507aca9012aSStephen M. Cameron static int ioaccel2_alloc_cmds_and_bft(struct ctlr_info *h) 7508aca9012aSStephen M. Cameron { 7509aca9012aSStephen M. Cameron /* Allocate ioaccel2 mode command blocks and block fetch table */ 7510aca9012aSStephen M. Cameron 7511aca9012aSStephen M. Cameron h->ioaccel_maxsg = 7512aca9012aSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 7513aca9012aSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES) 7514aca9012aSStephen M. Cameron h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES; 7515aca9012aSStephen M. Cameron 7516aca9012aSStephen M. Cameron BUILD_BUG_ON(sizeof(struct io_accel2_cmd) % 7517aca9012aSStephen M. Cameron IOACCEL2_COMMANDLIST_ALIGNMENT); 7518aca9012aSStephen M. Cameron h->ioaccel2_cmd_pool = 7519aca9012aSStephen M. Cameron pci_alloc_consistent(h->pdev, 7520aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 7521aca9012aSStephen M. Cameron &(h->ioaccel2_cmd_pool_dhandle)); 7522aca9012aSStephen M. Cameron 7523aca9012aSStephen M. Cameron h->ioaccel2_blockFetchTable = 7524aca9012aSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 7525aca9012aSStephen M. Cameron sizeof(u32)), GFP_KERNEL); 7526aca9012aSStephen M. Cameron 7527aca9012aSStephen M. Cameron if ((h->ioaccel2_cmd_pool == NULL) || 7528aca9012aSStephen M. Cameron (h->ioaccel2_blockFetchTable == NULL)) 7529aca9012aSStephen M. Cameron goto clean_up; 7530aca9012aSStephen M. Cameron 7531aca9012aSStephen M. Cameron memset(h->ioaccel2_cmd_pool, 0, 7532aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool)); 7533aca9012aSStephen M. Cameron return 0; 7534aca9012aSStephen M. Cameron 7535aca9012aSStephen M. Cameron clean_up: 7536aca9012aSStephen M. Cameron if (h->ioaccel2_cmd_pool) 7537aca9012aSStephen M. Cameron pci_free_consistent(h->pdev, 7538aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 7539aca9012aSStephen M. Cameron h->ioaccel2_cmd_pool, h->ioaccel2_cmd_pool_dhandle); 7540aca9012aSStephen M. Cameron kfree(h->ioaccel2_blockFetchTable); 7541aca9012aSStephen M. Cameron return 1; 7542aca9012aSStephen M. Cameron } 7543aca9012aSStephen M. Cameron 75446f039790SGreg Kroah-Hartman static void hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h) 75456c311b57SStephen M. Cameron { 75466c311b57SStephen M. Cameron u32 trans_support; 7547e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 7548e1f7de0cSMatt Gates CFGTBL_Trans_use_short_tags; 7549254f796bSMatt Gates int i; 75506c311b57SStephen M. Cameron 755102ec19c8SStephen M. Cameron if (hpsa_simple_mode) 755202ec19c8SStephen M. Cameron return; 755302ec19c8SStephen M. Cameron 755467c99a72Sscameron@beardog.cce.hp.com trans_support = readl(&(h->cfgtable->TransportSupport)); 755567c99a72Sscameron@beardog.cce.hp.com if (!(trans_support & PERFORMANT_MODE)) 755667c99a72Sscameron@beardog.cce.hp.com return; 755767c99a72Sscameron@beardog.cce.hp.com 7558e1f7de0cSMatt Gates /* Check for I/O accelerator mode support */ 7559e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 7560e1f7de0cSMatt Gates transMethod |= CFGTBL_Trans_io_accel1 | 7561e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix; 7562e1f7de0cSMatt Gates if (hpsa_alloc_ioaccel_cmd_and_bft(h)) 7563e1f7de0cSMatt Gates goto clean_up; 7564aca9012aSStephen M. Cameron } else { 7565aca9012aSStephen M. Cameron if (trans_support & CFGTBL_Trans_io_accel2) { 7566aca9012aSStephen M. Cameron transMethod |= CFGTBL_Trans_io_accel2 | 7567aca9012aSStephen M. Cameron CFGTBL_Trans_enable_directed_msix; 7568aca9012aSStephen M. Cameron if (ioaccel2_alloc_cmds_and_bft(h)) 7569aca9012aSStephen M. Cameron goto clean_up; 7570aca9012aSStephen M. Cameron } 7571e1f7de0cSMatt Gates } 7572e1f7de0cSMatt Gates 7573eee0f03aSHannes Reinecke h->nreply_queues = h->msix_vector > 0 ? h->msix_vector : 1; 7574cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 75756c311b57SStephen M. Cameron /* Performant mode ring buffer and supporting data structures */ 7576072b0518SStephen M. Cameron h->reply_queue_size = h->max_commands * sizeof(u64); 75776c311b57SStephen M. Cameron 7578254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 7579072b0518SStephen M. Cameron h->reply_queue[i].head = pci_alloc_consistent(h->pdev, 7580072b0518SStephen M. Cameron h->reply_queue_size, 7581072b0518SStephen M. Cameron &(h->reply_queue[i].busaddr)); 7582072b0518SStephen M. Cameron if (!h->reply_queue[i].head) 7583072b0518SStephen M. Cameron goto clean_up; 7584254f796bSMatt Gates h->reply_queue[i].size = h->max_commands; 7585254f796bSMatt Gates h->reply_queue[i].wraparound = 1; /* spec: init to 1 */ 7586254f796bSMatt Gates h->reply_queue[i].current_entry = 0; 7587254f796bSMatt Gates } 7588254f796bSMatt Gates 75896c311b57SStephen M. Cameron /* Need a block fetch table for performant mode */ 7590d66ae08bSStephen M. Cameron h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) * 75916c311b57SStephen M. Cameron sizeof(u32)), GFP_KERNEL); 7592072b0518SStephen M. Cameron if (!h->blockFetchTable) 75936c311b57SStephen M. Cameron goto clean_up; 75946c311b57SStephen M. Cameron 7595e1f7de0cSMatt Gates hpsa_enter_performant_mode(h, trans_support); 7596303932fdSDon Brace return; 7597303932fdSDon Brace 7598303932fdSDon Brace clean_up: 7599072b0518SStephen M. Cameron hpsa_free_reply_queues(h); 7600303932fdSDon Brace kfree(h->blockFetchTable); 7601303932fdSDon Brace } 7602303932fdSDon Brace 760323100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c) 760476438d08SStephen M. Cameron { 760523100dd9SStephen M. Cameron return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2; 760623100dd9SStephen M. Cameron } 760723100dd9SStephen M. Cameron 760823100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h) 760923100dd9SStephen M. Cameron { 761023100dd9SStephen M. Cameron struct CommandList *c = NULL; 761176438d08SStephen M. Cameron unsigned long flags; 761223100dd9SStephen M. Cameron int accel_cmds_out; 761376438d08SStephen M. Cameron 761476438d08SStephen M. Cameron do { /* wait for all outstanding commands to drain out */ 761523100dd9SStephen M. Cameron accel_cmds_out = 0; 761676438d08SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 761723100dd9SStephen M. Cameron list_for_each_entry(c, &h->cmpQ, list) 761823100dd9SStephen M. Cameron accel_cmds_out += is_accelerated_cmd(c); 761923100dd9SStephen M. Cameron list_for_each_entry(c, &h->reqQ, list) 762023100dd9SStephen M. Cameron accel_cmds_out += is_accelerated_cmd(c); 762176438d08SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 762223100dd9SStephen M. Cameron if (accel_cmds_out <= 0) 762376438d08SStephen M. Cameron break; 762476438d08SStephen M. Cameron msleep(100); 762576438d08SStephen M. Cameron } while (1); 762676438d08SStephen M. Cameron } 762776438d08SStephen M. Cameron 7628edd16368SStephen M. Cameron /* 7629edd16368SStephen M. Cameron * This is it. Register the PCI driver information for the cards we control 7630edd16368SStephen M. Cameron * the OS will call our registered routines when it finds one of our cards. 7631edd16368SStephen M. Cameron */ 7632edd16368SStephen M. Cameron static int __init hpsa_init(void) 7633edd16368SStephen M. Cameron { 763431468401SMike Miller return pci_register_driver(&hpsa_pci_driver); 7635edd16368SStephen M. Cameron } 7636edd16368SStephen M. Cameron 7637edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void) 7638edd16368SStephen M. Cameron { 7639edd16368SStephen M. Cameron pci_unregister_driver(&hpsa_pci_driver); 7640edd16368SStephen M. Cameron } 7641edd16368SStephen M. Cameron 7642e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void) 7643e1f7de0cSMatt Gates { 7644e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \ 7645dd0e19f3SScott Teel BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset) 7646dd0e19f3SScott Teel 7647dd0e19f3SScott Teel VERIFY_OFFSET(structure_size, 0); 7648dd0e19f3SScott Teel VERIFY_OFFSET(volume_blk_size, 4); 7649dd0e19f3SScott Teel VERIFY_OFFSET(volume_blk_cnt, 8); 7650dd0e19f3SScott Teel VERIFY_OFFSET(phys_blk_shift, 16); 7651dd0e19f3SScott Teel VERIFY_OFFSET(parity_rotation_shift, 17); 7652dd0e19f3SScott Teel VERIFY_OFFSET(strip_size, 18); 7653dd0e19f3SScott Teel VERIFY_OFFSET(disk_starting_blk, 20); 7654dd0e19f3SScott Teel VERIFY_OFFSET(disk_blk_cnt, 28); 7655dd0e19f3SScott Teel VERIFY_OFFSET(data_disks_per_row, 36); 7656dd0e19f3SScott Teel VERIFY_OFFSET(metadata_disks_per_row, 38); 7657dd0e19f3SScott Teel VERIFY_OFFSET(row_cnt, 40); 7658dd0e19f3SScott Teel VERIFY_OFFSET(layout_map_count, 42); 7659dd0e19f3SScott Teel VERIFY_OFFSET(flags, 44); 7660dd0e19f3SScott Teel VERIFY_OFFSET(dekindex, 46); 7661dd0e19f3SScott Teel /* VERIFY_OFFSET(reserved, 48 */ 7662dd0e19f3SScott Teel VERIFY_OFFSET(data, 64); 7663dd0e19f3SScott Teel 7664dd0e19f3SScott Teel #undef VERIFY_OFFSET 7665dd0e19f3SScott Teel 7666dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \ 7667b66cc250SMike Miller BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset) 7668b66cc250SMike Miller 7669b66cc250SMike Miller VERIFY_OFFSET(IU_type, 0); 7670b66cc250SMike Miller VERIFY_OFFSET(direction, 1); 7671b66cc250SMike Miller VERIFY_OFFSET(reply_queue, 2); 7672b66cc250SMike Miller /* VERIFY_OFFSET(reserved1, 3); */ 7673b66cc250SMike Miller VERIFY_OFFSET(scsi_nexus, 4); 7674b66cc250SMike Miller VERIFY_OFFSET(Tag, 8); 7675b66cc250SMike Miller VERIFY_OFFSET(cdb, 16); 7676b66cc250SMike Miller VERIFY_OFFSET(cciss_lun, 32); 7677b66cc250SMike Miller VERIFY_OFFSET(data_len, 40); 7678b66cc250SMike Miller VERIFY_OFFSET(cmd_priority_task_attr, 44); 7679b66cc250SMike Miller VERIFY_OFFSET(sg_count, 45); 7680b66cc250SMike Miller /* VERIFY_OFFSET(reserved3 */ 7681b66cc250SMike Miller VERIFY_OFFSET(err_ptr, 48); 7682b66cc250SMike Miller VERIFY_OFFSET(err_len, 56); 7683b66cc250SMike Miller /* VERIFY_OFFSET(reserved4 */ 7684b66cc250SMike Miller VERIFY_OFFSET(sg, 64); 7685b66cc250SMike Miller 7686b66cc250SMike Miller #undef VERIFY_OFFSET 7687b66cc250SMike Miller 7688b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \ 7689e1f7de0cSMatt Gates BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset) 7690e1f7de0cSMatt Gates 7691e1f7de0cSMatt Gates VERIFY_OFFSET(dev_handle, 0x00); 7692e1f7de0cSMatt Gates VERIFY_OFFSET(reserved1, 0x02); 7693e1f7de0cSMatt Gates VERIFY_OFFSET(function, 0x03); 7694e1f7de0cSMatt Gates VERIFY_OFFSET(reserved2, 0x04); 7695e1f7de0cSMatt Gates VERIFY_OFFSET(err_info, 0x0C); 7696e1f7de0cSMatt Gates VERIFY_OFFSET(reserved3, 0x10); 7697e1f7de0cSMatt Gates VERIFY_OFFSET(err_info_len, 0x12); 7698e1f7de0cSMatt Gates VERIFY_OFFSET(reserved4, 0x13); 7699e1f7de0cSMatt Gates VERIFY_OFFSET(sgl_offset, 0x14); 7700e1f7de0cSMatt Gates VERIFY_OFFSET(reserved5, 0x15); 7701e1f7de0cSMatt Gates VERIFY_OFFSET(transfer_len, 0x1C); 7702e1f7de0cSMatt Gates VERIFY_OFFSET(reserved6, 0x20); 7703e1f7de0cSMatt Gates VERIFY_OFFSET(io_flags, 0x24); 7704e1f7de0cSMatt Gates VERIFY_OFFSET(reserved7, 0x26); 7705e1f7de0cSMatt Gates VERIFY_OFFSET(LUN, 0x34); 7706e1f7de0cSMatt Gates VERIFY_OFFSET(control, 0x3C); 7707e1f7de0cSMatt Gates VERIFY_OFFSET(CDB, 0x40); 7708e1f7de0cSMatt Gates VERIFY_OFFSET(reserved8, 0x50); 7709e1f7de0cSMatt Gates VERIFY_OFFSET(host_context_flags, 0x60); 7710e1f7de0cSMatt Gates VERIFY_OFFSET(timeout_sec, 0x62); 7711e1f7de0cSMatt Gates VERIFY_OFFSET(ReplyQueue, 0x64); 7712e1f7de0cSMatt Gates VERIFY_OFFSET(reserved9, 0x65); 7713e1f7de0cSMatt Gates VERIFY_OFFSET(Tag, 0x68); 7714e1f7de0cSMatt Gates VERIFY_OFFSET(host_addr, 0x70); 7715e1f7de0cSMatt Gates VERIFY_OFFSET(CISS_LUN, 0x78); 7716e1f7de0cSMatt Gates VERIFY_OFFSET(SG, 0x78 + 8); 7717e1f7de0cSMatt Gates #undef VERIFY_OFFSET 7718e1f7de0cSMatt Gates } 7719e1f7de0cSMatt Gates 7720edd16368SStephen M. Cameron module_init(hpsa_init); 7721edd16368SStephen M. Cameron module_exit(hpsa_cleanup); 7722