1edd16368SStephen M. Cameron /* 2edd16368SStephen M. Cameron * Disk Array driver for HP Smart Array SAS controllers 351c35139SScott Teel * Copyright 2000, 2014 Hewlett-Packard Development Company, L.P. 4edd16368SStephen M. Cameron * 5edd16368SStephen M. Cameron * This program is free software; you can redistribute it and/or modify 6edd16368SStephen M. Cameron * it under the terms of the GNU General Public License as published by 7edd16368SStephen M. Cameron * the Free Software Foundation; version 2 of the License. 8edd16368SStephen M. Cameron * 9edd16368SStephen M. Cameron * This program is distributed in the hope that it will be useful, 10edd16368SStephen M. Cameron * but WITHOUT ANY WARRANTY; without even the implied warranty of 11edd16368SStephen M. Cameron * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or 12edd16368SStephen M. Cameron * NON INFRINGEMENT. See the GNU General Public License for more details. 13edd16368SStephen M. Cameron * 14edd16368SStephen M. Cameron * You should have received a copy of the GNU General Public License 15edd16368SStephen M. Cameron * along with this program; if not, write to the Free Software 16edd16368SStephen M. Cameron * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 17edd16368SStephen M. Cameron * 18edd16368SStephen M. Cameron * Questions/Comments/Bugfixes to iss_storagedev@hp.com 19edd16368SStephen M. Cameron * 20edd16368SStephen M. Cameron */ 21edd16368SStephen M. Cameron 22edd16368SStephen M. Cameron #include <linux/module.h> 23edd16368SStephen M. Cameron #include <linux/interrupt.h> 24edd16368SStephen M. Cameron #include <linux/types.h> 25edd16368SStephen M. Cameron #include <linux/pci.h> 26e5a44df8SMatthew Garrett #include <linux/pci-aspm.h> 27edd16368SStephen M. Cameron #include <linux/kernel.h> 28edd16368SStephen M. Cameron #include <linux/slab.h> 29edd16368SStephen M. Cameron #include <linux/delay.h> 30edd16368SStephen M. Cameron #include <linux/fs.h> 31edd16368SStephen M. Cameron #include <linux/timer.h> 32edd16368SStephen M. Cameron #include <linux/init.h> 33edd16368SStephen M. Cameron #include <linux/spinlock.h> 34edd16368SStephen M. Cameron #include <linux/compat.h> 35edd16368SStephen M. Cameron #include <linux/blktrace_api.h> 36edd16368SStephen M. Cameron #include <linux/uaccess.h> 37edd16368SStephen M. Cameron #include <linux/io.h> 38edd16368SStephen M. Cameron #include <linux/dma-mapping.h> 39edd16368SStephen M. Cameron #include <linux/completion.h> 40edd16368SStephen M. Cameron #include <linux/moduleparam.h> 41edd16368SStephen M. Cameron #include <scsi/scsi.h> 42edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h> 43edd16368SStephen M. Cameron #include <scsi/scsi_device.h> 44edd16368SStephen M. Cameron #include <scsi/scsi_host.h> 45667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h> 46edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h> 47edd16368SStephen M. Cameron #include <linux/string.h> 48edd16368SStephen M. Cameron #include <linux/bitmap.h> 4960063497SArun Sharma #include <linux/atomic.h> 50a0c12413SStephen M. Cameron #include <linux/jiffies.h> 5142a91641SDon Brace #include <linux/percpu-defs.h> 52094963daSStephen M. Cameron #include <linux/percpu.h> 532b08b3e9SDon Brace #include <asm/unaligned.h> 54283b4a9bSStephen M. Cameron #include <asm/div64.h> 55edd16368SStephen M. Cameron #include "hpsa_cmd.h" 56edd16368SStephen M. Cameron #include "hpsa.h" 57edd16368SStephen M. Cameron 58edd16368SStephen M. Cameron /* HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' */ 599a993302SStephen M. Cameron #define HPSA_DRIVER_VERSION "3.4.4-1" 60edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")" 61f79cfec6SStephen M. Cameron #define HPSA "hpsa" 62edd16368SStephen M. Cameron 63edd16368SStephen M. Cameron /* How long to wait (in milliseconds) for board to go into simple mode */ 64edd16368SStephen M. Cameron #define MAX_CONFIG_WAIT 30000 65edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000 66edd16368SStephen M. Cameron 67edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */ 68edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3 69edd16368SStephen M. Cameron 70edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */ 71edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company"); 72edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \ 73edd16368SStephen M. Cameron HPSA_DRIVER_VERSION); 74edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers"); 75edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION); 76edd16368SStephen M. Cameron MODULE_LICENSE("GPL"); 77edd16368SStephen M. Cameron 78edd16368SStephen M. Cameron static int hpsa_allow_any; 79edd16368SStephen M. Cameron module_param(hpsa_allow_any, int, S_IRUGO|S_IWUSR); 80edd16368SStephen M. Cameron MODULE_PARM_DESC(hpsa_allow_any, 81edd16368SStephen M. Cameron "Allow hpsa driver to access unknown HP Smart Array hardware"); 8202ec19c8SStephen M. Cameron static int hpsa_simple_mode; 8302ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR); 8402ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode, 8502ec19c8SStephen M. Cameron "Use 'simple mode' rather than 'performant mode'"); 86edd16368SStephen M. Cameron 87edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */ 88edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = { 89edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3241}, 90edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3243}, 91edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3245}, 92edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3247}, 93edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3249}, 94163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324A}, 95163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324B}, 96f8b01eb9SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3233}, 979143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3350}, 989143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3351}, 999143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3352}, 1009143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3353}, 1019143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3354}, 1029143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3355}, 1039143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3356}, 104fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1921}, 105fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1922}, 106fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1923}, 107fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1924}, 108fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1926}, 109fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1928}, 11097b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1929}, 11197b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BD}, 11297b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BE}, 11397b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BF}, 11497b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C0}, 11597b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C1}, 11697b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C2}, 11797b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C3}, 11897b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C4}, 11997b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C5}, 1203b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C6}, 12197b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C7}, 12297b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C8}, 12397b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C9}, 1243b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CA}, 1253b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CB}, 1263b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CC}, 1273b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CD}, 1283b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CE}, 1298e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076}, 1308e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087}, 1318e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D}, 1328e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088}, 1338e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f}, 134edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 135edd16368SStephen M. Cameron PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0}, 136edd16368SStephen M. Cameron {0,} 137edd16368SStephen M. Cameron }; 138edd16368SStephen M. Cameron 139edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id); 140edd16368SStephen M. Cameron 141edd16368SStephen M. Cameron /* board_id = Subsystem Device ID & Vendor ID 142edd16368SStephen M. Cameron * product = Marketing Name for the board 143edd16368SStephen M. Cameron * access = Address of the struct of function pointers 144edd16368SStephen M. Cameron */ 145edd16368SStephen M. Cameron static struct board_type products[] = { 146edd16368SStephen M. Cameron {0x3241103C, "Smart Array P212", &SA5_access}, 147edd16368SStephen M. Cameron {0x3243103C, "Smart Array P410", &SA5_access}, 148edd16368SStephen M. Cameron {0x3245103C, "Smart Array P410i", &SA5_access}, 149edd16368SStephen M. Cameron {0x3247103C, "Smart Array P411", &SA5_access}, 150edd16368SStephen M. Cameron {0x3249103C, "Smart Array P812", &SA5_access}, 151163dbcd8SMike Miller {0x324A103C, "Smart Array P712m", &SA5_access}, 152163dbcd8SMike Miller {0x324B103C, "Smart Array P711m", &SA5_access}, 1537d2cce58SStephen M. Cameron {0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */ 154fe0c9610SMike Miller {0x3350103C, "Smart Array P222", &SA5_access}, 155fe0c9610SMike Miller {0x3351103C, "Smart Array P420", &SA5_access}, 156fe0c9610SMike Miller {0x3352103C, "Smart Array P421", &SA5_access}, 157fe0c9610SMike Miller {0x3353103C, "Smart Array P822", &SA5_access}, 158fe0c9610SMike Miller {0x3354103C, "Smart Array P420i", &SA5_access}, 159fe0c9610SMike Miller {0x3355103C, "Smart Array P220i", &SA5_access}, 160fe0c9610SMike Miller {0x3356103C, "Smart Array P721m", &SA5_access}, 1611fd6c8e3SMike Miller {0x1921103C, "Smart Array P830i", &SA5_access}, 1621fd6c8e3SMike Miller {0x1922103C, "Smart Array P430", &SA5_access}, 1631fd6c8e3SMike Miller {0x1923103C, "Smart Array P431", &SA5_access}, 1641fd6c8e3SMike Miller {0x1924103C, "Smart Array P830", &SA5_access}, 1651fd6c8e3SMike Miller {0x1926103C, "Smart Array P731m", &SA5_access}, 1661fd6c8e3SMike Miller {0x1928103C, "Smart Array P230i", &SA5_access}, 1671fd6c8e3SMike Miller {0x1929103C, "Smart Array P530", &SA5_access}, 16897b9f53dSMike Miller {0x21BD103C, "Smart Array", &SA5_access}, 16997b9f53dSMike Miller {0x21BE103C, "Smart Array", &SA5_access}, 17097b9f53dSMike Miller {0x21BF103C, "Smart Array", &SA5_access}, 17197b9f53dSMike Miller {0x21C0103C, "Smart Array", &SA5_access}, 17297b9f53dSMike Miller {0x21C1103C, "Smart Array", &SA5_access}, 17397b9f53dSMike Miller {0x21C2103C, "Smart Array", &SA5_access}, 17497b9f53dSMike Miller {0x21C3103C, "Smart Array", &SA5_access}, 17597b9f53dSMike Miller {0x21C4103C, "Smart Array", &SA5_access}, 17697b9f53dSMike Miller {0x21C5103C, "Smart Array", &SA5_access}, 1773b7a45e5SJoe Handzik {0x21C6103C, "Smart Array", &SA5_access}, 17897b9f53dSMike Miller {0x21C7103C, "Smart Array", &SA5_access}, 17997b9f53dSMike Miller {0x21C8103C, "Smart Array", &SA5_access}, 18097b9f53dSMike Miller {0x21C9103C, "Smart Array", &SA5_access}, 1813b7a45e5SJoe Handzik {0x21CA103C, "Smart Array", &SA5_access}, 1823b7a45e5SJoe Handzik {0x21CB103C, "Smart Array", &SA5_access}, 1833b7a45e5SJoe Handzik {0x21CC103C, "Smart Array", &SA5_access}, 1843b7a45e5SJoe Handzik {0x21CD103C, "Smart Array", &SA5_access}, 1853b7a45e5SJoe Handzik {0x21CE103C, "Smart Array", &SA5_access}, 1868e616a5eSStephen M. Cameron {0x00761590, "HP Storage P1224 Array Controller", &SA5_access}, 1878e616a5eSStephen M. Cameron {0x00871590, "HP Storage P1224e Array Controller", &SA5_access}, 1888e616a5eSStephen M. Cameron {0x007D1590, "HP Storage P1228 Array Controller", &SA5_access}, 1898e616a5eSStephen M. Cameron {0x00881590, "HP Storage P1228e Array Controller", &SA5_access}, 1908e616a5eSStephen M. Cameron {0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access}, 191edd16368SStephen M. Cameron {0xFFFF103C, "Unknown Smart Array", &SA5_access}, 192edd16368SStephen M. Cameron }; 193edd16368SStephen M. Cameron 194edd16368SStephen M. Cameron static int number_of_controllers; 195edd16368SStephen M. Cameron 19610f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id); 19710f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id); 19842a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg); 199edd16368SStephen M. Cameron 200edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 20142a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, 20242a91641SDon Brace void __user *arg); 203edd16368SStephen M. Cameron #endif 204edd16368SStephen M. Cameron 205edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c); 206edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h); 207a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 208b7bb24ebSStephen M. Cameron void *buff, size_t size, u16 page_code, unsigned char *scsi3addr, 209edd16368SStephen M. Cameron int cmd_type); 2102c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h); 211b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8) 212edd16368SStephen M. Cameron 213f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd); 214a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *); 215a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 216a08a8471SStephen M. Cameron unsigned long elapsed_time); 2177c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth); 218edd16368SStephen M. Cameron 219edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd); 22075167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *scsicmd); 221edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev); 222edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev); 223edd16368SStephen M. Cameron 224edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno); 225edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 226edd16368SStephen M. Cameron struct CommandList *c); 227edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 228edd16368SStephen M. Cameron struct CommandList *c); 229303932fdSDon Brace /* performant mode helper functions */ 230303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets, 2312b08b3e9SDon Brace int nsgs, int min_blocks, u32 *bucket_map); 2326f039790SGreg Kroah-Hartman static void hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h); 233254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q); 2346f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 2356f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 2361df8552aSStephen M. Cameron u64 *cfg_offset); 2376f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 2381df8552aSStephen M. Cameron unsigned long *memory_bar); 2396f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id); 2406f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 2416f039790SGreg Kroah-Hartman int wait_for_ready); 24275167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c); 243283b4a9bSStephen M. Cameron static void hpsa_wait_for_mode_change_ack(struct ctlr_info *h); 244fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0 245fe5389c8SStephen M. Cameron #define BOARD_READY 1 24623100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h); 24776438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h); 248c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 249c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 250c349775eSScott Teel u8 *scsi3addr); 251*080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work); 252edd16368SStephen M. Cameron 253edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev) 254edd16368SStephen M. Cameron { 255edd16368SStephen M. Cameron unsigned long *priv = shost_priv(sdev->host); 256edd16368SStephen M. Cameron return (struct ctlr_info *) *priv; 257edd16368SStephen M. Cameron } 258edd16368SStephen M. Cameron 259a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh) 260a23513e8SStephen M. Cameron { 261a23513e8SStephen M. Cameron unsigned long *priv = shost_priv(sh); 262a23513e8SStephen M. Cameron return (struct ctlr_info *) *priv; 263a23513e8SStephen M. Cameron } 264a23513e8SStephen M. Cameron 265edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 266edd16368SStephen M. Cameron struct CommandList *c) 267edd16368SStephen M. Cameron { 268edd16368SStephen M. Cameron if (c->err_info->SenseInfo[2] != UNIT_ATTENTION) 269edd16368SStephen M. Cameron return 0; 270edd16368SStephen M. Cameron 271edd16368SStephen M. Cameron switch (c->err_info->SenseInfo[12]) { 272edd16368SStephen M. Cameron case STATE_CHANGED: 273f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: a state change " 274edd16368SStephen M. Cameron "detected, command retried\n", h->ctlr); 275edd16368SStephen M. Cameron break; 276edd16368SStephen M. Cameron case LUN_FAILED: 2777f73695aSStephen M. Cameron dev_warn(&h->pdev->dev, 2787f73695aSStephen M. Cameron HPSA "%d: LUN failure detected\n", h->ctlr); 279edd16368SStephen M. Cameron break; 280edd16368SStephen M. Cameron case REPORT_LUNS_CHANGED: 2817f73695aSStephen M. Cameron dev_warn(&h->pdev->dev, 2827f73695aSStephen M. Cameron HPSA "%d: report LUN data changed\n", h->ctlr); 283edd16368SStephen M. Cameron /* 2844f4eb9f1SScott Teel * Note: this REPORT_LUNS_CHANGED condition only occurs on the external 2854f4eb9f1SScott Teel * target (array) devices. 286edd16368SStephen M. Cameron */ 287edd16368SStephen M. Cameron break; 288edd16368SStephen M. Cameron case POWER_OR_RESET: 289f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: a power on " 290edd16368SStephen M. Cameron "or device reset detected\n", h->ctlr); 291edd16368SStephen M. Cameron break; 292edd16368SStephen M. Cameron case UNIT_ATTENTION_CLEARED: 293f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: unit attention " 294edd16368SStephen M. Cameron "cleared by another initiator\n", h->ctlr); 295edd16368SStephen M. Cameron break; 296edd16368SStephen M. Cameron default: 297f79cfec6SStephen M. Cameron dev_warn(&h->pdev->dev, HPSA "%d: unknown " 298edd16368SStephen M. Cameron "unit attention detected\n", h->ctlr); 299edd16368SStephen M. Cameron break; 300edd16368SStephen M. Cameron } 301edd16368SStephen M. Cameron return 1; 302edd16368SStephen M. Cameron } 303edd16368SStephen M. Cameron 304852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c) 305852af20aSMatt Bondurant { 306852af20aSMatt Bondurant if (c->err_info->CommandStatus != CMD_TARGET_STATUS || 307852af20aSMatt Bondurant (c->err_info->ScsiStatus != SAM_STAT_BUSY && 308852af20aSMatt Bondurant c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL)) 309852af20aSMatt Bondurant return 0; 310852af20aSMatt Bondurant dev_warn(&h->pdev->dev, HPSA "device busy"); 311852af20aSMatt Bondurant return 1; 312852af20aSMatt Bondurant } 313852af20aSMatt Bondurant 314da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev, 315da0697bdSScott Teel struct device_attribute *attr, 316da0697bdSScott Teel const char *buf, size_t count) 317da0697bdSScott Teel { 318da0697bdSScott Teel int status, len; 319da0697bdSScott Teel struct ctlr_info *h; 320da0697bdSScott Teel struct Scsi_Host *shost = class_to_shost(dev); 321da0697bdSScott Teel char tmpbuf[10]; 322da0697bdSScott Teel 323da0697bdSScott Teel if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO)) 324da0697bdSScott Teel return -EACCES; 325da0697bdSScott Teel len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count; 326da0697bdSScott Teel strncpy(tmpbuf, buf, len); 327da0697bdSScott Teel tmpbuf[len] = '\0'; 328da0697bdSScott Teel if (sscanf(tmpbuf, "%d", &status) != 1) 329da0697bdSScott Teel return -EINVAL; 330da0697bdSScott Teel h = shost_to_hba(shost); 331da0697bdSScott Teel h->acciopath_status = !!status; 332da0697bdSScott Teel dev_warn(&h->pdev->dev, 333da0697bdSScott Teel "hpsa: HP SSD Smart Path %s via sysfs update.\n", 334da0697bdSScott Teel h->acciopath_status ? "enabled" : "disabled"); 335da0697bdSScott Teel return count; 336da0697bdSScott Teel } 337da0697bdSScott Teel 3382ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev, 3392ba8bfc8SStephen M. Cameron struct device_attribute *attr, 3402ba8bfc8SStephen M. Cameron const char *buf, size_t count) 3412ba8bfc8SStephen M. Cameron { 3422ba8bfc8SStephen M. Cameron int debug_level, len; 3432ba8bfc8SStephen M. Cameron struct ctlr_info *h; 3442ba8bfc8SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 3452ba8bfc8SStephen M. Cameron char tmpbuf[10]; 3462ba8bfc8SStephen M. Cameron 3472ba8bfc8SStephen M. Cameron if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO)) 3482ba8bfc8SStephen M. Cameron return -EACCES; 3492ba8bfc8SStephen M. Cameron len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count; 3502ba8bfc8SStephen M. Cameron strncpy(tmpbuf, buf, len); 3512ba8bfc8SStephen M. Cameron tmpbuf[len] = '\0'; 3522ba8bfc8SStephen M. Cameron if (sscanf(tmpbuf, "%d", &debug_level) != 1) 3532ba8bfc8SStephen M. Cameron return -EINVAL; 3542ba8bfc8SStephen M. Cameron if (debug_level < 0) 3552ba8bfc8SStephen M. Cameron debug_level = 0; 3562ba8bfc8SStephen M. Cameron h = shost_to_hba(shost); 3572ba8bfc8SStephen M. Cameron h->raid_offload_debug = debug_level; 3582ba8bfc8SStephen M. Cameron dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n", 3592ba8bfc8SStephen M. Cameron h->raid_offload_debug); 3602ba8bfc8SStephen M. Cameron return count; 3612ba8bfc8SStephen M. Cameron } 3622ba8bfc8SStephen M. Cameron 363edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev, 364edd16368SStephen M. Cameron struct device_attribute *attr, 365edd16368SStephen M. Cameron const char *buf, size_t count) 366edd16368SStephen M. Cameron { 367edd16368SStephen M. Cameron struct ctlr_info *h; 368edd16368SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 369a23513e8SStephen M. Cameron h = shost_to_hba(shost); 37031468401SMike Miller hpsa_scan_start(h->scsi_host); 371edd16368SStephen M. Cameron return count; 372edd16368SStephen M. Cameron } 373edd16368SStephen M. Cameron 374d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev, 375d28ce020SStephen M. Cameron struct device_attribute *attr, char *buf) 376d28ce020SStephen M. Cameron { 377d28ce020SStephen M. Cameron struct ctlr_info *h; 378d28ce020SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 379d28ce020SStephen M. Cameron unsigned char *fwrev; 380d28ce020SStephen M. Cameron 381d28ce020SStephen M. Cameron h = shost_to_hba(shost); 382d28ce020SStephen M. Cameron if (!h->hba_inquiry_data) 383d28ce020SStephen M. Cameron return 0; 384d28ce020SStephen M. Cameron fwrev = &h->hba_inquiry_data[32]; 385d28ce020SStephen M. Cameron return snprintf(buf, 20, "%c%c%c%c\n", 386d28ce020SStephen M. Cameron fwrev[0], fwrev[1], fwrev[2], fwrev[3]); 387d28ce020SStephen M. Cameron } 388d28ce020SStephen M. Cameron 38994a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev, 39094a13649SStephen M. Cameron struct device_attribute *attr, char *buf) 39194a13649SStephen M. Cameron { 39294a13649SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 39394a13649SStephen M. Cameron struct ctlr_info *h = shost_to_hba(shost); 39494a13649SStephen M. Cameron 3950cbf768eSStephen M. Cameron return snprintf(buf, 20, "%d\n", 3960cbf768eSStephen M. Cameron atomic_read(&h->commands_outstanding)); 39794a13649SStephen M. Cameron } 39894a13649SStephen M. Cameron 399745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev, 400745a7a25SStephen M. Cameron struct device_attribute *attr, char *buf) 401745a7a25SStephen M. Cameron { 402745a7a25SStephen M. Cameron struct ctlr_info *h; 403745a7a25SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 404745a7a25SStephen M. Cameron 405745a7a25SStephen M. Cameron h = shost_to_hba(shost); 406745a7a25SStephen M. Cameron return snprintf(buf, 20, "%s\n", 407960a30e7SStephen M. Cameron h->transMethod & CFGTBL_Trans_Performant ? 408745a7a25SStephen M. Cameron "performant" : "simple"); 409745a7a25SStephen M. Cameron } 410745a7a25SStephen M. Cameron 411da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev, 412da0697bdSScott Teel struct device_attribute *attr, char *buf) 413da0697bdSScott Teel { 414da0697bdSScott Teel struct ctlr_info *h; 415da0697bdSScott Teel struct Scsi_Host *shost = class_to_shost(dev); 416da0697bdSScott Teel 417da0697bdSScott Teel h = shost_to_hba(shost); 418da0697bdSScott Teel return snprintf(buf, 30, "HP SSD Smart Path %s\n", 419da0697bdSScott Teel (h->acciopath_status == 1) ? "enabled" : "disabled"); 420da0697bdSScott Teel } 421da0697bdSScott Teel 42246380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */ 423941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = { 424941b1cdaSStephen M. Cameron 0x324a103C, /* Smart Array P712m */ 425941b1cdaSStephen M. Cameron 0x324b103C, /* SmartArray P711m */ 426941b1cdaSStephen M. Cameron 0x3223103C, /* Smart Array P800 */ 427941b1cdaSStephen M. Cameron 0x3234103C, /* Smart Array P400 */ 428941b1cdaSStephen M. Cameron 0x3235103C, /* Smart Array P400i */ 429941b1cdaSStephen M. Cameron 0x3211103C, /* Smart Array E200i */ 430941b1cdaSStephen M. Cameron 0x3212103C, /* Smart Array E200 */ 431941b1cdaSStephen M. Cameron 0x3213103C, /* Smart Array E200i */ 432941b1cdaSStephen M. Cameron 0x3214103C, /* Smart Array E200i */ 433941b1cdaSStephen M. Cameron 0x3215103C, /* Smart Array E200i */ 434941b1cdaSStephen M. Cameron 0x3237103C, /* Smart Array E500 */ 435941b1cdaSStephen M. Cameron 0x323D103C, /* Smart Array P700m */ 4367af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 437941b1cdaSStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 438941b1cdaSStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 4395a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 4405a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 4415a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 4425a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 4435a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 4445a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 445941b1cdaSStephen M. Cameron }; 446941b1cdaSStephen M. Cameron 44746380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */ 44846380786SStephen M. Cameron static u32 soft_unresettable_controller[] = { 4497af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 4505a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 4515a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 4525a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 4535a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 4545a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 4555a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 45646380786SStephen M. Cameron /* Exclude 640x boards. These are two pci devices in one slot 45746380786SStephen M. Cameron * which share a battery backed cache module. One controls the 45846380786SStephen M. Cameron * cache, the other accesses the cache through the one that controls 45946380786SStephen M. Cameron * it. If we reset the one controlling the cache, the other will 46046380786SStephen M. Cameron * likely not be happy. Just forbid resetting this conjoined mess. 46146380786SStephen M. Cameron * The 640x isn't really supported by hpsa anyway. 46246380786SStephen M. Cameron */ 46346380786SStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 46446380786SStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 46546380786SStephen M. Cameron }; 46646380786SStephen M. Cameron 46746380786SStephen M. Cameron static int ctlr_is_hard_resettable(u32 board_id) 468941b1cdaSStephen M. Cameron { 469941b1cdaSStephen M. Cameron int i; 470941b1cdaSStephen M. Cameron 471941b1cdaSStephen M. Cameron for (i = 0; i < ARRAY_SIZE(unresettable_controller); i++) 47246380786SStephen M. Cameron if (unresettable_controller[i] == board_id) 473941b1cdaSStephen M. Cameron return 0; 474941b1cdaSStephen M. Cameron return 1; 475941b1cdaSStephen M. Cameron } 476941b1cdaSStephen M. Cameron 47746380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id) 47846380786SStephen M. Cameron { 47946380786SStephen M. Cameron int i; 48046380786SStephen M. Cameron 48146380786SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(soft_unresettable_controller); i++) 48246380786SStephen M. Cameron if (soft_unresettable_controller[i] == board_id) 48346380786SStephen M. Cameron return 0; 48446380786SStephen M. Cameron return 1; 48546380786SStephen M. Cameron } 48646380786SStephen M. Cameron 48746380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id) 48846380786SStephen M. Cameron { 48946380786SStephen M. Cameron return ctlr_is_hard_resettable(board_id) || 49046380786SStephen M. Cameron ctlr_is_soft_resettable(board_id); 49146380786SStephen M. Cameron } 49246380786SStephen M. Cameron 493941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev, 494941b1cdaSStephen M. Cameron struct device_attribute *attr, char *buf) 495941b1cdaSStephen M. Cameron { 496941b1cdaSStephen M. Cameron struct ctlr_info *h; 497941b1cdaSStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 498941b1cdaSStephen M. Cameron 499941b1cdaSStephen M. Cameron h = shost_to_hba(shost); 50046380786SStephen M. Cameron return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id)); 501941b1cdaSStephen M. Cameron } 502941b1cdaSStephen M. Cameron 503edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[]) 504edd16368SStephen M. Cameron { 505edd16368SStephen M. Cameron return (scsi3addr[3] & 0xC0) == 0x40; 506edd16368SStephen M. Cameron } 507edd16368SStephen M. Cameron 508f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6", 509f2ef0ce7SRobert Elliott "1(+0)ADM", "UNKNOWN" 510edd16368SStephen M. Cameron }; 5116b80b18fSScott Teel #define HPSA_RAID_0 0 5126b80b18fSScott Teel #define HPSA_RAID_4 1 5136b80b18fSScott Teel #define HPSA_RAID_1 2 /* also used for RAID 10 */ 5146b80b18fSScott Teel #define HPSA_RAID_5 3 /* also used for RAID 50 */ 5156b80b18fSScott Teel #define HPSA_RAID_51 4 5166b80b18fSScott Teel #define HPSA_RAID_6 5 /* also used for RAID 60 */ 5176b80b18fSScott Teel #define HPSA_RAID_ADM 6 /* also used for RAID 1+0 ADM */ 518edd16368SStephen M. Cameron #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 1) 519edd16368SStephen M. Cameron 520edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev, 521edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 522edd16368SStephen M. Cameron { 523edd16368SStephen M. Cameron ssize_t l = 0; 52482a72c0aSStephen M. Cameron unsigned char rlevel; 525edd16368SStephen M. Cameron struct ctlr_info *h; 526edd16368SStephen M. Cameron struct scsi_device *sdev; 527edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 528edd16368SStephen M. Cameron unsigned long flags; 529edd16368SStephen M. Cameron 530edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 531edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 532edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 533edd16368SStephen M. Cameron hdev = sdev->hostdata; 534edd16368SStephen M. Cameron if (!hdev) { 535edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 536edd16368SStephen M. Cameron return -ENODEV; 537edd16368SStephen M. Cameron } 538edd16368SStephen M. Cameron 539edd16368SStephen M. Cameron /* Is this even a logical drive? */ 540edd16368SStephen M. Cameron if (!is_logical_dev_addr_mode(hdev->scsi3addr)) { 541edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 542edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "N/A\n"); 543edd16368SStephen M. Cameron return l; 544edd16368SStephen M. Cameron } 545edd16368SStephen M. Cameron 546edd16368SStephen M. Cameron rlevel = hdev->raid_level; 547edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 54882a72c0aSStephen M. Cameron if (rlevel > RAID_UNKNOWN) 549edd16368SStephen M. Cameron rlevel = RAID_UNKNOWN; 550edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]); 551edd16368SStephen M. Cameron return l; 552edd16368SStephen M. Cameron } 553edd16368SStephen M. Cameron 554edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev, 555edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 556edd16368SStephen M. Cameron { 557edd16368SStephen M. Cameron struct ctlr_info *h; 558edd16368SStephen M. Cameron struct scsi_device *sdev; 559edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 560edd16368SStephen M. Cameron unsigned long flags; 561edd16368SStephen M. Cameron unsigned char lunid[8]; 562edd16368SStephen M. Cameron 563edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 564edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 565edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 566edd16368SStephen M. Cameron hdev = sdev->hostdata; 567edd16368SStephen M. Cameron if (!hdev) { 568edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 569edd16368SStephen M. Cameron return -ENODEV; 570edd16368SStephen M. Cameron } 571edd16368SStephen M. Cameron memcpy(lunid, hdev->scsi3addr, sizeof(lunid)); 572edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 573edd16368SStephen M. Cameron return snprintf(buf, 20, "0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 574edd16368SStephen M. Cameron lunid[0], lunid[1], lunid[2], lunid[3], 575edd16368SStephen M. Cameron lunid[4], lunid[5], lunid[6], lunid[7]); 576edd16368SStephen M. Cameron } 577edd16368SStephen M. Cameron 578edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev, 579edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 580edd16368SStephen M. Cameron { 581edd16368SStephen M. Cameron struct ctlr_info *h; 582edd16368SStephen M. Cameron struct scsi_device *sdev; 583edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 584edd16368SStephen M. Cameron unsigned long flags; 585edd16368SStephen M. Cameron unsigned char sn[16]; 586edd16368SStephen M. Cameron 587edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 588edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 589edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 590edd16368SStephen M. Cameron hdev = sdev->hostdata; 591edd16368SStephen M. Cameron if (!hdev) { 592edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 593edd16368SStephen M. Cameron return -ENODEV; 594edd16368SStephen M. Cameron } 595edd16368SStephen M. Cameron memcpy(sn, hdev->device_id, sizeof(sn)); 596edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 597edd16368SStephen M. Cameron return snprintf(buf, 16 * 2 + 2, 598edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X" 599edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X\n", 600edd16368SStephen M. Cameron sn[0], sn[1], sn[2], sn[3], 601edd16368SStephen M. Cameron sn[4], sn[5], sn[6], sn[7], 602edd16368SStephen M. Cameron sn[8], sn[9], sn[10], sn[11], 603edd16368SStephen M. Cameron sn[12], sn[13], sn[14], sn[15]); 604edd16368SStephen M. Cameron } 605edd16368SStephen M. Cameron 606c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev, 607c1988684SScott Teel struct device_attribute *attr, char *buf) 608c1988684SScott Teel { 609c1988684SScott Teel struct ctlr_info *h; 610c1988684SScott Teel struct scsi_device *sdev; 611c1988684SScott Teel struct hpsa_scsi_dev_t *hdev; 612c1988684SScott Teel unsigned long flags; 613c1988684SScott Teel int offload_enabled; 614c1988684SScott Teel 615c1988684SScott Teel sdev = to_scsi_device(dev); 616c1988684SScott Teel h = sdev_to_hba(sdev); 617c1988684SScott Teel spin_lock_irqsave(&h->lock, flags); 618c1988684SScott Teel hdev = sdev->hostdata; 619c1988684SScott Teel if (!hdev) { 620c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 621c1988684SScott Teel return -ENODEV; 622c1988684SScott Teel } 623c1988684SScott Teel offload_enabled = hdev->offload_enabled; 624c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 625c1988684SScott Teel return snprintf(buf, 20, "%d\n", offload_enabled); 626c1988684SScott Teel } 627c1988684SScott Teel 6283f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL); 6293f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL); 6303f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL); 6313f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan); 632c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO, 633c1988684SScott Teel host_show_hp_ssd_smart_path_enabled, NULL); 634da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH, 635da0697bdSScott Teel host_show_hp_ssd_smart_path_status, 636da0697bdSScott Teel host_store_hp_ssd_smart_path_status); 6372ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL, 6382ba8bfc8SStephen M. Cameron host_store_raid_offload_debug); 6393f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO, 6403f5eac3aSStephen M. Cameron host_show_firmware_revision, NULL); 6413f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO, 6423f5eac3aSStephen M. Cameron host_show_commands_outstanding, NULL); 6433f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO, 6443f5eac3aSStephen M. Cameron host_show_transport_mode, NULL); 645941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO, 646941b1cdaSStephen M. Cameron host_show_resettable, NULL); 6473f5eac3aSStephen M. Cameron 6483f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = { 6493f5eac3aSStephen M. Cameron &dev_attr_raid_level, 6503f5eac3aSStephen M. Cameron &dev_attr_lunid, 6513f5eac3aSStephen M. Cameron &dev_attr_unique_id, 652c1988684SScott Teel &dev_attr_hp_ssd_smart_path_enabled, 6533f5eac3aSStephen M. Cameron NULL, 6543f5eac3aSStephen M. Cameron }; 6553f5eac3aSStephen M. Cameron 6563f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = { 6573f5eac3aSStephen M. Cameron &dev_attr_rescan, 6583f5eac3aSStephen M. Cameron &dev_attr_firmware_revision, 6593f5eac3aSStephen M. Cameron &dev_attr_commands_outstanding, 6603f5eac3aSStephen M. Cameron &dev_attr_transport_mode, 661941b1cdaSStephen M. Cameron &dev_attr_resettable, 662da0697bdSScott Teel &dev_attr_hp_ssd_smart_path_status, 6632ba8bfc8SStephen M. Cameron &dev_attr_raid_offload_debug, 6643f5eac3aSStephen M. Cameron NULL, 6653f5eac3aSStephen M. Cameron }; 6663f5eac3aSStephen M. Cameron 6673f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = { 6683f5eac3aSStephen M. Cameron .module = THIS_MODULE, 669f79cfec6SStephen M. Cameron .name = HPSA, 670f79cfec6SStephen M. Cameron .proc_name = HPSA, 6713f5eac3aSStephen M. Cameron .queuecommand = hpsa_scsi_queue_command, 6723f5eac3aSStephen M. Cameron .scan_start = hpsa_scan_start, 6733f5eac3aSStephen M. Cameron .scan_finished = hpsa_scan_finished, 6747c0a0229SDon Brace .change_queue_depth = hpsa_change_queue_depth, 6753f5eac3aSStephen M. Cameron .this_id = -1, 6763f5eac3aSStephen M. Cameron .use_clustering = ENABLE_CLUSTERING, 67775167d2cSStephen M. Cameron .eh_abort_handler = hpsa_eh_abort_handler, 6783f5eac3aSStephen M. Cameron .eh_device_reset_handler = hpsa_eh_device_reset_handler, 6793f5eac3aSStephen M. Cameron .ioctl = hpsa_ioctl, 6803f5eac3aSStephen M. Cameron .slave_alloc = hpsa_slave_alloc, 6813f5eac3aSStephen M. Cameron .slave_destroy = hpsa_slave_destroy, 6823f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT 6833f5eac3aSStephen M. Cameron .compat_ioctl = hpsa_compat_ioctl, 6843f5eac3aSStephen M. Cameron #endif 6853f5eac3aSStephen M. Cameron .sdev_attrs = hpsa_sdev_attrs, 6863f5eac3aSStephen M. Cameron .shost_attrs = hpsa_shost_attrs, 687c0d6a4d1SStephen M. Cameron .max_sectors = 8192, 68854b2b50cSMartin K. Petersen .no_write_same = 1, 6893f5eac3aSStephen M. Cameron }; 6903f5eac3aSStephen M. Cameron 691254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q) 6923f5eac3aSStephen M. Cameron { 6933f5eac3aSStephen M. Cameron u32 a; 694072b0518SStephen M. Cameron struct reply_queue_buffer *rq = &h->reply_queue[q]; 6953f5eac3aSStephen M. Cameron 696e1f7de0cSMatt Gates if (h->transMethod & CFGTBL_Trans_io_accel1) 697e1f7de0cSMatt Gates return h->access.command_completed(h, q); 698e1f7de0cSMatt Gates 6993f5eac3aSStephen M. Cameron if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant))) 700254f796bSMatt Gates return h->access.command_completed(h, q); 7013f5eac3aSStephen M. Cameron 702254f796bSMatt Gates if ((rq->head[rq->current_entry] & 1) == rq->wraparound) { 703254f796bSMatt Gates a = rq->head[rq->current_entry]; 704254f796bSMatt Gates rq->current_entry++; 7050cbf768eSStephen M. Cameron atomic_dec(&h->commands_outstanding); 7063f5eac3aSStephen M. Cameron } else { 7073f5eac3aSStephen M. Cameron a = FIFO_EMPTY; 7083f5eac3aSStephen M. Cameron } 7093f5eac3aSStephen M. Cameron /* Check for wraparound */ 710254f796bSMatt Gates if (rq->current_entry == h->max_commands) { 711254f796bSMatt Gates rq->current_entry = 0; 712254f796bSMatt Gates rq->wraparound ^= 1; 7133f5eac3aSStephen M. Cameron } 7143f5eac3aSStephen M. Cameron return a; 7153f5eac3aSStephen M. Cameron } 7163f5eac3aSStephen M. Cameron 717c349775eSScott Teel /* 718c349775eSScott Teel * There are some special bits in the bus address of the 719c349775eSScott Teel * command that we have to set for the controller to know 720c349775eSScott Teel * how to process the command: 721c349775eSScott Teel * 722c349775eSScott Teel * Normal performant mode: 723c349775eSScott Teel * bit 0: 1 means performant mode, 0 means simple mode. 724c349775eSScott Teel * bits 1-3 = block fetch table entry 725c349775eSScott Teel * bits 4-6 = command type (== 0) 726c349775eSScott Teel * 727c349775eSScott Teel * ioaccel1 mode: 728c349775eSScott Teel * bit 0 = "performant mode" bit. 729c349775eSScott Teel * bits 1-3 = block fetch table entry 730c349775eSScott Teel * bits 4-6 = command type (== 110) 731c349775eSScott Teel * (command type is needed because ioaccel1 mode 732c349775eSScott Teel * commands are submitted through the same register as normal 733c349775eSScott Teel * mode commands, so this is how the controller knows whether 734c349775eSScott Teel * the command is normal mode or ioaccel1 mode.) 735c349775eSScott Teel * 736c349775eSScott Teel * ioaccel2 mode: 737c349775eSScott Teel * bit 0 = "performant mode" bit. 738c349775eSScott Teel * bits 1-4 = block fetch table entry (note extra bit) 739c349775eSScott Teel * bits 4-6 = not needed, because ioaccel2 mode has 740c349775eSScott Teel * a separate special register for submitting commands. 741c349775eSScott Teel */ 742c349775eSScott Teel 7433f5eac3aSStephen M. Cameron /* set_performant_mode: Modify the tag for cciss performant 7443f5eac3aSStephen M. Cameron * set bit 0 for pull model, bits 3-1 for block fetch 7453f5eac3aSStephen M. Cameron * register number 7463f5eac3aSStephen M. Cameron */ 7473f5eac3aSStephen M. Cameron static void set_performant_mode(struct ctlr_info *h, struct CommandList *c) 7483f5eac3aSStephen M. Cameron { 749254f796bSMatt Gates if (likely(h->transMethod & CFGTBL_Trans_Performant)) { 7503f5eac3aSStephen M. Cameron c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1); 751eee0f03aSHannes Reinecke if (likely(h->msix_vector > 0)) 752254f796bSMatt Gates c->Header.ReplyQueue = 753804a5cb5SJohn Kacur raw_smp_processor_id() % h->nreply_queues; 754254f796bSMatt Gates } 7553f5eac3aSStephen M. Cameron } 7563f5eac3aSStephen M. Cameron 757c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h, 758c349775eSScott Teel struct CommandList *c) 759c349775eSScott Teel { 760c349775eSScott Teel struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 761c349775eSScott Teel 762c349775eSScott Teel /* Tell the controller to post the reply to the queue for this 763c349775eSScott Teel * processor. This seems to give the best I/O throughput. 764c349775eSScott Teel */ 765c349775eSScott Teel cp->ReplyQueue = smp_processor_id() % h->nreply_queues; 766c349775eSScott Teel /* Set the bits in the address sent down to include: 767c349775eSScott Teel * - performant mode bit (bit 0) 768c349775eSScott Teel * - pull count (bits 1-3) 769c349775eSScott Teel * - command type (bits 4-6) 770c349775eSScott Teel */ 771c349775eSScott Teel c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) | 772c349775eSScott Teel IOACCEL1_BUSADDR_CMDTYPE; 773c349775eSScott Teel } 774c349775eSScott Teel 775c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h, 776c349775eSScott Teel struct CommandList *c) 777c349775eSScott Teel { 778c349775eSScott Teel struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex]; 779c349775eSScott Teel 780c349775eSScott Teel /* Tell the controller to post the reply to the queue for this 781c349775eSScott Teel * processor. This seems to give the best I/O throughput. 782c349775eSScott Teel */ 783c349775eSScott Teel cp->reply_queue = smp_processor_id() % h->nreply_queues; 784c349775eSScott Teel /* Set the bits in the address sent down to include: 785c349775eSScott Teel * - performant mode bit not used in ioaccel mode 2 786c349775eSScott Teel * - pull count (bits 0-3) 787c349775eSScott Teel * - command type isn't needed for ioaccel2 788c349775eSScott Teel */ 789c349775eSScott Teel c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]); 790c349775eSScott Teel } 791c349775eSScott Teel 792e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb) 793e85c5974SStephen M. Cameron { 794e85c5974SStephen M. Cameron return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE; 795e85c5974SStephen M. Cameron } 796e85c5974SStephen M. Cameron 797e85c5974SStephen M. Cameron /* 798e85c5974SStephen M. Cameron * During firmware flash, the heartbeat register may not update as frequently 799e85c5974SStephen M. Cameron * as it should. So we dial down lockup detection during firmware flash. and 800e85c5974SStephen M. Cameron * dial it back up when firmware flash completes. 801e85c5974SStephen M. Cameron */ 802e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ) 803e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ) 804e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h, 805e85c5974SStephen M. Cameron struct CommandList *c) 806e85c5974SStephen M. Cameron { 807e85c5974SStephen M. Cameron if (!is_firmware_flash_cmd(c->Request.CDB)) 808e85c5974SStephen M. Cameron return; 809e85c5974SStephen M. Cameron atomic_inc(&h->firmware_flash_in_progress); 810e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH; 811e85c5974SStephen M. Cameron } 812e85c5974SStephen M. Cameron 813e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h, 814e85c5974SStephen M. Cameron struct CommandList *c) 815e85c5974SStephen M. Cameron { 816e85c5974SStephen M. Cameron if (is_firmware_flash_cmd(c->Request.CDB) && 817e85c5974SStephen M. Cameron atomic_dec_and_test(&h->firmware_flash_in_progress)) 818e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 819e85c5974SStephen M. Cameron } 820e85c5974SStephen M. Cameron 8213f5eac3aSStephen M. Cameron static void enqueue_cmd_and_start_io(struct ctlr_info *h, 8223f5eac3aSStephen M. Cameron struct CommandList *c) 8233f5eac3aSStephen M. Cameron { 824c349775eSScott Teel switch (c->cmd_type) { 825c349775eSScott Teel case CMD_IOACCEL1: 826c349775eSScott Teel set_ioaccel1_performant_mode(h, c); 827c349775eSScott Teel break; 828c349775eSScott Teel case CMD_IOACCEL2: 829c349775eSScott Teel set_ioaccel2_performant_mode(h, c); 830c349775eSScott Teel break; 831c349775eSScott Teel default: 8323f5eac3aSStephen M. Cameron set_performant_mode(h, c); 833c349775eSScott Teel } 834e85c5974SStephen M. Cameron dial_down_lockup_detection_during_fw_flash(h, c); 835f2405db8SDon Brace atomic_inc(&h->commands_outstanding); 836f2405db8SDon Brace h->access.submit_command(h, c); 8373f5eac3aSStephen M. Cameron } 8383f5eac3aSStephen M. Cameron 8393f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[]) 8403f5eac3aSStephen M. Cameron { 8413f5eac3aSStephen M. Cameron return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0; 8423f5eac3aSStephen M. Cameron } 8433f5eac3aSStephen M. Cameron 8443f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h) 8453f5eac3aSStephen M. Cameron { 8463f5eac3aSStephen M. Cameron if (!h->hba_inquiry_data) 8473f5eac3aSStephen M. Cameron return 0; 8483f5eac3aSStephen M. Cameron if ((h->hba_inquiry_data[2] & 0x07) == 5) 8493f5eac3aSStephen M. Cameron return 1; 8503f5eac3aSStephen M. Cameron return 0; 8513f5eac3aSStephen M. Cameron } 8523f5eac3aSStephen M. Cameron 853edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h, 854edd16368SStephen M. Cameron unsigned char scsi3addr[], int bus, int *target, int *lun) 855edd16368SStephen M. Cameron { 856edd16368SStephen M. Cameron /* finds an unused bus, target, lun for a new physical device 857edd16368SStephen M. Cameron * assumes h->devlock is held 858edd16368SStephen M. Cameron */ 859edd16368SStephen M. Cameron int i, found = 0; 860cfe5badcSScott Teel DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES); 861edd16368SStephen M. Cameron 862263d9401SAkinobu Mita bitmap_zero(lun_taken, HPSA_MAX_DEVICES); 863edd16368SStephen M. Cameron 864edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 865edd16368SStephen M. Cameron if (h->dev[i]->bus == bus && h->dev[i]->target != -1) 866263d9401SAkinobu Mita __set_bit(h->dev[i]->target, lun_taken); 867edd16368SStephen M. Cameron } 868edd16368SStephen M. Cameron 869263d9401SAkinobu Mita i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES); 870263d9401SAkinobu Mita if (i < HPSA_MAX_DEVICES) { 871edd16368SStephen M. Cameron /* *bus = 1; */ 872edd16368SStephen M. Cameron *target = i; 873edd16368SStephen M. Cameron *lun = 0; 874edd16368SStephen M. Cameron found = 1; 875edd16368SStephen M. Cameron } 876edd16368SStephen M. Cameron return !found; 877edd16368SStephen M. Cameron } 878edd16368SStephen M. Cameron 879edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */ 880edd16368SStephen M. Cameron static int hpsa_scsi_add_entry(struct ctlr_info *h, int hostno, 881edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *device, 882edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded) 883edd16368SStephen M. Cameron { 884edd16368SStephen M. Cameron /* assumes h->devlock is held */ 885edd16368SStephen M. Cameron int n = h->ndevices; 886edd16368SStephen M. Cameron int i; 887edd16368SStephen M. Cameron unsigned char addr1[8], addr2[8]; 888edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 889edd16368SStephen M. Cameron 890cfe5badcSScott Teel if (n >= HPSA_MAX_DEVICES) { 891edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "too many devices, some will be " 892edd16368SStephen M. Cameron "inaccessible.\n"); 893edd16368SStephen M. Cameron return -1; 894edd16368SStephen M. Cameron } 895edd16368SStephen M. Cameron 896edd16368SStephen M. Cameron /* physical devices do not have lun or target assigned until now. */ 897edd16368SStephen M. Cameron if (device->lun != -1) 898edd16368SStephen M. Cameron /* Logical device, lun is already assigned. */ 899edd16368SStephen M. Cameron goto lun_assigned; 900edd16368SStephen M. Cameron 901edd16368SStephen M. Cameron /* If this device a non-zero lun of a multi-lun device 902edd16368SStephen M. Cameron * byte 4 of the 8-byte LUN addr will contain the logical 9032b08b3e9SDon Brace * unit no, zero otherwise. 904edd16368SStephen M. Cameron */ 905edd16368SStephen M. Cameron if (device->scsi3addr[4] == 0) { 906edd16368SStephen M. Cameron /* This is not a non-zero lun of a multi-lun device */ 907edd16368SStephen M. Cameron if (hpsa_find_target_lun(h, device->scsi3addr, 908edd16368SStephen M. Cameron device->bus, &device->target, &device->lun) != 0) 909edd16368SStephen M. Cameron return -1; 910edd16368SStephen M. Cameron goto lun_assigned; 911edd16368SStephen M. Cameron } 912edd16368SStephen M. Cameron 913edd16368SStephen M. Cameron /* This is a non-zero lun of a multi-lun device. 914edd16368SStephen M. Cameron * Search through our list and find the device which 915edd16368SStephen M. Cameron * has the same 8 byte LUN address, excepting byte 4. 916edd16368SStephen M. Cameron * Assign the same bus and target for this new LUN. 917edd16368SStephen M. Cameron * Use the logical unit number from the firmware. 918edd16368SStephen M. Cameron */ 919edd16368SStephen M. Cameron memcpy(addr1, device->scsi3addr, 8); 920edd16368SStephen M. Cameron addr1[4] = 0; 921edd16368SStephen M. Cameron for (i = 0; i < n; i++) { 922edd16368SStephen M. Cameron sd = h->dev[i]; 923edd16368SStephen M. Cameron memcpy(addr2, sd->scsi3addr, 8); 924edd16368SStephen M. Cameron addr2[4] = 0; 925edd16368SStephen M. Cameron /* differ only in byte 4? */ 926edd16368SStephen M. Cameron if (memcmp(addr1, addr2, 8) == 0) { 927edd16368SStephen M. Cameron device->bus = sd->bus; 928edd16368SStephen M. Cameron device->target = sd->target; 929edd16368SStephen M. Cameron device->lun = device->scsi3addr[4]; 930edd16368SStephen M. Cameron break; 931edd16368SStephen M. Cameron } 932edd16368SStephen M. Cameron } 933edd16368SStephen M. Cameron if (device->lun == -1) { 934edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "physical device with no LUN=0," 935edd16368SStephen M. Cameron " suspect firmware bug or unsupported hardware " 936edd16368SStephen M. Cameron "configuration.\n"); 937edd16368SStephen M. Cameron return -1; 938edd16368SStephen M. Cameron } 939edd16368SStephen M. Cameron 940edd16368SStephen M. Cameron lun_assigned: 941edd16368SStephen M. Cameron 942edd16368SStephen M. Cameron h->dev[n] = device; 943edd16368SStephen M. Cameron h->ndevices++; 944edd16368SStephen M. Cameron added[*nadded] = device; 945edd16368SStephen M. Cameron (*nadded)++; 946edd16368SStephen M. Cameron 947edd16368SStephen M. Cameron /* initially, (before registering with scsi layer) we don't 948edd16368SStephen M. Cameron * know our hostno and we don't want to print anything first 949edd16368SStephen M. Cameron * time anyway (the scsi layer's inquiries will show that info) 950edd16368SStephen M. Cameron */ 951edd16368SStephen M. Cameron /* if (hostno != -1) */ 952edd16368SStephen M. Cameron dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d added.\n", 953edd16368SStephen M. Cameron scsi_device_type(device->devtype), hostno, 954edd16368SStephen M. Cameron device->bus, device->target, device->lun); 955edd16368SStephen M. Cameron return 0; 956edd16368SStephen M. Cameron } 957edd16368SStephen M. Cameron 958bd9244f7SScott Teel /* Update an entry in h->dev[] array. */ 959bd9244f7SScott Teel static void hpsa_scsi_update_entry(struct ctlr_info *h, int hostno, 960bd9244f7SScott Teel int entry, struct hpsa_scsi_dev_t *new_entry) 961bd9244f7SScott Teel { 962bd9244f7SScott Teel /* assumes h->devlock is held */ 963bd9244f7SScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 964bd9244f7SScott Teel 965bd9244f7SScott Teel /* Raid level changed. */ 966bd9244f7SScott Teel h->dev[entry]->raid_level = new_entry->raid_level; 967250fb125SStephen M. Cameron 968250fb125SStephen M. Cameron /* Raid offload parameters changed. */ 969250fb125SStephen M. Cameron h->dev[entry]->offload_config = new_entry->offload_config; 970250fb125SStephen M. Cameron h->dev[entry]->offload_enabled = new_entry->offload_enabled; 9719fb0de2dSStephen M. Cameron h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle; 9729fb0de2dSStephen M. Cameron h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror; 9739fb0de2dSStephen M. Cameron h->dev[entry]->raid_map = new_entry->raid_map; 974250fb125SStephen M. Cameron 975bd9244f7SScott Teel dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d updated.\n", 976bd9244f7SScott Teel scsi_device_type(new_entry->devtype), hostno, new_entry->bus, 977bd9244f7SScott Teel new_entry->target, new_entry->lun); 978bd9244f7SScott Teel } 979bd9244f7SScott Teel 9802a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */ 9812a8ccf31SStephen M. Cameron static void hpsa_scsi_replace_entry(struct ctlr_info *h, int hostno, 9822a8ccf31SStephen M. Cameron int entry, struct hpsa_scsi_dev_t *new_entry, 9832a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded, 9842a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 9852a8ccf31SStephen M. Cameron { 9862a8ccf31SStephen M. Cameron /* assumes h->devlock is held */ 987cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 9882a8ccf31SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 9892a8ccf31SStephen M. Cameron (*nremoved)++; 99001350d05SStephen M. Cameron 99101350d05SStephen M. Cameron /* 99201350d05SStephen M. Cameron * New physical devices won't have target/lun assigned yet 99301350d05SStephen M. Cameron * so we need to preserve the values in the slot we are replacing. 99401350d05SStephen M. Cameron */ 99501350d05SStephen M. Cameron if (new_entry->target == -1) { 99601350d05SStephen M. Cameron new_entry->target = h->dev[entry]->target; 99701350d05SStephen M. Cameron new_entry->lun = h->dev[entry]->lun; 99801350d05SStephen M. Cameron } 99901350d05SStephen M. Cameron 10002a8ccf31SStephen M. Cameron h->dev[entry] = new_entry; 10012a8ccf31SStephen M. Cameron added[*nadded] = new_entry; 10022a8ccf31SStephen M. Cameron (*nadded)++; 10032a8ccf31SStephen M. Cameron dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d changed.\n", 10042a8ccf31SStephen M. Cameron scsi_device_type(new_entry->devtype), hostno, new_entry->bus, 10052a8ccf31SStephen M. Cameron new_entry->target, new_entry->lun); 10062a8ccf31SStephen M. Cameron } 10072a8ccf31SStephen M. Cameron 1008edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */ 1009edd16368SStephen M. Cameron static void hpsa_scsi_remove_entry(struct ctlr_info *h, int hostno, int entry, 1010edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 1011edd16368SStephen M. Cameron { 1012edd16368SStephen M. Cameron /* assumes h->devlock is held */ 1013edd16368SStephen M. Cameron int i; 1014edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1015edd16368SStephen M. Cameron 1016cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 1017edd16368SStephen M. Cameron 1018edd16368SStephen M. Cameron sd = h->dev[entry]; 1019edd16368SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 1020edd16368SStephen M. Cameron (*nremoved)++; 1021edd16368SStephen M. Cameron 1022edd16368SStephen M. Cameron for (i = entry; i < h->ndevices-1; i++) 1023edd16368SStephen M. Cameron h->dev[i] = h->dev[i+1]; 1024edd16368SStephen M. Cameron h->ndevices--; 1025edd16368SStephen M. Cameron dev_info(&h->pdev->dev, "%s device c%db%dt%dl%d removed.\n", 1026edd16368SStephen M. Cameron scsi_device_type(sd->devtype), hostno, sd->bus, sd->target, 1027edd16368SStephen M. Cameron sd->lun); 1028edd16368SStephen M. Cameron } 1029edd16368SStephen M. Cameron 1030edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \ 1031edd16368SStephen M. Cameron (a)[7] == (b)[7] && \ 1032edd16368SStephen M. Cameron (a)[6] == (b)[6] && \ 1033edd16368SStephen M. Cameron (a)[5] == (b)[5] && \ 1034edd16368SStephen M. Cameron (a)[4] == (b)[4] && \ 1035edd16368SStephen M. Cameron (a)[3] == (b)[3] && \ 1036edd16368SStephen M. Cameron (a)[2] == (b)[2] && \ 1037edd16368SStephen M. Cameron (a)[1] == (b)[1] && \ 1038edd16368SStephen M. Cameron (a)[0] == (b)[0]) 1039edd16368SStephen M. Cameron 1040edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h, 1041edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added) 1042edd16368SStephen M. Cameron { 1043edd16368SStephen M. Cameron /* called when scsi_add_device fails in order to re-adjust 1044edd16368SStephen M. Cameron * h->dev[] to match the mid layer's view. 1045edd16368SStephen M. Cameron */ 1046edd16368SStephen M. Cameron unsigned long flags; 1047edd16368SStephen M. Cameron int i, j; 1048edd16368SStephen M. Cameron 1049edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 1050edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1051edd16368SStephen M. Cameron if (h->dev[i] == added) { 1052edd16368SStephen M. Cameron for (j = i; j < h->ndevices-1; j++) 1053edd16368SStephen M. Cameron h->dev[j] = h->dev[j+1]; 1054edd16368SStephen M. Cameron h->ndevices--; 1055edd16368SStephen M. Cameron break; 1056edd16368SStephen M. Cameron } 1057edd16368SStephen M. Cameron } 1058edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 1059edd16368SStephen M. Cameron kfree(added); 1060edd16368SStephen M. Cameron } 1061edd16368SStephen M. Cameron 1062edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1, 1063edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev2) 1064edd16368SStephen M. Cameron { 1065edd16368SStephen M. Cameron /* we compare everything except lun and target as these 1066edd16368SStephen M. Cameron * are not yet assigned. Compare parts likely 1067edd16368SStephen M. Cameron * to differ first 1068edd16368SStephen M. Cameron */ 1069edd16368SStephen M. Cameron if (memcmp(dev1->scsi3addr, dev2->scsi3addr, 1070edd16368SStephen M. Cameron sizeof(dev1->scsi3addr)) != 0) 1071edd16368SStephen M. Cameron return 0; 1072edd16368SStephen M. Cameron if (memcmp(dev1->device_id, dev2->device_id, 1073edd16368SStephen M. Cameron sizeof(dev1->device_id)) != 0) 1074edd16368SStephen M. Cameron return 0; 1075edd16368SStephen M. Cameron if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0) 1076edd16368SStephen M. Cameron return 0; 1077edd16368SStephen M. Cameron if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0) 1078edd16368SStephen M. Cameron return 0; 1079edd16368SStephen M. Cameron if (dev1->devtype != dev2->devtype) 1080edd16368SStephen M. Cameron return 0; 1081edd16368SStephen M. Cameron if (dev1->bus != dev2->bus) 1082edd16368SStephen M. Cameron return 0; 1083edd16368SStephen M. Cameron return 1; 1084edd16368SStephen M. Cameron } 1085edd16368SStephen M. Cameron 1086bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1, 1087bd9244f7SScott Teel struct hpsa_scsi_dev_t *dev2) 1088bd9244f7SScott Teel { 1089bd9244f7SScott Teel /* Device attributes that can change, but don't mean 1090bd9244f7SScott Teel * that the device is a different device, nor that the OS 1091bd9244f7SScott Teel * needs to be told anything about the change. 1092bd9244f7SScott Teel */ 1093bd9244f7SScott Teel if (dev1->raid_level != dev2->raid_level) 1094bd9244f7SScott Teel return 1; 1095250fb125SStephen M. Cameron if (dev1->offload_config != dev2->offload_config) 1096250fb125SStephen M. Cameron return 1; 1097250fb125SStephen M. Cameron if (dev1->offload_enabled != dev2->offload_enabled) 1098250fb125SStephen M. Cameron return 1; 1099bd9244f7SScott Teel return 0; 1100bd9244f7SScott Teel } 1101bd9244f7SScott Teel 1102edd16368SStephen M. Cameron /* Find needle in haystack. If exact match found, return DEVICE_SAME, 1103edd16368SStephen M. Cameron * and return needle location in *index. If scsi3addr matches, but not 1104edd16368SStephen M. Cameron * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle 1105bd9244f7SScott Teel * location in *index. 1106bd9244f7SScott Teel * In the case of a minor device attribute change, such as RAID level, just 1107bd9244f7SScott Teel * return DEVICE_UPDATED, along with the updated device's location in index. 1108bd9244f7SScott Teel * If needle not found, return DEVICE_NOT_FOUND. 1109edd16368SStephen M. Cameron */ 1110edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle, 1111edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *haystack[], int haystack_size, 1112edd16368SStephen M. Cameron int *index) 1113edd16368SStephen M. Cameron { 1114edd16368SStephen M. Cameron int i; 1115edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0 1116edd16368SStephen M. Cameron #define DEVICE_CHANGED 1 1117edd16368SStephen M. Cameron #define DEVICE_SAME 2 1118bd9244f7SScott Teel #define DEVICE_UPDATED 3 1119edd16368SStephen M. Cameron for (i = 0; i < haystack_size; i++) { 112023231048SStephen M. Cameron if (haystack[i] == NULL) /* previously removed. */ 112123231048SStephen M. Cameron continue; 1122edd16368SStephen M. Cameron if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) { 1123edd16368SStephen M. Cameron *index = i; 1124bd9244f7SScott Teel if (device_is_the_same(needle, haystack[i])) { 1125bd9244f7SScott Teel if (device_updated(needle, haystack[i])) 1126bd9244f7SScott Teel return DEVICE_UPDATED; 1127edd16368SStephen M. Cameron return DEVICE_SAME; 1128bd9244f7SScott Teel } else { 11299846590eSStephen M. Cameron /* Keep offline devices offline */ 11309846590eSStephen M. Cameron if (needle->volume_offline) 11319846590eSStephen M. Cameron return DEVICE_NOT_FOUND; 1132edd16368SStephen M. Cameron return DEVICE_CHANGED; 1133edd16368SStephen M. Cameron } 1134edd16368SStephen M. Cameron } 1135bd9244f7SScott Teel } 1136edd16368SStephen M. Cameron *index = -1; 1137edd16368SStephen M. Cameron return DEVICE_NOT_FOUND; 1138edd16368SStephen M. Cameron } 1139edd16368SStephen M. Cameron 11409846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h, 11419846590eSStephen M. Cameron unsigned char scsi3addr[]) 11429846590eSStephen M. Cameron { 11439846590eSStephen M. Cameron struct offline_device_entry *device; 11449846590eSStephen M. Cameron unsigned long flags; 11459846590eSStephen M. Cameron 11469846590eSStephen M. Cameron /* Check to see if device is already on the list */ 11479846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 11489846590eSStephen M. Cameron list_for_each_entry(device, &h->offline_device_list, offline_list) { 11499846590eSStephen M. Cameron if (memcmp(device->scsi3addr, scsi3addr, 11509846590eSStephen M. Cameron sizeof(device->scsi3addr)) == 0) { 11519846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 11529846590eSStephen M. Cameron return; 11539846590eSStephen M. Cameron } 11549846590eSStephen M. Cameron } 11559846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 11569846590eSStephen M. Cameron 11579846590eSStephen M. Cameron /* Device is not on the list, add it. */ 11589846590eSStephen M. Cameron device = kmalloc(sizeof(*device), GFP_KERNEL); 11599846590eSStephen M. Cameron if (!device) { 11609846590eSStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in %s\n", __func__); 11619846590eSStephen M. Cameron return; 11629846590eSStephen M. Cameron } 11639846590eSStephen M. Cameron memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr)); 11649846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 11659846590eSStephen M. Cameron list_add_tail(&device->offline_list, &h->offline_device_list); 11669846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 11679846590eSStephen M. Cameron } 11689846590eSStephen M. Cameron 11699846590eSStephen M. Cameron /* Print a message explaining various offline volume states */ 11709846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h, 11719846590eSStephen M. Cameron struct hpsa_scsi_dev_t *sd) 11729846590eSStephen M. Cameron { 11739846590eSStephen M. Cameron if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED) 11749846590eSStephen M. Cameron dev_info(&h->pdev->dev, 11759846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n", 11769846590eSStephen M. Cameron h->scsi_host->host_no, 11779846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 11789846590eSStephen M. Cameron switch (sd->volume_offline) { 11799846590eSStephen M. Cameron case HPSA_LV_OK: 11809846590eSStephen M. Cameron break; 11819846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ERASE: 11829846590eSStephen M. Cameron dev_info(&h->pdev->dev, 11839846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n", 11849846590eSStephen M. Cameron h->scsi_host->host_no, 11859846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 11869846590eSStephen M. Cameron break; 11879846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_RPI: 11889846590eSStephen M. Cameron dev_info(&h->pdev->dev, 11899846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing rapid parity initialization process.\n", 11909846590eSStephen M. Cameron h->scsi_host->host_no, 11919846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 11929846590eSStephen M. Cameron break; 11939846590eSStephen M. Cameron case HPSA_LV_PENDING_RPI: 11949846590eSStephen M. Cameron dev_info(&h->pdev->dev, 11959846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n", 11969846590eSStephen M. Cameron h->scsi_host->host_no, 11979846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 11989846590eSStephen M. Cameron break; 11999846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_NO_KEY: 12009846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12019846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n", 12029846590eSStephen M. Cameron h->scsi_host->host_no, 12039846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12049846590eSStephen M. Cameron break; 12059846590eSStephen M. Cameron case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER: 12069846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12079846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n", 12089846590eSStephen M. Cameron h->scsi_host->host_no, 12099846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12109846590eSStephen M. Cameron break; 12119846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION: 12129846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12139846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n", 12149846590eSStephen M. Cameron h->scsi_host->host_no, 12159846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12169846590eSStephen M. Cameron break; 12179846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING: 12189846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12199846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n", 12209846590eSStephen M. Cameron h->scsi_host->host_no, 12219846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12229846590eSStephen M. Cameron break; 12239846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER: 12249846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12259846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n", 12269846590eSStephen M. Cameron h->scsi_host->host_no, 12279846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12289846590eSStephen M. Cameron break; 12299846590eSStephen M. Cameron case HPSA_LV_PENDING_ENCRYPTION: 12309846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12319846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n", 12329846590eSStephen M. Cameron h->scsi_host->host_no, 12339846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12349846590eSStephen M. Cameron break; 12359846590eSStephen M. Cameron case HPSA_LV_PENDING_ENCRYPTION_REKEYING: 12369846590eSStephen M. Cameron dev_info(&h->pdev->dev, 12379846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n", 12389846590eSStephen M. Cameron h->scsi_host->host_no, 12399846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 12409846590eSStephen M. Cameron break; 12419846590eSStephen M. Cameron } 12429846590eSStephen M. Cameron } 12439846590eSStephen M. Cameron 12444967bd3eSStephen M. Cameron static void adjust_hpsa_scsi_table(struct ctlr_info *h, int hostno, 1245edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd[], int nsds) 1246edd16368SStephen M. Cameron { 1247edd16368SStephen M. Cameron /* sd contains scsi3 addresses and devtypes, and inquiry 1248edd16368SStephen M. Cameron * data. This function takes what's in sd to be the current 1249edd16368SStephen M. Cameron * reality and updates h->dev[] to reflect that reality. 1250edd16368SStephen M. Cameron */ 1251edd16368SStephen M. Cameron int i, entry, device_change, changes = 0; 1252edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *csd; 1253edd16368SStephen M. Cameron unsigned long flags; 1254edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **added, **removed; 1255edd16368SStephen M. Cameron int nadded, nremoved; 1256edd16368SStephen M. Cameron struct Scsi_Host *sh = NULL; 1257edd16368SStephen M. Cameron 1258cfe5badcSScott Teel added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL); 1259cfe5badcSScott Teel removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL); 1260edd16368SStephen M. Cameron 1261edd16368SStephen M. Cameron if (!added || !removed) { 1262edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in " 1263edd16368SStephen M. Cameron "adjust_hpsa_scsi_table\n"); 1264edd16368SStephen M. Cameron goto free_and_out; 1265edd16368SStephen M. Cameron } 1266edd16368SStephen M. Cameron 1267edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 1268edd16368SStephen M. Cameron 1269edd16368SStephen M. Cameron /* find any devices in h->dev[] that are not in 1270edd16368SStephen M. Cameron * sd[] and remove them from h->dev[], and for any 1271edd16368SStephen M. Cameron * devices which have changed, remove the old device 1272edd16368SStephen M. Cameron * info and add the new device info. 1273bd9244f7SScott Teel * If minor device attributes change, just update 1274bd9244f7SScott Teel * the existing device structure. 1275edd16368SStephen M. Cameron */ 1276edd16368SStephen M. Cameron i = 0; 1277edd16368SStephen M. Cameron nremoved = 0; 1278edd16368SStephen M. Cameron nadded = 0; 1279edd16368SStephen M. Cameron while (i < h->ndevices) { 1280edd16368SStephen M. Cameron csd = h->dev[i]; 1281edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry); 1282edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1283edd16368SStephen M. Cameron changes++; 1284edd16368SStephen M. Cameron hpsa_scsi_remove_entry(h, hostno, i, 1285edd16368SStephen M. Cameron removed, &nremoved); 1286edd16368SStephen M. Cameron continue; /* remove ^^^, hence i not incremented */ 1287edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1288edd16368SStephen M. Cameron changes++; 12892a8ccf31SStephen M. Cameron hpsa_scsi_replace_entry(h, hostno, i, sd[entry], 12902a8ccf31SStephen M. Cameron added, &nadded, removed, &nremoved); 1291c7f172dcSStephen M. Cameron /* Set it to NULL to prevent it from being freed 1292c7f172dcSStephen M. Cameron * at the bottom of hpsa_update_scsi_devices() 1293c7f172dcSStephen M. Cameron */ 1294c7f172dcSStephen M. Cameron sd[entry] = NULL; 1295bd9244f7SScott Teel } else if (device_change == DEVICE_UPDATED) { 1296bd9244f7SScott Teel hpsa_scsi_update_entry(h, hostno, i, sd[entry]); 1297edd16368SStephen M. Cameron } 1298edd16368SStephen M. Cameron i++; 1299edd16368SStephen M. Cameron } 1300edd16368SStephen M. Cameron 1301edd16368SStephen M. Cameron /* Now, make sure every device listed in sd[] is also 1302edd16368SStephen M. Cameron * listed in h->dev[], adding them if they aren't found 1303edd16368SStephen M. Cameron */ 1304edd16368SStephen M. Cameron 1305edd16368SStephen M. Cameron for (i = 0; i < nsds; i++) { 1306edd16368SStephen M. Cameron if (!sd[i]) /* if already added above. */ 1307edd16368SStephen M. Cameron continue; 13089846590eSStephen M. Cameron 13099846590eSStephen M. Cameron /* Don't add devices which are NOT READY, FORMAT IN PROGRESS 13109846590eSStephen M. Cameron * as the SCSI mid-layer does not handle such devices well. 13119846590eSStephen M. Cameron * It relentlessly loops sending TUR at 3Hz, then READ(10) 13129846590eSStephen M. Cameron * at 160Hz, and prevents the system from coming up. 13139846590eSStephen M. Cameron */ 13149846590eSStephen M. Cameron if (sd[i]->volume_offline) { 13159846590eSStephen M. Cameron hpsa_show_volume_status(h, sd[i]); 13169846590eSStephen M. Cameron dev_info(&h->pdev->dev, "c%db%dt%dl%d: temporarily offline\n", 13179846590eSStephen M. Cameron h->scsi_host->host_no, 13189846590eSStephen M. Cameron sd[i]->bus, sd[i]->target, sd[i]->lun); 13199846590eSStephen M. Cameron continue; 13209846590eSStephen M. Cameron } 13219846590eSStephen M. Cameron 1322edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(sd[i], h->dev, 1323edd16368SStephen M. Cameron h->ndevices, &entry); 1324edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1325edd16368SStephen M. Cameron changes++; 1326edd16368SStephen M. Cameron if (hpsa_scsi_add_entry(h, hostno, sd[i], 1327edd16368SStephen M. Cameron added, &nadded) != 0) 1328edd16368SStephen M. Cameron break; 1329edd16368SStephen M. Cameron sd[i] = NULL; /* prevent from being freed later. */ 1330edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1331edd16368SStephen M. Cameron /* should never happen... */ 1332edd16368SStephen M. Cameron changes++; 1333edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 1334edd16368SStephen M. Cameron "device unexpectedly changed.\n"); 1335edd16368SStephen M. Cameron /* but if it does happen, we just ignore that device */ 1336edd16368SStephen M. Cameron } 1337edd16368SStephen M. Cameron } 1338edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 1339edd16368SStephen M. Cameron 13409846590eSStephen M. Cameron /* Monitor devices which are in one of several NOT READY states to be 13419846590eSStephen M. Cameron * brought online later. This must be done without holding h->devlock, 13429846590eSStephen M. Cameron * so don't touch h->dev[] 13439846590eSStephen M. Cameron */ 13449846590eSStephen M. Cameron for (i = 0; i < nsds; i++) { 13459846590eSStephen M. Cameron if (!sd[i]) /* if already added above. */ 13469846590eSStephen M. Cameron continue; 13479846590eSStephen M. Cameron if (sd[i]->volume_offline) 13489846590eSStephen M. Cameron hpsa_monitor_offline_device(h, sd[i]->scsi3addr); 13499846590eSStephen M. Cameron } 13509846590eSStephen M. Cameron 1351edd16368SStephen M. Cameron /* Don't notify scsi mid layer of any changes the first time through 1352edd16368SStephen M. Cameron * (or if there are no changes) scsi_scan_host will do it later the 1353edd16368SStephen M. Cameron * first time through. 1354edd16368SStephen M. Cameron */ 1355edd16368SStephen M. Cameron if (hostno == -1 || !changes) 1356edd16368SStephen M. Cameron goto free_and_out; 1357edd16368SStephen M. Cameron 1358edd16368SStephen M. Cameron sh = h->scsi_host; 1359edd16368SStephen M. Cameron /* Notify scsi mid layer of any removed devices */ 1360edd16368SStephen M. Cameron for (i = 0; i < nremoved; i++) { 1361edd16368SStephen M. Cameron struct scsi_device *sdev = 1362edd16368SStephen M. Cameron scsi_device_lookup(sh, removed[i]->bus, 1363edd16368SStephen M. Cameron removed[i]->target, removed[i]->lun); 1364edd16368SStephen M. Cameron if (sdev != NULL) { 1365edd16368SStephen M. Cameron scsi_remove_device(sdev); 1366edd16368SStephen M. Cameron scsi_device_put(sdev); 1367edd16368SStephen M. Cameron } else { 1368edd16368SStephen M. Cameron /* We don't expect to get here. 1369edd16368SStephen M. Cameron * future cmds to this device will get selection 1370edd16368SStephen M. Cameron * timeout as if the device was gone. 1371edd16368SStephen M. Cameron */ 1372edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "didn't find c%db%dt%dl%d " 1373edd16368SStephen M. Cameron " for removal.", hostno, removed[i]->bus, 1374edd16368SStephen M. Cameron removed[i]->target, removed[i]->lun); 1375edd16368SStephen M. Cameron } 1376edd16368SStephen M. Cameron kfree(removed[i]); 1377edd16368SStephen M. Cameron removed[i] = NULL; 1378edd16368SStephen M. Cameron } 1379edd16368SStephen M. Cameron 1380edd16368SStephen M. Cameron /* Notify scsi mid layer of any added devices */ 1381edd16368SStephen M. Cameron for (i = 0; i < nadded; i++) { 1382edd16368SStephen M. Cameron if (scsi_add_device(sh, added[i]->bus, 1383edd16368SStephen M. Cameron added[i]->target, added[i]->lun) == 0) 1384edd16368SStephen M. Cameron continue; 1385edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "scsi_add_device c%db%dt%dl%d failed, " 1386edd16368SStephen M. Cameron "device not added.\n", hostno, added[i]->bus, 1387edd16368SStephen M. Cameron added[i]->target, added[i]->lun); 1388edd16368SStephen M. Cameron /* now we have to remove it from h->dev, 1389edd16368SStephen M. Cameron * since it didn't get added to scsi mid layer 1390edd16368SStephen M. Cameron */ 1391edd16368SStephen M. Cameron fixup_botched_add(h, added[i]); 1392edd16368SStephen M. Cameron } 1393edd16368SStephen M. Cameron 1394edd16368SStephen M. Cameron free_and_out: 1395edd16368SStephen M. Cameron kfree(added); 1396edd16368SStephen M. Cameron kfree(removed); 1397edd16368SStephen M. Cameron } 1398edd16368SStephen M. Cameron 1399edd16368SStephen M. Cameron /* 14009e03aa2fSJoe Perches * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t * 1401edd16368SStephen M. Cameron * Assume's h->devlock is held. 1402edd16368SStephen M. Cameron */ 1403edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h, 1404edd16368SStephen M. Cameron int bus, int target, int lun) 1405edd16368SStephen M. Cameron { 1406edd16368SStephen M. Cameron int i; 1407edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1408edd16368SStephen M. Cameron 1409edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1410edd16368SStephen M. Cameron sd = h->dev[i]; 1411edd16368SStephen M. Cameron if (sd->bus == bus && sd->target == target && sd->lun == lun) 1412edd16368SStephen M. Cameron return sd; 1413edd16368SStephen M. Cameron } 1414edd16368SStephen M. Cameron return NULL; 1415edd16368SStephen M. Cameron } 1416edd16368SStephen M. Cameron 1417edd16368SStephen M. Cameron /* link sdev->hostdata to our per-device structure. */ 1418edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev) 1419edd16368SStephen M. Cameron { 1420edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1421edd16368SStephen M. Cameron unsigned long flags; 1422edd16368SStephen M. Cameron struct ctlr_info *h; 1423edd16368SStephen M. Cameron 1424edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 1425edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 1426edd16368SStephen M. Cameron sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev), 1427edd16368SStephen M. Cameron sdev_id(sdev), sdev->lun); 1428edd16368SStephen M. Cameron if (sd != NULL) 1429edd16368SStephen M. Cameron sdev->hostdata = sd; 1430edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 1431edd16368SStephen M. Cameron return 0; 1432edd16368SStephen M. Cameron } 1433edd16368SStephen M. Cameron 1434edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev) 1435edd16368SStephen M. Cameron { 1436bcc44255SStephen M. Cameron /* nothing to do. */ 1437edd16368SStephen M. Cameron } 1438edd16368SStephen M. Cameron 143933a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h) 144033a2ffceSStephen M. Cameron { 144133a2ffceSStephen M. Cameron int i; 144233a2ffceSStephen M. Cameron 144333a2ffceSStephen M. Cameron if (!h->cmd_sg_list) 144433a2ffceSStephen M. Cameron return; 144533a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 144633a2ffceSStephen M. Cameron kfree(h->cmd_sg_list[i]); 144733a2ffceSStephen M. Cameron h->cmd_sg_list[i] = NULL; 144833a2ffceSStephen M. Cameron } 144933a2ffceSStephen M. Cameron kfree(h->cmd_sg_list); 145033a2ffceSStephen M. Cameron h->cmd_sg_list = NULL; 145133a2ffceSStephen M. Cameron } 145233a2ffceSStephen M. Cameron 145333a2ffceSStephen M. Cameron static int hpsa_allocate_sg_chain_blocks(struct ctlr_info *h) 145433a2ffceSStephen M. Cameron { 145533a2ffceSStephen M. Cameron int i; 145633a2ffceSStephen M. Cameron 145733a2ffceSStephen M. Cameron if (h->chainsize <= 0) 145833a2ffceSStephen M. Cameron return 0; 145933a2ffceSStephen M. Cameron 146033a2ffceSStephen M. Cameron h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds, 146133a2ffceSStephen M. Cameron GFP_KERNEL); 14623d4e6af8SRobert Elliott if (!h->cmd_sg_list) { 14633d4e6af8SRobert Elliott dev_err(&h->pdev->dev, "Failed to allocate SG list\n"); 146433a2ffceSStephen M. Cameron return -ENOMEM; 14653d4e6af8SRobert Elliott } 146633a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 146733a2ffceSStephen M. Cameron h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) * 146833a2ffceSStephen M. Cameron h->chainsize, GFP_KERNEL); 14693d4e6af8SRobert Elliott if (!h->cmd_sg_list[i]) { 14703d4e6af8SRobert Elliott dev_err(&h->pdev->dev, "Failed to allocate cmd SG\n"); 147133a2ffceSStephen M. Cameron goto clean; 147233a2ffceSStephen M. Cameron } 14733d4e6af8SRobert Elliott } 147433a2ffceSStephen M. Cameron return 0; 147533a2ffceSStephen M. Cameron 147633a2ffceSStephen M. Cameron clean: 147733a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 147833a2ffceSStephen M. Cameron return -ENOMEM; 147933a2ffceSStephen M. Cameron } 148033a2ffceSStephen M. Cameron 1481e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h, 148233a2ffceSStephen M. Cameron struct CommandList *c) 148333a2ffceSStephen M. Cameron { 148433a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg, *chain_block; 148533a2ffceSStephen M. Cameron u64 temp64; 148650a0decfSStephen M. Cameron u32 chain_len; 148733a2ffceSStephen M. Cameron 148833a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 148933a2ffceSStephen M. Cameron chain_block = h->cmd_sg_list[c->cmdindex]; 149050a0decfSStephen M. Cameron chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN); 149150a0decfSStephen M. Cameron chain_len = sizeof(*chain_sg) * 14922b08b3e9SDon Brace (le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries); 149350a0decfSStephen M. Cameron chain_sg->Len = cpu_to_le32(chain_len); 149450a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, chain_block, chain_len, 149533a2ffceSStephen M. Cameron PCI_DMA_TODEVICE); 1496e2bea6dfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, temp64)) { 1497e2bea6dfSStephen M. Cameron /* prevent subsequent unmapping */ 149850a0decfSStephen M. Cameron chain_sg->Addr = cpu_to_le64(0); 1499e2bea6dfSStephen M. Cameron return -1; 1500e2bea6dfSStephen M. Cameron } 150150a0decfSStephen M. Cameron chain_sg->Addr = cpu_to_le64(temp64); 1502e2bea6dfSStephen M. Cameron return 0; 150333a2ffceSStephen M. Cameron } 150433a2ffceSStephen M. Cameron 150533a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h, 150633a2ffceSStephen M. Cameron struct CommandList *c) 150733a2ffceSStephen M. Cameron { 150833a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg; 150933a2ffceSStephen M. Cameron 151050a0decfSStephen M. Cameron if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries) 151133a2ffceSStephen M. Cameron return; 151233a2ffceSStephen M. Cameron 151333a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 151450a0decfSStephen M. Cameron pci_unmap_single(h->pdev, le64_to_cpu(chain_sg->Addr), 151550a0decfSStephen M. Cameron le32_to_cpu(chain_sg->Len), PCI_DMA_TODEVICE); 151633a2ffceSStephen M. Cameron } 151733a2ffceSStephen M. Cameron 1518a09c1441SScott Teel 1519a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path. 1520a09c1441SScott Teel * Return 1 for any error that should generate a RAID path retry. 1521a09c1441SScott Teel * Return 0 for errors that don't require a RAID path retry. 1522a09c1441SScott Teel */ 1523a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h, 1524c349775eSScott Teel struct CommandList *c, 1525c349775eSScott Teel struct scsi_cmnd *cmd, 1526c349775eSScott Teel struct io_accel2_cmd *c2) 1527c349775eSScott Teel { 1528c349775eSScott Teel int data_len; 1529a09c1441SScott Teel int retry = 0; 1530c349775eSScott Teel 1531c349775eSScott Teel switch (c2->error_data.serv_response) { 1532c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_COMPLETE: 1533c349775eSScott Teel switch (c2->error_data.status) { 1534c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_GOOD: 1535c349775eSScott Teel break; 1536c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND: 1537c349775eSScott Teel dev_warn(&h->pdev->dev, 1538c349775eSScott Teel "%s: task complete with check condition.\n", 1539c349775eSScott Teel "HP SSD Smart Path"); 1540ee6b1889SStephen M. Cameron cmd->result |= SAM_STAT_CHECK_CONDITION; 1541c349775eSScott Teel if (c2->error_data.data_present != 1542ee6b1889SStephen M. Cameron IOACCEL2_SENSE_DATA_PRESENT) { 1543ee6b1889SStephen M. Cameron memset(cmd->sense_buffer, 0, 1544ee6b1889SStephen M. Cameron SCSI_SENSE_BUFFERSIZE); 1545c349775eSScott Teel break; 1546ee6b1889SStephen M. Cameron } 1547c349775eSScott Teel /* copy the sense data */ 1548c349775eSScott Teel data_len = c2->error_data.sense_data_len; 1549c349775eSScott Teel if (data_len > SCSI_SENSE_BUFFERSIZE) 1550c349775eSScott Teel data_len = SCSI_SENSE_BUFFERSIZE; 1551c349775eSScott Teel if (data_len > sizeof(c2->error_data.sense_data_buff)) 1552c349775eSScott Teel data_len = 1553c349775eSScott Teel sizeof(c2->error_data.sense_data_buff); 1554c349775eSScott Teel memcpy(cmd->sense_buffer, 1555c349775eSScott Teel c2->error_data.sense_data_buff, data_len); 1556a09c1441SScott Teel retry = 1; 1557c349775eSScott Teel break; 1558c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_BUSY: 1559c349775eSScott Teel dev_warn(&h->pdev->dev, 1560c349775eSScott Teel "%s: task complete with BUSY status.\n", 1561c349775eSScott Teel "HP SSD Smart Path"); 1562a09c1441SScott Teel retry = 1; 1563c349775eSScott Teel break; 1564c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON: 1565c349775eSScott Teel dev_warn(&h->pdev->dev, 1566c349775eSScott Teel "%s: task complete with reservation conflict.\n", 1567c349775eSScott Teel "HP SSD Smart Path"); 1568a09c1441SScott Teel retry = 1; 1569c349775eSScott Teel break; 1570c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL: 1571c349775eSScott Teel /* Make scsi midlayer do unlimited retries */ 1572c349775eSScott Teel cmd->result = DID_IMM_RETRY << 16; 1573c349775eSScott Teel break; 1574c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED: 1575c349775eSScott Teel dev_warn(&h->pdev->dev, 1576c349775eSScott Teel "%s: task complete with aborted status.\n", 1577c349775eSScott Teel "HP SSD Smart Path"); 1578a09c1441SScott Teel retry = 1; 1579c349775eSScott Teel break; 1580c349775eSScott Teel default: 1581c349775eSScott Teel dev_warn(&h->pdev->dev, 1582c349775eSScott Teel "%s: task complete with unrecognized status: 0x%02x\n", 1583c349775eSScott Teel "HP SSD Smart Path", c2->error_data.status); 1584a09c1441SScott Teel retry = 1; 1585c349775eSScott Teel break; 1586c349775eSScott Teel } 1587c349775eSScott Teel break; 1588c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_FAILURE: 1589c349775eSScott Teel /* don't expect to get here. */ 1590c349775eSScott Teel dev_warn(&h->pdev->dev, 1591c349775eSScott Teel "unexpected delivery or target failure, status = 0x%02x\n", 1592c349775eSScott Teel c2->error_data.status); 1593a09c1441SScott Teel retry = 1; 1594c349775eSScott Teel break; 1595c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE: 1596c349775eSScott Teel break; 1597c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS: 1598c349775eSScott Teel break; 1599c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_REJECTED: 1600c349775eSScott Teel dev_warn(&h->pdev->dev, "task management function rejected.\n"); 1601a09c1441SScott Teel retry = 1; 1602c349775eSScott Teel break; 1603c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN: 1604c349775eSScott Teel dev_warn(&h->pdev->dev, "task management function invalid LUN\n"); 1605c349775eSScott Teel break; 1606c349775eSScott Teel default: 1607c349775eSScott Teel dev_warn(&h->pdev->dev, 1608c349775eSScott Teel "%s: Unrecognized server response: 0x%02x\n", 1609a09c1441SScott Teel "HP SSD Smart Path", 1610a09c1441SScott Teel c2->error_data.serv_response); 1611a09c1441SScott Teel retry = 1; 1612c349775eSScott Teel break; 1613c349775eSScott Teel } 1614a09c1441SScott Teel 1615a09c1441SScott Teel return retry; /* retry on raid path? */ 1616c349775eSScott Teel } 1617c349775eSScott Teel 1618c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h, 1619c349775eSScott Teel struct CommandList *c, struct scsi_cmnd *cmd, 1620c349775eSScott Teel struct hpsa_scsi_dev_t *dev) 1621c349775eSScott Teel { 1622c349775eSScott Teel struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 1623c349775eSScott Teel 1624c349775eSScott Teel /* check for good status */ 1625c349775eSScott Teel if (likely(c2->error_data.serv_response == 0 && 1626c349775eSScott Teel c2->error_data.status == 0)) { 1627c349775eSScott Teel cmd_free(h, c); 1628c349775eSScott Teel cmd->scsi_done(cmd); 1629c349775eSScott Teel return; 1630c349775eSScott Teel } 1631c349775eSScott Teel 1632c349775eSScott Teel /* Any RAID offload error results in retry which will use 1633c349775eSScott Teel * the normal I/O path so the controller can handle whatever's 1634c349775eSScott Teel * wrong. 1635c349775eSScott Teel */ 1636c349775eSScott Teel if (is_logical_dev_addr_mode(dev->scsi3addr) && 1637c349775eSScott Teel c2->error_data.serv_response == 1638c349775eSScott Teel IOACCEL2_SERV_RESPONSE_FAILURE) { 1639*080ef1ccSDon Brace if (c2->error_data.status == 1640*080ef1ccSDon Brace IOACCEL2_STATUS_SR_IOACCEL_DISABLED) 1641c349775eSScott Teel dev->offload_enabled = 0; 1642*080ef1ccSDon Brace goto retry_cmd; 1643*080ef1ccSDon Brace } 1644*080ef1ccSDon Brace 1645*080ef1ccSDon Brace if (handle_ioaccel_mode2_error(h, c, cmd, c2)) 1646*080ef1ccSDon Brace goto retry_cmd; 1647*080ef1ccSDon Brace 1648c349775eSScott Teel cmd_free(h, c); 1649c349775eSScott Teel cmd->scsi_done(cmd); 1650c349775eSScott Teel return; 1651*080ef1ccSDon Brace 1652*080ef1ccSDon Brace retry_cmd: 1653*080ef1ccSDon Brace INIT_WORK(&c->work, hpsa_command_resubmit_worker); 1654*080ef1ccSDon Brace queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work); 1655c349775eSScott Teel } 1656c349775eSScott Teel 16571fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp) 1658edd16368SStephen M. Cameron { 1659edd16368SStephen M. Cameron struct scsi_cmnd *cmd; 1660edd16368SStephen M. Cameron struct ctlr_info *h; 1661edd16368SStephen M. Cameron struct ErrorInfo *ei; 1662283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev; 1663edd16368SStephen M. Cameron 1664edd16368SStephen M. Cameron unsigned char sense_key; 1665edd16368SStephen M. Cameron unsigned char asc; /* additional sense code */ 1666edd16368SStephen M. Cameron unsigned char ascq; /* additional sense code qualifier */ 1667db111e18SStephen M. Cameron unsigned long sense_data_size; 1668edd16368SStephen M. Cameron 1669edd16368SStephen M. Cameron ei = cp->err_info; 1670edd16368SStephen M. Cameron cmd = (struct scsi_cmnd *) cp->scsi_cmd; 1671edd16368SStephen M. Cameron h = cp->h; 1672283b4a9bSStephen M. Cameron dev = cmd->device->hostdata; 1673edd16368SStephen M. Cameron 1674edd16368SStephen M. Cameron scsi_dma_unmap(cmd); /* undo the DMA mappings */ 1675e1f7de0cSMatt Gates if ((cp->cmd_type == CMD_SCSI) && 16762b08b3e9SDon Brace (le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries)) 167733a2ffceSStephen M. Cameron hpsa_unmap_sg_chain_block(h, cp); 1678edd16368SStephen M. Cameron 1679edd16368SStephen M. Cameron cmd->result = (DID_OK << 16); /* host byte */ 1680edd16368SStephen M. Cameron cmd->result |= (COMMAND_COMPLETE << 8); /* msg byte */ 1681c349775eSScott Teel 1682c349775eSScott Teel if (cp->cmd_type == CMD_IOACCEL2) 1683c349775eSScott Teel return process_ioaccel2_completion(h, cp, cmd, dev); 1684c349775eSScott Teel 16855512672fSStephen M. Cameron cmd->result |= ei->ScsiStatus; 1686edd16368SStephen M. Cameron 16876aa4c361SRobert Elliott scsi_set_resid(cmd, ei->ResidualCnt); 16886aa4c361SRobert Elliott if (ei->CommandStatus == 0) { 16896aa4c361SRobert Elliott cmd_free(h, cp); 16906aa4c361SRobert Elliott cmd->scsi_done(cmd); 16916aa4c361SRobert Elliott return; 16926aa4c361SRobert Elliott } 16936aa4c361SRobert Elliott 16946aa4c361SRobert Elliott /* copy the sense data */ 1695db111e18SStephen M. Cameron if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo)) 1696db111e18SStephen M. Cameron sense_data_size = SCSI_SENSE_BUFFERSIZE; 1697db111e18SStephen M. Cameron else 1698db111e18SStephen M. Cameron sense_data_size = sizeof(ei->SenseInfo); 1699db111e18SStephen M. Cameron if (ei->SenseLen < sense_data_size) 1700db111e18SStephen M. Cameron sense_data_size = ei->SenseLen; 1701db111e18SStephen M. Cameron 1702db111e18SStephen M. Cameron memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size); 1703edd16368SStephen M. Cameron 1704e1f7de0cSMatt Gates /* For I/O accelerator commands, copy over some fields to the normal 1705e1f7de0cSMatt Gates * CISS header used below for error handling. 1706e1f7de0cSMatt Gates */ 1707e1f7de0cSMatt Gates if (cp->cmd_type == CMD_IOACCEL1) { 1708e1f7de0cSMatt Gates struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex]; 17092b08b3e9SDon Brace cp->Header.SGList = scsi_sg_count(cmd); 17102b08b3e9SDon Brace cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList); 17112b08b3e9SDon Brace cp->Request.CDBLen = le16_to_cpu(c->io_flags) & 17122b08b3e9SDon Brace IOACCEL1_IOFLAGS_CDBLEN_MASK; 171350a0decfSStephen M. Cameron cp->Header.tag = c->tag; 1714e1f7de0cSMatt Gates memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8); 1715e1f7de0cSMatt Gates memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen); 1716283b4a9bSStephen M. Cameron 1717283b4a9bSStephen M. Cameron /* Any RAID offload error results in retry which will use 1718283b4a9bSStephen M. Cameron * the normal I/O path so the controller can handle whatever's 1719283b4a9bSStephen M. Cameron * wrong. 1720283b4a9bSStephen M. Cameron */ 1721283b4a9bSStephen M. Cameron if (is_logical_dev_addr_mode(dev->scsi3addr)) { 1722283b4a9bSStephen M. Cameron if (ei->CommandStatus == CMD_IOACCEL_DISABLED) 1723283b4a9bSStephen M. Cameron dev->offload_enabled = 0; 1724*080ef1ccSDon Brace INIT_WORK(&cp->work, hpsa_command_resubmit_worker); 1725*080ef1ccSDon Brace queue_work_on(raw_smp_processor_id(), 1726*080ef1ccSDon Brace h->resubmit_wq, &cp->work); 1727283b4a9bSStephen M. Cameron return; 1728283b4a9bSStephen M. Cameron } 1729e1f7de0cSMatt Gates } 1730e1f7de0cSMatt Gates 1731edd16368SStephen M. Cameron /* an error has occurred */ 1732edd16368SStephen M. Cameron switch (ei->CommandStatus) { 1733edd16368SStephen M. Cameron 1734edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 1735edd16368SStephen M. Cameron if (ei->ScsiStatus) { 1736edd16368SStephen M. Cameron /* Get sense key */ 1737edd16368SStephen M. Cameron sense_key = 0xf & ei->SenseInfo[2]; 1738edd16368SStephen M. Cameron /* Get additional sense code */ 1739edd16368SStephen M. Cameron asc = ei->SenseInfo[12]; 1740edd16368SStephen M. Cameron /* Get addition sense code qualifier */ 1741edd16368SStephen M. Cameron ascq = ei->SenseInfo[13]; 1742edd16368SStephen M. Cameron } 1743edd16368SStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) { 17441d3b3609SMatt Gates if (sense_key == ABORTED_COMMAND) { 17452e311fbaSStephen M. Cameron cmd->result |= DID_SOFT_ERROR << 16; 17461d3b3609SMatt Gates break; 17471d3b3609SMatt Gates } 1748edd16368SStephen M. Cameron break; 1749edd16368SStephen M. Cameron } 1750edd16368SStephen M. Cameron /* Problem was not a check condition 1751edd16368SStephen M. Cameron * Pass it up to the upper layers... 1752edd16368SStephen M. Cameron */ 1753edd16368SStephen M. Cameron if (ei->ScsiStatus) { 1754edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p has status 0x%x " 1755edd16368SStephen M. Cameron "Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, " 1756edd16368SStephen M. Cameron "Returning result: 0x%x\n", 1757edd16368SStephen M. Cameron cp, ei->ScsiStatus, 1758edd16368SStephen M. Cameron sense_key, asc, ascq, 1759edd16368SStephen M. Cameron cmd->result); 1760edd16368SStephen M. Cameron } else { /* scsi status is zero??? How??? */ 1761edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. " 1762edd16368SStephen M. Cameron "Returning no connection.\n", cp), 1763edd16368SStephen M. Cameron 1764edd16368SStephen M. Cameron /* Ordinarily, this case should never happen, 1765edd16368SStephen M. Cameron * but there is a bug in some released firmware 1766edd16368SStephen M. Cameron * revisions that allows it to happen if, for 1767edd16368SStephen M. Cameron * example, a 4100 backplane loses power and 1768edd16368SStephen M. Cameron * the tape drive is in it. We assume that 1769edd16368SStephen M. Cameron * it's a fatal error of some kind because we 1770edd16368SStephen M. Cameron * can't show that it wasn't. We will make it 1771edd16368SStephen M. Cameron * look like selection timeout since that is 1772edd16368SStephen M. Cameron * the most common reason for this to occur, 1773edd16368SStephen M. Cameron * and it's severe enough. 1774edd16368SStephen M. Cameron */ 1775edd16368SStephen M. Cameron 1776edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 1777edd16368SStephen M. Cameron } 1778edd16368SStephen M. Cameron break; 1779edd16368SStephen M. Cameron 1780edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 1781edd16368SStephen M. Cameron break; 1782edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 1783edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p has" 1784edd16368SStephen M. Cameron " completed with data overrun " 1785edd16368SStephen M. Cameron "reported\n", cp); 1786edd16368SStephen M. Cameron break; 1787edd16368SStephen M. Cameron case CMD_INVALID: { 1788edd16368SStephen M. Cameron /* print_bytes(cp, sizeof(*cp), 1, 0); 1789edd16368SStephen M. Cameron print_cmd(cp); */ 1790edd16368SStephen M. Cameron /* We get CMD_INVALID if you address a non-existent device 1791edd16368SStephen M. Cameron * instead of a selection timeout (no response). You will 1792edd16368SStephen M. Cameron * see this if you yank out a drive, then try to access it. 1793edd16368SStephen M. Cameron * This is kind of a shame because it means that any other 1794edd16368SStephen M. Cameron * CMD_INVALID (e.g. driver bug) will get interpreted as a 1795edd16368SStephen M. Cameron * missing target. */ 1796edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 1797edd16368SStephen M. Cameron } 1798edd16368SStephen M. Cameron break; 1799edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 1800256d0eaaSStephen M. Cameron cmd->result = DID_ERROR << 16; 1801edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p has " 1802edd16368SStephen M. Cameron "protocol error\n", cp); 1803edd16368SStephen M. Cameron break; 1804edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 1805edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 1806edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p had hardware error\n", cp); 1807edd16368SStephen M. Cameron break; 1808edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 1809edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 1810edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p had connection lost\n", cp); 1811edd16368SStephen M. Cameron break; 1812edd16368SStephen M. Cameron case CMD_ABORTED: 1813edd16368SStephen M. Cameron cmd->result = DID_ABORT << 16; 1814edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p was aborted with status 0x%x\n", 1815edd16368SStephen M. Cameron cp, ei->ScsiStatus); 1816edd16368SStephen M. Cameron break; 1817edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 1818edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 1819edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p reports abort failed\n", cp); 1820edd16368SStephen M. Cameron break; 1821edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 1822f6e76055SStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; /* retry the command */ 1823f6e76055SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p aborted due to an unsolicited " 1824edd16368SStephen M. Cameron "abort\n", cp); 1825edd16368SStephen M. Cameron break; 1826edd16368SStephen M. Cameron case CMD_TIMEOUT: 1827edd16368SStephen M. Cameron cmd->result = DID_TIME_OUT << 16; 1828edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p timedout\n", cp); 1829edd16368SStephen M. Cameron break; 18301d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 18311d5e2ed0SStephen M. Cameron cmd->result = DID_ERROR << 16; 18321d5e2ed0SStephen M. Cameron dev_warn(&h->pdev->dev, "Command unabortable\n"); 18331d5e2ed0SStephen M. Cameron break; 1834283b4a9bSStephen M. Cameron case CMD_IOACCEL_DISABLED: 1835283b4a9bSStephen M. Cameron /* This only handles the direct pass-through case since RAID 1836283b4a9bSStephen M. Cameron * offload is handled above. Just attempt a retry. 1837283b4a9bSStephen M. Cameron */ 1838283b4a9bSStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; 1839283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, 1840283b4a9bSStephen M. Cameron "cp %p had HP SSD Smart Path error\n", cp); 1841283b4a9bSStephen M. Cameron break; 1842edd16368SStephen M. Cameron default: 1843edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 1844edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n", 1845edd16368SStephen M. Cameron cp, ei->CommandStatus); 1846edd16368SStephen M. Cameron } 1847edd16368SStephen M. Cameron cmd_free(h, cp); 18482cc5bfafSTomas Henzl cmd->scsi_done(cmd); 1849edd16368SStephen M. Cameron } 1850edd16368SStephen M. Cameron 1851edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev, 1852edd16368SStephen M. Cameron struct CommandList *c, int sg_used, int data_direction) 1853edd16368SStephen M. Cameron { 1854edd16368SStephen M. Cameron int i; 1855edd16368SStephen M. Cameron 185650a0decfSStephen M. Cameron for (i = 0; i < sg_used; i++) 185750a0decfSStephen M. Cameron pci_unmap_single(pdev, (dma_addr_t) le64_to_cpu(c->SG[i].Addr), 185850a0decfSStephen M. Cameron le32_to_cpu(c->SG[i].Len), 1859edd16368SStephen M. Cameron data_direction); 1860edd16368SStephen M. Cameron } 1861edd16368SStephen M. Cameron 1862a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev, 1863edd16368SStephen M. Cameron struct CommandList *cp, 1864edd16368SStephen M. Cameron unsigned char *buf, 1865edd16368SStephen M. Cameron size_t buflen, 1866edd16368SStephen M. Cameron int data_direction) 1867edd16368SStephen M. Cameron { 186801a02ffcSStephen M. Cameron u64 addr64; 1869edd16368SStephen M. Cameron 1870edd16368SStephen M. Cameron if (buflen == 0 || data_direction == PCI_DMA_NONE) { 1871edd16368SStephen M. Cameron cp->Header.SGList = 0; 187250a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(0); 1873a2dac136SStephen M. Cameron return 0; 1874edd16368SStephen M. Cameron } 1875edd16368SStephen M. Cameron 187650a0decfSStephen M. Cameron addr64 = pci_map_single(pdev, buf, buflen, data_direction); 1877eceaae18SShuah Khan if (dma_mapping_error(&pdev->dev, addr64)) { 1878a2dac136SStephen M. Cameron /* Prevent subsequent unmap of something never mapped */ 1879eceaae18SShuah Khan cp->Header.SGList = 0; 188050a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(0); 1881a2dac136SStephen M. Cameron return -1; 1882eceaae18SShuah Khan } 188350a0decfSStephen M. Cameron cp->SG[0].Addr = cpu_to_le64(addr64); 188450a0decfSStephen M. Cameron cp->SG[0].Len = cpu_to_le32(buflen); 188550a0decfSStephen M. Cameron cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */ 188650a0decfSStephen M. Cameron cp->Header.SGList = 1; /* no. SGs contig in this cmd */ 188750a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */ 1888a2dac136SStephen M. Cameron return 0; 1889edd16368SStephen M. Cameron } 1890edd16368SStephen M. Cameron 1891edd16368SStephen M. Cameron static inline void hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h, 1892edd16368SStephen M. Cameron struct CommandList *c) 1893edd16368SStephen M. Cameron { 1894edd16368SStephen M. Cameron DECLARE_COMPLETION_ONSTACK(wait); 1895edd16368SStephen M. Cameron 1896edd16368SStephen M. Cameron c->waiting = &wait; 1897edd16368SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 1898edd16368SStephen M. Cameron wait_for_completion(&wait); 1899edd16368SStephen M. Cameron } 1900edd16368SStephen M. Cameron 1901094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h) 1902094963daSStephen M. Cameron { 1903094963daSStephen M. Cameron int cpu; 1904094963daSStephen M. Cameron u32 rc, *lockup_detected; 1905094963daSStephen M. Cameron 1906094963daSStephen M. Cameron cpu = get_cpu(); 1907094963daSStephen M. Cameron lockup_detected = per_cpu_ptr(h->lockup_detected, cpu); 1908094963daSStephen M. Cameron rc = *lockup_detected; 1909094963daSStephen M. Cameron put_cpu(); 1910094963daSStephen M. Cameron return rc; 1911094963daSStephen M. Cameron } 1912094963daSStephen M. Cameron 1913a0c12413SStephen M. Cameron static void hpsa_scsi_do_simple_cmd_core_if_no_lockup(struct ctlr_info *h, 1914a0c12413SStephen M. Cameron struct CommandList *c) 1915a0c12413SStephen M. Cameron { 1916a0c12413SStephen M. Cameron /* If controller lockup detected, fake a hardware error. */ 1917094963daSStephen M. Cameron if (unlikely(lockup_detected(h))) 1918a0c12413SStephen M. Cameron c->err_info->CommandStatus = CMD_HARDWARE_ERR; 1919094963daSStephen M. Cameron else 1920a0c12413SStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 1921a0c12413SStephen M. Cameron } 1922a0c12413SStephen M. Cameron 19239c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25 1924edd16368SStephen M. Cameron static void hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h, 1925edd16368SStephen M. Cameron struct CommandList *c, int data_direction) 1926edd16368SStephen M. Cameron { 19279c2fc160SStephen M. Cameron int backoff_time = 10, retry_count = 0; 1928edd16368SStephen M. Cameron 1929edd16368SStephen M. Cameron do { 19307630abd0SJoe Perches memset(c->err_info, 0, sizeof(*c->err_info)); 1931edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 1932edd16368SStephen M. Cameron retry_count++; 19339c2fc160SStephen M. Cameron if (retry_count > 3) { 19349c2fc160SStephen M. Cameron msleep(backoff_time); 19359c2fc160SStephen M. Cameron if (backoff_time < 1000) 19369c2fc160SStephen M. Cameron backoff_time *= 2; 19379c2fc160SStephen M. Cameron } 1938852af20aSMatt Bondurant } while ((check_for_unit_attention(h, c) || 19399c2fc160SStephen M. Cameron check_for_busy(h, c)) && 19409c2fc160SStephen M. Cameron retry_count <= MAX_DRIVER_CMD_RETRIES); 1941edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, data_direction); 1942edd16368SStephen M. Cameron } 1943edd16368SStephen M. Cameron 1944d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt, 1945d1e8beacSStephen M. Cameron struct CommandList *c) 1946edd16368SStephen M. Cameron { 1947d1e8beacSStephen M. Cameron const u8 *cdb = c->Request.CDB; 1948d1e8beacSStephen M. Cameron const u8 *lun = c->Header.LUN.LunAddrBytes; 1949edd16368SStephen M. Cameron 1950d1e8beacSStephen M. Cameron dev_warn(&h->pdev->dev, "%s: LUN:%02x%02x%02x%02x%02x%02x%02x%02x" 1951d1e8beacSStephen M. Cameron " CDB:%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x\n", 1952d1e8beacSStephen M. Cameron txt, lun[0], lun[1], lun[2], lun[3], 1953d1e8beacSStephen M. Cameron lun[4], lun[5], lun[6], lun[7], 1954d1e8beacSStephen M. Cameron cdb[0], cdb[1], cdb[2], cdb[3], 1955d1e8beacSStephen M. Cameron cdb[4], cdb[5], cdb[6], cdb[7], 1956d1e8beacSStephen M. Cameron cdb[8], cdb[9], cdb[10], cdb[11], 1957d1e8beacSStephen M. Cameron cdb[12], cdb[13], cdb[14], cdb[15]); 1958d1e8beacSStephen M. Cameron } 1959d1e8beacSStephen M. Cameron 1960d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h, 1961d1e8beacSStephen M. Cameron struct CommandList *cp) 1962d1e8beacSStephen M. Cameron { 1963d1e8beacSStephen M. Cameron const struct ErrorInfo *ei = cp->err_info; 1964d1e8beacSStephen M. Cameron struct device *d = &cp->h->pdev->dev; 1965d1e8beacSStephen M. Cameron const u8 *sd = ei->SenseInfo; 1966d1e8beacSStephen M. Cameron 1967edd16368SStephen M. Cameron switch (ei->CommandStatus) { 1968edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 1969d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "SCSI status", cp); 1970d1e8beacSStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) 1971d1e8beacSStephen M. Cameron dev_warn(d, "SCSI Status = 02, Sense key = %02x, ASC = %02x, ASCQ = %02x\n", 1972d1e8beacSStephen M. Cameron sd[2] & 0x0f, sd[12], sd[13]); 1973d1e8beacSStephen M. Cameron else 1974d1e8beacSStephen M. Cameron dev_warn(d, "SCSI Status = %02x\n", ei->ScsiStatus); 1975edd16368SStephen M. Cameron if (ei->ScsiStatus == 0) 1976edd16368SStephen M. Cameron dev_warn(d, "SCSI status is abnormally zero. " 1977edd16368SStephen M. Cameron "(probably indicates selection timeout " 1978edd16368SStephen M. Cameron "reported incorrectly due to a known " 1979edd16368SStephen M. Cameron "firmware bug, circa July, 2001.)\n"); 1980edd16368SStephen M. Cameron break; 1981edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 1982edd16368SStephen M. Cameron break; 1983edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 1984d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "overrun condition", cp); 1985edd16368SStephen M. Cameron break; 1986edd16368SStephen M. Cameron case CMD_INVALID: { 1987edd16368SStephen M. Cameron /* controller unfortunately reports SCSI passthru's 1988edd16368SStephen M. Cameron * to non-existent targets as invalid commands. 1989edd16368SStephen M. Cameron */ 1990d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "invalid command", cp); 1991d1e8beacSStephen M. Cameron dev_warn(d, "probably means device no longer present\n"); 1992edd16368SStephen M. Cameron } 1993edd16368SStephen M. Cameron break; 1994edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 1995d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "protocol error", cp); 1996edd16368SStephen M. Cameron break; 1997edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 1998d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "hardware error", cp); 1999edd16368SStephen M. Cameron break; 2000edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 2001d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "connection lost", cp); 2002edd16368SStephen M. Cameron break; 2003edd16368SStephen M. Cameron case CMD_ABORTED: 2004d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "aborted", cp); 2005edd16368SStephen M. Cameron break; 2006edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 2007d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "abort failed", cp); 2008edd16368SStephen M. Cameron break; 2009edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 2010d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unsolicited abort", cp); 2011edd16368SStephen M. Cameron break; 2012edd16368SStephen M. Cameron case CMD_TIMEOUT: 2013d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "timed out", cp); 2014edd16368SStephen M. Cameron break; 20151d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 2016d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unabortable", cp); 20171d5e2ed0SStephen M. Cameron break; 2018edd16368SStephen M. Cameron default: 2019d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unknown status", cp); 2020d1e8beacSStephen M. Cameron dev_warn(d, "Unknown command status %x\n", 2021edd16368SStephen M. Cameron ei->CommandStatus); 2022edd16368SStephen M. Cameron } 2023edd16368SStephen M. Cameron } 2024edd16368SStephen M. Cameron 2025edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr, 2026b7bb24ebSStephen M. Cameron u16 page, unsigned char *buf, 2027edd16368SStephen M. Cameron unsigned char bufsize) 2028edd16368SStephen M. Cameron { 2029edd16368SStephen M. Cameron int rc = IO_OK; 2030edd16368SStephen M. Cameron struct CommandList *c; 2031edd16368SStephen M. Cameron struct ErrorInfo *ei; 2032edd16368SStephen M. Cameron 203345fcb86eSStephen Cameron c = cmd_alloc(h); 2034edd16368SStephen M. Cameron 2035574f05d3SStephen Cameron if (c == NULL) { 203645fcb86eSStephen Cameron dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 2037ecd9aad4SStephen M. Cameron return -ENOMEM; 2038edd16368SStephen M. Cameron } 2039edd16368SStephen M. Cameron 2040a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize, 2041a2dac136SStephen M. Cameron page, scsi3addr, TYPE_CMD)) { 2042a2dac136SStephen M. Cameron rc = -1; 2043a2dac136SStephen M. Cameron goto out; 2044a2dac136SStephen M. Cameron } 2045edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE); 2046edd16368SStephen M. Cameron ei = c->err_info; 2047edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2048d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2049edd16368SStephen M. Cameron rc = -1; 2050edd16368SStephen M. Cameron } 2051a2dac136SStephen M. Cameron out: 205245fcb86eSStephen Cameron cmd_free(h, c); 2053edd16368SStephen M. Cameron return rc; 2054edd16368SStephen M. Cameron } 2055edd16368SStephen M. Cameron 2056316b221aSStephen M. Cameron static int hpsa_bmic_ctrl_mode_sense(struct ctlr_info *h, 2057316b221aSStephen M. Cameron unsigned char *scsi3addr, unsigned char page, 2058316b221aSStephen M. Cameron struct bmic_controller_parameters *buf, size_t bufsize) 2059316b221aSStephen M. Cameron { 2060316b221aSStephen M. Cameron int rc = IO_OK; 2061316b221aSStephen M. Cameron struct CommandList *c; 2062316b221aSStephen M. Cameron struct ErrorInfo *ei; 2063316b221aSStephen M. Cameron 206445fcb86eSStephen Cameron c = cmd_alloc(h); 2065316b221aSStephen M. Cameron if (c == NULL) { /* trouble... */ 206645fcb86eSStephen Cameron dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 2067316b221aSStephen M. Cameron return -ENOMEM; 2068316b221aSStephen M. Cameron } 2069316b221aSStephen M. Cameron 2070316b221aSStephen M. Cameron if (fill_cmd(c, BMIC_SENSE_CONTROLLER_PARAMETERS, h, buf, bufsize, 2071316b221aSStephen M. Cameron page, scsi3addr, TYPE_CMD)) { 2072316b221aSStephen M. Cameron rc = -1; 2073316b221aSStephen M. Cameron goto out; 2074316b221aSStephen M. Cameron } 2075316b221aSStephen M. Cameron hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE); 2076316b221aSStephen M. Cameron ei = c->err_info; 2077316b221aSStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2078316b221aSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2079316b221aSStephen M. Cameron rc = -1; 2080316b221aSStephen M. Cameron } 2081316b221aSStephen M. Cameron out: 208245fcb86eSStephen Cameron cmd_free(h, c); 2083316b221aSStephen M. Cameron return rc; 2084316b221aSStephen M. Cameron } 2085316b221aSStephen M. Cameron 2086bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr, 2087bf711ac6SScott Teel u8 reset_type) 2088edd16368SStephen M. Cameron { 2089edd16368SStephen M. Cameron int rc = IO_OK; 2090edd16368SStephen M. Cameron struct CommandList *c; 2091edd16368SStephen M. Cameron struct ErrorInfo *ei; 2092edd16368SStephen M. Cameron 209345fcb86eSStephen Cameron c = cmd_alloc(h); 2094edd16368SStephen M. Cameron 2095edd16368SStephen M. Cameron if (c == NULL) { /* trouble... */ 209645fcb86eSStephen Cameron dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 2097e9ea04a6SStephen M. Cameron return -ENOMEM; 2098edd16368SStephen M. Cameron } 2099edd16368SStephen M. Cameron 2100a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map. */ 2101bf711ac6SScott Teel (void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0, 2102bf711ac6SScott Teel scsi3addr, TYPE_MSG); 2103bf711ac6SScott Teel c->Request.CDB[1] = reset_type; /* fill_cmd defaults to LUN reset */ 2104edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 2105edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 2106edd16368SStephen M. Cameron 2107edd16368SStephen M. Cameron ei = c->err_info; 2108edd16368SStephen M. Cameron if (ei->CommandStatus != 0) { 2109d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2110edd16368SStephen M. Cameron rc = -1; 2111edd16368SStephen M. Cameron } 211245fcb86eSStephen Cameron cmd_free(h, c); 2113edd16368SStephen M. Cameron return rc; 2114edd16368SStephen M. Cameron } 2115edd16368SStephen M. Cameron 2116edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h, 2117edd16368SStephen M. Cameron unsigned char *scsi3addr, unsigned char *raid_level) 2118edd16368SStephen M. Cameron { 2119edd16368SStephen M. Cameron int rc; 2120edd16368SStephen M. Cameron unsigned char *buf; 2121edd16368SStephen M. Cameron 2122edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 2123edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 2124edd16368SStephen M. Cameron if (!buf) 2125edd16368SStephen M. Cameron return; 2126b7bb24ebSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0xC1, buf, 64); 2127edd16368SStephen M. Cameron if (rc == 0) 2128edd16368SStephen M. Cameron *raid_level = buf[8]; 2129edd16368SStephen M. Cameron if (*raid_level > RAID_UNKNOWN) 2130edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 2131edd16368SStephen M. Cameron kfree(buf); 2132edd16368SStephen M. Cameron return; 2133edd16368SStephen M. Cameron } 2134edd16368SStephen M. Cameron 2135283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG 2136283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG 2137283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc, 2138283b4a9bSStephen M. Cameron struct raid_map_data *map_buff) 2139283b4a9bSStephen M. Cameron { 2140283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map_buff->data[0]; 2141283b4a9bSStephen M. Cameron int map, row, col; 2142283b4a9bSStephen M. Cameron u16 map_cnt, row_cnt, disks_per_row; 2143283b4a9bSStephen M. Cameron 2144283b4a9bSStephen M. Cameron if (rc != 0) 2145283b4a9bSStephen M. Cameron return; 2146283b4a9bSStephen M. Cameron 21472ba8bfc8SStephen M. Cameron /* Show details only if debugging has been activated. */ 21482ba8bfc8SStephen M. Cameron if (h->raid_offload_debug < 2) 21492ba8bfc8SStephen M. Cameron return; 21502ba8bfc8SStephen M. Cameron 2151283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "structure_size = %u\n", 2152283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->structure_size)); 2153283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_size = %u\n", 2154283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->volume_blk_size)); 2155283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n", 2156283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->volume_blk_cnt)); 2157283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "physicalBlockShift = %u\n", 2158283b4a9bSStephen M. Cameron map_buff->phys_blk_shift); 2159283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n", 2160283b4a9bSStephen M. Cameron map_buff->parity_rotation_shift); 2161283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "strip_size = %u\n", 2162283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->strip_size)); 2163283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n", 2164283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_starting_blk)); 2165283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n", 2166283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_blk_cnt)); 2167283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "data_disks_per_row = %u\n", 2168283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row)); 2169283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n", 2170283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row)); 2171283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "row_cnt = %u\n", 2172283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->row_cnt)); 2173283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "layout_map_count = %u\n", 2174283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->layout_map_count)); 21752b08b3e9SDon Brace dev_info(&h->pdev->dev, "flags = 0x%x\n", 2176dd0e19f3SScott Teel le16_to_cpu(map_buff->flags)); 21772b08b3e9SDon Brace dev_info(&h->pdev->dev, "encrypytion = %s\n", 21782b08b3e9SDon Brace le16_to_cpu(map_buff->flags) & 21792b08b3e9SDon Brace RAID_MAP_FLAG_ENCRYPT_ON ? "ON" : "OFF"); 2180dd0e19f3SScott Teel dev_info(&h->pdev->dev, "dekindex = %u\n", 2181dd0e19f3SScott Teel le16_to_cpu(map_buff->dekindex)); 2182283b4a9bSStephen M. Cameron map_cnt = le16_to_cpu(map_buff->layout_map_count); 2183283b4a9bSStephen M. Cameron for (map = 0; map < map_cnt; map++) { 2184283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "Map%u:\n", map); 2185283b4a9bSStephen M. Cameron row_cnt = le16_to_cpu(map_buff->row_cnt); 2186283b4a9bSStephen M. Cameron for (row = 0; row < row_cnt; row++) { 2187283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, " Row%u:\n", row); 2188283b4a9bSStephen M. Cameron disks_per_row = 2189283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row); 2190283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 2191283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 2192283b4a9bSStephen M. Cameron " D%02u: h=0x%04x xor=%u,%u\n", 2193283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 2194283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 2195283b4a9bSStephen M. Cameron disks_per_row = 2196283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row); 2197283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 2198283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 2199283b4a9bSStephen M. Cameron " M%02u: h=0x%04x xor=%u,%u\n", 2200283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 2201283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 2202283b4a9bSStephen M. Cameron } 2203283b4a9bSStephen M. Cameron } 2204283b4a9bSStephen M. Cameron } 2205283b4a9bSStephen M. Cameron #else 2206283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h, 2207283b4a9bSStephen M. Cameron __attribute__((unused)) int rc, 2208283b4a9bSStephen M. Cameron __attribute__((unused)) struct raid_map_data *map_buff) 2209283b4a9bSStephen M. Cameron { 2210283b4a9bSStephen M. Cameron } 2211283b4a9bSStephen M. Cameron #endif 2212283b4a9bSStephen M. Cameron 2213283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h, 2214283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 2215283b4a9bSStephen M. Cameron { 2216283b4a9bSStephen M. Cameron int rc = 0; 2217283b4a9bSStephen M. Cameron struct CommandList *c; 2218283b4a9bSStephen M. Cameron struct ErrorInfo *ei; 2219283b4a9bSStephen M. Cameron 222045fcb86eSStephen Cameron c = cmd_alloc(h); 2221283b4a9bSStephen M. Cameron if (c == NULL) { 222245fcb86eSStephen Cameron dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 2223283b4a9bSStephen M. Cameron return -ENOMEM; 2224283b4a9bSStephen M. Cameron } 2225283b4a9bSStephen M. Cameron if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map, 2226283b4a9bSStephen M. Cameron sizeof(this_device->raid_map), 0, 2227283b4a9bSStephen M. Cameron scsi3addr, TYPE_CMD)) { 2228283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, "Out of memory in hpsa_get_raid_map()\n"); 222945fcb86eSStephen Cameron cmd_free(h, c); 2230283b4a9bSStephen M. Cameron return -ENOMEM; 2231283b4a9bSStephen M. Cameron } 2232283b4a9bSStephen M. Cameron hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE); 2233283b4a9bSStephen M. Cameron ei = c->err_info; 2234283b4a9bSStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2235d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 223645fcb86eSStephen Cameron cmd_free(h, c); 2237283b4a9bSStephen M. Cameron return -1; 2238283b4a9bSStephen M. Cameron } 223945fcb86eSStephen Cameron cmd_free(h, c); 2240283b4a9bSStephen M. Cameron 2241283b4a9bSStephen M. Cameron /* @todo in the future, dynamically allocate RAID map memory */ 2242283b4a9bSStephen M. Cameron if (le32_to_cpu(this_device->raid_map.structure_size) > 2243283b4a9bSStephen M. Cameron sizeof(this_device->raid_map)) { 2244283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, "RAID map size is too large!\n"); 2245283b4a9bSStephen M. Cameron rc = -1; 2246283b4a9bSStephen M. Cameron } 2247283b4a9bSStephen M. Cameron hpsa_debug_map_buff(h, rc, &this_device->raid_map); 2248283b4a9bSStephen M. Cameron return rc; 2249283b4a9bSStephen M. Cameron } 2250283b4a9bSStephen M. Cameron 22511b70150aSStephen M. Cameron static int hpsa_vpd_page_supported(struct ctlr_info *h, 22521b70150aSStephen M. Cameron unsigned char scsi3addr[], u8 page) 22531b70150aSStephen M. Cameron { 22541b70150aSStephen M. Cameron int rc; 22551b70150aSStephen M. Cameron int i; 22561b70150aSStephen M. Cameron int pages; 22571b70150aSStephen M. Cameron unsigned char *buf, bufsize; 22581b70150aSStephen M. Cameron 22591b70150aSStephen M. Cameron buf = kzalloc(256, GFP_KERNEL); 22601b70150aSStephen M. Cameron if (!buf) 22611b70150aSStephen M. Cameron return 0; 22621b70150aSStephen M. Cameron 22631b70150aSStephen M. Cameron /* Get the size of the page list first */ 22641b70150aSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 22651b70150aSStephen M. Cameron VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES, 22661b70150aSStephen M. Cameron buf, HPSA_VPD_HEADER_SZ); 22671b70150aSStephen M. Cameron if (rc != 0) 22681b70150aSStephen M. Cameron goto exit_unsupported; 22691b70150aSStephen M. Cameron pages = buf[3]; 22701b70150aSStephen M. Cameron if ((pages + HPSA_VPD_HEADER_SZ) <= 255) 22711b70150aSStephen M. Cameron bufsize = pages + HPSA_VPD_HEADER_SZ; 22721b70150aSStephen M. Cameron else 22731b70150aSStephen M. Cameron bufsize = 255; 22741b70150aSStephen M. Cameron 22751b70150aSStephen M. Cameron /* Get the whole VPD page list */ 22761b70150aSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 22771b70150aSStephen M. Cameron VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES, 22781b70150aSStephen M. Cameron buf, bufsize); 22791b70150aSStephen M. Cameron if (rc != 0) 22801b70150aSStephen M. Cameron goto exit_unsupported; 22811b70150aSStephen M. Cameron 22821b70150aSStephen M. Cameron pages = buf[3]; 22831b70150aSStephen M. Cameron for (i = 1; i <= pages; i++) 22841b70150aSStephen M. Cameron if (buf[3 + i] == page) 22851b70150aSStephen M. Cameron goto exit_supported; 22861b70150aSStephen M. Cameron exit_unsupported: 22871b70150aSStephen M. Cameron kfree(buf); 22881b70150aSStephen M. Cameron return 0; 22891b70150aSStephen M. Cameron exit_supported: 22901b70150aSStephen M. Cameron kfree(buf); 22911b70150aSStephen M. Cameron return 1; 22921b70150aSStephen M. Cameron } 22931b70150aSStephen M. Cameron 2294283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h, 2295283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 2296283b4a9bSStephen M. Cameron { 2297283b4a9bSStephen M. Cameron int rc; 2298283b4a9bSStephen M. Cameron unsigned char *buf; 2299283b4a9bSStephen M. Cameron u8 ioaccel_status; 2300283b4a9bSStephen M. Cameron 2301283b4a9bSStephen M. Cameron this_device->offload_config = 0; 2302283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 2303283b4a9bSStephen M. Cameron 2304283b4a9bSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 2305283b4a9bSStephen M. Cameron if (!buf) 2306283b4a9bSStephen M. Cameron return; 23071b70150aSStephen M. Cameron if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS)) 23081b70150aSStephen M. Cameron goto out; 2309283b4a9bSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 2310b7bb24ebSStephen M. Cameron VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64); 2311283b4a9bSStephen M. Cameron if (rc != 0) 2312283b4a9bSStephen M. Cameron goto out; 2313283b4a9bSStephen M. Cameron 2314283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4 2315283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01 2316283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02 2317283b4a9bSStephen M. Cameron ioaccel_status = buf[IOACCEL_STATUS_BYTE]; 2318283b4a9bSStephen M. Cameron this_device->offload_config = 2319283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_CONFIGURED_BIT); 2320283b4a9bSStephen M. Cameron if (this_device->offload_config) { 2321283b4a9bSStephen M. Cameron this_device->offload_enabled = 2322283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_ENABLED_BIT); 2323283b4a9bSStephen M. Cameron if (hpsa_get_raid_map(h, scsi3addr, this_device)) 2324283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 2325283b4a9bSStephen M. Cameron } 2326283b4a9bSStephen M. Cameron out: 2327283b4a9bSStephen M. Cameron kfree(buf); 2328283b4a9bSStephen M. Cameron return; 2329283b4a9bSStephen M. Cameron } 2330283b4a9bSStephen M. Cameron 2331edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */ 2332edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr, 2333edd16368SStephen M. Cameron unsigned char *device_id, int buflen) 2334edd16368SStephen M. Cameron { 2335edd16368SStephen M. Cameron int rc; 2336edd16368SStephen M. Cameron unsigned char *buf; 2337edd16368SStephen M. Cameron 2338edd16368SStephen M. Cameron if (buflen > 16) 2339edd16368SStephen M. Cameron buflen = 16; 2340edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 2341edd16368SStephen M. Cameron if (!buf) 2342a84d794dSStephen M. Cameron return -ENOMEM; 2343b7bb24ebSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0x83, buf, 64); 2344edd16368SStephen M. Cameron if (rc == 0) 2345edd16368SStephen M. Cameron memcpy(device_id, &buf[8], buflen); 2346edd16368SStephen M. Cameron kfree(buf); 2347edd16368SStephen M. Cameron return rc != 0; 2348edd16368SStephen M. Cameron } 2349edd16368SStephen M. Cameron 2350edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical, 2351edd16368SStephen M. Cameron struct ReportLUNdata *buf, int bufsize, 2352edd16368SStephen M. Cameron int extended_response) 2353edd16368SStephen M. Cameron { 2354edd16368SStephen M. Cameron int rc = IO_OK; 2355edd16368SStephen M. Cameron struct CommandList *c; 2356edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 2357edd16368SStephen M. Cameron struct ErrorInfo *ei; 2358edd16368SStephen M. Cameron 235945fcb86eSStephen Cameron c = cmd_alloc(h); 2360edd16368SStephen M. Cameron if (c == NULL) { /* trouble... */ 236145fcb86eSStephen Cameron dev_err(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 2362edd16368SStephen M. Cameron return -1; 2363edd16368SStephen M. Cameron } 2364e89c0ae7SStephen M. Cameron /* address the controller */ 2365e89c0ae7SStephen M. Cameron memset(scsi3addr, 0, sizeof(scsi3addr)); 2366a2dac136SStephen M. Cameron if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h, 2367a2dac136SStephen M. Cameron buf, bufsize, 0, scsi3addr, TYPE_CMD)) { 2368a2dac136SStephen M. Cameron rc = -1; 2369a2dac136SStephen M. Cameron goto out; 2370a2dac136SStephen M. Cameron } 2371edd16368SStephen M. Cameron if (extended_response) 2372edd16368SStephen M. Cameron c->Request.CDB[1] = extended_response; 2373edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE); 2374edd16368SStephen M. Cameron ei = c->err_info; 2375edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && 2376edd16368SStephen M. Cameron ei->CommandStatus != CMD_DATA_UNDERRUN) { 2377d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2378edd16368SStephen M. Cameron rc = -1; 2379283b4a9bSStephen M. Cameron } else { 2380283b4a9bSStephen M. Cameron if (buf->extended_response_flag != extended_response) { 2381283b4a9bSStephen M. Cameron dev_err(&h->pdev->dev, 2382283b4a9bSStephen M. Cameron "report luns requested format %u, got %u\n", 2383283b4a9bSStephen M. Cameron extended_response, 2384283b4a9bSStephen M. Cameron buf->extended_response_flag); 2385283b4a9bSStephen M. Cameron rc = -1; 2386283b4a9bSStephen M. Cameron } 2387edd16368SStephen M. Cameron } 2388a2dac136SStephen M. Cameron out: 238945fcb86eSStephen Cameron cmd_free(h, c); 2390edd16368SStephen M. Cameron return rc; 2391edd16368SStephen M. Cameron } 2392edd16368SStephen M. Cameron 2393edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h, 2394edd16368SStephen M. Cameron struct ReportLUNdata *buf, 2395edd16368SStephen M. Cameron int bufsize, int extended_response) 2396edd16368SStephen M. Cameron { 2397edd16368SStephen M. Cameron return hpsa_scsi_do_report_luns(h, 0, buf, bufsize, extended_response); 2398edd16368SStephen M. Cameron } 2399edd16368SStephen M. Cameron 2400edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h, 2401edd16368SStephen M. Cameron struct ReportLUNdata *buf, int bufsize) 2402edd16368SStephen M. Cameron { 2403edd16368SStephen M. Cameron return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0); 2404edd16368SStephen M. Cameron } 2405edd16368SStephen M. Cameron 2406edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device, 2407edd16368SStephen M. Cameron int bus, int target, int lun) 2408edd16368SStephen M. Cameron { 2409edd16368SStephen M. Cameron device->bus = bus; 2410edd16368SStephen M. Cameron device->target = target; 2411edd16368SStephen M. Cameron device->lun = lun; 2412edd16368SStephen M. Cameron } 2413edd16368SStephen M. Cameron 24149846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */ 24159846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h, 24169846590eSStephen M. Cameron unsigned char scsi3addr[]) 24179846590eSStephen M. Cameron { 24189846590eSStephen M. Cameron int rc; 24199846590eSStephen M. Cameron int status; 24209846590eSStephen M. Cameron int size; 24219846590eSStephen M. Cameron unsigned char *buf; 24229846590eSStephen M. Cameron 24239846590eSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 24249846590eSStephen M. Cameron if (!buf) 24259846590eSStephen M. Cameron return HPSA_VPD_LV_STATUS_UNSUPPORTED; 24269846590eSStephen M. Cameron 24279846590eSStephen M. Cameron /* Does controller have VPD for logical volume status? */ 242824a4b078SStephen M. Cameron if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS)) 24299846590eSStephen M. Cameron goto exit_failed; 24309846590eSStephen M. Cameron 24319846590eSStephen M. Cameron /* Get the size of the VPD return buffer */ 24329846590eSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS, 24339846590eSStephen M. Cameron buf, HPSA_VPD_HEADER_SZ); 243424a4b078SStephen M. Cameron if (rc != 0) 24359846590eSStephen M. Cameron goto exit_failed; 24369846590eSStephen M. Cameron size = buf[3]; 24379846590eSStephen M. Cameron 24389846590eSStephen M. Cameron /* Now get the whole VPD buffer */ 24399846590eSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS, 24409846590eSStephen M. Cameron buf, size + HPSA_VPD_HEADER_SZ); 244124a4b078SStephen M. Cameron if (rc != 0) 24429846590eSStephen M. Cameron goto exit_failed; 24439846590eSStephen M. Cameron status = buf[4]; /* status byte */ 24449846590eSStephen M. Cameron 24459846590eSStephen M. Cameron kfree(buf); 24469846590eSStephen M. Cameron return status; 24479846590eSStephen M. Cameron exit_failed: 24489846590eSStephen M. Cameron kfree(buf); 24499846590eSStephen M. Cameron return HPSA_VPD_LV_STATUS_UNSUPPORTED; 24509846590eSStephen M. Cameron } 24519846590eSStephen M. Cameron 24529846590eSStephen M. Cameron /* Determine offline status of a volume. 24539846590eSStephen M. Cameron * Return either: 24549846590eSStephen M. Cameron * 0 (not offline) 245567955ba3SStephen M. Cameron * 0xff (offline for unknown reasons) 24569846590eSStephen M. Cameron * # (integer code indicating one of several NOT READY states 24579846590eSStephen M. Cameron * describing why a volume is to be kept offline) 24589846590eSStephen M. Cameron */ 245967955ba3SStephen M. Cameron static int hpsa_volume_offline(struct ctlr_info *h, 24609846590eSStephen M. Cameron unsigned char scsi3addr[]) 24619846590eSStephen M. Cameron { 24629846590eSStephen M. Cameron struct CommandList *c; 24639846590eSStephen M. Cameron unsigned char *sense, sense_key, asc, ascq; 24649846590eSStephen M. Cameron int ldstat = 0; 24659846590eSStephen M. Cameron u16 cmd_status; 24669846590eSStephen M. Cameron u8 scsi_status; 24679846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04 24689846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04 24699846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02 24709846590eSStephen M. Cameron 24719846590eSStephen M. Cameron c = cmd_alloc(h); 24729846590eSStephen M. Cameron if (!c) 24739846590eSStephen M. Cameron return 0; 24749846590eSStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD); 24759846590eSStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 24769846590eSStephen M. Cameron sense = c->err_info->SenseInfo; 24779846590eSStephen M. Cameron sense_key = sense[2]; 24789846590eSStephen M. Cameron asc = sense[12]; 24799846590eSStephen M. Cameron ascq = sense[13]; 24809846590eSStephen M. Cameron cmd_status = c->err_info->CommandStatus; 24819846590eSStephen M. Cameron scsi_status = c->err_info->ScsiStatus; 24829846590eSStephen M. Cameron cmd_free(h, c); 24839846590eSStephen M. Cameron /* Is the volume 'not ready'? */ 24849846590eSStephen M. Cameron if (cmd_status != CMD_TARGET_STATUS || 24859846590eSStephen M. Cameron scsi_status != SAM_STAT_CHECK_CONDITION || 24869846590eSStephen M. Cameron sense_key != NOT_READY || 24879846590eSStephen M. Cameron asc != ASC_LUN_NOT_READY) { 24889846590eSStephen M. Cameron return 0; 24899846590eSStephen M. Cameron } 24909846590eSStephen M. Cameron 24919846590eSStephen M. Cameron /* Determine the reason for not ready state */ 24929846590eSStephen M. Cameron ldstat = hpsa_get_volume_status(h, scsi3addr); 24939846590eSStephen M. Cameron 24949846590eSStephen M. Cameron /* Keep volume offline in certain cases: */ 24959846590eSStephen M. Cameron switch (ldstat) { 24969846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ERASE: 24979846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_RPI: 24989846590eSStephen M. Cameron case HPSA_LV_PENDING_RPI: 24999846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_NO_KEY: 25009846590eSStephen M. Cameron case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER: 25019846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION: 25029846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING: 25039846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER: 25049846590eSStephen M. Cameron return ldstat; 25059846590eSStephen M. Cameron case HPSA_VPD_LV_STATUS_UNSUPPORTED: 25069846590eSStephen M. Cameron /* If VPD status page isn't available, 25079846590eSStephen M. Cameron * use ASC/ASCQ to determine state 25089846590eSStephen M. Cameron */ 25099846590eSStephen M. Cameron if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) || 25109846590eSStephen M. Cameron (ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ)) 25119846590eSStephen M. Cameron return ldstat; 25129846590eSStephen M. Cameron break; 25139846590eSStephen M. Cameron default: 25149846590eSStephen M. Cameron break; 25159846590eSStephen M. Cameron } 25169846590eSStephen M. Cameron return 0; 25179846590eSStephen M. Cameron } 25189846590eSStephen M. Cameron 2519edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h, 25200b0e1d6cSStephen M. Cameron unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device, 25210b0e1d6cSStephen M. Cameron unsigned char *is_OBDR_device) 2522edd16368SStephen M. Cameron { 25230b0e1d6cSStephen M. Cameron 25240b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43 25250b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10" 25260b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1) 25270b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN) 25280b0e1d6cSStephen M. Cameron 2529ea6d3bc3SStephen M. Cameron unsigned char *inq_buff; 25300b0e1d6cSStephen M. Cameron unsigned char *obdr_sig; 2531edd16368SStephen M. Cameron 2532ea6d3bc3SStephen M. Cameron inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL); 2533edd16368SStephen M. Cameron if (!inq_buff) 2534edd16368SStephen M. Cameron goto bail_out; 2535edd16368SStephen M. Cameron 2536edd16368SStephen M. Cameron /* Do an inquiry to the device to see what it is. */ 2537edd16368SStephen M. Cameron if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff, 2538edd16368SStephen M. Cameron (unsigned char) OBDR_TAPE_INQ_SIZE) != 0) { 2539edd16368SStephen M. Cameron /* Inquiry failed (msg printed already) */ 2540edd16368SStephen M. Cameron dev_err(&h->pdev->dev, 2541edd16368SStephen M. Cameron "hpsa_update_device_info: inquiry failed\n"); 2542edd16368SStephen M. Cameron goto bail_out; 2543edd16368SStephen M. Cameron } 2544edd16368SStephen M. Cameron 2545edd16368SStephen M. Cameron this_device->devtype = (inq_buff[0] & 0x1f); 2546edd16368SStephen M. Cameron memcpy(this_device->scsi3addr, scsi3addr, 8); 2547edd16368SStephen M. Cameron memcpy(this_device->vendor, &inq_buff[8], 2548edd16368SStephen M. Cameron sizeof(this_device->vendor)); 2549edd16368SStephen M. Cameron memcpy(this_device->model, &inq_buff[16], 2550edd16368SStephen M. Cameron sizeof(this_device->model)); 2551edd16368SStephen M. Cameron memset(this_device->device_id, 0, 2552edd16368SStephen M. Cameron sizeof(this_device->device_id)); 2553edd16368SStephen M. Cameron hpsa_get_device_id(h, scsi3addr, this_device->device_id, 2554edd16368SStephen M. Cameron sizeof(this_device->device_id)); 2555edd16368SStephen M. Cameron 2556edd16368SStephen M. Cameron if (this_device->devtype == TYPE_DISK && 2557283b4a9bSStephen M. Cameron is_logical_dev_addr_mode(scsi3addr)) { 255867955ba3SStephen M. Cameron int volume_offline; 255967955ba3SStephen M. Cameron 2560edd16368SStephen M. Cameron hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level); 2561283b4a9bSStephen M. Cameron if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC) 2562283b4a9bSStephen M. Cameron hpsa_get_ioaccel_status(h, scsi3addr, this_device); 256367955ba3SStephen M. Cameron volume_offline = hpsa_volume_offline(h, scsi3addr); 256467955ba3SStephen M. Cameron if (volume_offline < 0 || volume_offline > 0xff) 256567955ba3SStephen M. Cameron volume_offline = HPSA_VPD_LV_STATUS_UNSUPPORTED; 256667955ba3SStephen M. Cameron this_device->volume_offline = volume_offline & 0xff; 2567283b4a9bSStephen M. Cameron } else { 2568edd16368SStephen M. Cameron this_device->raid_level = RAID_UNKNOWN; 2569283b4a9bSStephen M. Cameron this_device->offload_config = 0; 2570283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 25719846590eSStephen M. Cameron this_device->volume_offline = 0; 2572283b4a9bSStephen M. Cameron } 2573edd16368SStephen M. Cameron 25740b0e1d6cSStephen M. Cameron if (is_OBDR_device) { 25750b0e1d6cSStephen M. Cameron /* See if this is a One-Button-Disaster-Recovery device 25760b0e1d6cSStephen M. Cameron * by looking for "$DR-10" at offset 43 in inquiry data. 25770b0e1d6cSStephen M. Cameron */ 25780b0e1d6cSStephen M. Cameron obdr_sig = &inq_buff[OBDR_SIG_OFFSET]; 25790b0e1d6cSStephen M. Cameron *is_OBDR_device = (this_device->devtype == TYPE_ROM && 25800b0e1d6cSStephen M. Cameron strncmp(obdr_sig, OBDR_TAPE_SIG, 25810b0e1d6cSStephen M. Cameron OBDR_SIG_LEN) == 0); 25820b0e1d6cSStephen M. Cameron } 25830b0e1d6cSStephen M. Cameron 2584edd16368SStephen M. Cameron kfree(inq_buff); 2585edd16368SStephen M. Cameron return 0; 2586edd16368SStephen M. Cameron 2587edd16368SStephen M. Cameron bail_out: 2588edd16368SStephen M. Cameron kfree(inq_buff); 2589edd16368SStephen M. Cameron return 1; 2590edd16368SStephen M. Cameron } 2591edd16368SStephen M. Cameron 25924f4eb9f1SScott Teel static unsigned char *ext_target_model[] = { 2593edd16368SStephen M. Cameron "MSA2012", 2594edd16368SStephen M. Cameron "MSA2024", 2595edd16368SStephen M. Cameron "MSA2312", 2596edd16368SStephen M. Cameron "MSA2324", 2597fda38518SStephen M. Cameron "P2000 G3 SAS", 2598e06c8e5cSStephen M. Cameron "MSA 2040 SAS", 2599edd16368SStephen M. Cameron NULL, 2600edd16368SStephen M. Cameron }; 2601edd16368SStephen M. Cameron 26024f4eb9f1SScott Teel static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device) 2603edd16368SStephen M. Cameron { 2604edd16368SStephen M. Cameron int i; 2605edd16368SStephen M. Cameron 26064f4eb9f1SScott Teel for (i = 0; ext_target_model[i]; i++) 26074f4eb9f1SScott Teel if (strncmp(device->model, ext_target_model[i], 26084f4eb9f1SScott Teel strlen(ext_target_model[i])) == 0) 2609edd16368SStephen M. Cameron return 1; 2610edd16368SStephen M. Cameron return 0; 2611edd16368SStephen M. Cameron } 2612edd16368SStephen M. Cameron 2613edd16368SStephen M. Cameron /* Helper function to assign bus, target, lun mapping of devices. 26144f4eb9f1SScott Teel * Puts non-external target logical volumes on bus 0, external target logical 2615edd16368SStephen M. Cameron * volumes on bus 1, physical devices on bus 2. and the hba on bus 3. 2616edd16368SStephen M. Cameron * Logical drive target and lun are assigned at this time, but 2617edd16368SStephen M. Cameron * physical device lun and target assignment are deferred (assigned 2618edd16368SStephen M. Cameron * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.) 2619edd16368SStephen M. Cameron */ 2620edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h, 26211f310bdeSStephen M. Cameron u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device) 2622edd16368SStephen M. Cameron { 26231f310bdeSStephen M. Cameron u32 lunid = le32_to_cpu(*((__le32 *) lunaddrbytes)); 2624edd16368SStephen M. Cameron 26251f310bdeSStephen M. Cameron if (!is_logical_dev_addr_mode(lunaddrbytes)) { 26261f310bdeSStephen M. Cameron /* physical device, target and lun filled in later */ 26271f310bdeSStephen M. Cameron if (is_hba_lunid(lunaddrbytes)) 26281f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 3, 0, lunid & 0x3fff); 26291f310bdeSStephen M. Cameron else 26301f310bdeSStephen M. Cameron /* defer target, lun assignment for physical devices */ 26311f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 2, -1, -1); 26321f310bdeSStephen M. Cameron return; 26331f310bdeSStephen M. Cameron } 26341f310bdeSStephen M. Cameron /* It's a logical device */ 26354f4eb9f1SScott Teel if (is_ext_target(h, device)) { 26364f4eb9f1SScott Teel /* external target way, put logicals on bus 1 2637339b2b14SStephen M. Cameron * and match target/lun numbers box 26381f310bdeSStephen M. Cameron * reports, other smart array, bus 0, target 0, match lunid 2639339b2b14SStephen M. Cameron */ 26401f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 26411f310bdeSStephen M. Cameron 1, (lunid >> 16) & 0x3fff, lunid & 0x00ff); 26421f310bdeSStephen M. Cameron return; 2643339b2b14SStephen M. Cameron } 26441f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 0, 0, lunid & 0x3fff); 2645edd16368SStephen M. Cameron } 2646edd16368SStephen M. Cameron 2647edd16368SStephen M. Cameron /* 2648edd16368SStephen M. Cameron * If there is no lun 0 on a target, linux won't find any devices. 26494f4eb9f1SScott Teel * For the external targets (arrays), we have to manually detect the enclosure 2650edd16368SStephen M. Cameron * which is at lun zero, as CCISS_REPORT_PHYSICAL_LUNS doesn't report 2651edd16368SStephen M. Cameron * it for some reason. *tmpdevice is the target we're adding, 2652edd16368SStephen M. Cameron * this_device is a pointer into the current element of currentsd[] 2653edd16368SStephen M. Cameron * that we're building up in update_scsi_devices(), below. 2654edd16368SStephen M. Cameron * lunzerobits is a bitmap that tracks which targets already have a 2655edd16368SStephen M. Cameron * lun 0 assigned. 2656edd16368SStephen M. Cameron * Returns 1 if an enclosure was added, 0 if not. 2657edd16368SStephen M. Cameron */ 26584f4eb9f1SScott Teel static int add_ext_target_dev(struct ctlr_info *h, 2659edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *tmpdevice, 266001a02ffcSStephen M. Cameron struct hpsa_scsi_dev_t *this_device, u8 *lunaddrbytes, 26614f4eb9f1SScott Teel unsigned long lunzerobits[], int *n_ext_target_devs) 2662edd16368SStephen M. Cameron { 2663edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 2664edd16368SStephen M. Cameron 26651f310bdeSStephen M. Cameron if (test_bit(tmpdevice->target, lunzerobits)) 2666edd16368SStephen M. Cameron return 0; /* There is already a lun 0 on this target. */ 2667edd16368SStephen M. Cameron 2668edd16368SStephen M. Cameron if (!is_logical_dev_addr_mode(lunaddrbytes)) 2669edd16368SStephen M. Cameron return 0; /* It's the logical targets that may lack lun 0. */ 2670edd16368SStephen M. Cameron 26714f4eb9f1SScott Teel if (!is_ext_target(h, tmpdevice)) 26724f4eb9f1SScott Teel return 0; /* Only external target devices have this problem. */ 2673edd16368SStephen M. Cameron 26741f310bdeSStephen M. Cameron if (tmpdevice->lun == 0) /* if lun is 0, then we have a lun 0. */ 2675edd16368SStephen M. Cameron return 0; 2676edd16368SStephen M. Cameron 2677c4f8a299SStephen M. Cameron memset(scsi3addr, 0, 8); 26781f310bdeSStephen M. Cameron scsi3addr[3] = tmpdevice->target; 2679edd16368SStephen M. Cameron if (is_hba_lunid(scsi3addr)) 2680edd16368SStephen M. Cameron return 0; /* Don't add the RAID controller here. */ 2681edd16368SStephen M. Cameron 2682339b2b14SStephen M. Cameron if (is_scsi_rev_5(h)) 2683339b2b14SStephen M. Cameron return 0; /* p1210m doesn't need to do this. */ 2684339b2b14SStephen M. Cameron 26854f4eb9f1SScott Teel if (*n_ext_target_devs >= MAX_EXT_TARGETS) { 2686aca4a520SScott Teel dev_warn(&h->pdev->dev, "Maximum number of external " 2687aca4a520SScott Teel "target devices exceeded. Check your hardware " 2688edd16368SStephen M. Cameron "configuration."); 2689edd16368SStephen M. Cameron return 0; 2690edd16368SStephen M. Cameron } 2691edd16368SStephen M. Cameron 26920b0e1d6cSStephen M. Cameron if (hpsa_update_device_info(h, scsi3addr, this_device, NULL)) 2693edd16368SStephen M. Cameron return 0; 26944f4eb9f1SScott Teel (*n_ext_target_devs)++; 26951f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(this_device, 26961f310bdeSStephen M. Cameron tmpdevice->bus, tmpdevice->target, 0); 26971f310bdeSStephen M. Cameron set_bit(tmpdevice->target, lunzerobits); 2698edd16368SStephen M. Cameron return 1; 2699edd16368SStephen M. Cameron } 2700edd16368SStephen M. Cameron 2701edd16368SStephen M. Cameron /* 270254b6e9e9SScott Teel * Get address of physical disk used for an ioaccel2 mode command: 270354b6e9e9SScott Teel * 1. Extract ioaccel2 handle from the command. 270454b6e9e9SScott Teel * 2. Find a matching ioaccel2 handle from list of physical disks. 270554b6e9e9SScott Teel * 3. Return: 270654b6e9e9SScott Teel * 1 and set scsi3addr to address of matching physical 270754b6e9e9SScott Teel * 0 if no matching physical disk was found. 270854b6e9e9SScott Teel */ 270954b6e9e9SScott Teel static int hpsa_get_pdisk_of_ioaccel2(struct ctlr_info *h, 271054b6e9e9SScott Teel struct CommandList *ioaccel2_cmd_to_abort, unsigned char *scsi3addr) 271154b6e9e9SScott Teel { 271254b6e9e9SScott Teel struct ReportExtendedLUNdata *physicals = NULL; 271354b6e9e9SScott Teel int responsesize = 24; /* size of physical extended response */ 271454b6e9e9SScott Teel int extended = 2; /* flag forces reporting 'other dev info'. */ 271554b6e9e9SScott Teel int reportsize = sizeof(*physicals) + HPSA_MAX_PHYS_LUN * responsesize; 271654b6e9e9SScott Teel u32 nphysicals = 0; /* number of reported physical devs */ 271754b6e9e9SScott Teel int found = 0; /* found match (1) or not (0) */ 271854b6e9e9SScott Teel u32 find; /* handle we need to match */ 271954b6e9e9SScott Teel int i; 272054b6e9e9SScott Teel struct scsi_cmnd *scmd; /* scsi command within request being aborted */ 272154b6e9e9SScott Teel struct hpsa_scsi_dev_t *d; /* device of request being aborted */ 272254b6e9e9SScott Teel struct io_accel2_cmd *c2a; /* ioaccel2 command to abort */ 27232b08b3e9SDon Brace __le32 it_nexus; /* 4 byte device handle for the ioaccel2 cmd */ 27242b08b3e9SDon Brace __le32 scsi_nexus; /* 4 byte device handle for the ioaccel2 cmd */ 272554b6e9e9SScott Teel 272654b6e9e9SScott Teel if (ioaccel2_cmd_to_abort->cmd_type != CMD_IOACCEL2) 272754b6e9e9SScott Teel return 0; /* no match */ 272854b6e9e9SScott Teel 272954b6e9e9SScott Teel /* point to the ioaccel2 device handle */ 273054b6e9e9SScott Teel c2a = &h->ioaccel2_cmd_pool[ioaccel2_cmd_to_abort->cmdindex]; 273154b6e9e9SScott Teel if (c2a == NULL) 273254b6e9e9SScott Teel return 0; /* no match */ 273354b6e9e9SScott Teel 273454b6e9e9SScott Teel scmd = (struct scsi_cmnd *) ioaccel2_cmd_to_abort->scsi_cmd; 273554b6e9e9SScott Teel if (scmd == NULL) 273654b6e9e9SScott Teel return 0; /* no match */ 273754b6e9e9SScott Teel 273854b6e9e9SScott Teel d = scmd->device->hostdata; 273954b6e9e9SScott Teel if (d == NULL) 274054b6e9e9SScott Teel return 0; /* no match */ 274154b6e9e9SScott Teel 274250a0decfSStephen M. Cameron it_nexus = cpu_to_le32(d->ioaccel_handle); 27432b08b3e9SDon Brace scsi_nexus = c2a->scsi_nexus; 27442b08b3e9SDon Brace find = le32_to_cpu(c2a->scsi_nexus); 274554b6e9e9SScott Teel 27462ba8bfc8SStephen M. Cameron if (h->raid_offload_debug > 0) 27472ba8bfc8SStephen M. Cameron dev_info(&h->pdev->dev, 27482ba8bfc8SStephen M. Cameron "%s: scsi_nexus:0x%08x device id: 0x%02x%02x%02x%02x %02x%02x%02x%02x %02x%02x%02x%02x %02x%02x%02x%02x\n", 27492ba8bfc8SStephen M. Cameron __func__, scsi_nexus, 27502ba8bfc8SStephen M. Cameron d->device_id[0], d->device_id[1], d->device_id[2], 27512ba8bfc8SStephen M. Cameron d->device_id[3], d->device_id[4], d->device_id[5], 27522ba8bfc8SStephen M. Cameron d->device_id[6], d->device_id[7], d->device_id[8], 27532ba8bfc8SStephen M. Cameron d->device_id[9], d->device_id[10], d->device_id[11], 27542ba8bfc8SStephen M. Cameron d->device_id[12], d->device_id[13], d->device_id[14], 27552ba8bfc8SStephen M. Cameron d->device_id[15]); 27562ba8bfc8SStephen M. Cameron 275754b6e9e9SScott Teel /* Get the list of physical devices */ 275854b6e9e9SScott Teel physicals = kzalloc(reportsize, GFP_KERNEL); 27593b51a7a3SJoe Handzik if (physicals == NULL) 27603b51a7a3SJoe Handzik return 0; 276154b6e9e9SScott Teel if (hpsa_scsi_do_report_phys_luns(h, (struct ReportLUNdata *) physicals, 276254b6e9e9SScott Teel reportsize, extended)) { 276354b6e9e9SScott Teel dev_err(&h->pdev->dev, 276454b6e9e9SScott Teel "Can't lookup %s device handle: report physical LUNs failed.\n", 276554b6e9e9SScott Teel "HP SSD Smart Path"); 276654b6e9e9SScott Teel kfree(physicals); 276754b6e9e9SScott Teel return 0; 276854b6e9e9SScott Teel } 276954b6e9e9SScott Teel nphysicals = be32_to_cpu(*((__be32 *)physicals->LUNListLength)) / 277054b6e9e9SScott Teel responsesize; 277154b6e9e9SScott Teel 277254b6e9e9SScott Teel /* find ioaccel2 handle in list of physicals: */ 277354b6e9e9SScott Teel for (i = 0; i < nphysicals; i++) { 2774d5b5d964SStephen M. Cameron struct ext_report_lun_entry *entry = &physicals->LUN[i]; 2775d5b5d964SStephen M. Cameron 277654b6e9e9SScott Teel /* handle is in bytes 28-31 of each lun */ 2777d5b5d964SStephen M. Cameron if (entry->ioaccel_handle != find) 277854b6e9e9SScott Teel continue; /* didn't match */ 277954b6e9e9SScott Teel found = 1; 2780d5b5d964SStephen M. Cameron memcpy(scsi3addr, entry->lunid, 8); 27812ba8bfc8SStephen M. Cameron if (h->raid_offload_debug > 0) 27822ba8bfc8SStephen M. Cameron dev_info(&h->pdev->dev, 2783d5b5d964SStephen M. Cameron "%s: Searched h=0x%08x, Found h=0x%08x, scsiaddr 0x%8phN\n", 27842ba8bfc8SStephen M. Cameron __func__, find, 2785d5b5d964SStephen M. Cameron entry->ioaccel_handle, scsi3addr); 278654b6e9e9SScott Teel break; /* found it */ 278754b6e9e9SScott Teel } 278854b6e9e9SScott Teel 278954b6e9e9SScott Teel kfree(physicals); 279054b6e9e9SScott Teel if (found) 279154b6e9e9SScott Teel return 1; 279254b6e9e9SScott Teel else 279354b6e9e9SScott Teel return 0; 279454b6e9e9SScott Teel 279554b6e9e9SScott Teel } 279654b6e9e9SScott Teel /* 2797edd16368SStephen M. Cameron * Do CISS_REPORT_PHYS and CISS_REPORT_LOG. Data is returned in physdev, 2798edd16368SStephen M. Cameron * logdev. The number of luns in physdev and logdev are returned in 2799edd16368SStephen M. Cameron * *nphysicals and *nlogicals, respectively. 2800edd16368SStephen M. Cameron * Returns 0 on success, -1 otherwise. 2801edd16368SStephen M. Cameron */ 2802edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h, 280392084715SStephen M. Cameron int reportphyslunsize, int reportloglunsize, 2804283b4a9bSStephen M. Cameron struct ReportLUNdata *physdev, u32 *nphysicals, int *physical_mode, 280501a02ffcSStephen M. Cameron struct ReportLUNdata *logdev, u32 *nlogicals) 2806edd16368SStephen M. Cameron { 2807283b4a9bSStephen M. Cameron int physical_entry_size = 8; 2808283b4a9bSStephen M. Cameron 2809283b4a9bSStephen M. Cameron *physical_mode = 0; 2810283b4a9bSStephen M. Cameron 2811283b4a9bSStephen M. Cameron /* For I/O accelerator mode we need to read physical device handles */ 2812317d4adfSMike MIller if (h->transMethod & CFGTBL_Trans_io_accel1 || 2813317d4adfSMike MIller h->transMethod & CFGTBL_Trans_io_accel2) { 2814283b4a9bSStephen M. Cameron *physical_mode = HPSA_REPORT_PHYS_EXTENDED; 2815283b4a9bSStephen M. Cameron physical_entry_size = 24; 2816283b4a9bSStephen M. Cameron } 281792084715SStephen M. Cameron if (hpsa_scsi_do_report_phys_luns(h, physdev, reportphyslunsize, 2818283b4a9bSStephen M. Cameron *physical_mode)) { 2819edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report physical LUNs failed.\n"); 2820edd16368SStephen M. Cameron return -1; 2821edd16368SStephen M. Cameron } 2822283b4a9bSStephen M. Cameron *nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 2823283b4a9bSStephen M. Cameron physical_entry_size; 2824edd16368SStephen M. Cameron if (*nphysicals > HPSA_MAX_PHYS_LUN) { 2825edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded." 2826edd16368SStephen M. Cameron " %d LUNs ignored.\n", HPSA_MAX_PHYS_LUN, 2827edd16368SStephen M. Cameron *nphysicals - HPSA_MAX_PHYS_LUN); 2828edd16368SStephen M. Cameron *nphysicals = HPSA_MAX_PHYS_LUN; 2829edd16368SStephen M. Cameron } 283092084715SStephen M. Cameron if (hpsa_scsi_do_report_log_luns(h, logdev, reportloglunsize)) { 2831edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report logical LUNs failed.\n"); 2832edd16368SStephen M. Cameron return -1; 2833edd16368SStephen M. Cameron } 28346df1e954SStephen M. Cameron *nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8; 2835edd16368SStephen M. Cameron /* Reject Logicals in excess of our max capability. */ 2836edd16368SStephen M. Cameron if (*nlogicals > HPSA_MAX_LUN) { 2837edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 2838edd16368SStephen M. Cameron "maximum logical LUNs (%d) exceeded. " 2839edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_LUN, 2840edd16368SStephen M. Cameron *nlogicals - HPSA_MAX_LUN); 2841edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_LUN; 2842edd16368SStephen M. Cameron } 2843edd16368SStephen M. Cameron if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) { 2844edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 2845edd16368SStephen M. Cameron "maximum logical + physical LUNs (%d) exceeded. " 2846edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN, 2847edd16368SStephen M. Cameron *nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN); 2848edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals; 2849edd16368SStephen M. Cameron } 2850edd16368SStephen M. Cameron return 0; 2851edd16368SStephen M. Cameron } 2852edd16368SStephen M. Cameron 285342a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position, 285442a91641SDon Brace int i, int nphysicals, int nlogicals, 2855a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list, 2856339b2b14SStephen M. Cameron struct ReportLUNdata *logdev_list) 2857339b2b14SStephen M. Cameron { 2858339b2b14SStephen M. Cameron /* Helper function, figure out where the LUN ID info is coming from 2859339b2b14SStephen M. Cameron * given index i, lists of physical and logical devices, where in 2860339b2b14SStephen M. Cameron * the list the raid controller is supposed to appear (first or last) 2861339b2b14SStephen M. Cameron */ 2862339b2b14SStephen M. Cameron 2863339b2b14SStephen M. Cameron int logicals_start = nphysicals + (raid_ctlr_position == 0); 2864339b2b14SStephen M. Cameron int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0); 2865339b2b14SStephen M. Cameron 2866339b2b14SStephen M. Cameron if (i == raid_ctlr_position) 2867339b2b14SStephen M. Cameron return RAID_CTLR_LUNID; 2868339b2b14SStephen M. Cameron 2869339b2b14SStephen M. Cameron if (i < logicals_start) 2870d5b5d964SStephen M. Cameron return &physdev_list->LUN[i - 2871d5b5d964SStephen M. Cameron (raid_ctlr_position == 0)].lunid[0]; 2872339b2b14SStephen M. Cameron 2873339b2b14SStephen M. Cameron if (i < last_device) 2874339b2b14SStephen M. Cameron return &logdev_list->LUN[i - nphysicals - 2875339b2b14SStephen M. Cameron (raid_ctlr_position == 0)][0]; 2876339b2b14SStephen M. Cameron BUG(); 2877339b2b14SStephen M. Cameron return NULL; 2878339b2b14SStephen M. Cameron } 2879339b2b14SStephen M. Cameron 2880316b221aSStephen M. Cameron static int hpsa_hba_mode_enabled(struct ctlr_info *h) 2881316b221aSStephen M. Cameron { 2882316b221aSStephen M. Cameron int rc; 28836e8e8088SJoe Handzik int hba_mode_enabled; 2884316b221aSStephen M. Cameron struct bmic_controller_parameters *ctlr_params; 2885316b221aSStephen M. Cameron ctlr_params = kzalloc(sizeof(struct bmic_controller_parameters), 2886316b221aSStephen M. Cameron GFP_KERNEL); 2887316b221aSStephen M. Cameron 2888316b221aSStephen M. Cameron if (!ctlr_params) 288996444fbbSJoe Handzik return -ENOMEM; 2890316b221aSStephen M. Cameron rc = hpsa_bmic_ctrl_mode_sense(h, RAID_CTLR_LUNID, 0, ctlr_params, 2891316b221aSStephen M. Cameron sizeof(struct bmic_controller_parameters)); 289296444fbbSJoe Handzik if (rc) { 2893316b221aSStephen M. Cameron kfree(ctlr_params); 289496444fbbSJoe Handzik return rc; 2895316b221aSStephen M. Cameron } 28966e8e8088SJoe Handzik 28976e8e8088SJoe Handzik hba_mode_enabled = 28986e8e8088SJoe Handzik ((ctlr_params->nvram_flags & HBA_MODE_ENABLED_FLAG) != 0); 28996e8e8088SJoe Handzik kfree(ctlr_params); 29006e8e8088SJoe Handzik return hba_mode_enabled; 2901316b221aSStephen M. Cameron } 2902316b221aSStephen M. Cameron 2903edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno) 2904edd16368SStephen M. Cameron { 2905edd16368SStephen M. Cameron /* the idea here is we could get notified 2906edd16368SStephen M. Cameron * that some devices have changed, so we do a report 2907edd16368SStephen M. Cameron * physical luns and report logical luns cmd, and adjust 2908edd16368SStephen M. Cameron * our list of devices accordingly. 2909edd16368SStephen M. Cameron * 2910edd16368SStephen M. Cameron * The scsi3addr's of devices won't change so long as the 2911edd16368SStephen M. Cameron * adapter is not reset. That means we can rescan and 2912edd16368SStephen M. Cameron * tell which devices we already know about, vs. new 2913edd16368SStephen M. Cameron * devices, vs. disappearing devices. 2914edd16368SStephen M. Cameron */ 2915a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list = NULL; 2916edd16368SStephen M. Cameron struct ReportLUNdata *logdev_list = NULL; 291701a02ffcSStephen M. Cameron u32 nphysicals = 0; 291801a02ffcSStephen M. Cameron u32 nlogicals = 0; 2919283b4a9bSStephen M. Cameron int physical_mode = 0; 292001a02ffcSStephen M. Cameron u32 ndev_allocated = 0; 2921edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice; 2922edd16368SStephen M. Cameron int ncurrent = 0; 29234f4eb9f1SScott Teel int i, n_ext_target_devs, ndevs_to_allocate; 2924339b2b14SStephen M. Cameron int raid_ctlr_position; 29252bbf5c7fSJoe Handzik int rescan_hba_mode; 2926aca4a520SScott Teel DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS); 2927edd16368SStephen M. Cameron 2928cfe5badcSScott Teel currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL); 292992084715SStephen M. Cameron physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL); 293092084715SStephen M. Cameron logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL); 2931edd16368SStephen M. Cameron tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL); 2932edd16368SStephen M. Cameron 29330b0e1d6cSStephen M. Cameron if (!currentsd || !physdev_list || !logdev_list || !tmpdevice) { 2934edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory\n"); 2935edd16368SStephen M. Cameron goto out; 2936edd16368SStephen M. Cameron } 2937edd16368SStephen M. Cameron memset(lunzerobits, 0, sizeof(lunzerobits)); 2938edd16368SStephen M. Cameron 2939316b221aSStephen M. Cameron rescan_hba_mode = hpsa_hba_mode_enabled(h); 294096444fbbSJoe Handzik if (rescan_hba_mode < 0) 294196444fbbSJoe Handzik goto out; 2942316b221aSStephen M. Cameron 2943316b221aSStephen M. Cameron if (!h->hba_mode_enabled && rescan_hba_mode) 2944316b221aSStephen M. Cameron dev_warn(&h->pdev->dev, "HBA mode enabled\n"); 2945316b221aSStephen M. Cameron else if (h->hba_mode_enabled && !rescan_hba_mode) 2946316b221aSStephen M. Cameron dev_warn(&h->pdev->dev, "HBA mode disabled\n"); 2947316b221aSStephen M. Cameron 2948316b221aSStephen M. Cameron h->hba_mode_enabled = rescan_hba_mode; 2949316b221aSStephen M. Cameron 295092084715SStephen M. Cameron if (hpsa_gather_lun_info(h, 295192084715SStephen M. Cameron sizeof(*physdev_list), sizeof(*logdev_list), 2952a93aa1feSMatt Gates (struct ReportLUNdata *) physdev_list, &nphysicals, 2953283b4a9bSStephen M. Cameron &physical_mode, logdev_list, &nlogicals)) 2954edd16368SStephen M. Cameron goto out; 2955edd16368SStephen M. Cameron 2956aca4a520SScott Teel /* We might see up to the maximum number of logical and physical disks 2957aca4a520SScott Teel * plus external target devices, and a device for the local RAID 2958aca4a520SScott Teel * controller. 2959edd16368SStephen M. Cameron */ 2960aca4a520SScott Teel ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1; 2961edd16368SStephen M. Cameron 2962edd16368SStephen M. Cameron /* Allocate the per device structures */ 2963edd16368SStephen M. Cameron for (i = 0; i < ndevs_to_allocate; i++) { 2964b7ec021fSScott Teel if (i >= HPSA_MAX_DEVICES) { 2965b7ec021fSScott Teel dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded." 2966b7ec021fSScott Teel " %d devices ignored.\n", HPSA_MAX_DEVICES, 2967b7ec021fSScott Teel ndevs_to_allocate - HPSA_MAX_DEVICES); 2968b7ec021fSScott Teel break; 2969b7ec021fSScott Teel } 2970b7ec021fSScott Teel 2971edd16368SStephen M. Cameron currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL); 2972edd16368SStephen M. Cameron if (!currentsd[i]) { 2973edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory at %s:%d\n", 2974edd16368SStephen M. Cameron __FILE__, __LINE__); 2975edd16368SStephen M. Cameron goto out; 2976edd16368SStephen M. Cameron } 2977edd16368SStephen M. Cameron ndev_allocated++; 2978edd16368SStephen M. Cameron } 2979edd16368SStephen M. Cameron 29808645291bSStephen M. Cameron if (is_scsi_rev_5(h)) 2981339b2b14SStephen M. Cameron raid_ctlr_position = 0; 2982339b2b14SStephen M. Cameron else 2983339b2b14SStephen M. Cameron raid_ctlr_position = nphysicals + nlogicals; 2984339b2b14SStephen M. Cameron 2985edd16368SStephen M. Cameron /* adjust our table of devices */ 29864f4eb9f1SScott Teel n_ext_target_devs = 0; 2987edd16368SStephen M. Cameron for (i = 0; i < nphysicals + nlogicals + 1; i++) { 29880b0e1d6cSStephen M. Cameron u8 *lunaddrbytes, is_OBDR = 0; 2989edd16368SStephen M. Cameron 2990edd16368SStephen M. Cameron /* Figure out where the LUN ID info is coming from */ 2991339b2b14SStephen M. Cameron lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position, 2992339b2b14SStephen M. Cameron i, nphysicals, nlogicals, physdev_list, logdev_list); 2993edd16368SStephen M. Cameron /* skip masked physical devices. */ 2994339b2b14SStephen M. Cameron if (lunaddrbytes[3] & 0xC0 && 2995339b2b14SStephen M. Cameron i < nphysicals + (raid_ctlr_position == 0)) 2996edd16368SStephen M. Cameron continue; 2997edd16368SStephen M. Cameron 2998edd16368SStephen M. Cameron /* Get device type, vendor, model, device id */ 29990b0e1d6cSStephen M. Cameron if (hpsa_update_device_info(h, lunaddrbytes, tmpdevice, 30000b0e1d6cSStephen M. Cameron &is_OBDR)) 3001edd16368SStephen M. Cameron continue; /* skip it if we can't talk to it. */ 30021f310bdeSStephen M. Cameron figure_bus_target_lun(h, lunaddrbytes, tmpdevice); 3003edd16368SStephen M. Cameron this_device = currentsd[ncurrent]; 3004edd16368SStephen M. Cameron 3005edd16368SStephen M. Cameron /* 30064f4eb9f1SScott Teel * For external target devices, we have to insert a LUN 0 which 3007edd16368SStephen M. Cameron * doesn't show up in CCISS_REPORT_PHYSICAL data, but there 3008edd16368SStephen M. Cameron * is nonetheless an enclosure device there. We have to 3009edd16368SStephen M. Cameron * present that otherwise linux won't find anything if 3010edd16368SStephen M. Cameron * there is no lun 0. 3011edd16368SStephen M. Cameron */ 30124f4eb9f1SScott Teel if (add_ext_target_dev(h, tmpdevice, this_device, 30131f310bdeSStephen M. Cameron lunaddrbytes, lunzerobits, 30144f4eb9f1SScott Teel &n_ext_target_devs)) { 3015edd16368SStephen M. Cameron ncurrent++; 3016edd16368SStephen M. Cameron this_device = currentsd[ncurrent]; 3017edd16368SStephen M. Cameron } 3018edd16368SStephen M. Cameron 3019edd16368SStephen M. Cameron *this_device = *tmpdevice; 3020edd16368SStephen M. Cameron 3021edd16368SStephen M. Cameron switch (this_device->devtype) { 30220b0e1d6cSStephen M. Cameron case TYPE_ROM: 3023edd16368SStephen M. Cameron /* We don't *really* support actual CD-ROM devices, 3024edd16368SStephen M. Cameron * just "One Button Disaster Recovery" tape drive 3025edd16368SStephen M. Cameron * which temporarily pretends to be a CD-ROM drive. 3026edd16368SStephen M. Cameron * So we check that the device is really an OBDR tape 3027edd16368SStephen M. Cameron * device by checking for "$DR-10" in bytes 43-48 of 3028edd16368SStephen M. Cameron * the inquiry data. 3029edd16368SStephen M. Cameron */ 30300b0e1d6cSStephen M. Cameron if (is_OBDR) 3031edd16368SStephen M. Cameron ncurrent++; 3032edd16368SStephen M. Cameron break; 3033edd16368SStephen M. Cameron case TYPE_DISK: 3034316b221aSStephen M. Cameron if (h->hba_mode_enabled) { 3035316b221aSStephen M. Cameron /* never use raid mapper in HBA mode */ 3036316b221aSStephen M. Cameron this_device->offload_enabled = 0; 3037316b221aSStephen M. Cameron ncurrent++; 3038316b221aSStephen M. Cameron break; 3039316b221aSStephen M. Cameron } else if (h->acciopath_status) { 3040283b4a9bSStephen M. Cameron if (i >= nphysicals) { 3041283b4a9bSStephen M. Cameron ncurrent++; 3042edd16368SStephen M. Cameron break; 3043283b4a9bSStephen M. Cameron } 3044316b221aSStephen M. Cameron } else { 3045316b221aSStephen M. Cameron if (i < nphysicals) 3046316b221aSStephen M. Cameron break; 3047316b221aSStephen M. Cameron ncurrent++; 3048316b221aSStephen M. Cameron break; 3049316b221aSStephen M. Cameron } 3050283b4a9bSStephen M. Cameron if (physical_mode == HPSA_REPORT_PHYS_EXTENDED) { 3051e1f7de0cSMatt Gates memcpy(&this_device->ioaccel_handle, 3052e1f7de0cSMatt Gates &lunaddrbytes[20], 3053e1f7de0cSMatt Gates sizeof(this_device->ioaccel_handle)); 3054edd16368SStephen M. Cameron ncurrent++; 3055283b4a9bSStephen M. Cameron } 3056edd16368SStephen M. Cameron break; 3057edd16368SStephen M. Cameron case TYPE_TAPE: 3058edd16368SStephen M. Cameron case TYPE_MEDIUM_CHANGER: 3059edd16368SStephen M. Cameron ncurrent++; 3060edd16368SStephen M. Cameron break; 3061edd16368SStephen M. Cameron case TYPE_RAID: 3062edd16368SStephen M. Cameron /* Only present the Smartarray HBA as a RAID controller. 3063edd16368SStephen M. Cameron * If it's a RAID controller other than the HBA itself 3064edd16368SStephen M. Cameron * (an external RAID controller, MSA500 or similar) 3065edd16368SStephen M. Cameron * don't present it. 3066edd16368SStephen M. Cameron */ 3067edd16368SStephen M. Cameron if (!is_hba_lunid(lunaddrbytes)) 3068edd16368SStephen M. Cameron break; 3069edd16368SStephen M. Cameron ncurrent++; 3070edd16368SStephen M. Cameron break; 3071edd16368SStephen M. Cameron default: 3072edd16368SStephen M. Cameron break; 3073edd16368SStephen M. Cameron } 3074cfe5badcSScott Teel if (ncurrent >= HPSA_MAX_DEVICES) 3075edd16368SStephen M. Cameron break; 3076edd16368SStephen M. Cameron } 3077edd16368SStephen M. Cameron adjust_hpsa_scsi_table(h, hostno, currentsd, ncurrent); 3078edd16368SStephen M. Cameron out: 3079edd16368SStephen M. Cameron kfree(tmpdevice); 3080edd16368SStephen M. Cameron for (i = 0; i < ndev_allocated; i++) 3081edd16368SStephen M. Cameron kfree(currentsd[i]); 3082edd16368SStephen M. Cameron kfree(currentsd); 3083edd16368SStephen M. Cameron kfree(physdev_list); 3084edd16368SStephen M. Cameron kfree(logdev_list); 3085edd16368SStephen M. Cameron } 3086edd16368SStephen M. Cameron 3087c7ee65b3SWebb Scales /* 3088c7ee65b3SWebb Scales * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci 3089edd16368SStephen M. Cameron * dma mapping and fills in the scatter gather entries of the 3090edd16368SStephen M. Cameron * hpsa command, cp. 3091edd16368SStephen M. Cameron */ 309233a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h, 3093edd16368SStephen M. Cameron struct CommandList *cp, 3094edd16368SStephen M. Cameron struct scsi_cmnd *cmd) 3095edd16368SStephen M. Cameron { 3096edd16368SStephen M. Cameron unsigned int len; 3097edd16368SStephen M. Cameron struct scatterlist *sg; 309801a02ffcSStephen M. Cameron u64 addr64; 309933a2ffceSStephen M. Cameron int use_sg, i, sg_index, chained; 310033a2ffceSStephen M. Cameron struct SGDescriptor *curr_sg; 3101edd16368SStephen M. Cameron 310233a2ffceSStephen M. Cameron BUG_ON(scsi_sg_count(cmd) > h->maxsgentries); 3103edd16368SStephen M. Cameron 3104edd16368SStephen M. Cameron use_sg = scsi_dma_map(cmd); 3105edd16368SStephen M. Cameron if (use_sg < 0) 3106edd16368SStephen M. Cameron return use_sg; 3107edd16368SStephen M. Cameron 3108edd16368SStephen M. Cameron if (!use_sg) 3109edd16368SStephen M. Cameron goto sglist_finished; 3110edd16368SStephen M. Cameron 311133a2ffceSStephen M. Cameron curr_sg = cp->SG; 311233a2ffceSStephen M. Cameron chained = 0; 311333a2ffceSStephen M. Cameron sg_index = 0; 3114edd16368SStephen M. Cameron scsi_for_each_sg(cmd, sg, use_sg, i) { 311533a2ffceSStephen M. Cameron if (i == h->max_cmd_sg_entries - 1 && 311633a2ffceSStephen M. Cameron use_sg > h->max_cmd_sg_entries) { 311733a2ffceSStephen M. Cameron chained = 1; 311833a2ffceSStephen M. Cameron curr_sg = h->cmd_sg_list[cp->cmdindex]; 311933a2ffceSStephen M. Cameron sg_index = 0; 312033a2ffceSStephen M. Cameron } 312101a02ffcSStephen M. Cameron addr64 = (u64) sg_dma_address(sg); 3122edd16368SStephen M. Cameron len = sg_dma_len(sg); 312350a0decfSStephen M. Cameron curr_sg->Addr = cpu_to_le64(addr64); 312450a0decfSStephen M. Cameron curr_sg->Len = cpu_to_le32(len); 312550a0decfSStephen M. Cameron curr_sg->Ext = cpu_to_le32(0); 312633a2ffceSStephen M. Cameron curr_sg++; 312733a2ffceSStephen M. Cameron } 312850a0decfSStephen M. Cameron (--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST); 312933a2ffceSStephen M. Cameron 313033a2ffceSStephen M. Cameron if (use_sg + chained > h->maxSG) 313133a2ffceSStephen M. Cameron h->maxSG = use_sg + chained; 313233a2ffceSStephen M. Cameron 313333a2ffceSStephen M. Cameron if (chained) { 313433a2ffceSStephen M. Cameron cp->Header.SGList = h->max_cmd_sg_entries; 313550a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(use_sg + 1); 3136e2bea6dfSStephen M. Cameron if (hpsa_map_sg_chain_block(h, cp)) { 3137e2bea6dfSStephen M. Cameron scsi_dma_unmap(cmd); 3138e2bea6dfSStephen M. Cameron return -1; 3139e2bea6dfSStephen M. Cameron } 314033a2ffceSStephen M. Cameron return 0; 3141edd16368SStephen M. Cameron } 3142edd16368SStephen M. Cameron 3143edd16368SStephen M. Cameron sglist_finished: 3144edd16368SStephen M. Cameron 314501a02ffcSStephen M. Cameron cp->Header.SGList = (u8) use_sg; /* no. SGs contig in this cmd */ 3146c7ee65b3SWebb Scales cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */ 3147edd16368SStephen M. Cameron return 0; 3148edd16368SStephen M. Cameron } 3149edd16368SStephen M. Cameron 3150283b4a9bSStephen M. Cameron #define IO_ACCEL_INELIGIBLE (1) 3151283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len) 3152283b4a9bSStephen M. Cameron { 3153283b4a9bSStephen M. Cameron int is_write = 0; 3154283b4a9bSStephen M. Cameron u32 block; 3155283b4a9bSStephen M. Cameron u32 block_cnt; 3156283b4a9bSStephen M. Cameron 3157283b4a9bSStephen M. Cameron /* Perform some CDB fixups if needed using 10 byte reads/writes only */ 3158283b4a9bSStephen M. Cameron switch (cdb[0]) { 3159283b4a9bSStephen M. Cameron case WRITE_6: 3160283b4a9bSStephen M. Cameron case WRITE_12: 3161283b4a9bSStephen M. Cameron is_write = 1; 3162283b4a9bSStephen M. Cameron case READ_6: 3163283b4a9bSStephen M. Cameron case READ_12: 3164283b4a9bSStephen M. Cameron if (*cdb_len == 6) { 3165283b4a9bSStephen M. Cameron block = (((u32) cdb[2]) << 8) | cdb[3]; 3166283b4a9bSStephen M. Cameron block_cnt = cdb[4]; 3167283b4a9bSStephen M. Cameron } else { 3168283b4a9bSStephen M. Cameron BUG_ON(*cdb_len != 12); 3169283b4a9bSStephen M. Cameron block = (((u32) cdb[2]) << 24) | 3170283b4a9bSStephen M. Cameron (((u32) cdb[3]) << 16) | 3171283b4a9bSStephen M. Cameron (((u32) cdb[4]) << 8) | 3172283b4a9bSStephen M. Cameron cdb[5]; 3173283b4a9bSStephen M. Cameron block_cnt = 3174283b4a9bSStephen M. Cameron (((u32) cdb[6]) << 24) | 3175283b4a9bSStephen M. Cameron (((u32) cdb[7]) << 16) | 3176283b4a9bSStephen M. Cameron (((u32) cdb[8]) << 8) | 3177283b4a9bSStephen M. Cameron cdb[9]; 3178283b4a9bSStephen M. Cameron } 3179283b4a9bSStephen M. Cameron if (block_cnt > 0xffff) 3180283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3181283b4a9bSStephen M. Cameron 3182283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 3183283b4a9bSStephen M. Cameron cdb[1] = 0; 3184283b4a9bSStephen M. Cameron cdb[2] = (u8) (block >> 24); 3185283b4a9bSStephen M. Cameron cdb[3] = (u8) (block >> 16); 3186283b4a9bSStephen M. Cameron cdb[4] = (u8) (block >> 8); 3187283b4a9bSStephen M. Cameron cdb[5] = (u8) (block); 3188283b4a9bSStephen M. Cameron cdb[6] = 0; 3189283b4a9bSStephen M. Cameron cdb[7] = (u8) (block_cnt >> 8); 3190283b4a9bSStephen M. Cameron cdb[8] = (u8) (block_cnt); 3191283b4a9bSStephen M. Cameron cdb[9] = 0; 3192283b4a9bSStephen M. Cameron *cdb_len = 10; 3193283b4a9bSStephen M. Cameron break; 3194283b4a9bSStephen M. Cameron } 3195283b4a9bSStephen M. Cameron return 0; 3196283b4a9bSStephen M. Cameron } 3197283b4a9bSStephen M. Cameron 3198c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h, 3199283b4a9bSStephen M. Cameron struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 3200283b4a9bSStephen M. Cameron u8 *scsi3addr) 3201e1f7de0cSMatt Gates { 3202e1f7de0cSMatt Gates struct scsi_cmnd *cmd = c->scsi_cmd; 3203e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 3204e1f7de0cSMatt Gates unsigned int len; 3205e1f7de0cSMatt Gates unsigned int total_len = 0; 3206e1f7de0cSMatt Gates struct scatterlist *sg; 3207e1f7de0cSMatt Gates u64 addr64; 3208e1f7de0cSMatt Gates int use_sg, i; 3209e1f7de0cSMatt Gates struct SGDescriptor *curr_sg; 3210e1f7de0cSMatt Gates u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE; 3211e1f7de0cSMatt Gates 3212283b4a9bSStephen M. Cameron /* TODO: implement chaining support */ 3213283b4a9bSStephen M. Cameron if (scsi_sg_count(cmd) > h->ioaccel_maxsg) 3214283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3215283b4a9bSStephen M. Cameron 3216e1f7de0cSMatt Gates BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX); 3217e1f7de0cSMatt Gates 3218283b4a9bSStephen M. Cameron if (fixup_ioaccel_cdb(cdb, &cdb_len)) 3219283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3220283b4a9bSStephen M. Cameron 3221e1f7de0cSMatt Gates c->cmd_type = CMD_IOACCEL1; 3222e1f7de0cSMatt Gates 3223e1f7de0cSMatt Gates /* Adjust the DMA address to point to the accelerated command buffer */ 3224e1f7de0cSMatt Gates c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle + 3225e1f7de0cSMatt Gates (c->cmdindex * sizeof(*cp)); 3226e1f7de0cSMatt Gates BUG_ON(c->busaddr & 0x0000007F); 3227e1f7de0cSMatt Gates 3228e1f7de0cSMatt Gates use_sg = scsi_dma_map(cmd); 3229e1f7de0cSMatt Gates if (use_sg < 0) 3230e1f7de0cSMatt Gates return use_sg; 3231e1f7de0cSMatt Gates 3232e1f7de0cSMatt Gates if (use_sg) { 3233e1f7de0cSMatt Gates curr_sg = cp->SG; 3234e1f7de0cSMatt Gates scsi_for_each_sg(cmd, sg, use_sg, i) { 3235e1f7de0cSMatt Gates addr64 = (u64) sg_dma_address(sg); 3236e1f7de0cSMatt Gates len = sg_dma_len(sg); 3237e1f7de0cSMatt Gates total_len += len; 323850a0decfSStephen M. Cameron curr_sg->Addr = cpu_to_le64(addr64); 323950a0decfSStephen M. Cameron curr_sg->Len = cpu_to_le32(len); 324050a0decfSStephen M. Cameron curr_sg->Ext = cpu_to_le32(0); 3241e1f7de0cSMatt Gates curr_sg++; 3242e1f7de0cSMatt Gates } 324350a0decfSStephen M. Cameron (--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST); 3244e1f7de0cSMatt Gates 3245e1f7de0cSMatt Gates switch (cmd->sc_data_direction) { 3246e1f7de0cSMatt Gates case DMA_TO_DEVICE: 3247e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_OUT; 3248e1f7de0cSMatt Gates break; 3249e1f7de0cSMatt Gates case DMA_FROM_DEVICE: 3250e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_IN; 3251e1f7de0cSMatt Gates break; 3252e1f7de0cSMatt Gates case DMA_NONE: 3253e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 3254e1f7de0cSMatt Gates break; 3255e1f7de0cSMatt Gates default: 3256e1f7de0cSMatt Gates dev_err(&h->pdev->dev, "unknown data direction: %d\n", 3257e1f7de0cSMatt Gates cmd->sc_data_direction); 3258e1f7de0cSMatt Gates BUG(); 3259e1f7de0cSMatt Gates break; 3260e1f7de0cSMatt Gates } 3261e1f7de0cSMatt Gates } else { 3262e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 3263e1f7de0cSMatt Gates } 3264e1f7de0cSMatt Gates 3265c349775eSScott Teel c->Header.SGList = use_sg; 3266e1f7de0cSMatt Gates /* Fill out the command structure to submit */ 32672b08b3e9SDon Brace cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF); 32682b08b3e9SDon Brace cp->transfer_len = cpu_to_le32(total_len); 32692b08b3e9SDon Brace cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ | 32702b08b3e9SDon Brace (cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK)); 32712b08b3e9SDon Brace cp->control = cpu_to_le32(control); 3272283b4a9bSStephen M. Cameron memcpy(cp->CDB, cdb, cdb_len); 3273283b4a9bSStephen M. Cameron memcpy(cp->CISS_LUN, scsi3addr, 8); 3274c349775eSScott Teel /* Tag was already set at init time. */ 3275e1f7de0cSMatt Gates enqueue_cmd_and_start_io(h, c); 3276e1f7de0cSMatt Gates return 0; 3277e1f7de0cSMatt Gates } 3278edd16368SStephen M. Cameron 3279283b4a9bSStephen M. Cameron /* 3280283b4a9bSStephen M. Cameron * Queue a command directly to a device behind the controller using the 3281283b4a9bSStephen M. Cameron * I/O accelerator path. 3282283b4a9bSStephen M. Cameron */ 3283283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h, 3284283b4a9bSStephen M. Cameron struct CommandList *c) 3285283b4a9bSStephen M. Cameron { 3286283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 3287283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 3288283b4a9bSStephen M. Cameron 3289283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle, 3290283b4a9bSStephen M. Cameron cmd->cmnd, cmd->cmd_len, dev->scsi3addr); 3291283b4a9bSStephen M. Cameron } 3292283b4a9bSStephen M. Cameron 3293dd0e19f3SScott Teel /* 3294dd0e19f3SScott Teel * Set encryption parameters for the ioaccel2 request 3295dd0e19f3SScott Teel */ 3296dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h, 3297dd0e19f3SScott Teel struct CommandList *c, struct io_accel2_cmd *cp) 3298dd0e19f3SScott Teel { 3299dd0e19f3SScott Teel struct scsi_cmnd *cmd = c->scsi_cmd; 3300dd0e19f3SScott Teel struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 3301dd0e19f3SScott Teel struct raid_map_data *map = &dev->raid_map; 3302dd0e19f3SScott Teel u64 first_block; 3303dd0e19f3SScott Teel 3304dd0e19f3SScott Teel BUG_ON(!(dev->offload_config && dev->offload_enabled)); 3305dd0e19f3SScott Teel 3306dd0e19f3SScott Teel /* Are we doing encryption on this device */ 33072b08b3e9SDon Brace if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON)) 3308dd0e19f3SScott Teel return; 3309dd0e19f3SScott Teel /* Set the data encryption key index. */ 3310dd0e19f3SScott Teel cp->dekindex = map->dekindex; 3311dd0e19f3SScott Teel 3312dd0e19f3SScott Teel /* Set the encryption enable flag, encoded into direction field. */ 3313dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK; 3314dd0e19f3SScott Teel 3315dd0e19f3SScott Teel /* Set encryption tweak values based on logical block address 3316dd0e19f3SScott Teel * If block size is 512, tweak value is LBA. 3317dd0e19f3SScott Teel * For other block sizes, tweak is (LBA * block size)/ 512) 3318dd0e19f3SScott Teel */ 3319dd0e19f3SScott Teel switch (cmd->cmnd[0]) { 3320dd0e19f3SScott Teel /* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */ 3321dd0e19f3SScott Teel case WRITE_6: 3322dd0e19f3SScott Teel case READ_6: 33232b08b3e9SDon Brace first_block = get_unaligned_be16(&cmd->cmnd[2]); 3324dd0e19f3SScott Teel break; 3325dd0e19f3SScott Teel case WRITE_10: 3326dd0e19f3SScott Teel case READ_10: 3327dd0e19f3SScott Teel /* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */ 3328dd0e19f3SScott Teel case WRITE_12: 3329dd0e19f3SScott Teel case READ_12: 33302b08b3e9SDon Brace first_block = get_unaligned_be32(&cmd->cmnd[2]); 3331dd0e19f3SScott Teel break; 3332dd0e19f3SScott Teel case WRITE_16: 3333dd0e19f3SScott Teel case READ_16: 33342b08b3e9SDon Brace first_block = get_unaligned_be64(&cmd->cmnd[2]); 3335dd0e19f3SScott Teel break; 3336dd0e19f3SScott Teel default: 3337dd0e19f3SScott Teel dev_err(&h->pdev->dev, 33382b08b3e9SDon Brace "ERROR: %s: size (0x%x) not supported for encryption\n", 33392b08b3e9SDon Brace __func__, cmd->cmnd[0]); 3340dd0e19f3SScott Teel BUG(); 3341dd0e19f3SScott Teel break; 3342dd0e19f3SScott Teel } 33432b08b3e9SDon Brace 33442b08b3e9SDon Brace if (le32_to_cpu(map->volume_blk_size) != 512) 33452b08b3e9SDon Brace first_block = first_block * 33462b08b3e9SDon Brace le32_to_cpu(map->volume_blk_size)/512; 33472b08b3e9SDon Brace 33482b08b3e9SDon Brace cp->tweak_lower = cpu_to_le32(first_block); 33492b08b3e9SDon Brace cp->tweak_upper = cpu_to_le32(first_block >> 32); 3350dd0e19f3SScott Teel } 3351dd0e19f3SScott Teel 3352c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h, 3353c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 3354c349775eSScott Teel u8 *scsi3addr) 3355c349775eSScott Teel { 3356c349775eSScott Teel struct scsi_cmnd *cmd = c->scsi_cmd; 3357c349775eSScott Teel struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex]; 3358c349775eSScott Teel struct ioaccel2_sg_element *curr_sg; 3359c349775eSScott Teel int use_sg, i; 3360c349775eSScott Teel struct scatterlist *sg; 3361c349775eSScott Teel u64 addr64; 3362c349775eSScott Teel u32 len; 3363c349775eSScott Teel u32 total_len = 0; 3364c349775eSScott Teel 3365c349775eSScott Teel if (scsi_sg_count(cmd) > h->ioaccel_maxsg) 3366c349775eSScott Teel return IO_ACCEL_INELIGIBLE; 3367c349775eSScott Teel 3368c349775eSScott Teel if (fixup_ioaccel_cdb(cdb, &cdb_len)) 3369c349775eSScott Teel return IO_ACCEL_INELIGIBLE; 3370c349775eSScott Teel c->cmd_type = CMD_IOACCEL2; 3371c349775eSScott Teel /* Adjust the DMA address to point to the accelerated command buffer */ 3372c349775eSScott Teel c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle + 3373c349775eSScott Teel (c->cmdindex * sizeof(*cp)); 3374c349775eSScott Teel BUG_ON(c->busaddr & 0x0000007F); 3375c349775eSScott Teel 3376c349775eSScott Teel memset(cp, 0, sizeof(*cp)); 3377c349775eSScott Teel cp->IU_type = IOACCEL2_IU_TYPE; 3378c349775eSScott Teel 3379c349775eSScott Teel use_sg = scsi_dma_map(cmd); 3380c349775eSScott Teel if (use_sg < 0) 3381c349775eSScott Teel return use_sg; 3382c349775eSScott Teel 3383c349775eSScott Teel if (use_sg) { 3384c349775eSScott Teel BUG_ON(use_sg > IOACCEL2_MAXSGENTRIES); 3385c349775eSScott Teel curr_sg = cp->sg; 3386c349775eSScott Teel scsi_for_each_sg(cmd, sg, use_sg, i) { 3387c349775eSScott Teel addr64 = (u64) sg_dma_address(sg); 3388c349775eSScott Teel len = sg_dma_len(sg); 3389c349775eSScott Teel total_len += len; 3390c349775eSScott Teel curr_sg->address = cpu_to_le64(addr64); 3391c349775eSScott Teel curr_sg->length = cpu_to_le32(len); 3392c349775eSScott Teel curr_sg->reserved[0] = 0; 3393c349775eSScott Teel curr_sg->reserved[1] = 0; 3394c349775eSScott Teel curr_sg->reserved[2] = 0; 3395c349775eSScott Teel curr_sg->chain_indicator = 0; 3396c349775eSScott Teel curr_sg++; 3397c349775eSScott Teel } 3398c349775eSScott Teel 3399c349775eSScott Teel switch (cmd->sc_data_direction) { 3400c349775eSScott Teel case DMA_TO_DEVICE: 3401dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 3402dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_DATA_OUT; 3403c349775eSScott Teel break; 3404c349775eSScott Teel case DMA_FROM_DEVICE: 3405dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 3406dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_DATA_IN; 3407c349775eSScott Teel break; 3408c349775eSScott Teel case DMA_NONE: 3409dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 3410dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_NO_DATA; 3411c349775eSScott Teel break; 3412c349775eSScott Teel default: 3413c349775eSScott Teel dev_err(&h->pdev->dev, "unknown data direction: %d\n", 3414c349775eSScott Teel cmd->sc_data_direction); 3415c349775eSScott Teel BUG(); 3416c349775eSScott Teel break; 3417c349775eSScott Teel } 3418c349775eSScott Teel } else { 3419dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 3420dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_NO_DATA; 3421c349775eSScott Teel } 3422dd0e19f3SScott Teel 3423dd0e19f3SScott Teel /* Set encryption parameters, if necessary */ 3424dd0e19f3SScott Teel set_encrypt_ioaccel2(h, c, cp); 3425dd0e19f3SScott Teel 34262b08b3e9SDon Brace cp->scsi_nexus = cpu_to_le32(ioaccel_handle); 3427f2405db8SDon Brace cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT); 3428c349775eSScott Teel memcpy(cp->cdb, cdb, sizeof(cp->cdb)); 3429c349775eSScott Teel 3430c349775eSScott Teel /* fill in sg elements */ 3431c349775eSScott Teel cp->sg_count = (u8) use_sg; 3432c349775eSScott Teel 3433c349775eSScott Teel cp->data_len = cpu_to_le32(total_len); 3434c349775eSScott Teel cp->err_ptr = cpu_to_le64(c->busaddr + 3435c349775eSScott Teel offsetof(struct io_accel2_cmd, error_data)); 343650a0decfSStephen M. Cameron cp->err_len = cpu_to_le32(sizeof(cp->error_data)); 3437c349775eSScott Teel 3438c349775eSScott Teel enqueue_cmd_and_start_io(h, c); 3439c349775eSScott Teel return 0; 3440c349775eSScott Teel } 3441c349775eSScott Teel 3442c349775eSScott Teel /* 3443c349775eSScott Teel * Queue a command to the correct I/O accelerator path. 3444c349775eSScott Teel */ 3445c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 3446c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 3447c349775eSScott Teel u8 *scsi3addr) 3448c349775eSScott Teel { 3449c349775eSScott Teel if (h->transMethod & CFGTBL_Trans_io_accel1) 3450c349775eSScott Teel return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle, 3451c349775eSScott Teel cdb, cdb_len, scsi3addr); 3452c349775eSScott Teel else 3453c349775eSScott Teel return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle, 3454c349775eSScott Teel cdb, cdb_len, scsi3addr); 3455c349775eSScott Teel } 3456c349775eSScott Teel 34576b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map, 34586b80b18fSScott Teel int offload_to_mirror, u32 *map_index, u32 *current_group) 34596b80b18fSScott Teel { 34606b80b18fSScott Teel if (offload_to_mirror == 0) { 34616b80b18fSScott Teel /* use physical disk in the first mirrored group. */ 34622b08b3e9SDon Brace *map_index %= le16_to_cpu(map->data_disks_per_row); 34636b80b18fSScott Teel return; 34646b80b18fSScott Teel } 34656b80b18fSScott Teel do { 34666b80b18fSScott Teel /* determine mirror group that *map_index indicates */ 34672b08b3e9SDon Brace *current_group = *map_index / 34682b08b3e9SDon Brace le16_to_cpu(map->data_disks_per_row); 34696b80b18fSScott Teel if (offload_to_mirror == *current_group) 34706b80b18fSScott Teel continue; 34712b08b3e9SDon Brace if (*current_group < le16_to_cpu(map->layout_map_count) - 1) { 34726b80b18fSScott Teel /* select map index from next group */ 34732b08b3e9SDon Brace *map_index += le16_to_cpu(map->data_disks_per_row); 34746b80b18fSScott Teel (*current_group)++; 34756b80b18fSScott Teel } else { 34766b80b18fSScott Teel /* select map index from first group */ 34772b08b3e9SDon Brace *map_index %= le16_to_cpu(map->data_disks_per_row); 34786b80b18fSScott Teel *current_group = 0; 34796b80b18fSScott Teel } 34806b80b18fSScott Teel } while (offload_to_mirror != *current_group); 34816b80b18fSScott Teel } 34826b80b18fSScott Teel 3483283b4a9bSStephen M. Cameron /* 3484283b4a9bSStephen M. Cameron * Attempt to perform offload RAID mapping for a logical volume I/O. 3485283b4a9bSStephen M. Cameron */ 3486283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h, 3487283b4a9bSStephen M. Cameron struct CommandList *c) 3488283b4a9bSStephen M. Cameron { 3489283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 3490283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 3491283b4a9bSStephen M. Cameron struct raid_map_data *map = &dev->raid_map; 3492283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map->data[0]; 3493283b4a9bSStephen M. Cameron int is_write = 0; 3494283b4a9bSStephen M. Cameron u32 map_index; 3495283b4a9bSStephen M. Cameron u64 first_block, last_block; 3496283b4a9bSStephen M. Cameron u32 block_cnt; 3497283b4a9bSStephen M. Cameron u32 blocks_per_row; 3498283b4a9bSStephen M. Cameron u64 first_row, last_row; 3499283b4a9bSStephen M. Cameron u32 first_row_offset, last_row_offset; 3500283b4a9bSStephen M. Cameron u32 first_column, last_column; 35016b80b18fSScott Teel u64 r0_first_row, r0_last_row; 35026b80b18fSScott Teel u32 r5or6_blocks_per_row; 35036b80b18fSScott Teel u64 r5or6_first_row, r5or6_last_row; 35046b80b18fSScott Teel u32 r5or6_first_row_offset, r5or6_last_row_offset; 35056b80b18fSScott Teel u32 r5or6_first_column, r5or6_last_column; 35066b80b18fSScott Teel u32 total_disks_per_row; 35076b80b18fSScott Teel u32 stripesize; 35086b80b18fSScott Teel u32 first_group, last_group, current_group; 3509283b4a9bSStephen M. Cameron u32 map_row; 3510283b4a9bSStephen M. Cameron u32 disk_handle; 3511283b4a9bSStephen M. Cameron u64 disk_block; 3512283b4a9bSStephen M. Cameron u32 disk_block_cnt; 3513283b4a9bSStephen M. Cameron u8 cdb[16]; 3514283b4a9bSStephen M. Cameron u8 cdb_len; 35152b08b3e9SDon Brace u16 strip_size; 3516283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 3517283b4a9bSStephen M. Cameron u64 tmpdiv; 3518283b4a9bSStephen M. Cameron #endif 35196b80b18fSScott Teel int offload_to_mirror; 3520283b4a9bSStephen M. Cameron 3521283b4a9bSStephen M. Cameron BUG_ON(!(dev->offload_config && dev->offload_enabled)); 3522283b4a9bSStephen M. Cameron 3523283b4a9bSStephen M. Cameron /* check for valid opcode, get LBA and block count */ 3524283b4a9bSStephen M. Cameron switch (cmd->cmnd[0]) { 3525283b4a9bSStephen M. Cameron case WRITE_6: 3526283b4a9bSStephen M. Cameron is_write = 1; 3527283b4a9bSStephen M. Cameron case READ_6: 3528283b4a9bSStephen M. Cameron first_block = 3529283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 8) | 3530283b4a9bSStephen M. Cameron cmd->cmnd[3]; 3531283b4a9bSStephen M. Cameron block_cnt = cmd->cmnd[4]; 35323fa89a04SStephen M. Cameron if (block_cnt == 0) 35333fa89a04SStephen M. Cameron block_cnt = 256; 3534283b4a9bSStephen M. Cameron break; 3535283b4a9bSStephen M. Cameron case WRITE_10: 3536283b4a9bSStephen M. Cameron is_write = 1; 3537283b4a9bSStephen M. Cameron case READ_10: 3538283b4a9bSStephen M. Cameron first_block = 3539283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 3540283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 3541283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 3542283b4a9bSStephen M. Cameron cmd->cmnd[5]; 3543283b4a9bSStephen M. Cameron block_cnt = 3544283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 8) | 3545283b4a9bSStephen M. Cameron cmd->cmnd[8]; 3546283b4a9bSStephen M. Cameron break; 3547283b4a9bSStephen M. Cameron case WRITE_12: 3548283b4a9bSStephen M. Cameron is_write = 1; 3549283b4a9bSStephen M. Cameron case READ_12: 3550283b4a9bSStephen M. Cameron first_block = 3551283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 3552283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 3553283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 3554283b4a9bSStephen M. Cameron cmd->cmnd[5]; 3555283b4a9bSStephen M. Cameron block_cnt = 3556283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[6]) << 24) | 3557283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 16) | 3558283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[8]) << 8) | 3559283b4a9bSStephen M. Cameron cmd->cmnd[9]; 3560283b4a9bSStephen M. Cameron break; 3561283b4a9bSStephen M. Cameron case WRITE_16: 3562283b4a9bSStephen M. Cameron is_write = 1; 3563283b4a9bSStephen M. Cameron case READ_16: 3564283b4a9bSStephen M. Cameron first_block = 3565283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 56) | 3566283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 48) | 3567283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 40) | 3568283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[5]) << 32) | 3569283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[6]) << 24) | 3570283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[7]) << 16) | 3571283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[8]) << 8) | 3572283b4a9bSStephen M. Cameron cmd->cmnd[9]; 3573283b4a9bSStephen M. Cameron block_cnt = 3574283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[10]) << 24) | 3575283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[11]) << 16) | 3576283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[12]) << 8) | 3577283b4a9bSStephen M. Cameron cmd->cmnd[13]; 3578283b4a9bSStephen M. Cameron break; 3579283b4a9bSStephen M. Cameron default: 3580283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */ 3581283b4a9bSStephen M. Cameron } 3582283b4a9bSStephen M. Cameron last_block = first_block + block_cnt - 1; 3583283b4a9bSStephen M. Cameron 3584283b4a9bSStephen M. Cameron /* check for write to non-RAID-0 */ 3585283b4a9bSStephen M. Cameron if (is_write && dev->raid_level != 0) 3586283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3587283b4a9bSStephen M. Cameron 3588283b4a9bSStephen M. Cameron /* check for invalid block or wraparound */ 35892b08b3e9SDon Brace if (last_block >= le64_to_cpu(map->volume_blk_cnt) || 35902b08b3e9SDon Brace last_block < first_block) 3591283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3592283b4a9bSStephen M. Cameron 3593283b4a9bSStephen M. Cameron /* calculate stripe information for the request */ 35942b08b3e9SDon Brace blocks_per_row = le16_to_cpu(map->data_disks_per_row) * 35952b08b3e9SDon Brace le16_to_cpu(map->strip_size); 35962b08b3e9SDon Brace strip_size = le16_to_cpu(map->strip_size); 3597283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 3598283b4a9bSStephen M. Cameron tmpdiv = first_block; 3599283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 3600283b4a9bSStephen M. Cameron first_row = tmpdiv; 3601283b4a9bSStephen M. Cameron tmpdiv = last_block; 3602283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 3603283b4a9bSStephen M. Cameron last_row = tmpdiv; 3604283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 3605283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 3606283b4a9bSStephen M. Cameron tmpdiv = first_row_offset; 36072b08b3e9SDon Brace (void) do_div(tmpdiv, strip_size); 3608283b4a9bSStephen M. Cameron first_column = tmpdiv; 3609283b4a9bSStephen M. Cameron tmpdiv = last_row_offset; 36102b08b3e9SDon Brace (void) do_div(tmpdiv, strip_size); 3611283b4a9bSStephen M. Cameron last_column = tmpdiv; 3612283b4a9bSStephen M. Cameron #else 3613283b4a9bSStephen M. Cameron first_row = first_block / blocks_per_row; 3614283b4a9bSStephen M. Cameron last_row = last_block / blocks_per_row; 3615283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 3616283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 36172b08b3e9SDon Brace first_column = first_row_offset / strip_size; 36182b08b3e9SDon Brace last_column = last_row_offset / strip_size; 3619283b4a9bSStephen M. Cameron #endif 3620283b4a9bSStephen M. Cameron 3621283b4a9bSStephen M. Cameron /* if this isn't a single row/column then give to the controller */ 3622283b4a9bSStephen M. Cameron if ((first_row != last_row) || (first_column != last_column)) 3623283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3624283b4a9bSStephen M. Cameron 3625283b4a9bSStephen M. Cameron /* proceeding with driver mapping */ 36262b08b3e9SDon Brace total_disks_per_row = le16_to_cpu(map->data_disks_per_row) + 36272b08b3e9SDon Brace le16_to_cpu(map->metadata_disks_per_row); 3628283b4a9bSStephen M. Cameron map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 36292b08b3e9SDon Brace le16_to_cpu(map->row_cnt); 36306b80b18fSScott Teel map_index = (map_row * total_disks_per_row) + first_column; 36316b80b18fSScott Teel 36326b80b18fSScott Teel switch (dev->raid_level) { 36336b80b18fSScott Teel case HPSA_RAID_0: 36346b80b18fSScott Teel break; /* nothing special to do */ 36356b80b18fSScott Teel case HPSA_RAID_1: 36366b80b18fSScott Teel /* Handles load balance across RAID 1 members. 36376b80b18fSScott Teel * (2-drive R1 and R10 with even # of drives.) 36386b80b18fSScott Teel * Appropriate for SSDs, not optimal for HDDs 3639283b4a9bSStephen M. Cameron */ 36402b08b3e9SDon Brace BUG_ON(le16_to_cpu(map->layout_map_count) != 2); 3641283b4a9bSStephen M. Cameron if (dev->offload_to_mirror) 36422b08b3e9SDon Brace map_index += le16_to_cpu(map->data_disks_per_row); 3643283b4a9bSStephen M. Cameron dev->offload_to_mirror = !dev->offload_to_mirror; 36446b80b18fSScott Teel break; 36456b80b18fSScott Teel case HPSA_RAID_ADM: 36466b80b18fSScott Teel /* Handles N-way mirrors (R1-ADM) 36476b80b18fSScott Teel * and R10 with # of drives divisible by 3.) 36486b80b18fSScott Teel */ 36492b08b3e9SDon Brace BUG_ON(le16_to_cpu(map->layout_map_count) != 3); 36506b80b18fSScott Teel 36516b80b18fSScott Teel offload_to_mirror = dev->offload_to_mirror; 36526b80b18fSScott Teel raid_map_helper(map, offload_to_mirror, 36536b80b18fSScott Teel &map_index, ¤t_group); 36546b80b18fSScott Teel /* set mirror group to use next time */ 36556b80b18fSScott Teel offload_to_mirror = 36562b08b3e9SDon Brace (offload_to_mirror >= 36572b08b3e9SDon Brace le16_to_cpu(map->layout_map_count) - 1) 36586b80b18fSScott Teel ? 0 : offload_to_mirror + 1; 36596b80b18fSScott Teel dev->offload_to_mirror = offload_to_mirror; 36606b80b18fSScott Teel /* Avoid direct use of dev->offload_to_mirror within this 36616b80b18fSScott Teel * function since multiple threads might simultaneously 36626b80b18fSScott Teel * increment it beyond the range of dev->layout_map_count -1. 36636b80b18fSScott Teel */ 36646b80b18fSScott Teel break; 36656b80b18fSScott Teel case HPSA_RAID_5: 36666b80b18fSScott Teel case HPSA_RAID_6: 36672b08b3e9SDon Brace if (le16_to_cpu(map->layout_map_count) <= 1) 36686b80b18fSScott Teel break; 36696b80b18fSScott Teel 36706b80b18fSScott Teel /* Verify first and last block are in same RAID group */ 36716b80b18fSScott Teel r5or6_blocks_per_row = 36722b08b3e9SDon Brace le16_to_cpu(map->strip_size) * 36732b08b3e9SDon Brace le16_to_cpu(map->data_disks_per_row); 36746b80b18fSScott Teel BUG_ON(r5or6_blocks_per_row == 0); 36752b08b3e9SDon Brace stripesize = r5or6_blocks_per_row * 36762b08b3e9SDon Brace le16_to_cpu(map->layout_map_count); 36776b80b18fSScott Teel #if BITS_PER_LONG == 32 36786b80b18fSScott Teel tmpdiv = first_block; 36796b80b18fSScott Teel first_group = do_div(tmpdiv, stripesize); 36806b80b18fSScott Teel tmpdiv = first_group; 36816b80b18fSScott Teel (void) do_div(tmpdiv, r5or6_blocks_per_row); 36826b80b18fSScott Teel first_group = tmpdiv; 36836b80b18fSScott Teel tmpdiv = last_block; 36846b80b18fSScott Teel last_group = do_div(tmpdiv, stripesize); 36856b80b18fSScott Teel tmpdiv = last_group; 36866b80b18fSScott Teel (void) do_div(tmpdiv, r5or6_blocks_per_row); 36876b80b18fSScott Teel last_group = tmpdiv; 36886b80b18fSScott Teel #else 36896b80b18fSScott Teel first_group = (first_block % stripesize) / r5or6_blocks_per_row; 36906b80b18fSScott Teel last_group = (last_block % stripesize) / r5or6_blocks_per_row; 36916b80b18fSScott Teel #endif 3692000ff7c2SStephen M. Cameron if (first_group != last_group) 36936b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 36946b80b18fSScott Teel 36956b80b18fSScott Teel /* Verify request is in a single row of RAID 5/6 */ 36966b80b18fSScott Teel #if BITS_PER_LONG == 32 36976b80b18fSScott Teel tmpdiv = first_block; 36986b80b18fSScott Teel (void) do_div(tmpdiv, stripesize); 36996b80b18fSScott Teel first_row = r5or6_first_row = r0_first_row = tmpdiv; 37006b80b18fSScott Teel tmpdiv = last_block; 37016b80b18fSScott Teel (void) do_div(tmpdiv, stripesize); 37026b80b18fSScott Teel r5or6_last_row = r0_last_row = tmpdiv; 37036b80b18fSScott Teel #else 37046b80b18fSScott Teel first_row = r5or6_first_row = r0_first_row = 37056b80b18fSScott Teel first_block / stripesize; 37066b80b18fSScott Teel r5or6_last_row = r0_last_row = last_block / stripesize; 37076b80b18fSScott Teel #endif 37086b80b18fSScott Teel if (r5or6_first_row != r5or6_last_row) 37096b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 37106b80b18fSScott Teel 37116b80b18fSScott Teel 37126b80b18fSScott Teel /* Verify request is in a single column */ 37136b80b18fSScott Teel #if BITS_PER_LONG == 32 37146b80b18fSScott Teel tmpdiv = first_block; 37156b80b18fSScott Teel first_row_offset = do_div(tmpdiv, stripesize); 37166b80b18fSScott Teel tmpdiv = first_row_offset; 37176b80b18fSScott Teel first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row); 37186b80b18fSScott Teel r5or6_first_row_offset = first_row_offset; 37196b80b18fSScott Teel tmpdiv = last_block; 37206b80b18fSScott Teel r5or6_last_row_offset = do_div(tmpdiv, stripesize); 37216b80b18fSScott Teel tmpdiv = r5or6_last_row_offset; 37226b80b18fSScott Teel r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row); 37236b80b18fSScott Teel tmpdiv = r5or6_first_row_offset; 37246b80b18fSScott Teel (void) do_div(tmpdiv, map->strip_size); 37256b80b18fSScott Teel first_column = r5or6_first_column = tmpdiv; 37266b80b18fSScott Teel tmpdiv = r5or6_last_row_offset; 37276b80b18fSScott Teel (void) do_div(tmpdiv, map->strip_size); 37286b80b18fSScott Teel r5or6_last_column = tmpdiv; 37296b80b18fSScott Teel #else 37306b80b18fSScott Teel first_row_offset = r5or6_first_row_offset = 37316b80b18fSScott Teel (u32)((first_block % stripesize) % 37326b80b18fSScott Teel r5or6_blocks_per_row); 37336b80b18fSScott Teel 37346b80b18fSScott Teel r5or6_last_row_offset = 37356b80b18fSScott Teel (u32)((last_block % stripesize) % 37366b80b18fSScott Teel r5or6_blocks_per_row); 37376b80b18fSScott Teel 37386b80b18fSScott Teel first_column = r5or6_first_column = 37392b08b3e9SDon Brace r5or6_first_row_offset / le16_to_cpu(map->strip_size); 37406b80b18fSScott Teel r5or6_last_column = 37412b08b3e9SDon Brace r5or6_last_row_offset / le16_to_cpu(map->strip_size); 37426b80b18fSScott Teel #endif 37436b80b18fSScott Teel if (r5or6_first_column != r5or6_last_column) 37446b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 37456b80b18fSScott Teel 37466b80b18fSScott Teel /* Request is eligible */ 37476b80b18fSScott Teel map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 37482b08b3e9SDon Brace le16_to_cpu(map->row_cnt); 37496b80b18fSScott Teel 37506b80b18fSScott Teel map_index = (first_group * 37512b08b3e9SDon Brace (le16_to_cpu(map->row_cnt) * total_disks_per_row)) + 37526b80b18fSScott Teel (map_row * total_disks_per_row) + first_column; 37536b80b18fSScott Teel break; 37546b80b18fSScott Teel default: 37556b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 3756283b4a9bSStephen M. Cameron } 37576b80b18fSScott Teel 3758283b4a9bSStephen M. Cameron disk_handle = dd[map_index].ioaccel_handle; 37592b08b3e9SDon Brace disk_block = le64_to_cpu(map->disk_starting_blk) + 37602b08b3e9SDon Brace first_row * le16_to_cpu(map->strip_size) + 37612b08b3e9SDon Brace (first_row_offset - first_column * 37622b08b3e9SDon Brace le16_to_cpu(map->strip_size)); 3763283b4a9bSStephen M. Cameron disk_block_cnt = block_cnt; 3764283b4a9bSStephen M. Cameron 3765283b4a9bSStephen M. Cameron /* handle differing logical/physical block sizes */ 3766283b4a9bSStephen M. Cameron if (map->phys_blk_shift) { 3767283b4a9bSStephen M. Cameron disk_block <<= map->phys_blk_shift; 3768283b4a9bSStephen M. Cameron disk_block_cnt <<= map->phys_blk_shift; 3769283b4a9bSStephen M. Cameron } 3770283b4a9bSStephen M. Cameron BUG_ON(disk_block_cnt > 0xffff); 3771283b4a9bSStephen M. Cameron 3772283b4a9bSStephen M. Cameron /* build the new CDB for the physical disk I/O */ 3773283b4a9bSStephen M. Cameron if (disk_block > 0xffffffff) { 3774283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_16 : READ_16; 3775283b4a9bSStephen M. Cameron cdb[1] = 0; 3776283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 56); 3777283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 48); 3778283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 40); 3779283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block >> 32); 3780283b4a9bSStephen M. Cameron cdb[6] = (u8) (disk_block >> 24); 3781283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block >> 16); 3782283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block >> 8); 3783283b4a9bSStephen M. Cameron cdb[9] = (u8) (disk_block); 3784283b4a9bSStephen M. Cameron cdb[10] = (u8) (disk_block_cnt >> 24); 3785283b4a9bSStephen M. Cameron cdb[11] = (u8) (disk_block_cnt >> 16); 3786283b4a9bSStephen M. Cameron cdb[12] = (u8) (disk_block_cnt >> 8); 3787283b4a9bSStephen M. Cameron cdb[13] = (u8) (disk_block_cnt); 3788283b4a9bSStephen M. Cameron cdb[14] = 0; 3789283b4a9bSStephen M. Cameron cdb[15] = 0; 3790283b4a9bSStephen M. Cameron cdb_len = 16; 3791283b4a9bSStephen M. Cameron } else { 3792283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 3793283b4a9bSStephen M. Cameron cdb[1] = 0; 3794283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 24); 3795283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 16); 3796283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 8); 3797283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block); 3798283b4a9bSStephen M. Cameron cdb[6] = 0; 3799283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block_cnt >> 8); 3800283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block_cnt); 3801283b4a9bSStephen M. Cameron cdb[9] = 0; 3802283b4a9bSStephen M. Cameron cdb_len = 10; 3803283b4a9bSStephen M. Cameron } 3804283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len, 3805283b4a9bSStephen M. Cameron dev->scsi3addr); 3806283b4a9bSStephen M. Cameron } 3807283b4a9bSStephen M. Cameron 3808574f05d3SStephen Cameron /* Submit commands down the "normal" RAID stack path */ 3809574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h, 3810574f05d3SStephen Cameron struct CommandList *c, struct scsi_cmnd *cmd, 3811574f05d3SStephen Cameron unsigned char scsi3addr[]) 3812edd16368SStephen M. Cameron { 3813edd16368SStephen M. Cameron cmd->host_scribble = (unsigned char *) c; 3814edd16368SStephen M. Cameron c->cmd_type = CMD_SCSI; 3815edd16368SStephen M. Cameron c->scsi_cmd = cmd; 3816edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 3817edd16368SStephen M. Cameron memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8); 3818f2405db8SDon Brace c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT)); 3819edd16368SStephen M. Cameron 3820edd16368SStephen M. Cameron /* Fill in the request block... */ 3821edd16368SStephen M. Cameron 3822edd16368SStephen M. Cameron c->Request.Timeout = 0; 3823edd16368SStephen M. Cameron memset(c->Request.CDB, 0, sizeof(c->Request.CDB)); 3824edd16368SStephen M. Cameron BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB)); 3825edd16368SStephen M. Cameron c->Request.CDBLen = cmd->cmd_len; 3826edd16368SStephen M. Cameron memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len); 3827edd16368SStephen M. Cameron switch (cmd->sc_data_direction) { 3828edd16368SStephen M. Cameron case DMA_TO_DEVICE: 3829a505b86fSStephen M. Cameron c->Request.type_attr_dir = 3830a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE); 3831edd16368SStephen M. Cameron break; 3832edd16368SStephen M. Cameron case DMA_FROM_DEVICE: 3833a505b86fSStephen M. Cameron c->Request.type_attr_dir = 3834a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ); 3835edd16368SStephen M. Cameron break; 3836edd16368SStephen M. Cameron case DMA_NONE: 3837a505b86fSStephen M. Cameron c->Request.type_attr_dir = 3838a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE); 3839edd16368SStephen M. Cameron break; 3840edd16368SStephen M. Cameron case DMA_BIDIRECTIONAL: 3841edd16368SStephen M. Cameron /* This can happen if a buggy application does a scsi passthru 3842edd16368SStephen M. Cameron * and sets both inlen and outlen to non-zero. ( see 3843edd16368SStephen M. Cameron * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() ) 3844edd16368SStephen M. Cameron */ 3845edd16368SStephen M. Cameron 3846a505b86fSStephen M. Cameron c->Request.type_attr_dir = 3847a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD); 3848edd16368SStephen M. Cameron /* This is technically wrong, and hpsa controllers should 3849edd16368SStephen M. Cameron * reject it with CMD_INVALID, which is the most correct 3850edd16368SStephen M. Cameron * response, but non-fibre backends appear to let it 3851edd16368SStephen M. Cameron * slide by, and give the same results as if this field 3852edd16368SStephen M. Cameron * were set correctly. Either way is acceptable for 3853edd16368SStephen M. Cameron * our purposes here. 3854edd16368SStephen M. Cameron */ 3855edd16368SStephen M. Cameron 3856edd16368SStephen M. Cameron break; 3857edd16368SStephen M. Cameron 3858edd16368SStephen M. Cameron default: 3859edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "unknown data direction: %d\n", 3860edd16368SStephen M. Cameron cmd->sc_data_direction); 3861edd16368SStephen M. Cameron BUG(); 3862edd16368SStephen M. Cameron break; 3863edd16368SStephen M. Cameron } 3864edd16368SStephen M. Cameron 386533a2ffceSStephen M. Cameron if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */ 3866edd16368SStephen M. Cameron cmd_free(h, c); 3867edd16368SStephen M. Cameron return SCSI_MLQUEUE_HOST_BUSY; 3868edd16368SStephen M. Cameron } 3869edd16368SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 3870edd16368SStephen M. Cameron /* the cmd'll come back via intr handler in complete_scsi_command() */ 3871edd16368SStephen M. Cameron return 0; 3872edd16368SStephen M. Cameron } 3873edd16368SStephen M. Cameron 3874*080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work) 3875*080ef1ccSDon Brace { 3876*080ef1ccSDon Brace struct scsi_cmnd *cmd; 3877*080ef1ccSDon Brace struct hpsa_scsi_dev_t *dev; 3878*080ef1ccSDon Brace struct CommandList *c = 3879*080ef1ccSDon Brace container_of(work, struct CommandList, work); 3880*080ef1ccSDon Brace 3881*080ef1ccSDon Brace cmd = c->scsi_cmd; 3882*080ef1ccSDon Brace dev = cmd->device->hostdata; 3883*080ef1ccSDon Brace if (!dev) { 3884*080ef1ccSDon Brace cmd->result = DID_NO_CONNECT << 16; 3885*080ef1ccSDon Brace cmd->scsi_done(cmd); 3886*080ef1ccSDon Brace return; 3887*080ef1ccSDon Brace } 3888*080ef1ccSDon Brace if (hpsa_ciss_submit(c->h, c, cmd, dev->scsi3addr)) { 3889*080ef1ccSDon Brace /* 3890*080ef1ccSDon Brace * If we get here, it means dma mapping failed. Try 3891*080ef1ccSDon Brace * again via scsi mid layer, which will then get 3892*080ef1ccSDon Brace * SCSI_MLQUEUE_HOST_BUSY. 3893*080ef1ccSDon Brace */ 3894*080ef1ccSDon Brace cmd->result = DID_IMM_RETRY << 16; 3895*080ef1ccSDon Brace cmd->scsi_done(cmd); 3896*080ef1ccSDon Brace } 3897*080ef1ccSDon Brace } 3898*080ef1ccSDon Brace 3899574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */ 3900574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd) 3901574f05d3SStephen Cameron { 3902574f05d3SStephen Cameron struct ctlr_info *h; 3903574f05d3SStephen Cameron struct hpsa_scsi_dev_t *dev; 3904574f05d3SStephen Cameron unsigned char scsi3addr[8]; 3905574f05d3SStephen Cameron struct CommandList *c; 3906574f05d3SStephen Cameron int rc = 0; 3907574f05d3SStephen Cameron 3908574f05d3SStephen Cameron /* Get the ptr to our adapter structure out of cmd->host. */ 3909574f05d3SStephen Cameron h = sdev_to_hba(cmd->device); 3910574f05d3SStephen Cameron dev = cmd->device->hostdata; 3911574f05d3SStephen Cameron if (!dev) { 3912574f05d3SStephen Cameron cmd->result = DID_NO_CONNECT << 16; 3913574f05d3SStephen Cameron cmd->scsi_done(cmd); 3914574f05d3SStephen Cameron return 0; 3915574f05d3SStephen Cameron } 3916574f05d3SStephen Cameron memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr)); 3917574f05d3SStephen Cameron 3918574f05d3SStephen Cameron if (unlikely(lockup_detected(h))) { 3919574f05d3SStephen Cameron cmd->result = DID_ERROR << 16; 3920574f05d3SStephen Cameron cmd->scsi_done(cmd); 3921574f05d3SStephen Cameron return 0; 3922574f05d3SStephen Cameron } 3923574f05d3SStephen Cameron c = cmd_alloc(h); 3924574f05d3SStephen Cameron if (c == NULL) { /* trouble... */ 3925574f05d3SStephen Cameron dev_err(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 3926574f05d3SStephen Cameron return SCSI_MLQUEUE_HOST_BUSY; 3927574f05d3SStephen Cameron } 3928574f05d3SStephen Cameron 3929574f05d3SStephen Cameron /* Call alternate submit routine for I/O accelerated commands. 3930574f05d3SStephen Cameron * Retries always go down the normal I/O path. 3931574f05d3SStephen Cameron */ 3932574f05d3SStephen Cameron if (likely(cmd->retries == 0 && 3933574f05d3SStephen Cameron cmd->request->cmd_type == REQ_TYPE_FS && 3934574f05d3SStephen Cameron h->acciopath_status)) { 3935574f05d3SStephen Cameron 3936574f05d3SStephen Cameron cmd->host_scribble = (unsigned char *) c; 3937574f05d3SStephen Cameron c->cmd_type = CMD_SCSI; 3938574f05d3SStephen Cameron c->scsi_cmd = cmd; 3939574f05d3SStephen Cameron 3940574f05d3SStephen Cameron if (dev->offload_enabled) { 3941574f05d3SStephen Cameron rc = hpsa_scsi_ioaccel_raid_map(h, c); 3942574f05d3SStephen Cameron if (rc == 0) 3943574f05d3SStephen Cameron return 0; /* Sent on ioaccel path */ 3944574f05d3SStephen Cameron if (rc < 0) { /* scsi_dma_map failed. */ 3945574f05d3SStephen Cameron cmd_free(h, c); 3946574f05d3SStephen Cameron return SCSI_MLQUEUE_HOST_BUSY; 3947574f05d3SStephen Cameron } 3948574f05d3SStephen Cameron } else if (dev->ioaccel_handle) { 3949574f05d3SStephen Cameron rc = hpsa_scsi_ioaccel_direct_map(h, c); 3950574f05d3SStephen Cameron if (rc == 0) 3951574f05d3SStephen Cameron return 0; /* Sent on direct map path */ 3952574f05d3SStephen Cameron if (rc < 0) { /* scsi_dma_map failed. */ 3953574f05d3SStephen Cameron cmd_free(h, c); 3954574f05d3SStephen Cameron return SCSI_MLQUEUE_HOST_BUSY; 3955574f05d3SStephen Cameron } 3956574f05d3SStephen Cameron } 3957574f05d3SStephen Cameron } 3958574f05d3SStephen Cameron return hpsa_ciss_submit(h, c, cmd, scsi3addr); 3959574f05d3SStephen Cameron } 3960574f05d3SStephen Cameron 39615f389360SStephen M. Cameron static int do_not_scan_if_controller_locked_up(struct ctlr_info *h) 39625f389360SStephen M. Cameron { 39635f389360SStephen M. Cameron unsigned long flags; 39645f389360SStephen M. Cameron 39655f389360SStephen M. Cameron /* 39665f389360SStephen M. Cameron * Don't let rescans be initiated on a controller known 39675f389360SStephen M. Cameron * to be locked up. If the controller locks up *during* 39685f389360SStephen M. Cameron * a rescan, that thread is probably hosed, but at least 39695f389360SStephen M. Cameron * we can prevent new rescan threads from piling up on a 39705f389360SStephen M. Cameron * locked up controller. 39715f389360SStephen M. Cameron */ 3972094963daSStephen M. Cameron if (unlikely(lockup_detected(h))) { 39735f389360SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 39745f389360SStephen M. Cameron h->scan_finished = 1; 39755f389360SStephen M. Cameron wake_up_all(&h->scan_wait_queue); 39765f389360SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 39775f389360SStephen M. Cameron return 1; 39785f389360SStephen M. Cameron } 39795f389360SStephen M. Cameron return 0; 39805f389360SStephen M. Cameron } 39815f389360SStephen M. Cameron 3982a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh) 3983a08a8471SStephen M. Cameron { 3984a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 3985a08a8471SStephen M. Cameron unsigned long flags; 3986a08a8471SStephen M. Cameron 39875f389360SStephen M. Cameron if (do_not_scan_if_controller_locked_up(h)) 39885f389360SStephen M. Cameron return; 39895f389360SStephen M. Cameron 3990a08a8471SStephen M. Cameron /* wait until any scan already in progress is finished. */ 3991a08a8471SStephen M. Cameron while (1) { 3992a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 3993a08a8471SStephen M. Cameron if (h->scan_finished) 3994a08a8471SStephen M. Cameron break; 3995a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 3996a08a8471SStephen M. Cameron wait_event(h->scan_wait_queue, h->scan_finished); 3997a08a8471SStephen M. Cameron /* Note: We don't need to worry about a race between this 3998a08a8471SStephen M. Cameron * thread and driver unload because the midlayer will 3999a08a8471SStephen M. Cameron * have incremented the reference count, so unload won't 4000a08a8471SStephen M. Cameron * happen if we're in here. 4001a08a8471SStephen M. Cameron */ 4002a08a8471SStephen M. Cameron } 4003a08a8471SStephen M. Cameron h->scan_finished = 0; /* mark scan as in progress */ 4004a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 4005a08a8471SStephen M. Cameron 40065f389360SStephen M. Cameron if (do_not_scan_if_controller_locked_up(h)) 40075f389360SStephen M. Cameron return; 40085f389360SStephen M. Cameron 4009a08a8471SStephen M. Cameron hpsa_update_scsi_devices(h, h->scsi_host->host_no); 4010a08a8471SStephen M. Cameron 4011a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 4012a08a8471SStephen M. Cameron h->scan_finished = 1; /* mark scan as finished. */ 4013a08a8471SStephen M. Cameron wake_up_all(&h->scan_wait_queue); 4014a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 4015a08a8471SStephen M. Cameron } 4016a08a8471SStephen M. Cameron 40177c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth) 40187c0a0229SDon Brace { 40197c0a0229SDon Brace struct ctlr_info *h = sdev_to_hba(sdev); 40207c0a0229SDon Brace 40217c0a0229SDon Brace if (qdepth < 1) 40227c0a0229SDon Brace qdepth = 1; 40237c0a0229SDon Brace else 40247c0a0229SDon Brace if (qdepth > h->nr_cmds) 40257c0a0229SDon Brace qdepth = h->nr_cmds; 40267c0a0229SDon Brace scsi_change_queue_depth(sdev, qdepth); 40277c0a0229SDon Brace return sdev->queue_depth; 40287c0a0229SDon Brace } 40297c0a0229SDon Brace 4030a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 4031a08a8471SStephen M. Cameron unsigned long elapsed_time) 4032a08a8471SStephen M. Cameron { 4033a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 4034a08a8471SStephen M. Cameron unsigned long flags; 4035a08a8471SStephen M. Cameron int finished; 4036a08a8471SStephen M. Cameron 4037a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 4038a08a8471SStephen M. Cameron finished = h->scan_finished; 4039a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 4040a08a8471SStephen M. Cameron return finished; 4041a08a8471SStephen M. Cameron } 4042a08a8471SStephen M. Cameron 4043edd16368SStephen M. Cameron static void hpsa_unregister_scsi(struct ctlr_info *h) 4044edd16368SStephen M. Cameron { 4045edd16368SStephen M. Cameron /* we are being forcibly unloaded, and may not refuse. */ 4046edd16368SStephen M. Cameron scsi_remove_host(h->scsi_host); 4047edd16368SStephen M. Cameron scsi_host_put(h->scsi_host); 4048edd16368SStephen M. Cameron h->scsi_host = NULL; 4049edd16368SStephen M. Cameron } 4050edd16368SStephen M. Cameron 4051edd16368SStephen M. Cameron static int hpsa_register_scsi(struct ctlr_info *h) 4052edd16368SStephen M. Cameron { 4053b705690dSStephen M. Cameron struct Scsi_Host *sh; 4054b705690dSStephen M. Cameron int error; 4055edd16368SStephen M. Cameron 4056b705690dSStephen M. Cameron sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h)); 4057b705690dSStephen M. Cameron if (sh == NULL) 4058b705690dSStephen M. Cameron goto fail; 4059b705690dSStephen M. Cameron 4060b705690dSStephen M. Cameron sh->io_port = 0; 4061b705690dSStephen M. Cameron sh->n_io_port = 0; 4062b705690dSStephen M. Cameron sh->this_id = -1; 4063b705690dSStephen M. Cameron sh->max_channel = 3; 4064b705690dSStephen M. Cameron sh->max_cmd_len = MAX_COMMAND_SIZE; 4065b705690dSStephen M. Cameron sh->max_lun = HPSA_MAX_LUN; 4066b705690dSStephen M. Cameron sh->max_id = HPSA_MAX_LUN; 4067d54c5c24SStephen Cameron sh->can_queue = h->nr_cmds - 4068d54c5c24SStephen Cameron HPSA_CMDS_RESERVED_FOR_ABORTS - 4069d54c5c24SStephen Cameron HPSA_CMDS_RESERVED_FOR_DRIVER - 4070d54c5c24SStephen Cameron HPSA_MAX_CONCURRENT_PASSTHRUS; 4071316b221aSStephen M. Cameron if (h->hba_mode_enabled) 4072316b221aSStephen M. Cameron sh->cmd_per_lun = 7; 4073316b221aSStephen M. Cameron else 4074d54c5c24SStephen Cameron sh->cmd_per_lun = sh->can_queue; 4075b705690dSStephen M. Cameron sh->sg_tablesize = h->maxsgentries; 4076b705690dSStephen M. Cameron h->scsi_host = sh; 4077b705690dSStephen M. Cameron sh->hostdata[0] = (unsigned long) h; 4078b705690dSStephen M. Cameron sh->irq = h->intr[h->intr_mode]; 4079b705690dSStephen M. Cameron sh->unique_id = sh->irq; 4080b705690dSStephen M. Cameron error = scsi_add_host(sh, &h->pdev->dev); 4081b705690dSStephen M. Cameron if (error) 4082b705690dSStephen M. Cameron goto fail_host_put; 4083b705690dSStephen M. Cameron scsi_scan_host(sh); 4084b705690dSStephen M. Cameron return 0; 4085b705690dSStephen M. Cameron 4086b705690dSStephen M. Cameron fail_host_put: 4087b705690dSStephen M. Cameron dev_err(&h->pdev->dev, "%s: scsi_add_host" 4088b705690dSStephen M. Cameron " failed for controller %d\n", __func__, h->ctlr); 4089b705690dSStephen M. Cameron scsi_host_put(sh); 4090b705690dSStephen M. Cameron return error; 4091b705690dSStephen M. Cameron fail: 4092b705690dSStephen M. Cameron dev_err(&h->pdev->dev, "%s: scsi_host_alloc" 4093b705690dSStephen M. Cameron " failed for controller %d\n", __func__, h->ctlr); 4094b705690dSStephen M. Cameron return -ENOMEM; 4095edd16368SStephen M. Cameron } 4096edd16368SStephen M. Cameron 4097edd16368SStephen M. Cameron static int wait_for_device_to_become_ready(struct ctlr_info *h, 4098edd16368SStephen M. Cameron unsigned char lunaddr[]) 4099edd16368SStephen M. Cameron { 41008919358eSTomas Henzl int rc; 4101edd16368SStephen M. Cameron int count = 0; 4102edd16368SStephen M. Cameron int waittime = 1; /* seconds */ 4103edd16368SStephen M. Cameron struct CommandList *c; 4104edd16368SStephen M. Cameron 410545fcb86eSStephen Cameron c = cmd_alloc(h); 4106edd16368SStephen M. Cameron if (!c) { 4107edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in " 4108edd16368SStephen M. Cameron "wait_for_device_to_become_ready.\n"); 4109edd16368SStephen M. Cameron return IO_ERROR; 4110edd16368SStephen M. Cameron } 4111edd16368SStephen M. Cameron 4112edd16368SStephen M. Cameron /* Send test unit ready until device ready, or give up. */ 4113edd16368SStephen M. Cameron while (count < HPSA_TUR_RETRY_LIMIT) { 4114edd16368SStephen M. Cameron 4115edd16368SStephen M. Cameron /* Wait for a bit. do this first, because if we send 4116edd16368SStephen M. Cameron * the TUR right away, the reset will just abort it. 4117edd16368SStephen M. Cameron */ 4118edd16368SStephen M. Cameron msleep(1000 * waittime); 4119edd16368SStephen M. Cameron count++; 41208919358eSTomas Henzl rc = 0; /* Device ready. */ 4121edd16368SStephen M. Cameron 4122edd16368SStephen M. Cameron /* Increase wait time with each try, up to a point. */ 4123edd16368SStephen M. Cameron if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS) 4124edd16368SStephen M. Cameron waittime = waittime * 2; 4125edd16368SStephen M. Cameron 4126a2dac136SStephen M. Cameron /* Send the Test Unit Ready, fill_cmd can't fail, no mapping */ 4127a2dac136SStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, 4128a2dac136SStephen M. Cameron NULL, 0, 0, lunaddr, TYPE_CMD); 4129edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 4130edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 4131edd16368SStephen M. Cameron 4132edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_SUCCESS) 4133edd16368SStephen M. Cameron break; 4134edd16368SStephen M. Cameron 4135edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 4136edd16368SStephen M. Cameron c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION && 4137edd16368SStephen M. Cameron (c->err_info->SenseInfo[2] == NO_SENSE || 4138edd16368SStephen M. Cameron c->err_info->SenseInfo[2] == UNIT_ATTENTION)) 4139edd16368SStephen M. Cameron break; 4140edd16368SStephen M. Cameron 4141edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "waiting %d secs " 4142edd16368SStephen M. Cameron "for device to become ready.\n", waittime); 4143edd16368SStephen M. Cameron rc = 1; /* device not ready. */ 4144edd16368SStephen M. Cameron } 4145edd16368SStephen M. Cameron 4146edd16368SStephen M. Cameron if (rc) 4147edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "giving up on device.\n"); 4148edd16368SStephen M. Cameron else 4149edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "device is ready.\n"); 4150edd16368SStephen M. Cameron 415145fcb86eSStephen Cameron cmd_free(h, c); 4152edd16368SStephen M. Cameron return rc; 4153edd16368SStephen M. Cameron } 4154edd16368SStephen M. Cameron 4155edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from 4156edd16368SStephen M. Cameron * complaining. Doing a host- or bus-reset can't do anything good here. 4157edd16368SStephen M. Cameron */ 4158edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd) 4159edd16368SStephen M. Cameron { 4160edd16368SStephen M. Cameron int rc; 4161edd16368SStephen M. Cameron struct ctlr_info *h; 4162edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev; 4163edd16368SStephen M. Cameron 4164edd16368SStephen M. Cameron /* find the controller to which the command to be aborted was sent */ 4165edd16368SStephen M. Cameron h = sdev_to_hba(scsicmd->device); 4166edd16368SStephen M. Cameron if (h == NULL) /* paranoia */ 4167edd16368SStephen M. Cameron return FAILED; 4168edd16368SStephen M. Cameron dev = scsicmd->device->hostdata; 4169edd16368SStephen M. Cameron if (!dev) { 4170edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "hpsa_eh_device_reset_handler: " 4171edd16368SStephen M. Cameron "device lookup failed.\n"); 4172edd16368SStephen M. Cameron return FAILED; 4173edd16368SStephen M. Cameron } 4174d416b0c7SStephen M. Cameron dev_warn(&h->pdev->dev, "resetting device %d:%d:%d:%d\n", 4175d416b0c7SStephen M. Cameron h->scsi_host->host_no, dev->bus, dev->target, dev->lun); 4176edd16368SStephen M. Cameron /* send a reset to the SCSI LUN which the command was sent to */ 4177bf711ac6SScott Teel rc = hpsa_send_reset(h, dev->scsi3addr, HPSA_RESET_TYPE_LUN); 4178edd16368SStephen M. Cameron if (rc == 0 && wait_for_device_to_become_ready(h, dev->scsi3addr) == 0) 4179edd16368SStephen M. Cameron return SUCCESS; 4180edd16368SStephen M. Cameron 4181edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "resetting device failed.\n"); 4182edd16368SStephen M. Cameron return FAILED; 4183edd16368SStephen M. Cameron } 4184edd16368SStephen M. Cameron 41856cba3f19SStephen M. Cameron static void swizzle_abort_tag(u8 *tag) 41866cba3f19SStephen M. Cameron { 41876cba3f19SStephen M. Cameron u8 original_tag[8]; 41886cba3f19SStephen M. Cameron 41896cba3f19SStephen M. Cameron memcpy(original_tag, tag, 8); 41906cba3f19SStephen M. Cameron tag[0] = original_tag[3]; 41916cba3f19SStephen M. Cameron tag[1] = original_tag[2]; 41926cba3f19SStephen M. Cameron tag[2] = original_tag[1]; 41936cba3f19SStephen M. Cameron tag[3] = original_tag[0]; 41946cba3f19SStephen M. Cameron tag[4] = original_tag[7]; 41956cba3f19SStephen M. Cameron tag[5] = original_tag[6]; 41966cba3f19SStephen M. Cameron tag[6] = original_tag[5]; 41976cba3f19SStephen M. Cameron tag[7] = original_tag[4]; 41986cba3f19SStephen M. Cameron } 41996cba3f19SStephen M. Cameron 420017eb87d2SScott Teel static void hpsa_get_tag(struct ctlr_info *h, 42012b08b3e9SDon Brace struct CommandList *c, __le32 *taglower, __le32 *tagupper) 420217eb87d2SScott Teel { 42032b08b3e9SDon Brace u64 tag; 420417eb87d2SScott Teel if (c->cmd_type == CMD_IOACCEL1) { 420517eb87d2SScott Teel struct io_accel1_cmd *cm1 = (struct io_accel1_cmd *) 420617eb87d2SScott Teel &h->ioaccel_cmd_pool[c->cmdindex]; 42072b08b3e9SDon Brace tag = le64_to_cpu(cm1->tag); 42082b08b3e9SDon Brace *tagupper = cpu_to_le32(tag >> 32); 42092b08b3e9SDon Brace *taglower = cpu_to_le32(tag); 421054b6e9e9SScott Teel return; 421154b6e9e9SScott Teel } 421254b6e9e9SScott Teel if (c->cmd_type == CMD_IOACCEL2) { 421354b6e9e9SScott Teel struct io_accel2_cmd *cm2 = (struct io_accel2_cmd *) 421454b6e9e9SScott Teel &h->ioaccel2_cmd_pool[c->cmdindex]; 4215dd0e19f3SScott Teel /* upper tag not used in ioaccel2 mode */ 4216dd0e19f3SScott Teel memset(tagupper, 0, sizeof(*tagupper)); 4217dd0e19f3SScott Teel *taglower = cm2->Tag; 421854b6e9e9SScott Teel return; 421954b6e9e9SScott Teel } 42202b08b3e9SDon Brace tag = le64_to_cpu(c->Header.tag); 42212b08b3e9SDon Brace *tagupper = cpu_to_le32(tag >> 32); 42222b08b3e9SDon Brace *taglower = cpu_to_le32(tag); 422317eb87d2SScott Teel } 422454b6e9e9SScott Teel 422575167d2cSStephen M. Cameron static int hpsa_send_abort(struct ctlr_info *h, unsigned char *scsi3addr, 42266cba3f19SStephen M. Cameron struct CommandList *abort, int swizzle) 422775167d2cSStephen M. Cameron { 422875167d2cSStephen M. Cameron int rc = IO_OK; 422975167d2cSStephen M. Cameron struct CommandList *c; 423075167d2cSStephen M. Cameron struct ErrorInfo *ei; 42312b08b3e9SDon Brace __le32 tagupper, taglower; 423275167d2cSStephen M. Cameron 423345fcb86eSStephen Cameron c = cmd_alloc(h); 423475167d2cSStephen M. Cameron if (c == NULL) { /* trouble... */ 423545fcb86eSStephen Cameron dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 423675167d2cSStephen M. Cameron return -ENOMEM; 423775167d2cSStephen M. Cameron } 423875167d2cSStephen M. Cameron 4239a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no buffer to map */ 4240a2dac136SStephen M. Cameron (void) fill_cmd(c, HPSA_ABORT_MSG, h, abort, 4241a2dac136SStephen M. Cameron 0, 0, scsi3addr, TYPE_MSG); 42426cba3f19SStephen M. Cameron if (swizzle) 42436cba3f19SStephen M. Cameron swizzle_abort_tag(&c->Request.CDB[4]); 424475167d2cSStephen M. Cameron hpsa_scsi_do_simple_cmd_core(h, c); 424517eb87d2SScott Teel hpsa_get_tag(h, abort, &taglower, &tagupper); 424675167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: do_simple_cmd_core completed.\n", 424717eb87d2SScott Teel __func__, tagupper, taglower); 424875167d2cSStephen M. Cameron /* no unmap needed here because no data xfer. */ 424975167d2cSStephen M. Cameron 425075167d2cSStephen M. Cameron ei = c->err_info; 425175167d2cSStephen M. Cameron switch (ei->CommandStatus) { 425275167d2cSStephen M. Cameron case CMD_SUCCESS: 425375167d2cSStephen M. Cameron break; 425475167d2cSStephen M. Cameron case CMD_UNABORTABLE: /* Very common, don't make noise. */ 425575167d2cSStephen M. Cameron rc = -1; 425675167d2cSStephen M. Cameron break; 425775167d2cSStephen M. Cameron default: 425875167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: interpreting error.\n", 425917eb87d2SScott Teel __func__, tagupper, taglower); 4260d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 426175167d2cSStephen M. Cameron rc = -1; 426275167d2cSStephen M. Cameron break; 426375167d2cSStephen M. Cameron } 426445fcb86eSStephen Cameron cmd_free(h, c); 4265dd0e19f3SScott Teel dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", 4266dd0e19f3SScott Teel __func__, tagupper, taglower); 426775167d2cSStephen M. Cameron return rc; 426875167d2cSStephen M. Cameron } 426975167d2cSStephen M. Cameron 427054b6e9e9SScott Teel /* ioaccel2 path firmware cannot handle abort task requests. 427154b6e9e9SScott Teel * Change abort requests to physical target reset, and send to the 427254b6e9e9SScott Teel * address of the physical disk used for the ioaccel 2 command. 427354b6e9e9SScott Teel * Return 0 on success (IO_OK) 427454b6e9e9SScott Teel * -1 on failure 427554b6e9e9SScott Teel */ 427654b6e9e9SScott Teel 427754b6e9e9SScott Teel static int hpsa_send_reset_as_abort_ioaccel2(struct ctlr_info *h, 427854b6e9e9SScott Teel unsigned char *scsi3addr, struct CommandList *abort) 427954b6e9e9SScott Teel { 428054b6e9e9SScott Teel int rc = IO_OK; 428154b6e9e9SScott Teel struct scsi_cmnd *scmd; /* scsi command within request being aborted */ 428254b6e9e9SScott Teel struct hpsa_scsi_dev_t *dev; /* device to which scsi cmd was sent */ 428354b6e9e9SScott Teel unsigned char phys_scsi3addr[8]; /* addr of phys disk with volume */ 428454b6e9e9SScott Teel unsigned char *psa = &phys_scsi3addr[0]; 428554b6e9e9SScott Teel 428654b6e9e9SScott Teel /* Get a pointer to the hpsa logical device. */ 428754b6e9e9SScott Teel scmd = (struct scsi_cmnd *) abort->scsi_cmd; 428854b6e9e9SScott Teel dev = (struct hpsa_scsi_dev_t *)(scmd->device->hostdata); 428954b6e9e9SScott Teel if (dev == NULL) { 429054b6e9e9SScott Teel dev_warn(&h->pdev->dev, 429154b6e9e9SScott Teel "Cannot abort: no device pointer for command.\n"); 429254b6e9e9SScott Teel return -1; /* not abortable */ 429354b6e9e9SScott Teel } 429454b6e9e9SScott Teel 42952ba8bfc8SStephen M. Cameron if (h->raid_offload_debug > 0) 42962ba8bfc8SStephen M. Cameron dev_info(&h->pdev->dev, 42972ba8bfc8SStephen M. Cameron "Reset as abort: Abort requested on C%d:B%d:T%d:L%d scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 42982ba8bfc8SStephen M. Cameron h->scsi_host->host_no, dev->bus, dev->target, dev->lun, 42992ba8bfc8SStephen M. Cameron scsi3addr[0], scsi3addr[1], scsi3addr[2], scsi3addr[3], 43002ba8bfc8SStephen M. Cameron scsi3addr[4], scsi3addr[5], scsi3addr[6], scsi3addr[7]); 43012ba8bfc8SStephen M. Cameron 430254b6e9e9SScott Teel if (!dev->offload_enabled) { 430354b6e9e9SScott Teel dev_warn(&h->pdev->dev, 430454b6e9e9SScott Teel "Can't abort: device is not operating in HP SSD Smart Path mode.\n"); 430554b6e9e9SScott Teel return -1; /* not abortable */ 430654b6e9e9SScott Teel } 430754b6e9e9SScott Teel 430854b6e9e9SScott Teel /* Incoming scsi3addr is logical addr. We need physical disk addr. */ 430954b6e9e9SScott Teel if (!hpsa_get_pdisk_of_ioaccel2(h, abort, psa)) { 431054b6e9e9SScott Teel dev_warn(&h->pdev->dev, "Can't abort: Failed lookup of physical address.\n"); 431154b6e9e9SScott Teel return -1; /* not abortable */ 431254b6e9e9SScott Teel } 431354b6e9e9SScott Teel 431454b6e9e9SScott Teel /* send the reset */ 43152ba8bfc8SStephen M. Cameron if (h->raid_offload_debug > 0) 43162ba8bfc8SStephen M. Cameron dev_info(&h->pdev->dev, 43172ba8bfc8SStephen M. Cameron "Reset as abort: Resetting physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 43182ba8bfc8SStephen M. Cameron psa[0], psa[1], psa[2], psa[3], 43192ba8bfc8SStephen M. Cameron psa[4], psa[5], psa[6], psa[7]); 432054b6e9e9SScott Teel rc = hpsa_send_reset(h, psa, HPSA_RESET_TYPE_TARGET); 432154b6e9e9SScott Teel if (rc != 0) { 432254b6e9e9SScott Teel dev_warn(&h->pdev->dev, 432354b6e9e9SScott Teel "Reset as abort: Failed on physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 432454b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 432554b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 432654b6e9e9SScott Teel return rc; /* failed to reset */ 432754b6e9e9SScott Teel } 432854b6e9e9SScott Teel 432954b6e9e9SScott Teel /* wait for device to recover */ 433054b6e9e9SScott Teel if (wait_for_device_to_become_ready(h, psa) != 0) { 433154b6e9e9SScott Teel dev_warn(&h->pdev->dev, 433254b6e9e9SScott Teel "Reset as abort: Failed: Device never recovered from reset: 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 433354b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 433454b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 433554b6e9e9SScott Teel return -1; /* failed to recover */ 433654b6e9e9SScott Teel } 433754b6e9e9SScott Teel 433854b6e9e9SScott Teel /* device recovered */ 433954b6e9e9SScott Teel dev_info(&h->pdev->dev, 434054b6e9e9SScott Teel "Reset as abort: Device recovered from reset: scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 434154b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 434254b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 434354b6e9e9SScott Teel 434454b6e9e9SScott Teel return rc; /* success */ 434554b6e9e9SScott Teel } 434654b6e9e9SScott Teel 43476cba3f19SStephen M. Cameron /* Some Smart Arrays need the abort tag swizzled, and some don't. It's hard to 43486cba3f19SStephen M. Cameron * tell which kind we're dealing with, so we send the abort both ways. There 43496cba3f19SStephen M. Cameron * shouldn't be any collisions between swizzled and unswizzled tags due to the 43506cba3f19SStephen M. Cameron * way we construct our tags but we check anyway in case the assumptions which 43516cba3f19SStephen M. Cameron * make this true someday become false. 43526cba3f19SStephen M. Cameron */ 43536cba3f19SStephen M. Cameron static int hpsa_send_abort_both_ways(struct ctlr_info *h, 43546cba3f19SStephen M. Cameron unsigned char *scsi3addr, struct CommandList *abort) 43556cba3f19SStephen M. Cameron { 435654b6e9e9SScott Teel /* ioccelerator mode 2 commands should be aborted via the 435754b6e9e9SScott Teel * accelerated path, since RAID path is unaware of these commands, 435854b6e9e9SScott Teel * but underlying firmware can't handle abort TMF. 435954b6e9e9SScott Teel * Change abort to physical device reset. 436054b6e9e9SScott Teel */ 436154b6e9e9SScott Teel if (abort->cmd_type == CMD_IOACCEL2) 436254b6e9e9SScott Teel return hpsa_send_reset_as_abort_ioaccel2(h, scsi3addr, abort); 436354b6e9e9SScott Teel 4364f2405db8SDon Brace return hpsa_send_abort(h, scsi3addr, abort, 0) && 4365f2405db8SDon Brace hpsa_send_abort(h, scsi3addr, abort, 1); 43666cba3f19SStephen M. Cameron } 43676cba3f19SStephen M. Cameron 436875167d2cSStephen M. Cameron /* Send an abort for the specified command. 436975167d2cSStephen M. Cameron * If the device and controller support it, 437075167d2cSStephen M. Cameron * send a task abort request. 437175167d2cSStephen M. Cameron */ 437275167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *sc) 437375167d2cSStephen M. Cameron { 437475167d2cSStephen M. Cameron 437575167d2cSStephen M. Cameron int i, rc; 437675167d2cSStephen M. Cameron struct ctlr_info *h; 437775167d2cSStephen M. Cameron struct hpsa_scsi_dev_t *dev; 437875167d2cSStephen M. Cameron struct CommandList *abort; /* pointer to command to be aborted */ 437975167d2cSStephen M. Cameron struct scsi_cmnd *as; /* ptr to scsi cmd inside aborted command. */ 438075167d2cSStephen M. Cameron char msg[256]; /* For debug messaging. */ 438175167d2cSStephen M. Cameron int ml = 0; 43822b08b3e9SDon Brace __le32 tagupper, taglower; 438375167d2cSStephen M. Cameron 438475167d2cSStephen M. Cameron /* Find the controller of the command to be aborted */ 438575167d2cSStephen M. Cameron h = sdev_to_hba(sc->device); 438675167d2cSStephen M. Cameron if (WARN(h == NULL, 438775167d2cSStephen M. Cameron "ABORT REQUEST FAILED, Controller lookup failed.\n")) 438875167d2cSStephen M. Cameron return FAILED; 438975167d2cSStephen M. Cameron 439075167d2cSStephen M. Cameron /* Check that controller supports some kind of task abort */ 439175167d2cSStephen M. Cameron if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags) && 439275167d2cSStephen M. Cameron !(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags)) 439375167d2cSStephen M. Cameron return FAILED; 439475167d2cSStephen M. Cameron 439575167d2cSStephen M. Cameron memset(msg, 0, sizeof(msg)); 43969cb78c16SHannes Reinecke ml += sprintf(msg+ml, "ABORT REQUEST on C%d:B%d:T%d:L%llu ", 439775167d2cSStephen M. Cameron h->scsi_host->host_no, sc->device->channel, 439875167d2cSStephen M. Cameron sc->device->id, sc->device->lun); 439975167d2cSStephen M. Cameron 440075167d2cSStephen M. Cameron /* Find the device of the command to be aborted */ 440175167d2cSStephen M. Cameron dev = sc->device->hostdata; 440275167d2cSStephen M. Cameron if (!dev) { 440375167d2cSStephen M. Cameron dev_err(&h->pdev->dev, "%s FAILED, Device lookup failed.\n", 440475167d2cSStephen M. Cameron msg); 440575167d2cSStephen M. Cameron return FAILED; 440675167d2cSStephen M. Cameron } 440775167d2cSStephen M. Cameron 440875167d2cSStephen M. Cameron /* Get SCSI command to be aborted */ 440975167d2cSStephen M. Cameron abort = (struct CommandList *) sc->host_scribble; 441075167d2cSStephen M. Cameron if (abort == NULL) { 441175167d2cSStephen M. Cameron dev_err(&h->pdev->dev, "%s FAILED, Command to abort is NULL.\n", 441275167d2cSStephen M. Cameron msg); 441375167d2cSStephen M. Cameron return FAILED; 441475167d2cSStephen M. Cameron } 441517eb87d2SScott Teel hpsa_get_tag(h, abort, &taglower, &tagupper); 441617eb87d2SScott Teel ml += sprintf(msg+ml, "Tag:0x%08x:%08x ", tagupper, taglower); 441775167d2cSStephen M. Cameron as = (struct scsi_cmnd *) abort->scsi_cmd; 441875167d2cSStephen M. Cameron if (as != NULL) 441975167d2cSStephen M. Cameron ml += sprintf(msg+ml, "Command:0x%x SN:0x%lx ", 442075167d2cSStephen M. Cameron as->cmnd[0], as->serial_number); 442175167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s\n", msg); 442275167d2cSStephen M. Cameron dev_warn(&h->pdev->dev, "Abort request on C%d:B%d:T%d:L%d\n", 442375167d2cSStephen M. Cameron h->scsi_host->host_no, dev->bus, dev->target, dev->lun); 442475167d2cSStephen M. Cameron /* 442575167d2cSStephen M. Cameron * Command is in flight, or possibly already completed 442675167d2cSStephen M. Cameron * by the firmware (but not to the scsi mid layer) but we can't 442775167d2cSStephen M. Cameron * distinguish which. Send the abort down. 442875167d2cSStephen M. Cameron */ 44296cba3f19SStephen M. Cameron rc = hpsa_send_abort_both_ways(h, dev->scsi3addr, abort); 443075167d2cSStephen M. Cameron if (rc != 0) { 443175167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s Request FAILED.\n", msg); 443275167d2cSStephen M. Cameron dev_warn(&h->pdev->dev, "FAILED abort on device C%d:B%d:T%d:L%d\n", 443375167d2cSStephen M. Cameron h->scsi_host->host_no, 443475167d2cSStephen M. Cameron dev->bus, dev->target, dev->lun); 443575167d2cSStephen M. Cameron return FAILED; 443675167d2cSStephen M. Cameron } 443775167d2cSStephen M. Cameron dev_info(&h->pdev->dev, "%s REQUEST SUCCEEDED.\n", msg); 443875167d2cSStephen M. Cameron 443975167d2cSStephen M. Cameron /* If the abort(s) above completed and actually aborted the 444075167d2cSStephen M. Cameron * command, then the command to be aborted should already be 444175167d2cSStephen M. Cameron * completed. If not, wait around a bit more to see if they 444275167d2cSStephen M. Cameron * manage to complete normally. 444375167d2cSStephen M. Cameron */ 444475167d2cSStephen M. Cameron #define ABORT_COMPLETE_WAIT_SECS 30 444575167d2cSStephen M. Cameron for (i = 0; i < ABORT_COMPLETE_WAIT_SECS * 10; i++) { 4446f2405db8SDon Brace if (test_bit(abort->cmdindex & (BITS_PER_LONG - 1), 4447f2405db8SDon Brace h->cmd_pool_bits + 4448f2405db8SDon Brace (abort->cmdindex / BITS_PER_LONG))) 444975167d2cSStephen M. Cameron msleep(100); 4450f2405db8SDon Brace else 4451f2405db8SDon Brace return SUCCESS; 445275167d2cSStephen M. Cameron } 445375167d2cSStephen M. Cameron dev_warn(&h->pdev->dev, "%s FAILED. Aborted command has not completed after %d seconds.\n", 445475167d2cSStephen M. Cameron msg, ABORT_COMPLETE_WAIT_SECS); 445575167d2cSStephen M. Cameron return FAILED; 445675167d2cSStephen M. Cameron } 445775167d2cSStephen M. Cameron 445875167d2cSStephen M. Cameron 4459edd16368SStephen M. Cameron /* 4460edd16368SStephen M. Cameron * For operations that cannot sleep, a command block is allocated at init, 4461edd16368SStephen M. Cameron * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track 4462edd16368SStephen M. Cameron * which ones are free or in use. Lock must be held when calling this. 4463edd16368SStephen M. Cameron * cmd_free() is the complement. 4464edd16368SStephen M. Cameron */ 4465edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h) 4466edd16368SStephen M. Cameron { 4467edd16368SStephen M. Cameron struct CommandList *c; 4468edd16368SStephen M. Cameron int i; 4469edd16368SStephen M. Cameron union u64bit temp64; 4470edd16368SStephen M. Cameron dma_addr_t cmd_dma_handle, err_dma_handle; 44714c413128SStephen M. Cameron int loopcount; 4472edd16368SStephen M. Cameron 44734c413128SStephen M. Cameron /* There is some *extremely* small but non-zero chance that that 44744c413128SStephen M. Cameron * multiple threads could get in here, and one thread could 44754c413128SStephen M. Cameron * be scanning through the list of bits looking for a free 44764c413128SStephen M. Cameron * one, but the free ones are always behind him, and other 44774c413128SStephen M. Cameron * threads sneak in behind him and eat them before he can 44784c413128SStephen M. Cameron * get to them, so that while there is always a free one, a 44794c413128SStephen M. Cameron * very unlucky thread might be starved anyway, never able to 44804c413128SStephen M. Cameron * beat the other threads. In reality, this happens so 44814c413128SStephen M. Cameron * infrequently as to be indistinguishable from never. 44824c413128SStephen M. Cameron */ 44834c413128SStephen M. Cameron 44844c413128SStephen M. Cameron loopcount = 0; 4485edd16368SStephen M. Cameron do { 4486edd16368SStephen M. Cameron i = find_first_zero_bit(h->cmd_pool_bits, h->nr_cmds); 44874c413128SStephen M. Cameron if (i == h->nr_cmds) 44884c413128SStephen M. Cameron i = 0; 44894c413128SStephen M. Cameron loopcount++; 44904c413128SStephen M. Cameron } while (test_and_set_bit(i & (BITS_PER_LONG - 1), 44914c413128SStephen M. Cameron h->cmd_pool_bits + (i / BITS_PER_LONG)) != 0 && 44924c413128SStephen M. Cameron loopcount < 10); 44934c413128SStephen M. Cameron 44944c413128SStephen M. Cameron /* Thread got starved? We do not expect this to ever happen. */ 44954c413128SStephen M. Cameron if (loopcount >= 10) 4496edd16368SStephen M. Cameron return NULL; 4497e16a33adSMatt Gates 4498edd16368SStephen M. Cameron c = h->cmd_pool + i; 4499edd16368SStephen M. Cameron memset(c, 0, sizeof(*c)); 4500f2405db8SDon Brace c->Header.tag = cpu_to_le64((u64) i << DIRECT_LOOKUP_SHIFT); 4501f2405db8SDon Brace cmd_dma_handle = h->cmd_pool_dhandle + i * sizeof(*c); 4502edd16368SStephen M. Cameron c->err_info = h->errinfo_pool + i; 4503edd16368SStephen M. Cameron memset(c->err_info, 0, sizeof(*c->err_info)); 4504edd16368SStephen M. Cameron err_dma_handle = h->errinfo_pool_dhandle 4505edd16368SStephen M. Cameron + i * sizeof(*c->err_info); 4506edd16368SStephen M. Cameron 4507edd16368SStephen M. Cameron c->cmdindex = i; 4508edd16368SStephen M. Cameron 450901a02ffcSStephen M. Cameron c->busaddr = (u32) cmd_dma_handle; 451001a02ffcSStephen M. Cameron temp64.val = (u64) err_dma_handle; 451150a0decfSStephen M. Cameron c->ErrDesc.Addr = cpu_to_le64(err_dma_handle); 451250a0decfSStephen M. Cameron c->ErrDesc.Len = cpu_to_le32(sizeof(*c->err_info)); 4513edd16368SStephen M. Cameron 4514edd16368SStephen M. Cameron c->h = h; 4515edd16368SStephen M. Cameron return c; 4516edd16368SStephen M. Cameron } 4517edd16368SStephen M. Cameron 4518edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c) 4519edd16368SStephen M. Cameron { 4520edd16368SStephen M. Cameron int i; 4521edd16368SStephen M. Cameron 4522edd16368SStephen M. Cameron i = c - h->cmd_pool; 4523edd16368SStephen M. Cameron clear_bit(i & (BITS_PER_LONG - 1), 4524edd16368SStephen M. Cameron h->cmd_pool_bits + (i / BITS_PER_LONG)); 4525edd16368SStephen M. Cameron } 4526edd16368SStephen M. Cameron 4527edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 4528edd16368SStephen M. Cameron 452942a91641SDon Brace static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd, 453042a91641SDon Brace void __user *arg) 4531edd16368SStephen M. Cameron { 4532edd16368SStephen M. Cameron IOCTL32_Command_struct __user *arg32 = 4533edd16368SStephen M. Cameron (IOCTL32_Command_struct __user *) arg; 4534edd16368SStephen M. Cameron IOCTL_Command_struct arg64; 4535edd16368SStephen M. Cameron IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64)); 4536edd16368SStephen M. Cameron int err; 4537edd16368SStephen M. Cameron u32 cp; 4538edd16368SStephen M. Cameron 4539938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 4540edd16368SStephen M. Cameron err = 0; 4541edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 4542edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 4543edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 4544edd16368SStephen M. Cameron sizeof(arg64.Request)); 4545edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 4546edd16368SStephen M. Cameron sizeof(arg64.error_info)); 4547edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 4548edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 4549edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 4550edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 4551edd16368SStephen M. Cameron 4552edd16368SStephen M. Cameron if (err) 4553edd16368SStephen M. Cameron return -EFAULT; 4554edd16368SStephen M. Cameron 455542a91641SDon Brace err = hpsa_ioctl(dev, CCISS_PASSTHRU, p); 4556edd16368SStephen M. Cameron if (err) 4557edd16368SStephen M. Cameron return err; 4558edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 4559edd16368SStephen M. Cameron sizeof(arg32->error_info)); 4560edd16368SStephen M. Cameron if (err) 4561edd16368SStephen M. Cameron return -EFAULT; 4562edd16368SStephen M. Cameron return err; 4563edd16368SStephen M. Cameron } 4564edd16368SStephen M. Cameron 4565edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev, 456642a91641SDon Brace int cmd, void __user *arg) 4567edd16368SStephen M. Cameron { 4568edd16368SStephen M. Cameron BIG_IOCTL32_Command_struct __user *arg32 = 4569edd16368SStephen M. Cameron (BIG_IOCTL32_Command_struct __user *) arg; 4570edd16368SStephen M. Cameron BIG_IOCTL_Command_struct arg64; 4571edd16368SStephen M. Cameron BIG_IOCTL_Command_struct __user *p = 4572edd16368SStephen M. Cameron compat_alloc_user_space(sizeof(arg64)); 4573edd16368SStephen M. Cameron int err; 4574edd16368SStephen M. Cameron u32 cp; 4575edd16368SStephen M. Cameron 4576938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 4577edd16368SStephen M. Cameron err = 0; 4578edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 4579edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 4580edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 4581edd16368SStephen M. Cameron sizeof(arg64.Request)); 4582edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 4583edd16368SStephen M. Cameron sizeof(arg64.error_info)); 4584edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 4585edd16368SStephen M. Cameron err |= get_user(arg64.malloc_size, &arg32->malloc_size); 4586edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 4587edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 4588edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 4589edd16368SStephen M. Cameron 4590edd16368SStephen M. Cameron if (err) 4591edd16368SStephen M. Cameron return -EFAULT; 4592edd16368SStephen M. Cameron 459342a91641SDon Brace err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p); 4594edd16368SStephen M. Cameron if (err) 4595edd16368SStephen M. Cameron return err; 4596edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 4597edd16368SStephen M. Cameron sizeof(arg32->error_info)); 4598edd16368SStephen M. Cameron if (err) 4599edd16368SStephen M. Cameron return -EFAULT; 4600edd16368SStephen M. Cameron return err; 4601edd16368SStephen M. Cameron } 460271fe75a7SStephen M. Cameron 460342a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void __user *arg) 460471fe75a7SStephen M. Cameron { 460571fe75a7SStephen M. Cameron switch (cmd) { 460671fe75a7SStephen M. Cameron case CCISS_GETPCIINFO: 460771fe75a7SStephen M. Cameron case CCISS_GETINTINFO: 460871fe75a7SStephen M. Cameron case CCISS_SETINTINFO: 460971fe75a7SStephen M. Cameron case CCISS_GETNODENAME: 461071fe75a7SStephen M. Cameron case CCISS_SETNODENAME: 461171fe75a7SStephen M. Cameron case CCISS_GETHEARTBEAT: 461271fe75a7SStephen M. Cameron case CCISS_GETBUSTYPES: 461371fe75a7SStephen M. Cameron case CCISS_GETFIRMVER: 461471fe75a7SStephen M. Cameron case CCISS_GETDRIVVER: 461571fe75a7SStephen M. Cameron case CCISS_REVALIDVOLS: 461671fe75a7SStephen M. Cameron case CCISS_DEREGDISK: 461771fe75a7SStephen M. Cameron case CCISS_REGNEWDISK: 461871fe75a7SStephen M. Cameron case CCISS_REGNEWD: 461971fe75a7SStephen M. Cameron case CCISS_RESCANDISK: 462071fe75a7SStephen M. Cameron case CCISS_GETLUNINFO: 462171fe75a7SStephen M. Cameron return hpsa_ioctl(dev, cmd, arg); 462271fe75a7SStephen M. Cameron 462371fe75a7SStephen M. Cameron case CCISS_PASSTHRU32: 462471fe75a7SStephen M. Cameron return hpsa_ioctl32_passthru(dev, cmd, arg); 462571fe75a7SStephen M. Cameron case CCISS_BIG_PASSTHRU32: 462671fe75a7SStephen M. Cameron return hpsa_ioctl32_big_passthru(dev, cmd, arg); 462771fe75a7SStephen M. Cameron 462871fe75a7SStephen M. Cameron default: 462971fe75a7SStephen M. Cameron return -ENOIOCTLCMD; 463071fe75a7SStephen M. Cameron } 463171fe75a7SStephen M. Cameron } 4632edd16368SStephen M. Cameron #endif 4633edd16368SStephen M. Cameron 4634edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp) 4635edd16368SStephen M. Cameron { 4636edd16368SStephen M. Cameron struct hpsa_pci_info pciinfo; 4637edd16368SStephen M. Cameron 4638edd16368SStephen M. Cameron if (!argp) 4639edd16368SStephen M. Cameron return -EINVAL; 4640edd16368SStephen M. Cameron pciinfo.domain = pci_domain_nr(h->pdev->bus); 4641edd16368SStephen M. Cameron pciinfo.bus = h->pdev->bus->number; 4642edd16368SStephen M. Cameron pciinfo.dev_fn = h->pdev->devfn; 4643edd16368SStephen M. Cameron pciinfo.board_id = h->board_id; 4644edd16368SStephen M. Cameron if (copy_to_user(argp, &pciinfo, sizeof(pciinfo))) 4645edd16368SStephen M. Cameron return -EFAULT; 4646edd16368SStephen M. Cameron return 0; 4647edd16368SStephen M. Cameron } 4648edd16368SStephen M. Cameron 4649edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp) 4650edd16368SStephen M. Cameron { 4651edd16368SStephen M. Cameron DriverVer_type DriverVer; 4652edd16368SStephen M. Cameron unsigned char vmaj, vmin, vsubmin; 4653edd16368SStephen M. Cameron int rc; 4654edd16368SStephen M. Cameron 4655edd16368SStephen M. Cameron rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu", 4656edd16368SStephen M. Cameron &vmaj, &vmin, &vsubmin); 4657edd16368SStephen M. Cameron if (rc != 3) { 4658edd16368SStephen M. Cameron dev_info(&h->pdev->dev, "driver version string '%s' " 4659edd16368SStephen M. Cameron "unrecognized.", HPSA_DRIVER_VERSION); 4660edd16368SStephen M. Cameron vmaj = 0; 4661edd16368SStephen M. Cameron vmin = 0; 4662edd16368SStephen M. Cameron vsubmin = 0; 4663edd16368SStephen M. Cameron } 4664edd16368SStephen M. Cameron DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin; 4665edd16368SStephen M. Cameron if (!argp) 4666edd16368SStephen M. Cameron return -EINVAL; 4667edd16368SStephen M. Cameron if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type))) 4668edd16368SStephen M. Cameron return -EFAULT; 4669edd16368SStephen M. Cameron return 0; 4670edd16368SStephen M. Cameron } 4671edd16368SStephen M. Cameron 4672edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp) 4673edd16368SStephen M. Cameron { 4674edd16368SStephen M. Cameron IOCTL_Command_struct iocommand; 4675edd16368SStephen M. Cameron struct CommandList *c; 4676edd16368SStephen M. Cameron char *buff = NULL; 467750a0decfSStephen M. Cameron u64 temp64; 4678c1f63c8fSStephen M. Cameron int rc = 0; 4679edd16368SStephen M. Cameron 4680edd16368SStephen M. Cameron if (!argp) 4681edd16368SStephen M. Cameron return -EINVAL; 4682edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 4683edd16368SStephen M. Cameron return -EPERM; 4684edd16368SStephen M. Cameron if (copy_from_user(&iocommand, argp, sizeof(iocommand))) 4685edd16368SStephen M. Cameron return -EFAULT; 4686edd16368SStephen M. Cameron if ((iocommand.buf_size < 1) && 4687edd16368SStephen M. Cameron (iocommand.Request.Type.Direction != XFER_NONE)) { 4688edd16368SStephen M. Cameron return -EINVAL; 4689edd16368SStephen M. Cameron } 4690edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 4691edd16368SStephen M. Cameron buff = kmalloc(iocommand.buf_size, GFP_KERNEL); 4692edd16368SStephen M. Cameron if (buff == NULL) 4693edd16368SStephen M. Cameron return -EFAULT; 46949233fb10SStephen M. Cameron if (iocommand.Request.Type.Direction & XFER_WRITE) { 4695edd16368SStephen M. Cameron /* Copy the data into the buffer we created */ 4696b03a7771SStephen M. Cameron if (copy_from_user(buff, iocommand.buf, 4697b03a7771SStephen M. Cameron iocommand.buf_size)) { 4698c1f63c8fSStephen M. Cameron rc = -EFAULT; 4699c1f63c8fSStephen M. Cameron goto out_kfree; 4700edd16368SStephen M. Cameron } 4701b03a7771SStephen M. Cameron } else { 4702edd16368SStephen M. Cameron memset(buff, 0, iocommand.buf_size); 4703b03a7771SStephen M. Cameron } 4704b03a7771SStephen M. Cameron } 470545fcb86eSStephen Cameron c = cmd_alloc(h); 4706edd16368SStephen M. Cameron if (c == NULL) { 4707c1f63c8fSStephen M. Cameron rc = -ENOMEM; 4708c1f63c8fSStephen M. Cameron goto out_kfree; 4709edd16368SStephen M. Cameron } 4710edd16368SStephen M. Cameron /* Fill in the command type */ 4711edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 4712edd16368SStephen M. Cameron /* Fill in Command Header */ 4713edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 4714edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { /* buffer to fill */ 4715edd16368SStephen M. Cameron c->Header.SGList = 1; 471650a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(1); 4717edd16368SStephen M. Cameron } else { /* no buffers to fill */ 4718edd16368SStephen M. Cameron c->Header.SGList = 0; 471950a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(0); 4720edd16368SStephen M. Cameron } 4721edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN)); 4722edd16368SStephen M. Cameron 4723edd16368SStephen M. Cameron /* Fill in Request block */ 4724edd16368SStephen M. Cameron memcpy(&c->Request, &iocommand.Request, 4725edd16368SStephen M. Cameron sizeof(c->Request)); 4726edd16368SStephen M. Cameron 4727edd16368SStephen M. Cameron /* Fill in the scatter gather information */ 4728edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 472950a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, buff, 4730edd16368SStephen M. Cameron iocommand.buf_size, PCI_DMA_BIDIRECTIONAL); 473150a0decfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) { 473250a0decfSStephen M. Cameron c->SG[0].Addr = cpu_to_le64(0); 473350a0decfSStephen M. Cameron c->SG[0].Len = cpu_to_le32(0); 4734bcc48ffaSStephen M. Cameron rc = -ENOMEM; 4735bcc48ffaSStephen M. Cameron goto out; 4736bcc48ffaSStephen M. Cameron } 473750a0decfSStephen M. Cameron c->SG[0].Addr = cpu_to_le64(temp64); 473850a0decfSStephen M. Cameron c->SG[0].Len = cpu_to_le32(iocommand.buf_size); 473950a0decfSStephen M. Cameron c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */ 4740edd16368SStephen M. Cameron } 4741a0c12413SStephen M. Cameron hpsa_scsi_do_simple_cmd_core_if_no_lockup(h, c); 4742c2dd32e0SStephen M. Cameron if (iocommand.buf_size > 0) 4743edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL); 4744edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 4745edd16368SStephen M. Cameron 4746edd16368SStephen M. Cameron /* Copy the error information out */ 4747edd16368SStephen M. Cameron memcpy(&iocommand.error_info, c->err_info, 4748edd16368SStephen M. Cameron sizeof(iocommand.error_info)); 4749edd16368SStephen M. Cameron if (copy_to_user(argp, &iocommand, sizeof(iocommand))) { 4750c1f63c8fSStephen M. Cameron rc = -EFAULT; 4751c1f63c8fSStephen M. Cameron goto out; 4752edd16368SStephen M. Cameron } 47539233fb10SStephen M. Cameron if ((iocommand.Request.Type.Direction & XFER_READ) && 4754b03a7771SStephen M. Cameron iocommand.buf_size > 0) { 4755edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 4756edd16368SStephen M. Cameron if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) { 4757c1f63c8fSStephen M. Cameron rc = -EFAULT; 4758c1f63c8fSStephen M. Cameron goto out; 4759edd16368SStephen M. Cameron } 4760edd16368SStephen M. Cameron } 4761c1f63c8fSStephen M. Cameron out: 476245fcb86eSStephen Cameron cmd_free(h, c); 4763c1f63c8fSStephen M. Cameron out_kfree: 4764c1f63c8fSStephen M. Cameron kfree(buff); 4765c1f63c8fSStephen M. Cameron return rc; 4766edd16368SStephen M. Cameron } 4767edd16368SStephen M. Cameron 4768edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp) 4769edd16368SStephen M. Cameron { 4770edd16368SStephen M. Cameron BIG_IOCTL_Command_struct *ioc; 4771edd16368SStephen M. Cameron struct CommandList *c; 4772edd16368SStephen M. Cameron unsigned char **buff = NULL; 4773edd16368SStephen M. Cameron int *buff_size = NULL; 477450a0decfSStephen M. Cameron u64 temp64; 4775edd16368SStephen M. Cameron BYTE sg_used = 0; 4776edd16368SStephen M. Cameron int status = 0; 477701a02ffcSStephen M. Cameron u32 left; 477801a02ffcSStephen M. Cameron u32 sz; 4779edd16368SStephen M. Cameron BYTE __user *data_ptr; 4780edd16368SStephen M. Cameron 4781edd16368SStephen M. Cameron if (!argp) 4782edd16368SStephen M. Cameron return -EINVAL; 4783edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 4784edd16368SStephen M. Cameron return -EPERM; 4785edd16368SStephen M. Cameron ioc = (BIG_IOCTL_Command_struct *) 4786edd16368SStephen M. Cameron kmalloc(sizeof(*ioc), GFP_KERNEL); 4787edd16368SStephen M. Cameron if (!ioc) { 4788edd16368SStephen M. Cameron status = -ENOMEM; 4789edd16368SStephen M. Cameron goto cleanup1; 4790edd16368SStephen M. Cameron } 4791edd16368SStephen M. Cameron if (copy_from_user(ioc, argp, sizeof(*ioc))) { 4792edd16368SStephen M. Cameron status = -EFAULT; 4793edd16368SStephen M. Cameron goto cleanup1; 4794edd16368SStephen M. Cameron } 4795edd16368SStephen M. Cameron if ((ioc->buf_size < 1) && 4796edd16368SStephen M. Cameron (ioc->Request.Type.Direction != XFER_NONE)) { 4797edd16368SStephen M. Cameron status = -EINVAL; 4798edd16368SStephen M. Cameron goto cleanup1; 4799edd16368SStephen M. Cameron } 4800edd16368SStephen M. Cameron /* Check kmalloc limits using all SGs */ 4801edd16368SStephen M. Cameron if (ioc->malloc_size > MAX_KMALLOC_SIZE) { 4802edd16368SStephen M. Cameron status = -EINVAL; 4803edd16368SStephen M. Cameron goto cleanup1; 4804edd16368SStephen M. Cameron } 4805d66ae08bSStephen M. Cameron if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) { 4806edd16368SStephen M. Cameron status = -EINVAL; 4807edd16368SStephen M. Cameron goto cleanup1; 4808edd16368SStephen M. Cameron } 4809d66ae08bSStephen M. Cameron buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL); 4810edd16368SStephen M. Cameron if (!buff) { 4811edd16368SStephen M. Cameron status = -ENOMEM; 4812edd16368SStephen M. Cameron goto cleanup1; 4813edd16368SStephen M. Cameron } 4814d66ae08bSStephen M. Cameron buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL); 4815edd16368SStephen M. Cameron if (!buff_size) { 4816edd16368SStephen M. Cameron status = -ENOMEM; 4817edd16368SStephen M. Cameron goto cleanup1; 4818edd16368SStephen M. Cameron } 4819edd16368SStephen M. Cameron left = ioc->buf_size; 4820edd16368SStephen M. Cameron data_ptr = ioc->buf; 4821edd16368SStephen M. Cameron while (left) { 4822edd16368SStephen M. Cameron sz = (left > ioc->malloc_size) ? ioc->malloc_size : left; 4823edd16368SStephen M. Cameron buff_size[sg_used] = sz; 4824edd16368SStephen M. Cameron buff[sg_used] = kmalloc(sz, GFP_KERNEL); 4825edd16368SStephen M. Cameron if (buff[sg_used] == NULL) { 4826edd16368SStephen M. Cameron status = -ENOMEM; 4827edd16368SStephen M. Cameron goto cleanup1; 4828edd16368SStephen M. Cameron } 48299233fb10SStephen M. Cameron if (ioc->Request.Type.Direction & XFER_WRITE) { 4830edd16368SStephen M. Cameron if (copy_from_user(buff[sg_used], data_ptr, sz)) { 48310758f4f7SStephen M. Cameron status = -EFAULT; 4832edd16368SStephen M. Cameron goto cleanup1; 4833edd16368SStephen M. Cameron } 4834edd16368SStephen M. Cameron } else 4835edd16368SStephen M. Cameron memset(buff[sg_used], 0, sz); 4836edd16368SStephen M. Cameron left -= sz; 4837edd16368SStephen M. Cameron data_ptr += sz; 4838edd16368SStephen M. Cameron sg_used++; 4839edd16368SStephen M. Cameron } 484045fcb86eSStephen Cameron c = cmd_alloc(h); 4841edd16368SStephen M. Cameron if (c == NULL) { 4842edd16368SStephen M. Cameron status = -ENOMEM; 4843edd16368SStephen M. Cameron goto cleanup1; 4844edd16368SStephen M. Cameron } 4845edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 4846edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 484750a0decfSStephen M. Cameron c->Header.SGList = (u8) sg_used; 484850a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(sg_used); 4849edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN)); 4850edd16368SStephen M. Cameron memcpy(&c->Request, &ioc->Request, sizeof(c->Request)); 4851edd16368SStephen M. Cameron if (ioc->buf_size > 0) { 4852edd16368SStephen M. Cameron int i; 4853edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 485450a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, buff[i], 4855edd16368SStephen M. Cameron buff_size[i], PCI_DMA_BIDIRECTIONAL); 485650a0decfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, 485750a0decfSStephen M. Cameron (dma_addr_t) temp64)) { 485850a0decfSStephen M. Cameron c->SG[i].Addr = cpu_to_le64(0); 485950a0decfSStephen M. Cameron c->SG[i].Len = cpu_to_le32(0); 4860bcc48ffaSStephen M. Cameron hpsa_pci_unmap(h->pdev, c, i, 4861bcc48ffaSStephen M. Cameron PCI_DMA_BIDIRECTIONAL); 4862bcc48ffaSStephen M. Cameron status = -ENOMEM; 4863e2d4a1f6SStephen M. Cameron goto cleanup0; 4864bcc48ffaSStephen M. Cameron } 486550a0decfSStephen M. Cameron c->SG[i].Addr = cpu_to_le64(temp64); 486650a0decfSStephen M. Cameron c->SG[i].Len = cpu_to_le32(buff_size[i]); 486750a0decfSStephen M. Cameron c->SG[i].Ext = cpu_to_le32(0); 4868edd16368SStephen M. Cameron } 486950a0decfSStephen M. Cameron c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST); 4870edd16368SStephen M. Cameron } 4871a0c12413SStephen M. Cameron hpsa_scsi_do_simple_cmd_core_if_no_lockup(h, c); 4872b03a7771SStephen M. Cameron if (sg_used) 4873edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL); 4874edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 4875edd16368SStephen M. Cameron /* Copy the error information out */ 4876edd16368SStephen M. Cameron memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info)); 4877edd16368SStephen M. Cameron if (copy_to_user(argp, ioc, sizeof(*ioc))) { 4878edd16368SStephen M. Cameron status = -EFAULT; 4879e2d4a1f6SStephen M. Cameron goto cleanup0; 4880edd16368SStephen M. Cameron } 48819233fb10SStephen M. Cameron if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) { 48822b08b3e9SDon Brace int i; 48832b08b3e9SDon Brace 4884edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 4885edd16368SStephen M. Cameron BYTE __user *ptr = ioc->buf; 4886edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 4887edd16368SStephen M. Cameron if (copy_to_user(ptr, buff[i], buff_size[i])) { 4888edd16368SStephen M. Cameron status = -EFAULT; 4889e2d4a1f6SStephen M. Cameron goto cleanup0; 4890edd16368SStephen M. Cameron } 4891edd16368SStephen M. Cameron ptr += buff_size[i]; 4892edd16368SStephen M. Cameron } 4893edd16368SStephen M. Cameron } 4894edd16368SStephen M. Cameron status = 0; 4895e2d4a1f6SStephen M. Cameron cleanup0: 489645fcb86eSStephen Cameron cmd_free(h, c); 4897edd16368SStephen M. Cameron cleanup1: 4898edd16368SStephen M. Cameron if (buff) { 48992b08b3e9SDon Brace int i; 49002b08b3e9SDon Brace 4901edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) 4902edd16368SStephen M. Cameron kfree(buff[i]); 4903edd16368SStephen M. Cameron kfree(buff); 4904edd16368SStephen M. Cameron } 4905edd16368SStephen M. Cameron kfree(buff_size); 4906edd16368SStephen M. Cameron kfree(ioc); 4907edd16368SStephen M. Cameron return status; 4908edd16368SStephen M. Cameron } 4909edd16368SStephen M. Cameron 4910edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 4911edd16368SStephen M. Cameron struct CommandList *c) 4912edd16368SStephen M. Cameron { 4913edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 4914edd16368SStephen M. Cameron c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION) 4915edd16368SStephen M. Cameron (void) check_for_unit_attention(h, c); 4916edd16368SStephen M. Cameron } 49170390f0c0SStephen M. Cameron 49180390f0c0SStephen M. Cameron static int increment_passthru_count(struct ctlr_info *h) 49190390f0c0SStephen M. Cameron { 49200390f0c0SStephen M. Cameron unsigned long flags; 49210390f0c0SStephen M. Cameron 49220390f0c0SStephen M. Cameron spin_lock_irqsave(&h->passthru_count_lock, flags); 49230390f0c0SStephen M. Cameron if (h->passthru_count >= HPSA_MAX_CONCURRENT_PASSTHRUS) { 49240390f0c0SStephen M. Cameron spin_unlock_irqrestore(&h->passthru_count_lock, flags); 49250390f0c0SStephen M. Cameron return -1; 49260390f0c0SStephen M. Cameron } 49270390f0c0SStephen M. Cameron h->passthru_count++; 49280390f0c0SStephen M. Cameron spin_unlock_irqrestore(&h->passthru_count_lock, flags); 49290390f0c0SStephen M. Cameron return 0; 49300390f0c0SStephen M. Cameron } 49310390f0c0SStephen M. Cameron 49320390f0c0SStephen M. Cameron static void decrement_passthru_count(struct ctlr_info *h) 49330390f0c0SStephen M. Cameron { 49340390f0c0SStephen M. Cameron unsigned long flags; 49350390f0c0SStephen M. Cameron 49360390f0c0SStephen M. Cameron spin_lock_irqsave(&h->passthru_count_lock, flags); 49370390f0c0SStephen M. Cameron if (h->passthru_count <= 0) { 49380390f0c0SStephen M. Cameron spin_unlock_irqrestore(&h->passthru_count_lock, flags); 49390390f0c0SStephen M. Cameron /* not expecting to get here. */ 49400390f0c0SStephen M. Cameron dev_warn(&h->pdev->dev, "Bug detected, passthru_count seems to be incorrect.\n"); 49410390f0c0SStephen M. Cameron return; 49420390f0c0SStephen M. Cameron } 49430390f0c0SStephen M. Cameron h->passthru_count--; 49440390f0c0SStephen M. Cameron spin_unlock_irqrestore(&h->passthru_count_lock, flags); 49450390f0c0SStephen M. Cameron } 49460390f0c0SStephen M. Cameron 4947edd16368SStephen M. Cameron /* 4948edd16368SStephen M. Cameron * ioctl 4949edd16368SStephen M. Cameron */ 495042a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg) 4951edd16368SStephen M. Cameron { 4952edd16368SStephen M. Cameron struct ctlr_info *h; 4953edd16368SStephen M. Cameron void __user *argp = (void __user *)arg; 49540390f0c0SStephen M. Cameron int rc; 4955edd16368SStephen M. Cameron 4956edd16368SStephen M. Cameron h = sdev_to_hba(dev); 4957edd16368SStephen M. Cameron 4958edd16368SStephen M. Cameron switch (cmd) { 4959edd16368SStephen M. Cameron case CCISS_DEREGDISK: 4960edd16368SStephen M. Cameron case CCISS_REGNEWDISK: 4961edd16368SStephen M. Cameron case CCISS_REGNEWD: 4962a08a8471SStephen M. Cameron hpsa_scan_start(h->scsi_host); 4963edd16368SStephen M. Cameron return 0; 4964edd16368SStephen M. Cameron case CCISS_GETPCIINFO: 4965edd16368SStephen M. Cameron return hpsa_getpciinfo_ioctl(h, argp); 4966edd16368SStephen M. Cameron case CCISS_GETDRIVVER: 4967edd16368SStephen M. Cameron return hpsa_getdrivver_ioctl(h, argp); 4968edd16368SStephen M. Cameron case CCISS_PASSTHRU: 49690390f0c0SStephen M. Cameron if (increment_passthru_count(h)) 49700390f0c0SStephen M. Cameron return -EAGAIN; 49710390f0c0SStephen M. Cameron rc = hpsa_passthru_ioctl(h, argp); 49720390f0c0SStephen M. Cameron decrement_passthru_count(h); 49730390f0c0SStephen M. Cameron return rc; 4974edd16368SStephen M. Cameron case CCISS_BIG_PASSTHRU: 49750390f0c0SStephen M. Cameron if (increment_passthru_count(h)) 49760390f0c0SStephen M. Cameron return -EAGAIN; 49770390f0c0SStephen M. Cameron rc = hpsa_big_passthru_ioctl(h, argp); 49780390f0c0SStephen M. Cameron decrement_passthru_count(h); 49790390f0c0SStephen M. Cameron return rc; 4980edd16368SStephen M. Cameron default: 4981edd16368SStephen M. Cameron return -ENOTTY; 4982edd16368SStephen M. Cameron } 4983edd16368SStephen M. Cameron } 4984edd16368SStephen M. Cameron 49856f039790SGreg Kroah-Hartman static int hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr, 49866f039790SGreg Kroah-Hartman u8 reset_type) 498764670ac8SStephen M. Cameron { 498864670ac8SStephen M. Cameron struct CommandList *c; 498964670ac8SStephen M. Cameron 499064670ac8SStephen M. Cameron c = cmd_alloc(h); 499164670ac8SStephen M. Cameron if (!c) 499264670ac8SStephen M. Cameron return -ENOMEM; 4993a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map */ 4994a2dac136SStephen M. Cameron (void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0, 499564670ac8SStephen M. Cameron RAID_CTLR_LUNID, TYPE_MSG); 499664670ac8SStephen M. Cameron c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */ 499764670ac8SStephen M. Cameron c->waiting = NULL; 499864670ac8SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 499964670ac8SStephen M. Cameron /* Don't wait for completion, the reset won't complete. Don't free 500064670ac8SStephen M. Cameron * the command either. This is the last command we will send before 500164670ac8SStephen M. Cameron * re-initializing everything, so it doesn't matter and won't leak. 500264670ac8SStephen M. Cameron */ 500364670ac8SStephen M. Cameron return 0; 500464670ac8SStephen M. Cameron } 500564670ac8SStephen M. Cameron 5006a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 5007b7bb24ebSStephen M. Cameron void *buff, size_t size, u16 page_code, unsigned char *scsi3addr, 5008edd16368SStephen M. Cameron int cmd_type) 5009edd16368SStephen M. Cameron { 5010edd16368SStephen M. Cameron int pci_dir = XFER_NONE; 501175167d2cSStephen M. Cameron struct CommandList *a; /* for commands to be aborted */ 5012edd16368SStephen M. Cameron 5013edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 5014edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 5015edd16368SStephen M. Cameron if (buff != NULL && size > 0) { 5016edd16368SStephen M. Cameron c->Header.SGList = 1; 501750a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(1); 5018edd16368SStephen M. Cameron } else { 5019edd16368SStephen M. Cameron c->Header.SGList = 0; 502050a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(0); 5021edd16368SStephen M. Cameron } 5022edd16368SStephen M. Cameron memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8); 5023edd16368SStephen M. Cameron 5024edd16368SStephen M. Cameron if (cmd_type == TYPE_CMD) { 5025edd16368SStephen M. Cameron switch (cmd) { 5026edd16368SStephen M. Cameron case HPSA_INQUIRY: 5027edd16368SStephen M. Cameron /* are we trying to read a vital product page */ 5028b7bb24ebSStephen M. Cameron if (page_code & VPD_PAGE) { 5029edd16368SStephen M. Cameron c->Request.CDB[1] = 0x01; 5030b7bb24ebSStephen M. Cameron c->Request.CDB[2] = (page_code & 0xff); 5031edd16368SStephen M. Cameron } 5032edd16368SStephen M. Cameron c->Request.CDBLen = 6; 5033a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5034a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 5035edd16368SStephen M. Cameron c->Request.Timeout = 0; 5036edd16368SStephen M. Cameron c->Request.CDB[0] = HPSA_INQUIRY; 5037edd16368SStephen M. Cameron c->Request.CDB[4] = size & 0xFF; 5038edd16368SStephen M. Cameron break; 5039edd16368SStephen M. Cameron case HPSA_REPORT_LOG: 5040edd16368SStephen M. Cameron case HPSA_REPORT_PHYS: 5041edd16368SStephen M. Cameron /* Talking to controller so It's a physical command 5042edd16368SStephen M. Cameron mode = 00 target = 0. Nothing to write. 5043edd16368SStephen M. Cameron */ 5044edd16368SStephen M. Cameron c->Request.CDBLen = 12; 5045a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5046a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 5047edd16368SStephen M. Cameron c->Request.Timeout = 0; 5048edd16368SStephen M. Cameron c->Request.CDB[0] = cmd; 5049edd16368SStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 5050edd16368SStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 5051edd16368SStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 5052edd16368SStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 5053edd16368SStephen M. Cameron break; 5054edd16368SStephen M. Cameron case HPSA_CACHE_FLUSH: 5055edd16368SStephen M. Cameron c->Request.CDBLen = 12; 5056a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5057a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, 5058a505b86fSStephen M. Cameron ATTR_SIMPLE, XFER_WRITE); 5059edd16368SStephen M. Cameron c->Request.Timeout = 0; 5060edd16368SStephen M. Cameron c->Request.CDB[0] = BMIC_WRITE; 5061edd16368SStephen M. Cameron c->Request.CDB[6] = BMIC_CACHE_FLUSH; 5062bb158eabSStephen M. Cameron c->Request.CDB[7] = (size >> 8) & 0xFF; 5063bb158eabSStephen M. Cameron c->Request.CDB[8] = size & 0xFF; 5064edd16368SStephen M. Cameron break; 5065edd16368SStephen M. Cameron case TEST_UNIT_READY: 5066edd16368SStephen M. Cameron c->Request.CDBLen = 6; 5067a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5068a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 5069edd16368SStephen M. Cameron c->Request.Timeout = 0; 5070edd16368SStephen M. Cameron break; 5071283b4a9bSStephen M. Cameron case HPSA_GET_RAID_MAP: 5072283b4a9bSStephen M. Cameron c->Request.CDBLen = 12; 5073a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5074a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 5075283b4a9bSStephen M. Cameron c->Request.Timeout = 0; 5076283b4a9bSStephen M. Cameron c->Request.CDB[0] = HPSA_CISS_READ; 5077283b4a9bSStephen M. Cameron c->Request.CDB[1] = cmd; 5078283b4a9bSStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 5079283b4a9bSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 5080283b4a9bSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 5081283b4a9bSStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 5082283b4a9bSStephen M. Cameron break; 5083316b221aSStephen M. Cameron case BMIC_SENSE_CONTROLLER_PARAMETERS: 5084316b221aSStephen M. Cameron c->Request.CDBLen = 10; 5085a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5086a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 5087316b221aSStephen M. Cameron c->Request.Timeout = 0; 5088316b221aSStephen M. Cameron c->Request.CDB[0] = BMIC_READ; 5089316b221aSStephen M. Cameron c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS; 5090316b221aSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 5091316b221aSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 5092316b221aSStephen M. Cameron break; 5093edd16368SStephen M. Cameron default: 5094edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd); 5095edd16368SStephen M. Cameron BUG(); 5096a2dac136SStephen M. Cameron return -1; 5097edd16368SStephen M. Cameron } 5098edd16368SStephen M. Cameron } else if (cmd_type == TYPE_MSG) { 5099edd16368SStephen M. Cameron switch (cmd) { 5100edd16368SStephen M. Cameron 5101edd16368SStephen M. Cameron case HPSA_DEVICE_RESET_MSG: 5102edd16368SStephen M. Cameron c->Request.CDBLen = 16; 5103a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5104a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 5105edd16368SStephen M. Cameron c->Request.Timeout = 0; /* Don't time out */ 510664670ac8SStephen M. Cameron memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB)); 510764670ac8SStephen M. Cameron c->Request.CDB[0] = cmd; 510821e89afdSStephen M. Cameron c->Request.CDB[1] = HPSA_RESET_TYPE_LUN; 5109edd16368SStephen M. Cameron /* If bytes 4-7 are zero, it means reset the */ 5110edd16368SStephen M. Cameron /* LunID device */ 5111edd16368SStephen M. Cameron c->Request.CDB[4] = 0x00; 5112edd16368SStephen M. Cameron c->Request.CDB[5] = 0x00; 5113edd16368SStephen M. Cameron c->Request.CDB[6] = 0x00; 5114edd16368SStephen M. Cameron c->Request.CDB[7] = 0x00; 5115edd16368SStephen M. Cameron break; 511675167d2cSStephen M. Cameron case HPSA_ABORT_MSG: 511775167d2cSStephen M. Cameron a = buff; /* point to command to be aborted */ 51182b08b3e9SDon Brace dev_dbg(&h->pdev->dev, 51192b08b3e9SDon Brace "Abort Tag:0x%016llx request Tag:0x%016llx", 512050a0decfSStephen M. Cameron a->Header.tag, c->Header.tag); 512175167d2cSStephen M. Cameron c->Request.CDBLen = 16; 5122a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5123a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, 5124a505b86fSStephen M. Cameron ATTR_SIMPLE, XFER_WRITE); 512575167d2cSStephen M. Cameron c->Request.Timeout = 0; /* Don't time out */ 512675167d2cSStephen M. Cameron c->Request.CDB[0] = HPSA_TASK_MANAGEMENT; 512775167d2cSStephen M. Cameron c->Request.CDB[1] = HPSA_TMF_ABORT_TASK; 512875167d2cSStephen M. Cameron c->Request.CDB[2] = 0x00; /* reserved */ 512975167d2cSStephen M. Cameron c->Request.CDB[3] = 0x00; /* reserved */ 513075167d2cSStephen M. Cameron /* Tag to abort goes in CDB[4]-CDB[11] */ 51312b08b3e9SDon Brace memcpy(&c->Request.CDB[4], &a->Header.tag, 51322b08b3e9SDon Brace sizeof(a->Header.tag)); 513375167d2cSStephen M. Cameron c->Request.CDB[12] = 0x00; /* reserved */ 513475167d2cSStephen M. Cameron c->Request.CDB[13] = 0x00; /* reserved */ 513575167d2cSStephen M. Cameron c->Request.CDB[14] = 0x00; /* reserved */ 513675167d2cSStephen M. Cameron c->Request.CDB[15] = 0x00; /* reserved */ 513775167d2cSStephen M. Cameron break; 5138edd16368SStephen M. Cameron default: 5139edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown message type %d\n", 5140edd16368SStephen M. Cameron cmd); 5141edd16368SStephen M. Cameron BUG(); 5142edd16368SStephen M. Cameron } 5143edd16368SStephen M. Cameron } else { 5144edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type); 5145edd16368SStephen M. Cameron BUG(); 5146edd16368SStephen M. Cameron } 5147edd16368SStephen M. Cameron 5148a505b86fSStephen M. Cameron switch (GET_DIR(c->Request.type_attr_dir)) { 5149edd16368SStephen M. Cameron case XFER_READ: 5150edd16368SStephen M. Cameron pci_dir = PCI_DMA_FROMDEVICE; 5151edd16368SStephen M. Cameron break; 5152edd16368SStephen M. Cameron case XFER_WRITE: 5153edd16368SStephen M. Cameron pci_dir = PCI_DMA_TODEVICE; 5154edd16368SStephen M. Cameron break; 5155edd16368SStephen M. Cameron case XFER_NONE: 5156edd16368SStephen M. Cameron pci_dir = PCI_DMA_NONE; 5157edd16368SStephen M. Cameron break; 5158edd16368SStephen M. Cameron default: 5159edd16368SStephen M. Cameron pci_dir = PCI_DMA_BIDIRECTIONAL; 5160edd16368SStephen M. Cameron } 5161a2dac136SStephen M. Cameron if (hpsa_map_one(h->pdev, c, buff, size, pci_dir)) 5162a2dac136SStephen M. Cameron return -1; 5163a2dac136SStephen M. Cameron return 0; 5164edd16368SStephen M. Cameron } 5165edd16368SStephen M. Cameron 5166edd16368SStephen M. Cameron /* 5167edd16368SStephen M. Cameron * Map (physical) PCI mem into (virtual) kernel space 5168edd16368SStephen M. Cameron */ 5169edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size) 5170edd16368SStephen M. Cameron { 5171edd16368SStephen M. Cameron ulong page_base = ((ulong) base) & PAGE_MASK; 5172edd16368SStephen M. Cameron ulong page_offs = ((ulong) base) - page_base; 5173088ba34cSStephen M. Cameron void __iomem *page_remapped = ioremap_nocache(page_base, 5174088ba34cSStephen M. Cameron page_offs + size); 5175edd16368SStephen M. Cameron 5176edd16368SStephen M. Cameron return page_remapped ? (page_remapped + page_offs) : NULL; 5177edd16368SStephen M. Cameron } 5178edd16368SStephen M. Cameron 5179254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q) 5180edd16368SStephen M. Cameron { 5181254f796bSMatt Gates return h->access.command_completed(h, q); 5182edd16368SStephen M. Cameron } 5183edd16368SStephen M. Cameron 5184900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h) 5185edd16368SStephen M. Cameron { 5186edd16368SStephen M. Cameron return h->access.intr_pending(h); 5187edd16368SStephen M. Cameron } 5188edd16368SStephen M. Cameron 5189edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h) 5190edd16368SStephen M. Cameron { 519110f66018SStephen M. Cameron return (h->access.intr_pending(h) == 0) || 519210f66018SStephen M. Cameron (h->interrupts_enabled == 0); 5193edd16368SStephen M. Cameron } 5194edd16368SStephen M. Cameron 519501a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index, 519601a02ffcSStephen M. Cameron u32 raw_tag) 5197edd16368SStephen M. Cameron { 5198edd16368SStephen M. Cameron if (unlikely(tag_index >= h->nr_cmds)) { 5199edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag); 5200edd16368SStephen M. Cameron return 1; 5201edd16368SStephen M. Cameron } 5202edd16368SStephen M. Cameron return 0; 5203edd16368SStephen M. Cameron } 5204edd16368SStephen M. Cameron 52055a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c) 5206edd16368SStephen M. Cameron { 5207e85c5974SStephen M. Cameron dial_up_lockup_detection_on_fw_flash_complete(c->h, c); 5208c349775eSScott Teel if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI 5209c349775eSScott Teel || c->cmd_type == CMD_IOACCEL2)) 52101fb011fbSStephen M. Cameron complete_scsi_command(c); 5211edd16368SStephen M. Cameron else if (c->cmd_type == CMD_IOCTL_PEND) 5212edd16368SStephen M. Cameron complete(c->waiting); 5213a104c99fSStephen M. Cameron } 5214a104c99fSStephen M. Cameron 5215a9a3a273SStephen M. Cameron 5216a9a3a273SStephen M. Cameron static inline u32 hpsa_tag_discard_error_bits(struct ctlr_info *h, u32 tag) 5217a104c99fSStephen M. Cameron { 5218a9a3a273SStephen M. Cameron #define HPSA_PERF_ERROR_BITS ((1 << DIRECT_LOOKUP_SHIFT) - 1) 5219a9a3a273SStephen M. Cameron #define HPSA_SIMPLE_ERROR_BITS 0x03 5220960a30e7SStephen M. Cameron if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant))) 5221a9a3a273SStephen M. Cameron return tag & ~HPSA_SIMPLE_ERROR_BITS; 5222a9a3a273SStephen M. Cameron return tag & ~HPSA_PERF_ERROR_BITS; 5223a104c99fSStephen M. Cameron } 5224a104c99fSStephen M. Cameron 5225303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */ 52261d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h, 5227303932fdSDon Brace u32 raw_tag) 5228303932fdSDon Brace { 5229303932fdSDon Brace u32 tag_index; 5230303932fdSDon Brace struct CommandList *c; 5231303932fdSDon Brace 5232f2405db8SDon Brace tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT; 52331d94f94dSStephen M. Cameron if (!bad_tag(h, tag_index, raw_tag)) { 5234303932fdSDon Brace c = h->cmd_pool + tag_index; 52355a3d16f5SStephen M. Cameron finish_cmd(c); 52361d94f94dSStephen M. Cameron } 5237303932fdSDon Brace } 5238303932fdSDon Brace 523964670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt 524064670ac8SStephen M. Cameron * after a soft reset, even if we turned interrupts off. 524164670ac8SStephen M. Cameron * Only need to check for this in the hpsa_xxx_discard_completions 524264670ac8SStephen M. Cameron * functions. 524364670ac8SStephen M. Cameron */ 524464670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h) 524564670ac8SStephen M. Cameron { 524664670ac8SStephen M. Cameron if (likely(!reset_devices)) 524764670ac8SStephen M. Cameron return 0; 524864670ac8SStephen M. Cameron 524964670ac8SStephen M. Cameron if (likely(h->interrupts_enabled)) 525064670ac8SStephen M. Cameron return 0; 525164670ac8SStephen M. Cameron 525264670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled " 525364670ac8SStephen M. Cameron "(known firmware bug.) Ignoring.\n"); 525464670ac8SStephen M. Cameron 525564670ac8SStephen M. Cameron return 1; 525664670ac8SStephen M. Cameron } 525764670ac8SStephen M. Cameron 5258254f796bSMatt Gates /* 5259254f796bSMatt Gates * Convert &h->q[x] (passed to interrupt handlers) back to h. 5260254f796bSMatt Gates * Relies on (h-q[x] == x) being true for x such that 5261254f796bSMatt Gates * 0 <= x < MAX_REPLY_QUEUES. 5262254f796bSMatt Gates */ 5263254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue) 526464670ac8SStephen M. Cameron { 5265254f796bSMatt Gates return container_of((queue - *queue), struct ctlr_info, q[0]); 5266254f796bSMatt Gates } 5267254f796bSMatt Gates 5268254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue) 5269254f796bSMatt Gates { 5270254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 5271254f796bSMatt Gates u8 q = *(u8 *) queue; 527264670ac8SStephen M. Cameron u32 raw_tag; 527364670ac8SStephen M. Cameron 527464670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 527564670ac8SStephen M. Cameron return IRQ_NONE; 527664670ac8SStephen M. Cameron 527764670ac8SStephen M. Cameron if (interrupt_not_for_us(h)) 527864670ac8SStephen M. Cameron return IRQ_NONE; 5279a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 528064670ac8SStephen M. Cameron while (interrupt_pending(h)) { 5281254f796bSMatt Gates raw_tag = get_next_completion(h, q); 528264670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 5283254f796bSMatt Gates raw_tag = next_command(h, q); 528464670ac8SStephen M. Cameron } 528564670ac8SStephen M. Cameron return IRQ_HANDLED; 528664670ac8SStephen M. Cameron } 528764670ac8SStephen M. Cameron 5288254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue) 528964670ac8SStephen M. Cameron { 5290254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 529164670ac8SStephen M. Cameron u32 raw_tag; 5292254f796bSMatt Gates u8 q = *(u8 *) queue; 529364670ac8SStephen M. Cameron 529464670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 529564670ac8SStephen M. Cameron return IRQ_NONE; 529664670ac8SStephen M. Cameron 5297a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 5298254f796bSMatt Gates raw_tag = get_next_completion(h, q); 529964670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 5300254f796bSMatt Gates raw_tag = next_command(h, q); 530164670ac8SStephen M. Cameron return IRQ_HANDLED; 530264670ac8SStephen M. Cameron } 530364670ac8SStephen M. Cameron 5304254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue) 5305edd16368SStephen M. Cameron { 5306254f796bSMatt Gates struct ctlr_info *h = queue_to_hba((u8 *) queue); 5307303932fdSDon Brace u32 raw_tag; 5308254f796bSMatt Gates u8 q = *(u8 *) queue; 5309edd16368SStephen M. Cameron 5310edd16368SStephen M. Cameron if (interrupt_not_for_us(h)) 5311edd16368SStephen M. Cameron return IRQ_NONE; 5312a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 531310f66018SStephen M. Cameron while (interrupt_pending(h)) { 5314254f796bSMatt Gates raw_tag = get_next_completion(h, q); 531510f66018SStephen M. Cameron while (raw_tag != FIFO_EMPTY) { 53161d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 5317254f796bSMatt Gates raw_tag = next_command(h, q); 531810f66018SStephen M. Cameron } 531910f66018SStephen M. Cameron } 532010f66018SStephen M. Cameron return IRQ_HANDLED; 532110f66018SStephen M. Cameron } 532210f66018SStephen M. Cameron 5323254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue) 532410f66018SStephen M. Cameron { 5325254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 532610f66018SStephen M. Cameron u32 raw_tag; 5327254f796bSMatt Gates u8 q = *(u8 *) queue; 532810f66018SStephen M. Cameron 5329a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 5330254f796bSMatt Gates raw_tag = get_next_completion(h, q); 5331303932fdSDon Brace while (raw_tag != FIFO_EMPTY) { 53321d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 5333254f796bSMatt Gates raw_tag = next_command(h, q); 5334edd16368SStephen M. Cameron } 5335edd16368SStephen M. Cameron return IRQ_HANDLED; 5336edd16368SStephen M. Cameron } 5337edd16368SStephen M. Cameron 5338a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works 5339a9a3a273SStephen M. Cameron * in simple mode, not performant mode due to the tag lookup. 5340a9a3a273SStephen M. Cameron * We only ever use this immediately after a controller reset. 5341a9a3a273SStephen M. Cameron */ 53426f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode, 5343edd16368SStephen M. Cameron unsigned char type) 5344edd16368SStephen M. Cameron { 5345edd16368SStephen M. Cameron struct Command { 5346edd16368SStephen M. Cameron struct CommandListHeader CommandHeader; 5347edd16368SStephen M. Cameron struct RequestBlock Request; 5348edd16368SStephen M. Cameron struct ErrDescriptor ErrorDescriptor; 5349edd16368SStephen M. Cameron }; 5350edd16368SStephen M. Cameron struct Command *cmd; 5351edd16368SStephen M. Cameron static const size_t cmd_sz = sizeof(*cmd) + 5352edd16368SStephen M. Cameron sizeof(cmd->ErrorDescriptor); 5353edd16368SStephen M. Cameron dma_addr_t paddr64; 53542b08b3e9SDon Brace __le32 paddr32; 53552b08b3e9SDon Brace u32 tag; 5356edd16368SStephen M. Cameron void __iomem *vaddr; 5357edd16368SStephen M. Cameron int i, err; 5358edd16368SStephen M. Cameron 5359edd16368SStephen M. Cameron vaddr = pci_ioremap_bar(pdev, 0); 5360edd16368SStephen M. Cameron if (vaddr == NULL) 5361edd16368SStephen M. Cameron return -ENOMEM; 5362edd16368SStephen M. Cameron 5363edd16368SStephen M. Cameron /* The Inbound Post Queue only accepts 32-bit physical addresses for the 5364edd16368SStephen M. Cameron * CCISS commands, so they must be allocated from the lower 4GiB of 5365edd16368SStephen M. Cameron * memory. 5366edd16368SStephen M. Cameron */ 5367edd16368SStephen M. Cameron err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); 5368edd16368SStephen M. Cameron if (err) { 5369edd16368SStephen M. Cameron iounmap(vaddr); 53701eaec8f3SRobert Elliott return err; 5371edd16368SStephen M. Cameron } 5372edd16368SStephen M. Cameron 5373edd16368SStephen M. Cameron cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64); 5374edd16368SStephen M. Cameron if (cmd == NULL) { 5375edd16368SStephen M. Cameron iounmap(vaddr); 5376edd16368SStephen M. Cameron return -ENOMEM; 5377edd16368SStephen M. Cameron } 5378edd16368SStephen M. Cameron 5379edd16368SStephen M. Cameron /* This must fit, because of the 32-bit consistent DMA mask. Also, 5380edd16368SStephen M. Cameron * although there's no guarantee, we assume that the address is at 5381edd16368SStephen M. Cameron * least 4-byte aligned (most likely, it's page-aligned). 5382edd16368SStephen M. Cameron */ 53832b08b3e9SDon Brace paddr32 = cpu_to_le32(paddr64); 5384edd16368SStephen M. Cameron 5385edd16368SStephen M. Cameron cmd->CommandHeader.ReplyQueue = 0; 5386edd16368SStephen M. Cameron cmd->CommandHeader.SGList = 0; 538750a0decfSStephen M. Cameron cmd->CommandHeader.SGTotal = cpu_to_le16(0); 53882b08b3e9SDon Brace cmd->CommandHeader.tag = cpu_to_le64(paddr64); 5389edd16368SStephen M. Cameron memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8); 5390edd16368SStephen M. Cameron 5391edd16368SStephen M. Cameron cmd->Request.CDBLen = 16; 5392a505b86fSStephen M. Cameron cmd->Request.type_attr_dir = 5393a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE); 5394edd16368SStephen M. Cameron cmd->Request.Timeout = 0; /* Don't time out */ 5395edd16368SStephen M. Cameron cmd->Request.CDB[0] = opcode; 5396edd16368SStephen M. Cameron cmd->Request.CDB[1] = type; 5397edd16368SStephen M. Cameron memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */ 539850a0decfSStephen M. Cameron cmd->ErrorDescriptor.Addr = 53992b08b3e9SDon Brace cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd))); 540050a0decfSStephen M. Cameron cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo)); 5401edd16368SStephen M. Cameron 54022b08b3e9SDon Brace writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET); 5403edd16368SStephen M. Cameron 5404edd16368SStephen M. Cameron for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) { 5405edd16368SStephen M. Cameron tag = readl(vaddr + SA5_REPLY_PORT_OFFSET); 54062b08b3e9SDon Brace if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64) 5407edd16368SStephen M. Cameron break; 5408edd16368SStephen M. Cameron msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS); 5409edd16368SStephen M. Cameron } 5410edd16368SStephen M. Cameron 5411edd16368SStephen M. Cameron iounmap(vaddr); 5412edd16368SStephen M. Cameron 5413edd16368SStephen M. Cameron /* we leak the DMA buffer here ... no choice since the controller could 5414edd16368SStephen M. Cameron * still complete the command. 5415edd16368SStephen M. Cameron */ 5416edd16368SStephen M. Cameron if (i == HPSA_MSG_SEND_RETRY_LIMIT) { 5417edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x timed out\n", 5418edd16368SStephen M. Cameron opcode, type); 5419edd16368SStephen M. Cameron return -ETIMEDOUT; 5420edd16368SStephen M. Cameron } 5421edd16368SStephen M. Cameron 5422edd16368SStephen M. Cameron pci_free_consistent(pdev, cmd_sz, cmd, paddr64); 5423edd16368SStephen M. Cameron 5424edd16368SStephen M. Cameron if (tag & HPSA_ERROR_BIT) { 5425edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x failed\n", 5426edd16368SStephen M. Cameron opcode, type); 5427edd16368SStephen M. Cameron return -EIO; 5428edd16368SStephen M. Cameron } 5429edd16368SStephen M. Cameron 5430edd16368SStephen M. Cameron dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n", 5431edd16368SStephen M. Cameron opcode, type); 5432edd16368SStephen M. Cameron return 0; 5433edd16368SStephen M. Cameron } 5434edd16368SStephen M. Cameron 5435edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0) 5436edd16368SStephen M. Cameron 54371df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev, 543842a91641SDon Brace void __iomem *vaddr, u32 use_doorbell) 5439edd16368SStephen M. Cameron { 5440edd16368SStephen M. Cameron 54411df8552aSStephen M. Cameron if (use_doorbell) { 54421df8552aSStephen M. Cameron /* For everything after the P600, the PCI power state method 54431df8552aSStephen M. Cameron * of resetting the controller doesn't work, so we have this 54441df8552aSStephen M. Cameron * other way using the doorbell register. 5445edd16368SStephen M. Cameron */ 54461df8552aSStephen M. Cameron dev_info(&pdev->dev, "using doorbell to reset controller\n"); 5447cf0b08d0SStephen M. Cameron writel(use_doorbell, vaddr + SA5_DOORBELL); 544885009239SStephen M. Cameron 544900701a96SJustin Lindley /* PMC hardware guys tell us we need a 10 second delay after 545085009239SStephen M. Cameron * doorbell reset and before any attempt to talk to the board 545185009239SStephen M. Cameron * at all to ensure that this actually works and doesn't fall 545285009239SStephen M. Cameron * over in some weird corner cases. 545385009239SStephen M. Cameron */ 545400701a96SJustin Lindley msleep(10000); 54551df8552aSStephen M. Cameron } else { /* Try to do it the PCI power state way */ 5456edd16368SStephen M. Cameron 5457edd16368SStephen M. Cameron /* Quoting from the Open CISS Specification: "The Power 5458edd16368SStephen M. Cameron * Management Control/Status Register (CSR) controls the power 5459edd16368SStephen M. Cameron * state of the device. The normal operating state is D0, 5460edd16368SStephen M. Cameron * CSR=00h. The software off state is D3, CSR=03h. To reset 54611df8552aSStephen M. Cameron * the controller, place the interface device in D3 then to D0, 54621df8552aSStephen M. Cameron * this causes a secondary PCI reset which will reset the 54631df8552aSStephen M. Cameron * controller." */ 5464edd16368SStephen M. Cameron 54652662cab8SDon Brace int rc = 0; 54662662cab8SDon Brace 54671df8552aSStephen M. Cameron dev_info(&pdev->dev, "using PCI PM to reset controller\n"); 54682662cab8SDon Brace 5469edd16368SStephen M. Cameron /* enter the D3hot power management state */ 54702662cab8SDon Brace rc = pci_set_power_state(pdev, PCI_D3hot); 54712662cab8SDon Brace if (rc) 54722662cab8SDon Brace return rc; 5473edd16368SStephen M. Cameron 5474edd16368SStephen M. Cameron msleep(500); 5475edd16368SStephen M. Cameron 5476edd16368SStephen M. Cameron /* enter the D0 power management state */ 54772662cab8SDon Brace rc = pci_set_power_state(pdev, PCI_D0); 54782662cab8SDon Brace if (rc) 54792662cab8SDon Brace return rc; 5480c4853efeSMike Miller 5481c4853efeSMike Miller /* 5482c4853efeSMike Miller * The P600 requires a small delay when changing states. 5483c4853efeSMike Miller * Otherwise we may think the board did not reset and we bail. 5484c4853efeSMike Miller * This for kdump only and is particular to the P600. 5485c4853efeSMike Miller */ 5486c4853efeSMike Miller msleep(500); 54871df8552aSStephen M. Cameron } 54881df8552aSStephen M. Cameron return 0; 54891df8552aSStephen M. Cameron } 54901df8552aSStephen M. Cameron 54916f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len) 5492580ada3cSStephen M. Cameron { 5493580ada3cSStephen M. Cameron memset(driver_version, 0, len); 5494f79cfec6SStephen M. Cameron strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1); 5495580ada3cSStephen M. Cameron } 5496580ada3cSStephen M. Cameron 54976f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable) 5498580ada3cSStephen M. Cameron { 5499580ada3cSStephen M. Cameron char *driver_version; 5500580ada3cSStephen M. Cameron int i, size = sizeof(cfgtable->driver_version); 5501580ada3cSStephen M. Cameron 5502580ada3cSStephen M. Cameron driver_version = kmalloc(size, GFP_KERNEL); 5503580ada3cSStephen M. Cameron if (!driver_version) 5504580ada3cSStephen M. Cameron return -ENOMEM; 5505580ada3cSStephen M. Cameron 5506580ada3cSStephen M. Cameron init_driver_version(driver_version, size); 5507580ada3cSStephen M. Cameron for (i = 0; i < size; i++) 5508580ada3cSStephen M. Cameron writeb(driver_version[i], &cfgtable->driver_version[i]); 5509580ada3cSStephen M. Cameron kfree(driver_version); 5510580ada3cSStephen M. Cameron return 0; 5511580ada3cSStephen M. Cameron } 5512580ada3cSStephen M. Cameron 55136f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable, 55146f039790SGreg Kroah-Hartman unsigned char *driver_ver) 5515580ada3cSStephen M. Cameron { 5516580ada3cSStephen M. Cameron int i; 5517580ada3cSStephen M. Cameron 5518580ada3cSStephen M. Cameron for (i = 0; i < sizeof(cfgtable->driver_version); i++) 5519580ada3cSStephen M. Cameron driver_ver[i] = readb(&cfgtable->driver_version[i]); 5520580ada3cSStephen M. Cameron } 5521580ada3cSStephen M. Cameron 55226f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable) 5523580ada3cSStephen M. Cameron { 5524580ada3cSStephen M. Cameron 5525580ada3cSStephen M. Cameron char *driver_ver, *old_driver_ver; 5526580ada3cSStephen M. Cameron int rc, size = sizeof(cfgtable->driver_version); 5527580ada3cSStephen M. Cameron 5528580ada3cSStephen M. Cameron old_driver_ver = kmalloc(2 * size, GFP_KERNEL); 5529580ada3cSStephen M. Cameron if (!old_driver_ver) 5530580ada3cSStephen M. Cameron return -ENOMEM; 5531580ada3cSStephen M. Cameron driver_ver = old_driver_ver + size; 5532580ada3cSStephen M. Cameron 5533580ada3cSStephen M. Cameron /* After a reset, the 32 bytes of "driver version" in the cfgtable 5534580ada3cSStephen M. Cameron * should have been changed, otherwise we know the reset failed. 5535580ada3cSStephen M. Cameron */ 5536580ada3cSStephen M. Cameron init_driver_version(old_driver_ver, size); 5537580ada3cSStephen M. Cameron read_driver_ver_from_cfgtable(cfgtable, driver_ver); 5538580ada3cSStephen M. Cameron rc = !memcmp(driver_ver, old_driver_ver, size); 5539580ada3cSStephen M. Cameron kfree(old_driver_ver); 5540580ada3cSStephen M. Cameron return rc; 5541580ada3cSStephen M. Cameron } 55421df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management 55431df8552aSStephen M. Cameron * states or the using the doorbell register. 55441df8552aSStephen M. Cameron */ 55456f039790SGreg Kroah-Hartman static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev) 55461df8552aSStephen M. Cameron { 55471df8552aSStephen M. Cameron u64 cfg_offset; 55481df8552aSStephen M. Cameron u32 cfg_base_addr; 55491df8552aSStephen M. Cameron u64 cfg_base_addr_index; 55501df8552aSStephen M. Cameron void __iomem *vaddr; 55511df8552aSStephen M. Cameron unsigned long paddr; 5552580ada3cSStephen M. Cameron u32 misc_fw_support; 5553270d05deSStephen M. Cameron int rc; 55541df8552aSStephen M. Cameron struct CfgTable __iomem *cfgtable; 5555cf0b08d0SStephen M. Cameron u32 use_doorbell; 555618867659SStephen M. Cameron u32 board_id; 5557270d05deSStephen M. Cameron u16 command_register; 55581df8552aSStephen M. Cameron 55591df8552aSStephen M. Cameron /* For controllers as old as the P600, this is very nearly 55601df8552aSStephen M. Cameron * the same thing as 55611df8552aSStephen M. Cameron * 55621df8552aSStephen M. Cameron * pci_save_state(pci_dev); 55631df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D3hot); 55641df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D0); 55651df8552aSStephen M. Cameron * pci_restore_state(pci_dev); 55661df8552aSStephen M. Cameron * 55671df8552aSStephen M. Cameron * For controllers newer than the P600, the pci power state 55681df8552aSStephen M. Cameron * method of resetting doesn't work so we have another way 55691df8552aSStephen M. Cameron * using the doorbell register. 55701df8552aSStephen M. Cameron */ 557118867659SStephen M. Cameron 557225c1e56aSStephen M. Cameron rc = hpsa_lookup_board_id(pdev, &board_id); 557360f923b9SRobert Elliott if (rc < 0) { 557460f923b9SRobert Elliott dev_warn(&pdev->dev, "Board ID not found\n"); 557560f923b9SRobert Elliott return rc; 557660f923b9SRobert Elliott } 557760f923b9SRobert Elliott if (!ctlr_is_resettable(board_id)) { 557860f923b9SRobert Elliott dev_warn(&pdev->dev, "Controller not resettable\n"); 557925c1e56aSStephen M. Cameron return -ENODEV; 558025c1e56aSStephen M. Cameron } 558146380786SStephen M. Cameron 558246380786SStephen M. Cameron /* if controller is soft- but not hard resettable... */ 558346380786SStephen M. Cameron if (!ctlr_is_hard_resettable(board_id)) 558446380786SStephen M. Cameron return -ENOTSUPP; /* try soft reset later. */ 558518867659SStephen M. Cameron 5586270d05deSStephen M. Cameron /* Save the PCI command register */ 5587270d05deSStephen M. Cameron pci_read_config_word(pdev, 4, &command_register); 5588270d05deSStephen M. Cameron pci_save_state(pdev); 55891df8552aSStephen M. Cameron 55901df8552aSStephen M. Cameron /* find the first memory BAR, so we can find the cfg table */ 55911df8552aSStephen M. Cameron rc = hpsa_pci_find_memory_BAR(pdev, &paddr); 55921df8552aSStephen M. Cameron if (rc) 55931df8552aSStephen M. Cameron return rc; 55941df8552aSStephen M. Cameron vaddr = remap_pci_mem(paddr, 0x250); 55951df8552aSStephen M. Cameron if (!vaddr) 55961df8552aSStephen M. Cameron return -ENOMEM; 55971df8552aSStephen M. Cameron 55981df8552aSStephen M. Cameron /* find cfgtable in order to check if reset via doorbell is supported */ 55991df8552aSStephen M. Cameron rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr, 56001df8552aSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 56011df8552aSStephen M. Cameron if (rc) 56021df8552aSStephen M. Cameron goto unmap_vaddr; 56031df8552aSStephen M. Cameron cfgtable = remap_pci_mem(pci_resource_start(pdev, 56041df8552aSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable)); 56051df8552aSStephen M. Cameron if (!cfgtable) { 56061df8552aSStephen M. Cameron rc = -ENOMEM; 56071df8552aSStephen M. Cameron goto unmap_vaddr; 56081df8552aSStephen M. Cameron } 5609580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(cfgtable); 5610580ada3cSStephen M. Cameron if (rc) 561103741d95STomas Henzl goto unmap_cfgtable; 56121df8552aSStephen M. Cameron 5613cf0b08d0SStephen M. Cameron /* If reset via doorbell register is supported, use that. 5614cf0b08d0SStephen M. Cameron * There are two such methods. Favor the newest method. 5615cf0b08d0SStephen M. Cameron */ 56161df8552aSStephen M. Cameron misc_fw_support = readl(&cfgtable->misc_fw_support); 5617cf0b08d0SStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2; 5618cf0b08d0SStephen M. Cameron if (use_doorbell) { 5619cf0b08d0SStephen M. Cameron use_doorbell = DOORBELL_CTLR_RESET2; 5620cf0b08d0SStephen M. Cameron } else { 56211df8552aSStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET; 5622cf0b08d0SStephen M. Cameron if (use_doorbell) { 5623050f7147SStephen Cameron dev_warn(&pdev->dev, 5624050f7147SStephen Cameron "Soft reset not supported. Firmware update is required.\n"); 562564670ac8SStephen M. Cameron rc = -ENOTSUPP; /* try soft reset */ 5626cf0b08d0SStephen M. Cameron goto unmap_cfgtable; 5627cf0b08d0SStephen M. Cameron } 5628cf0b08d0SStephen M. Cameron } 56291df8552aSStephen M. Cameron 56301df8552aSStephen M. Cameron rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell); 56311df8552aSStephen M. Cameron if (rc) 56321df8552aSStephen M. Cameron goto unmap_cfgtable; 5633edd16368SStephen M. Cameron 5634270d05deSStephen M. Cameron pci_restore_state(pdev); 5635270d05deSStephen M. Cameron pci_write_config_word(pdev, 4, command_register); 5636edd16368SStephen M. Cameron 56371df8552aSStephen M. Cameron /* Some devices (notably the HP Smart Array 5i Controller) 56381df8552aSStephen M. Cameron need a little pause here */ 56391df8552aSStephen M. Cameron msleep(HPSA_POST_RESET_PAUSE_MSECS); 56401df8552aSStephen M. Cameron 5641fe5389c8SStephen M. Cameron rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY); 5642fe5389c8SStephen M. Cameron if (rc) { 5643fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, 5644050f7147SStephen Cameron "Failed waiting for board to become ready after hard reset\n"); 5645fe5389c8SStephen M. Cameron goto unmap_cfgtable; 5646fe5389c8SStephen M. Cameron } 5647fe5389c8SStephen M. Cameron 5648580ada3cSStephen M. Cameron rc = controller_reset_failed(vaddr); 5649580ada3cSStephen M. Cameron if (rc < 0) 5650580ada3cSStephen M. Cameron goto unmap_cfgtable; 5651580ada3cSStephen M. Cameron if (rc) { 565264670ac8SStephen M. Cameron dev_warn(&pdev->dev, "Unable to successfully reset " 565364670ac8SStephen M. Cameron "controller. Will try soft reset.\n"); 565464670ac8SStephen M. Cameron rc = -ENOTSUPP; 5655580ada3cSStephen M. Cameron } else { 565664670ac8SStephen M. Cameron dev_info(&pdev->dev, "board ready after hard reset.\n"); 56571df8552aSStephen M. Cameron } 56581df8552aSStephen M. Cameron 56591df8552aSStephen M. Cameron unmap_cfgtable: 56601df8552aSStephen M. Cameron iounmap(cfgtable); 56611df8552aSStephen M. Cameron 56621df8552aSStephen M. Cameron unmap_vaddr: 56631df8552aSStephen M. Cameron iounmap(vaddr); 56641df8552aSStephen M. Cameron return rc; 5665edd16368SStephen M. Cameron } 5666edd16368SStephen M. Cameron 5667edd16368SStephen M. Cameron /* 5668edd16368SStephen M. Cameron * We cannot read the structure directly, for portability we must use 5669edd16368SStephen M. Cameron * the io functions. 5670edd16368SStephen M. Cameron * This is for debug only. 5671edd16368SStephen M. Cameron */ 567242a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb) 5673edd16368SStephen M. Cameron { 567458f8665cSStephen M. Cameron #ifdef HPSA_DEBUG 5675edd16368SStephen M. Cameron int i; 5676edd16368SStephen M. Cameron char temp_name[17]; 5677edd16368SStephen M. Cameron 5678edd16368SStephen M. Cameron dev_info(dev, "Controller Configuration information\n"); 5679edd16368SStephen M. Cameron dev_info(dev, "------------------------------------\n"); 5680edd16368SStephen M. Cameron for (i = 0; i < 4; i++) 5681edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->Signature[i])); 5682edd16368SStephen M. Cameron temp_name[4] = '\0'; 5683edd16368SStephen M. Cameron dev_info(dev, " Signature = %s\n", temp_name); 5684edd16368SStephen M. Cameron dev_info(dev, " Spec Number = %d\n", readl(&(tb->SpecValence))); 5685edd16368SStephen M. Cameron dev_info(dev, " Transport methods supported = 0x%x\n", 5686edd16368SStephen M. Cameron readl(&(tb->TransportSupport))); 5687edd16368SStephen M. Cameron dev_info(dev, " Transport methods active = 0x%x\n", 5688edd16368SStephen M. Cameron readl(&(tb->TransportActive))); 5689edd16368SStephen M. Cameron dev_info(dev, " Requested transport Method = 0x%x\n", 5690edd16368SStephen M. Cameron readl(&(tb->HostWrite.TransportRequest))); 5691edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Delay = 0x%x\n", 5692edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntDelay))); 5693edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Count = 0x%x\n", 5694edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntCount))); 569569d6e33dSRobert Elliott dev_info(dev, " Max outstanding commands = %d\n", 5696edd16368SStephen M. Cameron readl(&(tb->CmdsOutMax))); 5697edd16368SStephen M. Cameron dev_info(dev, " Bus Types = 0x%x\n", readl(&(tb->BusTypes))); 5698edd16368SStephen M. Cameron for (i = 0; i < 16; i++) 5699edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->ServerName[i])); 5700edd16368SStephen M. Cameron temp_name[16] = '\0'; 5701edd16368SStephen M. Cameron dev_info(dev, " Server Name = %s\n", temp_name); 5702edd16368SStephen M. Cameron dev_info(dev, " Heartbeat Counter = 0x%x\n\n\n", 5703edd16368SStephen M. Cameron readl(&(tb->HeartBeat))); 5704edd16368SStephen M. Cameron #endif /* HPSA_DEBUG */ 570558f8665cSStephen M. Cameron } 5706edd16368SStephen M. Cameron 5707edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr) 5708edd16368SStephen M. Cameron { 5709edd16368SStephen M. Cameron int i, offset, mem_type, bar_type; 5710edd16368SStephen M. Cameron 5711edd16368SStephen M. Cameron if (pci_bar_addr == PCI_BASE_ADDRESS_0) /* looking for BAR zero? */ 5712edd16368SStephen M. Cameron return 0; 5713edd16368SStephen M. Cameron offset = 0; 5714edd16368SStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 5715edd16368SStephen M. Cameron bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE; 5716edd16368SStephen M. Cameron if (bar_type == PCI_BASE_ADDRESS_SPACE_IO) 5717edd16368SStephen M. Cameron offset += 4; 5718edd16368SStephen M. Cameron else { 5719edd16368SStephen M. Cameron mem_type = pci_resource_flags(pdev, i) & 5720edd16368SStephen M. Cameron PCI_BASE_ADDRESS_MEM_TYPE_MASK; 5721edd16368SStephen M. Cameron switch (mem_type) { 5722edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_32: 5723edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_1M: 5724edd16368SStephen M. Cameron offset += 4; /* 32 bit */ 5725edd16368SStephen M. Cameron break; 5726edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_64: 5727edd16368SStephen M. Cameron offset += 8; 5728edd16368SStephen M. Cameron break; 5729edd16368SStephen M. Cameron default: /* reserved in PCI 2.2 */ 5730edd16368SStephen M. Cameron dev_warn(&pdev->dev, 5731edd16368SStephen M. Cameron "base address is invalid\n"); 5732edd16368SStephen M. Cameron return -1; 5733edd16368SStephen M. Cameron break; 5734edd16368SStephen M. Cameron } 5735edd16368SStephen M. Cameron } 5736edd16368SStephen M. Cameron if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0) 5737edd16368SStephen M. Cameron return i + 1; 5738edd16368SStephen M. Cameron } 5739edd16368SStephen M. Cameron return -1; 5740edd16368SStephen M. Cameron } 5741edd16368SStephen M. Cameron 5742edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on 5743050f7147SStephen Cameron * controllers that are capable. If not, we use legacy INTx mode. 5744edd16368SStephen M. Cameron */ 5745edd16368SStephen M. Cameron 57466f039790SGreg Kroah-Hartman static void hpsa_interrupt_mode(struct ctlr_info *h) 5747edd16368SStephen M. Cameron { 5748edd16368SStephen M. Cameron #ifdef CONFIG_PCI_MSI 5749254f796bSMatt Gates int err, i; 5750254f796bSMatt Gates struct msix_entry hpsa_msix_entries[MAX_REPLY_QUEUES]; 5751254f796bSMatt Gates 5752254f796bSMatt Gates for (i = 0; i < MAX_REPLY_QUEUES; i++) { 5753254f796bSMatt Gates hpsa_msix_entries[i].vector = 0; 5754254f796bSMatt Gates hpsa_msix_entries[i].entry = i; 5755254f796bSMatt Gates } 5756edd16368SStephen M. Cameron 5757edd16368SStephen M. Cameron /* Some boards advertise MSI but don't really support it */ 57586b3f4c52SStephen M. Cameron if ((h->board_id == 0x40700E11) || (h->board_id == 0x40800E11) || 57596b3f4c52SStephen M. Cameron (h->board_id == 0x40820E11) || (h->board_id == 0x40830E11)) 5760edd16368SStephen M. Cameron goto default_int_mode; 576155c06c71SStephen M. Cameron if (pci_find_capability(h->pdev, PCI_CAP_ID_MSIX)) { 5762050f7147SStephen Cameron dev_info(&h->pdev->dev, "MSI-X capable controller\n"); 5763eee0f03aSHannes Reinecke h->msix_vector = MAX_REPLY_QUEUES; 5764f89439bcSStephen M. Cameron if (h->msix_vector > num_online_cpus()) 5765f89439bcSStephen M. Cameron h->msix_vector = num_online_cpus(); 576618fce3c4SAlexander Gordeev err = pci_enable_msix_range(h->pdev, hpsa_msix_entries, 576718fce3c4SAlexander Gordeev 1, h->msix_vector); 576818fce3c4SAlexander Gordeev if (err < 0) { 576918fce3c4SAlexander Gordeev dev_warn(&h->pdev->dev, "MSI-X init failed %d\n", err); 577018fce3c4SAlexander Gordeev h->msix_vector = 0; 577118fce3c4SAlexander Gordeev goto single_msi_mode; 577218fce3c4SAlexander Gordeev } else if (err < h->msix_vector) { 577355c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "only %d MSI-X vectors " 5774edd16368SStephen M. Cameron "available\n", err); 5775eee0f03aSHannes Reinecke } 577618fce3c4SAlexander Gordeev h->msix_vector = err; 5777eee0f03aSHannes Reinecke for (i = 0; i < h->msix_vector; i++) 5778eee0f03aSHannes Reinecke h->intr[i] = hpsa_msix_entries[i].vector; 5779eee0f03aSHannes Reinecke return; 5780edd16368SStephen M. Cameron } 578118fce3c4SAlexander Gordeev single_msi_mode: 578255c06c71SStephen M. Cameron if (pci_find_capability(h->pdev, PCI_CAP_ID_MSI)) { 5783050f7147SStephen Cameron dev_info(&h->pdev->dev, "MSI capable controller\n"); 578455c06c71SStephen M. Cameron if (!pci_enable_msi(h->pdev)) 5785edd16368SStephen M. Cameron h->msi_vector = 1; 5786edd16368SStephen M. Cameron else 578755c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "MSI init failed\n"); 5788edd16368SStephen M. Cameron } 5789edd16368SStephen M. Cameron default_int_mode: 5790edd16368SStephen M. Cameron #endif /* CONFIG_PCI_MSI */ 5791edd16368SStephen M. Cameron /* if we get here we're going to use the default interrupt mode */ 5792a9a3a273SStephen M. Cameron h->intr[h->intr_mode] = h->pdev->irq; 5793edd16368SStephen M. Cameron } 5794edd16368SStephen M. Cameron 57956f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id) 5796e5c880d1SStephen M. Cameron { 5797e5c880d1SStephen M. Cameron int i; 5798e5c880d1SStephen M. Cameron u32 subsystem_vendor_id, subsystem_device_id; 5799e5c880d1SStephen M. Cameron 5800e5c880d1SStephen M. Cameron subsystem_vendor_id = pdev->subsystem_vendor; 5801e5c880d1SStephen M. Cameron subsystem_device_id = pdev->subsystem_device; 5802e5c880d1SStephen M. Cameron *board_id = ((subsystem_device_id << 16) & 0xffff0000) | 5803e5c880d1SStephen M. Cameron subsystem_vendor_id; 5804e5c880d1SStephen M. Cameron 5805e5c880d1SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(products); i++) 5806e5c880d1SStephen M. Cameron if (*board_id == products[i].board_id) 5807e5c880d1SStephen M. Cameron return i; 5808e5c880d1SStephen M. Cameron 58096798cc0aSStephen M. Cameron if ((subsystem_vendor_id != PCI_VENDOR_ID_HP && 58106798cc0aSStephen M. Cameron subsystem_vendor_id != PCI_VENDOR_ID_COMPAQ) || 58116798cc0aSStephen M. Cameron !hpsa_allow_any) { 5812e5c880d1SStephen M. Cameron dev_warn(&pdev->dev, "unrecognized board ID: " 5813e5c880d1SStephen M. Cameron "0x%08x, ignoring.\n", *board_id); 5814e5c880d1SStephen M. Cameron return -ENODEV; 5815e5c880d1SStephen M. Cameron } 5816e5c880d1SStephen M. Cameron return ARRAY_SIZE(products) - 1; /* generic unknown smart array */ 5817e5c880d1SStephen M. Cameron } 5818e5c880d1SStephen M. Cameron 58196f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 58203a7774ceSStephen M. Cameron unsigned long *memory_bar) 58213a7774ceSStephen M. Cameron { 58223a7774ceSStephen M. Cameron int i; 58233a7774ceSStephen M. Cameron 58243a7774ceSStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) 582512d2cd47SStephen M. Cameron if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) { 58263a7774ceSStephen M. Cameron /* addressing mode bits already removed */ 582712d2cd47SStephen M. Cameron *memory_bar = pci_resource_start(pdev, i); 582812d2cd47SStephen M. Cameron dev_dbg(&pdev->dev, "memory BAR = %lx\n", 58293a7774ceSStephen M. Cameron *memory_bar); 58303a7774ceSStephen M. Cameron return 0; 58313a7774ceSStephen M. Cameron } 583212d2cd47SStephen M. Cameron dev_warn(&pdev->dev, "no memory BAR found\n"); 58333a7774ceSStephen M. Cameron return -ENODEV; 58343a7774ceSStephen M. Cameron } 58353a7774ceSStephen M. Cameron 58366f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 58376f039790SGreg Kroah-Hartman int wait_for_ready) 58382c4c8c8bSStephen M. Cameron { 5839fe5389c8SStephen M. Cameron int i, iterations; 58402c4c8c8bSStephen M. Cameron u32 scratchpad; 5841fe5389c8SStephen M. Cameron if (wait_for_ready) 5842fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_READY_ITERATIONS; 5843fe5389c8SStephen M. Cameron else 5844fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_NOT_READY_ITERATIONS; 58452c4c8c8bSStephen M. Cameron 5846fe5389c8SStephen M. Cameron for (i = 0; i < iterations; i++) { 5847fe5389c8SStephen M. Cameron scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET); 5848fe5389c8SStephen M. Cameron if (wait_for_ready) { 58492c4c8c8bSStephen M. Cameron if (scratchpad == HPSA_FIRMWARE_READY) 58502c4c8c8bSStephen M. Cameron return 0; 5851fe5389c8SStephen M. Cameron } else { 5852fe5389c8SStephen M. Cameron if (scratchpad != HPSA_FIRMWARE_READY) 5853fe5389c8SStephen M. Cameron return 0; 5854fe5389c8SStephen M. Cameron } 58552c4c8c8bSStephen M. Cameron msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS); 58562c4c8c8bSStephen M. Cameron } 5857fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, "board not ready, timed out.\n"); 58582c4c8c8bSStephen M. Cameron return -ENODEV; 58592c4c8c8bSStephen M. Cameron } 58602c4c8c8bSStephen M. Cameron 58616f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 58626f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 5863a51fd47fSStephen M. Cameron u64 *cfg_offset) 5864a51fd47fSStephen M. Cameron { 5865a51fd47fSStephen M. Cameron *cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET); 5866a51fd47fSStephen M. Cameron *cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET); 5867a51fd47fSStephen M. Cameron *cfg_base_addr &= (u32) 0x0000ffff; 5868a51fd47fSStephen M. Cameron *cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr); 5869a51fd47fSStephen M. Cameron if (*cfg_base_addr_index == -1) { 5870a51fd47fSStephen M. Cameron dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n"); 5871a51fd47fSStephen M. Cameron return -ENODEV; 5872a51fd47fSStephen M. Cameron } 5873a51fd47fSStephen M. Cameron return 0; 5874a51fd47fSStephen M. Cameron } 5875a51fd47fSStephen M. Cameron 58766f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h) 5877edd16368SStephen M. Cameron { 587801a02ffcSStephen M. Cameron u64 cfg_offset; 587901a02ffcSStephen M. Cameron u32 cfg_base_addr; 588001a02ffcSStephen M. Cameron u64 cfg_base_addr_index; 5881303932fdSDon Brace u32 trans_offset; 5882a51fd47fSStephen M. Cameron int rc; 588377c4495cSStephen M. Cameron 5884a51fd47fSStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 5885a51fd47fSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 5886a51fd47fSStephen M. Cameron if (rc) 5887a51fd47fSStephen M. Cameron return rc; 588877c4495cSStephen M. Cameron h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev, 5889a51fd47fSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable)); 5890cd3c81c4SRobert Elliott if (!h->cfgtable) { 5891cd3c81c4SRobert Elliott dev_err(&h->pdev->dev, "Failed mapping cfgtable\n"); 589277c4495cSStephen M. Cameron return -ENOMEM; 5893cd3c81c4SRobert Elliott } 5894580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(h->cfgtable); 5895580ada3cSStephen M. Cameron if (rc) 5896580ada3cSStephen M. Cameron return rc; 589777c4495cSStephen M. Cameron /* Find performant mode table. */ 5898a51fd47fSStephen M. Cameron trans_offset = readl(&h->cfgtable->TransMethodOffset); 589977c4495cSStephen M. Cameron h->transtable = remap_pci_mem(pci_resource_start(h->pdev, 590077c4495cSStephen M. Cameron cfg_base_addr_index)+cfg_offset+trans_offset, 590177c4495cSStephen M. Cameron sizeof(*h->transtable)); 590277c4495cSStephen M. Cameron if (!h->transtable) 590377c4495cSStephen M. Cameron return -ENOMEM; 590477c4495cSStephen M. Cameron return 0; 590577c4495cSStephen M. Cameron } 590677c4495cSStephen M. Cameron 59076f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h) 5908cba3d38bSStephen M. Cameron { 5909cba3d38bSStephen M. Cameron h->max_commands = readl(&(h->cfgtable->MaxPerformantModeCommands)); 591072ceeaecSStephen M. Cameron 591172ceeaecSStephen M. Cameron /* Limit commands in memory limited kdump scenario. */ 591272ceeaecSStephen M. Cameron if (reset_devices && h->max_commands > 32) 591372ceeaecSStephen M. Cameron h->max_commands = 32; 591472ceeaecSStephen M. Cameron 5915cba3d38bSStephen M. Cameron if (h->max_commands < 16) { 5916cba3d38bSStephen M. Cameron dev_warn(&h->pdev->dev, "Controller reports " 5917cba3d38bSStephen M. Cameron "max supported commands of %d, an obvious lie. " 5918cba3d38bSStephen M. Cameron "Using 16. Ensure that firmware is up to date.\n", 5919cba3d38bSStephen M. Cameron h->max_commands); 5920cba3d38bSStephen M. Cameron h->max_commands = 16; 5921cba3d38bSStephen M. Cameron } 5922cba3d38bSStephen M. Cameron } 5923cba3d38bSStephen M. Cameron 5924c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512, 5925c7ee65b3SWebb Scales * then we know that chained SG blocks work. (Original smart arrays did not 5926c7ee65b3SWebb Scales * support chained SG blocks and would return zero for max sg entries.) 5927c7ee65b3SWebb Scales */ 5928c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h) 5929c7ee65b3SWebb Scales { 5930c7ee65b3SWebb Scales return h->maxsgentries > 512; 5931c7ee65b3SWebb Scales } 5932c7ee65b3SWebb Scales 5933b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits: 5934b93d7536SStephen M. Cameron * max commands, max SG elements without chaining, and with chaining, 5935b93d7536SStephen M. Cameron * SG chain block size, etc. 5936b93d7536SStephen M. Cameron */ 59376f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h) 5938b93d7536SStephen M. Cameron { 5939cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 594045fcb86eSStephen Cameron h->nr_cmds = h->max_commands; 5941b93d7536SStephen M. Cameron h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements)); 5942283b4a9bSStephen M. Cameron h->fw_support = readl(&(h->cfgtable->misc_fw_support)); 5943c7ee65b3SWebb Scales if (hpsa_supports_chained_sg_blocks(h)) { 5944c7ee65b3SWebb Scales /* Limit in-command s/g elements to 32 save dma'able memory. */ 5945b93d7536SStephen M. Cameron h->max_cmd_sg_entries = 32; 59461a63ea6fSWebb Scales h->chainsize = h->maxsgentries - h->max_cmd_sg_entries; 5947b93d7536SStephen M. Cameron h->maxsgentries--; /* save one for chain pointer */ 5948b93d7536SStephen M. Cameron } else { 5949c7ee65b3SWebb Scales /* 5950c7ee65b3SWebb Scales * Original smart arrays supported at most 31 s/g entries 5951c7ee65b3SWebb Scales * embedded inline in the command (trying to use more 5952c7ee65b3SWebb Scales * would lock up the controller) 5953c7ee65b3SWebb Scales */ 5954c7ee65b3SWebb Scales h->max_cmd_sg_entries = 31; 59551a63ea6fSWebb Scales h->maxsgentries = 31; /* default to traditional values */ 5956c7ee65b3SWebb Scales h->chainsize = 0; 5957b93d7536SStephen M. Cameron } 595875167d2cSStephen M. Cameron 595975167d2cSStephen M. Cameron /* Find out what task management functions are supported and cache */ 596075167d2cSStephen M. Cameron h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags)); 59610e7a7fceSScott Teel if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags)) 59620e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Physical aborts not supported\n"); 59630e7a7fceSScott Teel if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags)) 59640e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Logical aborts not supported\n"); 5965b93d7536SStephen M. Cameron } 5966b93d7536SStephen M. Cameron 596776c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h) 596876c46e49SStephen M. Cameron { 59690fc9fd40SAkinobu Mita if (!check_signature(h->cfgtable->Signature, "CISS", 4)) { 5970050f7147SStephen Cameron dev_err(&h->pdev->dev, "not a valid CISS config table\n"); 597176c46e49SStephen M. Cameron return false; 597276c46e49SStephen M. Cameron } 597376c46e49SStephen M. Cameron return true; 597476c46e49SStephen M. Cameron } 597576c46e49SStephen M. Cameron 597697a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h) 5977f7c39101SStephen M. Cameron { 597897a5e98cSStephen M. Cameron u32 driver_support; 5979f7c39101SStephen M. Cameron 598097a5e98cSStephen M. Cameron driver_support = readl(&(h->cfgtable->driver_support)); 59810b9e7b74SArnd Bergmann /* Need to enable prefetch in the SCSI core for 6400 in x86 */ 59820b9e7b74SArnd Bergmann #ifdef CONFIG_X86 598397a5e98cSStephen M. Cameron driver_support |= ENABLE_SCSI_PREFETCH; 5984f7c39101SStephen M. Cameron #endif 598528e13446SStephen M. Cameron driver_support |= ENABLE_UNIT_ATTN; 598628e13446SStephen M. Cameron writel(driver_support, &(h->cfgtable->driver_support)); 5987f7c39101SStephen M. Cameron } 5988f7c39101SStephen M. Cameron 59893d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600. Otherwise an ASIC bug may result 59903d0eab67SStephen M. Cameron * in a prefetch beyond physical memory. 59913d0eab67SStephen M. Cameron */ 59923d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h) 59933d0eab67SStephen M. Cameron { 59943d0eab67SStephen M. Cameron u32 dma_prefetch; 59953d0eab67SStephen M. Cameron 59963d0eab67SStephen M. Cameron if (h->board_id != 0x3225103C) 59973d0eab67SStephen M. Cameron return; 59983d0eab67SStephen M. Cameron dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG); 59993d0eab67SStephen M. Cameron dma_prefetch |= 0x8000; 60003d0eab67SStephen M. Cameron writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG); 60013d0eab67SStephen M. Cameron } 60023d0eab67SStephen M. Cameron 600376438d08SStephen M. Cameron static void hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h) 600476438d08SStephen M. Cameron { 600576438d08SStephen M. Cameron int i; 600676438d08SStephen M. Cameron u32 doorbell_value; 600776438d08SStephen M. Cameron unsigned long flags; 600876438d08SStephen M. Cameron /* wait until the clear_event_notify bit 6 is cleared by controller. */ 600976438d08SStephen M. Cameron for (i = 0; i < MAX_CONFIG_WAIT; i++) { 601076438d08SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 601176438d08SStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 601276438d08SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 601376438d08SStephen M. Cameron if (!(doorbell_value & DOORBELL_CLEAR_EVENTS)) 601476438d08SStephen M. Cameron break; 601576438d08SStephen M. Cameron /* delay and try again */ 601676438d08SStephen M. Cameron msleep(20); 601776438d08SStephen M. Cameron } 601876438d08SStephen M. Cameron } 601976438d08SStephen M. Cameron 60206f039790SGreg Kroah-Hartman static void hpsa_wait_for_mode_change_ack(struct ctlr_info *h) 6021eb6b2ae9SStephen M. Cameron { 6022eb6b2ae9SStephen M. Cameron int i; 60236eaf46fdSStephen M. Cameron u32 doorbell_value; 60246eaf46fdSStephen M. Cameron unsigned long flags; 6025eb6b2ae9SStephen M. Cameron 6026eb6b2ae9SStephen M. Cameron /* under certain very rare conditions, this can take awhile. 6027eb6b2ae9SStephen M. Cameron * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right 6028eb6b2ae9SStephen M. Cameron * as we enter this code.) 6029eb6b2ae9SStephen M. Cameron */ 6030eb6b2ae9SStephen M. Cameron for (i = 0; i < MAX_CONFIG_WAIT; i++) { 60316eaf46fdSStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 60326eaf46fdSStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 60336eaf46fdSStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6034382be668SDan Carpenter if (!(doorbell_value & CFGTBL_ChangeReq)) 6035eb6b2ae9SStephen M. Cameron break; 6036eb6b2ae9SStephen M. Cameron /* delay and try again */ 603760d3f5b0SStephen M. Cameron usleep_range(10000, 20000); 6038eb6b2ae9SStephen M. Cameron } 60393f4336f3SStephen M. Cameron } 60403f4336f3SStephen M. Cameron 60416f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h) 60423f4336f3SStephen M. Cameron { 60433f4336f3SStephen M. Cameron u32 trans_support; 60443f4336f3SStephen M. Cameron 60453f4336f3SStephen M. Cameron trans_support = readl(&(h->cfgtable->TransportSupport)); 60463f4336f3SStephen M. Cameron if (!(trans_support & SIMPLE_MODE)) 60473f4336f3SStephen M. Cameron return -ENOTSUPP; 60483f4336f3SStephen M. Cameron 60493f4336f3SStephen M. Cameron h->max_commands = readl(&(h->cfgtable->CmdsOutMax)); 6050283b4a9bSStephen M. Cameron 60513f4336f3SStephen M. Cameron /* Update the field, and then ring the doorbell */ 60523f4336f3SStephen M. Cameron writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest)); 6053b9af4937SStephen M. Cameron writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi); 60543f4336f3SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 60553f4336f3SStephen M. Cameron hpsa_wait_for_mode_change_ack(h); 6056eb6b2ae9SStephen M. Cameron print_cfg_table(&h->pdev->dev, h->cfgtable); 6057283b4a9bSStephen M. Cameron if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple)) 6058283b4a9bSStephen M. Cameron goto error; 6059960a30e7SStephen M. Cameron h->transMethod = CFGTBL_Trans_Simple; 6060eb6b2ae9SStephen M. Cameron return 0; 6061283b4a9bSStephen M. Cameron error: 6062050f7147SStephen Cameron dev_err(&h->pdev->dev, "failed to enter simple mode\n"); 6063283b4a9bSStephen M. Cameron return -ENODEV; 6064eb6b2ae9SStephen M. Cameron } 6065eb6b2ae9SStephen M. Cameron 60666f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h) 606777c4495cSStephen M. Cameron { 6068eb6b2ae9SStephen M. Cameron int prod_index, err; 6069edd16368SStephen M. Cameron 6070e5c880d1SStephen M. Cameron prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id); 6071e5c880d1SStephen M. Cameron if (prod_index < 0) 607260f923b9SRobert Elliott return prod_index; 6073e5c880d1SStephen M. Cameron h->product_name = products[prod_index].product_name; 6074e5c880d1SStephen M. Cameron h->access = *(products[prod_index].access); 6075e5c880d1SStephen M. Cameron 6076e5a44df8SMatthew Garrett pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S | 6077e5a44df8SMatthew Garrett PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM); 6078e5a44df8SMatthew Garrett 607955c06c71SStephen M. Cameron err = pci_enable_device(h->pdev); 6080edd16368SStephen M. Cameron if (err) { 608155c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "unable to enable PCI device\n"); 6082edd16368SStephen M. Cameron return err; 6083edd16368SStephen M. Cameron } 6084edd16368SStephen M. Cameron 6085f79cfec6SStephen M. Cameron err = pci_request_regions(h->pdev, HPSA); 6086edd16368SStephen M. Cameron if (err) { 608755c06c71SStephen M. Cameron dev_err(&h->pdev->dev, 608855c06c71SStephen M. Cameron "cannot obtain PCI resources, aborting\n"); 6089edd16368SStephen M. Cameron return err; 6090edd16368SStephen M. Cameron } 60914fa604e1SRobert Elliott 60924fa604e1SRobert Elliott pci_set_master(h->pdev); 60934fa604e1SRobert Elliott 60946b3f4c52SStephen M. Cameron hpsa_interrupt_mode(h); 609512d2cd47SStephen M. Cameron err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr); 60963a7774ceSStephen M. Cameron if (err) 6097edd16368SStephen M. Cameron goto err_out_free_res; 6098edd16368SStephen M. Cameron h->vaddr = remap_pci_mem(h->paddr, 0x250); 6099204892e9SStephen M. Cameron if (!h->vaddr) { 6100204892e9SStephen M. Cameron err = -ENOMEM; 6101204892e9SStephen M. Cameron goto err_out_free_res; 6102204892e9SStephen M. Cameron } 6103fe5389c8SStephen M. Cameron err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY); 61042c4c8c8bSStephen M. Cameron if (err) 6105edd16368SStephen M. Cameron goto err_out_free_res; 610677c4495cSStephen M. Cameron err = hpsa_find_cfgtables(h); 610777c4495cSStephen M. Cameron if (err) 6108edd16368SStephen M. Cameron goto err_out_free_res; 6109b93d7536SStephen M. Cameron hpsa_find_board_params(h); 6110edd16368SStephen M. Cameron 611176c46e49SStephen M. Cameron if (!hpsa_CISS_signature_present(h)) { 6112edd16368SStephen M. Cameron err = -ENODEV; 6113edd16368SStephen M. Cameron goto err_out_free_res; 6114edd16368SStephen M. Cameron } 611597a5e98cSStephen M. Cameron hpsa_set_driver_support_bits(h); 61163d0eab67SStephen M. Cameron hpsa_p600_dma_prefetch_quirk(h); 6117eb6b2ae9SStephen M. Cameron err = hpsa_enter_simple_mode(h); 6118eb6b2ae9SStephen M. Cameron if (err) 6119edd16368SStephen M. Cameron goto err_out_free_res; 6120edd16368SStephen M. Cameron return 0; 6121edd16368SStephen M. Cameron 6122edd16368SStephen M. Cameron err_out_free_res: 6123204892e9SStephen M. Cameron if (h->transtable) 6124204892e9SStephen M. Cameron iounmap(h->transtable); 6125204892e9SStephen M. Cameron if (h->cfgtable) 6126204892e9SStephen M. Cameron iounmap(h->cfgtable); 6127204892e9SStephen M. Cameron if (h->vaddr) 6128204892e9SStephen M. Cameron iounmap(h->vaddr); 6129f0bd0b68SStephen M. Cameron pci_disable_device(h->pdev); 613055c06c71SStephen M. Cameron pci_release_regions(h->pdev); 6131edd16368SStephen M. Cameron return err; 6132edd16368SStephen M. Cameron } 6133edd16368SStephen M. Cameron 61346f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h) 6135339b2b14SStephen M. Cameron { 6136339b2b14SStephen M. Cameron int rc; 6137339b2b14SStephen M. Cameron 6138339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64 6139339b2b14SStephen M. Cameron h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL); 6140339b2b14SStephen M. Cameron if (!h->hba_inquiry_data) 6141339b2b14SStephen M. Cameron return; 6142339b2b14SStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0, 6143339b2b14SStephen M. Cameron h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT); 6144339b2b14SStephen M. Cameron if (rc != 0) { 6145339b2b14SStephen M. Cameron kfree(h->hba_inquiry_data); 6146339b2b14SStephen M. Cameron h->hba_inquiry_data = NULL; 6147339b2b14SStephen M. Cameron } 6148339b2b14SStephen M. Cameron } 6149339b2b14SStephen M. Cameron 61506f039790SGreg Kroah-Hartman static int hpsa_init_reset_devices(struct pci_dev *pdev) 6151edd16368SStephen M. Cameron { 61521df8552aSStephen M. Cameron int rc, i; 61533b747298STomas Henzl void __iomem *vaddr; 6154edd16368SStephen M. Cameron 61554c2a8c40SStephen M. Cameron if (!reset_devices) 61564c2a8c40SStephen M. Cameron return 0; 61574c2a8c40SStephen M. Cameron 6158132aa220STomas Henzl /* kdump kernel is loading, we don't know in which state is 6159132aa220STomas Henzl * the pci interface. The dev->enable_cnt is equal zero 6160132aa220STomas Henzl * so we call enable+disable, wait a while and switch it on. 6161132aa220STomas Henzl */ 6162132aa220STomas Henzl rc = pci_enable_device(pdev); 6163132aa220STomas Henzl if (rc) { 6164132aa220STomas Henzl dev_warn(&pdev->dev, "Failed to enable PCI device\n"); 6165132aa220STomas Henzl return -ENODEV; 6166132aa220STomas Henzl } 6167132aa220STomas Henzl pci_disable_device(pdev); 6168132aa220STomas Henzl msleep(260); /* a randomly chosen number */ 6169132aa220STomas Henzl rc = pci_enable_device(pdev); 6170132aa220STomas Henzl if (rc) { 6171132aa220STomas Henzl dev_warn(&pdev->dev, "failed to enable device.\n"); 6172132aa220STomas Henzl return -ENODEV; 6173132aa220STomas Henzl } 61744fa604e1SRobert Elliott 6175859c75abSTomas Henzl pci_set_master(pdev); 61764fa604e1SRobert Elliott 61773b747298STomas Henzl vaddr = pci_ioremap_bar(pdev, 0); 61783b747298STomas Henzl if (vaddr == NULL) { 61793b747298STomas Henzl rc = -ENOMEM; 61803b747298STomas Henzl goto out_disable; 61813b747298STomas Henzl } 61823b747298STomas Henzl writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET); 61833b747298STomas Henzl iounmap(vaddr); 61843b747298STomas Henzl 61851df8552aSStephen M. Cameron /* Reset the controller with a PCI power-cycle or via doorbell */ 61861df8552aSStephen M. Cameron rc = hpsa_kdump_hard_reset_controller(pdev); 6187edd16368SStephen M. Cameron 61881df8552aSStephen M. Cameron /* -ENOTSUPP here means we cannot reset the controller 61891df8552aSStephen M. Cameron * but it's already (and still) up and running in 619018867659SStephen M. Cameron * "performant mode". Or, it might be 640x, which can't reset 619118867659SStephen M. Cameron * due to concerns about shared bbwc between 6402/6404 pair. 61921df8552aSStephen M. Cameron */ 6193adf1b3a3SRobert Elliott if (rc) 6194132aa220STomas Henzl goto out_disable; 6195edd16368SStephen M. Cameron 6196edd16368SStephen M. Cameron /* Now try to get the controller to respond to a no-op */ 61971ba66c9cSRobert Elliott dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n"); 6198edd16368SStephen M. Cameron for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) { 6199edd16368SStephen M. Cameron if (hpsa_noop(pdev) == 0) 6200edd16368SStephen M. Cameron break; 6201edd16368SStephen M. Cameron else 6202edd16368SStephen M. Cameron dev_warn(&pdev->dev, "no-op failed%s\n", 6203edd16368SStephen M. Cameron (i < 11 ? "; re-trying" : "")); 6204edd16368SStephen M. Cameron } 6205132aa220STomas Henzl 6206132aa220STomas Henzl out_disable: 6207132aa220STomas Henzl 6208132aa220STomas Henzl pci_disable_device(pdev); 6209132aa220STomas Henzl return rc; 6210edd16368SStephen M. Cameron } 6211edd16368SStephen M. Cameron 62126f039790SGreg Kroah-Hartman static int hpsa_allocate_cmd_pool(struct ctlr_info *h) 62132e9d1b36SStephen M. Cameron { 62142e9d1b36SStephen M. Cameron h->cmd_pool_bits = kzalloc( 62152e9d1b36SStephen M. Cameron DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) * 62162e9d1b36SStephen M. Cameron sizeof(unsigned long), GFP_KERNEL); 62172e9d1b36SStephen M. Cameron h->cmd_pool = pci_alloc_consistent(h->pdev, 62182e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->cmd_pool), 62192e9d1b36SStephen M. Cameron &(h->cmd_pool_dhandle)); 62202e9d1b36SStephen M. Cameron h->errinfo_pool = pci_alloc_consistent(h->pdev, 62212e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->errinfo_pool), 62222e9d1b36SStephen M. Cameron &(h->errinfo_pool_dhandle)); 62232e9d1b36SStephen M. Cameron if ((h->cmd_pool_bits == NULL) 62242e9d1b36SStephen M. Cameron || (h->cmd_pool == NULL) 62252e9d1b36SStephen M. Cameron || (h->errinfo_pool == NULL)) { 62262e9d1b36SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory in %s", __func__); 62272c143342SRobert Elliott goto clean_up; 62282e9d1b36SStephen M. Cameron } 62292e9d1b36SStephen M. Cameron return 0; 62302c143342SRobert Elliott clean_up: 62312c143342SRobert Elliott hpsa_free_cmd_pool(h); 62322c143342SRobert Elliott return -ENOMEM; 62332e9d1b36SStephen M. Cameron } 62342e9d1b36SStephen M. Cameron 62352e9d1b36SStephen M. Cameron static void hpsa_free_cmd_pool(struct ctlr_info *h) 62362e9d1b36SStephen M. Cameron { 62372e9d1b36SStephen M. Cameron kfree(h->cmd_pool_bits); 62382e9d1b36SStephen M. Cameron if (h->cmd_pool) 62392e9d1b36SStephen M. Cameron pci_free_consistent(h->pdev, 62402e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(struct CommandList), 62412e9d1b36SStephen M. Cameron h->cmd_pool, h->cmd_pool_dhandle); 6242aca9012aSStephen M. Cameron if (h->ioaccel2_cmd_pool) 6243aca9012aSStephen M. Cameron pci_free_consistent(h->pdev, 6244aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 6245aca9012aSStephen M. Cameron h->ioaccel2_cmd_pool, h->ioaccel2_cmd_pool_dhandle); 62462e9d1b36SStephen M. Cameron if (h->errinfo_pool) 62472e9d1b36SStephen M. Cameron pci_free_consistent(h->pdev, 62482e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(struct ErrorInfo), 62492e9d1b36SStephen M. Cameron h->errinfo_pool, 62502e9d1b36SStephen M. Cameron h->errinfo_pool_dhandle); 6251e1f7de0cSMatt Gates if (h->ioaccel_cmd_pool) 6252e1f7de0cSMatt Gates pci_free_consistent(h->pdev, 6253e1f7de0cSMatt Gates h->nr_cmds * sizeof(struct io_accel1_cmd), 6254e1f7de0cSMatt Gates h->ioaccel_cmd_pool, h->ioaccel_cmd_pool_dhandle); 62552e9d1b36SStephen M. Cameron } 62562e9d1b36SStephen M. Cameron 625741b3cf08SStephen M. Cameron static void hpsa_irq_affinity_hints(struct ctlr_info *h) 625841b3cf08SStephen M. Cameron { 6259ec429952SFabian Frederick int i, cpu; 626041b3cf08SStephen M. Cameron 626141b3cf08SStephen M. Cameron cpu = cpumask_first(cpu_online_mask); 626241b3cf08SStephen M. Cameron for (i = 0; i < h->msix_vector; i++) { 6263ec429952SFabian Frederick irq_set_affinity_hint(h->intr[i], get_cpu_mask(cpu)); 626441b3cf08SStephen M. Cameron cpu = cpumask_next(cpu, cpu_online_mask); 626541b3cf08SStephen M. Cameron } 626641b3cf08SStephen M. Cameron } 626741b3cf08SStephen M. Cameron 6268ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */ 6269ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h) 6270ec501a18SRobert Elliott { 6271ec501a18SRobert Elliott int i; 6272ec501a18SRobert Elliott 6273ec501a18SRobert Elliott if (!h->msix_vector || h->intr_mode != PERF_MODE_INT) { 6274ec501a18SRobert Elliott /* Single reply queue, only one irq to free */ 6275ec501a18SRobert Elliott i = h->intr_mode; 6276ec501a18SRobert Elliott irq_set_affinity_hint(h->intr[i], NULL); 6277ec501a18SRobert Elliott free_irq(h->intr[i], &h->q[i]); 6278ec501a18SRobert Elliott return; 6279ec501a18SRobert Elliott } 6280ec501a18SRobert Elliott 6281ec501a18SRobert Elliott for (i = 0; i < h->msix_vector; i++) { 6282ec501a18SRobert Elliott irq_set_affinity_hint(h->intr[i], NULL); 6283ec501a18SRobert Elliott free_irq(h->intr[i], &h->q[i]); 6284ec501a18SRobert Elliott } 6285a4e17fc1SRobert Elliott for (; i < MAX_REPLY_QUEUES; i++) 6286a4e17fc1SRobert Elliott h->q[i] = 0; 6287ec501a18SRobert Elliott } 6288ec501a18SRobert Elliott 62899ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */ 62909ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h, 62910ae01a32SStephen M. Cameron irqreturn_t (*msixhandler)(int, void *), 62920ae01a32SStephen M. Cameron irqreturn_t (*intxhandler)(int, void *)) 62930ae01a32SStephen M. Cameron { 6294254f796bSMatt Gates int rc, i; 62950ae01a32SStephen M. Cameron 6296254f796bSMatt Gates /* 6297254f796bSMatt Gates * initialize h->q[x] = x so that interrupt handlers know which 6298254f796bSMatt Gates * queue to process. 6299254f796bSMatt Gates */ 6300254f796bSMatt Gates for (i = 0; i < MAX_REPLY_QUEUES; i++) 6301254f796bSMatt Gates h->q[i] = (u8) i; 6302254f796bSMatt Gates 6303eee0f03aSHannes Reinecke if (h->intr_mode == PERF_MODE_INT && h->msix_vector > 0) { 6304254f796bSMatt Gates /* If performant mode and MSI-X, use multiple reply queues */ 6305a4e17fc1SRobert Elliott for (i = 0; i < h->msix_vector; i++) { 6306254f796bSMatt Gates rc = request_irq(h->intr[i], msixhandler, 6307254f796bSMatt Gates 0, h->devname, 6308254f796bSMatt Gates &h->q[i]); 6309a4e17fc1SRobert Elliott if (rc) { 6310a4e17fc1SRobert Elliott int j; 6311a4e17fc1SRobert Elliott 6312a4e17fc1SRobert Elliott dev_err(&h->pdev->dev, 6313a4e17fc1SRobert Elliott "failed to get irq %d for %s\n", 6314a4e17fc1SRobert Elliott h->intr[i], h->devname); 6315a4e17fc1SRobert Elliott for (j = 0; j < i; j++) { 6316a4e17fc1SRobert Elliott free_irq(h->intr[j], &h->q[j]); 6317a4e17fc1SRobert Elliott h->q[j] = 0; 6318a4e17fc1SRobert Elliott } 6319a4e17fc1SRobert Elliott for (; j < MAX_REPLY_QUEUES; j++) 6320a4e17fc1SRobert Elliott h->q[j] = 0; 6321a4e17fc1SRobert Elliott return rc; 6322a4e17fc1SRobert Elliott } 6323a4e17fc1SRobert Elliott } 632441b3cf08SStephen M. Cameron hpsa_irq_affinity_hints(h); 6325254f796bSMatt Gates } else { 6326254f796bSMatt Gates /* Use single reply pool */ 6327eee0f03aSHannes Reinecke if (h->msix_vector > 0 || h->msi_vector) { 6328254f796bSMatt Gates rc = request_irq(h->intr[h->intr_mode], 6329254f796bSMatt Gates msixhandler, 0, h->devname, 6330254f796bSMatt Gates &h->q[h->intr_mode]); 6331254f796bSMatt Gates } else { 6332254f796bSMatt Gates rc = request_irq(h->intr[h->intr_mode], 6333254f796bSMatt Gates intxhandler, IRQF_SHARED, h->devname, 6334254f796bSMatt Gates &h->q[h->intr_mode]); 6335254f796bSMatt Gates } 6336254f796bSMatt Gates } 63370ae01a32SStephen M. Cameron if (rc) { 63380ae01a32SStephen M. Cameron dev_err(&h->pdev->dev, "unable to get irq %d for %s\n", 63390ae01a32SStephen M. Cameron h->intr[h->intr_mode], h->devname); 63400ae01a32SStephen M. Cameron return -ENODEV; 63410ae01a32SStephen M. Cameron } 63420ae01a32SStephen M. Cameron return 0; 63430ae01a32SStephen M. Cameron } 63440ae01a32SStephen M. Cameron 63456f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h) 634664670ac8SStephen M. Cameron { 634764670ac8SStephen M. Cameron if (hpsa_send_host_reset(h, RAID_CTLR_LUNID, 634864670ac8SStephen M. Cameron HPSA_RESET_TYPE_CONTROLLER)) { 634964670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Resetting array controller failed.\n"); 635064670ac8SStephen M. Cameron return -EIO; 635164670ac8SStephen M. Cameron } 635264670ac8SStephen M. Cameron 635364670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n"); 635464670ac8SStephen M. Cameron if (hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY)) { 635564670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Soft reset had no effect.\n"); 635664670ac8SStephen M. Cameron return -1; 635764670ac8SStephen M. Cameron } 635864670ac8SStephen M. Cameron 635964670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n"); 636064670ac8SStephen M. Cameron if (hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY)) { 636164670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Board failed to become ready " 636264670ac8SStephen M. Cameron "after soft reset.\n"); 636364670ac8SStephen M. Cameron return -1; 636464670ac8SStephen M. Cameron } 636564670ac8SStephen M. Cameron 636664670ac8SStephen M. Cameron return 0; 636764670ac8SStephen M. Cameron } 636864670ac8SStephen M. Cameron 63690097f0f4SStephen M. Cameron static void hpsa_free_irqs_and_disable_msix(struct ctlr_info *h) 637064670ac8SStephen M. Cameron { 6371ec501a18SRobert Elliott hpsa_free_irqs(h); 637264670ac8SStephen M. Cameron #ifdef CONFIG_PCI_MSI 63730097f0f4SStephen M. Cameron if (h->msix_vector) { 63740097f0f4SStephen M. Cameron if (h->pdev->msix_enabled) 637564670ac8SStephen M. Cameron pci_disable_msix(h->pdev); 63760097f0f4SStephen M. Cameron } else if (h->msi_vector) { 63770097f0f4SStephen M. Cameron if (h->pdev->msi_enabled) 637864670ac8SStephen M. Cameron pci_disable_msi(h->pdev); 63790097f0f4SStephen M. Cameron } 638064670ac8SStephen M. Cameron #endif /* CONFIG_PCI_MSI */ 63810097f0f4SStephen M. Cameron } 63820097f0f4SStephen M. Cameron 6383072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h) 6384072b0518SStephen M. Cameron { 6385072b0518SStephen M. Cameron int i; 6386072b0518SStephen M. Cameron 6387072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) { 6388072b0518SStephen M. Cameron if (!h->reply_queue[i].head) 6389072b0518SStephen M. Cameron continue; 6390072b0518SStephen M. Cameron pci_free_consistent(h->pdev, h->reply_queue_size, 6391072b0518SStephen M. Cameron h->reply_queue[i].head, h->reply_queue[i].busaddr); 6392072b0518SStephen M. Cameron h->reply_queue[i].head = NULL; 6393072b0518SStephen M. Cameron h->reply_queue[i].busaddr = 0; 6394072b0518SStephen M. Cameron } 6395072b0518SStephen M. Cameron } 6396072b0518SStephen M. Cameron 63970097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h) 63980097f0f4SStephen M. Cameron { 63990097f0f4SStephen M. Cameron hpsa_free_irqs_and_disable_msix(h); 640064670ac8SStephen M. Cameron hpsa_free_sg_chain_blocks(h); 640164670ac8SStephen M. Cameron hpsa_free_cmd_pool(h); 6402e1f7de0cSMatt Gates kfree(h->ioaccel1_blockFetchTable); 640364670ac8SStephen M. Cameron kfree(h->blockFetchTable); 6404072b0518SStephen M. Cameron hpsa_free_reply_queues(h); 640564670ac8SStephen M. Cameron if (h->vaddr) 640664670ac8SStephen M. Cameron iounmap(h->vaddr); 640764670ac8SStephen M. Cameron if (h->transtable) 640864670ac8SStephen M. Cameron iounmap(h->transtable); 640964670ac8SStephen M. Cameron if (h->cfgtable) 641064670ac8SStephen M. Cameron iounmap(h->cfgtable); 6411132aa220STomas Henzl pci_disable_device(h->pdev); 641264670ac8SStephen M. Cameron pci_release_regions(h->pdev); 641364670ac8SStephen M. Cameron kfree(h); 641464670ac8SStephen M. Cameron } 641564670ac8SStephen M. Cameron 6416a0c12413SStephen M. Cameron /* Called when controller lockup detected. */ 6417f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h) 6418a0c12413SStephen M. Cameron { 6419f2405db8SDon Brace int i; 6420a0c12413SStephen M. Cameron struct CommandList *c = NULL; 6421a0c12413SStephen M. Cameron 6422*080ef1ccSDon Brace flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */ 6423f2405db8SDon Brace for (i = 0; i < h->nr_cmds; i++) { 6424f2405db8SDon Brace if (!test_bit(i & (BITS_PER_LONG - 1), 6425f2405db8SDon Brace h->cmd_pool_bits + (i / BITS_PER_LONG))) 6426f2405db8SDon Brace continue; 6427f2405db8SDon Brace c = h->cmd_pool + i; 6428a0c12413SStephen M. Cameron c->err_info->CommandStatus = CMD_HARDWARE_ERR; 64295a3d16f5SStephen M. Cameron finish_cmd(c); 6430a0c12413SStephen M. Cameron } 6431a0c12413SStephen M. Cameron } 6432a0c12413SStephen M. Cameron 6433094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value) 6434094963daSStephen M. Cameron { 6435094963daSStephen M. Cameron int i, cpu; 6436094963daSStephen M. Cameron 6437094963daSStephen M. Cameron cpu = cpumask_first(cpu_online_mask); 6438094963daSStephen M. Cameron for (i = 0; i < num_online_cpus(); i++) { 6439094963daSStephen M. Cameron u32 *lockup_detected; 6440094963daSStephen M. Cameron lockup_detected = per_cpu_ptr(h->lockup_detected, cpu); 6441094963daSStephen M. Cameron *lockup_detected = value; 6442094963daSStephen M. Cameron cpu = cpumask_next(cpu, cpu_online_mask); 6443094963daSStephen M. Cameron } 6444094963daSStephen M. Cameron wmb(); /* be sure the per-cpu variables are out to memory */ 6445094963daSStephen M. Cameron } 6446094963daSStephen M. Cameron 6447a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h) 6448a0c12413SStephen M. Cameron { 6449a0c12413SStephen M. Cameron unsigned long flags; 6450094963daSStephen M. Cameron u32 lockup_detected; 6451a0c12413SStephen M. Cameron 6452a0c12413SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 6453a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 6454094963daSStephen M. Cameron lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET); 6455094963daSStephen M. Cameron if (!lockup_detected) { 6456094963daSStephen M. Cameron /* no heartbeat, but controller gave us a zero. */ 6457094963daSStephen M. Cameron dev_warn(&h->pdev->dev, 6458094963daSStephen M. Cameron "lockup detected but scratchpad register is zero\n"); 6459094963daSStephen M. Cameron lockup_detected = 0xffffffff; 6460094963daSStephen M. Cameron } 6461094963daSStephen M. Cameron set_lockup_detected_for_all_cpus(h, lockup_detected); 6462a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6463a0c12413SStephen M. Cameron dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x\n", 6464094963daSStephen M. Cameron lockup_detected); 6465a0c12413SStephen M. Cameron pci_disable_device(h->pdev); 6466a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 6467f2405db8SDon Brace fail_all_outstanding_cmds(h); 6468a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6469a0c12413SStephen M. Cameron } 6470a0c12413SStephen M. Cameron 6471a0c12413SStephen M. Cameron static void detect_controller_lockup(struct ctlr_info *h) 6472a0c12413SStephen M. Cameron { 6473a0c12413SStephen M. Cameron u64 now; 6474a0c12413SStephen M. Cameron u32 heartbeat; 6475a0c12413SStephen M. Cameron unsigned long flags; 6476a0c12413SStephen M. Cameron 6477a0c12413SStephen M. Cameron now = get_jiffies_64(); 6478a0c12413SStephen M. Cameron /* If we've received an interrupt recently, we're ok. */ 6479a0c12413SStephen M. Cameron if (time_after64(h->last_intr_timestamp + 6480e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 6481a0c12413SStephen M. Cameron return; 6482a0c12413SStephen M. Cameron 6483a0c12413SStephen M. Cameron /* 6484a0c12413SStephen M. Cameron * If we've already checked the heartbeat recently, we're ok. 6485a0c12413SStephen M. Cameron * This could happen if someone sends us a signal. We 6486a0c12413SStephen M. Cameron * otherwise don't care about signals in this thread. 6487a0c12413SStephen M. Cameron */ 6488a0c12413SStephen M. Cameron if (time_after64(h->last_heartbeat_timestamp + 6489e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 6490a0c12413SStephen M. Cameron return; 6491a0c12413SStephen M. Cameron 6492a0c12413SStephen M. Cameron /* If heartbeat has not changed since we last looked, we're not ok. */ 6493a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 6494a0c12413SStephen M. Cameron heartbeat = readl(&h->cfgtable->HeartBeat); 6495a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6496a0c12413SStephen M. Cameron if (h->last_heartbeat == heartbeat) { 6497a0c12413SStephen M. Cameron controller_lockup_detected(h); 6498a0c12413SStephen M. Cameron return; 6499a0c12413SStephen M. Cameron } 6500a0c12413SStephen M. Cameron 6501a0c12413SStephen M. Cameron /* We're ok. */ 6502a0c12413SStephen M. Cameron h->last_heartbeat = heartbeat; 6503a0c12413SStephen M. Cameron h->last_heartbeat_timestamp = now; 6504a0c12413SStephen M. Cameron } 6505a0c12413SStephen M. Cameron 65069846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h) 650776438d08SStephen M. Cameron { 650876438d08SStephen M. Cameron int i; 650976438d08SStephen M. Cameron char *event_type; 651076438d08SStephen M. Cameron 651176438d08SStephen M. Cameron /* Ask the controller to clear the events we're handling. */ 65121f7cee8cSStephen M. Cameron if ((h->transMethod & (CFGTBL_Trans_io_accel1 65131f7cee8cSStephen M. Cameron | CFGTBL_Trans_io_accel2)) && 651476438d08SStephen M. Cameron (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE || 651576438d08SStephen M. Cameron h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) { 651676438d08SStephen M. Cameron 651776438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE) 651876438d08SStephen M. Cameron event_type = "state change"; 651976438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE) 652076438d08SStephen M. Cameron event_type = "configuration change"; 652176438d08SStephen M. Cameron /* Stop sending new RAID offload reqs via the IO accelerator */ 652276438d08SStephen M. Cameron scsi_block_requests(h->scsi_host); 652376438d08SStephen M. Cameron for (i = 0; i < h->ndevices; i++) 652476438d08SStephen M. Cameron h->dev[i]->offload_enabled = 0; 652523100dd9SStephen M. Cameron hpsa_drain_accel_commands(h); 652676438d08SStephen M. Cameron /* Set 'accelerator path config change' bit */ 652776438d08SStephen M. Cameron dev_warn(&h->pdev->dev, 652876438d08SStephen M. Cameron "Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n", 652976438d08SStephen M. Cameron h->events, event_type); 653076438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 653176438d08SStephen M. Cameron /* Set the "clear event notify field update" bit 6 */ 653276438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 653376438d08SStephen M. Cameron /* Wait until ctlr clears 'clear event notify field', bit 6 */ 653476438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 653576438d08SStephen M. Cameron scsi_unblock_requests(h->scsi_host); 653676438d08SStephen M. Cameron } else { 653776438d08SStephen M. Cameron /* Acknowledge controller notification events. */ 653876438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 653976438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 654076438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 654176438d08SStephen M. Cameron #if 0 654276438d08SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 654376438d08SStephen M. Cameron hpsa_wait_for_mode_change_ack(h); 654476438d08SStephen M. Cameron #endif 654576438d08SStephen M. Cameron } 65469846590eSStephen M. Cameron return; 654776438d08SStephen M. Cameron } 654876438d08SStephen M. Cameron 654976438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration 655076438d08SStephen M. Cameron * changes (added/changed/removed logical drives, etc.) which mean that 6551e863d68eSScott Teel * we should rescan the controller for devices. 6552e863d68eSScott Teel * Also check flag for driver-initiated rescan. 655376438d08SStephen M. Cameron */ 65549846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h) 655576438d08SStephen M. Cameron { 655676438d08SStephen M. Cameron if (!(h->fw_support & MISC_FW_EVENT_NOTIFY)) 65579846590eSStephen M. Cameron return 0; 655876438d08SStephen M. Cameron 655976438d08SStephen M. Cameron h->events = readl(&(h->cfgtable->event_notify)); 65609846590eSStephen M. Cameron return h->events & RESCAN_REQUIRED_EVENT_BITS; 65619846590eSStephen M. Cameron } 656276438d08SStephen M. Cameron 656376438d08SStephen M. Cameron /* 65649846590eSStephen M. Cameron * Check if any of the offline devices have become ready 656576438d08SStephen M. Cameron */ 65669846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h) 65679846590eSStephen M. Cameron { 65689846590eSStephen M. Cameron unsigned long flags; 65699846590eSStephen M. Cameron struct offline_device_entry *d; 65709846590eSStephen M. Cameron struct list_head *this, *tmp; 65719846590eSStephen M. Cameron 65729846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 65739846590eSStephen M. Cameron list_for_each_safe(this, tmp, &h->offline_device_list) { 65749846590eSStephen M. Cameron d = list_entry(this, struct offline_device_entry, 65759846590eSStephen M. Cameron offline_list); 65769846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 6577d1fea47cSStephen M. Cameron if (!hpsa_volume_offline(h, d->scsi3addr)) { 6578d1fea47cSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 6579d1fea47cSStephen M. Cameron list_del(&d->offline_list); 6580d1fea47cSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 65819846590eSStephen M. Cameron return 1; 6582d1fea47cSStephen M. Cameron } 65839846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 658476438d08SStephen M. Cameron } 65859846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 65869846590eSStephen M. Cameron return 0; 65879846590eSStephen M. Cameron } 65889846590eSStephen M. Cameron 658976438d08SStephen M. Cameron 65908a98db73SStephen M. Cameron static void hpsa_monitor_ctlr_worker(struct work_struct *work) 6591a0c12413SStephen M. Cameron { 6592a0c12413SStephen M. Cameron unsigned long flags; 65938a98db73SStephen M. Cameron struct ctlr_info *h = container_of(to_delayed_work(work), 65948a98db73SStephen M. Cameron struct ctlr_info, monitor_ctlr_work); 6595a0c12413SStephen M. Cameron detect_controller_lockup(h); 6596094963daSStephen M. Cameron if (lockup_detected(h)) 65978a98db73SStephen M. Cameron return; 65989846590eSStephen M. Cameron 65999846590eSStephen M. Cameron if (hpsa_ctlr_needs_rescan(h) || hpsa_offline_devices_ready(h)) { 66009846590eSStephen M. Cameron scsi_host_get(h->scsi_host); 66019846590eSStephen M. Cameron hpsa_ack_ctlr_events(h); 66029846590eSStephen M. Cameron hpsa_scan_start(h->scsi_host); 66039846590eSStephen M. Cameron scsi_host_put(h->scsi_host); 66049846590eSStephen M. Cameron } 66059846590eSStephen M. Cameron 66068a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 66078a98db73SStephen M. Cameron if (h->remove_in_progress) { 66088a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6609a0c12413SStephen M. Cameron return; 6610a0c12413SStephen M. Cameron } 66118a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 66128a98db73SStephen M. Cameron h->heartbeat_sample_interval); 66138a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6614a0c12413SStephen M. Cameron } 6615a0c12413SStephen M. Cameron 66166f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) 66174c2a8c40SStephen M. Cameron { 66184c2a8c40SStephen M. Cameron int dac, rc; 66194c2a8c40SStephen M. Cameron struct ctlr_info *h; 662064670ac8SStephen M. Cameron int try_soft_reset = 0; 662164670ac8SStephen M. Cameron unsigned long flags; 66224c2a8c40SStephen M. Cameron 66234c2a8c40SStephen M. Cameron if (number_of_controllers == 0) 66244c2a8c40SStephen M. Cameron printk(KERN_INFO DRIVER_NAME "\n"); 66254c2a8c40SStephen M. Cameron 66264c2a8c40SStephen M. Cameron rc = hpsa_init_reset_devices(pdev); 662764670ac8SStephen M. Cameron if (rc) { 662864670ac8SStephen M. Cameron if (rc != -ENOTSUPP) 66294c2a8c40SStephen M. Cameron return rc; 663064670ac8SStephen M. Cameron /* If the reset fails in a particular way (it has no way to do 663164670ac8SStephen M. Cameron * a proper hard reset, so returns -ENOTSUPP) we can try to do 663264670ac8SStephen M. Cameron * a soft reset once we get the controller configured up to the 663364670ac8SStephen M. Cameron * point that it can accept a command. 663464670ac8SStephen M. Cameron */ 663564670ac8SStephen M. Cameron try_soft_reset = 1; 663664670ac8SStephen M. Cameron rc = 0; 663764670ac8SStephen M. Cameron } 663864670ac8SStephen M. Cameron 663964670ac8SStephen M. Cameron reinit_after_soft_reset: 66404c2a8c40SStephen M. Cameron 6641303932fdSDon Brace /* Command structures must be aligned on a 32-byte boundary because 6642303932fdSDon Brace * the 5 lower bits of the address are used by the hardware. and by 6643303932fdSDon Brace * the driver. See comments in hpsa.h for more info. 6644303932fdSDon Brace */ 6645303932fdSDon Brace BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT); 6646edd16368SStephen M. Cameron h = kzalloc(sizeof(*h), GFP_KERNEL); 6647edd16368SStephen M. Cameron if (!h) 6648ecd9aad4SStephen M. Cameron return -ENOMEM; 6649edd16368SStephen M. Cameron 665055c06c71SStephen M. Cameron h->pdev = pdev; 6651a9a3a273SStephen M. Cameron h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT; 66529846590eSStephen M. Cameron INIT_LIST_HEAD(&h->offline_device_list); 66536eaf46fdSStephen M. Cameron spin_lock_init(&h->lock); 66549846590eSStephen M. Cameron spin_lock_init(&h->offline_device_lock); 66556eaf46fdSStephen M. Cameron spin_lock_init(&h->scan_lock); 66560390f0c0SStephen M. Cameron spin_lock_init(&h->passthru_count_lock); 6657094963daSStephen M. Cameron 6658*080ef1ccSDon Brace h->resubmit_wq = alloc_workqueue("hpsa", WQ_MEM_RECLAIM, 0); 6659*080ef1ccSDon Brace if (!h->resubmit_wq) { 6660*080ef1ccSDon Brace dev_err(&h->pdev->dev, "Failed to allocate work queue\n"); 6661*080ef1ccSDon Brace rc = -ENOMEM; 6662*080ef1ccSDon Brace goto clean1; 6663*080ef1ccSDon Brace } 6664094963daSStephen M. Cameron /* Allocate and clear per-cpu variable lockup_detected */ 6665094963daSStephen M. Cameron h->lockup_detected = alloc_percpu(u32); 66662a5ac326SStephen M. Cameron if (!h->lockup_detected) { 66672a5ac326SStephen M. Cameron rc = -ENOMEM; 6668094963daSStephen M. Cameron goto clean1; 66692a5ac326SStephen M. Cameron } 6670094963daSStephen M. Cameron set_lockup_detected_for_all_cpus(h, 0); 6671094963daSStephen M. Cameron 667255c06c71SStephen M. Cameron rc = hpsa_pci_init(h); 6673ecd9aad4SStephen M. Cameron if (rc != 0) 6674edd16368SStephen M. Cameron goto clean1; 6675edd16368SStephen M. Cameron 6676f79cfec6SStephen M. Cameron sprintf(h->devname, HPSA "%d", number_of_controllers); 6677edd16368SStephen M. Cameron h->ctlr = number_of_controllers; 6678edd16368SStephen M. Cameron number_of_controllers++; 6679edd16368SStephen M. Cameron 6680edd16368SStephen M. Cameron /* configure PCI DMA stuff */ 6681ecd9aad4SStephen M. Cameron rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)); 6682ecd9aad4SStephen M. Cameron if (rc == 0) { 6683edd16368SStephen M. Cameron dac = 1; 6684ecd9aad4SStephen M. Cameron } else { 6685ecd9aad4SStephen M. Cameron rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); 6686ecd9aad4SStephen M. Cameron if (rc == 0) { 6687edd16368SStephen M. Cameron dac = 0; 6688ecd9aad4SStephen M. Cameron } else { 6689edd16368SStephen M. Cameron dev_err(&pdev->dev, "no suitable DMA available\n"); 6690edd16368SStephen M. Cameron goto clean1; 6691edd16368SStephen M. Cameron } 6692ecd9aad4SStephen M. Cameron } 6693edd16368SStephen M. Cameron 6694edd16368SStephen M. Cameron /* make sure the board interrupts are off */ 6695edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 669610f66018SStephen M. Cameron 66979ee61794SRobert Elliott if (hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx)) 6698edd16368SStephen M. Cameron goto clean2; 6699303932fdSDon Brace dev_info(&pdev->dev, "%s: <0x%x> at IRQ %d%s using DAC\n", 6700303932fdSDon Brace h->devname, pdev->device, 6701a9a3a273SStephen M. Cameron h->intr[h->intr_mode], dac ? "" : " not"); 67028947fd10SRobert Elliott rc = hpsa_allocate_cmd_pool(h); 67038947fd10SRobert Elliott if (rc) 67048947fd10SRobert Elliott goto clean2_and_free_irqs; 670533a2ffceSStephen M. Cameron if (hpsa_allocate_sg_chain_blocks(h)) 670633a2ffceSStephen M. Cameron goto clean4; 6707a08a8471SStephen M. Cameron init_waitqueue_head(&h->scan_wait_queue); 6708a08a8471SStephen M. Cameron h->scan_finished = 1; /* no scan currently in progress */ 6709edd16368SStephen M. Cameron 6710edd16368SStephen M. Cameron pci_set_drvdata(pdev, h); 67119a41338eSStephen M. Cameron h->ndevices = 0; 6712316b221aSStephen M. Cameron h->hba_mode_enabled = 0; 67139a41338eSStephen M. Cameron h->scsi_host = NULL; 67149a41338eSStephen M. Cameron spin_lock_init(&h->devlock); 671564670ac8SStephen M. Cameron hpsa_put_ctlr_into_performant_mode(h); 671664670ac8SStephen M. Cameron 671764670ac8SStephen M. Cameron /* At this point, the controller is ready to take commands. 671864670ac8SStephen M. Cameron * Now, if reset_devices and the hard reset didn't work, try 671964670ac8SStephen M. Cameron * the soft reset and see if that works. 672064670ac8SStephen M. Cameron */ 672164670ac8SStephen M. Cameron if (try_soft_reset) { 672264670ac8SStephen M. Cameron 672364670ac8SStephen M. Cameron /* This is kind of gross. We may or may not get a completion 672464670ac8SStephen M. Cameron * from the soft reset command, and if we do, then the value 672564670ac8SStephen M. Cameron * from the fifo may or may not be valid. So, we wait 10 secs 672664670ac8SStephen M. Cameron * after the reset throwing away any completions we get during 672764670ac8SStephen M. Cameron * that time. Unregister the interrupt handler and register 672864670ac8SStephen M. Cameron * fake ones to scoop up any residual completions. 672964670ac8SStephen M. Cameron */ 673064670ac8SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 673164670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 673264670ac8SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6733ec501a18SRobert Elliott hpsa_free_irqs(h); 67349ee61794SRobert Elliott rc = hpsa_request_irqs(h, hpsa_msix_discard_completions, 673564670ac8SStephen M. Cameron hpsa_intx_discard_completions); 673664670ac8SStephen M. Cameron if (rc) { 67379ee61794SRobert Elliott dev_warn(&h->pdev->dev, 67389ee61794SRobert Elliott "Failed to request_irq after soft reset.\n"); 673964670ac8SStephen M. Cameron goto clean4; 674064670ac8SStephen M. Cameron } 674164670ac8SStephen M. Cameron 674264670ac8SStephen M. Cameron rc = hpsa_kdump_soft_reset(h); 674364670ac8SStephen M. Cameron if (rc) 674464670ac8SStephen M. Cameron /* Neither hard nor soft reset worked, we're hosed. */ 674564670ac8SStephen M. Cameron goto clean4; 674664670ac8SStephen M. Cameron 674764670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board READY.\n"); 674864670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 674964670ac8SStephen M. Cameron "Waiting for stale completions to drain.\n"); 675064670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 675164670ac8SStephen M. Cameron msleep(10000); 675264670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 675364670ac8SStephen M. Cameron 675464670ac8SStephen M. Cameron rc = controller_reset_failed(h->cfgtable); 675564670ac8SStephen M. Cameron if (rc) 675664670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 675764670ac8SStephen M. Cameron "Soft reset appears to have failed.\n"); 675864670ac8SStephen M. Cameron 675964670ac8SStephen M. Cameron /* since the controller's reset, we have to go back and re-init 676064670ac8SStephen M. Cameron * everything. Easiest to just forget what we've done and do it 676164670ac8SStephen M. Cameron * all over again. 676264670ac8SStephen M. Cameron */ 676364670ac8SStephen M. Cameron hpsa_undo_allocations_after_kdump_soft_reset(h); 676464670ac8SStephen M. Cameron try_soft_reset = 0; 676564670ac8SStephen M. Cameron if (rc) 676664670ac8SStephen M. Cameron /* don't go to clean4, we already unallocated */ 676764670ac8SStephen M. Cameron return -ENODEV; 676864670ac8SStephen M. Cameron 676964670ac8SStephen M. Cameron goto reinit_after_soft_reset; 677064670ac8SStephen M. Cameron } 6771edd16368SStephen M. Cameron 6772da0697bdSScott Teel /* Enable Accelerated IO path at driver layer */ 6773da0697bdSScott Teel h->acciopath_status = 1; 6774da0697bdSScott Teel 6775e863d68eSScott Teel 6776edd16368SStephen M. Cameron /* Turn the interrupts on so we can service requests */ 6777edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 6778edd16368SStephen M. Cameron 6779339b2b14SStephen M. Cameron hpsa_hba_inquiry(h); 6780edd16368SStephen M. Cameron hpsa_register_scsi(h); /* hook ourselves into SCSI subsystem */ 67818a98db73SStephen M. Cameron 67828a98db73SStephen M. Cameron /* Monitor the controller for firmware lockups */ 67838a98db73SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 67848a98db73SStephen M. Cameron INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker); 67858a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 67868a98db73SStephen M. Cameron h->heartbeat_sample_interval); 678788bf6d62SStephen M. Cameron return 0; 6788edd16368SStephen M. Cameron 6789edd16368SStephen M. Cameron clean4: 679033a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 67912e9d1b36SStephen M. Cameron hpsa_free_cmd_pool(h); 67928947fd10SRobert Elliott clean2_and_free_irqs: 6793ec501a18SRobert Elliott hpsa_free_irqs(h); 6794edd16368SStephen M. Cameron clean2: 6795edd16368SStephen M. Cameron clean1: 6796*080ef1ccSDon Brace if (h->resubmit_wq) 6797*080ef1ccSDon Brace destroy_workqueue(h->resubmit_wq); 6798094963daSStephen M. Cameron if (h->lockup_detected) 6799094963daSStephen M. Cameron free_percpu(h->lockup_detected); 6800edd16368SStephen M. Cameron kfree(h); 6801ecd9aad4SStephen M. Cameron return rc; 6802edd16368SStephen M. Cameron } 6803edd16368SStephen M. Cameron 6804edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h) 6805edd16368SStephen M. Cameron { 6806edd16368SStephen M. Cameron char *flush_buf; 6807edd16368SStephen M. Cameron struct CommandList *c; 6808702890e3SStephen M. Cameron 6809702890e3SStephen M. Cameron /* Don't bother trying to flush the cache if locked up */ 6810094963daSStephen M. Cameron if (unlikely(lockup_detected(h))) 6811702890e3SStephen M. Cameron return; 6812edd16368SStephen M. Cameron flush_buf = kzalloc(4, GFP_KERNEL); 6813edd16368SStephen M. Cameron if (!flush_buf) 6814edd16368SStephen M. Cameron return; 6815edd16368SStephen M. Cameron 681645fcb86eSStephen Cameron c = cmd_alloc(h); 6817edd16368SStephen M. Cameron if (!c) { 681845fcb86eSStephen Cameron dev_warn(&h->pdev->dev, "cmd_alloc returned NULL!\n"); 6819edd16368SStephen M. Cameron goto out_of_memory; 6820edd16368SStephen M. Cameron } 6821a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0, 6822a2dac136SStephen M. Cameron RAID_CTLR_LUNID, TYPE_CMD)) { 6823a2dac136SStephen M. Cameron goto out; 6824a2dac136SStephen M. Cameron } 6825edd16368SStephen M. Cameron hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_TODEVICE); 6826edd16368SStephen M. Cameron if (c->err_info->CommandStatus != 0) 6827a2dac136SStephen M. Cameron out: 6828edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 6829edd16368SStephen M. Cameron "error flushing cache on controller\n"); 683045fcb86eSStephen Cameron cmd_free(h, c); 6831edd16368SStephen M. Cameron out_of_memory: 6832edd16368SStephen M. Cameron kfree(flush_buf); 6833edd16368SStephen M. Cameron } 6834edd16368SStephen M. Cameron 6835edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev) 6836edd16368SStephen M. Cameron { 6837edd16368SStephen M. Cameron struct ctlr_info *h; 6838edd16368SStephen M. Cameron 6839edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 6840edd16368SStephen M. Cameron /* Turn board interrupts off and send the flush cache command 6841edd16368SStephen M. Cameron * sendcmd will turn off interrupt, and send the flush... 6842edd16368SStephen M. Cameron * To write all data in the battery backed cache to disks 6843edd16368SStephen M. Cameron */ 6844edd16368SStephen M. Cameron hpsa_flush_cache(h); 6845edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 68460097f0f4SStephen M. Cameron hpsa_free_irqs_and_disable_msix(h); 6847edd16368SStephen M. Cameron } 6848edd16368SStephen M. Cameron 68496f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h) 685055e14e76SStephen M. Cameron { 685155e14e76SStephen M. Cameron int i; 685255e14e76SStephen M. Cameron 685355e14e76SStephen M. Cameron for (i = 0; i < h->ndevices; i++) 685455e14e76SStephen M. Cameron kfree(h->dev[i]); 685555e14e76SStephen M. Cameron } 685655e14e76SStephen M. Cameron 68576f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev) 6858edd16368SStephen M. Cameron { 6859edd16368SStephen M. Cameron struct ctlr_info *h; 68608a98db73SStephen M. Cameron unsigned long flags; 6861edd16368SStephen M. Cameron 6862edd16368SStephen M. Cameron if (pci_get_drvdata(pdev) == NULL) { 6863edd16368SStephen M. Cameron dev_err(&pdev->dev, "unable to remove device\n"); 6864edd16368SStephen M. Cameron return; 6865edd16368SStephen M. Cameron } 6866edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 68678a98db73SStephen M. Cameron 68688a98db73SStephen M. Cameron /* Get rid of any controller monitoring work items */ 68698a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 68708a98db73SStephen M. Cameron h->remove_in_progress = 1; 68718a98db73SStephen M. Cameron cancel_delayed_work(&h->monitor_ctlr_work); 68728a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 6873edd16368SStephen M. Cameron hpsa_unregister_scsi(h); /* unhook from SCSI subsystem */ 6874edd16368SStephen M. Cameron hpsa_shutdown(pdev); 6875*080ef1ccSDon Brace destroy_workqueue(h->resubmit_wq); 6876edd16368SStephen M. Cameron iounmap(h->vaddr); 6877204892e9SStephen M. Cameron iounmap(h->transtable); 6878204892e9SStephen M. Cameron iounmap(h->cfgtable); 687955e14e76SStephen M. Cameron hpsa_free_device_info(h); 688033a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 6881edd16368SStephen M. Cameron pci_free_consistent(h->pdev, 6882edd16368SStephen M. Cameron h->nr_cmds * sizeof(struct CommandList), 6883edd16368SStephen M. Cameron h->cmd_pool, h->cmd_pool_dhandle); 6884edd16368SStephen M. Cameron pci_free_consistent(h->pdev, 6885edd16368SStephen M. Cameron h->nr_cmds * sizeof(struct ErrorInfo), 6886edd16368SStephen M. Cameron h->errinfo_pool, h->errinfo_pool_dhandle); 6887072b0518SStephen M. Cameron hpsa_free_reply_queues(h); 6888edd16368SStephen M. Cameron kfree(h->cmd_pool_bits); 6889303932fdSDon Brace kfree(h->blockFetchTable); 6890e1f7de0cSMatt Gates kfree(h->ioaccel1_blockFetchTable); 6891aca9012aSStephen M. Cameron kfree(h->ioaccel2_blockFetchTable); 6892339b2b14SStephen M. Cameron kfree(h->hba_inquiry_data); 6893f0bd0b68SStephen M. Cameron pci_disable_device(pdev); 6894edd16368SStephen M. Cameron pci_release_regions(pdev); 6895094963daSStephen M. Cameron free_percpu(h->lockup_detected); 6896edd16368SStephen M. Cameron kfree(h); 6897edd16368SStephen M. Cameron } 6898edd16368SStephen M. Cameron 6899edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev, 6900edd16368SStephen M. Cameron __attribute__((unused)) pm_message_t state) 6901edd16368SStephen M. Cameron { 6902edd16368SStephen M. Cameron return -ENOSYS; 6903edd16368SStephen M. Cameron } 6904edd16368SStephen M. Cameron 6905edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev) 6906edd16368SStephen M. Cameron { 6907edd16368SStephen M. Cameron return -ENOSYS; 6908edd16368SStephen M. Cameron } 6909edd16368SStephen M. Cameron 6910edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = { 6911f79cfec6SStephen M. Cameron .name = HPSA, 6912edd16368SStephen M. Cameron .probe = hpsa_init_one, 69136f039790SGreg Kroah-Hartman .remove = hpsa_remove_one, 6914edd16368SStephen M. Cameron .id_table = hpsa_pci_device_id, /* id_table */ 6915edd16368SStephen M. Cameron .shutdown = hpsa_shutdown, 6916edd16368SStephen M. Cameron .suspend = hpsa_suspend, 6917edd16368SStephen M. Cameron .resume = hpsa_resume, 6918edd16368SStephen M. Cameron }; 6919edd16368SStephen M. Cameron 6920303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of 6921303932fdSDon Brace * scatter gather elements supported) and bucket[], 6922303932fdSDon Brace * which is an array of 8 integers. The bucket[] array 6923303932fdSDon Brace * contains 8 different DMA transfer sizes (in 16 6924303932fdSDon Brace * byte increments) which the controller uses to fetch 6925303932fdSDon Brace * commands. This function fills in bucket_map[], which 6926303932fdSDon Brace * maps a given number of scatter gather elements to one of 6927303932fdSDon Brace * the 8 DMA transfer sizes. The point of it is to allow the 6928303932fdSDon Brace * controller to only do as much DMA as needed to fetch the 6929303932fdSDon Brace * command, with the DMA transfer size encoded in the lower 6930303932fdSDon Brace * bits of the command address. 6931303932fdSDon Brace */ 6932303932fdSDon Brace static void calc_bucket_map(int bucket[], int num_buckets, 69332b08b3e9SDon Brace int nsgs, int min_blocks, u32 *bucket_map) 6934303932fdSDon Brace { 6935303932fdSDon Brace int i, j, b, size; 6936303932fdSDon Brace 6937303932fdSDon Brace /* Note, bucket_map must have nsgs+1 entries. */ 6938303932fdSDon Brace for (i = 0; i <= nsgs; i++) { 6939303932fdSDon Brace /* Compute size of a command with i SG entries */ 6940e1f7de0cSMatt Gates size = i + min_blocks; 6941303932fdSDon Brace b = num_buckets; /* Assume the biggest bucket */ 6942303932fdSDon Brace /* Find the bucket that is just big enough */ 6943e1f7de0cSMatt Gates for (j = 0; j < num_buckets; j++) { 6944303932fdSDon Brace if (bucket[j] >= size) { 6945303932fdSDon Brace b = j; 6946303932fdSDon Brace break; 6947303932fdSDon Brace } 6948303932fdSDon Brace } 6949303932fdSDon Brace /* for a command with i SG entries, use bucket b. */ 6950303932fdSDon Brace bucket_map[i] = b; 6951303932fdSDon Brace } 6952303932fdSDon Brace } 6953303932fdSDon Brace 6954e1f7de0cSMatt Gates static void hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support) 6955303932fdSDon Brace { 69566c311b57SStephen M. Cameron int i; 69576c311b57SStephen M. Cameron unsigned long register_value; 6958e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 6959e1f7de0cSMatt Gates (trans_support & CFGTBL_Trans_use_short_tags) | 6960e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix | 6961b9af4937SStephen M. Cameron (trans_support & (CFGTBL_Trans_io_accel1 | 6962b9af4937SStephen M. Cameron CFGTBL_Trans_io_accel2)); 6963e1f7de0cSMatt Gates struct access_method access = SA5_performant_access; 6964def342bdSStephen M. Cameron 6965def342bdSStephen M. Cameron /* This is a bit complicated. There are 8 registers on 6966def342bdSStephen M. Cameron * the controller which we write to to tell it 8 different 6967def342bdSStephen M. Cameron * sizes of commands which there may be. It's a way of 6968def342bdSStephen M. Cameron * reducing the DMA done to fetch each command. Encoded into 6969def342bdSStephen M. Cameron * each command's tag are 3 bits which communicate to the controller 6970def342bdSStephen M. Cameron * which of the eight sizes that command fits within. The size of 6971def342bdSStephen M. Cameron * each command depends on how many scatter gather entries there are. 6972def342bdSStephen M. Cameron * Each SG entry requires 16 bytes. The eight registers are programmed 6973def342bdSStephen M. Cameron * with the number of 16-byte blocks a command of that size requires. 6974def342bdSStephen M. Cameron * The smallest command possible requires 5 such 16 byte blocks. 6975d66ae08bSStephen M. Cameron * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte 6976def342bdSStephen M. Cameron * blocks. Note, this only extends to the SG entries contained 6977def342bdSStephen M. Cameron * within the command block, and does not extend to chained blocks 6978def342bdSStephen M. Cameron * of SG elements. bft[] contains the eight values we write to 6979def342bdSStephen M. Cameron * the registers. They are not evenly distributed, but have more 6980def342bdSStephen M. Cameron * sizes for small commands, and fewer sizes for larger commands. 6981def342bdSStephen M. Cameron */ 6982d66ae08bSStephen M. Cameron int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4}; 6983b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5 6984b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4 6985b9af4937SStephen M. Cameron int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12, 6986b9af4937SStephen M. Cameron 13, 14, 15, 16, 17, 18, 19, 6987b9af4937SStephen M. Cameron HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES}; 6988b9af4937SStephen M. Cameron BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16); 6989b9af4937SStephen M. Cameron BUILD_BUG_ON(ARRAY_SIZE(bft) != 8); 6990b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) > 6991b9af4937SStephen M. Cameron 16 * MIN_IOACCEL2_BFT_ENTRY); 6992b9af4937SStephen M. Cameron BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16); 6993d66ae08bSStephen M. Cameron BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4); 6994303932fdSDon Brace /* 5 = 1 s/g entry or 4k 6995303932fdSDon Brace * 6 = 2 s/g entry or 8k 6996303932fdSDon Brace * 8 = 4 s/g entry or 16k 6997303932fdSDon Brace * 10 = 6 s/g entry or 24k 6998303932fdSDon Brace */ 6999303932fdSDon Brace 7000b3a52e79SStephen M. Cameron /* If the controller supports either ioaccel method then 7001b3a52e79SStephen M. Cameron * we can also use the RAID stack submit path that does not 7002b3a52e79SStephen M. Cameron * perform the superfluous readl() after each command submission. 7003b3a52e79SStephen M. Cameron */ 7004b3a52e79SStephen M. Cameron if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2)) 7005b3a52e79SStephen M. Cameron access = SA5_performant_access_no_read; 7006b3a52e79SStephen M. Cameron 7007303932fdSDon Brace /* Controller spec: zero out this buffer. */ 7008072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) 7009072b0518SStephen M. Cameron memset(h->reply_queue[i].head, 0, h->reply_queue_size); 7010303932fdSDon Brace 7011d66ae08bSStephen M. Cameron bft[7] = SG_ENTRIES_IN_CMD + 4; 7012d66ae08bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), 7013e1f7de0cSMatt Gates SG_ENTRIES_IN_CMD, 4, h->blockFetchTable); 7014303932fdSDon Brace for (i = 0; i < 8; i++) 7015303932fdSDon Brace writel(bft[i], &h->transtable->BlockFetch[i]); 7016303932fdSDon Brace 7017303932fdSDon Brace /* size of controller ring buffer */ 7018303932fdSDon Brace writel(h->max_commands, &h->transtable->RepQSize); 7019254f796bSMatt Gates writel(h->nreply_queues, &h->transtable->RepQCount); 7020303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrLow32); 7021303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrHigh32); 7022254f796bSMatt Gates 7023254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 7024254f796bSMatt Gates writel(0, &h->transtable->RepQAddr[i].upper); 7025072b0518SStephen M. Cameron writel(h->reply_queue[i].busaddr, 7026254f796bSMatt Gates &h->transtable->RepQAddr[i].lower); 7027254f796bSMatt Gates } 7028254f796bSMatt Gates 7029b9af4937SStephen M. Cameron writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi); 7030e1f7de0cSMatt Gates writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest)); 7031e1f7de0cSMatt Gates /* 7032e1f7de0cSMatt Gates * enable outbound interrupt coalescing in accelerator mode; 7033e1f7de0cSMatt Gates */ 7034e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 7035e1f7de0cSMatt Gates access = SA5_ioaccel_mode1_access; 7036e1f7de0cSMatt Gates writel(10, &h->cfgtable->HostWrite.CoalIntDelay); 7037e1f7de0cSMatt Gates writel(4, &h->cfgtable->HostWrite.CoalIntCount); 7038c349775eSScott Teel } else { 7039c349775eSScott Teel if (trans_support & CFGTBL_Trans_io_accel2) { 7040c349775eSScott Teel access = SA5_ioaccel_mode2_access; 7041c349775eSScott Teel writel(10, &h->cfgtable->HostWrite.CoalIntDelay); 7042c349775eSScott Teel writel(4, &h->cfgtable->HostWrite.CoalIntCount); 7043c349775eSScott Teel } 7044e1f7de0cSMatt Gates } 7045303932fdSDon Brace writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 70463f4336f3SStephen M. Cameron hpsa_wait_for_mode_change_ack(h); 7047303932fdSDon Brace register_value = readl(&(h->cfgtable->TransportActive)); 7048303932fdSDon Brace if (!(register_value & CFGTBL_Trans_Performant)) { 7049050f7147SStephen Cameron dev_err(&h->pdev->dev, 7050050f7147SStephen Cameron "performant mode problem - transport not active\n"); 7051303932fdSDon Brace return; 7052303932fdSDon Brace } 7053960a30e7SStephen M. Cameron /* Change the access methods to the performant access methods */ 7054e1f7de0cSMatt Gates h->access = access; 7055e1f7de0cSMatt Gates h->transMethod = transMethod; 7056e1f7de0cSMatt Gates 7057b9af4937SStephen M. Cameron if (!((trans_support & CFGTBL_Trans_io_accel1) || 7058b9af4937SStephen M. Cameron (trans_support & CFGTBL_Trans_io_accel2))) 7059e1f7de0cSMatt Gates return; 7060e1f7de0cSMatt Gates 7061b9af4937SStephen M. Cameron if (trans_support & CFGTBL_Trans_io_accel1) { 7062e1f7de0cSMatt Gates /* Set up I/O accelerator mode */ 7063e1f7de0cSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 7064e1f7de0cSMatt Gates writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX); 7065e1f7de0cSMatt Gates h->reply_queue[i].current_entry = 7066e1f7de0cSMatt Gates readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX); 7067e1f7de0cSMatt Gates } 7068283b4a9bSStephen M. Cameron bft[7] = h->ioaccel_maxsg + 8; 7069283b4a9bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8, 7070e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable); 7071e1f7de0cSMatt Gates 7072e1f7de0cSMatt Gates /* initialize all reply queue entries to unused */ 7073072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) 7074072b0518SStephen M. Cameron memset(h->reply_queue[i].head, 7075072b0518SStephen M. Cameron (u8) IOACCEL_MODE1_REPLY_UNUSED, 7076072b0518SStephen M. Cameron h->reply_queue_size); 7077e1f7de0cSMatt Gates 7078e1f7de0cSMatt Gates /* set all the constant fields in the accelerator command 7079e1f7de0cSMatt Gates * frames once at init time to save CPU cycles later. 7080e1f7de0cSMatt Gates */ 7081e1f7de0cSMatt Gates for (i = 0; i < h->nr_cmds; i++) { 7082e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i]; 7083e1f7de0cSMatt Gates 7084e1f7de0cSMatt Gates cp->function = IOACCEL1_FUNCTION_SCSIIO; 7085e1f7de0cSMatt Gates cp->err_info = (u32) (h->errinfo_pool_dhandle + 7086e1f7de0cSMatt Gates (i * sizeof(struct ErrorInfo))); 7087e1f7de0cSMatt Gates cp->err_info_len = sizeof(struct ErrorInfo); 7088e1f7de0cSMatt Gates cp->sgl_offset = IOACCEL1_SGLOFFSET; 70892b08b3e9SDon Brace cp->host_context_flags = 70902b08b3e9SDon Brace cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT); 7091e1f7de0cSMatt Gates cp->timeout_sec = 0; 7092e1f7de0cSMatt Gates cp->ReplyQueue = 0; 709350a0decfSStephen M. Cameron cp->tag = 7094f2405db8SDon Brace cpu_to_le64((i << DIRECT_LOOKUP_SHIFT)); 709550a0decfSStephen M. Cameron cp->host_addr = 709650a0decfSStephen M. Cameron cpu_to_le64(h->ioaccel_cmd_pool_dhandle + 7097e1f7de0cSMatt Gates (i * sizeof(struct io_accel1_cmd))); 7098e1f7de0cSMatt Gates } 7099b9af4937SStephen M. Cameron } else if (trans_support & CFGTBL_Trans_io_accel2) { 7100b9af4937SStephen M. Cameron u64 cfg_offset, cfg_base_addr_index; 7101b9af4937SStephen M. Cameron u32 bft2_offset, cfg_base_addr; 7102b9af4937SStephen M. Cameron int rc; 7103b9af4937SStephen M. Cameron 7104b9af4937SStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 7105b9af4937SStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 7106b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64); 7107b9af4937SStephen M. Cameron bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ; 7108b9af4937SStephen M. Cameron calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg, 7109b9af4937SStephen M. Cameron 4, h->ioaccel2_blockFetchTable); 7110b9af4937SStephen M. Cameron bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset); 7111b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct CfgTable, 7112b9af4937SStephen M. Cameron io_accel_request_size_offset) != 0xb8); 7113b9af4937SStephen M. Cameron h->ioaccel2_bft2_regs = 7114b9af4937SStephen M. Cameron remap_pci_mem(pci_resource_start(h->pdev, 7115b9af4937SStephen M. Cameron cfg_base_addr_index) + 7116b9af4937SStephen M. Cameron cfg_offset + bft2_offset, 7117b9af4937SStephen M. Cameron ARRAY_SIZE(bft2) * 7118b9af4937SStephen M. Cameron sizeof(*h->ioaccel2_bft2_regs)); 7119b9af4937SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(bft2); i++) 7120b9af4937SStephen M. Cameron writel(bft2[i], &h->ioaccel2_bft2_regs[i]); 7121b9af4937SStephen M. Cameron } 7122b9af4937SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 7123b9af4937SStephen M. Cameron hpsa_wait_for_mode_change_ack(h); 7124e1f7de0cSMatt Gates } 7125e1f7de0cSMatt Gates 7126e1f7de0cSMatt Gates static int hpsa_alloc_ioaccel_cmd_and_bft(struct ctlr_info *h) 7127e1f7de0cSMatt Gates { 7128283b4a9bSStephen M. Cameron h->ioaccel_maxsg = 7129283b4a9bSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 7130283b4a9bSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES) 7131283b4a9bSStephen M. Cameron h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES; 7132283b4a9bSStephen M. Cameron 7133e1f7de0cSMatt Gates /* Command structures must be aligned on a 128-byte boundary 7134e1f7de0cSMatt Gates * because the 7 lower bits of the address are used by the 7135e1f7de0cSMatt Gates * hardware. 7136e1f7de0cSMatt Gates */ 7137e1f7de0cSMatt Gates BUILD_BUG_ON(sizeof(struct io_accel1_cmd) % 7138e1f7de0cSMatt Gates IOACCEL1_COMMANDLIST_ALIGNMENT); 7139e1f7de0cSMatt Gates h->ioaccel_cmd_pool = 7140e1f7de0cSMatt Gates pci_alloc_consistent(h->pdev, 7141e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 7142e1f7de0cSMatt Gates &(h->ioaccel_cmd_pool_dhandle)); 7143e1f7de0cSMatt Gates 7144e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable = 7145283b4a9bSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 7146e1f7de0cSMatt Gates sizeof(u32)), GFP_KERNEL); 7147e1f7de0cSMatt Gates 7148e1f7de0cSMatt Gates if ((h->ioaccel_cmd_pool == NULL) || 7149e1f7de0cSMatt Gates (h->ioaccel1_blockFetchTable == NULL)) 7150e1f7de0cSMatt Gates goto clean_up; 7151e1f7de0cSMatt Gates 7152e1f7de0cSMatt Gates memset(h->ioaccel_cmd_pool, 0, 7153e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool)); 7154e1f7de0cSMatt Gates return 0; 7155e1f7de0cSMatt Gates 7156e1f7de0cSMatt Gates clean_up: 7157e1f7de0cSMatt Gates if (h->ioaccel_cmd_pool) 7158e1f7de0cSMatt Gates pci_free_consistent(h->pdev, 7159e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 7160e1f7de0cSMatt Gates h->ioaccel_cmd_pool, h->ioaccel_cmd_pool_dhandle); 7161e1f7de0cSMatt Gates kfree(h->ioaccel1_blockFetchTable); 7162e1f7de0cSMatt Gates return 1; 71636c311b57SStephen M. Cameron } 71646c311b57SStephen M. Cameron 7165aca9012aSStephen M. Cameron static int ioaccel2_alloc_cmds_and_bft(struct ctlr_info *h) 7166aca9012aSStephen M. Cameron { 7167aca9012aSStephen M. Cameron /* Allocate ioaccel2 mode command blocks and block fetch table */ 7168aca9012aSStephen M. Cameron 7169aca9012aSStephen M. Cameron h->ioaccel_maxsg = 7170aca9012aSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 7171aca9012aSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES) 7172aca9012aSStephen M. Cameron h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES; 7173aca9012aSStephen M. Cameron 7174aca9012aSStephen M. Cameron BUILD_BUG_ON(sizeof(struct io_accel2_cmd) % 7175aca9012aSStephen M. Cameron IOACCEL2_COMMANDLIST_ALIGNMENT); 7176aca9012aSStephen M. Cameron h->ioaccel2_cmd_pool = 7177aca9012aSStephen M. Cameron pci_alloc_consistent(h->pdev, 7178aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 7179aca9012aSStephen M. Cameron &(h->ioaccel2_cmd_pool_dhandle)); 7180aca9012aSStephen M. Cameron 7181aca9012aSStephen M. Cameron h->ioaccel2_blockFetchTable = 7182aca9012aSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 7183aca9012aSStephen M. Cameron sizeof(u32)), GFP_KERNEL); 7184aca9012aSStephen M. Cameron 7185aca9012aSStephen M. Cameron if ((h->ioaccel2_cmd_pool == NULL) || 7186aca9012aSStephen M. Cameron (h->ioaccel2_blockFetchTable == NULL)) 7187aca9012aSStephen M. Cameron goto clean_up; 7188aca9012aSStephen M. Cameron 7189aca9012aSStephen M. Cameron memset(h->ioaccel2_cmd_pool, 0, 7190aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool)); 7191aca9012aSStephen M. Cameron return 0; 7192aca9012aSStephen M. Cameron 7193aca9012aSStephen M. Cameron clean_up: 7194aca9012aSStephen M. Cameron if (h->ioaccel2_cmd_pool) 7195aca9012aSStephen M. Cameron pci_free_consistent(h->pdev, 7196aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 7197aca9012aSStephen M. Cameron h->ioaccel2_cmd_pool, h->ioaccel2_cmd_pool_dhandle); 7198aca9012aSStephen M. Cameron kfree(h->ioaccel2_blockFetchTable); 7199aca9012aSStephen M. Cameron return 1; 7200aca9012aSStephen M. Cameron } 7201aca9012aSStephen M. Cameron 72026f039790SGreg Kroah-Hartman static void hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h) 72036c311b57SStephen M. Cameron { 72046c311b57SStephen M. Cameron u32 trans_support; 7205e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 7206e1f7de0cSMatt Gates CFGTBL_Trans_use_short_tags; 7207254f796bSMatt Gates int i; 72086c311b57SStephen M. Cameron 720902ec19c8SStephen M. Cameron if (hpsa_simple_mode) 721002ec19c8SStephen M. Cameron return; 721102ec19c8SStephen M. Cameron 721267c99a72Sscameron@beardog.cce.hp.com trans_support = readl(&(h->cfgtable->TransportSupport)); 721367c99a72Sscameron@beardog.cce.hp.com if (!(trans_support & PERFORMANT_MODE)) 721467c99a72Sscameron@beardog.cce.hp.com return; 721567c99a72Sscameron@beardog.cce.hp.com 7216e1f7de0cSMatt Gates /* Check for I/O accelerator mode support */ 7217e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 7218e1f7de0cSMatt Gates transMethod |= CFGTBL_Trans_io_accel1 | 7219e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix; 7220e1f7de0cSMatt Gates if (hpsa_alloc_ioaccel_cmd_and_bft(h)) 7221e1f7de0cSMatt Gates goto clean_up; 7222aca9012aSStephen M. Cameron } else { 7223aca9012aSStephen M. Cameron if (trans_support & CFGTBL_Trans_io_accel2) { 7224aca9012aSStephen M. Cameron transMethod |= CFGTBL_Trans_io_accel2 | 7225aca9012aSStephen M. Cameron CFGTBL_Trans_enable_directed_msix; 7226aca9012aSStephen M. Cameron if (ioaccel2_alloc_cmds_and_bft(h)) 7227aca9012aSStephen M. Cameron goto clean_up; 7228aca9012aSStephen M. Cameron } 7229e1f7de0cSMatt Gates } 7230e1f7de0cSMatt Gates 7231eee0f03aSHannes Reinecke h->nreply_queues = h->msix_vector > 0 ? h->msix_vector : 1; 7232cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 72336c311b57SStephen M. Cameron /* Performant mode ring buffer and supporting data structures */ 7234072b0518SStephen M. Cameron h->reply_queue_size = h->max_commands * sizeof(u64); 72356c311b57SStephen M. Cameron 7236254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 7237072b0518SStephen M. Cameron h->reply_queue[i].head = pci_alloc_consistent(h->pdev, 7238072b0518SStephen M. Cameron h->reply_queue_size, 7239072b0518SStephen M. Cameron &(h->reply_queue[i].busaddr)); 7240072b0518SStephen M. Cameron if (!h->reply_queue[i].head) 7241072b0518SStephen M. Cameron goto clean_up; 7242254f796bSMatt Gates h->reply_queue[i].size = h->max_commands; 7243254f796bSMatt Gates h->reply_queue[i].wraparound = 1; /* spec: init to 1 */ 7244254f796bSMatt Gates h->reply_queue[i].current_entry = 0; 7245254f796bSMatt Gates } 7246254f796bSMatt Gates 72476c311b57SStephen M. Cameron /* Need a block fetch table for performant mode */ 7248d66ae08bSStephen M. Cameron h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) * 72496c311b57SStephen M. Cameron sizeof(u32)), GFP_KERNEL); 7250072b0518SStephen M. Cameron if (!h->blockFetchTable) 72516c311b57SStephen M. Cameron goto clean_up; 72526c311b57SStephen M. Cameron 7253e1f7de0cSMatt Gates hpsa_enter_performant_mode(h, trans_support); 7254303932fdSDon Brace return; 7255303932fdSDon Brace 7256303932fdSDon Brace clean_up: 7257072b0518SStephen M. Cameron hpsa_free_reply_queues(h); 7258303932fdSDon Brace kfree(h->blockFetchTable); 7259303932fdSDon Brace } 7260303932fdSDon Brace 726123100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c) 726276438d08SStephen M. Cameron { 726323100dd9SStephen M. Cameron return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2; 726423100dd9SStephen M. Cameron } 726523100dd9SStephen M. Cameron 726623100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h) 726723100dd9SStephen M. Cameron { 726823100dd9SStephen M. Cameron struct CommandList *c = NULL; 7269f2405db8SDon Brace int i, accel_cmds_out; 727076438d08SStephen M. Cameron 7271f2405db8SDon Brace do { /* wait for all outstanding ioaccel commands to drain out */ 727223100dd9SStephen M. Cameron accel_cmds_out = 0; 7273f2405db8SDon Brace for (i = 0; i < h->nr_cmds; i++) { 7274f2405db8SDon Brace if (!test_bit(i & (BITS_PER_LONG - 1), 7275f2405db8SDon Brace h->cmd_pool_bits + (i / BITS_PER_LONG))) 7276f2405db8SDon Brace continue; 7277f2405db8SDon Brace c = h->cmd_pool + i; 727823100dd9SStephen M. Cameron accel_cmds_out += is_accelerated_cmd(c); 7279f2405db8SDon Brace } 728023100dd9SStephen M. Cameron if (accel_cmds_out <= 0) 728176438d08SStephen M. Cameron break; 728276438d08SStephen M. Cameron msleep(100); 728376438d08SStephen M. Cameron } while (1); 728476438d08SStephen M. Cameron } 728576438d08SStephen M. Cameron 7286edd16368SStephen M. Cameron /* 7287edd16368SStephen M. Cameron * This is it. Register the PCI driver information for the cards we control 7288edd16368SStephen M. Cameron * the OS will call our registered routines when it finds one of our cards. 7289edd16368SStephen M. Cameron */ 7290edd16368SStephen M. Cameron static int __init hpsa_init(void) 7291edd16368SStephen M. Cameron { 729231468401SMike Miller return pci_register_driver(&hpsa_pci_driver); 7293edd16368SStephen M. Cameron } 7294edd16368SStephen M. Cameron 7295edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void) 7296edd16368SStephen M. Cameron { 7297edd16368SStephen M. Cameron pci_unregister_driver(&hpsa_pci_driver); 7298edd16368SStephen M. Cameron } 7299edd16368SStephen M. Cameron 7300e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void) 7301e1f7de0cSMatt Gates { 7302e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \ 7303dd0e19f3SScott Teel BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset) 7304dd0e19f3SScott Teel 7305dd0e19f3SScott Teel VERIFY_OFFSET(structure_size, 0); 7306dd0e19f3SScott Teel VERIFY_OFFSET(volume_blk_size, 4); 7307dd0e19f3SScott Teel VERIFY_OFFSET(volume_blk_cnt, 8); 7308dd0e19f3SScott Teel VERIFY_OFFSET(phys_blk_shift, 16); 7309dd0e19f3SScott Teel VERIFY_OFFSET(parity_rotation_shift, 17); 7310dd0e19f3SScott Teel VERIFY_OFFSET(strip_size, 18); 7311dd0e19f3SScott Teel VERIFY_OFFSET(disk_starting_blk, 20); 7312dd0e19f3SScott Teel VERIFY_OFFSET(disk_blk_cnt, 28); 7313dd0e19f3SScott Teel VERIFY_OFFSET(data_disks_per_row, 36); 7314dd0e19f3SScott Teel VERIFY_OFFSET(metadata_disks_per_row, 38); 7315dd0e19f3SScott Teel VERIFY_OFFSET(row_cnt, 40); 7316dd0e19f3SScott Teel VERIFY_OFFSET(layout_map_count, 42); 7317dd0e19f3SScott Teel VERIFY_OFFSET(flags, 44); 7318dd0e19f3SScott Teel VERIFY_OFFSET(dekindex, 46); 7319dd0e19f3SScott Teel /* VERIFY_OFFSET(reserved, 48 */ 7320dd0e19f3SScott Teel VERIFY_OFFSET(data, 64); 7321dd0e19f3SScott Teel 7322dd0e19f3SScott Teel #undef VERIFY_OFFSET 7323dd0e19f3SScott Teel 7324dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \ 7325b66cc250SMike Miller BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset) 7326b66cc250SMike Miller 7327b66cc250SMike Miller VERIFY_OFFSET(IU_type, 0); 7328b66cc250SMike Miller VERIFY_OFFSET(direction, 1); 7329b66cc250SMike Miller VERIFY_OFFSET(reply_queue, 2); 7330b66cc250SMike Miller /* VERIFY_OFFSET(reserved1, 3); */ 7331b66cc250SMike Miller VERIFY_OFFSET(scsi_nexus, 4); 7332b66cc250SMike Miller VERIFY_OFFSET(Tag, 8); 7333b66cc250SMike Miller VERIFY_OFFSET(cdb, 16); 7334b66cc250SMike Miller VERIFY_OFFSET(cciss_lun, 32); 7335b66cc250SMike Miller VERIFY_OFFSET(data_len, 40); 7336b66cc250SMike Miller VERIFY_OFFSET(cmd_priority_task_attr, 44); 7337b66cc250SMike Miller VERIFY_OFFSET(sg_count, 45); 7338b66cc250SMike Miller /* VERIFY_OFFSET(reserved3 */ 7339b66cc250SMike Miller VERIFY_OFFSET(err_ptr, 48); 7340b66cc250SMike Miller VERIFY_OFFSET(err_len, 56); 7341b66cc250SMike Miller /* VERIFY_OFFSET(reserved4 */ 7342b66cc250SMike Miller VERIFY_OFFSET(sg, 64); 7343b66cc250SMike Miller 7344b66cc250SMike Miller #undef VERIFY_OFFSET 7345b66cc250SMike Miller 7346b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \ 7347e1f7de0cSMatt Gates BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset) 7348e1f7de0cSMatt Gates 7349e1f7de0cSMatt Gates VERIFY_OFFSET(dev_handle, 0x00); 7350e1f7de0cSMatt Gates VERIFY_OFFSET(reserved1, 0x02); 7351e1f7de0cSMatt Gates VERIFY_OFFSET(function, 0x03); 7352e1f7de0cSMatt Gates VERIFY_OFFSET(reserved2, 0x04); 7353e1f7de0cSMatt Gates VERIFY_OFFSET(err_info, 0x0C); 7354e1f7de0cSMatt Gates VERIFY_OFFSET(reserved3, 0x10); 7355e1f7de0cSMatt Gates VERIFY_OFFSET(err_info_len, 0x12); 7356e1f7de0cSMatt Gates VERIFY_OFFSET(reserved4, 0x13); 7357e1f7de0cSMatt Gates VERIFY_OFFSET(sgl_offset, 0x14); 7358e1f7de0cSMatt Gates VERIFY_OFFSET(reserved5, 0x15); 7359e1f7de0cSMatt Gates VERIFY_OFFSET(transfer_len, 0x1C); 7360e1f7de0cSMatt Gates VERIFY_OFFSET(reserved6, 0x20); 7361e1f7de0cSMatt Gates VERIFY_OFFSET(io_flags, 0x24); 7362e1f7de0cSMatt Gates VERIFY_OFFSET(reserved7, 0x26); 7363e1f7de0cSMatt Gates VERIFY_OFFSET(LUN, 0x34); 7364e1f7de0cSMatt Gates VERIFY_OFFSET(control, 0x3C); 7365e1f7de0cSMatt Gates VERIFY_OFFSET(CDB, 0x40); 7366e1f7de0cSMatt Gates VERIFY_OFFSET(reserved8, 0x50); 7367e1f7de0cSMatt Gates VERIFY_OFFSET(host_context_flags, 0x60); 7368e1f7de0cSMatt Gates VERIFY_OFFSET(timeout_sec, 0x62); 7369e1f7de0cSMatt Gates VERIFY_OFFSET(ReplyQueue, 0x64); 7370e1f7de0cSMatt Gates VERIFY_OFFSET(reserved9, 0x65); 737150a0decfSStephen M. Cameron VERIFY_OFFSET(tag, 0x68); 7372e1f7de0cSMatt Gates VERIFY_OFFSET(host_addr, 0x70); 7373e1f7de0cSMatt Gates VERIFY_OFFSET(CISS_LUN, 0x78); 7374e1f7de0cSMatt Gates VERIFY_OFFSET(SG, 0x78 + 8); 7375e1f7de0cSMatt Gates #undef VERIFY_OFFSET 7376e1f7de0cSMatt Gates } 7377e1f7de0cSMatt Gates 7378edd16368SStephen M. Cameron module_init(hpsa_init); 7379edd16368SStephen M. Cameron module_exit(hpsa_cleanup); 7380