xref: /openbmc/linux/drivers/scsi/g_NCR5380.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
109c434b8SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
21da177e4SLinus Torvalds /*
31da177e4SLinus Torvalds  * Generic Generic NCR5380 driver
41da177e4SLinus Torvalds  *
51da177e4SLinus Torvalds  * Copyright 1993, Drew Eckhardt
61da177e4SLinus Torvalds  * Visionary Computing
71da177e4SLinus Torvalds  * (Unix and Linux consulting and custom programming)
81da177e4SLinus Torvalds  * drew@colorado.edu
91da177e4SLinus Torvalds  * +1 (303) 440-4894
101da177e4SLinus Torvalds  *
111da177e4SLinus Torvalds  * NCR53C400 extensions (c) 1994,1995,1996, Kevin Lentin
121da177e4SLinus Torvalds  * K.Lentin@cs.monash.edu.au
131da177e4SLinus Torvalds  *
141da177e4SLinus Torvalds  * NCR53C400A extensions (c) 1996, Ingmar Baumgart
151da177e4SLinus Torvalds  * ingmar@gonzo.schwaben.de
161da177e4SLinus Torvalds  *
171da177e4SLinus Torvalds  * DTC3181E extensions (c) 1997, Ronald van Cuijlenborg
181da177e4SLinus Torvalds  * ronald.van.cuijlenborg@tip.nl or nutty@dds.nl
191da177e4SLinus Torvalds  *
201da177e4SLinus Torvalds  * Added ISAPNP support for DTC436 adapters,
211da177e4SLinus Torvalds  * Thomas Sailer, sailer@ife.ee.ethz.ch
221da177e4SLinus Torvalds  *
233c1e681bSMauro Carvalho Chehab  * See Documentation/scsi/g_NCR5380.rst for more info.
241da177e4SLinus Torvalds  */
251da177e4SLinus Torvalds 
261da177e4SLinus Torvalds #include <asm/io.h>
271da177e4SLinus Torvalds #include <linux/blkdev.h>
28161c0059SFinn Thain #include <linux/module.h>
291da177e4SLinus Torvalds #include <scsi/scsi_host.h>
301da177e4SLinus Torvalds #include <linux/init.h>
311da177e4SLinus Torvalds #include <linux/ioport.h>
32a8cfbcaeSOndrej Zary #include <linux/isa.h>
33a8cfbcaeSOndrej Zary #include <linux/pnp.h>
341da177e4SLinus Torvalds #include <linux/interrupt.h>
351da177e4SLinus Torvalds 
3614d739f6SFinn Thain /* Definitions for the core NCR5380 driver. */
3714d739f6SFinn Thain 
3814d739f6SFinn Thain #define NCR5380_read(reg) \
3914d739f6SFinn Thain 	ioread8(hostdata->io + hostdata->offset + (reg))
4014d739f6SFinn Thain #define NCR5380_write(reg, value) \
4114d739f6SFinn Thain 	iowrite8(value, hostdata->io + hostdata->offset + (reg))
4214d739f6SFinn Thain 
4314d739f6SFinn Thain #define NCR5380_implementation_fields \
4414d739f6SFinn Thain 	int offset; \
4514d739f6SFinn Thain 	int c400_ctl_status; \
4614d739f6SFinn Thain 	int c400_blk_cnt; \
4714d739f6SFinn Thain 	int c400_host_buf; \
48e9dbadf7SOndrej Zary 	int io_width; \
49facfc963SOndrej Zary 	int pdma_residual; \
50facfc963SOndrej Zary 	int board
5114d739f6SFinn Thain 
5214d739f6SFinn Thain #define NCR5380_dma_xfer_len            generic_NCR5380_dma_xfer_len
53ab2ace2dSFinn Thain #define NCR5380_dma_recv_setup          generic_NCR5380_precv
54ab2ace2dSFinn Thain #define NCR5380_dma_send_setup          generic_NCR5380_psend
55e9dbadf7SOndrej Zary #define NCR5380_dma_residual            generic_NCR5380_dma_residual
5614d739f6SFinn Thain 
5714d739f6SFinn Thain #define NCR5380_intr                    generic_NCR5380_intr
5814d739f6SFinn Thain #define NCR5380_queue_command           generic_NCR5380_queue_command
5914d739f6SFinn Thain #define NCR5380_abort                   generic_NCR5380_abort
6012e5fc66SHannes Reinecke #define NCR5380_host_reset              generic_NCR5380_host_reset
6114d739f6SFinn Thain #define NCR5380_info                    generic_NCR5380_info
6214d739f6SFinn Thain 
6314d739f6SFinn Thain #define NCR5380_io_delay(x)             udelay(x)
6414d739f6SFinn Thain 
6514d739f6SFinn Thain #include "NCR5380.h"
6614d739f6SFinn Thain 
6714d739f6SFinn Thain #define DRV_MODULE_NAME "g_NCR5380"
6814d739f6SFinn Thain 
6914d739f6SFinn Thain #define NCR53C400_mem_base 0x3880
7014d739f6SFinn Thain #define NCR53C400_host_buffer 0x3900
7114d739f6SFinn Thain #define NCR53C400_region_size 0x3a00
7214d739f6SFinn Thain 
7314d739f6SFinn Thain #define BOARD_NCR5380 0
7414d739f6SFinn Thain #define BOARD_NCR53C400 1
7514d739f6SFinn Thain #define BOARD_NCR53C400A 2
7614d739f6SFinn Thain #define BOARD_DTC3181E 3
7714d739f6SFinn Thain #define BOARD_HP_C2502 4
7814d739f6SFinn Thain 
7914d739f6SFinn Thain #define IRQ_AUTO 254
8014d739f6SFinn Thain 
81a8cfbcaeSOndrej Zary #define MAX_CARDS 8
8212b859b7SOndrej Zary #define DMA_MAX_SIZE 32768
83a8cfbcaeSOndrej Zary 
84a8cfbcaeSOndrej Zary /* old-style parameters for compatibility */
8570439e93SFinn Thain static int ncr_irq = -1;
86c0965e63SFinn Thain static int ncr_addr;
87c0965e63SFinn Thain static int ncr_5380;
88c0965e63SFinn Thain static int ncr_53c400;
89c0965e63SFinn Thain static int ncr_53c400a;
90c0965e63SFinn Thain static int dtc_3181e;
91c6084cbcSOndrej Zary static int hp_c2502;
9288f06b76SDavid Howells module_param_hw(ncr_irq, int, irq, 0);
9388f06b76SDavid Howells module_param_hw(ncr_addr, int, ioport, 0);
94a8cfbcaeSOndrej Zary module_param(ncr_5380, int, 0);
95a8cfbcaeSOndrej Zary module_param(ncr_53c400, int, 0);
96a8cfbcaeSOndrej Zary module_param(ncr_53c400a, int, 0);
97a8cfbcaeSOndrej Zary module_param(dtc_3181e, int, 0);
98a8cfbcaeSOndrej Zary module_param(hp_c2502, int, 0);
991da177e4SLinus Torvalds 
10070439e93SFinn Thain static int irq[] = { -1, -1, -1, -1, -1, -1, -1, -1 };
10188f06b76SDavid Howells module_param_hw_array(irq, int, irq, NULL, 0);
10270439e93SFinn Thain MODULE_PARM_DESC(irq, "IRQ number(s) (0=none, 254=auto [default])");
103a8cfbcaeSOndrej Zary 
104a8cfbcaeSOndrej Zary static int base[] = { 0, 0, 0, 0, 0, 0, 0, 0 };
10588f06b76SDavid Howells module_param_hw_array(base, int, ioport, NULL, 0);
106a8cfbcaeSOndrej Zary MODULE_PARM_DESC(base, "base address(es)");
107a8cfbcaeSOndrej Zary 
108a8cfbcaeSOndrej Zary static int card[] = { -1, -1, -1, -1, -1, -1, -1, -1 };
109a8cfbcaeSOndrej Zary module_param_array(card, int, NULL, 0);
110a8cfbcaeSOndrej Zary MODULE_PARM_DESC(card, "card type (0=NCR5380, 1=NCR53C400, 2=NCR53C400A, 3=DTC3181E, 4=HP C2502)");
111a8cfbcaeSOndrej Zary 
112b61bacbcSOndrej Zary MODULE_ALIAS("g_NCR5380_mmio");
113a8cfbcaeSOndrej Zary MODULE_LICENSE("GPL");
1141da177e4SLinus Torvalds 
g_NCR5380_trigger_irq(struct Scsi_Host * instance)115906e4a3cSOndrej Zary static void g_NCR5380_trigger_irq(struct Scsi_Host *instance)
116906e4a3cSOndrej Zary {
117906e4a3cSOndrej Zary 	struct NCR5380_hostdata *hostdata = shost_priv(instance);
118906e4a3cSOndrej Zary 
119906e4a3cSOndrej Zary 	/*
120906e4a3cSOndrej Zary 	 * An interrupt is triggered whenever BSY = false, SEL = true
121906e4a3cSOndrej Zary 	 * and a bit set in the SELECT_ENABLE_REG is asserted on the
122906e4a3cSOndrej Zary 	 * SCSI bus.
123906e4a3cSOndrej Zary 	 *
124906e4a3cSOndrej Zary 	 * Note that the bus is only driven when the phase control signals
125906e4a3cSOndrej Zary 	 * (I/O, C/D, and MSG) match those in the TCR.
126906e4a3cSOndrej Zary 	 */
127906e4a3cSOndrej Zary 	NCR5380_write(TARGET_COMMAND_REG,
128906e4a3cSOndrej Zary 	              PHASE_SR_TO_TCR(NCR5380_read(STATUS_REG) & PHASE_MASK));
129906e4a3cSOndrej Zary 	NCR5380_write(SELECT_ENABLE_REG, hostdata->id_mask);
130906e4a3cSOndrej Zary 	NCR5380_write(OUTPUT_DATA_REG, hostdata->id_mask);
131906e4a3cSOndrej Zary 	NCR5380_write(INITIATOR_COMMAND_REG,
132906e4a3cSOndrej Zary 	              ICR_BASE | ICR_ASSERT_DATA | ICR_ASSERT_SEL);
133906e4a3cSOndrej Zary 
134906e4a3cSOndrej Zary 	msleep(1);
135906e4a3cSOndrej Zary 
136906e4a3cSOndrej Zary 	NCR5380_write(INITIATOR_COMMAND_REG, ICR_BASE);
137906e4a3cSOndrej Zary 	NCR5380_write(SELECT_ENABLE_REG, 0);
138906e4a3cSOndrej Zary 	NCR5380_write(TARGET_COMMAND_REG, 0);
139906e4a3cSOndrej Zary }
140906e4a3cSOndrej Zary 
141906e4a3cSOndrej Zary /**
142906e4a3cSOndrej Zary  * g_NCR5380_probe_irq - find the IRQ of a NCR5380 or equivalent
143906e4a3cSOndrej Zary  * @instance: SCSI host instance
144906e4a3cSOndrej Zary  *
145906e4a3cSOndrej Zary  * Autoprobe for the IRQ line used by the card by triggering an IRQ
146906e4a3cSOndrej Zary  * and then looking to see what interrupt actually turned up.
147906e4a3cSOndrej Zary  */
148906e4a3cSOndrej Zary 
g_NCR5380_probe_irq(struct Scsi_Host * instance)149906e4a3cSOndrej Zary static int g_NCR5380_probe_irq(struct Scsi_Host *instance)
150906e4a3cSOndrej Zary {
151906e4a3cSOndrej Zary 	struct NCR5380_hostdata *hostdata = shost_priv(instance);
152906e4a3cSOndrej Zary 	int irq_mask, irq;
153906e4a3cSOndrej Zary 
154906e4a3cSOndrej Zary 	NCR5380_read(RESET_PARITY_INTERRUPT_REG);
155906e4a3cSOndrej Zary 	irq_mask = probe_irq_on();
156906e4a3cSOndrej Zary 	g_NCR5380_trigger_irq(instance);
157906e4a3cSOndrej Zary 	irq = probe_irq_off(irq_mask);
158906e4a3cSOndrej Zary 	NCR5380_read(RESET_PARITY_INTERRUPT_REG);
159906e4a3cSOndrej Zary 
160906e4a3cSOndrej Zary 	if (irq <= 0)
161906e4a3cSOndrej Zary 		return NO_IRQ;
162906e4a3cSOndrej Zary 	return irq;
163906e4a3cSOndrej Zary }
164906e4a3cSOndrej Zary 
165c6084cbcSOndrej Zary /*
166c6084cbcSOndrej Zary  * Configure I/O address of 53C400A or DTC436 by writing magic numbers
167c6084cbcSOndrej Zary  * to ports 0x779 and 0x379.
168c6084cbcSOndrej Zary  */
magic_configure(int idx,u8 irq,u8 magic[])169c6084cbcSOndrej Zary static void magic_configure(int idx, u8 irq, u8 magic[])
170c6084cbcSOndrej Zary {
171c6084cbcSOndrej Zary 	u8 cfg = 0;
172c6084cbcSOndrej Zary 
173c6084cbcSOndrej Zary 	outb(magic[0], 0x779);
174c6084cbcSOndrej Zary 	outb(magic[1], 0x379);
175c6084cbcSOndrej Zary 	outb(magic[2], 0x379);
176c6084cbcSOndrej Zary 	outb(magic[3], 0x379);
177c6084cbcSOndrej Zary 	outb(magic[4], 0x379);
178c6084cbcSOndrej Zary 
179145c3ae4SFinn Thain 	if (irq == 9)
180145c3ae4SFinn Thain 		irq = 2;
181145c3ae4SFinn Thain 
182c6084cbcSOndrej Zary 	if (idx >= 0 && idx <= 7)
183c6084cbcSOndrej Zary 		cfg = 0x80 | idx | (irq << 4);
184c6084cbcSOndrej Zary 	outb(cfg, 0x379);
185c6084cbcSOndrej Zary }
186c6084cbcSOndrej Zary 
legacy_empty_irq_handler(int irq,void * dev_id)187145c3ae4SFinn Thain static irqreturn_t legacy_empty_irq_handler(int irq, void *dev_id)
188145c3ae4SFinn Thain {
189145c3ae4SFinn Thain 	return IRQ_HANDLED;
190145c3ae4SFinn Thain }
191145c3ae4SFinn Thain 
legacy_find_free_irq(int * irq_table)192145c3ae4SFinn Thain static int legacy_find_free_irq(int *irq_table)
193145c3ae4SFinn Thain {
194145c3ae4SFinn Thain 	while (*irq_table != -1) {
195145c3ae4SFinn Thain 		if (!request_irq(*irq_table, legacy_empty_irq_handler,
196145c3ae4SFinn Thain 		                 IRQF_PROBE_SHARED, "Test IRQ",
197145c3ae4SFinn Thain 		                 (void *)irq_table)) {
198145c3ae4SFinn Thain 			free_irq(*irq_table, (void *) irq_table);
199145c3ae4SFinn Thain 			return *irq_table;
200145c3ae4SFinn Thain 		}
201145c3ae4SFinn Thain 		irq_table++;
202145c3ae4SFinn Thain 	}
203145c3ae4SFinn Thain 	return -1;
204145c3ae4SFinn Thain }
205145c3ae4SFinn Thain 
206a8cfbcaeSOndrej Zary static unsigned int ncr_53c400a_ports[] = {
2071da177e4SLinus Torvalds 	0x280, 0x290, 0x300, 0x310, 0x330, 0x340, 0x348, 0x350, 0
2081da177e4SLinus Torvalds };
209a8cfbcaeSOndrej Zary static unsigned int dtc_3181e_ports[] = {
2101da177e4SLinus Torvalds 	0x220, 0x240, 0x280, 0x2a0, 0x2c0, 0x300, 0x320, 0x340, 0
2111da177e4SLinus Torvalds };
212a8cfbcaeSOndrej Zary static u8 ncr_53c400a_magic[] = {	/* 53C400A & DTC436 */
213c6084cbcSOndrej Zary 	0x59, 0xb9, 0xc5, 0xae, 0xa6
214c6084cbcSOndrej Zary };
215a8cfbcaeSOndrej Zary static u8 hp_c2502_magic[] = {	/* HP C2502 */
216c6084cbcSOndrej Zary 	0x0f, 0x22, 0xf0, 0x20, 0x80
217c6084cbcSOndrej Zary };
218145c3ae4SFinn Thain static int hp_c2502_irqs[] = {
219145c3ae4SFinn Thain 	9, 5, 7, 3, 4, -1
220145c3ae4SFinn Thain };
221b61bacbcSOndrej Zary 
generic_NCR5380_init_one(const struct scsi_host_template * tpnt,struct device * pdev,int base,int irq,int board)222*bd5e469aSBart Van Assche static int generic_NCR5380_init_one(const struct scsi_host_template *tpnt,
223b61bacbcSOndrej Zary 			struct device *pdev, int base, int irq, int board)
224b61bacbcSOndrej Zary {
225b61bacbcSOndrej Zary 	bool is_pmio = base <= 0xffff;
226b61bacbcSOndrej Zary 	int ret;
227b61bacbcSOndrej Zary 	int flags = 0;
228b61bacbcSOndrej Zary 	unsigned int *ports = NULL;
229b61bacbcSOndrej Zary 	u8 *magic = NULL;
230b61bacbcSOndrej Zary 	int i;
231b61bacbcSOndrej Zary 	int port_idx = -1;
232b61bacbcSOndrej Zary 	unsigned long region_size;
2331da177e4SLinus Torvalds 	struct Scsi_Host *instance;
23412150797SOndrej Zary 	struct NCR5380_hostdata *hostdata;
235820682b1SFinn Thain 	u8 __iomem *iomem;
2361da177e4SLinus Torvalds 
237a8cfbcaeSOndrej Zary 	switch (board) {
2381da177e4SLinus Torvalds 	case BOARD_NCR5380:
2391bb46002SFinn Thain 		flags = FLAG_NO_PSEUDO_DMA | FLAG_DMA_FIXUP;
2401da177e4SLinus Torvalds 		break;
2411da177e4SLinus Torvalds 	case BOARD_NCR53C400A:
2421da177e4SLinus Torvalds 		ports = ncr_53c400a_ports;
243c6084cbcSOndrej Zary 		magic = ncr_53c400a_magic;
244c6084cbcSOndrej Zary 		break;
245c6084cbcSOndrej Zary 	case BOARD_HP_C2502:
246c6084cbcSOndrej Zary 		ports = ncr_53c400a_ports;
247c6084cbcSOndrej Zary 		magic = hp_c2502_magic;
2481da177e4SLinus Torvalds 		break;
2491da177e4SLinus Torvalds 	case BOARD_DTC3181E:
2501da177e4SLinus Torvalds 		ports = dtc_3181e_ports;
251c6084cbcSOndrej Zary 		magic = ncr_53c400a_magic;
2521da177e4SLinus Torvalds 		break;
2531da177e4SLinus Torvalds 	}
2541da177e4SLinus Torvalds 
255b61bacbcSOndrej Zary 	if (is_pmio && ports && magic) {
2561da177e4SLinus Torvalds 		/* wakeup sequence for the NCR53C400A and DTC3181E */
2571da177e4SLinus Torvalds 
2581da177e4SLinus Torvalds 		/* Disable the adapter and look for a free io port */
259c6084cbcSOndrej Zary 		magic_configure(-1, 0, magic);
2601da177e4SLinus Torvalds 
2619d376402SFinn Thain 		region_size = 16;
262a8cfbcaeSOndrej Zary 		if (base)
2631da177e4SLinus Torvalds 			for (i = 0; ports[i]; i++) {
264a8cfbcaeSOndrej Zary 				if (base == ports[i]) {	/* index found */
265a8cfbcaeSOndrej Zary 					if (!request_region(ports[i],
266a8cfbcaeSOndrej Zary 							    region_size,
267a8cfbcaeSOndrej Zary 							    "ncr53c80"))
268a8cfbcaeSOndrej Zary 						return -EBUSY;
2691da177e4SLinus Torvalds 					break;
270a8cfbcaeSOndrej Zary 				}
271a8cfbcaeSOndrej Zary 			}
272a8cfbcaeSOndrej Zary 		else
2731da177e4SLinus Torvalds 			for (i = 0; ports[i]; i++) {
274a8cfbcaeSOndrej Zary 				if (!request_region(ports[i], region_size,
275a8cfbcaeSOndrej Zary 						    "ncr53c80"))
2761da177e4SLinus Torvalds 					continue;
2771da177e4SLinus Torvalds 				if (inb(ports[i]) == 0xff)
2781da177e4SLinus Torvalds 					break;
2799d376402SFinn Thain 				release_region(ports[i], region_size);
2801da177e4SLinus Torvalds 			}
2811da177e4SLinus Torvalds 		if (ports[i]) {
2821da177e4SLinus Torvalds 			/* At this point we have our region reserved */
283c6084cbcSOndrej Zary 			magic_configure(i, 0, magic); /* no IRQ yet */
2847b93ca43SOndrej Zary 			base = ports[i];
2857b93ca43SOndrej Zary 			outb(0xc0, base + 9);
2867b93ca43SOndrej Zary 			if (inb(base + 9) != 0x80) {
287a8cfbcaeSOndrej Zary 				ret = -ENODEV;
288a8cfbcaeSOndrej Zary 				goto out_release;
289a8cfbcaeSOndrej Zary 			}
290c6084cbcSOndrej Zary 			port_idx = i;
2911da177e4SLinus Torvalds 		} else
292a8cfbcaeSOndrej Zary 			return -EINVAL;
293b61bacbcSOndrej Zary 	} else if (is_pmio) {
294a8cfbcaeSOndrej Zary 		/* NCR5380 - no configuration, just grab */
2959d376402SFinn Thain 		region_size = 8;
296a8cfbcaeSOndrej Zary 		if (!base || !request_region(base, region_size, "ncr5380"))
297a8cfbcaeSOndrej Zary 			return -EBUSY;
298b61bacbcSOndrej Zary 	} else {	/* MMIO */
299b61bacbcSOndrej Zary 		region_size = NCR53C400_region_size;
300b61bacbcSOndrej Zary 		if (!request_mem_region(base, region_size, "ncr5380"))
301a8cfbcaeSOndrej Zary 			return -EBUSY;
302c818cb64SAl Viro 	}
303b61bacbcSOndrej Zary 
304b61bacbcSOndrej Zary 	if (is_pmio)
305b61bacbcSOndrej Zary 		iomem = ioport_map(base, region_size);
306b61bacbcSOndrej Zary 	else
307b61bacbcSOndrej Zary 		iomem = ioremap(base, region_size);
308b61bacbcSOndrej Zary 
309b61bacbcSOndrej Zary 	if (!iomem) {
310a8cfbcaeSOndrej Zary 		ret = -ENOMEM;
3110ad0eff9SFinn Thain 		goto out_release;
312a8cfbcaeSOndrej Zary 	}
313b61bacbcSOndrej Zary 
314b61bacbcSOndrej Zary 	instance = scsi_host_alloc(tpnt, sizeof(struct NCR5380_hostdata));
315b61bacbcSOndrej Zary 	if (instance == NULL) {
316b61bacbcSOndrej Zary 		ret = -ENOMEM;
317b61bacbcSOndrej Zary 		goto out_unmap;
318b61bacbcSOndrej Zary 	}
31912150797SOndrej Zary 	hostdata = shost_priv(instance);
3201da177e4SLinus Torvalds 
321facfc963SOndrej Zary 	hostdata->board = board;
322820682b1SFinn Thain 	hostdata->io = iomem;
323820682b1SFinn Thain 	hostdata->region_size = region_size;
324b61bacbcSOndrej Zary 
325b61bacbcSOndrej Zary 	if (is_pmio) {
326820682b1SFinn Thain 		hostdata->io_port = base;
327aeb51152SOndrej Zary 		hostdata->io_width = 1; /* 8-bit PDMA by default */
328b61bacbcSOndrej Zary 		hostdata->offset = 0;
3294d8c08c7SFinn Thain 
3304d8c08c7SFinn Thain 		/*
3314d8c08c7SFinn Thain 		 * On NCR53C400 boards, NCR5380 registers are mapped 8 past
3324d8c08c7SFinn Thain 		 * the base address.
3334d8c08c7SFinn Thain 		 */
334a8cfbcaeSOndrej Zary 		switch (board) {
335cecf3beeSOndrej Zary 		case BOARD_NCR53C400:
336820682b1SFinn Thain 			hostdata->io_port += 8;
33712150797SOndrej Zary 			hostdata->c400_ctl_status = 0;
33812150797SOndrej Zary 			hostdata->c400_blk_cnt = 1;
33912150797SOndrej Zary 			hostdata->c400_host_buf = 4;
340cecf3beeSOndrej Zary 			break;
341aeb51152SOndrej Zary 		case BOARD_DTC3181E:
342aeb51152SOndrej Zary 			hostdata->io_width = 2;	/* 16-bit PDMA */
343df561f66SGustavo A. R. Silva 			fallthrough;
344cecf3beeSOndrej Zary 		case BOARD_NCR53C400A:
345c6084cbcSOndrej Zary 		case BOARD_HP_C2502:
346cecf3beeSOndrej Zary 			hostdata->c400_ctl_status = 9;
347cecf3beeSOndrej Zary 			hostdata->c400_blk_cnt = 10;
348cecf3beeSOndrej Zary 			hostdata->c400_host_buf = 8;
349cecf3beeSOndrej Zary 			break;
35012150797SOndrej Zary 		}
351b61bacbcSOndrej Zary 	} else {
352820682b1SFinn Thain 		hostdata->base = base;
353b61bacbcSOndrej Zary 		hostdata->offset = NCR53C400_mem_base;
354a8cfbcaeSOndrej Zary 		switch (board) {
355cecf3beeSOndrej Zary 		case BOARD_NCR53C400:
35612150797SOndrej Zary 			hostdata->c400_ctl_status = 0x100;
35712150797SOndrej Zary 			hostdata->c400_blk_cnt = 0x101;
35812150797SOndrej Zary 			hostdata->c400_host_buf = 0x104;
359cecf3beeSOndrej Zary 			break;
360aeb51152SOndrej Zary 		case BOARD_DTC3181E:
361cecf3beeSOndrej Zary 		case BOARD_NCR53C400A:
362c6084cbcSOndrej Zary 		case BOARD_HP_C2502:
363cecf3beeSOndrej Zary 			pr_err(DRV_MODULE_NAME ": unknown register offsets\n");
364a8cfbcaeSOndrej Zary 			ret = -EINVAL;
365cecf3beeSOndrej Zary 			goto out_unregister;
36612150797SOndrej Zary 		}
367b61bacbcSOndrej Zary 	}
3681da177e4SLinus Torvalds 
36989fa9b5cSOndrej Zary 	/* Check for vacant slot */
37089fa9b5cSOndrej Zary 	NCR5380_write(MODE_REG, 0);
37189fa9b5cSOndrej Zary 	if (NCR5380_read(MODE_REG) != 0) {
37289fa9b5cSOndrej Zary 		ret = -ENODEV;
37389fa9b5cSOndrej Zary 		goto out_unregister;
37489fa9b5cSOndrej Zary 	}
37589fa9b5cSOndrej Zary 
376a8cfbcaeSOndrej Zary 	ret = NCR5380_init(instance, flags | FLAG_LATE_DMA_SETUP);
377a8cfbcaeSOndrej Zary 	if (ret)
3780ad0eff9SFinn Thain 		goto out_unregister;
3791da177e4SLinus Torvalds 
380a8cfbcaeSOndrej Zary 	switch (board) {
381cecf3beeSOndrej Zary 	case BOARD_NCR53C400:
382aeb51152SOndrej Zary 	case BOARD_DTC3181E:
383cecf3beeSOndrej Zary 	case BOARD_NCR53C400A:
384c6084cbcSOndrej Zary 	case BOARD_HP_C2502:
38512150797SOndrej Zary 		NCR5380_write(hostdata->c400_ctl_status, CSR_BASE);
386cecf3beeSOndrej Zary 	}
3874d8c08c7SFinn Thain 
388b6488f97SFinn Thain 	NCR5380_maybe_reset_bus(instance);
389b6488f97SFinn Thain 
39022f5f10dSFinn Thain 	/* Compatibility with documented NCR5380 kernel parameters */
391145c3ae4SFinn Thain 	if (irq == 255 || irq == 0)
392145c3ae4SFinn Thain 		irq = NO_IRQ;
39370439e93SFinn Thain 	else if (irq == -1)
39470439e93SFinn Thain 		irq = IRQ_AUTO;
395145c3ae4SFinn Thain 
396145c3ae4SFinn Thain 	if (board == BOARD_HP_C2502) {
397145c3ae4SFinn Thain 		int *irq_table = hp_c2502_irqs;
398145c3ae4SFinn Thain 		int board_irq = -1;
399145c3ae4SFinn Thain 
400145c3ae4SFinn Thain 		switch (irq) {
401145c3ae4SFinn Thain 		case NO_IRQ:
402145c3ae4SFinn Thain 			board_irq = 0;
403145c3ae4SFinn Thain 			break;
404145c3ae4SFinn Thain 		case IRQ_AUTO:
405145c3ae4SFinn Thain 			board_irq = legacy_find_free_irq(irq_table);
406145c3ae4SFinn Thain 			break;
407145c3ae4SFinn Thain 		default:
408145c3ae4SFinn Thain 			while (*irq_table != -1)
409145c3ae4SFinn Thain 				if (*irq_table++ == irq)
410145c3ae4SFinn Thain 					board_irq = irq;
411145c3ae4SFinn Thain 		}
412145c3ae4SFinn Thain 
413145c3ae4SFinn Thain 		if (board_irq <= 0) {
414145c3ae4SFinn Thain 			board_irq = 0;
415145c3ae4SFinn Thain 			irq = NO_IRQ;
416145c3ae4SFinn Thain 		}
417145c3ae4SFinn Thain 
418145c3ae4SFinn Thain 		magic_configure(port_idx, board_irq, magic);
419145c3ae4SFinn Thain 	}
420145c3ae4SFinn Thain 
42170439e93SFinn Thain 	if (irq == IRQ_AUTO) {
422145c3ae4SFinn Thain 		instance->irq = g_NCR5380_probe_irq(instance);
42370439e93SFinn Thain 		if (instance->irq == NO_IRQ)
42470439e93SFinn Thain 			shost_printk(KERN_INFO, instance, "no irq detected\n");
42570439e93SFinn Thain 	} else {
426145c3ae4SFinn Thain 		instance->irq = irq;
42770439e93SFinn Thain 		if (instance->irq == NO_IRQ)
42870439e93SFinn Thain 			shost_printk(KERN_INFO, instance, "no irq provided\n");
42970439e93SFinn Thain 	}
43022f5f10dSFinn Thain 
431c6084cbcSOndrej Zary 	if (instance->irq != NO_IRQ) {
4321e641664SJeff Garzik 		if (request_irq(instance->irq, generic_NCR5380_intr,
4334909cc2bSMichael Opdenacker 				0, "NCR5380", instance)) {
43422f5f10dSFinn Thain 			instance->irq = NO_IRQ;
43570439e93SFinn Thain 			shost_printk(KERN_INFO, instance,
43670439e93SFinn Thain 			             "irq %d denied\n", instance->irq);
43770439e93SFinn Thain 		} else {
43870439e93SFinn Thain 			shost_printk(KERN_INFO, instance,
43970439e93SFinn Thain 			             "irq %d acquired\n", instance->irq);
4401da177e4SLinus Torvalds 		}
441c6084cbcSOndrej Zary 	}
4421da177e4SLinus Torvalds 
443a8cfbcaeSOndrej Zary 	ret = scsi_add_host(instance, pdev);
444a8cfbcaeSOndrej Zary 	if (ret)
445a8cfbcaeSOndrej Zary 		goto out_free_irq;
446a8cfbcaeSOndrej Zary 	scsi_scan_host(instance);
447a8cfbcaeSOndrej Zary 	dev_set_drvdata(pdev, instance);
448a8cfbcaeSOndrej Zary 	return 0;
4490ad0eff9SFinn Thain 
450a8cfbcaeSOndrej Zary out_free_irq:
451a8cfbcaeSOndrej Zary 	if (instance->irq != NO_IRQ)
452a8cfbcaeSOndrej Zary 		free_irq(instance->irq, instance);
453a8cfbcaeSOndrej Zary 	NCR5380_exit(instance);
4540ad0eff9SFinn Thain out_unregister:
455a8cfbcaeSOndrej Zary 	scsi_host_put(instance);
456b61bacbcSOndrej Zary out_unmap:
4570ad0eff9SFinn Thain 	iounmap(iomem);
458b61bacbcSOndrej Zary out_release:
459b61bacbcSOndrej Zary 	if (is_pmio)
460b61bacbcSOndrej Zary 		release_region(base, region_size);
461b61bacbcSOndrej Zary 	else
462b61bacbcSOndrej Zary 		release_mem_region(base, region_size);
463a8cfbcaeSOndrej Zary 	return ret;
4641da177e4SLinus Torvalds }
4651da177e4SLinus Torvalds 
generic_NCR5380_release_resources(struct Scsi_Host * instance)466a8cfbcaeSOndrej Zary static void generic_NCR5380_release_resources(struct Scsi_Host *instance)
4671da177e4SLinus Torvalds {
468b61bacbcSOndrej Zary 	struct NCR5380_hostdata *hostdata = shost_priv(instance);
469820682b1SFinn Thain 	void __iomem *iomem = hostdata->io;
470820682b1SFinn Thain 	unsigned long io_port = hostdata->io_port;
471820682b1SFinn Thain 	unsigned long base = hostdata->base;
472820682b1SFinn Thain 	unsigned long region_size = hostdata->region_size;
473b61bacbcSOndrej Zary 
474a8cfbcaeSOndrej Zary 	scsi_remove_host(instance);
47522f5f10dSFinn Thain 	if (instance->irq != NO_IRQ)
4761e641664SJeff Garzik 		free_irq(instance->irq, instance);
4771da177e4SLinus Torvalds 	NCR5380_exit(instance);
478a8cfbcaeSOndrej Zary 	scsi_host_put(instance);
479820682b1SFinn Thain 	iounmap(iomem);
480820682b1SFinn Thain 	if (io_port)
481820682b1SFinn Thain 		release_region(io_port, region_size);
482820682b1SFinn Thain 	else
483820682b1SFinn Thain 		release_mem_region(base, region_size);
4849d376402SFinn Thain }
4851da177e4SLinus Torvalds 
48699a974e6SOndrej Zary /* wait_for_53c80_access - wait for 53C80 registers to become accessible
48799a974e6SOndrej Zary  * @hostdata: scsi host private data
48899a974e6SOndrej Zary  *
48999a974e6SOndrej Zary  * The registers within the 53C80 logic block are inaccessible until
49099a974e6SOndrej Zary  * bit 7 in the 53C400 control status register gets asserted.
49199a974e6SOndrej Zary  */
49299a974e6SOndrej Zary 
wait_for_53c80_access(struct NCR5380_hostdata * hostdata)49399a974e6SOndrej Zary static void wait_for_53c80_access(struct NCR5380_hostdata *hostdata)
49499a974e6SOndrej Zary {
49599a974e6SOndrej Zary 	int count = 10000;
49699a974e6SOndrej Zary 
49799a974e6SOndrej Zary 	do {
498facfc963SOndrej Zary 		if (hostdata->board == BOARD_DTC3181E)
499facfc963SOndrej Zary 			udelay(4); /* DTC436 chip hangs without this */
50099a974e6SOndrej Zary 		if (NCR5380_read(hostdata->c400_ctl_status) & CSR_53C80_REG)
50199a974e6SOndrej Zary 			return;
50299a974e6SOndrej Zary 	} while (--count > 0);
50399a974e6SOndrej Zary 
50499a974e6SOndrej Zary 	scmd_printk(KERN_ERR, hostdata->connected,
50599a974e6SOndrej Zary 	            "53c80 registers not accessible, device will be reset\n");
50699a974e6SOndrej Zary 	NCR5380_write(hostdata->c400_ctl_status, CSR_RESET);
50799a974e6SOndrej Zary 	NCR5380_write(hostdata->c400_ctl_status, CSR_BASE);
50899a974e6SOndrej Zary }
50999a974e6SOndrej Zary 
5101da177e4SLinus Torvalds /**
511ab2ace2dSFinn Thain  * generic_NCR5380_precv - pseudo DMA receive
5124a98f896SFinn Thain  * @hostdata: scsi host private data
51324c43341SFinn Thain  * @dst: buffer to write into
51424c43341SFinn Thain  * @len: transfer size
5151da177e4SLinus Torvalds  *
51624c43341SFinn Thain  * Perform a pseudo DMA mode receive from a 53C400 or equivalent device.
5171da177e4SLinus Torvalds  */
5181da177e4SLinus Torvalds 
generic_NCR5380_precv(struct NCR5380_hostdata * hostdata,unsigned char * dst,int len)519ab2ace2dSFinn Thain static inline int generic_NCR5380_precv(struct NCR5380_hostdata *hostdata,
5206c4b88caSFinn Thain                                         unsigned char *dst, int len)
5211da177e4SLinus Torvalds {
52299a974e6SOndrej Zary 	int residual;
5231da177e4SLinus Torvalds 	int start = 0;
5241da177e4SLinus Torvalds 
52512150797SOndrej Zary 	NCR5380_write(hostdata->c400_ctl_status, CSR_BASE | CSR_TRANS_DIR);
52699a974e6SOndrej Zary 	NCR5380_write(hostdata->c400_blk_cnt, len / 128);
52799a974e6SOndrej Zary 
52899a974e6SOndrej Zary 	do {
52999a974e6SOndrej Zary 		if (start == len - 128) {
53099a974e6SOndrej Zary 			/* Ignore End of DMA interrupt for the final buffer */
53199a974e6SOndrej Zary 			if (NCR5380_poll_politely(hostdata, hostdata->c400_ctl_status,
532e7734ef1SAhmed S. Darwish 			                          CSR_HOST_BUF_NOT_RDY, 0, 0) < 0)
5331da177e4SLinus Torvalds 				break;
53499a974e6SOndrej Zary 		} else {
53599a974e6SOndrej Zary 			if (NCR5380_poll_politely2(hostdata, hostdata->c400_ctl_status,
53699a974e6SOndrej Zary 			                           CSR_HOST_BUF_NOT_RDY, 0,
53799a974e6SOndrej Zary 			                           hostdata->c400_ctl_status,
53899a974e6SOndrej Zary 			                           CSR_GATED_53C80_IRQ,
539e7734ef1SAhmed S. Darwish 			                           CSR_GATED_53C80_IRQ, 0) < 0 ||
54099a974e6SOndrej Zary 			    NCR5380_read(hostdata->c400_ctl_status) & CSR_HOST_BUF_NOT_RDY)
54199a974e6SOndrej Zary 				break;
54299a974e6SOndrej Zary 		}
5431da177e4SLinus Torvalds 
544820682b1SFinn Thain 		if (hostdata->io_port && hostdata->io_width == 2)
545820682b1SFinn Thain 			insw(hostdata->io_port + hostdata->c400_host_buf,
546aeb51152SOndrej Zary 			     dst + start, 64);
547820682b1SFinn Thain 		else if (hostdata->io_port)
548820682b1SFinn Thain 			insb(hostdata->io_port + hostdata->c400_host_buf,
54912150797SOndrej Zary 			     dst + start, 128);
550b61bacbcSOndrej Zary 		else
55154d8fe44SFinn Thain 			memcpy_fromio(dst + start,
552820682b1SFinn Thain 				hostdata->io + NCR53C400_host_buffer, 128);
5531da177e4SLinus Torvalds 		start += 128;
55499a974e6SOndrej Zary 	} while (start < len);
55599a974e6SOndrej Zary 
55699a974e6SOndrej Zary 	residual = len - start;
55799a974e6SOndrej Zary 
55899a974e6SOndrej Zary 	if (residual != 0) {
55999a974e6SOndrej Zary 		/* 53c80 interrupt or transfer timeout. Reset 53c400 logic. */
56099a974e6SOndrej Zary 		NCR5380_write(hostdata->c400_ctl_status, CSR_RESET);
56199a974e6SOndrej Zary 		NCR5380_write(hostdata->c400_ctl_status, CSR_BASE);
5621da177e4SLinus Torvalds 	}
56399a974e6SOndrej Zary 	wait_for_53c80_access(hostdata);
5641da177e4SLinus Torvalds 
56599a974e6SOndrej Zary 	if (residual == 0 && NCR5380_poll_politely(hostdata, BUS_AND_STATUS_REG,
56699a974e6SOndrej Zary 	                                           BASR_END_DMA_TRANSFER,
56799a974e6SOndrej Zary 	                                           BASR_END_DMA_TRANSFER,
568e7734ef1SAhmed S. Darwish 						   0) < 0)
56999a974e6SOndrej Zary 		scmd_printk(KERN_ERR, hostdata->connected, "%s: End of DMA timeout\n",
57099a974e6SOndrej Zary 		            __func__);
57199a974e6SOndrej Zary 
57299a974e6SOndrej Zary 	hostdata->pdma_residual = residual;
5731da177e4SLinus Torvalds 
5741da177e4SLinus Torvalds 	return 0;
5751da177e4SLinus Torvalds }
5761da177e4SLinus Torvalds 
5771da177e4SLinus Torvalds /**
578ab2ace2dSFinn Thain  * generic_NCR5380_psend - pseudo DMA send
5794a98f896SFinn Thain  * @hostdata: scsi host private data
58024c43341SFinn Thain  * @src: buffer to read from
58124c43341SFinn Thain  * @len: transfer size
5821da177e4SLinus Torvalds  *
58324c43341SFinn Thain  * Perform a pseudo DMA mode send to a 53C400 or equivalent device.
5841da177e4SLinus Torvalds  */
5851da177e4SLinus Torvalds 
generic_NCR5380_psend(struct NCR5380_hostdata * hostdata,unsigned char * src,int len)586ab2ace2dSFinn Thain static inline int generic_NCR5380_psend(struct NCR5380_hostdata *hostdata,
5876c4b88caSFinn Thain                                         unsigned char *src, int len)
5881da177e4SLinus Torvalds {
58999a974e6SOndrej Zary 	int residual;
5901da177e4SLinus Torvalds 	int start = 0;
5911da177e4SLinus Torvalds 
59212150797SOndrej Zary 	NCR5380_write(hostdata->c400_ctl_status, CSR_BASE);
59399a974e6SOndrej Zary 	NCR5380_write(hostdata->c400_blk_cnt, len / 128);
5941da177e4SLinus Torvalds 
59599a974e6SOndrej Zary 	do {
59699a974e6SOndrej Zary 		if (NCR5380_poll_politely2(hostdata, hostdata->c400_ctl_status,
59799a974e6SOndrej Zary 		                           CSR_HOST_BUF_NOT_RDY, 0,
59899a974e6SOndrej Zary 		                           hostdata->c400_ctl_status,
59999a974e6SOndrej Zary 		                           CSR_GATED_53C80_IRQ,
600e7734ef1SAhmed S. Darwish 		                           CSR_GATED_53C80_IRQ, 0) < 0 ||
60199a974e6SOndrej Zary 		    NCR5380_read(hostdata->c400_ctl_status) & CSR_HOST_BUF_NOT_RDY) {
60299a974e6SOndrej Zary 			/* Both 128 B buffers are in use */
60399a974e6SOndrej Zary 			if (start >= 128)
60499a974e6SOndrej Zary 				start -= 128;
60599a974e6SOndrej Zary 			if (start >= 128)
60699a974e6SOndrej Zary 				start -= 128;
6071da177e4SLinus Torvalds 			break;
60899a974e6SOndrej Zary 		}
60999a974e6SOndrej Zary 
61099a974e6SOndrej Zary 		if (start >= len && NCR5380_read(hostdata->c400_blk_cnt) == 0)
61199a974e6SOndrej Zary 			break;
61299a974e6SOndrej Zary 
61399a974e6SOndrej Zary 		if (NCR5380_read(hostdata->c400_ctl_status) & CSR_GATED_53C80_IRQ) {
61499a974e6SOndrej Zary 			/* Host buffer is empty, other one is in use */
61599a974e6SOndrej Zary 			if (start >= 128)
61699a974e6SOndrej Zary 				start -= 128;
61799a974e6SOndrej Zary 			break;
61899a974e6SOndrej Zary 		}
61999a974e6SOndrej Zary 
62099a974e6SOndrej Zary 		if (start >= len)
62199a974e6SOndrej Zary 			continue;
622b61bacbcSOndrej Zary 
623820682b1SFinn Thain 		if (hostdata->io_port && hostdata->io_width == 2)
624820682b1SFinn Thain 			outsw(hostdata->io_port + hostdata->c400_host_buf,
625aeb51152SOndrej Zary 			      src + start, 64);
626820682b1SFinn Thain 		else if (hostdata->io_port)
627820682b1SFinn Thain 			outsb(hostdata->io_port + hostdata->c400_host_buf,
62812150797SOndrej Zary 			      src + start, 128);
629b61bacbcSOndrej Zary 		else
630820682b1SFinn Thain 			memcpy_toio(hostdata->io + NCR53C400_host_buffer,
63154d8fe44SFinn Thain 			            src + start, 128);
6321da177e4SLinus Torvalds 		start += 128;
63399a974e6SOndrej Zary 	} while (1);
63499a974e6SOndrej Zary 
63599a974e6SOndrej Zary 	residual = len - start;
63699a974e6SOndrej Zary 
63799a974e6SOndrej Zary 	if (residual != 0) {
63899a974e6SOndrej Zary 		/* 53c80 interrupt or transfer timeout. Reset 53c400 logic. */
63999a974e6SOndrej Zary 		NCR5380_write(hostdata->c400_ctl_status, CSR_RESET);
64099a974e6SOndrej Zary 		NCR5380_write(hostdata->c400_ctl_status, CSR_BASE);
6411da177e4SLinus Torvalds 	}
64299a974e6SOndrej Zary 	wait_for_53c80_access(hostdata);
6431da177e4SLinus Torvalds 
64499a974e6SOndrej Zary 	if (residual == 0) {
64599a974e6SOndrej Zary 		if (NCR5380_poll_politely(hostdata, TARGET_COMMAND_REG,
64699a974e6SOndrej Zary 		                          TCR_LAST_BYTE_SENT, TCR_LAST_BYTE_SENT,
647e7734ef1SAhmed S. Darwish 					  0) < 0)
64899a974e6SOndrej Zary 			scmd_printk(KERN_ERR, hostdata->connected,
64999a974e6SOndrej Zary 			            "%s: Last Byte Sent timeout\n", __func__);
650e9dbadf7SOndrej Zary 
651e9dbadf7SOndrej Zary 		if (NCR5380_poll_politely(hostdata, BUS_AND_STATUS_REG,
652e9dbadf7SOndrej Zary 		                          BASR_END_DMA_TRANSFER, BASR_END_DMA_TRANSFER,
653e7734ef1SAhmed S. Darwish 					  0) < 0)
65499a974e6SOndrej Zary 			scmd_printk(KERN_ERR, hostdata->connected, "%s: End of DMA timeout\n",
65599a974e6SOndrej Zary 			            __func__);
65699a974e6SOndrej Zary 	}
65799a974e6SOndrej Zary 
65899a974e6SOndrej Zary 	hostdata->pdma_residual = residual;
659e9dbadf7SOndrej Zary 
6601da177e4SLinus Torvalds 	return 0;
6611da177e4SLinus Torvalds }
662ff3d4578SFinn Thain 
generic_NCR5380_dma_xfer_len(struct NCR5380_hostdata * hostdata,struct scsi_cmnd * cmd)6634a98f896SFinn Thain static int generic_NCR5380_dma_xfer_len(struct NCR5380_hostdata *hostdata,
6647e9ec8d9SFinn Thain                                         struct scsi_cmnd *cmd)
665ff3d4578SFinn Thain {
666ff1269cbSFinn Thain 	int transfersize = NCR5380_to_ncmd(cmd)->this_residual;
667ff3d4578SFinn Thain 
6687e9ec8d9SFinn Thain 	if (hostdata->flags & FLAG_NO_PSEUDO_DMA)
6697e9ec8d9SFinn Thain 		return 0;
6707e9ec8d9SFinn Thain 
671f0394621SOndrej Zary 	/* 53C400 datasheet: non-modulo-128-byte transfers should use PIO */
672f0394621SOndrej Zary 	if (transfersize % 128)
673facfc963SOndrej Zary 		return 0;
674facfc963SOndrej Zary 
675facfc963SOndrej Zary 	/* Limit PDMA send to 512 B to avoid random corruption on DTC3181E */
676facfc963SOndrej Zary 	if (hostdata->board == BOARD_DTC3181E &&
677facfc963SOndrej Zary 	    cmd->sc_data_direction == DMA_TO_DEVICE)
678ff1269cbSFinn Thain 		transfersize = min(transfersize, 512);
679f0394621SOndrej Zary 
68012b859b7SOndrej Zary 	return min(transfersize, DMA_MAX_SIZE);
681ff3d4578SFinn Thain }
682ff3d4578SFinn Thain 
generic_NCR5380_dma_residual(struct NCR5380_hostdata * hostdata)683e9dbadf7SOndrej Zary static int generic_NCR5380_dma_residual(struct NCR5380_hostdata *hostdata)
684e9dbadf7SOndrej Zary {
685e9dbadf7SOndrej Zary 	return hostdata->pdma_residual;
686e9dbadf7SOndrej Zary }
687e9dbadf7SOndrej Zary 
68824c43341SFinn Thain /* Include the core driver code. */
6891da177e4SLinus Torvalds 
6901da177e4SLinus Torvalds #include "NCR5380.c"
6911da177e4SLinus Torvalds 
692*bd5e469aSBart Van Assche static const struct scsi_host_template driver_template = {
693a8cfbcaeSOndrej Zary 	.module			= THIS_MODULE,
694aa2e2cb1SFinn Thain 	.proc_name		= DRV_MODULE_NAME,
6958c32513bSFinn Thain 	.name			= "Generic NCR5380/NCR53C400 SCSI",
6961da177e4SLinus Torvalds 	.info			= generic_NCR5380_info,
6971da177e4SLinus Torvalds 	.queuecommand		= generic_NCR5380_queue_command,
6981da177e4SLinus Torvalds 	.eh_abort_handler	= generic_NCR5380_abort,
69912e5fc66SHannes Reinecke 	.eh_host_reset_handler	= generic_NCR5380_host_reset,
700aa2e2cb1SFinn Thain 	.can_queue		= 16,
7011da177e4SLinus Torvalds 	.this_id		= 7,
7021da177e4SLinus Torvalds 	.sg_tablesize		= SG_ALL,
703aa2e2cb1SFinn Thain 	.cmd_per_lun		= 2,
7044af14d11SChristoph Hellwig 	.dma_boundary		= PAGE_SIZE - 1,
705cd614642SBart Van Assche 	.cmd_size		= sizeof(struct NCR5380_cmd),
7060a4e3612SFinn Thain 	.max_sectors		= 128,
7071da177e4SLinus Torvalds };
708161c0059SFinn Thain 
generic_NCR5380_isa_match(struct device * pdev,unsigned int ndev)709a8cfbcaeSOndrej Zary static int generic_NCR5380_isa_match(struct device *pdev, unsigned int ndev)
7101da177e4SLinus Torvalds {
711a8cfbcaeSOndrej Zary 	int ret = generic_NCR5380_init_one(&driver_template, pdev, base[ndev],
712a8cfbcaeSOndrej Zary 	                                   irq[ndev], card[ndev]);
713a8cfbcaeSOndrej Zary 	if (ret) {
714a8cfbcaeSOndrej Zary 		if (base[ndev])
715a8cfbcaeSOndrej Zary 			printk(KERN_WARNING "Card not found at address 0x%03x\n",
716a8cfbcaeSOndrej Zary 			       base[ndev]);
717a8cfbcaeSOndrej Zary 		return 0;
718a8cfbcaeSOndrej Zary 	}
719a8cfbcaeSOndrej Zary 
720a8cfbcaeSOndrej Zary 	return 1;
721a8cfbcaeSOndrej Zary }
722a8cfbcaeSOndrej Zary 
generic_NCR5380_isa_remove(struct device * pdev,unsigned int ndev)72330e88d01SUwe Kleine-König static void generic_NCR5380_isa_remove(struct device *pdev,
724a8cfbcaeSOndrej Zary 				       unsigned int ndev)
725a8cfbcaeSOndrej Zary {
726a8cfbcaeSOndrej Zary 	generic_NCR5380_release_resources(dev_get_drvdata(pdev));
727a8cfbcaeSOndrej Zary 	dev_set_drvdata(pdev, NULL);
728a8cfbcaeSOndrej Zary }
729a8cfbcaeSOndrej Zary 
730a8cfbcaeSOndrej Zary static struct isa_driver generic_NCR5380_isa_driver = {
731a8cfbcaeSOndrej Zary 	.match		= generic_NCR5380_isa_match,
732a8cfbcaeSOndrej Zary 	.remove		= generic_NCR5380_isa_remove,
733a8cfbcaeSOndrej Zary 	.driver		= {
734a8cfbcaeSOndrej Zary 		.name	= DRV_MODULE_NAME
735a8cfbcaeSOndrej Zary 	},
7361da177e4SLinus Torvalds };
7371da177e4SLinus Torvalds 
738b61bacbcSOndrej Zary #ifdef CONFIG_PNP
73960747936SArvind Yadav static const struct pnp_device_id generic_NCR5380_pnp_ids[] = {
740a8cfbcaeSOndrej Zary 	{ .id = "DTC436e", .driver_data = BOARD_DTC3181E },
741a8cfbcaeSOndrej Zary 	{ .id = "" }
742a8cfbcaeSOndrej Zary };
743a8cfbcaeSOndrej Zary MODULE_DEVICE_TABLE(pnp, generic_NCR5380_pnp_ids);
744a8cfbcaeSOndrej Zary 
generic_NCR5380_pnp_probe(struct pnp_dev * pdev,const struct pnp_device_id * id)745a8cfbcaeSOndrej Zary static int generic_NCR5380_pnp_probe(struct pnp_dev *pdev,
746a8cfbcaeSOndrej Zary                                      const struct pnp_device_id *id)
747a8cfbcaeSOndrej Zary {
748a8cfbcaeSOndrej Zary 	int base, irq;
749a8cfbcaeSOndrej Zary 
750a8cfbcaeSOndrej Zary 	if (pnp_activate_dev(pdev) < 0)
751a8cfbcaeSOndrej Zary 		return -EBUSY;
752a8cfbcaeSOndrej Zary 
753a8cfbcaeSOndrej Zary 	base = pnp_port_start(pdev, 0);
754a8cfbcaeSOndrej Zary 	irq = pnp_irq(pdev, 0);
755a8cfbcaeSOndrej Zary 
756a8cfbcaeSOndrej Zary 	return generic_NCR5380_init_one(&driver_template, &pdev->dev, base, irq,
757a8cfbcaeSOndrej Zary 	                                id->driver_data);
758a8cfbcaeSOndrej Zary }
759a8cfbcaeSOndrej Zary 
generic_NCR5380_pnp_remove(struct pnp_dev * pdev)760a8cfbcaeSOndrej Zary static void generic_NCR5380_pnp_remove(struct pnp_dev *pdev)
761a8cfbcaeSOndrej Zary {
762a8cfbcaeSOndrej Zary 	generic_NCR5380_release_resources(pnp_get_drvdata(pdev));
763a8cfbcaeSOndrej Zary 	pnp_set_drvdata(pdev, NULL);
764a8cfbcaeSOndrej Zary }
765a8cfbcaeSOndrej Zary 
766a8cfbcaeSOndrej Zary static struct pnp_driver generic_NCR5380_pnp_driver = {
767a8cfbcaeSOndrej Zary 	.name		= DRV_MODULE_NAME,
768a8cfbcaeSOndrej Zary 	.id_table	= generic_NCR5380_pnp_ids,
769a8cfbcaeSOndrej Zary 	.probe		= generic_NCR5380_pnp_probe,
770a8cfbcaeSOndrej Zary 	.remove		= generic_NCR5380_pnp_remove,
771a8cfbcaeSOndrej Zary };
772b61bacbcSOndrej Zary #endif /* defined(CONFIG_PNP) */
773a8cfbcaeSOndrej Zary 
774a8cfbcaeSOndrej Zary static int pnp_registered, isa_registered;
775a8cfbcaeSOndrej Zary 
generic_NCR5380_init(void)776a8cfbcaeSOndrej Zary static int __init generic_NCR5380_init(void)
777a8cfbcaeSOndrej Zary {
778a8cfbcaeSOndrej Zary 	int ret = 0;
779a8cfbcaeSOndrej Zary 
780a8cfbcaeSOndrej Zary 	/* compatibility with old-style parameters */
78170439e93SFinn Thain 	if (irq[0] == -1 && base[0] == 0 && card[0] == -1) {
782a8cfbcaeSOndrej Zary 		irq[0] = ncr_irq;
783a8cfbcaeSOndrej Zary 		base[0] = ncr_addr;
784a8cfbcaeSOndrej Zary 		if (ncr_5380)
785a8cfbcaeSOndrej Zary 			card[0] = BOARD_NCR5380;
786a8cfbcaeSOndrej Zary 		if (ncr_53c400)
787a8cfbcaeSOndrej Zary 			card[0] = BOARD_NCR53C400;
788a8cfbcaeSOndrej Zary 		if (ncr_53c400a)
789a8cfbcaeSOndrej Zary 			card[0] = BOARD_NCR53C400A;
790a8cfbcaeSOndrej Zary 		if (dtc_3181e)
791a8cfbcaeSOndrej Zary 			card[0] = BOARD_DTC3181E;
792a8cfbcaeSOndrej Zary 		if (hp_c2502)
793a8cfbcaeSOndrej Zary 			card[0] = BOARD_HP_C2502;
794a8cfbcaeSOndrej Zary 	}
795a8cfbcaeSOndrej Zary 
796b61bacbcSOndrej Zary #ifdef CONFIG_PNP
797a8cfbcaeSOndrej Zary 	if (!pnp_register_driver(&generic_NCR5380_pnp_driver))
798a8cfbcaeSOndrej Zary 		pnp_registered = 1;
799702a98c6SOndrej Zary #endif
800a8cfbcaeSOndrej Zary 	ret = isa_register_driver(&generic_NCR5380_isa_driver, MAX_CARDS);
801a8cfbcaeSOndrej Zary 	if (!ret)
802a8cfbcaeSOndrej Zary 		isa_registered = 1;
803a8cfbcaeSOndrej Zary 
804a8cfbcaeSOndrej Zary 	return (pnp_registered || isa_registered) ? 0 : ret;
805a8cfbcaeSOndrej Zary }
806a8cfbcaeSOndrej Zary 
generic_NCR5380_exit(void)807a8cfbcaeSOndrej Zary static void __exit generic_NCR5380_exit(void)
808a8cfbcaeSOndrej Zary {
809b61bacbcSOndrej Zary #ifdef CONFIG_PNP
810a8cfbcaeSOndrej Zary 	if (pnp_registered)
811a8cfbcaeSOndrej Zary 		pnp_unregister_driver(&generic_NCR5380_pnp_driver);
812a8cfbcaeSOndrej Zary #endif
813a8cfbcaeSOndrej Zary 	if (isa_registered)
814a8cfbcaeSOndrej Zary 		isa_unregister_driver(&generic_NCR5380_isa_driver);
815a8cfbcaeSOndrej Zary }
816a8cfbcaeSOndrej Zary 
817a8cfbcaeSOndrej Zary module_init(generic_NCR5380_init);
818a8cfbcaeSOndrej Zary module_exit(generic_NCR5380_exit);
819