1*cd9ad58dSDavid S. Miller /* esp_scsi.h: Defines and structures for the ESP drier. 2*cd9ad58dSDavid S. Miller * 3*cd9ad58dSDavid S. Miller * Copyright (C) 2007 David S. Miller (davem@davemloft.net) 4*cd9ad58dSDavid S. Miller */ 5*cd9ad58dSDavid S. Miller 6*cd9ad58dSDavid S. Miller #ifndef _ESP_SCSI_H 7*cd9ad58dSDavid S. Miller #define _ESP_SCSI_H 8*cd9ad58dSDavid S. Miller 9*cd9ad58dSDavid S. Miller /* Access Description Offset */ 10*cd9ad58dSDavid S. Miller #define ESP_TCLOW 0x00UL /* rw Low bits transfer count 0x00 */ 11*cd9ad58dSDavid S. Miller #define ESP_TCMED 0x01UL /* rw Mid bits transfer count 0x04 */ 12*cd9ad58dSDavid S. Miller #define ESP_FDATA 0x02UL /* rw FIFO data bits 0x08 */ 13*cd9ad58dSDavid S. Miller #define ESP_CMD 0x03UL /* rw SCSI command bits 0x0c */ 14*cd9ad58dSDavid S. Miller #define ESP_STATUS 0x04UL /* ro ESP status register 0x10 */ 15*cd9ad58dSDavid S. Miller #define ESP_BUSID ESP_STATUS /* wo BusID for sel/resel 0x10 */ 16*cd9ad58dSDavid S. Miller #define ESP_INTRPT 0x05UL /* ro Kind of interrupt 0x14 */ 17*cd9ad58dSDavid S. Miller #define ESP_TIMEO ESP_INTRPT /* wo Timeout for sel/resel 0x14 */ 18*cd9ad58dSDavid S. Miller #define ESP_SSTEP 0x06UL /* ro Sequence step register 0x18 */ 19*cd9ad58dSDavid S. Miller #define ESP_STP ESP_SSTEP /* wo Transfer period/sync 0x18 */ 20*cd9ad58dSDavid S. Miller #define ESP_FFLAGS 0x07UL /* ro Bits current FIFO info 0x1c */ 21*cd9ad58dSDavid S. Miller #define ESP_SOFF ESP_FFLAGS /* wo Sync offset 0x1c */ 22*cd9ad58dSDavid S. Miller #define ESP_CFG1 0x08UL /* rw First cfg register 0x20 */ 23*cd9ad58dSDavid S. Miller #define ESP_CFACT 0x09UL /* wo Clock conv factor 0x24 */ 24*cd9ad58dSDavid S. Miller #define ESP_STATUS2 ESP_CFACT /* ro HME status2 register 0x24 */ 25*cd9ad58dSDavid S. Miller #define ESP_CTEST 0x0aUL /* wo Chip test register 0x28 */ 26*cd9ad58dSDavid S. Miller #define ESP_CFG2 0x0bUL /* rw Second cfg register 0x2c */ 27*cd9ad58dSDavid S. Miller #define ESP_CFG3 0x0cUL /* rw Third cfg register 0x30 */ 28*cd9ad58dSDavid S. Miller #define ESP_TCHI 0x0eUL /* rw High bits transf count 0x38 */ 29*cd9ad58dSDavid S. Miller #define ESP_UID ESP_TCHI /* ro Unique ID code 0x38 */ 30*cd9ad58dSDavid S. Miller #define FAS_RLO ESP_TCHI /* rw HME extended counter 0x38 */ 31*cd9ad58dSDavid S. Miller #define ESP_FGRND 0x0fUL /* rw Data base for fifo 0x3c */ 32*cd9ad58dSDavid S. Miller #define FAS_RHI ESP_FGRND /* rw HME extended counter 0x3c */ 33*cd9ad58dSDavid S. Miller 34*cd9ad58dSDavid S. Miller #define SBUS_ESP_REG_SIZE 0x40UL 35*cd9ad58dSDavid S. Miller 36*cd9ad58dSDavid S. Miller /* Bitfield meanings for the above registers. */ 37*cd9ad58dSDavid S. Miller 38*cd9ad58dSDavid S. Miller /* ESP config reg 1, read-write, found on all ESP chips */ 39*cd9ad58dSDavid S. Miller #define ESP_CONFIG1_ID 0x07 /* My BUS ID bits */ 40*cd9ad58dSDavid S. Miller #define ESP_CONFIG1_CHTEST 0x08 /* Enable ESP chip tests */ 41*cd9ad58dSDavid S. Miller #define ESP_CONFIG1_PENABLE 0x10 /* Enable parity checks */ 42*cd9ad58dSDavid S. Miller #define ESP_CONFIG1_PARTEST 0x20 /* Parity test mode enabled? */ 43*cd9ad58dSDavid S. Miller #define ESP_CONFIG1_SRRDISAB 0x40 /* Disable SCSI reset reports */ 44*cd9ad58dSDavid S. Miller #define ESP_CONFIG1_SLCABLE 0x80 /* Enable slow cable mode */ 45*cd9ad58dSDavid S. Miller 46*cd9ad58dSDavid S. Miller /* ESP config reg 2, read-write, found only on esp100a+esp200+esp236 chips */ 47*cd9ad58dSDavid S. Miller #define ESP_CONFIG2_DMAPARITY 0x01 /* enable DMA Parity (200,236) */ 48*cd9ad58dSDavid S. Miller #define ESP_CONFIG2_REGPARITY 0x02 /* enable reg Parity (200,236) */ 49*cd9ad58dSDavid S. Miller #define ESP_CONFIG2_BADPARITY 0x04 /* Bad parity target abort */ 50*cd9ad58dSDavid S. Miller #define ESP_CONFIG2_SCSI2ENAB 0x08 /* Enable SCSI-2 features (tgtmode) */ 51*cd9ad58dSDavid S. Miller #define ESP_CONFIG2_HI 0x10 /* High Impedance DREQ ??? */ 52*cd9ad58dSDavid S. Miller #define ESP_CONFIG2_HMEFENAB 0x10 /* HME features enable */ 53*cd9ad58dSDavid S. Miller #define ESP_CONFIG2_BCM 0x20 /* Enable byte-ctrl (236) */ 54*cd9ad58dSDavid S. Miller #define ESP_CONFIG2_DISPINT 0x20 /* Disable pause irq (hme) */ 55*cd9ad58dSDavid S. Miller #define ESP_CONFIG2_FENAB 0x40 /* Enable features (fas100,216) */ 56*cd9ad58dSDavid S. Miller #define ESP_CONFIG2_SPL 0x40 /* Enable status-phase latch (236) */ 57*cd9ad58dSDavid S. Miller #define ESP_CONFIG2_MKDONE 0x40 /* HME magic feature */ 58*cd9ad58dSDavid S. Miller #define ESP_CONFIG2_HME32 0x80 /* HME 32 extended */ 59*cd9ad58dSDavid S. Miller #define ESP_CONFIG2_MAGIC 0xe0 /* Invalid bits... */ 60*cd9ad58dSDavid S. Miller 61*cd9ad58dSDavid S. Miller /* ESP config register 3 read-write, found only esp236+fas236+fas100a+hme chips */ 62*cd9ad58dSDavid S. Miller #define ESP_CONFIG3_FCLOCK 0x01 /* FAST SCSI clock rate (esp100a/hme) */ 63*cd9ad58dSDavid S. Miller #define ESP_CONFIG3_TEM 0x01 /* Enable thresh-8 mode (esp/fas236) */ 64*cd9ad58dSDavid S. Miller #define ESP_CONFIG3_FAST 0x02 /* Enable FAST SCSI (esp100a/hme) */ 65*cd9ad58dSDavid S. Miller #define ESP_CONFIG3_ADMA 0x02 /* Enable alternate-dma (esp/fas236) */ 66*cd9ad58dSDavid S. Miller #define ESP_CONFIG3_TENB 0x04 /* group2 SCSI2 support (esp100a/hme) */ 67*cd9ad58dSDavid S. Miller #define ESP_CONFIG3_SRB 0x04 /* Save residual byte (esp/fas236) */ 68*cd9ad58dSDavid S. Miller #define ESP_CONFIG3_TMS 0x08 /* Three-byte msg's ok (esp100a/hme) */ 69*cd9ad58dSDavid S. Miller #define ESP_CONFIG3_FCLK 0x08 /* Fast SCSI clock rate (esp/fas236) */ 70*cd9ad58dSDavid S. Miller #define ESP_CONFIG3_IDMSG 0x10 /* ID message checking (esp100a/hme) */ 71*cd9ad58dSDavid S. Miller #define ESP_CONFIG3_FSCSI 0x10 /* Enable FAST SCSI (esp/fas236) */ 72*cd9ad58dSDavid S. Miller #define ESP_CONFIG3_GTM 0x20 /* group2 SCSI2 support (esp/fas236) */ 73*cd9ad58dSDavid S. Miller #define ESP_CONFIG3_IDBIT3 0x20 /* Bit 3 of HME SCSI-ID (hme) */ 74*cd9ad58dSDavid S. Miller #define ESP_CONFIG3_TBMS 0x40 /* Three-byte msg's ok (esp/fas236) */ 75*cd9ad58dSDavid S. Miller #define ESP_CONFIG3_EWIDE 0x40 /* Enable Wide-SCSI (hme) */ 76*cd9ad58dSDavid S. Miller #define ESP_CONFIG3_IMS 0x80 /* ID msg chk'ng (esp/fas236) */ 77*cd9ad58dSDavid S. Miller #define ESP_CONFIG3_OBPUSH 0x80 /* Push odd-byte to dma (hme) */ 78*cd9ad58dSDavid S. Miller 79*cd9ad58dSDavid S. Miller /* ESP command register read-write */ 80*cd9ad58dSDavid S. Miller /* Group 1 commands: These may be sent at any point in time to the ESP 81*cd9ad58dSDavid S. Miller * chip. None of them can generate interrupts 'cept 82*cd9ad58dSDavid S. Miller * the "SCSI bus reset" command if you have not disabled 83*cd9ad58dSDavid S. Miller * SCSI reset interrupts in the config1 ESP register. 84*cd9ad58dSDavid S. Miller */ 85*cd9ad58dSDavid S. Miller #define ESP_CMD_NULL 0x00 /* Null command, ie. a nop */ 86*cd9ad58dSDavid S. Miller #define ESP_CMD_FLUSH 0x01 /* FIFO Flush */ 87*cd9ad58dSDavid S. Miller #define ESP_CMD_RC 0x02 /* Chip reset */ 88*cd9ad58dSDavid S. Miller #define ESP_CMD_RS 0x03 /* SCSI bus reset */ 89*cd9ad58dSDavid S. Miller 90*cd9ad58dSDavid S. Miller /* Group 2 commands: ESP must be an initiator and connected to a target 91*cd9ad58dSDavid S. Miller * for these commands to work. 92*cd9ad58dSDavid S. Miller */ 93*cd9ad58dSDavid S. Miller #define ESP_CMD_TI 0x10 /* Transfer Information */ 94*cd9ad58dSDavid S. Miller #define ESP_CMD_ICCSEQ 0x11 /* Initiator cmd complete sequence */ 95*cd9ad58dSDavid S. Miller #define ESP_CMD_MOK 0x12 /* Message okie-dokie */ 96*cd9ad58dSDavid S. Miller #define ESP_CMD_TPAD 0x18 /* Transfer Pad */ 97*cd9ad58dSDavid S. Miller #define ESP_CMD_SATN 0x1a /* Set ATN */ 98*cd9ad58dSDavid S. Miller #define ESP_CMD_RATN 0x1b /* De-assert ATN */ 99*cd9ad58dSDavid S. Miller 100*cd9ad58dSDavid S. Miller /* Group 3 commands: ESP must be in the MSGOUT or MSGIN state and be connected 101*cd9ad58dSDavid S. Miller * to a target as the initiator for these commands to work. 102*cd9ad58dSDavid S. Miller */ 103*cd9ad58dSDavid S. Miller #define ESP_CMD_SMSG 0x20 /* Send message */ 104*cd9ad58dSDavid S. Miller #define ESP_CMD_SSTAT 0x21 /* Send status */ 105*cd9ad58dSDavid S. Miller #define ESP_CMD_SDATA 0x22 /* Send data */ 106*cd9ad58dSDavid S. Miller #define ESP_CMD_DSEQ 0x23 /* Discontinue Sequence */ 107*cd9ad58dSDavid S. Miller #define ESP_CMD_TSEQ 0x24 /* Terminate Sequence */ 108*cd9ad58dSDavid S. Miller #define ESP_CMD_TCCSEQ 0x25 /* Target cmd cmplt sequence */ 109*cd9ad58dSDavid S. Miller #define ESP_CMD_DCNCT 0x27 /* Disconnect */ 110*cd9ad58dSDavid S. Miller #define ESP_CMD_RMSG 0x28 /* Receive Message */ 111*cd9ad58dSDavid S. Miller #define ESP_CMD_RCMD 0x29 /* Receive Command */ 112*cd9ad58dSDavid S. Miller #define ESP_CMD_RDATA 0x2a /* Receive Data */ 113*cd9ad58dSDavid S. Miller #define ESP_CMD_RCSEQ 0x2b /* Receive cmd sequence */ 114*cd9ad58dSDavid S. Miller 115*cd9ad58dSDavid S. Miller /* Group 4 commands: The ESP must be in the disconnected state and must 116*cd9ad58dSDavid S. Miller * not be connected to any targets as initiator for 117*cd9ad58dSDavid S. Miller * these commands to work. 118*cd9ad58dSDavid S. Miller */ 119*cd9ad58dSDavid S. Miller #define ESP_CMD_RSEL 0x40 /* Reselect */ 120*cd9ad58dSDavid S. Miller #define ESP_CMD_SEL 0x41 /* Select w/o ATN */ 121*cd9ad58dSDavid S. Miller #define ESP_CMD_SELA 0x42 /* Select w/ATN */ 122*cd9ad58dSDavid S. Miller #define ESP_CMD_SELAS 0x43 /* Select w/ATN & STOP */ 123*cd9ad58dSDavid S. Miller #define ESP_CMD_ESEL 0x44 /* Enable selection */ 124*cd9ad58dSDavid S. Miller #define ESP_CMD_DSEL 0x45 /* Disable selections */ 125*cd9ad58dSDavid S. Miller #define ESP_CMD_SA3 0x46 /* Select w/ATN3 */ 126*cd9ad58dSDavid S. Miller #define ESP_CMD_RSEL3 0x47 /* Reselect3 */ 127*cd9ad58dSDavid S. Miller 128*cd9ad58dSDavid S. Miller /* This bit enables the ESP's DMA on the SBus */ 129*cd9ad58dSDavid S. Miller #define ESP_CMD_DMA 0x80 /* Do DMA? */ 130*cd9ad58dSDavid S. Miller 131*cd9ad58dSDavid S. Miller /* ESP status register read-only */ 132*cd9ad58dSDavid S. Miller #define ESP_STAT_PIO 0x01 /* IO phase bit */ 133*cd9ad58dSDavid S. Miller #define ESP_STAT_PCD 0x02 /* CD phase bit */ 134*cd9ad58dSDavid S. Miller #define ESP_STAT_PMSG 0x04 /* MSG phase bit */ 135*cd9ad58dSDavid S. Miller #define ESP_STAT_PMASK 0x07 /* Mask of phase bits */ 136*cd9ad58dSDavid S. Miller #define ESP_STAT_TDONE 0x08 /* Transfer Completed */ 137*cd9ad58dSDavid S. Miller #define ESP_STAT_TCNT 0x10 /* Transfer Counter Is Zero */ 138*cd9ad58dSDavid S. Miller #define ESP_STAT_PERR 0x20 /* Parity error */ 139*cd9ad58dSDavid S. Miller #define ESP_STAT_SPAM 0x40 /* Real bad error */ 140*cd9ad58dSDavid S. Miller /* This indicates the 'interrupt pending' condition on esp236, it is a reserved 141*cd9ad58dSDavid S. Miller * bit on other revs of the ESP. 142*cd9ad58dSDavid S. Miller */ 143*cd9ad58dSDavid S. Miller #define ESP_STAT_INTR 0x80 /* Interrupt */ 144*cd9ad58dSDavid S. Miller 145*cd9ad58dSDavid S. Miller /* The status register can be masked with ESP_STAT_PMASK and compared 146*cd9ad58dSDavid S. Miller * with the following values to determine the current phase the ESP 147*cd9ad58dSDavid S. Miller * (at least thinks it) is in. For our purposes we also add our own 148*cd9ad58dSDavid S. Miller * software 'done' bit for our phase management engine. 149*cd9ad58dSDavid S. Miller */ 150*cd9ad58dSDavid S. Miller #define ESP_DOP (0) /* Data Out */ 151*cd9ad58dSDavid S. Miller #define ESP_DIP (ESP_STAT_PIO) /* Data In */ 152*cd9ad58dSDavid S. Miller #define ESP_CMDP (ESP_STAT_PCD) /* Command */ 153*cd9ad58dSDavid S. Miller #define ESP_STATP (ESP_STAT_PCD|ESP_STAT_PIO) /* Status */ 154*cd9ad58dSDavid S. Miller #define ESP_MOP (ESP_STAT_PMSG|ESP_STAT_PCD) /* Message Out */ 155*cd9ad58dSDavid S. Miller #define ESP_MIP (ESP_STAT_PMSG|ESP_STAT_PCD|ESP_STAT_PIO) /* Message In */ 156*cd9ad58dSDavid S. Miller 157*cd9ad58dSDavid S. Miller /* HME only: status 2 register */ 158*cd9ad58dSDavid S. Miller #define ESP_STAT2_SCHBIT 0x01 /* Upper bits 3-7 of sstep enabled */ 159*cd9ad58dSDavid S. Miller #define ESP_STAT2_FFLAGS 0x02 /* The fifo flags are now latched */ 160*cd9ad58dSDavid S. Miller #define ESP_STAT2_XCNT 0x04 /* The transfer counter is latched */ 161*cd9ad58dSDavid S. Miller #define ESP_STAT2_CREGA 0x08 /* The command reg is active now */ 162*cd9ad58dSDavid S. Miller #define ESP_STAT2_WIDE 0x10 /* Interface on this adapter is wide */ 163*cd9ad58dSDavid S. Miller #define ESP_STAT2_F1BYTE 0x20 /* There is one byte at top of fifo */ 164*cd9ad58dSDavid S. Miller #define ESP_STAT2_FMSB 0x40 /* Next byte in fifo is most significant */ 165*cd9ad58dSDavid S. Miller #define ESP_STAT2_FEMPTY 0x80 /* FIFO is empty */ 166*cd9ad58dSDavid S. Miller 167*cd9ad58dSDavid S. Miller /* ESP interrupt register read-only */ 168*cd9ad58dSDavid S. Miller #define ESP_INTR_S 0x01 /* Select w/o ATN */ 169*cd9ad58dSDavid S. Miller #define ESP_INTR_SATN 0x02 /* Select w/ATN */ 170*cd9ad58dSDavid S. Miller #define ESP_INTR_RSEL 0x04 /* Reselected */ 171*cd9ad58dSDavid S. Miller #define ESP_INTR_FDONE 0x08 /* Function done */ 172*cd9ad58dSDavid S. Miller #define ESP_INTR_BSERV 0x10 /* Bus service */ 173*cd9ad58dSDavid S. Miller #define ESP_INTR_DC 0x20 /* Disconnect */ 174*cd9ad58dSDavid S. Miller #define ESP_INTR_IC 0x40 /* Illegal command given */ 175*cd9ad58dSDavid S. Miller #define ESP_INTR_SR 0x80 /* SCSI bus reset detected */ 176*cd9ad58dSDavid S. Miller 177*cd9ad58dSDavid S. Miller /* ESP sequence step register read-only */ 178*cd9ad58dSDavid S. Miller #define ESP_STEP_VBITS 0x07 /* Valid bits */ 179*cd9ad58dSDavid S. Miller #define ESP_STEP_ASEL 0x00 /* Selection&Arbitrate cmplt */ 180*cd9ad58dSDavid S. Miller #define ESP_STEP_SID 0x01 /* One msg byte sent */ 181*cd9ad58dSDavid S. Miller #define ESP_STEP_NCMD 0x02 /* Was not in command phase */ 182*cd9ad58dSDavid S. Miller #define ESP_STEP_PPC 0x03 /* Early phase chg caused cmnd 183*cd9ad58dSDavid S. Miller * bytes to be lost 184*cd9ad58dSDavid S. Miller */ 185*cd9ad58dSDavid S. Miller #define ESP_STEP_FINI4 0x04 /* Command was sent ok */ 186*cd9ad58dSDavid S. Miller 187*cd9ad58dSDavid S. Miller /* Ho hum, some ESP's set the step register to this as well... */ 188*cd9ad58dSDavid S. Miller #define ESP_STEP_FINI5 0x05 189*cd9ad58dSDavid S. Miller #define ESP_STEP_FINI6 0x06 190*cd9ad58dSDavid S. Miller #define ESP_STEP_FINI7 0x07 191*cd9ad58dSDavid S. Miller 192*cd9ad58dSDavid S. Miller /* ESP chip-test register read-write */ 193*cd9ad58dSDavid S. Miller #define ESP_TEST_TARG 0x01 /* Target test mode */ 194*cd9ad58dSDavid S. Miller #define ESP_TEST_INI 0x02 /* Initiator test mode */ 195*cd9ad58dSDavid S. Miller #define ESP_TEST_TS 0x04 /* Tristate test mode */ 196*cd9ad58dSDavid S. Miller 197*cd9ad58dSDavid S. Miller /* ESP unique ID register read-only, found on fas236+fas100a only */ 198*cd9ad58dSDavid S. Miller #define ESP_UID_F100A 0x00 /* ESP FAS100A */ 199*cd9ad58dSDavid S. Miller #define ESP_UID_F236 0x02 /* ESP FAS236 */ 200*cd9ad58dSDavid S. Miller #define ESP_UID_REV 0x07 /* ESP revision */ 201*cd9ad58dSDavid S. Miller #define ESP_UID_FAM 0xf8 /* ESP family */ 202*cd9ad58dSDavid S. Miller 203*cd9ad58dSDavid S. Miller /* ESP fifo flags register read-only */ 204*cd9ad58dSDavid S. Miller /* Note that the following implies a 16 byte FIFO on the ESP. */ 205*cd9ad58dSDavid S. Miller #define ESP_FF_FBYTES 0x1f /* Num bytes in FIFO */ 206*cd9ad58dSDavid S. Miller #define ESP_FF_ONOTZERO 0x20 /* offset ctr not zero (esp100) */ 207*cd9ad58dSDavid S. Miller #define ESP_FF_SSTEP 0xe0 /* Sequence step */ 208*cd9ad58dSDavid S. Miller 209*cd9ad58dSDavid S. Miller /* ESP clock conversion factor register write-only */ 210*cd9ad58dSDavid S. Miller #define ESP_CCF_F0 0x00 /* 35.01MHz - 40MHz */ 211*cd9ad58dSDavid S. Miller #define ESP_CCF_NEVER 0x01 /* Set it to this and die */ 212*cd9ad58dSDavid S. Miller #define ESP_CCF_F2 0x02 /* 10MHz */ 213*cd9ad58dSDavid S. Miller #define ESP_CCF_F3 0x03 /* 10.01MHz - 15MHz */ 214*cd9ad58dSDavid S. Miller #define ESP_CCF_F4 0x04 /* 15.01MHz - 20MHz */ 215*cd9ad58dSDavid S. Miller #define ESP_CCF_F5 0x05 /* 20.01MHz - 25MHz */ 216*cd9ad58dSDavid S. Miller #define ESP_CCF_F6 0x06 /* 25.01MHz - 30MHz */ 217*cd9ad58dSDavid S. Miller #define ESP_CCF_F7 0x07 /* 30.01MHz - 35MHz */ 218*cd9ad58dSDavid S. Miller 219*cd9ad58dSDavid S. Miller /* HME only... */ 220*cd9ad58dSDavid S. Miller #define ESP_BUSID_RESELID 0x10 221*cd9ad58dSDavid S. Miller #define ESP_BUSID_CTR32BIT 0x40 222*cd9ad58dSDavid S. Miller 223*cd9ad58dSDavid S. Miller #define ESP_BUS_TIMEOUT 250 /* In milli-seconds */ 224*cd9ad58dSDavid S. Miller #define ESP_TIMEO_CONST 8192 225*cd9ad58dSDavid S. Miller #define ESP_NEG_DEFP(mhz, cfact) \ 226*cd9ad58dSDavid S. Miller ((ESP_BUS_TIMEOUT * ((mhz) / 1000)) / (8192 * (cfact))) 227*cd9ad58dSDavid S. Miller #define ESP_MHZ_TO_CYCLE(mhertz) ((1000000000) / ((mhertz) / 1000)) 228*cd9ad58dSDavid S. Miller #define ESP_TICK(ccf, cycle) ((7682 * (ccf) * (cycle) / 1000)) 229*cd9ad58dSDavid S. Miller 230*cd9ad58dSDavid S. Miller /* For slow to medium speed input clock rates we shoot for 5mb/s, but for high 231*cd9ad58dSDavid S. Miller * input clock rates we try to do 10mb/s although I don't think a transfer can 232*cd9ad58dSDavid S. Miller * even run that fast with an ESP even with DMA2 scatter gather pipelining. 233*cd9ad58dSDavid S. Miller */ 234*cd9ad58dSDavid S. Miller #define SYNC_DEFP_SLOW 0x32 /* 5mb/s */ 235*cd9ad58dSDavid S. Miller #define SYNC_DEFP_FAST 0x19 /* 10mb/s */ 236*cd9ad58dSDavid S. Miller 237*cd9ad58dSDavid S. Miller struct esp_cmd_priv { 238*cd9ad58dSDavid S. Miller union { 239*cd9ad58dSDavid S. Miller dma_addr_t dma_addr; 240*cd9ad58dSDavid S. Miller int num_sg; 241*cd9ad58dSDavid S. Miller } u; 242*cd9ad58dSDavid S. Miller 243*cd9ad58dSDavid S. Miller unsigned int cur_residue; 244*cd9ad58dSDavid S. Miller struct scatterlist *cur_sg; 245*cd9ad58dSDavid S. Miller unsigned int tot_residue; 246*cd9ad58dSDavid S. Miller }; 247*cd9ad58dSDavid S. Miller #define ESP_CMD_PRIV(CMD) ((struct esp_cmd_priv *)(&(CMD)->SCp)) 248*cd9ad58dSDavid S. Miller 249*cd9ad58dSDavid S. Miller enum esp_rev { 250*cd9ad58dSDavid S. Miller ESP100 = 0x00, /* NCR53C90 - very broken */ 251*cd9ad58dSDavid S. Miller ESP100A = 0x01, /* NCR53C90A */ 252*cd9ad58dSDavid S. Miller ESP236 = 0x02, 253*cd9ad58dSDavid S. Miller FAS236 = 0x03, 254*cd9ad58dSDavid S. Miller FAS100A = 0x04, 255*cd9ad58dSDavid S. Miller FAST = 0x05, 256*cd9ad58dSDavid S. Miller FASHME = 0x06, 257*cd9ad58dSDavid S. Miller }; 258*cd9ad58dSDavid S. Miller 259*cd9ad58dSDavid S. Miller struct esp_cmd_entry { 260*cd9ad58dSDavid S. Miller struct list_head list; 261*cd9ad58dSDavid S. Miller 262*cd9ad58dSDavid S. Miller struct scsi_cmnd *cmd; 263*cd9ad58dSDavid S. Miller 264*cd9ad58dSDavid S. Miller unsigned int saved_cur_residue; 265*cd9ad58dSDavid S. Miller struct scatterlist *saved_cur_sg; 266*cd9ad58dSDavid S. Miller unsigned int saved_tot_residue; 267*cd9ad58dSDavid S. Miller 268*cd9ad58dSDavid S. Miller u8 flags; 269*cd9ad58dSDavid S. Miller #define ESP_CMD_FLAG_WRITE 0x01 /* DMA is a write */ 270*cd9ad58dSDavid S. Miller #define ESP_CMD_FLAG_ABORT 0x02 /* being aborted */ 271*cd9ad58dSDavid S. Miller #define ESP_CMD_FLAG_AUTOSENSE 0x04 /* Doing automatic REQUEST_SENSE */ 272*cd9ad58dSDavid S. Miller 273*cd9ad58dSDavid S. Miller u8 tag[2]; 274*cd9ad58dSDavid S. Miller 275*cd9ad58dSDavid S. Miller u8 status; 276*cd9ad58dSDavid S. Miller u8 message; 277*cd9ad58dSDavid S. Miller 278*cd9ad58dSDavid S. Miller unsigned char *sense_ptr; 279*cd9ad58dSDavid S. Miller unsigned char *saved_sense_ptr; 280*cd9ad58dSDavid S. Miller dma_addr_t sense_dma; 281*cd9ad58dSDavid S. Miller 282*cd9ad58dSDavid S. Miller struct completion *eh_done; 283*cd9ad58dSDavid S. Miller }; 284*cd9ad58dSDavid S. Miller 285*cd9ad58dSDavid S. Miller /* XXX make this configurable somehow XXX */ 286*cd9ad58dSDavid S. Miller #define ESP_DEFAULT_TAGS 16 287*cd9ad58dSDavid S. Miller 288*cd9ad58dSDavid S. Miller #define ESP_MAX_TARGET 16 289*cd9ad58dSDavid S. Miller #define ESP_MAX_LUN 8 290*cd9ad58dSDavid S. Miller #define ESP_MAX_TAG 256 291*cd9ad58dSDavid S. Miller 292*cd9ad58dSDavid S. Miller struct esp_lun_data { 293*cd9ad58dSDavid S. Miller struct esp_cmd_entry *non_tagged_cmd; 294*cd9ad58dSDavid S. Miller int num_tagged; 295*cd9ad58dSDavid S. Miller int hold; 296*cd9ad58dSDavid S. Miller struct esp_cmd_entry *tagged_cmds[ESP_MAX_TAG]; 297*cd9ad58dSDavid S. Miller }; 298*cd9ad58dSDavid S. Miller 299*cd9ad58dSDavid S. Miller struct esp_target_data { 300*cd9ad58dSDavid S. Miller /* These are the ESP_STP, ESP_SOFF, and ESP_CFG3 register values which 301*cd9ad58dSDavid S. Miller * match the currently negotiated settings for this target. The SCSI 302*cd9ad58dSDavid S. Miller * protocol values are maintained in spi_{offset,period,wide}(starget). 303*cd9ad58dSDavid S. Miller */ 304*cd9ad58dSDavid S. Miller u8 esp_period; 305*cd9ad58dSDavid S. Miller u8 esp_offset; 306*cd9ad58dSDavid S. Miller u8 esp_config3; 307*cd9ad58dSDavid S. Miller 308*cd9ad58dSDavid S. Miller u8 flags; 309*cd9ad58dSDavid S. Miller #define ESP_TGT_WIDE 0x01 310*cd9ad58dSDavid S. Miller #define ESP_TGT_DISCONNECT 0x02 311*cd9ad58dSDavid S. Miller #define ESP_TGT_NEGO_WIDE 0x04 312*cd9ad58dSDavid S. Miller #define ESP_TGT_NEGO_SYNC 0x08 313*cd9ad58dSDavid S. Miller #define ESP_TGT_CHECK_NEGO 0x40 314*cd9ad58dSDavid S. Miller #define ESP_TGT_BROKEN 0x80 315*cd9ad58dSDavid S. Miller 316*cd9ad58dSDavid S. Miller /* When ESP_TGT_CHECK_NEGO is set, on the next scsi command to this 317*cd9ad58dSDavid S. Miller * device we will try to negotiate the following parameters. 318*cd9ad58dSDavid S. Miller */ 319*cd9ad58dSDavid S. Miller u8 nego_goal_period; 320*cd9ad58dSDavid S. Miller u8 nego_goal_offset; 321*cd9ad58dSDavid S. Miller u8 nego_goal_width; 322*cd9ad58dSDavid S. Miller u8 nego_goal_tags; 323*cd9ad58dSDavid S. Miller 324*cd9ad58dSDavid S. Miller struct scsi_target *starget; 325*cd9ad58dSDavid S. Miller }; 326*cd9ad58dSDavid S. Miller 327*cd9ad58dSDavid S. Miller struct esp_event_ent { 328*cd9ad58dSDavid S. Miller u8 type; 329*cd9ad58dSDavid S. Miller #define ESP_EVENT_TYPE_EVENT 0x01 330*cd9ad58dSDavid S. Miller #define ESP_EVENT_TYPE_CMD 0x02 331*cd9ad58dSDavid S. Miller u8 val; 332*cd9ad58dSDavid S. Miller 333*cd9ad58dSDavid S. Miller u8 sreg; 334*cd9ad58dSDavid S. Miller u8 seqreg; 335*cd9ad58dSDavid S. Miller u8 sreg2; 336*cd9ad58dSDavid S. Miller u8 ireg; 337*cd9ad58dSDavid S. Miller u8 select_state; 338*cd9ad58dSDavid S. Miller u8 event; 339*cd9ad58dSDavid S. Miller u8 __pad; 340*cd9ad58dSDavid S. Miller }; 341*cd9ad58dSDavid S. Miller 342*cd9ad58dSDavid S. Miller struct esp; 343*cd9ad58dSDavid S. Miller struct esp_driver_ops { 344*cd9ad58dSDavid S. Miller /* Read and write the ESP 8-bit registers. On some 345*cd9ad58dSDavid S. Miller * applications of the ESP chip the registers are at 4-byte 346*cd9ad58dSDavid S. Miller * instead of 1-byte intervals. 347*cd9ad58dSDavid S. Miller */ 348*cd9ad58dSDavid S. Miller void (*esp_write8)(struct esp *esp, u8 val, unsigned long reg); 349*cd9ad58dSDavid S. Miller u8 (*esp_read8)(struct esp *esp, unsigned long reg); 350*cd9ad58dSDavid S. Miller 351*cd9ad58dSDavid S. Miller /* Map and unmap DMA memory. Eventually the driver will be 352*cd9ad58dSDavid S. Miller * converted to the generic DMA API as soon as SBUS is able to 353*cd9ad58dSDavid S. Miller * cope with that. At such time we can remove this. 354*cd9ad58dSDavid S. Miller */ 355*cd9ad58dSDavid S. Miller dma_addr_t (*map_single)(struct esp *esp, void *buf, 356*cd9ad58dSDavid S. Miller size_t sz, int dir); 357*cd9ad58dSDavid S. Miller int (*map_sg)(struct esp *esp, struct scatterlist *sg, 358*cd9ad58dSDavid S. Miller int num_sg, int dir); 359*cd9ad58dSDavid S. Miller void (*unmap_single)(struct esp *esp, dma_addr_t addr, 360*cd9ad58dSDavid S. Miller size_t sz, int dir); 361*cd9ad58dSDavid S. Miller void (*unmap_sg)(struct esp *esp, struct scatterlist *sg, 362*cd9ad58dSDavid S. Miller int num_sg, int dir); 363*cd9ad58dSDavid S. Miller 364*cd9ad58dSDavid S. Miller /* Return non-zero if there is an IRQ pending. Usually this 365*cd9ad58dSDavid S. Miller * status bit lives in the DMA controller sitting in front of 366*cd9ad58dSDavid S. Miller * the ESP. This has to be accurate or else the ESP interrupt 367*cd9ad58dSDavid S. Miller * handler will not run. 368*cd9ad58dSDavid S. Miller */ 369*cd9ad58dSDavid S. Miller int (*irq_pending)(struct esp *esp); 370*cd9ad58dSDavid S. Miller 371*cd9ad58dSDavid S. Miller /* Reset the DMA engine entirely. On return, ESP interrupts 372*cd9ad58dSDavid S. Miller * should be enabled. Often the interrupt enabling is 373*cd9ad58dSDavid S. Miller * controlled in the DMA engine. 374*cd9ad58dSDavid S. Miller */ 375*cd9ad58dSDavid S. Miller void (*reset_dma)(struct esp *esp); 376*cd9ad58dSDavid S. Miller 377*cd9ad58dSDavid S. Miller /* Drain any pending DMA in the DMA engine after a transfer. 378*cd9ad58dSDavid S. Miller * This is for writes to memory. 379*cd9ad58dSDavid S. Miller */ 380*cd9ad58dSDavid S. Miller void (*dma_drain)(struct esp *esp); 381*cd9ad58dSDavid S. Miller 382*cd9ad58dSDavid S. Miller /* Invalidate the DMA engine after a DMA transfer. */ 383*cd9ad58dSDavid S. Miller void (*dma_invalidate)(struct esp *esp); 384*cd9ad58dSDavid S. Miller 385*cd9ad58dSDavid S. Miller /* Setup an ESP command that will use a DMA transfer. 386*cd9ad58dSDavid S. Miller * The 'esp_count' specifies what transfer length should be 387*cd9ad58dSDavid S. Miller * programmed into the ESP transfer counter registers, whereas 388*cd9ad58dSDavid S. Miller * the 'dma_count' is the length that should be programmed into 389*cd9ad58dSDavid S. Miller * the DMA controller. Usually they are the same. If 'write' 390*cd9ad58dSDavid S. Miller * is non-zero, this transfer is a write into memory. 'cmd' 391*cd9ad58dSDavid S. Miller * holds the ESP command that should be issued by calling 392*cd9ad58dSDavid S. Miller * scsi_esp_cmd() at the appropriate time while programming 393*cd9ad58dSDavid S. Miller * the DMA hardware. 394*cd9ad58dSDavid S. Miller */ 395*cd9ad58dSDavid S. Miller void (*send_dma_cmd)(struct esp *esp, u32 dma_addr, u32 esp_count, 396*cd9ad58dSDavid S. Miller u32 dma_count, int write, u8 cmd); 397*cd9ad58dSDavid S. Miller 398*cd9ad58dSDavid S. Miller /* Return non-zero if the DMA engine is reporting an error 399*cd9ad58dSDavid S. Miller * currently. 400*cd9ad58dSDavid S. Miller */ 401*cd9ad58dSDavid S. Miller int (*dma_error)(struct esp *esp); 402*cd9ad58dSDavid S. Miller }; 403*cd9ad58dSDavid S. Miller 404*cd9ad58dSDavid S. Miller #define ESP_MAX_MSG_SZ 8 405*cd9ad58dSDavid S. Miller #define ESP_EVENT_LOG_SZ 32 406*cd9ad58dSDavid S. Miller 407*cd9ad58dSDavid S. Miller #define ESP_QUICKIRQ_LIMIT 100 408*cd9ad58dSDavid S. Miller #define ESP_RESELECT_TAG_LIMIT 2500 409*cd9ad58dSDavid S. Miller 410*cd9ad58dSDavid S. Miller struct esp { 411*cd9ad58dSDavid S. Miller void __iomem *regs; 412*cd9ad58dSDavid S. Miller void __iomem *dma_regs; 413*cd9ad58dSDavid S. Miller 414*cd9ad58dSDavid S. Miller const struct esp_driver_ops *ops; 415*cd9ad58dSDavid S. Miller 416*cd9ad58dSDavid S. Miller struct Scsi_Host *host; 417*cd9ad58dSDavid S. Miller void *dev; 418*cd9ad58dSDavid S. Miller 419*cd9ad58dSDavid S. Miller struct esp_cmd_entry *active_cmd; 420*cd9ad58dSDavid S. Miller 421*cd9ad58dSDavid S. Miller struct list_head queued_cmds; 422*cd9ad58dSDavid S. Miller struct list_head active_cmds; 423*cd9ad58dSDavid S. Miller 424*cd9ad58dSDavid S. Miller u8 *command_block; 425*cd9ad58dSDavid S. Miller dma_addr_t command_block_dma; 426*cd9ad58dSDavid S. Miller 427*cd9ad58dSDavid S. Miller unsigned int data_dma_len; 428*cd9ad58dSDavid S. Miller 429*cd9ad58dSDavid S. Miller /* The following are used to determine the cause of an IRQ. Upon every 430*cd9ad58dSDavid S. Miller * IRQ entry we synchronize these with the hardware registers. 431*cd9ad58dSDavid S. Miller */ 432*cd9ad58dSDavid S. Miller u8 sreg; 433*cd9ad58dSDavid S. Miller u8 seqreg; 434*cd9ad58dSDavid S. Miller u8 sreg2; 435*cd9ad58dSDavid S. Miller u8 ireg; 436*cd9ad58dSDavid S. Miller 437*cd9ad58dSDavid S. Miller u32 prev_hme_dmacsr; 438*cd9ad58dSDavid S. Miller u8 prev_soff; 439*cd9ad58dSDavid S. Miller u8 prev_stp; 440*cd9ad58dSDavid S. Miller u8 prev_cfg3; 441*cd9ad58dSDavid S. Miller u8 __pad; 442*cd9ad58dSDavid S. Miller 443*cd9ad58dSDavid S. Miller struct list_head esp_cmd_pool; 444*cd9ad58dSDavid S. Miller 445*cd9ad58dSDavid S. Miller struct esp_target_data target[ESP_MAX_TARGET]; 446*cd9ad58dSDavid S. Miller 447*cd9ad58dSDavid S. Miller int fifo_cnt; 448*cd9ad58dSDavid S. Miller u8 fifo[16]; 449*cd9ad58dSDavid S. Miller 450*cd9ad58dSDavid S. Miller struct esp_event_ent esp_event_log[ESP_EVENT_LOG_SZ]; 451*cd9ad58dSDavid S. Miller int esp_event_cur; 452*cd9ad58dSDavid S. Miller 453*cd9ad58dSDavid S. Miller u8 msg_out[ESP_MAX_MSG_SZ]; 454*cd9ad58dSDavid S. Miller int msg_out_len; 455*cd9ad58dSDavid S. Miller 456*cd9ad58dSDavid S. Miller u8 msg_in[ESP_MAX_MSG_SZ]; 457*cd9ad58dSDavid S. Miller int msg_in_len; 458*cd9ad58dSDavid S. Miller 459*cd9ad58dSDavid S. Miller u8 bursts; 460*cd9ad58dSDavid S. Miller u8 config1; 461*cd9ad58dSDavid S. Miller u8 config2; 462*cd9ad58dSDavid S. Miller 463*cd9ad58dSDavid S. Miller u8 scsi_id; 464*cd9ad58dSDavid S. Miller u32 scsi_id_mask; 465*cd9ad58dSDavid S. Miller 466*cd9ad58dSDavid S. Miller enum esp_rev rev; 467*cd9ad58dSDavid S. Miller 468*cd9ad58dSDavid S. Miller u32 flags; 469*cd9ad58dSDavid S. Miller #define ESP_FLAG_DIFFERENTIAL 0x00000001 470*cd9ad58dSDavid S. Miller #define ESP_FLAG_RESETTING 0x00000002 471*cd9ad58dSDavid S. Miller #define ESP_FLAG_DOING_SLOWCMD 0x00000004 472*cd9ad58dSDavid S. Miller #define ESP_FLAG_WIDE_CAPABLE 0x00000008 473*cd9ad58dSDavid S. Miller #define ESP_FLAG_QUICKIRQ_CHECK 0x00000010 474*cd9ad58dSDavid S. Miller 475*cd9ad58dSDavid S. Miller u8 select_state; 476*cd9ad58dSDavid S. Miller #define ESP_SELECT_NONE 0x00 /* Not selecting */ 477*cd9ad58dSDavid S. Miller #define ESP_SELECT_BASIC 0x01 /* Select w/o MSGOUT phase */ 478*cd9ad58dSDavid S. Miller #define ESP_SELECT_MSGOUT 0x02 /* Select with MSGOUT */ 479*cd9ad58dSDavid S. Miller 480*cd9ad58dSDavid S. Miller /* When we are not selecting, we are expecting an event. */ 481*cd9ad58dSDavid S. Miller u8 event; 482*cd9ad58dSDavid S. Miller #define ESP_EVENT_NONE 0x00 483*cd9ad58dSDavid S. Miller #define ESP_EVENT_CMD_START 0x01 484*cd9ad58dSDavid S. Miller #define ESP_EVENT_CMD_DONE 0x02 485*cd9ad58dSDavid S. Miller #define ESP_EVENT_DATA_IN 0x03 486*cd9ad58dSDavid S. Miller #define ESP_EVENT_DATA_OUT 0x04 487*cd9ad58dSDavid S. Miller #define ESP_EVENT_DATA_DONE 0x05 488*cd9ad58dSDavid S. Miller #define ESP_EVENT_MSGIN 0x06 489*cd9ad58dSDavid S. Miller #define ESP_EVENT_MSGIN_MORE 0x07 490*cd9ad58dSDavid S. Miller #define ESP_EVENT_MSGIN_DONE 0x08 491*cd9ad58dSDavid S. Miller #define ESP_EVENT_MSGOUT 0x09 492*cd9ad58dSDavid S. Miller #define ESP_EVENT_MSGOUT_DONE 0x0a 493*cd9ad58dSDavid S. Miller #define ESP_EVENT_STATUS 0x0b 494*cd9ad58dSDavid S. Miller #define ESP_EVENT_FREE_BUS 0x0c 495*cd9ad58dSDavid S. Miller #define ESP_EVENT_CHECK_PHASE 0x0d 496*cd9ad58dSDavid S. Miller #define ESP_EVENT_RESET 0x10 497*cd9ad58dSDavid S. Miller 498*cd9ad58dSDavid S. Miller /* Probed in esp_get_clock_params() */ 499*cd9ad58dSDavid S. Miller u32 cfact; 500*cd9ad58dSDavid S. Miller u32 cfreq; 501*cd9ad58dSDavid S. Miller u32 ccycle; 502*cd9ad58dSDavid S. Miller u32 ctick; 503*cd9ad58dSDavid S. Miller u32 neg_defp; 504*cd9ad58dSDavid S. Miller u32 sync_defp; 505*cd9ad58dSDavid S. Miller 506*cd9ad58dSDavid S. Miller /* Computed in esp_reset_esp() */ 507*cd9ad58dSDavid S. Miller u32 max_period; 508*cd9ad58dSDavid S. Miller u32 min_period; 509*cd9ad58dSDavid S. Miller u32 radelay; 510*cd9ad58dSDavid S. Miller 511*cd9ad58dSDavid S. Miller /* Slow command state. */ 512*cd9ad58dSDavid S. Miller u8 *cmd_bytes_ptr; 513*cd9ad58dSDavid S. Miller int cmd_bytes_left; 514*cd9ad58dSDavid S. Miller 515*cd9ad58dSDavid S. Miller struct completion *eh_reset; 516*cd9ad58dSDavid S. Miller 517*cd9ad58dSDavid S. Miller struct sbus_dma *dma; 518*cd9ad58dSDavid S. Miller }; 519*cd9ad58dSDavid S. Miller 520*cd9ad58dSDavid S. Miller #define host_to_esp(host) ((struct esp *)(host)->hostdata) 521*cd9ad58dSDavid S. Miller 522*cd9ad58dSDavid S. Miller /* A front-end driver for the ESP chip should do the following in 523*cd9ad58dSDavid S. Miller * it's device probe routine: 524*cd9ad58dSDavid S. Miller * 1) Allocate the host and private area using scsi_host_alloc() 525*cd9ad58dSDavid S. Miller * with size 'sizeof(struct esp)'. The first argument to 526*cd9ad58dSDavid S. Miller * scsi_host_alloc() should be &scsi_esp_template. 527*cd9ad58dSDavid S. Miller * 2) Set host->max_id as appropriate. 528*cd9ad58dSDavid S. Miller * 3) Set esp->host to the scsi_host itself, and esp->dev 529*cd9ad58dSDavid S. Miller * to the device object pointer. 530*cd9ad58dSDavid S. Miller * 4) Hook up esp->ops to the front-end implementation. 531*cd9ad58dSDavid S. Miller * 5) If the ESP chip supports wide transfers, set ESP_FLAG_WIDE_CAPABLE 532*cd9ad58dSDavid S. Miller * in esp->flags. 533*cd9ad58dSDavid S. Miller * 6) Map the DMA and ESP chip registers. 534*cd9ad58dSDavid S. Miller * 7) DMA map the ESP command block, store the DMA address 535*cd9ad58dSDavid S. Miller * in esp->command_block_dma. 536*cd9ad58dSDavid S. Miller * 8) Register the scsi_esp_intr() interrupt handler. 537*cd9ad58dSDavid S. Miller * 9) Probe for and provide the following chip properties: 538*cd9ad58dSDavid S. Miller * esp->scsi_id (assign to esp->host->this_id too) 539*cd9ad58dSDavid S. Miller * esp->scsi_id_mask 540*cd9ad58dSDavid S. Miller * If ESP bus is differential, set ESP_FLAG_DIFFERENTIAL 541*cd9ad58dSDavid S. Miller * esp->cfreq 542*cd9ad58dSDavid S. Miller * DMA burst bit mask in esp->bursts, if necessary 543*cd9ad58dSDavid S. Miller * 10) Perform any actions necessary before the ESP device can 544*cd9ad58dSDavid S. Miller * be programmed for the first time. On some configs, for 545*cd9ad58dSDavid S. Miller * example, the DMA engine has to be reset before ESP can 546*cd9ad58dSDavid S. Miller * be programmed. 547*cd9ad58dSDavid S. Miller * 11) If necessary, call dev_set_drvdata() as needed. 548*cd9ad58dSDavid S. Miller * 12) Call scsi_esp_register() with prepared 'esp' structure 549*cd9ad58dSDavid S. Miller * and a device pointer if possible. 550*cd9ad58dSDavid S. Miller * 13) Check scsi_esp_register() return value, release all resources 551*cd9ad58dSDavid S. Miller * if an error was returned. 552*cd9ad58dSDavid S. Miller */ 553*cd9ad58dSDavid S. Miller extern struct scsi_host_template scsi_esp_template; 554*cd9ad58dSDavid S. Miller extern int scsi_esp_register(struct esp *, struct device *); 555*cd9ad58dSDavid S. Miller 556*cd9ad58dSDavid S. Miller extern void scsi_esp_unregister(struct esp *); 557*cd9ad58dSDavid S. Miller extern irqreturn_t scsi_esp_intr(int, void *); 558*cd9ad58dSDavid S. Miller extern void scsi_esp_cmd(struct esp *, u8); 559*cd9ad58dSDavid S. Miller 560*cd9ad58dSDavid S. Miller #endif /* !(_ESP_SCSI_H) */ 561