xref: /openbmc/linux/drivers/scsi/csiostor/csio_hw_chip.h (revision c25141062a82ae8bddced1b3ce2b57a1c0efabe0)
1d69630e8SArvind Bhushan /*
2d69630e8SArvind Bhushan  * This file is part of the Chelsio FCoE driver for Linux.
3d69630e8SArvind Bhushan  *
4d69630e8SArvind Bhushan  * Copyright (c) 2008-2013 Chelsio Communications, Inc. All rights reserved.
5d69630e8SArvind Bhushan  *
6d69630e8SArvind Bhushan  * This software is available to you under a choice of one of two
7d69630e8SArvind Bhushan  * licenses.  You may choose to be licensed under the terms of the GNU
8d69630e8SArvind Bhushan  * General Public License (GPL) Version 2, available from the file
9d69630e8SArvind Bhushan  * OpenIB.org BSD license below:
10d69630e8SArvind Bhushan  *
11d69630e8SArvind Bhushan  *     Redistribution and use in source and binary forms, with or
12d69630e8SArvind Bhushan  *     without modification, are permitted provided that the following
13d69630e8SArvind Bhushan  *     conditions are met:
14d69630e8SArvind Bhushan  *
15d69630e8SArvind Bhushan  *      - Redistributions of source code must retain the above
16d69630e8SArvind Bhushan  *        copyright notice, this list of conditions and the following
17d69630e8SArvind Bhushan  *        disclaimer.
18d69630e8SArvind Bhushan  *
19d69630e8SArvind Bhushan  *      - Redistributions in binary form must reproduce the above
20d69630e8SArvind Bhushan  *        copyright notice, this list of conditions and the following
21d69630e8SArvind Bhushan  *        disclaimer in the documentation and/or other materials
22d69630e8SArvind Bhushan  *        provided with the distribution.
23d69630e8SArvind Bhushan  *
24d69630e8SArvind Bhushan  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25d69630e8SArvind Bhushan  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26d69630e8SArvind Bhushan  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27d69630e8SArvind Bhushan  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28d69630e8SArvind Bhushan  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29d69630e8SArvind Bhushan  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30d69630e8SArvind Bhushan  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31d69630e8SArvind Bhushan  * SOFTWARE.
32d69630e8SArvind Bhushan  */
33d69630e8SArvind Bhushan 
34d69630e8SArvind Bhushan #ifndef __CSIO_HW_CHIP_H__
35d69630e8SArvind Bhushan #define __CSIO_HW_CHIP_H__
36d69630e8SArvind Bhushan 
37d69630e8SArvind Bhushan #include "csio_defs.h"
38d69630e8SArvind Bhushan 
39d69630e8SArvind Bhushan /* Define MACRO values */
40d69630e8SArvind Bhushan #define CSIO_HW_T5				0x5000
41d69630e8SArvind Bhushan #define CSIO_T5_FCOE_ASIC			0x5600
42*4bbd458eSVarun Prakash #define CSIO_HW_T6				0x6000
43*4bbd458eSVarun Prakash #define CSIO_T6_FCOE_ASIC			0x6600
44d69630e8SArvind Bhushan #define CSIO_HW_CHIP_MASK			0xF000
453fedeab1SHariprasad Shenai 
46d69630e8SArvind Bhushan #define T5_REGMAP_SIZE				(332 * 1024)
47d69630e8SArvind Bhushan #define FW_FNAME_T5				"cxgb4/t5fw.bin"
48d69630e8SArvind Bhushan #define FW_CFG_NAME_T5				"cxgb4/t5-config.txt"
49*4bbd458eSVarun Prakash #define FW_FNAME_T6				"cxgb4/t6fw.bin"
50*4bbd458eSVarun Prakash #define FW_CFG_NAME_T6				"cxgb4/t6-config.txt"
51d69630e8SArvind Bhushan 
52f40e74ffSPraveen Madhavan #define CHELSIO_CHIP_CODE(version, revision) (((version) << 4) | (revision))
53f40e74ffSPraveen Madhavan #define CHELSIO_CHIP_FPGA          0x100
54f40e74ffSPraveen Madhavan #define CHELSIO_CHIP_VERSION(code) (((code) >> 12) & 0xf)
55f40e74ffSPraveen Madhavan #define CHELSIO_CHIP_RELEASE(code) ((code) & 0xf)
56f40e74ffSPraveen Madhavan 
57f40e74ffSPraveen Madhavan #define CHELSIO_T5		0x5
58*4bbd458eSVarun Prakash #define CHELSIO_T6		0x6
59f40e74ffSPraveen Madhavan 
60f40e74ffSPraveen Madhavan enum chip_type {
61f40e74ffSPraveen Madhavan 	T5_A0 = CHELSIO_CHIP_CODE(CHELSIO_T5, 0),
62f40e74ffSPraveen Madhavan 	T5_A1 = CHELSIO_CHIP_CODE(CHELSIO_T5, 1),
63f40e74ffSPraveen Madhavan 	T5_FIRST_REV	= T5_A0,
64f40e74ffSPraveen Madhavan 	T5_LAST_REV	= T5_A1,
65*4bbd458eSVarun Prakash 
66*4bbd458eSVarun Prakash 	T6_A0 = CHELSIO_CHIP_CODE(CHELSIO_T6, 0),
67*4bbd458eSVarun Prakash 	T6_FIRST_REV    = T6_A0,
68*4bbd458eSVarun Prakash 	T6_LAST_REV     = T6_A0,
69f40e74ffSPraveen Madhavan };
70f40e74ffSPraveen Madhavan 
csio_is_t5(uint16_t chip)71d69630e8SArvind Bhushan static inline int csio_is_t5(uint16_t chip)
72d69630e8SArvind Bhushan {
73d69630e8SArvind Bhushan 	return (chip == CSIO_HW_T5);
74d69630e8SArvind Bhushan }
75d69630e8SArvind Bhushan 
csio_is_t6(uint16_t chip)76*4bbd458eSVarun Prakash static inline int csio_is_t6(uint16_t chip)
77*4bbd458eSVarun Prakash {
78*4bbd458eSVarun Prakash 	return (chip == CSIO_HW_T6);
79*4bbd458eSVarun Prakash }
80*4bbd458eSVarun Prakash 
81d69630e8SArvind Bhushan /* Define MACRO DEFINITIONS */
82d69630e8SArvind Bhushan #define CSIO_DEVICE(devid, idx)						\
83d69630e8SArvind Bhushan 	{ PCI_VENDOR_ID_CHELSIO, (devid), PCI_ANY_ID, PCI_ANY_ID, 0, 0, (idx) }
84d69630e8SArvind Bhushan 
85f40e74ffSPraveen Madhavan #include "t4fw_api.h"
86541c571fSPraveen Madhavan #include "t4fw_version.h"
87d69630e8SArvind Bhushan 
88f40e74ffSPraveen Madhavan #define FW_VERSION(chip) ( \
89f40e74ffSPraveen Madhavan 		FW_HDR_FW_VER_MAJOR_G(chip##FW_VERSION_MAJOR) | \
90f40e74ffSPraveen Madhavan 		FW_HDR_FW_VER_MINOR_G(chip##FW_VERSION_MINOR) | \
91f40e74ffSPraveen Madhavan 		FW_HDR_FW_VER_MICRO_G(chip##FW_VERSION_MICRO) | \
92f40e74ffSPraveen Madhavan 		FW_HDR_FW_VER_BUILD_G(chip##FW_VERSION_BUILD))
93f40e74ffSPraveen Madhavan #define FW_INTFVER(chip, intf) (FW_HDR_INTFVER_##intf)
94f40e74ffSPraveen Madhavan 
95f40e74ffSPraveen Madhavan struct fw_info {
96f40e74ffSPraveen Madhavan 	u8 chip;
97f40e74ffSPraveen Madhavan 	char *fs_name;
98f40e74ffSPraveen Madhavan 	char *fw_mod_name;
99f40e74ffSPraveen Madhavan 	struct fw_hdr fw_hdr;
100f40e74ffSPraveen Madhavan };
101d69630e8SArvind Bhushan 
102d69630e8SArvind Bhushan /* Declare ENUMS */
103d69630e8SArvind Bhushan enum { MEM_EDC0, MEM_EDC1, MEM_MC, MEM_MC0 = MEM_MC, MEM_MC1 };
104d69630e8SArvind Bhushan 
105d69630e8SArvind Bhushan enum {
106d69630e8SArvind Bhushan 	MEMWIN_APERTURE = 2048,
107d69630e8SArvind Bhushan 	MEMWIN_BASE     = 0x1b800,
108d69630e8SArvind Bhushan };
109d69630e8SArvind Bhushan 
110d69630e8SArvind Bhushan /* Slow path handlers */
111d69630e8SArvind Bhushan struct intr_info {
112d69630e8SArvind Bhushan 	unsigned int mask;       /* bits to check in interrupt status */
113d69630e8SArvind Bhushan 	const char *msg;         /* message to print or NULL */
114d69630e8SArvind Bhushan 	short stat_idx;          /* stat counter to increment or -1 */
115d69630e8SArvind Bhushan 	unsigned short fatal;    /* whether the condition reported is fatal */
116d69630e8SArvind Bhushan };
117d69630e8SArvind Bhushan 
118d69630e8SArvind Bhushan /* T4/T5 Chip specific ops */
119d69630e8SArvind Bhushan struct csio_hw;
120d69630e8SArvind Bhushan struct csio_hw_chip_ops {
121d69630e8SArvind Bhushan 	int (*chip_set_mem_win)(struct csio_hw *, uint32_t);
122d69630e8SArvind Bhushan 	void (*chip_pcie_intr_handler)(struct csio_hw *);
123d69630e8SArvind Bhushan 	uint32_t (*chip_flash_cfg_addr)(struct csio_hw *);
124d69630e8SArvind Bhushan 	int (*chip_mc_read)(struct csio_hw *, int, uint32_t,
125d69630e8SArvind Bhushan 					__be32 *, uint64_t *);
126d69630e8SArvind Bhushan 	int (*chip_edc_read)(struct csio_hw *, int, uint32_t,
127d69630e8SArvind Bhushan 					__be32 *, uint64_t *);
128d69630e8SArvind Bhushan 	int (*chip_memory_rw)(struct csio_hw *, u32, int, u32,
129d69630e8SArvind Bhushan 					u32, uint32_t *, int);
130d69630e8SArvind Bhushan 	void (*chip_dfs_create_ext_mem)(struct csio_hw *);
131d69630e8SArvind Bhushan };
132d69630e8SArvind Bhushan 
133d69630e8SArvind Bhushan extern struct csio_hw_chip_ops t5_ops;
134d69630e8SArvind Bhushan 
135d69630e8SArvind Bhushan #endif /* #ifndef __CSIO_HW_CHIP_H__ */
136