1*52fa7bf9SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 211189208SKrishna Gudipati /* 3889d0d42SAnil Gurumurthy * Copyright (c) 2005-2014 Brocade Communications Systems, Inc. 4889d0d42SAnil Gurumurthy * Copyright (c) 2014- QLogic Corporation. 511189208SKrishna Gudipati * All rights reserved 6889d0d42SAnil Gurumurthy * www.qlogic.com 711189208SKrishna Gudipati * 831e1d569SAnil Gurumurthy * Linux driver for QLogic BR-series Fibre Channel Host Bus Adapter. 911189208SKrishna Gudipati */ 1011189208SKrishna Gudipati 1111189208SKrishna Gudipati /* 1231e1d569SAnil Gurumurthy * bfi_reg.h ASIC register defines for all QLogic BR-series adapter ASICs 1311189208SKrishna Gudipati */ 1411189208SKrishna Gudipati 1511189208SKrishna Gudipati #ifndef __BFI_REG_H__ 1611189208SKrishna Gudipati #define __BFI_REG_H__ 1711189208SKrishna Gudipati 1811189208SKrishna Gudipati #define HOSTFN0_INT_STATUS 0x00014000 /* cb/ct */ 1911189208SKrishna Gudipati #define HOSTFN1_INT_STATUS 0x00014100 /* cb/ct */ 2011189208SKrishna Gudipati #define HOSTFN2_INT_STATUS 0x00014300 /* ct */ 2111189208SKrishna Gudipati #define HOSTFN3_INT_STATUS 0x00014400 /* ct */ 2211189208SKrishna Gudipati #define HOSTFN0_INT_MSK 0x00014004 /* cb/ct */ 2311189208SKrishna Gudipati #define HOSTFN1_INT_MSK 0x00014104 /* cb/ct */ 2411189208SKrishna Gudipati #define HOSTFN2_INT_MSK 0x00014304 /* ct */ 2511189208SKrishna Gudipati #define HOSTFN3_INT_MSK 0x00014404 /* ct */ 2611189208SKrishna Gudipati 2711189208SKrishna Gudipati #define HOST_PAGE_NUM_FN0 0x00014008 /* cb/ct */ 2811189208SKrishna Gudipati #define HOST_PAGE_NUM_FN1 0x00014108 /* cb/ct */ 2911189208SKrishna Gudipati #define HOST_PAGE_NUM_FN2 0x00014308 /* ct */ 3011189208SKrishna Gudipati #define HOST_PAGE_NUM_FN3 0x00014408 /* ct */ 3111189208SKrishna Gudipati 3211189208SKrishna Gudipati #define APP_PLL_LCLK_CTL_REG 0x00014204 /* cb/ct */ 3311189208SKrishna Gudipati #define __P_LCLK_PLL_LOCK 0x80000000 3411189208SKrishna Gudipati #define __APP_PLL_LCLK_SRAM_USE_100MHZ 0x00100000 3511189208SKrishna Gudipati #define __APP_PLL_LCLK_RESET_TIMER_MK 0x000e0000 3611189208SKrishna Gudipati #define __APP_PLL_LCLK_RESET_TIMER_SH 17 3711189208SKrishna Gudipati #define __APP_PLL_LCLK_RESET_TIMER(_v) ((_v) << __APP_PLL_LCLK_RESET_TIMER_SH) 3811189208SKrishna Gudipati #define __APP_PLL_LCLK_LOGIC_SOFT_RESET 0x00010000 3911189208SKrishna Gudipati #define __APP_PLL_LCLK_CNTLMT0_1_MK 0x0000c000 4011189208SKrishna Gudipati #define __APP_PLL_LCLK_CNTLMT0_1_SH 14 4111189208SKrishna Gudipati #define __APP_PLL_LCLK_CNTLMT0_1(_v) ((_v) << __APP_PLL_LCLK_CNTLMT0_1_SH) 4211189208SKrishna Gudipati #define __APP_PLL_LCLK_JITLMT0_1_MK 0x00003000 4311189208SKrishna Gudipati #define __APP_PLL_LCLK_JITLMT0_1_SH 12 4411189208SKrishna Gudipati #define __APP_PLL_LCLK_JITLMT0_1(_v) ((_v) << __APP_PLL_LCLK_JITLMT0_1_SH) 4511189208SKrishna Gudipati #define __APP_PLL_LCLK_HREF 0x00000800 4611189208SKrishna Gudipati #define __APP_PLL_LCLK_HDIV 0x00000400 4711189208SKrishna Gudipati #define __APP_PLL_LCLK_P0_1_MK 0x00000300 4811189208SKrishna Gudipati #define __APP_PLL_LCLK_P0_1_SH 8 4911189208SKrishna Gudipati #define __APP_PLL_LCLK_P0_1(_v) ((_v) << __APP_PLL_LCLK_P0_1_SH) 5011189208SKrishna Gudipati #define __APP_PLL_LCLK_Z0_2_MK 0x000000e0 5111189208SKrishna Gudipati #define __APP_PLL_LCLK_Z0_2_SH 5 5211189208SKrishna Gudipati #define __APP_PLL_LCLK_Z0_2(_v) ((_v) << __APP_PLL_LCLK_Z0_2_SH) 5311189208SKrishna Gudipati #define __APP_PLL_LCLK_RSEL200500 0x00000010 5411189208SKrishna Gudipati #define __APP_PLL_LCLK_ENARST 0x00000008 5511189208SKrishna Gudipati #define __APP_PLL_LCLK_BYPASS 0x00000004 5611189208SKrishna Gudipati #define __APP_PLL_LCLK_LRESETN 0x00000002 5711189208SKrishna Gudipati #define __APP_PLL_LCLK_ENABLE 0x00000001 5811189208SKrishna Gudipati #define APP_PLL_SCLK_CTL_REG 0x00014208 /* cb/ct */ 5911189208SKrishna Gudipati #define __P_SCLK_PLL_LOCK 0x80000000 6011189208SKrishna Gudipati #define __APP_PLL_SCLK_RESET_TIMER_MK 0x000e0000 6111189208SKrishna Gudipati #define __APP_PLL_SCLK_RESET_TIMER_SH 17 6211189208SKrishna Gudipati #define __APP_PLL_SCLK_RESET_TIMER(_v) ((_v) << __APP_PLL_SCLK_RESET_TIMER_SH) 6311189208SKrishna Gudipati #define __APP_PLL_SCLK_LOGIC_SOFT_RESET 0x00010000 6411189208SKrishna Gudipati #define __APP_PLL_SCLK_CNTLMT0_1_MK 0x0000c000 6511189208SKrishna Gudipati #define __APP_PLL_SCLK_CNTLMT0_1_SH 14 6611189208SKrishna Gudipati #define __APP_PLL_SCLK_CNTLMT0_1(_v) ((_v) << __APP_PLL_SCLK_CNTLMT0_1_SH) 6711189208SKrishna Gudipati #define __APP_PLL_SCLK_JITLMT0_1_MK 0x00003000 6811189208SKrishna Gudipati #define __APP_PLL_SCLK_JITLMT0_1_SH 12 6911189208SKrishna Gudipati #define __APP_PLL_SCLK_JITLMT0_1(_v) ((_v) << __APP_PLL_SCLK_JITLMT0_1_SH) 7011189208SKrishna Gudipati #define __APP_PLL_SCLK_HREF 0x00000800 7111189208SKrishna Gudipati #define __APP_PLL_SCLK_HDIV 0x00000400 7211189208SKrishna Gudipati #define __APP_PLL_SCLK_P0_1_MK 0x00000300 7311189208SKrishna Gudipati #define __APP_PLL_SCLK_P0_1_SH 8 7411189208SKrishna Gudipati #define __APP_PLL_SCLK_P0_1(_v) ((_v) << __APP_PLL_SCLK_P0_1_SH) 7511189208SKrishna Gudipati #define __APP_PLL_SCLK_Z0_2_MK 0x000000e0 7611189208SKrishna Gudipati #define __APP_PLL_SCLK_Z0_2_SH 5 7711189208SKrishna Gudipati #define __APP_PLL_SCLK_Z0_2(_v) ((_v) << __APP_PLL_SCLK_Z0_2_SH) 7811189208SKrishna Gudipati #define __APP_PLL_SCLK_RSEL200500 0x00000010 7911189208SKrishna Gudipati #define __APP_PLL_SCLK_ENARST 0x00000008 8011189208SKrishna Gudipati #define __APP_PLL_SCLK_BYPASS 0x00000004 8111189208SKrishna Gudipati #define __APP_PLL_SCLK_LRESETN 0x00000002 8211189208SKrishna Gudipati #define __APP_PLL_SCLK_ENABLE 0x00000001 8311189208SKrishna Gudipati #define __ENABLE_MAC_AHB_1 0x00800000 /* ct */ 8411189208SKrishna Gudipati #define __ENABLE_MAC_AHB_0 0x00400000 /* ct */ 8511189208SKrishna Gudipati #define __ENABLE_MAC_1 0x00200000 /* ct */ 8611189208SKrishna Gudipati #define __ENABLE_MAC_0 0x00100000 /* ct */ 8711189208SKrishna Gudipati 8811189208SKrishna Gudipati #define HOST_SEM0_REG 0x00014230 /* cb/ct */ 8911189208SKrishna Gudipati #define HOST_SEM1_REG 0x00014234 /* cb/ct */ 9011189208SKrishna Gudipati #define HOST_SEM2_REG 0x00014238 /* cb/ct */ 9111189208SKrishna Gudipati #define HOST_SEM3_REG 0x0001423c /* cb/ct */ 9211189208SKrishna Gudipati #define HOST_SEM4_REG 0x00014610 /* cb/ct */ 9311189208SKrishna Gudipati #define HOST_SEM5_REG 0x00014614 /* cb/ct */ 9411189208SKrishna Gudipati #define HOST_SEM6_REG 0x00014618 /* cb/ct */ 9511189208SKrishna Gudipati #define HOST_SEM7_REG 0x0001461c /* cb/ct */ 9611189208SKrishna Gudipati #define HOST_SEM0_INFO_REG 0x00014240 /* cb/ct */ 9711189208SKrishna Gudipati #define HOST_SEM1_INFO_REG 0x00014244 /* cb/ct */ 9811189208SKrishna Gudipati #define HOST_SEM2_INFO_REG 0x00014248 /* cb/ct */ 9911189208SKrishna Gudipati #define HOST_SEM3_INFO_REG 0x0001424c /* cb/ct */ 10011189208SKrishna Gudipati #define HOST_SEM4_INFO_REG 0x00014620 /* cb/ct */ 10111189208SKrishna Gudipati #define HOST_SEM5_INFO_REG 0x00014624 /* cb/ct */ 10211189208SKrishna Gudipati #define HOST_SEM6_INFO_REG 0x00014628 /* cb/ct */ 10311189208SKrishna Gudipati #define HOST_SEM7_INFO_REG 0x0001462c /* cb/ct */ 10411189208SKrishna Gudipati 10511189208SKrishna Gudipati #define HOSTFN0_LPU0_CMD_STAT 0x00019000 /* cb/ct */ 10611189208SKrishna Gudipati #define HOSTFN0_LPU1_CMD_STAT 0x00019004 /* cb/ct */ 10711189208SKrishna Gudipati #define HOSTFN1_LPU0_CMD_STAT 0x00019010 /* cb/ct */ 10811189208SKrishna Gudipati #define HOSTFN1_LPU1_CMD_STAT 0x00019014 /* cb/ct */ 10911189208SKrishna Gudipati #define HOSTFN2_LPU0_CMD_STAT 0x00019150 /* ct */ 11011189208SKrishna Gudipati #define HOSTFN2_LPU1_CMD_STAT 0x00019154 /* ct */ 11111189208SKrishna Gudipati #define HOSTFN3_LPU0_CMD_STAT 0x00019160 /* ct */ 11211189208SKrishna Gudipati #define HOSTFN3_LPU1_CMD_STAT 0x00019164 /* ct */ 11311189208SKrishna Gudipati #define LPU0_HOSTFN0_CMD_STAT 0x00019008 /* cb/ct */ 11411189208SKrishna Gudipati #define LPU1_HOSTFN0_CMD_STAT 0x0001900c /* cb/ct */ 11511189208SKrishna Gudipati #define LPU0_HOSTFN1_CMD_STAT 0x00019018 /* cb/ct */ 11611189208SKrishna Gudipati #define LPU1_HOSTFN1_CMD_STAT 0x0001901c /* cb/ct */ 11711189208SKrishna Gudipati #define LPU0_HOSTFN2_CMD_STAT 0x00019158 /* ct */ 11811189208SKrishna Gudipati #define LPU1_HOSTFN2_CMD_STAT 0x0001915c /* ct */ 11911189208SKrishna Gudipati #define LPU0_HOSTFN3_CMD_STAT 0x00019168 /* ct */ 12011189208SKrishna Gudipati #define LPU1_HOSTFN3_CMD_STAT 0x0001916c /* ct */ 12111189208SKrishna Gudipati 12211189208SKrishna Gudipati #define PSS_CTL_REG 0x00018800 /* cb/ct */ 12311189208SKrishna Gudipati #define __PSS_I2C_CLK_DIV_MK 0x007f0000 12411189208SKrishna Gudipati #define __PSS_I2C_CLK_DIV_SH 16 12511189208SKrishna Gudipati #define __PSS_I2C_CLK_DIV(_v) ((_v) << __PSS_I2C_CLK_DIV_SH) 12611189208SKrishna Gudipati #define __PSS_LMEM_INIT_DONE 0x00001000 12711189208SKrishna Gudipati #define __PSS_LMEM_RESET 0x00000200 12811189208SKrishna Gudipati #define __PSS_LMEM_INIT_EN 0x00000100 12911189208SKrishna Gudipati #define __PSS_LPU1_RESET 0x00000002 13011189208SKrishna Gudipati #define __PSS_LPU0_RESET 0x00000001 13111189208SKrishna Gudipati #define PSS_ERR_STATUS_REG 0x00018810 /* cb/ct */ 13211189208SKrishna Gudipati #define ERR_SET_REG 0x00018818 /* cb/ct */ 133775c7742SKrishna Gudipati #define PSS_GPIO_OUT_REG 0x000188c0 /* cb/ct */ 134775c7742SKrishna Gudipati #define __PSS_GPIO_OUT_REG 0x00000fff 135775c7742SKrishna Gudipati #define PSS_GPIO_OE_REG 0x000188c8 /* cb/ct */ 136775c7742SKrishna Gudipati #define __PSS_GPIO_OE_REG 0x000000ff 13711189208SKrishna Gudipati 13811189208SKrishna Gudipati #define HOSTFN0_LPU_MBOX0_0 0x00019200 /* cb/ct */ 13911189208SKrishna Gudipati #define HOSTFN1_LPU_MBOX0_8 0x00019260 /* cb/ct */ 14011189208SKrishna Gudipati #define LPU_HOSTFN0_MBOX0_0 0x00019280 /* cb/ct */ 14111189208SKrishna Gudipati #define LPU_HOSTFN1_MBOX0_8 0x000192e0 /* cb/ct */ 14211189208SKrishna Gudipati #define HOSTFN2_LPU_MBOX0_0 0x00019400 /* ct */ 14311189208SKrishna Gudipati #define HOSTFN3_LPU_MBOX0_8 0x00019460 /* ct */ 14411189208SKrishna Gudipati #define LPU_HOSTFN2_MBOX0_0 0x00019480 /* ct */ 14511189208SKrishna Gudipati #define LPU_HOSTFN3_MBOX0_8 0x000194e0 /* ct */ 14611189208SKrishna Gudipati 14711189208SKrishna Gudipati #define HOST_MSIX_ERR_INDEX_FN0 0x0001400c /* ct */ 14811189208SKrishna Gudipati #define HOST_MSIX_ERR_INDEX_FN1 0x0001410c /* ct */ 14911189208SKrishna Gudipati #define HOST_MSIX_ERR_INDEX_FN2 0x0001430c /* ct */ 15011189208SKrishna Gudipati #define HOST_MSIX_ERR_INDEX_FN3 0x0001440c /* ct */ 15111189208SKrishna Gudipati 15211189208SKrishna Gudipati #define MBIST_CTL_REG 0x00014220 /* ct */ 15311189208SKrishna Gudipati #define __EDRAM_BISTR_START 0x00000004 15411189208SKrishna Gudipati #define MBIST_STAT_REG 0x00014224 /* ct */ 15511189208SKrishna Gudipati #define ETH_MAC_SER_REG 0x00014288 /* ct */ 15611189208SKrishna Gudipati #define __APP_EMS_CKBUFAMPIN 0x00000020 15711189208SKrishna Gudipati #define __APP_EMS_REFCLKSEL 0x00000010 15811189208SKrishna Gudipati #define __APP_EMS_CMLCKSEL 0x00000008 15911189208SKrishna Gudipati #define __APP_EMS_REFCKBUFEN2 0x00000004 16011189208SKrishna Gudipati #define __APP_EMS_REFCKBUFEN1 0x00000002 16111189208SKrishna Gudipati #define __APP_EMS_CHANNEL_SEL 0x00000001 16211189208SKrishna Gudipati #define FNC_PERS_REG 0x00014604 /* ct */ 16311189208SKrishna Gudipati #define __F3_FUNCTION_ACTIVE 0x80000000 16411189208SKrishna Gudipati #define __F3_FUNCTION_MODE 0x40000000 16511189208SKrishna Gudipati #define __F3_PORT_MAP_MK 0x30000000 16611189208SKrishna Gudipati #define __F3_PORT_MAP_SH 28 16711189208SKrishna Gudipati #define __F3_PORT_MAP(_v) ((_v) << __F3_PORT_MAP_SH) 16811189208SKrishna Gudipati #define __F3_VM_MODE 0x08000000 16911189208SKrishna Gudipati #define __F3_INTX_STATUS_MK 0x07000000 17011189208SKrishna Gudipati #define __F3_INTX_STATUS_SH 24 17111189208SKrishna Gudipati #define __F3_INTX_STATUS(_v) ((_v) << __F3_INTX_STATUS_SH) 17211189208SKrishna Gudipati #define __F2_FUNCTION_ACTIVE 0x00800000 17311189208SKrishna Gudipati #define __F2_FUNCTION_MODE 0x00400000 17411189208SKrishna Gudipati #define __F2_PORT_MAP_MK 0x00300000 17511189208SKrishna Gudipati #define __F2_PORT_MAP_SH 20 17611189208SKrishna Gudipati #define __F2_PORT_MAP(_v) ((_v) << __F2_PORT_MAP_SH) 17711189208SKrishna Gudipati #define __F2_VM_MODE 0x00080000 17811189208SKrishna Gudipati #define __F2_INTX_STATUS_MK 0x00070000 17911189208SKrishna Gudipati #define __F2_INTX_STATUS_SH 16 18011189208SKrishna Gudipati #define __F2_INTX_STATUS(_v) ((_v) << __F2_INTX_STATUS_SH) 18111189208SKrishna Gudipati #define __F1_FUNCTION_ACTIVE 0x00008000 18211189208SKrishna Gudipati #define __F1_FUNCTION_MODE 0x00004000 18311189208SKrishna Gudipati #define __F1_PORT_MAP_MK 0x00003000 18411189208SKrishna Gudipati #define __F1_PORT_MAP_SH 12 18511189208SKrishna Gudipati #define __F1_PORT_MAP(_v) ((_v) << __F1_PORT_MAP_SH) 18611189208SKrishna Gudipati #define __F1_VM_MODE 0x00000800 18711189208SKrishna Gudipati #define __F1_INTX_STATUS_MK 0x00000700 18811189208SKrishna Gudipati #define __F1_INTX_STATUS_SH 8 18911189208SKrishna Gudipati #define __F1_INTX_STATUS(_v) ((_v) << __F1_INTX_STATUS_SH) 19011189208SKrishna Gudipati #define __F0_FUNCTION_ACTIVE 0x00000080 19111189208SKrishna Gudipati #define __F0_FUNCTION_MODE 0x00000040 19211189208SKrishna Gudipati #define __F0_PORT_MAP_MK 0x00000030 19311189208SKrishna Gudipati #define __F0_PORT_MAP_SH 4 19411189208SKrishna Gudipati #define __F0_PORT_MAP(_v) ((_v) << __F0_PORT_MAP_SH) 19511189208SKrishna Gudipati #define __F0_VM_MODE 0x00000008 19611189208SKrishna Gudipati #define __F0_INTX_STATUS 0x00000007 19711189208SKrishna Gudipati enum { 19811189208SKrishna Gudipati __F0_INTX_STATUS_MSIX = 0x0, 19911189208SKrishna Gudipati __F0_INTX_STATUS_INTA = 0x1, 20011189208SKrishna Gudipati __F0_INTX_STATUS_INTB = 0x2, 20111189208SKrishna Gudipati __F0_INTX_STATUS_INTC = 0x3, 20211189208SKrishna Gudipati __F0_INTX_STATUS_INTD = 0x4, 20311189208SKrishna Gudipati }; 20411189208SKrishna Gudipati 20511189208SKrishna Gudipati #define OP_MODE 0x0001460c /* ct */ 20611189208SKrishna Gudipati #define __APP_ETH_CLK_LOWSPEED 0x00000004 20711189208SKrishna Gudipati #define __GLOBAL_CORECLK_HALFSPEED 0x00000002 20811189208SKrishna Gudipati #define __GLOBAL_FCOE_MODE 0x00000001 20911189208SKrishna Gudipati #define FW_INIT_HALT_P0 0x000191ac /* ct */ 21011189208SKrishna Gudipati #define __FW_INIT_HALT_P 0x00000001 21111189208SKrishna Gudipati #define FW_INIT_HALT_P1 0x000191bc /* ct */ 21211189208SKrishna Gudipati #define PMM_1T_RESET_REG_P0 0x0002381c /* ct */ 21311189208SKrishna Gudipati #define __PMM_1T_RESET_P 0x00000001 21411189208SKrishna Gudipati #define PMM_1T_RESET_REG_P1 0x00023c1c /* ct */ 21511189208SKrishna Gudipati 21611189208SKrishna Gudipati /** 21711189208SKrishna Gudipati * Catapult-2 specific defines 21811189208SKrishna Gudipati */ 21911189208SKrishna Gudipati #define CT2_PCI_CPQ_BASE 0x00030000 22011189208SKrishna Gudipati #define CT2_PCI_APP_BASE 0x00030100 22111189208SKrishna Gudipati #define CT2_PCI_ETH_BASE 0x00030400 22211189208SKrishna Gudipati 22311189208SKrishna Gudipati /* 22411189208SKrishna Gudipati * APP block registers 22511189208SKrishna Gudipati */ 22611189208SKrishna Gudipati #define CT2_HOSTFN_INT_STATUS (CT2_PCI_APP_BASE + 0x00) 22711189208SKrishna Gudipati #define CT2_HOSTFN_INTR_MASK (CT2_PCI_APP_BASE + 0x04) 22811189208SKrishna Gudipati #define CT2_HOSTFN_PERSONALITY0 (CT2_PCI_APP_BASE + 0x08) 22911189208SKrishna Gudipati #define __PME_STATUS_ 0x00200000 23011189208SKrishna Gudipati #define __PF_VF_BAR_SIZE_MODE__MK 0x00180000 23111189208SKrishna Gudipati #define __PF_VF_BAR_SIZE_MODE__SH 19 23211189208SKrishna Gudipati #define __PF_VF_BAR_SIZE_MODE_(_v) ((_v) << __PF_VF_BAR_SIZE_MODE__SH) 23311189208SKrishna Gudipati #define __FC_LL_PORT_MAP__MK 0x00060000 23411189208SKrishna Gudipati #define __FC_LL_PORT_MAP__SH 17 23511189208SKrishna Gudipati #define __FC_LL_PORT_MAP_(_v) ((_v) << __FC_LL_PORT_MAP__SH) 23611189208SKrishna Gudipati #define __PF_VF_ACTIVE_ 0x00010000 23711189208SKrishna Gudipati #define __PF_VF_CFG_RDY_ 0x00008000 23811189208SKrishna Gudipati #define __PF_VF_ENABLE_ 0x00004000 23911189208SKrishna Gudipati #define __PF_DRIVER_ACTIVE_ 0x00002000 24011189208SKrishna Gudipati #define __PF_PME_SEND_ENABLE_ 0x00001000 24111189208SKrishna Gudipati #define __PF_EXROM_OFFSET__MK 0x00000ff0 24211189208SKrishna Gudipati #define __PF_EXROM_OFFSET__SH 4 24311189208SKrishna Gudipati #define __PF_EXROM_OFFSET_(_v) ((_v) << __PF_EXROM_OFFSET__SH) 24411189208SKrishna Gudipati #define __FC_LL_MODE_ 0x00000008 24511189208SKrishna Gudipati #define __PF_INTX_PIN_ 0x00000007 24611189208SKrishna Gudipati #define CT2_HOSTFN_PERSONALITY1 (CT2_PCI_APP_BASE + 0x0C) 24711189208SKrishna Gudipati #define __PF_NUM_QUEUES1__MK 0xff000000 24811189208SKrishna Gudipati #define __PF_NUM_QUEUES1__SH 24 24911189208SKrishna Gudipati #define __PF_NUM_QUEUES1_(_v) ((_v) << __PF_NUM_QUEUES1__SH) 25011189208SKrishna Gudipati #define __PF_VF_QUE_OFFSET1__MK 0x00ff0000 25111189208SKrishna Gudipati #define __PF_VF_QUE_OFFSET1__SH 16 25211189208SKrishna Gudipati #define __PF_VF_QUE_OFFSET1_(_v) ((_v) << __PF_VF_QUE_OFFSET1__SH) 25311189208SKrishna Gudipati #define __PF_VF_NUM_QUEUES__MK 0x0000ff00 25411189208SKrishna Gudipati #define __PF_VF_NUM_QUEUES__SH 8 25511189208SKrishna Gudipati #define __PF_VF_NUM_QUEUES_(_v) ((_v) << __PF_VF_NUM_QUEUES__SH) 25611189208SKrishna Gudipati #define __PF_VF_QUE_OFFSET_ 0x000000ff 25711189208SKrishna Gudipati #define CT2_HOSTFN_PAGE_NUM (CT2_PCI_APP_BASE + 0x18) 25811189208SKrishna Gudipati #define CT2_HOSTFN_MSIX_VT_INDEX_MBOX_ERR (CT2_PCI_APP_BASE + 0x38) 25911189208SKrishna Gudipati 26011189208SKrishna Gudipati /* 26111189208SKrishna Gudipati * Catapult-2 CPQ block registers 26211189208SKrishna Gudipati */ 26311189208SKrishna Gudipati #define CT2_HOSTFN_LPU0_MBOX0 (CT2_PCI_CPQ_BASE + 0x00) 26411189208SKrishna Gudipati #define CT2_HOSTFN_LPU1_MBOX0 (CT2_PCI_CPQ_BASE + 0x20) 26511189208SKrishna Gudipati #define CT2_LPU0_HOSTFN_MBOX0 (CT2_PCI_CPQ_BASE + 0x40) 26611189208SKrishna Gudipati #define CT2_LPU1_HOSTFN_MBOX0 (CT2_PCI_CPQ_BASE + 0x60) 26711189208SKrishna Gudipati #define CT2_HOSTFN_LPU0_CMD_STAT (CT2_PCI_CPQ_BASE + 0x80) 26811189208SKrishna Gudipati #define CT2_HOSTFN_LPU1_CMD_STAT (CT2_PCI_CPQ_BASE + 0x84) 26911189208SKrishna Gudipati #define CT2_LPU0_HOSTFN_CMD_STAT (CT2_PCI_CPQ_BASE + 0x88) 27011189208SKrishna Gudipati #define CT2_LPU1_HOSTFN_CMD_STAT (CT2_PCI_CPQ_BASE + 0x8c) 2718b070b4aSKrishna Gudipati #define CT2_HOSTFN_LPU0_READ_STAT (CT2_PCI_CPQ_BASE + 0x90) 2728b070b4aSKrishna Gudipati #define CT2_HOSTFN_LPU1_READ_STAT (CT2_PCI_CPQ_BASE + 0x94) 27310a07379SKrishna Gudipati #define CT2_LPU0_HOSTFN_MBOX0_MSK (CT2_PCI_CPQ_BASE + 0x98) 27410a07379SKrishna Gudipati #define CT2_LPU1_HOSTFN_MBOX0_MSK (CT2_PCI_CPQ_BASE + 0x9C) 27511189208SKrishna Gudipati #define CT2_HOST_SEM0_REG 0x000148f0 27611189208SKrishna Gudipati #define CT2_HOST_SEM1_REG 0x000148f4 27711189208SKrishna Gudipati #define CT2_HOST_SEM2_REG 0x000148f8 27811189208SKrishna Gudipati #define CT2_HOST_SEM3_REG 0x000148fc 27911189208SKrishna Gudipati #define CT2_HOST_SEM4_REG 0x00014900 28011189208SKrishna Gudipati #define CT2_HOST_SEM5_REG 0x00014904 28111189208SKrishna Gudipati #define CT2_HOST_SEM6_REG 0x00014908 28211189208SKrishna Gudipati #define CT2_HOST_SEM7_REG 0x0001490c 28311189208SKrishna Gudipati #define CT2_HOST_SEM0_INFO_REG 0x000148b0 28411189208SKrishna Gudipati #define CT2_HOST_SEM1_INFO_REG 0x000148b4 28511189208SKrishna Gudipati #define CT2_HOST_SEM2_INFO_REG 0x000148b8 28611189208SKrishna Gudipati #define CT2_HOST_SEM3_INFO_REG 0x000148bc 28711189208SKrishna Gudipati #define CT2_HOST_SEM4_INFO_REG 0x000148c0 28811189208SKrishna Gudipati #define CT2_HOST_SEM5_INFO_REG 0x000148c4 28911189208SKrishna Gudipati #define CT2_HOST_SEM6_INFO_REG 0x000148c8 29011189208SKrishna Gudipati #define CT2_HOST_SEM7_INFO_REG 0x000148cc 29111189208SKrishna Gudipati 29211189208SKrishna Gudipati #define CT2_APP_PLL_LCLK_CTL_REG 0x00014808 29311189208SKrishna Gudipati #define __APP_LPUCLK_HALFSPEED 0x40000000 29411189208SKrishna Gudipati #define __APP_PLL_LCLK_LOAD 0x20000000 29511189208SKrishna Gudipati #define __APP_PLL_LCLK_FBCNT_MK 0x1fe00000 29611189208SKrishna Gudipati #define __APP_PLL_LCLK_FBCNT_SH 21 29711189208SKrishna Gudipati #define __APP_PLL_LCLK_FBCNT(_v) ((_v) << __APP_PLL_SCLK_FBCNT_SH) 29811189208SKrishna Gudipati enum { 29911189208SKrishna Gudipati __APP_PLL_LCLK_FBCNT_425_MHZ = 6, 30011189208SKrishna Gudipati __APP_PLL_LCLK_FBCNT_468_MHZ = 4, 30111189208SKrishna Gudipati }; 30211189208SKrishna Gudipati #define __APP_PLL_LCLK_EXTFB 0x00000800 30311189208SKrishna Gudipati #define __APP_PLL_LCLK_ENOUTS 0x00000400 30411189208SKrishna Gudipati #define __APP_PLL_LCLK_RATE 0x00000010 30511189208SKrishna Gudipati #define CT2_APP_PLL_SCLK_CTL_REG 0x0001480c 30611189208SKrishna Gudipati #define __P_SCLK_PLL_LOCK 0x80000000 30711189208SKrishna Gudipati #define __APP_PLL_SCLK_REFCLK_SEL 0x40000000 30811189208SKrishna Gudipati #define __APP_PLL_SCLK_CLK_DIV2 0x20000000 30911189208SKrishna Gudipati #define __APP_PLL_SCLK_LOAD 0x10000000 31011189208SKrishna Gudipati #define __APP_PLL_SCLK_FBCNT_MK 0x0ff00000 31111189208SKrishna Gudipati #define __APP_PLL_SCLK_FBCNT_SH 20 31211189208SKrishna Gudipati #define __APP_PLL_SCLK_FBCNT(_v) ((_v) << __APP_PLL_SCLK_FBCNT_SH) 31311189208SKrishna Gudipati enum { 31411189208SKrishna Gudipati __APP_PLL_SCLK_FBCNT_NORM = 6, 31511189208SKrishna Gudipati __APP_PLL_SCLK_FBCNT_10G_FC = 10, 31611189208SKrishna Gudipati }; 31711189208SKrishna Gudipati #define __APP_PLL_SCLK_EXTFB 0x00000800 31811189208SKrishna Gudipati #define __APP_PLL_SCLK_ENOUTS 0x00000400 31911189208SKrishna Gudipati #define __APP_PLL_SCLK_RATE 0x00000010 32011189208SKrishna Gudipati #define CT2_PCIE_MISC_REG 0x00014804 32111189208SKrishna Gudipati #define __ETH_CLK_ENABLE_PORT1 0x00000010 32211189208SKrishna Gudipati #define CT2_CHIP_MISC_PRG 0x000148a4 32311189208SKrishna Gudipati #define __ETH_CLK_ENABLE_PORT0 0x00004000 32411189208SKrishna Gudipati #define __APP_LPU_SPEED 0x00000002 32511189208SKrishna Gudipati #define CT2_MBIST_STAT_REG 0x00014818 32611189208SKrishna Gudipati #define CT2_MBIST_CTL_REG 0x0001481c 32711189208SKrishna Gudipati #define CT2_PMM_1T_CONTROL_REG_P0 0x0002381c 32811189208SKrishna Gudipati #define __PMM_1T_PNDB_P 0x00000002 32911189208SKrishna Gudipati #define CT2_PMM_1T_CONTROL_REG_P1 0x00023c1c 3308b070b4aSKrishna Gudipati #define CT2_WGN_STATUS 0x00014990 331a6b963dbSKrishna Gudipati #define __A2T_AHB_LOAD 0x00000800 3328b070b4aSKrishna Gudipati #define __WGN_READY 0x00000400 3338b070b4aSKrishna Gudipati #define __GLBL_PF_VF_CFG_RDY 0x00000200 334227fab90SKrishna Gudipati #define CT2_NFC_STS_REG 0x00027410 335a6b963dbSKrishna Gudipati #define CT2_NFC_CSR_CLR_REG 0x00027420 3368b070b4aSKrishna Gudipati #define CT2_NFC_CSR_SET_REG 0x00027424 3378b070b4aSKrishna Gudipati #define __HALT_NFC_CONTROLLER 0x00000002 33810a07379SKrishna Gudipati #define __NFC_CONTROLLER_HALTED 0x00001000 339a6b963dbSKrishna Gudipati #define CT2_RSC_GPR15_REG 0x0002765c 340a6b963dbSKrishna Gudipati #define CT2_CSI_FW_CTL_REG 0x00027080 341a6b963dbSKrishna Gudipati #define CT2_CSI_FW_CTL_SET_REG 0x00027088 342a6b963dbSKrishna Gudipati #define __RESET_AND_START_SCLK_LCLK_PLLS 0x00010000 34310a07379SKrishna Gudipati 34410a07379SKrishna Gudipati #define CT2_CSI_MAC0_CONTROL_REG 0x000270d0 34510a07379SKrishna Gudipati #define __CSI_MAC_RESET 0x00000010 34610a07379SKrishna Gudipati #define __CSI_MAC_AHB_RESET 0x00000008 34710a07379SKrishna Gudipati #define CT2_CSI_MAC1_CONTROL_REG 0x000270d4 34810a07379SKrishna Gudipati #define CT2_CSI_MAC_CONTROL_REG(__n) \ 34910a07379SKrishna Gudipati (CT2_CSI_MAC0_CONTROL_REG + \ 35010a07379SKrishna Gudipati (__n) * (CT2_CSI_MAC1_CONTROL_REG - CT2_CSI_MAC0_CONTROL_REG)) 35111189208SKrishna Gudipati 352227fab90SKrishna Gudipati #define CT2_NFC_FLASH_STS_REG 0x00014834 353227fab90SKrishna Gudipati #define __FLASH_PLL_INIT_AND_RESET_IN_PROGRESS 0x00000020 35411189208SKrishna Gudipati /* 35511189208SKrishna Gudipati * Name semaphore registers based on usage 35611189208SKrishna Gudipati */ 35711189208SKrishna Gudipati #define BFA_IOC0_HBEAT_REG HOST_SEM0_INFO_REG 35811189208SKrishna Gudipati #define BFA_IOC0_STATE_REG HOST_SEM1_INFO_REG 35911189208SKrishna Gudipati #define BFA_IOC1_HBEAT_REG HOST_SEM2_INFO_REG 36011189208SKrishna Gudipati #define BFA_IOC1_STATE_REG HOST_SEM3_INFO_REG 36111189208SKrishna Gudipati #define BFA_FW_USE_COUNT HOST_SEM4_INFO_REG 36211189208SKrishna Gudipati #define BFA_IOC_FAIL_SYNC HOST_SEM5_INFO_REG 36311189208SKrishna Gudipati 36411189208SKrishna Gudipati /* 36511189208SKrishna Gudipati * CT2 semaphore register locations changed 36611189208SKrishna Gudipati */ 36711189208SKrishna Gudipati #define CT2_BFA_IOC0_HBEAT_REG CT2_HOST_SEM0_INFO_REG 36811189208SKrishna Gudipati #define CT2_BFA_IOC0_STATE_REG CT2_HOST_SEM1_INFO_REG 36911189208SKrishna Gudipati #define CT2_BFA_IOC1_HBEAT_REG CT2_HOST_SEM2_INFO_REG 37011189208SKrishna Gudipati #define CT2_BFA_IOC1_STATE_REG CT2_HOST_SEM3_INFO_REG 37111189208SKrishna Gudipati #define CT2_BFA_FW_USE_COUNT CT2_HOST_SEM4_INFO_REG 37211189208SKrishna Gudipati #define CT2_BFA_IOC_FAIL_SYNC CT2_HOST_SEM5_INFO_REG 37311189208SKrishna Gudipati 37411189208SKrishna Gudipati #define CPE_Q_NUM(__fn, __q) (((__fn) << 2) + (__q)) 37511189208SKrishna Gudipati #define RME_Q_NUM(__fn, __q) (((__fn) << 2) + (__q)) 37611189208SKrishna Gudipati 37711189208SKrishna Gudipati /* 37811189208SKrishna Gudipati * And corresponding host interrupt status bit field defines 37911189208SKrishna Gudipati */ 38011189208SKrishna Gudipati #define __HFN_INT_CPE_Q0 0x00000001U 38111189208SKrishna Gudipati #define __HFN_INT_CPE_Q1 0x00000002U 38211189208SKrishna Gudipati #define __HFN_INT_CPE_Q2 0x00000004U 38311189208SKrishna Gudipati #define __HFN_INT_CPE_Q3 0x00000008U 38411189208SKrishna Gudipati #define __HFN_INT_CPE_Q4 0x00000010U 38511189208SKrishna Gudipati #define __HFN_INT_CPE_Q5 0x00000020U 38611189208SKrishna Gudipati #define __HFN_INT_CPE_Q6 0x00000040U 38711189208SKrishna Gudipati #define __HFN_INT_CPE_Q7 0x00000080U 38811189208SKrishna Gudipati #define __HFN_INT_RME_Q0 0x00000100U 38911189208SKrishna Gudipati #define __HFN_INT_RME_Q1 0x00000200U 39011189208SKrishna Gudipati #define __HFN_INT_RME_Q2 0x00000400U 39111189208SKrishna Gudipati #define __HFN_INT_RME_Q3 0x00000800U 39211189208SKrishna Gudipati #define __HFN_INT_RME_Q4 0x00001000U 39311189208SKrishna Gudipati #define __HFN_INT_RME_Q5 0x00002000U 39411189208SKrishna Gudipati #define __HFN_INT_RME_Q6 0x00004000U 39511189208SKrishna Gudipati #define __HFN_INT_RME_Q7 0x00008000U 39611189208SKrishna Gudipati #define __HFN_INT_ERR_EMC 0x00010000U 39711189208SKrishna Gudipati #define __HFN_INT_ERR_LPU0 0x00020000U 39811189208SKrishna Gudipati #define __HFN_INT_ERR_LPU1 0x00040000U 39911189208SKrishna Gudipati #define __HFN_INT_ERR_PSS 0x00080000U 40011189208SKrishna Gudipati #define __HFN_INT_MBOX_LPU0 0x00100000U 40111189208SKrishna Gudipati #define __HFN_INT_MBOX_LPU1 0x00200000U 40211189208SKrishna Gudipati #define __HFN_INT_MBOX1_LPU0 0x00400000U 40311189208SKrishna Gudipati #define __HFN_INT_MBOX1_LPU1 0x00800000U 40411189208SKrishna Gudipati #define __HFN_INT_LL_HALT 0x01000000U 40511189208SKrishna Gudipati #define __HFN_INT_CPE_MASK 0x000000ffU 40611189208SKrishna Gudipati #define __HFN_INT_RME_MASK 0x0000ff00U 40711189208SKrishna Gudipati #define __HFN_INT_ERR_MASK \ 40811189208SKrishna Gudipati (__HFN_INT_ERR_EMC | __HFN_INT_ERR_LPU0 | __HFN_INT_ERR_LPU1 | \ 40911189208SKrishna Gudipati __HFN_INT_ERR_PSS | __HFN_INT_LL_HALT) 41011189208SKrishna Gudipati #define __HFN_INT_FN0_MASK \ 41111189208SKrishna Gudipati (__HFN_INT_CPE_Q0 | __HFN_INT_CPE_Q1 | __HFN_INT_CPE_Q2 | \ 41211189208SKrishna Gudipati __HFN_INT_CPE_Q3 | __HFN_INT_RME_Q0 | __HFN_INT_RME_Q1 | \ 41311189208SKrishna Gudipati __HFN_INT_RME_Q2 | __HFN_INT_RME_Q3 | __HFN_INT_MBOX_LPU0) 41411189208SKrishna Gudipati #define __HFN_INT_FN1_MASK \ 41511189208SKrishna Gudipati (__HFN_INT_CPE_Q4 | __HFN_INT_CPE_Q5 | __HFN_INT_CPE_Q6 | \ 41611189208SKrishna Gudipati __HFN_INT_CPE_Q7 | __HFN_INT_RME_Q4 | __HFN_INT_RME_Q5 | \ 41711189208SKrishna Gudipati __HFN_INT_RME_Q6 | __HFN_INT_RME_Q7 | __HFN_INT_MBOX_LPU1) 41811189208SKrishna Gudipati 41911189208SKrishna Gudipati /* 42011189208SKrishna Gudipati * Host interrupt status defines for catapult-2 42111189208SKrishna Gudipati */ 42211189208SKrishna Gudipati #define __HFN_INT_MBOX_LPU0_CT2 0x00010000U 42311189208SKrishna Gudipati #define __HFN_INT_MBOX_LPU1_CT2 0x00020000U 42411189208SKrishna Gudipati #define __HFN_INT_ERR_PSS_CT2 0x00040000U 42511189208SKrishna Gudipati #define __HFN_INT_ERR_LPU0_CT2 0x00080000U 42611189208SKrishna Gudipati #define __HFN_INT_ERR_LPU1_CT2 0x00100000U 42711189208SKrishna Gudipati #define __HFN_INT_CPQ_HALT_CT2 0x00200000U 42811189208SKrishna Gudipati #define __HFN_INT_ERR_WGN_CT2 0x00400000U 42911189208SKrishna Gudipati #define __HFN_INT_ERR_LEHRX_CT2 0x00800000U 43011189208SKrishna Gudipati #define __HFN_INT_ERR_LEHTX_CT2 0x01000000U 43111189208SKrishna Gudipati #define __HFN_INT_ERR_MASK_CT2 \ 43211189208SKrishna Gudipati (__HFN_INT_ERR_PSS_CT2 | __HFN_INT_ERR_LPU0_CT2 | \ 43311189208SKrishna Gudipati __HFN_INT_ERR_LPU1_CT2 | __HFN_INT_CPQ_HALT_CT2 | \ 43411189208SKrishna Gudipati __HFN_INT_ERR_WGN_CT2 | __HFN_INT_ERR_LEHRX_CT2 | \ 43511189208SKrishna Gudipati __HFN_INT_ERR_LEHTX_CT2) 43611189208SKrishna Gudipati #define __HFN_INT_FN0_MASK_CT2 \ 43711189208SKrishna Gudipati (__HFN_INT_CPE_Q0 | __HFN_INT_CPE_Q1 | __HFN_INT_CPE_Q2 | \ 43811189208SKrishna Gudipati __HFN_INT_CPE_Q3 | __HFN_INT_RME_Q0 | __HFN_INT_RME_Q1 | \ 43911189208SKrishna Gudipati __HFN_INT_RME_Q2 | __HFN_INT_RME_Q3 | __HFN_INT_MBOX_LPU0_CT2) 44011189208SKrishna Gudipati #define __HFN_INT_FN1_MASK_CT2 \ 44111189208SKrishna Gudipati (__HFN_INT_CPE_Q4 | __HFN_INT_CPE_Q5 | __HFN_INT_CPE_Q6 | \ 44211189208SKrishna Gudipati __HFN_INT_CPE_Q7 | __HFN_INT_RME_Q4 | __HFN_INT_RME_Q5 | \ 44311189208SKrishna Gudipati __HFN_INT_RME_Q6 | __HFN_INT_RME_Q7 | __HFN_INT_MBOX_LPU1_CT2) 44411189208SKrishna Gudipati 44511189208SKrishna Gudipati /* 44611189208SKrishna Gudipati * asic memory map. 44711189208SKrishna Gudipati */ 44811189208SKrishna Gudipati #define PSS_SMEM_PAGE_START 0x8000 44911189208SKrishna Gudipati #define PSS_SMEM_PGNUM(_pg0, _ma) ((_pg0) + ((_ma) >> 15)) 45011189208SKrishna Gudipati #define PSS_SMEM_PGOFF(_ma) ((_ma) & 0x7fff) 45111189208SKrishna Gudipati 45211189208SKrishna Gudipati #endif /* __BFI_REG_H__ */ 453