1*942b7654SJitendra Bhivare /* 2*942b7654SJitendra Bhivare * Copyright 2017 Broadcom. All Rights Reserved. 3*942b7654SJitendra Bhivare * The term "Broadcom" refers to Broadcom Limited and/or its subsidiaries. 46733b39aSJayamohan Kallickal * 56733b39aSJayamohan Kallickal * This program is free software; you can redistribute it and/or 66733b39aSJayamohan Kallickal * modify it under the terms of the GNU General Public License version 2 76733b39aSJayamohan Kallickal * as published by the Free Software Foundation. The full GNU General 86733b39aSJayamohan Kallickal * Public License is included in this distribution in the file called COPYING. 96733b39aSJayamohan Kallickal * 106733b39aSJayamohan Kallickal * Contact Information: 1160f36e04SJitendra Bhivare * linux-drivers@broadcom.com 126733b39aSJayamohan Kallickal * 136733b39aSJayamohan Kallickal */ 146733b39aSJayamohan Kallickal 156733b39aSJayamohan Kallickal #ifndef BEISCSI_H 166733b39aSJayamohan Kallickal #define BEISCSI_H 176733b39aSJayamohan Kallickal 186733b39aSJayamohan Kallickal #include <linux/pci.h> 196733b39aSJayamohan Kallickal #include <linux/if_vlan.h> 20511cbce2SChristoph Hellwig #include <linux/irq_poll.h> 216733b39aSJayamohan Kallickal #define FW_VER_LEN 32 22bfead3b2SJayamohan Kallickal #define MCC_Q_LEN 128 23bfead3b2SJayamohan Kallickal #define MCC_CQ_LEN 256 24756d29c8SJayamohan Kallickal #define MAX_MCC_CMD 16 25f98c96b0SJayamohan Kallickal /* BladeEngine Generation numbers */ 26f98c96b0SJayamohan Kallickal #define BE_GEN2 2 27f98c96b0SJayamohan Kallickal #define BE_GEN3 3 28139a1b1eSJohn Soni Jose #define BE_GEN4 4 296733b39aSJayamohan Kallickal struct be_dma_mem { 306733b39aSJayamohan Kallickal void *va; 316733b39aSJayamohan Kallickal dma_addr_t dma; 326733b39aSJayamohan Kallickal u32 size; 336733b39aSJayamohan Kallickal }; 346733b39aSJayamohan Kallickal 356733b39aSJayamohan Kallickal struct be_queue_info { 366733b39aSJayamohan Kallickal struct be_dma_mem dma_mem; 376733b39aSJayamohan Kallickal u16 len; 386733b39aSJayamohan Kallickal u16 entry_size; /* Size of an element in the queue */ 396733b39aSJayamohan Kallickal u16 id; 406733b39aSJayamohan Kallickal u16 tail, head; 416733b39aSJayamohan Kallickal bool created; 42090e2184SJitendra Bhivare u16 used; /* Number of valid elements in the queue */ 436733b39aSJayamohan Kallickal }; 446733b39aSJayamohan Kallickal 456733b39aSJayamohan Kallickal static inline u32 MODULO(u16 val, u16 limit) 466733b39aSJayamohan Kallickal { 476733b39aSJayamohan Kallickal WARN_ON(limit & (limit - 1)); 486733b39aSJayamohan Kallickal return val & (limit - 1); 496733b39aSJayamohan Kallickal } 506733b39aSJayamohan Kallickal 516733b39aSJayamohan Kallickal static inline void index_inc(u16 *index, u16 limit) 526733b39aSJayamohan Kallickal { 536733b39aSJayamohan Kallickal *index = MODULO((*index + 1), limit); 546733b39aSJayamohan Kallickal } 556733b39aSJayamohan Kallickal 566733b39aSJayamohan Kallickal static inline void *queue_head_node(struct be_queue_info *q) 576733b39aSJayamohan Kallickal { 586733b39aSJayamohan Kallickal return q->dma_mem.va + q->head * q->entry_size; 596733b39aSJayamohan Kallickal } 606733b39aSJayamohan Kallickal 61756d29c8SJayamohan Kallickal static inline void *queue_get_wrb(struct be_queue_info *q, unsigned int wrb_num) 62756d29c8SJayamohan Kallickal { 63756d29c8SJayamohan Kallickal return q->dma_mem.va + wrb_num * q->entry_size; 64756d29c8SJayamohan Kallickal } 65756d29c8SJayamohan Kallickal 666733b39aSJayamohan Kallickal static inline void *queue_tail_node(struct be_queue_info *q) 676733b39aSJayamohan Kallickal { 686733b39aSJayamohan Kallickal return q->dma_mem.va + q->tail * q->entry_size; 696733b39aSJayamohan Kallickal } 706733b39aSJayamohan Kallickal 716733b39aSJayamohan Kallickal static inline void queue_head_inc(struct be_queue_info *q) 726733b39aSJayamohan Kallickal { 736733b39aSJayamohan Kallickal index_inc(&q->head, q->len); 746733b39aSJayamohan Kallickal } 756733b39aSJayamohan Kallickal 766733b39aSJayamohan Kallickal static inline void queue_tail_inc(struct be_queue_info *q) 776733b39aSJayamohan Kallickal { 786733b39aSJayamohan Kallickal index_inc(&q->tail, q->len); 796733b39aSJayamohan Kallickal } 806733b39aSJayamohan Kallickal 816733b39aSJayamohan Kallickal /*ISCSI */ 826733b39aSJayamohan Kallickal 8373af08e1SJayamohan Kallickal struct be_aic_obj { /* Adaptive interrupt coalescing (AIC) info */ 8473af08e1SJayamohan Kallickal u32 min_eqd; /* in usecs */ 8573af08e1SJayamohan Kallickal u32 max_eqd; /* in usecs */ 8673af08e1SJayamohan Kallickal u32 prev_eqd; /* in usecs */ 8773af08e1SJayamohan Kallickal u32 et_eqd; /* configured val when aic is off */ 8810bcd47dSJitendra Bhivare ulong jiffies; 8973af08e1SJayamohan Kallickal u64 eq_prev; /* Used to calculate eqe */ 9073af08e1SJayamohan Kallickal }; 9173af08e1SJayamohan Kallickal 926733b39aSJayamohan Kallickal struct be_eq_obj { 9373af08e1SJayamohan Kallickal u32 cq_count; 946733b39aSJayamohan Kallickal struct be_queue_info q; 95bfead3b2SJayamohan Kallickal struct beiscsi_hba *phba; 96bfead3b2SJayamohan Kallickal struct be_queue_info *cq; 97a3095016SJitendra Bhivare struct work_struct mcc_work; /* Work Item */ 98511cbce2SChristoph Hellwig struct irq_poll iopoll; 996733b39aSJayamohan Kallickal }; 1006733b39aSJayamohan Kallickal 1016733b39aSJayamohan Kallickal struct be_mcc_obj { 102bfead3b2SJayamohan Kallickal struct be_queue_info q; 103bfead3b2SJayamohan Kallickal struct be_queue_info cq; 1046733b39aSJayamohan Kallickal }; 1056733b39aSJayamohan Kallickal 1061957aa7fSJayamohan Kallickal struct beiscsi_mcc_tag_state { 107cdde6682SJitendra Bhivare unsigned long tag_state; 10810bcd47dSJitendra Bhivare #define MCC_TAG_STATE_RUNNING 0 10910bcd47dSJitendra Bhivare #define MCC_TAG_STATE_TIMEOUT 1 11010bcd47dSJitendra Bhivare #define MCC_TAG_STATE_ASYNC 2 11110bcd47dSJitendra Bhivare #define MCC_TAG_STATE_IGNORE 3 11250a4b824SJitendra Bhivare void (*cbfn)(struct beiscsi_hba *, unsigned int); 1131957aa7fSJayamohan Kallickal struct be_dma_mem tag_mem_state; 1141957aa7fSJayamohan Kallickal }; 1151957aa7fSJayamohan Kallickal 1166733b39aSJayamohan Kallickal struct be_ctrl_info { 1176733b39aSJayamohan Kallickal u8 __iomem *csr; 1186733b39aSJayamohan Kallickal u8 __iomem *db; /* Door Bell */ 1196733b39aSJayamohan Kallickal u8 __iomem *pcicfg; /* PCI config space */ 1206733b39aSJayamohan Kallickal struct pci_dev *pdev; 1216733b39aSJayamohan Kallickal 1226733b39aSJayamohan Kallickal /* Mbox used for cmd request/response */ 123c03a50f7SJitendra Bhivare struct mutex mbox_lock; /* For serializing mbox cmds to BE card */ 1246733b39aSJayamohan Kallickal struct be_dma_mem mbox_mem; 1256733b39aSJayamohan Kallickal /* Mbox mem is adjusted to align to 16 bytes. The allocated addr 1266733b39aSJayamohan Kallickal * is stored for freeing purpose */ 1276733b39aSJayamohan Kallickal struct be_dma_mem mbox_mem_alloced; 1286733b39aSJayamohan Kallickal 1296733b39aSJayamohan Kallickal /* MCC Rings */ 1306733b39aSJayamohan Kallickal struct be_mcc_obj mcc_obj; 1316733b39aSJayamohan Kallickal spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */ 1326733b39aSJayamohan Kallickal 133756d29c8SJayamohan Kallickal wait_queue_head_t mcc_wait[MAX_MCC_CMD + 1]; 134756d29c8SJayamohan Kallickal unsigned int mcc_tag[MAX_MCC_CMD]; 13567296ad9SJitendra Bhivare unsigned int mcc_tag_status[MAX_MCC_CMD + 1]; 136756d29c8SJayamohan Kallickal unsigned short mcc_alloc_index; 137756d29c8SJayamohan Kallickal unsigned short mcc_free_index; 138756d29c8SJayamohan Kallickal unsigned int mcc_tag_available; 1391957aa7fSJayamohan Kallickal 1401957aa7fSJayamohan Kallickal struct beiscsi_mcc_tag_state ptag_state[MAX_MCC_CMD + 1]; 1416733b39aSJayamohan Kallickal }; 1426733b39aSJayamohan Kallickal 1436733b39aSJayamohan Kallickal #include "be_cmds.h" 1446733b39aSJayamohan Kallickal 14567296ad9SJitendra Bhivare /* WRB index mask for MCC_Q_LEN queue entries */ 14667296ad9SJitendra Bhivare #define MCC_Q_WRB_IDX_MASK CQE_STATUS_WRB_MASK 14767296ad9SJitendra Bhivare #define MCC_Q_WRB_IDX_SHIFT CQE_STATUS_WRB_SHIFT 14867296ad9SJitendra Bhivare /* TAG is from 1...MAX_MCC_CMD, MASK includes MAX_MCC_CMD */ 14967296ad9SJitendra Bhivare #define MCC_Q_CMD_TAG_MASK ((MAX_MCC_CMD << 1) - 1) 15067296ad9SJitendra Bhivare 1516733b39aSJayamohan Kallickal #define PAGE_SHIFT_4K 12 1526733b39aSJayamohan Kallickal #define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K) 15392665a66SJayamohan Kallickal #define mcc_timeout 120000 /* 12s timeout */ 1546733b39aSJayamohan Kallickal 1556733b39aSJayamohan Kallickal /* Returns number of pages spanned by the data starting at the given addr */ 1566733b39aSJayamohan Kallickal #define PAGES_4K_SPANNED(_address, size) \ 1576733b39aSJayamohan Kallickal ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \ 1586733b39aSJayamohan Kallickal (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K)) 1596733b39aSJayamohan Kallickal 1606733b39aSJayamohan Kallickal /* Returns bit offset within a DWORD of a bitfield */ 1616733b39aSJayamohan Kallickal #define AMAP_BIT_OFFSET(_struct, field) \ 1626733b39aSJayamohan Kallickal (((size_t)&(((_struct *)0)->field))%32) 1636733b39aSJayamohan Kallickal 1646733b39aSJayamohan Kallickal /* Returns the bit mask of the field that is NOT shifted into location. */ 1656733b39aSJayamohan Kallickal static inline u32 amap_mask(u32 bitsize) 1666733b39aSJayamohan Kallickal { 1676733b39aSJayamohan Kallickal return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1); 1686733b39aSJayamohan Kallickal } 1696733b39aSJayamohan Kallickal 1706733b39aSJayamohan Kallickal static inline void amap_set(void *ptr, u32 dw_offset, u32 mask, 1716733b39aSJayamohan Kallickal u32 offset, u32 value) 1726733b39aSJayamohan Kallickal { 1736733b39aSJayamohan Kallickal u32 *dw = (u32 *) ptr + dw_offset; 1746733b39aSJayamohan Kallickal *dw &= ~(mask << offset); 1756733b39aSJayamohan Kallickal *dw |= (mask & value) << offset; 1766733b39aSJayamohan Kallickal } 1776733b39aSJayamohan Kallickal 1786733b39aSJayamohan Kallickal #define AMAP_SET_BITS(_struct, field, ptr, val) \ 1796733b39aSJayamohan Kallickal amap_set(ptr, \ 1806733b39aSJayamohan Kallickal offsetof(_struct, field)/32, \ 1816733b39aSJayamohan Kallickal amap_mask(sizeof(((_struct *)0)->field)), \ 1826733b39aSJayamohan Kallickal AMAP_BIT_OFFSET(_struct, field), \ 1836733b39aSJayamohan Kallickal val) 1846733b39aSJayamohan Kallickal 1856733b39aSJayamohan Kallickal static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset) 1866733b39aSJayamohan Kallickal { 1876733b39aSJayamohan Kallickal u32 *dw = ptr; 1886733b39aSJayamohan Kallickal return mask & (*(dw + dw_offset) >> offset); 1896733b39aSJayamohan Kallickal } 1906733b39aSJayamohan Kallickal 1916733b39aSJayamohan Kallickal #define AMAP_GET_BITS(_struct, field, ptr) \ 1926733b39aSJayamohan Kallickal amap_get(ptr, \ 1936733b39aSJayamohan Kallickal offsetof(_struct, field)/32, \ 1946733b39aSJayamohan Kallickal amap_mask(sizeof(((_struct *)0)->field)), \ 1956733b39aSJayamohan Kallickal AMAP_BIT_OFFSET(_struct, field)) 1966733b39aSJayamohan Kallickal 1976733b39aSJayamohan Kallickal #define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len) 1986733b39aSJayamohan Kallickal #define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len) 1996733b39aSJayamohan Kallickal static inline void swap_dws(void *wrb, int len) 2006733b39aSJayamohan Kallickal { 2016733b39aSJayamohan Kallickal #ifdef __BIG_ENDIAN 2026733b39aSJayamohan Kallickal u32 *dw = wrb; 2036733b39aSJayamohan Kallickal WARN_ON(len % 4); 2046733b39aSJayamohan Kallickal do { 2056733b39aSJayamohan Kallickal *dw = cpu_to_le32(*dw); 2066733b39aSJayamohan Kallickal dw++; 2076733b39aSJayamohan Kallickal len -= 4; 2086733b39aSJayamohan Kallickal } while (len); 2096733b39aSJayamohan Kallickal #endif /* __BIG_ENDIAN */ 2106733b39aSJayamohan Kallickal } 2116733b39aSJayamohan Kallickal #endif /* BEISCSI_H */ 212