11da177e4SLinus Torvalds/* 21da177e4SLinus Torvalds * Adaptec 274x/284x/294x device driver firmware for Linux and FreeBSD. 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * Copyright (c) 1994-2001 Justin T. Gibbs. 51da177e4SLinus Torvalds * Copyright (c) 2000-2001 Adaptec Inc. 61da177e4SLinus Torvalds * All rights reserved. 71da177e4SLinus Torvalds * 81da177e4SLinus Torvalds * Redistribution and use in source and binary forms, with or without 91da177e4SLinus Torvalds * modification, are permitted provided that the following conditions 101da177e4SLinus Torvalds * are met: 111da177e4SLinus Torvalds * 1. Redistributions of source code must retain the above copyright 121da177e4SLinus Torvalds * notice, this list of conditions, and the following disclaimer, 131da177e4SLinus Torvalds * without modification. 141da177e4SLinus Torvalds * 2. Redistributions in binary form must reproduce at minimum a disclaimer 151da177e4SLinus Torvalds * substantially similar to the "NO WARRANTY" disclaimer below 161da177e4SLinus Torvalds * ("Disclaimer") and any redistribution must be conditioned upon 171da177e4SLinus Torvalds * including a substantially similar Disclaimer requirement for further 181da177e4SLinus Torvalds * binary redistribution. 191da177e4SLinus Torvalds * 3. Neither the names of the above-listed copyright holders nor the names 201da177e4SLinus Torvalds * of any contributors may be used to endorse or promote products derived 211da177e4SLinus Torvalds * from this software without specific prior written permission. 221da177e4SLinus Torvalds * 231da177e4SLinus Torvalds * Alternatively, this software may be distributed under the terms of the 241da177e4SLinus Torvalds * GNU General Public License ("GPL") version 2 as published by the Free 251da177e4SLinus Torvalds * Software Foundation. 261da177e4SLinus Torvalds * 271da177e4SLinus Torvalds * NO WARRANTY 281da177e4SLinus Torvalds * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 291da177e4SLinus Torvalds * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 301da177e4SLinus Torvalds * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR 311da177e4SLinus Torvalds * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 321da177e4SLinus Torvalds * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 331da177e4SLinus Torvalds * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 341da177e4SLinus Torvalds * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 351da177e4SLinus Torvalds * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 361da177e4SLinus Torvalds * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING 371da177e4SLinus Torvalds * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 381da177e4SLinus Torvalds * POSSIBILITY OF SUCH DAMAGES. 391da177e4SLinus Torvalds * 401da177e4SLinus Torvalds * $FreeBSD$ 411da177e4SLinus Torvalds */ 421da177e4SLinus Torvalds 4379778a27SJames BottomleyVERSION = "$Id: //depot/aic7xxx/aic7xxx/aic7xxx.seq#58 $" 441da177e4SLinus TorvaldsPATCH_ARG_LIST = "struct ahc_softc *ahc" 451da177e4SLinus TorvaldsPREFIX = "ahc_" 461da177e4SLinus Torvalds 471da177e4SLinus Torvalds#include "aic7xxx.reg" 481da177e4SLinus Torvalds#include "scsi_message.h" 491da177e4SLinus Torvalds 501da177e4SLinus Torvalds/* 511da177e4SLinus Torvalds * A few words on the waiting SCB list: 521da177e4SLinus Torvalds * After starting the selection hardware, we check for reconnecting targets 531da177e4SLinus Torvalds * as well as for our selection to complete just in case the reselection wins 541da177e4SLinus Torvalds * bus arbitration. The problem with this is that we must keep track of the 551da177e4SLinus Torvalds * SCB that we've already pulled from the QINFIFO and started the selection 561da177e4SLinus Torvalds * on just in case the reselection wins so that we can retry the selection at 571da177e4SLinus Torvalds * a later time. This problem cannot be resolved by holding a single entry 581da177e4SLinus Torvalds * in scratch ram since a reconnecting target can request sense and this will 591da177e4SLinus Torvalds * create yet another SCB waiting for selection. The solution used here is to 60*25985edcSLucas De Marchi * use byte 27 of the SCB as a pseudo-next pointer and to thread a list 611da177e4SLinus Torvalds * of SCBs that are awaiting selection. Since 0-0xfe are valid SCB indexes, 621da177e4SLinus Torvalds * SCB_LIST_NULL is 0xff which is out of range. An entry is also added to 631da177e4SLinus Torvalds * this list every time a request sense occurs or after completing a non-tagged 641da177e4SLinus Torvalds * command for which a second SCB has been queued. The sequencer will 651da177e4SLinus Torvalds * automatically consume the entries. 661da177e4SLinus Torvalds */ 671da177e4SLinus Torvalds 681da177e4SLinus Torvaldsbus_free_sel: 691da177e4SLinus Torvalds /* 701da177e4SLinus Torvalds * Turn off the selection hardware. We need to reset the 711da177e4SLinus Torvalds * selection request in order to perform a new selection. 721da177e4SLinus Torvalds */ 731da177e4SLinus Torvalds and SCSISEQ, TEMODE|ENSELI|ENRSELI|ENAUTOATNP; 741da177e4SLinus Torvalds and SIMODE1, ~ENBUSFREE; 751da177e4SLinus Torvaldspoll_for_work: 761da177e4SLinus Torvalds call clear_target_state; 771da177e4SLinus Torvalds and SXFRCTL0, ~SPIOEN; 781da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA2) != 0) { 791da177e4SLinus Torvalds clr SCSIBUSL; 801da177e4SLinus Torvalds } 811da177e4SLinus Torvalds test SCSISEQ, ENSELO jnz poll_for_selection; 821da177e4SLinus Torvalds if ((ahc->features & AHC_TWIN) != 0) { 831da177e4SLinus Torvalds xor SBLKCTL,SELBUSB; /* Toggle to the other bus */ 841da177e4SLinus Torvalds test SCSISEQ, ENSELO jnz poll_for_selection; 851da177e4SLinus Torvalds } 861da177e4SLinus Torvalds cmp WAITING_SCBH,SCB_LIST_NULL jne start_waiting; 871da177e4SLinus Torvaldspoll_for_work_loop: 881da177e4SLinus Torvalds if ((ahc->features & AHC_TWIN) != 0) { 891da177e4SLinus Torvalds xor SBLKCTL,SELBUSB; /* Toggle to the other bus */ 901da177e4SLinus Torvalds } 911da177e4SLinus Torvalds test SSTAT0, SELDO|SELDI jnz selection; 921da177e4SLinus Torvaldstest_queue: 931da177e4SLinus Torvalds /* Has the driver posted any work for us? */ 941da177e4SLinus TorvaldsBEGIN_CRITICAL; 951da177e4SLinus Torvalds if ((ahc->features & AHC_QUEUE_REGS) != 0) { 961da177e4SLinus Torvalds test QOFF_CTLSTA, SCB_AVAIL jz poll_for_work_loop; 971da177e4SLinus Torvalds } else { 981da177e4SLinus Torvalds mov A, QINPOS; 991da177e4SLinus Torvalds cmp KERNEL_QINPOS, A je poll_for_work_loop; 1001da177e4SLinus Torvalds } 1011da177e4SLinus Torvalds mov ARG_1, NEXT_QUEUED_SCB; 1021da177e4SLinus Torvalds 1031da177e4SLinus Torvalds /* 1041da177e4SLinus Torvalds * We have at least one queued SCB now and we don't have any 1051da177e4SLinus Torvalds * SCBs in the list of SCBs awaiting selection. Allocate a 1061da177e4SLinus Torvalds * card SCB for the host's SCB and get to work on it. 1071da177e4SLinus Torvalds */ 1081da177e4SLinus Torvalds if ((ahc->flags & AHC_PAGESCBS) != 0) { 1091da177e4SLinus Torvalds mov ALLZEROS call get_free_or_disc_scb; 1101da177e4SLinus Torvalds } else { 1111da177e4SLinus Torvalds /* In the non-paging case, the SCBID == hardware SCB index */ 1121da177e4SLinus Torvalds mov SCBPTR, ARG_1; 1131da177e4SLinus Torvalds } 1141da177e4SLinus Torvalds or SEQ_FLAGS2, SCB_DMA; 1151da177e4SLinus TorvaldsEND_CRITICAL; 1161da177e4SLinus Torvaldsdma_queued_scb: 1171da177e4SLinus Torvalds /* 1181da177e4SLinus Torvalds * DMA the SCB from host ram into the current SCB location. 1191da177e4SLinus Torvalds */ 1201da177e4SLinus Torvalds mvi DMAPARAMS, HDMAEN|DIRECTION|FIFORESET; 1211da177e4SLinus Torvalds mov ARG_1 call dma_scb; 1221da177e4SLinus Torvalds /* 1231da177e4SLinus Torvalds * Check one last time to see if this SCB was canceled 1241da177e4SLinus Torvalds * before we completed the DMA operation. If it was, 1251da177e4SLinus Torvalds * the QINFIFO next pointer will not match our saved 1261da177e4SLinus Torvalds * value. 1271da177e4SLinus Torvalds */ 1281da177e4SLinus Torvalds mov A, ARG_1; 1291da177e4SLinus TorvaldsBEGIN_CRITICAL; 1301da177e4SLinus Torvalds cmp NEXT_QUEUED_SCB, A jne abort_qinscb; 1311da177e4SLinus Torvalds if ((ahc->flags & AHC_SEQUENCER_DEBUG) != 0) { 1321da177e4SLinus Torvalds cmp SCB_TAG, A je . + 2; 1331da177e4SLinus Torvalds mvi SCB_MISMATCH call set_seqint; 1341da177e4SLinus Torvalds } 1351da177e4SLinus Torvalds mov NEXT_QUEUED_SCB, SCB_NEXT; 1361da177e4SLinus Torvalds mov SCB_NEXT,WAITING_SCBH; 1371da177e4SLinus Torvalds mov WAITING_SCBH, SCBPTR; 1381da177e4SLinus Torvalds if ((ahc->features & AHC_QUEUE_REGS) != 0) { 1391da177e4SLinus Torvalds mov NONE, SNSCB_QOFF; 1401da177e4SLinus Torvalds } else { 1411da177e4SLinus Torvalds inc QINPOS; 1421da177e4SLinus Torvalds } 1431da177e4SLinus Torvalds and SEQ_FLAGS2, ~SCB_DMA; 1441da177e4SLinus TorvaldsEND_CRITICAL; 1451da177e4SLinus Torvaldsstart_waiting: 1461da177e4SLinus Torvalds /* 1471da177e4SLinus Torvalds * Start the first entry on the waiting SCB list. 1481da177e4SLinus Torvalds */ 1491da177e4SLinus Torvalds mov SCBPTR, WAITING_SCBH; 1501da177e4SLinus Torvalds call start_selection; 1511da177e4SLinus Torvalds 1521da177e4SLinus Torvaldspoll_for_selection: 1531da177e4SLinus Torvalds /* 1541da177e4SLinus Torvalds * Twin channel devices cannot handle things like SELTO 1551da177e4SLinus Torvalds * interrupts on the "background" channel. So, while 1561da177e4SLinus Torvalds * selecting, keep polling the current channel until 1571da177e4SLinus Torvalds * either a selection or reselection occurs. 1581da177e4SLinus Torvalds */ 1591da177e4SLinus Torvalds test SSTAT0, SELDO|SELDI jz poll_for_selection; 1601da177e4SLinus Torvalds 1611da177e4SLinus Torvaldsselection: 1621da177e4SLinus Torvalds /* 1631da177e4SLinus Torvalds * We aren't expecting a bus free, so interrupt 1641da177e4SLinus Torvalds * the kernel driver if it happens. 1651da177e4SLinus Torvalds */ 1661da177e4SLinus Torvalds mvi CLRSINT1,CLRBUSFREE; 1671da177e4SLinus Torvalds if ((ahc->features & AHC_DT) == 0) { 1681da177e4SLinus Torvalds or SIMODE1, ENBUSFREE; 1691da177e4SLinus Torvalds } 1701da177e4SLinus Torvalds 1711da177e4SLinus Torvalds /* 1721da177e4SLinus Torvalds * Guard against a bus free after (re)selection 1731da177e4SLinus Torvalds * but prior to enabling the busfree interrupt. SELDI 1741da177e4SLinus Torvalds * and SELDO will be cleared in that case. 1751da177e4SLinus Torvalds */ 1761da177e4SLinus Torvalds test SSTAT0, SELDI|SELDO jz bus_free_sel; 1771da177e4SLinus Torvalds test SSTAT0,SELDO jnz select_out; 1781da177e4SLinus Torvaldsselect_in: 1791da177e4SLinus Torvalds if ((ahc->flags & AHC_TARGETROLE) != 0) { 1801da177e4SLinus Torvalds if ((ahc->flags & AHC_INITIATORROLE) != 0) { 1811da177e4SLinus Torvalds test SSTAT0, TARGET jz initiator_reselect; 1821da177e4SLinus Torvalds } 1831da177e4SLinus Torvalds mvi CLRSINT0, CLRSELDI; 1841da177e4SLinus Torvalds 1851da177e4SLinus Torvalds /* 1861da177e4SLinus Torvalds * We've just been selected. Assert BSY and 1871da177e4SLinus Torvalds * setup the phase for receiving messages 1881da177e4SLinus Torvalds * from the target. 1891da177e4SLinus Torvalds */ 1901da177e4SLinus Torvalds mvi SCSISIGO, P_MESGOUT|BSYO; 1911da177e4SLinus Torvalds 1921da177e4SLinus Torvalds /* 1931da177e4SLinus Torvalds * Setup the DMA for sending the identify and 1941da177e4SLinus Torvalds * command information. 1951da177e4SLinus Torvalds */ 1961da177e4SLinus Torvalds mvi SEQ_FLAGS, CMDPHASE_PENDING; 1971da177e4SLinus Torvalds 1981da177e4SLinus Torvalds mov A, TQINPOS; 1991da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 2001da177e4SLinus Torvalds mvi DINDEX, CCHADDR; 2011da177e4SLinus Torvalds mvi SHARED_DATA_ADDR call set_32byte_addr; 2021da177e4SLinus Torvalds mvi CCSCBCTL, CCSCBRESET; 2031da177e4SLinus Torvalds } else { 2041da177e4SLinus Torvalds mvi DINDEX, HADDR; 2051da177e4SLinus Torvalds mvi SHARED_DATA_ADDR call set_32byte_addr; 2061da177e4SLinus Torvalds mvi DFCNTRL, FIFORESET; 2071da177e4SLinus Torvalds } 2081da177e4SLinus Torvalds 2091da177e4SLinus Torvalds /* Initiator that selected us */ 2101da177e4SLinus Torvalds and SAVED_SCSIID, SELID_MASK, SELID; 2111da177e4SLinus Torvalds /* The Target ID we were selected at */ 2121da177e4SLinus Torvalds if ((ahc->features & AHC_MULTI_TID) != 0) { 2131da177e4SLinus Torvalds and A, OID, TARGIDIN; 2141da177e4SLinus Torvalds } else if ((ahc->features & AHC_ULTRA2) != 0) { 2151da177e4SLinus Torvalds and A, OID, SCSIID_ULTRA2; 2161da177e4SLinus Torvalds } else { 2171da177e4SLinus Torvalds and A, OID, SCSIID; 2181da177e4SLinus Torvalds } 2191da177e4SLinus Torvalds or SAVED_SCSIID, A; 2201da177e4SLinus Torvalds if ((ahc->features & AHC_TWIN) != 0) { 2211da177e4SLinus Torvalds test SBLKCTL, SELBUSB jz . + 2; 2221da177e4SLinus Torvalds or SAVED_SCSIID, TWIN_CHNLB; 2231da177e4SLinus Torvalds } 2241da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 2251da177e4SLinus Torvalds mov CCSCBRAM, SAVED_SCSIID; 2261da177e4SLinus Torvalds } else { 2271da177e4SLinus Torvalds mov DFDAT, SAVED_SCSIID; 2281da177e4SLinus Torvalds } 2291da177e4SLinus Torvalds 2301da177e4SLinus Torvalds /* 2311da177e4SLinus Torvalds * If ATN isn't asserted, the target isn't interested 2321da177e4SLinus Torvalds * in talking to us. Go directly to bus free. 2331da177e4SLinus Torvalds * XXX SCSI-1 may require us to assume lun 0 if 2341da177e4SLinus Torvalds * ATN is false. 2351da177e4SLinus Torvalds */ 2361da177e4SLinus Torvalds test SCSISIGI, ATNI jz target_busfree; 2371da177e4SLinus Torvalds 2381da177e4SLinus Torvalds /* 2391da177e4SLinus Torvalds * Watch ATN closely now as we pull in messages from the 2401da177e4SLinus Torvalds * initiator. We follow the guidlines from section 6.5 2411da177e4SLinus Torvalds * of the SCSI-2 spec for what messages are allowed when. 2421da177e4SLinus Torvalds */ 2431da177e4SLinus Torvalds call target_inb; 2441da177e4SLinus Torvalds 2451da177e4SLinus Torvalds /* 2461da177e4SLinus Torvalds * Our first message must be one of IDENTIFY, ABORT, or 2471da177e4SLinus Torvalds * BUS_DEVICE_RESET. 2481da177e4SLinus Torvalds */ 2491da177e4SLinus Torvalds test DINDEX, MSG_IDENTIFYFLAG jz host_target_message_loop; 2501da177e4SLinus Torvalds /* Store for host */ 2511da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 2521da177e4SLinus Torvalds mov CCSCBRAM, DINDEX; 2531da177e4SLinus Torvalds } else { 2541da177e4SLinus Torvalds mov DFDAT, DINDEX; 2551da177e4SLinus Torvalds } 2561da177e4SLinus Torvalds and SAVED_LUN, MSG_IDENTIFY_LUNMASK, DINDEX; 2571da177e4SLinus Torvalds 2581da177e4SLinus Torvalds /* Remember for disconnection decision */ 2591da177e4SLinus Torvalds test DINDEX, MSG_IDENTIFY_DISCFLAG jnz . + 2; 2601da177e4SLinus Torvalds /* XXX Honor per target settings too */ 2611da177e4SLinus Torvalds or SEQ_FLAGS, NO_DISCONNECT; 2621da177e4SLinus Torvalds 2631da177e4SLinus Torvalds test SCSISIGI, ATNI jz ident_messages_done; 2641da177e4SLinus Torvalds call target_inb; 2651da177e4SLinus Torvalds /* 2661da177e4SLinus Torvalds * If this is a tagged request, the tagged message must 2671da177e4SLinus Torvalds * immediately follow the identify. We test for a valid 2681da177e4SLinus Torvalds * tag message by seeing if it is >= MSG_SIMPLE_Q_TAG and 2691da177e4SLinus Torvalds * < MSG_IGN_WIDE_RESIDUE. 2701da177e4SLinus Torvalds */ 2711da177e4SLinus Torvalds add A, -MSG_SIMPLE_Q_TAG, DINDEX; 2721da177e4SLinus Torvalds jnc ident_messages_done_msg_pending; 2731da177e4SLinus Torvalds add A, -MSG_IGN_WIDE_RESIDUE, DINDEX; 2741da177e4SLinus Torvalds jc ident_messages_done_msg_pending; 2751da177e4SLinus Torvalds 2761da177e4SLinus Torvalds /* Store for host */ 2771da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 2781da177e4SLinus Torvalds mov CCSCBRAM, DINDEX; 2791da177e4SLinus Torvalds } else { 2801da177e4SLinus Torvalds mov DFDAT, DINDEX; 2811da177e4SLinus Torvalds } 2821da177e4SLinus Torvalds 2831da177e4SLinus Torvalds /* 2841da177e4SLinus Torvalds * If the initiator doesn't feel like providing a tag number, 2851da177e4SLinus Torvalds * we've got a failed selection and must transition to bus 2861da177e4SLinus Torvalds * free. 2871da177e4SLinus Torvalds */ 2881da177e4SLinus Torvalds test SCSISIGI, ATNI jz target_busfree; 2891da177e4SLinus Torvalds 2901da177e4SLinus Torvalds /* 2911da177e4SLinus Torvalds * Store the tag for the host. 2921da177e4SLinus Torvalds */ 2931da177e4SLinus Torvalds call target_inb; 2941da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 2951da177e4SLinus Torvalds mov CCSCBRAM, DINDEX; 2961da177e4SLinus Torvalds } else { 2971da177e4SLinus Torvalds mov DFDAT, DINDEX; 2981da177e4SLinus Torvalds } 2991da177e4SLinus Torvalds mov INITIATOR_TAG, DINDEX; 3001da177e4SLinus Torvalds or SEQ_FLAGS, TARGET_CMD_IS_TAGGED; 3011da177e4SLinus Torvalds 3021da177e4SLinus Torvaldsident_messages_done: 3031da177e4SLinus Torvalds /* Terminate the ident list */ 3041da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 3051da177e4SLinus Torvalds mvi CCSCBRAM, SCB_LIST_NULL; 3061da177e4SLinus Torvalds } else { 3071da177e4SLinus Torvalds mvi DFDAT, SCB_LIST_NULL; 3081da177e4SLinus Torvalds } 3091da177e4SLinus Torvalds or SEQ_FLAGS, TARG_CMD_PENDING; 3101da177e4SLinus Torvalds test SEQ_FLAGS2, TARGET_MSG_PENDING 3111da177e4SLinus Torvalds jnz target_mesgout_pending; 3121da177e4SLinus Torvalds test SCSISIGI, ATNI jnz target_mesgout_continue; 3131da177e4SLinus Torvalds jmp target_ITloop; 3141da177e4SLinus Torvalds 3151da177e4SLinus Torvalds 3161da177e4SLinus Torvaldsident_messages_done_msg_pending: 3171da177e4SLinus Torvalds or SEQ_FLAGS2, TARGET_MSG_PENDING; 3181da177e4SLinus Torvalds jmp ident_messages_done; 3191da177e4SLinus Torvalds 3201da177e4SLinus Torvalds /* 3211da177e4SLinus Torvalds * Pushed message loop to allow the kernel to 3221da177e4SLinus Torvalds * run it's own target mode message state engine. 3231da177e4SLinus Torvalds */ 3241da177e4SLinus Torvaldshost_target_message_loop: 3251da177e4SLinus Torvalds mvi HOST_MSG_LOOP call set_seqint; 3261da177e4SLinus Torvalds cmp RETURN_1, EXIT_MSG_LOOP je target_ITloop; 3271da177e4SLinus Torvalds test SSTAT0, SPIORDY jz .; 3281da177e4SLinus Torvalds jmp host_target_message_loop; 3291da177e4SLinus Torvalds } 3301da177e4SLinus Torvalds 3311da177e4SLinus Torvaldsif ((ahc->flags & AHC_INITIATORROLE) != 0) { 3321da177e4SLinus Torvalds/* 3331da177e4SLinus Torvalds * Reselection has been initiated by a target. Make a note that we've been 3341da177e4SLinus Torvalds * reselected, but haven't seen an IDENTIFY message from the target yet. 3351da177e4SLinus Torvalds */ 3361da177e4SLinus Torvaldsinitiator_reselect: 3371da177e4SLinus Torvalds /* XXX test for and handle ONE BIT condition */ 3381da177e4SLinus Torvalds or SXFRCTL0, SPIOEN|CLRSTCNT|CLRCHN; 3391da177e4SLinus Torvalds and SAVED_SCSIID, SELID_MASK, SELID; 3401da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA2) != 0) { 3411da177e4SLinus Torvalds and A, OID, SCSIID_ULTRA2; 3421da177e4SLinus Torvalds } else { 3431da177e4SLinus Torvalds and A, OID, SCSIID; 3441da177e4SLinus Torvalds } 3451da177e4SLinus Torvalds or SAVED_SCSIID, A; 3461da177e4SLinus Torvalds if ((ahc->features & AHC_TWIN) != 0) { 3471da177e4SLinus Torvalds test SBLKCTL, SELBUSB jz . + 2; 3481da177e4SLinus Torvalds or SAVED_SCSIID, TWIN_CHNLB; 3491da177e4SLinus Torvalds } 3501da177e4SLinus Torvalds mvi CLRSINT0, CLRSELDI; 3511da177e4SLinus Torvalds jmp ITloop; 3521da177e4SLinus Torvalds} 3531da177e4SLinus Torvalds 3541da177e4SLinus Torvaldsabort_qinscb: 3551da177e4SLinus Torvalds call add_scb_to_free_list; 3561da177e4SLinus Torvalds jmp poll_for_work_loop; 3571da177e4SLinus Torvalds 3581da177e4SLinus Torvaldsstart_selection: 3591da177e4SLinus Torvalds /* 3601da177e4SLinus Torvalds * If bus reset interrupts have been disabled (from a previous 3611da177e4SLinus Torvalds * reset), re-enable them now. Resets are only of interest 3621da177e4SLinus Torvalds * when we have outstanding transactions, so we can safely 3631da177e4SLinus Torvalds * defer re-enabling the interrupt until, as an initiator, 3641da177e4SLinus Torvalds * we start sending out transactions again. 3651da177e4SLinus Torvalds */ 3661da177e4SLinus Torvalds test SIMODE1, ENSCSIRST jnz . + 3; 3671da177e4SLinus Torvalds mvi CLRSINT1, CLRSCSIRSTI; 3681da177e4SLinus Torvalds or SIMODE1, ENSCSIRST; 3691da177e4SLinus Torvalds if ((ahc->features & AHC_TWIN) != 0) { 3701da177e4SLinus Torvalds and SINDEX,~SELBUSB,SBLKCTL;/* Clear channel select bit */ 3711da177e4SLinus Torvalds test SCB_SCSIID, TWIN_CHNLB jz . + 2; 3721da177e4SLinus Torvalds or SINDEX, SELBUSB; 3731da177e4SLinus Torvalds mov SBLKCTL,SINDEX; /* select channel */ 3741da177e4SLinus Torvalds } 3751da177e4SLinus Torvaldsinitialize_scsiid: 3761da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA2) != 0) { 3771da177e4SLinus Torvalds mov SCSIID_ULTRA2, SCB_SCSIID; 3781da177e4SLinus Torvalds } else if ((ahc->features & AHC_TWIN) != 0) { 3791da177e4SLinus Torvalds and SCSIID, TWIN_TID|OID, SCB_SCSIID; 3801da177e4SLinus Torvalds } else { 3811da177e4SLinus Torvalds mov SCSIID, SCB_SCSIID; 3821da177e4SLinus Torvalds } 3831da177e4SLinus Torvalds if ((ahc->flags & AHC_TARGETROLE) != 0) { 3841da177e4SLinus Torvalds mov SINDEX, SCSISEQ_TEMPLATE; 3851da177e4SLinus Torvalds test SCB_CONTROL, TARGET_SCB jz . + 2; 3861da177e4SLinus Torvalds or SINDEX, TEMODE; 3871da177e4SLinus Torvalds mov SCSISEQ, SINDEX ret; 3881da177e4SLinus Torvalds } else { 3891da177e4SLinus Torvalds mov SCSISEQ, SCSISEQ_TEMPLATE ret; 3901da177e4SLinus Torvalds } 3911da177e4SLinus Torvalds 3921da177e4SLinus Torvalds/* 3931da177e4SLinus Torvalds * Initialize transfer settings with SCB provided settings. 3941da177e4SLinus Torvalds */ 3951da177e4SLinus Torvaldsset_transfer_settings: 3961da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA) != 0) { 3971da177e4SLinus Torvalds test SCB_CONTROL, ULTRAENB jz . + 2; 3981da177e4SLinus Torvalds or SXFRCTL0, FAST20; 3991da177e4SLinus Torvalds } 4001da177e4SLinus Torvalds /* 4011da177e4SLinus Torvalds * Initialize SCSIRATE with the appropriate value for this target. 4021da177e4SLinus Torvalds */ 4031da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA2) != 0) { 4041da177e4SLinus Torvalds bmov SCSIRATE, SCB_SCSIRATE, 2 ret; 4051da177e4SLinus Torvalds } else { 4061da177e4SLinus Torvalds mov SCSIRATE, SCB_SCSIRATE ret; 4071da177e4SLinus Torvalds } 4081da177e4SLinus Torvalds 4091da177e4SLinus Torvaldsif ((ahc->flags & AHC_TARGETROLE) != 0) { 4101da177e4SLinus Torvalds/* 4111da177e4SLinus Torvalds * We carefully toggle SPIOEN to allow us to return the 4121da177e4SLinus Torvalds * message byte we receive so it can be checked prior to 4131da177e4SLinus Torvalds * driving REQ on the bus for the next byte. 4141da177e4SLinus Torvalds */ 4151da177e4SLinus Torvaldstarget_inb: 4161da177e4SLinus Torvalds /* 4171da177e4SLinus Torvalds * Drive REQ on the bus by enabling SCSI PIO. 4181da177e4SLinus Torvalds */ 4191da177e4SLinus Torvalds or SXFRCTL0, SPIOEN; 4201da177e4SLinus Torvalds /* Wait for the byte */ 4211da177e4SLinus Torvalds test SSTAT0, SPIORDY jz .; 4221da177e4SLinus Torvalds /* Prevent our read from triggering another REQ */ 4231da177e4SLinus Torvalds and SXFRCTL0, ~SPIOEN; 4241da177e4SLinus Torvalds /* Save latched contents */ 4251da177e4SLinus Torvalds mov DINDEX, SCSIDATL ret; 4261da177e4SLinus Torvalds} 4271da177e4SLinus Torvalds 4281da177e4SLinus Torvalds/* 4291da177e4SLinus Torvalds * After the selection, remove this SCB from the "waiting SCB" 4301da177e4SLinus Torvalds * list. This is achieved by simply moving our "next" pointer into 4311da177e4SLinus Torvalds * WAITING_SCBH. Our next pointer will be set to null the next time this 4321da177e4SLinus Torvalds * SCB is used, so don't bother with it now. 4331da177e4SLinus Torvalds */ 4341da177e4SLinus Torvaldsselect_out: 4351da177e4SLinus Torvalds /* Turn off the selection hardware */ 4361da177e4SLinus Torvalds and SCSISEQ, TEMODE|ENSELI|ENRSELI|ENAUTOATNP, SCSISEQ; 4371da177e4SLinus Torvalds mov SCBPTR, WAITING_SCBH; 4381da177e4SLinus Torvalds mov WAITING_SCBH,SCB_NEXT; 4391da177e4SLinus Torvalds mov SAVED_SCSIID, SCB_SCSIID; 4401da177e4SLinus Torvalds and SAVED_LUN, LID, SCB_LUN; 4411da177e4SLinus Torvalds call set_transfer_settings; 4421da177e4SLinus Torvalds if ((ahc->flags & AHC_TARGETROLE) != 0) { 4431da177e4SLinus Torvalds test SSTAT0, TARGET jz initiator_select; 4441da177e4SLinus Torvalds 4451da177e4SLinus Torvalds or SXFRCTL0, CLRSTCNT|CLRCHN; 4461da177e4SLinus Torvalds 4471da177e4SLinus Torvalds /* 4481da177e4SLinus Torvalds * Put tag in connonical location since not 4491da177e4SLinus Torvalds * all connections have an SCB. 4501da177e4SLinus Torvalds */ 4511da177e4SLinus Torvalds mov INITIATOR_TAG, SCB_TARGET_ITAG; 4521da177e4SLinus Torvalds 4531da177e4SLinus Torvalds /* 4541da177e4SLinus Torvalds * We've just re-selected an initiator. 4551da177e4SLinus Torvalds * Assert BSY and setup the phase for 4561da177e4SLinus Torvalds * sending our identify messages. 4571da177e4SLinus Torvalds */ 4581da177e4SLinus Torvalds mvi P_MESGIN|BSYO call change_phase; 4591da177e4SLinus Torvalds mvi CLRSINT0, CLRSELDO; 4601da177e4SLinus Torvalds 4611da177e4SLinus Torvalds /* 4621da177e4SLinus Torvalds * Start out with a simple identify message. 4631da177e4SLinus Torvalds */ 4641da177e4SLinus Torvalds or SAVED_LUN, MSG_IDENTIFYFLAG call target_outb; 4651da177e4SLinus Torvalds 4661da177e4SLinus Torvalds /* 4671da177e4SLinus Torvalds * If we are the result of a tagged command, send 4681da177e4SLinus Torvalds * a simple Q tag and the tag id. 4691da177e4SLinus Torvalds */ 4701da177e4SLinus Torvalds test SCB_CONTROL, TAG_ENB jz . + 3; 4711da177e4SLinus Torvalds mvi MSG_SIMPLE_Q_TAG call target_outb; 4721da177e4SLinus Torvalds mov SCB_TARGET_ITAG call target_outb; 4731da177e4SLinus Torvaldstarget_synccmd: 4741da177e4SLinus Torvalds /* 4751da177e4SLinus Torvalds * Now determine what phases the host wants us 4761da177e4SLinus Torvalds * to go through. 4771da177e4SLinus Torvalds */ 4781da177e4SLinus Torvalds mov SEQ_FLAGS, SCB_TARGET_PHASES; 4791da177e4SLinus Torvalds 4801da177e4SLinus Torvalds test SCB_CONTROL, MK_MESSAGE jz target_ITloop; 4811da177e4SLinus Torvalds mvi P_MESGIN|BSYO call change_phase; 4821da177e4SLinus Torvalds jmp host_target_message_loop; 4831da177e4SLinus Torvaldstarget_ITloop: 4841da177e4SLinus Torvalds /* 4851da177e4SLinus Torvalds * Start honoring ATN signals now that 4861da177e4SLinus Torvalds * we properly identified ourselves. 4871da177e4SLinus Torvalds */ 4881da177e4SLinus Torvalds test SCSISIGI, ATNI jnz target_mesgout; 4891da177e4SLinus Torvalds test SEQ_FLAGS, CMDPHASE_PENDING jnz target_cmdphase; 4901da177e4SLinus Torvalds test SEQ_FLAGS, DPHASE_PENDING jnz target_dphase; 4911da177e4SLinus Torvalds test SEQ_FLAGS, SPHASE_PENDING jnz target_sphase; 4921da177e4SLinus Torvalds 4931da177e4SLinus Torvalds /* 4941da177e4SLinus Torvalds * No more work to do. Either disconnect or not depending 4951da177e4SLinus Torvalds * on the state of NO_DISCONNECT. 4961da177e4SLinus Torvalds */ 4971da177e4SLinus Torvalds test SEQ_FLAGS, NO_DISCONNECT jz target_disconnect; 4981da177e4SLinus Torvalds mvi TARG_IMMEDIATE_SCB, SCB_LIST_NULL; 4991da177e4SLinus Torvalds call complete_target_cmd; 5001da177e4SLinus Torvalds if ((ahc->flags & AHC_PAGESCBS) != 0) { 5011da177e4SLinus Torvalds mov ALLZEROS call get_free_or_disc_scb; 5021da177e4SLinus Torvalds } 5031da177e4SLinus Torvalds cmp TARG_IMMEDIATE_SCB, SCB_LIST_NULL je .; 5041da177e4SLinus Torvalds mvi DMAPARAMS, HDMAEN|DIRECTION|FIFORESET; 5051da177e4SLinus Torvalds mov TARG_IMMEDIATE_SCB call dma_scb; 5061da177e4SLinus Torvalds call set_transfer_settings; 5071da177e4SLinus Torvalds or SXFRCTL0, CLRSTCNT|CLRCHN; 5081da177e4SLinus Torvalds jmp target_synccmd; 5091da177e4SLinus Torvalds 5101da177e4SLinus Torvaldstarget_mesgout: 5111da177e4SLinus Torvalds mvi SCSISIGO, P_MESGOUT|BSYO; 5121da177e4SLinus Torvaldstarget_mesgout_continue: 5131da177e4SLinus Torvalds call target_inb; 5141da177e4SLinus Torvaldstarget_mesgout_pending: 5151da177e4SLinus Torvalds and SEQ_FLAGS2, ~TARGET_MSG_PENDING; 5161da177e4SLinus Torvalds /* Local Processing goes here... */ 5171da177e4SLinus Torvalds jmp host_target_message_loop; 5181da177e4SLinus Torvalds 5191da177e4SLinus Torvaldstarget_disconnect: 5201da177e4SLinus Torvalds mvi P_MESGIN|BSYO call change_phase; 5211da177e4SLinus Torvalds test SEQ_FLAGS, DPHASE jz . + 2; 5221da177e4SLinus Torvalds mvi MSG_SAVEDATAPOINTER call target_outb; 5231da177e4SLinus Torvalds mvi MSG_DISCONNECT call target_outb; 5241da177e4SLinus Torvalds 5251da177e4SLinus Torvaldstarget_busfree_wait: 5261da177e4SLinus Torvalds /* Wait for preceding I/O session to complete. */ 5271da177e4SLinus Torvalds test SCSISIGI, ACKI jnz .; 5281da177e4SLinus Torvaldstarget_busfree: 5291da177e4SLinus Torvalds and SIMODE1, ~ENBUSFREE; 5301da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA2) != 0) { 5311da177e4SLinus Torvalds clr SCSIBUSL; 5321da177e4SLinus Torvalds } 5331da177e4SLinus Torvalds clr SCSISIGO; 5341da177e4SLinus Torvalds mvi LASTPHASE, P_BUSFREE; 5351da177e4SLinus Torvalds call complete_target_cmd; 5361da177e4SLinus Torvalds jmp poll_for_work; 5371da177e4SLinus Torvalds 5381da177e4SLinus Torvaldstarget_cmdphase: 5391da177e4SLinus Torvalds /* 5401da177e4SLinus Torvalds * The target has dropped ATN (doesn't want to abort or BDR) 5411da177e4SLinus Torvalds * and we believe this selection to be valid. If the ring 5421da177e4SLinus Torvalds * buffer for new commands is full, return busy or queue full. 5431da177e4SLinus Torvalds */ 5441da177e4SLinus Torvalds if ((ahc->features & AHC_HS_MAILBOX) != 0) { 5451da177e4SLinus Torvalds and A, HOST_TQINPOS, HS_MAILBOX; 5461da177e4SLinus Torvalds } else { 5471da177e4SLinus Torvalds mov A, KERNEL_TQINPOS; 5481da177e4SLinus Torvalds } 5491da177e4SLinus Torvalds cmp TQINPOS, A jne tqinfifo_has_space; 5501da177e4SLinus Torvalds mvi P_STATUS|BSYO call change_phase; 5511da177e4SLinus Torvalds test SEQ_FLAGS, TARGET_CMD_IS_TAGGED jz . + 3; 5521da177e4SLinus Torvalds mvi STATUS_QUEUE_FULL call target_outb; 5531da177e4SLinus Torvalds jmp target_busfree_wait; 5541da177e4SLinus Torvalds mvi STATUS_BUSY call target_outb; 5551da177e4SLinus Torvalds jmp target_busfree_wait; 5561da177e4SLinus Torvaldstqinfifo_has_space: 5571da177e4SLinus Torvalds mvi P_COMMAND|BSYO call change_phase; 5581da177e4SLinus Torvalds call target_inb; 5591da177e4SLinus Torvalds mov A, DINDEX; 5601da177e4SLinus Torvalds /* Store for host */ 5611da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 5621da177e4SLinus Torvalds mov CCSCBRAM, A; 5631da177e4SLinus Torvalds } else { 5641da177e4SLinus Torvalds mov DFDAT, A; 5651da177e4SLinus Torvalds } 5661da177e4SLinus Torvalds 5671da177e4SLinus Torvalds /* 5681da177e4SLinus Torvalds * Determine the number of bytes to read 5691da177e4SLinus Torvalds * based on the command group code via table lookup. 5701da177e4SLinus Torvalds * We reuse the first 8 bytes of the TARG_SCSIRATE 5711da177e4SLinus Torvalds * BIOS array for this table. Count is one less than 5721da177e4SLinus Torvalds * the total for the command since we've already fetched 5731da177e4SLinus Torvalds * the first byte. 5741da177e4SLinus Torvalds */ 5751da177e4SLinus Torvalds shr A, CMD_GROUP_CODE_SHIFT; 5761da177e4SLinus Torvalds add SINDEX, CMDSIZE_TABLE, A; 5771da177e4SLinus Torvalds mov A, SINDIR; 5781da177e4SLinus Torvalds 5791da177e4SLinus Torvalds test A, 0xFF jz command_phase_done; 5801da177e4SLinus Torvalds or SXFRCTL0, SPIOEN; 5811da177e4SLinus Torvaldscommand_loop: 5821da177e4SLinus Torvalds test SSTAT0, SPIORDY jz .; 5831da177e4SLinus Torvalds cmp A, 1 jne . + 2; 5841da177e4SLinus Torvalds and SXFRCTL0, ~SPIOEN; /* Last Byte */ 5851da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 5861da177e4SLinus Torvalds mov CCSCBRAM, SCSIDATL; 5871da177e4SLinus Torvalds } else { 5881da177e4SLinus Torvalds mov DFDAT, SCSIDATL; 5891da177e4SLinus Torvalds } 5901da177e4SLinus Torvalds dec A; 5911da177e4SLinus Torvalds test A, 0xFF jnz command_loop; 5921da177e4SLinus Torvalds 5931da177e4SLinus Torvaldscommand_phase_done: 5941da177e4SLinus Torvalds and SEQ_FLAGS, ~CMDPHASE_PENDING; 5951da177e4SLinus Torvalds jmp target_ITloop; 5961da177e4SLinus Torvalds 5971da177e4SLinus Torvaldstarget_dphase: 5981da177e4SLinus Torvalds /* 5991da177e4SLinus Torvalds * Data phases on the bus are from the 6001da177e4SLinus Torvalds * perspective of the initiator. The dma 6011da177e4SLinus Torvalds * code looks at LASTPHASE to determine the 6021da177e4SLinus Torvalds * data direction of the DMA. Toggle it for 6031da177e4SLinus Torvalds * target transfers. 6041da177e4SLinus Torvalds */ 6051da177e4SLinus Torvalds xor LASTPHASE, IOI, SCB_TARGET_DATA_DIR; 6061da177e4SLinus Torvalds or SCB_TARGET_DATA_DIR, BSYO call change_phase; 6071da177e4SLinus Torvalds jmp p_data; 6081da177e4SLinus Torvalds 6091da177e4SLinus Torvaldstarget_sphase: 6101da177e4SLinus Torvalds mvi P_STATUS|BSYO call change_phase; 6111da177e4SLinus Torvalds mvi LASTPHASE, P_STATUS; 6121da177e4SLinus Torvalds mov SCB_SCSI_STATUS call target_outb; 6131da177e4SLinus Torvalds /* XXX Watch for ATN or parity errors??? */ 6141da177e4SLinus Torvalds mvi SCSISIGO, P_MESGIN|BSYO; 6151da177e4SLinus Torvalds /* MSG_CMDCMPLT is 0, but we can't do an immediate of 0 */ 6161da177e4SLinus Torvalds mov ALLZEROS call target_outb; 6171da177e4SLinus Torvalds jmp target_busfree_wait; 6181da177e4SLinus Torvalds 6191da177e4SLinus Torvaldscomplete_target_cmd: 6201da177e4SLinus Torvalds test SEQ_FLAGS, TARG_CMD_PENDING jnz . + 2; 6211da177e4SLinus Torvalds mov SCB_TAG jmp complete_post; 6221da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 6231da177e4SLinus Torvalds /* Set the valid byte */ 6241da177e4SLinus Torvalds mvi CCSCBADDR, 24; 6251da177e4SLinus Torvalds mov CCSCBRAM, ALLONES; 6261da177e4SLinus Torvalds mvi CCHCNT, 28; 6271da177e4SLinus Torvalds or CCSCBCTL, CCSCBEN|CCSCBRESET; 6281da177e4SLinus Torvalds test CCSCBCTL, CCSCBDONE jz .; 6291da177e4SLinus Torvalds clr CCSCBCTL; 6301da177e4SLinus Torvalds } else { 6311da177e4SLinus Torvalds /* Set the valid byte */ 6321da177e4SLinus Torvalds or DFCNTRL, FIFORESET; 6331da177e4SLinus Torvalds mvi DFWADDR, 3; /* Third 64bit word or byte 24 */ 6341da177e4SLinus Torvalds mov DFDAT, ALLONES; 6351da177e4SLinus Torvalds mvi 28 call set_hcnt; 6361da177e4SLinus Torvalds or DFCNTRL, HDMAEN|FIFOFLUSH; 6371da177e4SLinus Torvalds call dma_finish; 6381da177e4SLinus Torvalds } 6391da177e4SLinus Torvalds inc TQINPOS; 6401da177e4SLinus Torvalds mvi INTSTAT,CMDCMPLT ret; 6411da177e4SLinus Torvalds } 6421da177e4SLinus Torvalds 6431da177e4SLinus Torvaldsif ((ahc->flags & AHC_INITIATORROLE) != 0) { 6441da177e4SLinus Torvaldsinitiator_select: 6451da177e4SLinus Torvalds or SXFRCTL0, SPIOEN|CLRSTCNT|CLRCHN; 6461da177e4SLinus Torvalds /* 6471da177e4SLinus Torvalds * As soon as we get a successful selection, the target 6481da177e4SLinus Torvalds * should go into the message out phase since we have ATN 6491da177e4SLinus Torvalds * asserted. 6501da177e4SLinus Torvalds */ 6511da177e4SLinus Torvalds mvi MSG_OUT, MSG_IDENTIFYFLAG; 6521da177e4SLinus Torvalds mvi SEQ_FLAGS, NO_CDB_SENT; 6531da177e4SLinus Torvalds mvi CLRSINT0, CLRSELDO; 6541da177e4SLinus Torvalds 6551da177e4SLinus Torvalds /* 6561da177e4SLinus Torvalds * Main loop for information transfer phases. Wait for the 6571da177e4SLinus Torvalds * target to assert REQ before checking MSG, C/D and I/O for 6581da177e4SLinus Torvalds * the bus phase. 6591da177e4SLinus Torvalds */ 6601da177e4SLinus Torvaldsmesgin_phasemis: 6611da177e4SLinus TorvaldsITloop: 6621da177e4SLinus Torvalds call phase_lock; 6631da177e4SLinus Torvalds 6641da177e4SLinus Torvalds mov A, LASTPHASE; 6651da177e4SLinus Torvalds 6661da177e4SLinus Torvalds test A, ~P_DATAIN jz p_data; 6671da177e4SLinus Torvalds cmp A,P_COMMAND je p_command; 6681da177e4SLinus Torvalds cmp A,P_MESGOUT je p_mesgout; 6691da177e4SLinus Torvalds cmp A,P_STATUS je p_status; 6701da177e4SLinus Torvalds cmp A,P_MESGIN je p_mesgin; 6711da177e4SLinus Torvalds 6721da177e4SLinus Torvalds mvi BAD_PHASE call set_seqint; 6731da177e4SLinus Torvalds jmp ITloop; /* Try reading the bus again. */ 6741da177e4SLinus Torvalds 6751da177e4SLinus Torvaldsawait_busfree: 6761da177e4SLinus Torvalds and SIMODE1, ~ENBUSFREE; 6771da177e4SLinus Torvalds mov NONE, SCSIDATL; /* Ack the last byte */ 6781da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA2) != 0) { 6791da177e4SLinus Torvalds clr SCSIBUSL; /* Prevent bit leakage durint SELTO */ 6801da177e4SLinus Torvalds } 6811da177e4SLinus Torvalds and SXFRCTL0, ~SPIOEN; 68279778a27SJames Bottomley mvi SEQ_FLAGS, NOT_IDENTIFIED|NO_CDB_SENT; 6831da177e4SLinus Torvalds test SSTAT1,REQINIT|BUSFREE jz .; 6841da177e4SLinus Torvalds test SSTAT1, BUSFREE jnz poll_for_work; 6851da177e4SLinus Torvalds mvi MISSED_BUSFREE call set_seqint; 6861da177e4SLinus Torvalds} 6871da177e4SLinus Torvalds 6881da177e4SLinus Torvaldsclear_target_state: 6891da177e4SLinus Torvalds /* 6901da177e4SLinus Torvalds * We assume that the kernel driver may reset us 6911da177e4SLinus Torvalds * at any time, even in the middle of a DMA, so 6921da177e4SLinus Torvalds * clear DFCNTRL too. 6931da177e4SLinus Torvalds */ 6941da177e4SLinus Torvalds clr DFCNTRL; 6951da177e4SLinus Torvalds or SXFRCTL0, CLRSTCNT|CLRCHN; 6961da177e4SLinus Torvalds 6971da177e4SLinus Torvalds /* 6981da177e4SLinus Torvalds * We don't know the target we will connect to, 6991da177e4SLinus Torvalds * so default to narrow transfers to avoid 7001da177e4SLinus Torvalds * parity problems. 7011da177e4SLinus Torvalds */ 7021da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA2) != 0) { 7031da177e4SLinus Torvalds bmov SCSIRATE, ALLZEROS, 2; 7041da177e4SLinus Torvalds } else { 7051da177e4SLinus Torvalds clr SCSIRATE; 7061da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA) != 0) { 7071da177e4SLinus Torvalds and SXFRCTL0, ~(FAST20); 7081da177e4SLinus Torvalds } 7091da177e4SLinus Torvalds } 7101da177e4SLinus Torvalds mvi LASTPHASE, P_BUSFREE; 7111da177e4SLinus Torvalds /* clear target specific flags */ 7121da177e4SLinus Torvalds mvi SEQ_FLAGS, NOT_IDENTIFIED|NO_CDB_SENT ret; 7131da177e4SLinus Torvalds 7141da177e4SLinus Torvaldssg_advance: 7151da177e4SLinus Torvalds clr A; /* add sizeof(struct scatter) */ 7161da177e4SLinus Torvalds add SCB_RESIDUAL_SGPTR[0],SG_SIZEOF; 7171da177e4SLinus Torvalds adc SCB_RESIDUAL_SGPTR[1],A; 7181da177e4SLinus Torvalds adc SCB_RESIDUAL_SGPTR[2],A; 7191da177e4SLinus Torvalds adc SCB_RESIDUAL_SGPTR[3],A ret; 7201da177e4SLinus Torvalds 7211da177e4SLinus Torvaldsif ((ahc->features & AHC_CMD_CHAN) != 0) { 7221da177e4SLinus Torvaldsdisable_ccsgen: 7231da177e4SLinus Torvalds test CCSGCTL, CCSGEN jz return; 7241da177e4SLinus Torvalds test CCSGCTL, CCSGDONE jz .; 7251da177e4SLinus Torvaldsdisable_ccsgen_fetch_done: 7261da177e4SLinus Torvalds clr CCSGCTL; 7271da177e4SLinus Torvalds test CCSGCTL, CCSGEN jnz .; 7281da177e4SLinus Torvalds ret; 7291da177e4SLinus Torvaldsidle_loop: 7301da177e4SLinus Torvalds /* 7311da177e4SLinus Torvalds * Do we need any more segments for this transfer? 7321da177e4SLinus Torvalds */ 7331da177e4SLinus Torvalds test SCB_RESIDUAL_DATACNT[3], SG_LAST_SEG jnz return; 7341da177e4SLinus Torvalds 7351da177e4SLinus Torvalds /* Did we just finish fetching segs? */ 7361da177e4SLinus Torvalds cmp CCSGCTL, CCSGEN|CCSGDONE je idle_sgfetch_complete; 7371da177e4SLinus Torvalds 7381da177e4SLinus Torvalds /* Are we actively fetching segments? */ 7391da177e4SLinus Torvalds test CCSGCTL, CCSGEN jnz return; 7401da177e4SLinus Torvalds 7411da177e4SLinus Torvalds /* 7421da177e4SLinus Torvalds * Do we have any prefetch left??? 7431da177e4SLinus Torvalds */ 7441da177e4SLinus Torvalds cmp CCSGADDR, SG_PREFETCH_CNT jne idle_sg_avail; 7451da177e4SLinus Torvalds 7461da177e4SLinus Torvalds /* 7471da177e4SLinus Torvalds * Need to fetch segments, but we can only do that 7481da177e4SLinus Torvalds * if the command channel is completely idle. Make 7491da177e4SLinus Torvalds * sure we don't have an SCB prefetch going on. 7501da177e4SLinus Torvalds */ 7511da177e4SLinus Torvalds test CCSCBCTL, CCSCBEN jnz return; 7521da177e4SLinus Torvalds 7531da177e4SLinus Torvalds /* 7541da177e4SLinus Torvalds * We fetch a "cacheline aligned" and sized amount of data 755*25985edcSLucas De Marchi * so we don't end up referencing a non-existent page. 7561da177e4SLinus Torvalds * Cacheline aligned is in quotes because the kernel will 7571da177e4SLinus Torvalds * set the prefetch amount to a reasonable level if the 7581da177e4SLinus Torvalds * cacheline size is unknown. 7591da177e4SLinus Torvalds */ 7601da177e4SLinus Torvalds mvi CCHCNT, SG_PREFETCH_CNT; 7611da177e4SLinus Torvalds and CCHADDR[0], SG_PREFETCH_ALIGN_MASK, SCB_RESIDUAL_SGPTR; 7621da177e4SLinus Torvalds bmov CCHADDR[1], SCB_RESIDUAL_SGPTR[1], 3; 7631da177e4SLinus Torvalds mvi CCSGCTL, CCSGEN|CCSGRESET ret; 7641da177e4SLinus Torvaldsidle_sgfetch_complete: 7651da177e4SLinus Torvalds call disable_ccsgen_fetch_done; 7661da177e4SLinus Torvalds and CCSGADDR, SG_PREFETCH_ADDR_MASK, SCB_RESIDUAL_SGPTR; 7671da177e4SLinus Torvaldsidle_sg_avail: 7681da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA2) != 0) { 7691da177e4SLinus Torvalds /* Does the hardware have space for another SG entry? */ 7701da177e4SLinus Torvalds test DFSTATUS, PRELOAD_AVAIL jz return; 7711da177e4SLinus Torvalds bmov HADDR, CCSGRAM, 7; 7721da177e4SLinus Torvalds bmov SCB_RESIDUAL_DATACNT[3], CCSGRAM, 1; 7731da177e4SLinus Torvalds if ((ahc->flags & AHC_39BIT_ADDRESSING) != 0) { 7741da177e4SLinus Torvalds mov SCB_RESIDUAL_DATACNT[3] call set_hhaddr; 7751da177e4SLinus Torvalds } 7761da177e4SLinus Torvalds call sg_advance; 7771da177e4SLinus Torvalds mov SINDEX, SCB_RESIDUAL_SGPTR[0]; 7781da177e4SLinus Torvalds test SCB_RESIDUAL_DATACNT[3], SG_LAST_SEG jz . + 2; 7791da177e4SLinus Torvalds or SINDEX, LAST_SEG; 7801da177e4SLinus Torvalds mov SG_CACHE_PRE, SINDEX; 7811da177e4SLinus Torvalds /* Load the segment */ 7821da177e4SLinus Torvalds or DFCNTRL, PRELOADEN; 7831da177e4SLinus Torvalds } 7841da177e4SLinus Torvalds ret; 7851da177e4SLinus Torvalds} 7861da177e4SLinus Torvalds 7871da177e4SLinus Torvaldsif ((ahc->bugs & AHC_PCI_MWI_BUG) != 0 && ahc->pci_cachesize != 0) { 7881da177e4SLinus Torvalds/* 7891da177e4SLinus Torvalds * Calculate the trailing portion of this S/G segment that cannot 7901da177e4SLinus Torvalds * be transferred using memory write and invalidate PCI transactions. 7911da177e4SLinus Torvalds * XXX Can we optimize this for PCI writes only??? 7921da177e4SLinus Torvalds */ 7931da177e4SLinus Torvaldscalc_mwi_residual: 7941da177e4SLinus Torvalds /* 7951da177e4SLinus Torvalds * If the ending address is on a cacheline boundary, 7961da177e4SLinus Torvalds * there is no need for an extra segment. 7971da177e4SLinus Torvalds */ 7981da177e4SLinus Torvalds mov A, HCNT[0]; 7991da177e4SLinus Torvalds add A, A, HADDR[0]; 8001da177e4SLinus Torvalds and A, CACHESIZE_MASK; 8011da177e4SLinus Torvalds test A, 0xFF jz return; 8021da177e4SLinus Torvalds 8031da177e4SLinus Torvalds /* 8041da177e4SLinus Torvalds * If the transfer is less than a cachline, 8051da177e4SLinus Torvalds * there is no need for an extra segment. 8061da177e4SLinus Torvalds */ 8071da177e4SLinus Torvalds test HCNT[1], 0xFF jnz calc_mwi_residual_final; 8081da177e4SLinus Torvalds test HCNT[2], 0xFF jnz calc_mwi_residual_final; 8091da177e4SLinus Torvalds add NONE, INVERTED_CACHESIZE_MASK, HCNT[0]; 8101da177e4SLinus Torvalds jnc return; 8111da177e4SLinus Torvalds 8121da177e4SLinus Torvaldscalc_mwi_residual_final: 8131da177e4SLinus Torvalds mov MWI_RESIDUAL, A; 8141da177e4SLinus Torvalds not A; 8151da177e4SLinus Torvalds inc A; 8161da177e4SLinus Torvalds add HCNT[0], A; 8171da177e4SLinus Torvalds adc HCNT[1], -1; 8181da177e4SLinus Torvalds adc HCNT[2], -1 ret; 8191da177e4SLinus Torvalds} 8201da177e4SLinus Torvalds 8211da177e4SLinus Torvaldsp_data: 8221da177e4SLinus Torvalds test SEQ_FLAGS,NOT_IDENTIFIED|NO_CDB_SENT jz p_data_allowed; 8231da177e4SLinus Torvalds mvi PROTO_VIOLATION call set_seqint; 8241da177e4SLinus Torvaldsp_data_allowed: 8251da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA2) != 0) { 8261da177e4SLinus Torvalds mvi DMAPARAMS, PRELOADEN|SCSIEN|HDMAEN; 8271da177e4SLinus Torvalds } else { 8281da177e4SLinus Torvalds mvi DMAPARAMS, WIDEODD|SCSIEN|SDMAEN|HDMAEN|FIFORESET; 8291da177e4SLinus Torvalds } 8301da177e4SLinus Torvalds test LASTPHASE, IOI jnz . + 2; 8311da177e4SLinus Torvalds or DMAPARAMS, DIRECTION; 8321da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 8331da177e4SLinus Torvalds /* We don't have any valid S/G elements */ 8341da177e4SLinus Torvalds mvi CCSGADDR, SG_PREFETCH_CNT; 8351da177e4SLinus Torvalds } 8361da177e4SLinus Torvalds test SEQ_FLAGS, DPHASE jz data_phase_initialize; 8371da177e4SLinus Torvalds 8381da177e4SLinus Torvalds /* 8391da177e4SLinus Torvalds * If we re-enter the data phase after going through another 8401da177e4SLinus Torvalds * phase, our transfer location has almost certainly been 8411da177e4SLinus Torvalds * corrupted by the interveining, non-data, transfers. Ask 8421da177e4SLinus Torvalds * the host driver to fix us up based on the transfer residual. 8431da177e4SLinus Torvalds */ 8441da177e4SLinus Torvalds mvi PDATA_REINIT call set_seqint; 8451da177e4SLinus Torvalds jmp data_phase_loop; 8461da177e4SLinus Torvalds 8471da177e4SLinus Torvaldsdata_phase_initialize: 8481da177e4SLinus Torvalds /* We have seen a data phase for the first time */ 8491da177e4SLinus Torvalds or SEQ_FLAGS, DPHASE; 8501da177e4SLinus Torvalds 8511da177e4SLinus Torvalds /* 8521da177e4SLinus Torvalds * Initialize the DMA address and counter from the SCB. 8531da177e4SLinus Torvalds * Also set SCB_RESIDUAL_SGPTR, including the LAST_SEG 8541da177e4SLinus Torvalds * flag in the highest byte of the data count. We cannot 8551da177e4SLinus Torvalds * modify the saved values in the SCB until we see a save 8561da177e4SLinus Torvalds * data pointers message. 8571da177e4SLinus Torvalds */ 8581da177e4SLinus Torvalds if ((ahc->flags & AHC_39BIT_ADDRESSING) != 0) { 8591da177e4SLinus Torvalds /* The lowest address byte must be loaded last. */ 8601da177e4SLinus Torvalds mov SCB_DATACNT[3] call set_hhaddr; 8611da177e4SLinus Torvalds } 8621da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 8631da177e4SLinus Torvalds bmov HADDR, SCB_DATAPTR, 7; 8641da177e4SLinus Torvalds bmov SCB_RESIDUAL_DATACNT[3], SCB_DATACNT[3], 5; 8651da177e4SLinus Torvalds } else { 8661da177e4SLinus Torvalds mvi DINDEX, HADDR; 8671da177e4SLinus Torvalds mvi SCB_DATAPTR call bcopy_7; 8681da177e4SLinus Torvalds mvi DINDEX, SCB_RESIDUAL_DATACNT + 3; 8691da177e4SLinus Torvalds mvi SCB_DATACNT + 3 call bcopy_5; 8701da177e4SLinus Torvalds } 8711da177e4SLinus Torvalds if ((ahc->bugs & AHC_PCI_MWI_BUG) != 0 && ahc->pci_cachesize != 0) { 8721da177e4SLinus Torvalds call calc_mwi_residual; 8731da177e4SLinus Torvalds } 8741da177e4SLinus Torvalds and SCB_RESIDUAL_SGPTR[0], ~SG_FULL_RESID; 8751da177e4SLinus Torvalds 8761da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA2) == 0) { 8771da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 8781da177e4SLinus Torvalds bmov STCNT, HCNT, 3; 8791da177e4SLinus Torvalds } else { 8801da177e4SLinus Torvalds call set_stcnt_from_hcnt; 8811da177e4SLinus Torvalds } 8821da177e4SLinus Torvalds } 8831da177e4SLinus Torvalds 8841da177e4SLinus Torvaldsdata_phase_loop: 8851da177e4SLinus Torvalds /* Guard against overruns */ 8861da177e4SLinus Torvalds test SCB_RESIDUAL_SGPTR[0], SG_LIST_NULL jz data_phase_inbounds; 8871da177e4SLinus Torvalds 8881da177e4SLinus Torvalds /* 8891da177e4SLinus Torvalds * Turn on `Bit Bucket' mode, wait until the target takes 8901da177e4SLinus Torvalds * us to another phase, and then notify the host. 8911da177e4SLinus Torvalds */ 8921da177e4SLinus Torvalds and DMAPARAMS, DIRECTION; 8931da177e4SLinus Torvalds mov DFCNTRL, DMAPARAMS; 8941da177e4SLinus Torvalds or SXFRCTL1,BITBUCKET; 8951da177e4SLinus Torvalds if ((ahc->features & AHC_DT) == 0) { 8961da177e4SLinus Torvalds test SSTAT1,PHASEMIS jz .; 8971da177e4SLinus Torvalds } else { 8981da177e4SLinus Torvalds test SCSIPHASE, DATA_PHASE_MASK jnz .; 8991da177e4SLinus Torvalds } 9001da177e4SLinus Torvalds and SXFRCTL1, ~BITBUCKET; 9011da177e4SLinus Torvalds mvi DATA_OVERRUN call set_seqint; 9021da177e4SLinus Torvalds jmp ITloop; 9031da177e4SLinus Torvalds 9041da177e4SLinus Torvaldsdata_phase_inbounds: 9051da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA2) != 0) { 9061da177e4SLinus Torvalds mov SINDEX, SCB_RESIDUAL_SGPTR[0]; 9071da177e4SLinus Torvalds test SCB_RESIDUAL_DATACNT[3], SG_LAST_SEG jz . + 2; 9081da177e4SLinus Torvalds or SINDEX, LAST_SEG; 9091da177e4SLinus Torvalds mov SG_CACHE_PRE, SINDEX; 9101da177e4SLinus Torvalds mov DFCNTRL, DMAPARAMS; 9111da177e4SLinus Torvaldsultra2_dma_loop: 9121da177e4SLinus Torvalds call idle_loop; 9131da177e4SLinus Torvalds /* 9141da177e4SLinus Torvalds * The transfer is complete if either the last segment 9151da177e4SLinus Torvalds * completes or the target changes phase. 9161da177e4SLinus Torvalds */ 9171da177e4SLinus Torvalds test SG_CACHE_SHADOW, LAST_SEG_DONE jnz ultra2_dmafinish; 9181da177e4SLinus Torvalds if ((ahc->features & AHC_DT) == 0) { 9191da177e4SLinus Torvalds if ((ahc->flags & AHC_TARGETROLE) != 0) { 9201da177e4SLinus Torvalds /* 9211da177e4SLinus Torvalds * As a target, we control the phases, 9221da177e4SLinus Torvalds * so ignore PHASEMIS. 9231da177e4SLinus Torvalds */ 9241da177e4SLinus Torvalds test SSTAT0, TARGET jnz ultra2_dma_loop; 9251da177e4SLinus Torvalds } 9261da177e4SLinus Torvalds if ((ahc->flags & AHC_INITIATORROLE) != 0) { 9271da177e4SLinus Torvalds test SSTAT1,PHASEMIS jz ultra2_dma_loop; 9281da177e4SLinus Torvalds } 9291da177e4SLinus Torvalds } else { 9301da177e4SLinus Torvalds test DFCNTRL, SCSIEN jnz ultra2_dma_loop; 9311da177e4SLinus Torvalds } 9321da177e4SLinus Torvalds 9331da177e4SLinus Torvaldsultra2_dmafinish: 9341da177e4SLinus Torvalds /* 9351da177e4SLinus Torvalds * The transfer has terminated either due to a phase 9361da177e4SLinus Torvalds * change, and/or the completion of the last segment. 9371da177e4SLinus Torvalds * We have two goals here. Do as much other work 9381da177e4SLinus Torvalds * as possible while the data fifo drains on a read 9391da177e4SLinus Torvalds * and respond as quickly as possible to the standard 9401da177e4SLinus Torvalds * messages (save data pointers/disconnect and command 9411da177e4SLinus Torvalds * complete) that usually follow a data phase. 9421da177e4SLinus Torvalds */ 9431da177e4SLinus Torvalds if ((ahc->bugs & AHC_AUTOFLUSH_BUG) != 0) { 9441da177e4SLinus Torvalds /* 9451da177e4SLinus Torvalds * On chips with broken auto-flush, start 9461da177e4SLinus Torvalds * the flushing process now. We'll poke 9471da177e4SLinus Torvalds * the chip from time to time to keep the 9481da177e4SLinus Torvalds * flush process going as we complete the 9491da177e4SLinus Torvalds * data phase. 9501da177e4SLinus Torvalds */ 9511da177e4SLinus Torvalds or DFCNTRL, FIFOFLUSH; 9521da177e4SLinus Torvalds } 9531da177e4SLinus Torvalds /* 9541da177e4SLinus Torvalds * We assume that, even though data may still be 9551da177e4SLinus Torvalds * transferring to the host, that the SCSI side of 9561da177e4SLinus Torvalds * the DMA engine is now in a static state. This 9571da177e4SLinus Torvalds * allows us to update our notion of where we are 9581da177e4SLinus Torvalds * in this transfer. 9591da177e4SLinus Torvalds * 9601da177e4SLinus Torvalds * If, by chance, we stopped before being able 9611da177e4SLinus Torvalds * to fetch additional segments for this transfer, 9621da177e4SLinus Torvalds * yet the last S/G was completely exhausted, 9631da177e4SLinus Torvalds * call our idle loop until it is able to load 9641da177e4SLinus Torvalds * another segment. This will allow us to immediately 9651da177e4SLinus Torvalds * pickup on the next segment on the next data phase. 9661da177e4SLinus Torvalds * 9671da177e4SLinus Torvalds * If we happened to stop on the last segment, then 9681da177e4SLinus Torvalds * our residual information is still correct from 9691da177e4SLinus Torvalds * the idle loop and there is no need to perform 9701da177e4SLinus Torvalds * any fixups. 9711da177e4SLinus Torvalds */ 9721da177e4SLinus Torvaldsultra2_ensure_sg: 9731da177e4SLinus Torvalds test SG_CACHE_SHADOW, LAST_SEG jz ultra2_shvalid; 9741da177e4SLinus Torvalds /* Record if we've consumed all S/G entries */ 9751da177e4SLinus Torvalds test SSTAT2, SHVALID jnz residuals_correct; 9761da177e4SLinus Torvalds or SCB_RESIDUAL_SGPTR[0], SG_LIST_NULL; 9771da177e4SLinus Torvalds jmp residuals_correct; 9781da177e4SLinus Torvalds 9791da177e4SLinus Torvaldsultra2_shvalid: 9801da177e4SLinus Torvalds test SSTAT2, SHVALID jnz sgptr_fixup; 9811da177e4SLinus Torvalds call idle_loop; 9821da177e4SLinus Torvalds jmp ultra2_ensure_sg; 9831da177e4SLinus Torvalds 9841da177e4SLinus Torvaldssgptr_fixup: 9851da177e4SLinus Torvalds /* 9861da177e4SLinus Torvalds * Fixup the residual next S/G pointer. The S/G preload 9871da177e4SLinus Torvalds * feature of the chip allows us to load two elements 9881da177e4SLinus Torvalds * in addition to the currently active element. We 9891da177e4SLinus Torvalds * store the bottom byte of the next S/G pointer in 9901da177e4SLinus Torvalds * the SG_CACEPTR register so we can restore the 9911da177e4SLinus Torvalds * correct value when the DMA completes. If the next 9921da177e4SLinus Torvalds * sg ptr value has advanced to the point where higher 9931da177e4SLinus Torvalds * bytes in the address have been affected, fix them 9941da177e4SLinus Torvalds * too. 9951da177e4SLinus Torvalds */ 9961da177e4SLinus Torvalds test SG_CACHE_SHADOW, 0x80 jz sgptr_fixup_done; 9971da177e4SLinus Torvalds test SCB_RESIDUAL_SGPTR[0], 0x80 jnz sgptr_fixup_done; 9981da177e4SLinus Torvalds add SCB_RESIDUAL_SGPTR[1], -1; 9991da177e4SLinus Torvalds adc SCB_RESIDUAL_SGPTR[2], -1; 10001da177e4SLinus Torvalds adc SCB_RESIDUAL_SGPTR[3], -1; 10011da177e4SLinus Torvaldssgptr_fixup_done: 10021da177e4SLinus Torvalds and SCB_RESIDUAL_SGPTR[0], SG_ADDR_MASK, SG_CACHE_SHADOW; 10031da177e4SLinus Torvalds /* We are not the last seg */ 10041da177e4SLinus Torvalds and SCB_RESIDUAL_DATACNT[3], ~SG_LAST_SEG; 10051da177e4SLinus Torvaldsresiduals_correct: 10061da177e4SLinus Torvalds /* 10071da177e4SLinus Torvalds * Go ahead and shut down the DMA engine now. 10081da177e4SLinus Torvalds * In the future, we'll want to handle end of 10091da177e4SLinus Torvalds * transfer messages prior to doing this, but this 10101da177e4SLinus Torvalds * requires similar restructuring for pre-ULTRA2 10111da177e4SLinus Torvalds * controllers. 10121da177e4SLinus Torvalds */ 10131da177e4SLinus Torvalds test DMAPARAMS, DIRECTION jnz ultra2_fifoempty; 10141da177e4SLinus Torvaldsultra2_fifoflush: 10151da177e4SLinus Torvalds if ((ahc->features & AHC_DT) == 0) { 10161da177e4SLinus Torvalds if ((ahc->bugs & AHC_AUTOFLUSH_BUG) != 0) { 10171da177e4SLinus Torvalds /* 10181da177e4SLinus Torvalds * On Rev A of the aic7890, the autoflush 10191da177e4SLinus Torvalds * feature doesn't function correctly. 10201da177e4SLinus Torvalds * Perform an explicit manual flush. During 10211da177e4SLinus Torvalds * a manual flush, the FIFOEMP bit becomes 10221da177e4SLinus Torvalds * true every time the PCI FIFO empties 10231da177e4SLinus Torvalds * regardless of the state of the SCSI FIFO. 10241da177e4SLinus Torvalds * It can take up to 4 clock cycles for the 10251da177e4SLinus Torvalds * SCSI FIFO to get data into the PCI FIFO 10261da177e4SLinus Torvalds * and for FIFOEMP to de-assert. Here we 10271da177e4SLinus Torvalds * guard against this condition by making 10281da177e4SLinus Torvalds * sure the FIFOEMP bit stays on for 5 full 10291da177e4SLinus Torvalds * clock cycles. 10301da177e4SLinus Torvalds */ 10311da177e4SLinus Torvalds or DFCNTRL, FIFOFLUSH; 10321da177e4SLinus Torvalds test DFSTATUS, FIFOEMP jz ultra2_fifoflush; 10331da177e4SLinus Torvalds test DFSTATUS, FIFOEMP jz ultra2_fifoflush; 10341da177e4SLinus Torvalds test DFSTATUS, FIFOEMP jz ultra2_fifoflush; 10351da177e4SLinus Torvalds test DFSTATUS, FIFOEMP jz ultra2_fifoflush; 10361da177e4SLinus Torvalds } 10371da177e4SLinus Torvalds test DFSTATUS, FIFOEMP jz ultra2_fifoflush; 10381da177e4SLinus Torvalds } else { 10391da177e4SLinus Torvalds /* 10401da177e4SLinus Torvalds * We enable the auto-ack feature on DT capable 10411da177e4SLinus Torvalds * controllers. This means that the controller may 10421da177e4SLinus Torvalds * have already transferred some overrun bytes into 10431da177e4SLinus Torvalds * the data FIFO and acked them on the bus. The only 10441da177e4SLinus Torvalds * way to detect this situation is to wait for 10451da177e4SLinus Torvalds * LAST_SEG_DONE to come true on a completed transfer 10461da177e4SLinus Torvalds * and then test to see if the data FIFO is non-empty. 10471da177e4SLinus Torvalds */ 10481da177e4SLinus Torvalds test SCB_RESIDUAL_SGPTR[0], SG_LIST_NULL 10491da177e4SLinus Torvalds jz ultra2_wait_fifoemp; 10501da177e4SLinus Torvalds test SG_CACHE_SHADOW, LAST_SEG_DONE jz .; 10511da177e4SLinus Torvalds /* 10521da177e4SLinus Torvalds * FIFOEMP can lag LAST_SEG_DONE. Wait a few 10531da177e4SLinus Torvalds * clocks before calling this an overrun. 10541da177e4SLinus Torvalds */ 10551da177e4SLinus Torvalds test DFSTATUS, FIFOEMP jnz ultra2_fifoempty; 10561da177e4SLinus Torvalds test DFSTATUS, FIFOEMP jnz ultra2_fifoempty; 10571da177e4SLinus Torvalds test DFSTATUS, FIFOEMP jnz ultra2_fifoempty; 10581da177e4SLinus Torvalds /* Overrun */ 10591da177e4SLinus Torvalds jmp data_phase_loop; 10601da177e4SLinus Torvaldsultra2_wait_fifoemp: 10611da177e4SLinus Torvalds test DFSTATUS, FIFOEMP jz .; 10621da177e4SLinus Torvalds } 10631da177e4SLinus Torvaldsultra2_fifoempty: 10641da177e4SLinus Torvalds /* Don't clobber an inprogress host data transfer */ 10651da177e4SLinus Torvalds test DFSTATUS, MREQPEND jnz ultra2_fifoempty; 10661da177e4SLinus Torvaldsultra2_dmahalt: 10671da177e4SLinus Torvalds and DFCNTRL, ~(SCSIEN|HDMAEN); 10681da177e4SLinus Torvalds test DFCNTRL, SCSIEN|HDMAEN jnz .; 10691da177e4SLinus Torvalds if ((ahc->flags & AHC_39BIT_ADDRESSING) != 0) { 10701da177e4SLinus Torvalds /* 10711da177e4SLinus Torvalds * Keep HHADDR cleared for future, 32bit addressed 10721da177e4SLinus Torvalds * only, DMA operations. 10731da177e4SLinus Torvalds * 10741da177e4SLinus Torvalds * Due to bayonette style S/G handling, our residual 10751da177e4SLinus Torvalds * data must be "fixed up" once the transfer is halted. 10761da177e4SLinus Torvalds * Here we fixup the HSHADDR stored in the high byte 10771da177e4SLinus Torvalds * of the residual data cnt. By postponing the fixup, 10781da177e4SLinus Torvalds * we can batch the clearing of HADDR with the fixup. 10791da177e4SLinus Torvalds * If we halted on the last segment, the residual is 10801da177e4SLinus Torvalds * already correct. If we are not on the last 10811da177e4SLinus Torvalds * segment, copy the high address directly from HSHADDR. 10821da177e4SLinus Torvalds * We don't need to worry about maintaining the 10831da177e4SLinus Torvalds * SG_LAST_SEG flag as it will always be false in the 10841da177e4SLinus Torvalds * case where an update is required. 10851da177e4SLinus Torvalds */ 10861da177e4SLinus Torvalds or DSCOMMAND1, HADDLDSEL0; 10871da177e4SLinus Torvalds test SG_CACHE_SHADOW, LAST_SEG jnz . + 2; 10881da177e4SLinus Torvalds mov SCB_RESIDUAL_DATACNT[3], SHADDR; 10891da177e4SLinus Torvalds clr HADDR; 10901da177e4SLinus Torvalds and DSCOMMAND1, ~HADDLDSEL0; 10911da177e4SLinus Torvalds } 10921da177e4SLinus Torvalds } else { 10931da177e4SLinus Torvalds /* If we are the last SG block, tell the hardware. */ 10941da177e4SLinus Torvalds if ((ahc->bugs & AHC_PCI_MWI_BUG) != 0 10951da177e4SLinus Torvalds && ahc->pci_cachesize != 0) { 10961da177e4SLinus Torvalds test MWI_RESIDUAL, 0xFF jnz dma_mid_sg; 10971da177e4SLinus Torvalds } 10981da177e4SLinus Torvalds test SCB_RESIDUAL_DATACNT[3], SG_LAST_SEG jz dma_mid_sg; 10991da177e4SLinus Torvalds if ((ahc->flags & AHC_TARGETROLE) != 0) { 11001da177e4SLinus Torvalds test SSTAT0, TARGET jz dma_last_sg; 110179778a27SJames Bottomley if ((ahc->bugs & AHC_TMODE_WIDEODD_BUG) != 0) { 11021da177e4SLinus Torvalds test DMAPARAMS, DIRECTION jz dma_mid_sg; 11031da177e4SLinus Torvalds } 11041da177e4SLinus Torvalds } 11051da177e4SLinus Torvaldsdma_last_sg: 11061da177e4SLinus Torvalds and DMAPARAMS, ~WIDEODD; 11071da177e4SLinus Torvaldsdma_mid_sg: 11081da177e4SLinus Torvalds /* Start DMA data transfer. */ 11091da177e4SLinus Torvalds mov DFCNTRL, DMAPARAMS; 11101da177e4SLinus Torvaldsdma_loop: 11111da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 11121da177e4SLinus Torvalds call idle_loop; 11131da177e4SLinus Torvalds } 11141da177e4SLinus Torvalds test SSTAT0,DMADONE jnz dma_dmadone; 11151da177e4SLinus Torvalds test SSTAT1,PHASEMIS jz dma_loop; /* ie. underrun */ 11161da177e4SLinus Torvaldsdma_phasemis: 11171da177e4SLinus Torvalds /* 11181da177e4SLinus Torvalds * We will be "done" DMAing when the transfer count goes to 11191da177e4SLinus Torvalds * zero, or the target changes the phase (in light of this, 11201da177e4SLinus Torvalds * it makes sense that the DMA circuitry doesn't ACK when 11211da177e4SLinus Torvalds * PHASEMIS is active). If we are doing a SCSI->Host transfer, 11221da177e4SLinus Torvalds * the data FIFO should be flushed auto-magically on STCNT=0 11231da177e4SLinus Torvalds * or a phase change, so just wait for FIFO empty status. 11241da177e4SLinus Torvalds */ 11251da177e4SLinus Torvaldsdma_checkfifo: 11261da177e4SLinus Torvalds test DFCNTRL,DIRECTION jnz dma_fifoempty; 11271da177e4SLinus Torvaldsdma_fifoflush: 11281da177e4SLinus Torvalds test DFSTATUS,FIFOEMP jz dma_fifoflush; 11291da177e4SLinus Torvaldsdma_fifoempty: 11301da177e4SLinus Torvalds /* Don't clobber an inprogress host data transfer */ 11311da177e4SLinus Torvalds test DFSTATUS, MREQPEND jnz dma_fifoempty; 11321da177e4SLinus Torvalds 11331da177e4SLinus Torvalds /* 11341da177e4SLinus Torvalds * Now shut off the DMA and make sure that the DMA 11351da177e4SLinus Torvalds * hardware has actually stopped. Touching the DMA 11361da177e4SLinus Torvalds * counters, etc. while a DMA is active will result 11371da177e4SLinus Torvalds * in an ILLSADDR exception. 11381da177e4SLinus Torvalds */ 11391da177e4SLinus Torvaldsdma_dmadone: 11401da177e4SLinus Torvalds and DFCNTRL, ~(SCSIEN|SDMAEN|HDMAEN); 11411da177e4SLinus Torvaldsdma_halt: 11421da177e4SLinus Torvalds /* 11431da177e4SLinus Torvalds * Some revisions of the aic78XX have a problem where, if the 11441da177e4SLinus Torvalds * data fifo is full, but the PCI input latch is not empty, 11451da177e4SLinus Torvalds * HDMAEN cannot be cleared. The fix used here is to drain 11461da177e4SLinus Torvalds * the prefetched but unused data from the data fifo until 11471da177e4SLinus Torvalds * there is space for the input latch to drain. 11481da177e4SLinus Torvalds */ 11491da177e4SLinus Torvalds if ((ahc->bugs & AHC_PCI_2_1_RETRY_BUG) != 0) { 11501da177e4SLinus Torvalds mov NONE, DFDAT; 11511da177e4SLinus Torvalds } 11521da177e4SLinus Torvalds test DFCNTRL, (SCSIEN|SDMAEN|HDMAEN) jnz dma_halt; 11531da177e4SLinus Torvalds 11541da177e4SLinus Torvalds /* See if we have completed this last segment */ 11551da177e4SLinus Torvalds test STCNT[0], 0xff jnz data_phase_finish; 11561da177e4SLinus Torvalds test STCNT[1], 0xff jnz data_phase_finish; 11571da177e4SLinus Torvalds test STCNT[2], 0xff jnz data_phase_finish; 11581da177e4SLinus Torvalds 11591da177e4SLinus Torvalds /* 11601da177e4SLinus Torvalds * Advance the scatter-gather pointers if needed 11611da177e4SLinus Torvalds */ 11621da177e4SLinus Torvalds if ((ahc->bugs & AHC_PCI_MWI_BUG) != 0 11631da177e4SLinus Torvalds && ahc->pci_cachesize != 0) { 11641da177e4SLinus Torvalds test MWI_RESIDUAL, 0xFF jz no_mwi_resid; 11651da177e4SLinus Torvalds /* 11661da177e4SLinus Torvalds * Reload HADDR from SHADDR and setup the 11671da177e4SLinus Torvalds * count to be the size of our residual. 11681da177e4SLinus Torvalds */ 11691da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 11701da177e4SLinus Torvalds bmov HADDR, SHADDR, 4; 11711da177e4SLinus Torvalds mov HCNT, MWI_RESIDUAL; 11721da177e4SLinus Torvalds bmov HCNT[1], ALLZEROS, 2; 11731da177e4SLinus Torvalds } else { 11741da177e4SLinus Torvalds mvi DINDEX, HADDR; 11751da177e4SLinus Torvalds mvi SHADDR call bcopy_4; 11761da177e4SLinus Torvalds mov MWI_RESIDUAL call set_hcnt; 11771da177e4SLinus Torvalds } 11781da177e4SLinus Torvalds clr MWI_RESIDUAL; 11791da177e4SLinus Torvalds jmp sg_load_done; 11801da177e4SLinus Torvaldsno_mwi_resid: 11811da177e4SLinus Torvalds } 11821da177e4SLinus Torvalds test SCB_RESIDUAL_DATACNT[3], SG_LAST_SEG jz sg_load; 11831da177e4SLinus Torvalds or SCB_RESIDUAL_SGPTR[0], SG_LIST_NULL; 11841da177e4SLinus Torvalds jmp data_phase_finish; 11851da177e4SLinus Torvaldssg_load: 11861da177e4SLinus Torvalds /* 11871da177e4SLinus Torvalds * Load the next SG element's data address and length 11881da177e4SLinus Torvalds * into the DMA engine. If we don't have hardware 11891da177e4SLinus Torvalds * to perform a prefetch, we'll have to fetch the 11901da177e4SLinus Torvalds * segment from host memory first. 11911da177e4SLinus Torvalds */ 11921da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 11931da177e4SLinus Torvalds /* Wait for the idle loop to complete */ 11941da177e4SLinus Torvalds test CCSGCTL, CCSGEN jz . + 3; 11951da177e4SLinus Torvalds call idle_loop; 11961da177e4SLinus Torvalds test CCSGCTL, CCSGEN jnz . - 1; 11971da177e4SLinus Torvalds bmov HADDR, CCSGRAM, 7; 11981da177e4SLinus Torvalds /* 11991da177e4SLinus Torvalds * Workaround for flaky external SCB RAM 12001da177e4SLinus Torvalds * on certain aic7895 setups. It seems 12011da177e4SLinus Torvalds * unable to handle direct transfers from 12021da177e4SLinus Torvalds * S/G ram to certain SCB locations. 12031da177e4SLinus Torvalds */ 12041da177e4SLinus Torvalds mov SINDEX, CCSGRAM; 12051da177e4SLinus Torvalds mov SCB_RESIDUAL_DATACNT[3], SINDEX; 12061da177e4SLinus Torvalds } else { 12071da177e4SLinus Torvalds if ((ahc->flags & AHC_39BIT_ADDRESSING) != 0) { 12081da177e4SLinus Torvalds mov ALLZEROS call set_hhaddr; 12091da177e4SLinus Torvalds } 12101da177e4SLinus Torvalds mvi DINDEX, HADDR; 12111da177e4SLinus Torvalds mvi SCB_RESIDUAL_SGPTR call bcopy_4; 12121da177e4SLinus Torvalds 12131da177e4SLinus Torvalds mvi SG_SIZEOF call set_hcnt; 12141da177e4SLinus Torvalds 12151da177e4SLinus Torvalds or DFCNTRL, HDMAEN|DIRECTION|FIFORESET; 12161da177e4SLinus Torvalds 12171da177e4SLinus Torvalds call dma_finish; 12181da177e4SLinus Torvalds 12191da177e4SLinus Torvalds mvi DINDEX, HADDR; 12201da177e4SLinus Torvalds call dfdat_in_7; 12211da177e4SLinus Torvalds mov SCB_RESIDUAL_DATACNT[3], DFDAT; 12221da177e4SLinus Torvalds } 12231da177e4SLinus Torvalds 12241da177e4SLinus Torvalds if ((ahc->flags & AHC_39BIT_ADDRESSING) != 0) { 12251da177e4SLinus Torvalds mov SCB_RESIDUAL_DATACNT[3] call set_hhaddr; 12261da177e4SLinus Torvalds 12271da177e4SLinus Torvalds /* 12281da177e4SLinus Torvalds * The lowest address byte must be loaded 12291da177e4SLinus Torvalds * last as it triggers the computation of 12301da177e4SLinus Torvalds * some items in the PCI block. The ULTRA2 12311da177e4SLinus Torvalds * chips do this on PRELOAD. 12321da177e4SLinus Torvalds */ 12331da177e4SLinus Torvalds mov HADDR, HADDR; 12341da177e4SLinus Torvalds } 12351da177e4SLinus Torvalds if ((ahc->bugs & AHC_PCI_MWI_BUG) != 0 12361da177e4SLinus Torvalds && ahc->pci_cachesize != 0) { 12371da177e4SLinus Torvalds call calc_mwi_residual; 12381da177e4SLinus Torvalds } 12391da177e4SLinus Torvalds 12401da177e4SLinus Torvalds /* Point to the new next sg in memory */ 12411da177e4SLinus Torvalds call sg_advance; 12421da177e4SLinus Torvalds 12431da177e4SLinus Torvaldssg_load_done: 12441da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 12451da177e4SLinus Torvalds bmov STCNT, HCNT, 3; 12461da177e4SLinus Torvalds } else { 12471da177e4SLinus Torvalds call set_stcnt_from_hcnt; 12481da177e4SLinus Torvalds } 12491da177e4SLinus Torvalds 12501da177e4SLinus Torvalds if ((ahc->flags & AHC_TARGETROLE) != 0) { 12511da177e4SLinus Torvalds test SSTAT0, TARGET jnz data_phase_loop; 12521da177e4SLinus Torvalds } 12531da177e4SLinus Torvalds } 12541da177e4SLinus Torvaldsdata_phase_finish: 12551da177e4SLinus Torvalds /* 12561da177e4SLinus Torvalds * If the target has left us in data phase, loop through 12571da177e4SLinus Torvalds * the dma code again. In the case of ULTRA2 adapters, 12581da177e4SLinus Torvalds * we should only loop if there is a data overrun. For 12591da177e4SLinus Torvalds * all other adapters, we'll loop after each S/G element 12601da177e4SLinus Torvalds * is loaded as well as if there is an overrun. 12611da177e4SLinus Torvalds */ 12621da177e4SLinus Torvalds if ((ahc->flags & AHC_TARGETROLE) != 0) { 12631da177e4SLinus Torvalds test SSTAT0, TARGET jnz data_phase_done; 12641da177e4SLinus Torvalds } 12651da177e4SLinus Torvalds if ((ahc->flags & AHC_INITIATORROLE) != 0) { 12661da177e4SLinus Torvalds test SSTAT1, REQINIT jz .; 12671da177e4SLinus Torvalds if ((ahc->features & AHC_DT) == 0) { 12681da177e4SLinus Torvalds test SSTAT1,PHASEMIS jz data_phase_loop; 12691da177e4SLinus Torvalds } else { 12701da177e4SLinus Torvalds test SCSIPHASE, DATA_PHASE_MASK jnz data_phase_loop; 12711da177e4SLinus Torvalds } 12721da177e4SLinus Torvalds } 12731da177e4SLinus Torvalds 12741da177e4SLinus Torvaldsdata_phase_done: 12751da177e4SLinus Torvalds /* 12761da177e4SLinus Torvalds * After a DMA finishes, save the SG and STCNT residuals back into 12771da177e4SLinus Torvalds * the SCB. We use STCNT instead of HCNT, since it's a reflection 12781da177e4SLinus Torvalds * of how many bytes were transferred on the SCSI (as opposed to the 12791da177e4SLinus Torvalds * host) bus. 12801da177e4SLinus Torvalds */ 12811da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 12821da177e4SLinus Torvalds /* Kill off any pending prefetch */ 12831da177e4SLinus Torvalds call disable_ccsgen; 12841da177e4SLinus Torvalds } 12851da177e4SLinus Torvalds 12861da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA2) == 0) { 12871da177e4SLinus Torvalds /* 12881da177e4SLinus Torvalds * Clear the high address byte so that all other DMA 12891da177e4SLinus Torvalds * operations, which use 32bit addressing, can assume 12901da177e4SLinus Torvalds * HHADDR is 0. 12911da177e4SLinus Torvalds */ 12921da177e4SLinus Torvalds if ((ahc->flags & AHC_39BIT_ADDRESSING) != 0) { 12931da177e4SLinus Torvalds mov ALLZEROS call set_hhaddr; 12941da177e4SLinus Torvalds } 12951da177e4SLinus Torvalds } 12961da177e4SLinus Torvalds 12971da177e4SLinus Torvalds /* 12981da177e4SLinus Torvalds * Update our residual information before the information is 12991da177e4SLinus Torvalds * lost by some other type of SCSI I/O (e.g. PIO). If we have 13001da177e4SLinus Torvalds * transferred all data, no update is needed. 13011da177e4SLinus Torvalds * 13021da177e4SLinus Torvalds */ 13031da177e4SLinus Torvalds test SCB_RESIDUAL_SGPTR, SG_LIST_NULL jnz residual_update_done; 13041da177e4SLinus Torvalds if ((ahc->bugs & AHC_PCI_MWI_BUG) != 0 13051da177e4SLinus Torvalds && ahc->pci_cachesize != 0) { 13061da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 13071da177e4SLinus Torvalds test MWI_RESIDUAL, 0xFF jz bmov_resid; 13081da177e4SLinus Torvalds } 13091da177e4SLinus Torvalds mov A, MWI_RESIDUAL; 13101da177e4SLinus Torvalds add SCB_RESIDUAL_DATACNT[0], A, STCNT[0]; 13111da177e4SLinus Torvalds clr A; 13121da177e4SLinus Torvalds adc SCB_RESIDUAL_DATACNT[1], A, STCNT[1]; 13131da177e4SLinus Torvalds adc SCB_RESIDUAL_DATACNT[2], A, STCNT[2]; 13141da177e4SLinus Torvalds clr MWI_RESIDUAL; 13151da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 13161da177e4SLinus Torvalds jmp . + 2; 13171da177e4SLinus Torvaldsbmov_resid: 13181da177e4SLinus Torvalds bmov SCB_RESIDUAL_DATACNT, STCNT, 3; 13191da177e4SLinus Torvalds } 13201da177e4SLinus Torvalds } else if ((ahc->features & AHC_CMD_CHAN) != 0) { 13211da177e4SLinus Torvalds bmov SCB_RESIDUAL_DATACNT, STCNT, 3; 13221da177e4SLinus Torvalds } else { 13231da177e4SLinus Torvalds mov SCB_RESIDUAL_DATACNT[0], STCNT[0]; 13241da177e4SLinus Torvalds mov SCB_RESIDUAL_DATACNT[1], STCNT[1]; 13251da177e4SLinus Torvalds mov SCB_RESIDUAL_DATACNT[2], STCNT[2]; 13261da177e4SLinus Torvalds } 13271da177e4SLinus Torvaldsresidual_update_done: 13281da177e4SLinus Torvalds /* 13291da177e4SLinus Torvalds * Since we've been through a data phase, the SCB_RESID* fields 13301da177e4SLinus Torvalds * are now initialized. Clear the full residual flag. 13311da177e4SLinus Torvalds */ 13321da177e4SLinus Torvalds and SCB_SGPTR[0], ~SG_FULL_RESID; 13331da177e4SLinus Torvalds 13341da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA2) != 0) { 13351da177e4SLinus Torvalds /* Clear the channel in case we return to data phase later */ 13361da177e4SLinus Torvalds or SXFRCTL0, CLRSTCNT|CLRCHN; 13371da177e4SLinus Torvalds or SXFRCTL0, CLRSTCNT|CLRCHN; 13381da177e4SLinus Torvalds } 13391da177e4SLinus Torvalds 13401da177e4SLinus Torvalds if ((ahc->flags & AHC_TARGETROLE) != 0) { 13411da177e4SLinus Torvalds test SEQ_FLAGS, DPHASE_PENDING jz ITloop; 13421da177e4SLinus Torvalds and SEQ_FLAGS, ~DPHASE_PENDING; 13431da177e4SLinus Torvalds /* 13441da177e4SLinus Torvalds * For data-in phases, wait for any pending acks from the 13451da177e4SLinus Torvalds * initiator before changing phase. We only need to 13461da177e4SLinus Torvalds * send Ignore Wide Residue messages for data-in phases. 13471da177e4SLinus Torvalds */ 13481da177e4SLinus Torvalds test DFCNTRL, DIRECTION jz target_ITloop; 13491da177e4SLinus Torvalds test SSTAT1, REQINIT jnz .; 13501da177e4SLinus Torvalds test SCB_LUN, SCB_XFERLEN_ODD jz target_ITloop; 13511da177e4SLinus Torvalds test SCSIRATE, WIDEXFER jz target_ITloop; 13521da177e4SLinus Torvalds /* 13531da177e4SLinus Torvalds * Issue an Ignore Wide Residue Message. 13541da177e4SLinus Torvalds */ 13551da177e4SLinus Torvalds mvi P_MESGIN|BSYO call change_phase; 13561da177e4SLinus Torvalds mvi MSG_IGN_WIDE_RESIDUE call target_outb; 13571da177e4SLinus Torvalds mvi 1 call target_outb; 13581da177e4SLinus Torvalds jmp target_ITloop; 13591da177e4SLinus Torvalds } else { 13601da177e4SLinus Torvalds jmp ITloop; 13611da177e4SLinus Torvalds } 13621da177e4SLinus Torvalds 13631da177e4SLinus Torvaldsif ((ahc->flags & AHC_INITIATORROLE) != 0) { 13641da177e4SLinus Torvalds/* 13651da177e4SLinus Torvalds * Command phase. Set up the DMA registers and let 'er rip. 13661da177e4SLinus Torvalds */ 13671da177e4SLinus Torvaldsp_command: 13681da177e4SLinus Torvalds test SEQ_FLAGS, NOT_IDENTIFIED jz p_command_okay; 13691da177e4SLinus Torvalds mvi PROTO_VIOLATION call set_seqint; 13701da177e4SLinus Torvaldsp_command_okay: 13711da177e4SLinus Torvalds 13721da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA2) != 0) { 13731da177e4SLinus Torvalds bmov HCNT[0], SCB_CDB_LEN, 1; 13741da177e4SLinus Torvalds bmov HCNT[1], ALLZEROS, 2; 13751da177e4SLinus Torvalds mvi SG_CACHE_PRE, LAST_SEG; 13761da177e4SLinus Torvalds } else if ((ahc->features & AHC_CMD_CHAN) != 0) { 13771da177e4SLinus Torvalds bmov STCNT[0], SCB_CDB_LEN, 1; 13781da177e4SLinus Torvalds bmov STCNT[1], ALLZEROS, 2; 13791da177e4SLinus Torvalds } else { 13801da177e4SLinus Torvalds mov STCNT[0], SCB_CDB_LEN; 13811da177e4SLinus Torvalds clr STCNT[1]; 13821da177e4SLinus Torvalds clr STCNT[2]; 13831da177e4SLinus Torvalds } 13841da177e4SLinus Torvalds add NONE, -13, SCB_CDB_LEN; 13851da177e4SLinus Torvalds mvi SCB_CDB_STORE jnc p_command_embedded; 13861da177e4SLinus Torvaldsp_command_from_host: 13871da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA2) != 0) { 13881da177e4SLinus Torvalds bmov HADDR[0], SCB_CDB_PTR, 4; 13891da177e4SLinus Torvalds mvi DFCNTRL, (PRELOADEN|SCSIEN|HDMAEN|DIRECTION); 13901da177e4SLinus Torvalds } else { 13911da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 13921da177e4SLinus Torvalds bmov HADDR[0], SCB_CDB_PTR, 4; 13931da177e4SLinus Torvalds bmov HCNT, STCNT, 3; 13941da177e4SLinus Torvalds } else { 13951da177e4SLinus Torvalds mvi DINDEX, HADDR; 13961da177e4SLinus Torvalds mvi SCB_CDB_PTR call bcopy_4; 13971da177e4SLinus Torvalds mov SCB_CDB_LEN call set_hcnt; 13981da177e4SLinus Torvalds } 13991da177e4SLinus Torvalds mvi DFCNTRL, (SCSIEN|SDMAEN|HDMAEN|DIRECTION|FIFORESET); 14001da177e4SLinus Torvalds } 14011da177e4SLinus Torvalds jmp p_command_xfer; 14021da177e4SLinus Torvaldsp_command_embedded: 14031da177e4SLinus Torvalds /* 14041da177e4SLinus Torvalds * The data fifo seems to require 4 byte aligned 14051da177e4SLinus Torvalds * transfers from the sequencer. Force this to 14061da177e4SLinus Torvalds * be the case by clearing HADDR[0] even though 14071da177e4SLinus Torvalds * we aren't going to touch host memory. 14081da177e4SLinus Torvalds */ 14091da177e4SLinus Torvalds clr HADDR[0]; 14101da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA2) != 0) { 14111da177e4SLinus Torvalds mvi DFCNTRL, (PRELOADEN|SCSIEN|DIRECTION); 14121da177e4SLinus Torvalds bmov DFDAT, SCB_CDB_STORE, 12; 14131da177e4SLinus Torvalds } else if ((ahc->features & AHC_CMD_CHAN) != 0) { 14141da177e4SLinus Torvalds if ((ahc->flags & AHC_SCB_BTT) != 0) { 14151da177e4SLinus Torvalds /* 14161da177e4SLinus Torvalds * On the 7895 the data FIFO will 14171da177e4SLinus Torvalds * get corrupted if you try to dump 14181da177e4SLinus Torvalds * data from external SCB memory into 14191da177e4SLinus Torvalds * the FIFO while it is enabled. So, 14201da177e4SLinus Torvalds * fill the fifo and then enable SCSI 14211da177e4SLinus Torvalds * transfers. 14221da177e4SLinus Torvalds */ 14231da177e4SLinus Torvalds mvi DFCNTRL, (DIRECTION|FIFORESET); 14241da177e4SLinus Torvalds } else { 14251da177e4SLinus Torvalds mvi DFCNTRL, (SCSIEN|SDMAEN|DIRECTION|FIFORESET); 14261da177e4SLinus Torvalds } 14271da177e4SLinus Torvalds bmov DFDAT, SCB_CDB_STORE, 12; 14281da177e4SLinus Torvalds if ((ahc->flags & AHC_SCB_BTT) != 0) { 14291da177e4SLinus Torvalds mvi DFCNTRL, (SCSIEN|SDMAEN|DIRECTION|FIFOFLUSH); 14301da177e4SLinus Torvalds } else { 14311da177e4SLinus Torvalds or DFCNTRL, FIFOFLUSH; 14321da177e4SLinus Torvalds } 14331da177e4SLinus Torvalds } else { 14341da177e4SLinus Torvalds mvi DFCNTRL, (SCSIEN|SDMAEN|DIRECTION|FIFORESET); 14351da177e4SLinus Torvalds call copy_to_fifo_6; 14361da177e4SLinus Torvalds call copy_to_fifo_6; 14371da177e4SLinus Torvalds or DFCNTRL, FIFOFLUSH; 14381da177e4SLinus Torvalds } 14391da177e4SLinus Torvaldsp_command_xfer: 14401da177e4SLinus Torvalds and SEQ_FLAGS, ~NO_CDB_SENT; 14411da177e4SLinus Torvalds if ((ahc->features & AHC_DT) == 0) { 14421da177e4SLinus Torvalds test SSTAT0, SDONE jnz . + 2; 14431da177e4SLinus Torvalds test SSTAT1, PHASEMIS jz . - 1; 14441da177e4SLinus Torvalds /* 14451da177e4SLinus Torvalds * Wait for our ACK to go-away on it's own 14461da177e4SLinus Torvalds * instead of being killed by SCSIEN getting cleared. 14471da177e4SLinus Torvalds */ 14481da177e4SLinus Torvalds test SCSISIGI, ACKI jnz .; 14491da177e4SLinus Torvalds } else { 14501da177e4SLinus Torvalds test DFCNTRL, SCSIEN jnz .; 14511da177e4SLinus Torvalds } 14521da177e4SLinus Torvalds test SSTAT0, SDONE jnz p_command_successful; 14531da177e4SLinus Torvalds /* 14541da177e4SLinus Torvalds * Don't allow a data phase if the command 14551da177e4SLinus Torvalds * was not fully transferred. 14561da177e4SLinus Torvalds */ 14571da177e4SLinus Torvalds or SEQ_FLAGS, NO_CDB_SENT; 14581da177e4SLinus Torvaldsp_command_successful: 14591da177e4SLinus Torvalds and DFCNTRL, ~(SCSIEN|SDMAEN|HDMAEN); 14601da177e4SLinus Torvalds test DFCNTRL, (SCSIEN|SDMAEN|HDMAEN) jnz .; 14611da177e4SLinus Torvalds jmp ITloop; 14621da177e4SLinus Torvalds 14631da177e4SLinus Torvalds/* 14641da177e4SLinus Torvalds * Status phase. Wait for the data byte to appear, then read it 14651da177e4SLinus Torvalds * and store it into the SCB. 14661da177e4SLinus Torvalds */ 14671da177e4SLinus Torvaldsp_status: 14681da177e4SLinus Torvalds test SEQ_FLAGS, NOT_IDENTIFIED jnz mesgin_proto_violation; 14691da177e4SLinus Torvaldsp_status_okay: 14701da177e4SLinus Torvalds mov SCB_SCSI_STATUS, SCSIDATL; 14711da177e4SLinus Torvalds or SCB_CONTROL, STATUS_RCVD; 14721da177e4SLinus Torvalds jmp ITloop; 14731da177e4SLinus Torvalds 14741da177e4SLinus Torvalds/* 14751da177e4SLinus Torvalds * Message out phase. If MSG_OUT is MSG_IDENTIFYFLAG, build a full 14761da177e4SLinus Torvalds * indentify message sequence and send it to the target. The host may 14771da177e4SLinus Torvalds * override this behavior by setting the MK_MESSAGE bit in the SCB 14781da177e4SLinus Torvalds * control byte. This will cause us to interrupt the host and allow 14791da177e4SLinus Torvalds * it to handle the message phase completely on its own. If the bit 14801da177e4SLinus Torvalds * associated with this target is set, we will also interrupt the host, 14811da177e4SLinus Torvalds * thereby allowing it to send a message on the next selection regardless 14821da177e4SLinus Torvalds * of the transaction being sent. 14831da177e4SLinus Torvalds * 14841da177e4SLinus Torvalds * If MSG_OUT is == HOST_MSG, also interrupt the host and take a message. 14851da177e4SLinus Torvalds * This is done to allow the host to send messages outside of an identify 14861da177e4SLinus Torvalds * sequence while protecting the seqencer from testing the MK_MESSAGE bit 14871da177e4SLinus Torvalds * on an SCB that might not be for the current nexus. (For example, a 1488*25985edcSLucas De Marchi * BDR message in response to a bad reselection would leave us pointed to 14891da177e4SLinus Torvalds * an SCB that doesn't have anything to do with the current target). 14901da177e4SLinus Torvalds * 14911da177e4SLinus Torvalds * Otherwise, treat MSG_OUT as a 1 byte message to send (abort, abort tag, 14921da177e4SLinus Torvalds * bus device reset). 14931da177e4SLinus Torvalds * 14941da177e4SLinus Torvalds * When there are no messages to send, MSG_OUT should be set to MSG_NOOP, 14951da177e4SLinus Torvalds * in case the target decides to put us in this phase for some strange 14961da177e4SLinus Torvalds * reason. 14971da177e4SLinus Torvalds */ 14981da177e4SLinus Torvaldsp_mesgout_retry: 14991da177e4SLinus Torvalds /* Turn on ATN for the retry */ 15001da177e4SLinus Torvalds if ((ahc->features & AHC_DT) == 0) { 15011da177e4SLinus Torvalds or SCSISIGO, ATNO, LASTPHASE; 15021da177e4SLinus Torvalds } else { 15031da177e4SLinus Torvalds mvi SCSISIGO, ATNO; 15041da177e4SLinus Torvalds } 15051da177e4SLinus Torvaldsp_mesgout: 15061da177e4SLinus Torvalds mov SINDEX, MSG_OUT; 15071da177e4SLinus Torvalds cmp SINDEX, MSG_IDENTIFYFLAG jne p_mesgout_from_host; 15081da177e4SLinus Torvalds test SCB_CONTROL,MK_MESSAGE jnz host_message_loop; 15091da177e4SLinus Torvaldsp_mesgout_identify: 15101da177e4SLinus Torvalds or SINDEX, MSG_IDENTIFYFLAG|DISCENB, SAVED_LUN; 15111da177e4SLinus Torvalds test SCB_CONTROL, DISCENB jnz . + 2; 15121da177e4SLinus Torvalds and SINDEX, ~DISCENB; 15131da177e4SLinus Torvalds/* 15141da177e4SLinus Torvalds * Send a tag message if TAG_ENB is set in the SCB control block. 15151da177e4SLinus Torvalds * Use SCB_TAG (the position in the kernel's SCB array) as the tag value. 15161da177e4SLinus Torvalds */ 15171da177e4SLinus Torvaldsp_mesgout_tag: 15181da177e4SLinus Torvalds test SCB_CONTROL,TAG_ENB jz p_mesgout_onebyte; 15191da177e4SLinus Torvalds mov SCSIDATL, SINDEX; /* Send the identify message */ 15201da177e4SLinus Torvalds call phase_lock; 15211da177e4SLinus Torvalds cmp LASTPHASE, P_MESGOUT jne p_mesgout_done; 15221da177e4SLinus Torvalds and SCSIDATL,TAG_ENB|SCB_TAG_TYPE,SCB_CONTROL; 15231da177e4SLinus Torvalds call phase_lock; 15241da177e4SLinus Torvalds cmp LASTPHASE, P_MESGOUT jne p_mesgout_done; 15251da177e4SLinus Torvalds mov SCB_TAG jmp p_mesgout_onebyte; 15261da177e4SLinus Torvalds/* 15271da177e4SLinus Torvalds * Interrupt the driver, and allow it to handle this message 15281da177e4SLinus Torvalds * phase and any required retries. 15291da177e4SLinus Torvalds */ 15301da177e4SLinus Torvaldsp_mesgout_from_host: 15311da177e4SLinus Torvalds cmp SINDEX, HOST_MSG jne p_mesgout_onebyte; 15321da177e4SLinus Torvalds jmp host_message_loop; 15331da177e4SLinus Torvalds 15341da177e4SLinus Torvaldsp_mesgout_onebyte: 15351da177e4SLinus Torvalds mvi CLRSINT1, CLRATNO; 15361da177e4SLinus Torvalds mov SCSIDATL, SINDEX; 15371da177e4SLinus Torvalds 15381da177e4SLinus Torvalds/* 15391da177e4SLinus Torvalds * If the next bus phase after ATN drops is message out, it means 15401da177e4SLinus Torvalds * that the target is requesting that the last message(s) be resent. 15411da177e4SLinus Torvalds */ 15421da177e4SLinus Torvalds call phase_lock; 15431da177e4SLinus Torvalds cmp LASTPHASE, P_MESGOUT je p_mesgout_retry; 15441da177e4SLinus Torvalds 15451da177e4SLinus Torvaldsp_mesgout_done: 15461da177e4SLinus Torvalds mvi CLRSINT1,CLRATNO; /* Be sure to turn ATNO off */ 15471da177e4SLinus Torvalds mov LAST_MSG, MSG_OUT; 15481da177e4SLinus Torvalds mvi MSG_OUT, MSG_NOOP; /* No message left */ 15491da177e4SLinus Torvalds jmp ITloop; 15501da177e4SLinus Torvalds 15511da177e4SLinus Torvalds/* 15521da177e4SLinus Torvalds * Message in phase. Bytes are read using Automatic PIO mode. 15531da177e4SLinus Torvalds */ 15541da177e4SLinus Torvaldsp_mesgin: 15551da177e4SLinus Torvalds mvi ACCUM call inb_first; /* read the 1st message byte */ 15561da177e4SLinus Torvalds 15571da177e4SLinus Torvalds test A,MSG_IDENTIFYFLAG jnz mesgin_identify; 15581da177e4SLinus Torvalds cmp A,MSG_DISCONNECT je mesgin_disconnect; 15591da177e4SLinus Torvalds cmp A,MSG_SAVEDATAPOINTER je mesgin_sdptrs; 15601da177e4SLinus Torvalds cmp ALLZEROS,A je mesgin_complete; 15611da177e4SLinus Torvalds cmp A,MSG_RESTOREPOINTERS je mesgin_rdptrs; 15621da177e4SLinus Torvalds cmp A,MSG_IGN_WIDE_RESIDUE je mesgin_ign_wide_residue; 15631da177e4SLinus Torvalds cmp A,MSG_NOOP je mesgin_done; 15641da177e4SLinus Torvalds 15651da177e4SLinus Torvalds/* 15661da177e4SLinus Torvalds * Pushed message loop to allow the kernel to 15671da177e4SLinus Torvalds * run it's own message state engine. To avoid an 15681da177e4SLinus Torvalds * extra nop instruction after signaling the kernel, 15691da177e4SLinus Torvalds * we perform the phase_lock before checking to see 15701da177e4SLinus Torvalds * if we should exit the loop and skip the phase_lock 15711da177e4SLinus Torvalds * in the ITloop. Performing back to back phase_locks 15721da177e4SLinus Torvalds * shouldn't hurt, but why do it twice... 15731da177e4SLinus Torvalds */ 15741da177e4SLinus Torvaldshost_message_loop: 15751da177e4SLinus Torvalds mvi HOST_MSG_LOOP call set_seqint; 15761da177e4SLinus Torvalds call phase_lock; 15771da177e4SLinus Torvalds cmp RETURN_1, EXIT_MSG_LOOP je ITloop + 1; 15781da177e4SLinus Torvalds jmp host_message_loop; 15791da177e4SLinus Torvalds 15801da177e4SLinus Torvaldsmesgin_ign_wide_residue: 15811da177e4SLinus Torvaldsif ((ahc->features & AHC_WIDE) != 0) { 15821da177e4SLinus Torvalds test SCSIRATE, WIDEXFER jz mesgin_reject; 15831da177e4SLinus Torvalds /* Pull the residue byte */ 15841da177e4SLinus Torvalds mvi ARG_1 call inb_next; 15851da177e4SLinus Torvalds cmp ARG_1, 0x01 jne mesgin_reject; 15861da177e4SLinus Torvalds test SCB_RESIDUAL_SGPTR[0], SG_LIST_NULL jz . + 2; 15871da177e4SLinus Torvalds test SCB_LUN, SCB_XFERLEN_ODD jnz mesgin_done; 15881da177e4SLinus Torvalds mvi IGN_WIDE_RES call set_seqint; 15891da177e4SLinus Torvalds jmp mesgin_done; 15901da177e4SLinus Torvalds} 15911da177e4SLinus Torvalds 15921da177e4SLinus Torvaldsmesgin_proto_violation: 15931da177e4SLinus Torvalds mvi PROTO_VIOLATION call set_seqint; 15941da177e4SLinus Torvalds jmp mesgin_done; 15951da177e4SLinus Torvaldsmesgin_reject: 15961da177e4SLinus Torvalds mvi MSG_MESSAGE_REJECT call mk_mesg; 15971da177e4SLinus Torvaldsmesgin_done: 15981da177e4SLinus Torvalds mov NONE,SCSIDATL; /*dummy read from latch to ACK*/ 15991da177e4SLinus Torvalds jmp ITloop; 16001da177e4SLinus Torvalds 16011da177e4SLinus Torvalds/* 16021da177e4SLinus Torvalds * We received a "command complete" message. Put the SCB_TAG into the QOUTFIFO, 16031da177e4SLinus Torvalds * and trigger a completion interrupt. Before doing so, check to see if there 16041da177e4SLinus Torvalds * is a residual or the status byte is something other than STATUS_GOOD (0). 16051da177e4SLinus Torvalds * In either of these conditions, we upload the SCB back to the host so it can 16061da177e4SLinus Torvalds * process this information. In the case of a non zero status byte, we 16071da177e4SLinus Torvalds * additionally interrupt the kernel driver synchronously, allowing it to 16081da177e4SLinus Torvalds * decide if sense should be retrieved. If the kernel driver wishes to request 16091da177e4SLinus Torvalds * sense, it will fill the kernel SCB with a request sense command, requeue 16101da177e4SLinus Torvalds * it to the QINFIFO and tell us not to post to the QOUTFIFO by setting 16111da177e4SLinus Torvalds * RETURN_1 to SEND_SENSE. 16121da177e4SLinus Torvalds */ 16131da177e4SLinus Torvaldsmesgin_complete: 16141da177e4SLinus Torvalds 16151da177e4SLinus Torvalds /* 16161da177e4SLinus Torvalds * If ATN is raised, we still want to give the target a message. 16171da177e4SLinus Torvalds * Perhaps there was a parity error on this last message byte. 16181da177e4SLinus Torvalds * Either way, the target should take us to message out phase 16191da177e4SLinus Torvalds * and then attempt to complete the command again. We should use a 16201da177e4SLinus Torvalds * critical section here to guard against a timeout triggering 16211da177e4SLinus Torvalds * for this command and setting ATN while we are still processing 16221da177e4SLinus Torvalds * the completion. 16231da177e4SLinus Torvalds test SCSISIGI, ATNI jnz mesgin_done; 16241da177e4SLinus Torvalds */ 16251da177e4SLinus Torvalds 16261da177e4SLinus Torvalds /* 16271da177e4SLinus Torvalds * If we are identified and have successfully sent the CDB, 16281da177e4SLinus Torvalds * any status will do. Optimize this fast path. 16291da177e4SLinus Torvalds */ 16301da177e4SLinus Torvalds test SCB_CONTROL, STATUS_RCVD jz mesgin_proto_violation; 16311da177e4SLinus Torvalds test SEQ_FLAGS, NOT_IDENTIFIED|NO_CDB_SENT jz complete_accepted; 16321da177e4SLinus Torvalds 16331da177e4SLinus Torvalds /* 16341da177e4SLinus Torvalds * If the target never sent an identify message but instead went 16351da177e4SLinus Torvalds * to mesgin to give an invalid message, let the host abort us. 16361da177e4SLinus Torvalds */ 16371da177e4SLinus Torvalds test SEQ_FLAGS, NOT_IDENTIFIED jnz mesgin_proto_violation; 16381da177e4SLinus Torvalds 16391da177e4SLinus Torvalds /* 16401da177e4SLinus Torvalds * If we recevied good status but never successfully sent the 16411da177e4SLinus Torvalds * cdb, abort the command. 16421da177e4SLinus Torvalds */ 16431da177e4SLinus Torvalds test SCB_SCSI_STATUS,0xff jnz complete_accepted; 16441da177e4SLinus Torvalds test SEQ_FLAGS, NO_CDB_SENT jnz mesgin_proto_violation; 16451da177e4SLinus Torvalds 16461da177e4SLinus Torvaldscomplete_accepted: 16471da177e4SLinus Torvalds /* 16481da177e4SLinus Torvalds * See if we attempted to deliver a message but the target ingnored us. 16491da177e4SLinus Torvalds */ 16501da177e4SLinus Torvalds test SCB_CONTROL, MK_MESSAGE jz . + 2; 16511da177e4SLinus Torvalds mvi MKMSG_FAILED call set_seqint; 16521da177e4SLinus Torvalds 16531da177e4SLinus Torvalds /* 16541da177e4SLinus Torvalds * Check for residuals 16551da177e4SLinus Torvalds */ 16561da177e4SLinus Torvalds test SCB_SGPTR, SG_LIST_NULL jnz check_status;/* No xfer */ 16571da177e4SLinus Torvalds test SCB_SGPTR, SG_FULL_RESID jnz upload_scb;/* Never xfered */ 16581da177e4SLinus Torvalds test SCB_RESIDUAL_SGPTR, SG_LIST_NULL jz upload_scb; 16591da177e4SLinus Torvaldscheck_status: 16601da177e4SLinus Torvalds test SCB_SCSI_STATUS,0xff jz complete; /* Good Status? */ 16611da177e4SLinus Torvaldsupload_scb: 16621da177e4SLinus Torvalds or SCB_SGPTR, SG_RESID_VALID; 16631da177e4SLinus Torvalds mvi DMAPARAMS, FIFORESET; 16641da177e4SLinus Torvalds mov SCB_TAG call dma_scb; 16651da177e4SLinus Torvalds test SCB_SCSI_STATUS, 0xff jz complete; /* Just a residual? */ 16661da177e4SLinus Torvalds mvi BAD_STATUS call set_seqint; /* let driver know */ 16671da177e4SLinus Torvalds cmp RETURN_1, SEND_SENSE jne complete; 16681da177e4SLinus Torvalds call add_scb_to_free_list; 16691da177e4SLinus Torvalds jmp await_busfree; 16701da177e4SLinus Torvaldscomplete: 16711da177e4SLinus Torvalds mov SCB_TAG call complete_post; 16721da177e4SLinus Torvalds jmp await_busfree; 16731da177e4SLinus Torvalds} 16741da177e4SLinus Torvalds 16751da177e4SLinus Torvaldscomplete_post: 16761da177e4SLinus Torvalds /* Post the SCBID in SINDEX and issue an interrupt */ 16771da177e4SLinus Torvalds call add_scb_to_free_list; 16781da177e4SLinus Torvalds mov ARG_1, SINDEX; 16791da177e4SLinus Torvalds if ((ahc->features & AHC_QUEUE_REGS) != 0) { 16801da177e4SLinus Torvalds mov A, SDSCB_QOFF; 16811da177e4SLinus Torvalds } else { 16821da177e4SLinus Torvalds mov A, QOUTPOS; 16831da177e4SLinus Torvalds } 16841da177e4SLinus Torvalds mvi QOUTFIFO_OFFSET call post_byte_setup; 16851da177e4SLinus Torvalds mov ARG_1 call post_byte; 16861da177e4SLinus Torvalds if ((ahc->features & AHC_QUEUE_REGS) == 0) { 16871da177e4SLinus Torvalds inc QOUTPOS; 16881da177e4SLinus Torvalds } 16891da177e4SLinus Torvalds mvi INTSTAT,CMDCMPLT ret; 16901da177e4SLinus Torvalds 16911da177e4SLinus Torvaldsif ((ahc->flags & AHC_INITIATORROLE) != 0) { 16921da177e4SLinus Torvalds/* 16931da177e4SLinus Torvalds * Is it a disconnect message? Set a flag in the SCB to remind us 16941da177e4SLinus Torvalds * and await the bus going free. If this is an untagged transaction 16951da177e4SLinus Torvalds * store the SCB id for it in our untagged target table for lookup on 1696b71a8eb0SUwe Kleine-König * a reselection. 16971da177e4SLinus Torvalds */ 16981da177e4SLinus Torvaldsmesgin_disconnect: 16991da177e4SLinus Torvalds /* 17001da177e4SLinus Torvalds * If ATN is raised, we still want to give the target a message. 17011da177e4SLinus Torvalds * Perhaps there was a parity error on this last message byte 17021da177e4SLinus Torvalds * or we want to abort this command. Either way, the target 17031da177e4SLinus Torvalds * should take us to message out phase and then attempt to 17041da177e4SLinus Torvalds * disconnect again. 17051da177e4SLinus Torvalds * XXX - Wait for more testing. 17061da177e4SLinus Torvalds test SCSISIGI, ATNI jnz mesgin_done; 17071da177e4SLinus Torvalds */ 17081da177e4SLinus Torvalds test SEQ_FLAGS, NOT_IDENTIFIED|NO_CDB_SENT 17091da177e4SLinus Torvalds jnz mesgin_proto_violation; 17101da177e4SLinus Torvalds or SCB_CONTROL,DISCONNECTED; 17111da177e4SLinus Torvalds if ((ahc->flags & AHC_PAGESCBS) != 0) { 17121da177e4SLinus Torvalds call add_scb_to_disc_list; 17131da177e4SLinus Torvalds } 17141da177e4SLinus Torvalds test SCB_CONTROL, TAG_ENB jnz await_busfree; 17151da177e4SLinus Torvalds mov ARG_1, SCB_TAG; 17161da177e4SLinus Torvalds and SAVED_LUN, LID, SCB_LUN; 17171da177e4SLinus Torvalds mov SCB_SCSIID call set_busy_target; 17181da177e4SLinus Torvalds jmp await_busfree; 17191da177e4SLinus Torvalds 17201da177e4SLinus Torvalds/* 17211da177e4SLinus Torvalds * Save data pointers message: 17221da177e4SLinus Torvalds * Copying RAM values back to SCB, for Save Data Pointers message, but 17231da177e4SLinus Torvalds * only if we've actually been into a data phase to change them. This 17241da177e4SLinus Torvalds * protects against bogus data in scratch ram and the residual counts 17251da177e4SLinus Torvalds * since they are only initialized when we go into data_in or data_out. 17261da177e4SLinus Torvalds * Ack the message as soon as possible. For chips without S/G pipelining, 17271da177e4SLinus Torvalds * we can only ack the message after SHADDR has been saved. On these 17281da177e4SLinus Torvalds * chips, SHADDR increments with every bus transaction, even PIO. 17291da177e4SLinus Torvalds */ 17301da177e4SLinus Torvaldsmesgin_sdptrs: 17311da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA2) != 0) { 17321da177e4SLinus Torvalds mov NONE,SCSIDATL; /*dummy read from latch to ACK*/ 17331da177e4SLinus Torvalds test SEQ_FLAGS, DPHASE jz ITloop; 17341da177e4SLinus Torvalds } else { 17351da177e4SLinus Torvalds test SEQ_FLAGS, DPHASE jz mesgin_done; 17361da177e4SLinus Torvalds } 17371da177e4SLinus Torvalds 17381da177e4SLinus Torvalds /* 17391da177e4SLinus Torvalds * If we are asked to save our position at the end of the 17401da177e4SLinus Torvalds * transfer, just mark us at the end rather than perform a 17411da177e4SLinus Torvalds * full save. 17421da177e4SLinus Torvalds */ 17431da177e4SLinus Torvalds test SCB_RESIDUAL_SGPTR[0], SG_LIST_NULL jz mesgin_sdptrs_full; 17441da177e4SLinus Torvalds or SCB_SGPTR, SG_LIST_NULL; 17451da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA2) != 0) { 17461da177e4SLinus Torvalds jmp ITloop; 17471da177e4SLinus Torvalds } else { 17481da177e4SLinus Torvalds jmp mesgin_done; 17491da177e4SLinus Torvalds } 17501da177e4SLinus Torvalds 17511da177e4SLinus Torvaldsmesgin_sdptrs_full: 17521da177e4SLinus Torvalds 17531da177e4SLinus Torvalds /* 17541da177e4SLinus Torvalds * The SCB_SGPTR becomes the next one we'll download, 17551da177e4SLinus Torvalds * and the SCB_DATAPTR becomes the current SHADDR. 17561da177e4SLinus Torvalds * Use the residual number since STCNT is corrupted by 17571da177e4SLinus Torvalds * any message transfer. 17581da177e4SLinus Torvalds */ 17591da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 17601da177e4SLinus Torvalds bmov SCB_DATAPTR, SHADDR, 4; 17611da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA2) == 0) { 17621da177e4SLinus Torvalds mov NONE,SCSIDATL; /*dummy read from latch to ACK*/ 17631da177e4SLinus Torvalds } 17641da177e4SLinus Torvalds bmov SCB_DATACNT, SCB_RESIDUAL_DATACNT, 8; 17651da177e4SLinus Torvalds } else { 17661da177e4SLinus Torvalds mvi DINDEX, SCB_DATAPTR; 17671da177e4SLinus Torvalds mvi SHADDR call bcopy_4; 17681da177e4SLinus Torvalds mov NONE,SCSIDATL; /*dummy read from latch to ACK*/ 17691da177e4SLinus Torvalds mvi SCB_RESIDUAL_DATACNT call bcopy_8; 17701da177e4SLinus Torvalds } 17711da177e4SLinus Torvalds jmp ITloop; 17721da177e4SLinus Torvalds 17731da177e4SLinus Torvalds/* 17741da177e4SLinus Torvalds * Restore pointers message? Data pointers are recopied from the 17751da177e4SLinus Torvalds * SCB anytime we enter a data phase for the first time, so all 17761da177e4SLinus Torvalds * we need to do is clear the DPHASE flag and let the data phase 17771da177e4SLinus Torvalds * code do the rest. We also reset/reallocate the FIFO to make 17781da177e4SLinus Torvalds * sure we have a clean start for the next data or command phase. 17791da177e4SLinus Torvalds */ 17801da177e4SLinus Torvaldsmesgin_rdptrs: 17811da177e4SLinus Torvalds and SEQ_FLAGS, ~DPHASE; /* 17821da177e4SLinus Torvalds * We'll reload them 17831da177e4SLinus Torvalds * the next time through 17841da177e4SLinus Torvalds * the dataphase. 17851da177e4SLinus Torvalds */ 17861da177e4SLinus Torvalds or SXFRCTL0, CLRSTCNT|CLRCHN; 17871da177e4SLinus Torvalds jmp mesgin_done; 17881da177e4SLinus Torvalds 17891da177e4SLinus Torvalds/* 17901da177e4SLinus Torvalds * Index into our Busy Target table. SINDEX and DINDEX are modified 17911da177e4SLinus Torvalds * upon return. SCBPTR may be modified by this action. 17921da177e4SLinus Torvalds */ 17931da177e4SLinus Torvaldsset_busy_target: 17941da177e4SLinus Torvalds shr DINDEX, 4, SINDEX; 17951da177e4SLinus Torvalds if ((ahc->flags & AHC_SCB_BTT) != 0) { 17961da177e4SLinus Torvalds mov SCBPTR, SAVED_LUN; 17971da177e4SLinus Torvalds add DINDEX, SCB_64_BTT; 17981da177e4SLinus Torvalds } else { 17991da177e4SLinus Torvalds add DINDEX, BUSY_TARGETS; 18001da177e4SLinus Torvalds } 18011da177e4SLinus Torvalds mov DINDIR, ARG_1 ret; 18021da177e4SLinus Torvalds 18031da177e4SLinus Torvalds/* 18041da177e4SLinus Torvalds * Identify message? For a reconnecting target, this tells us the lun 18051da177e4SLinus Torvalds * that the reconnection is for - find the correct SCB and switch to it, 18061da177e4SLinus Torvalds * clearing the "disconnected" bit so we don't "find" it by accident later. 18071da177e4SLinus Torvalds */ 18081da177e4SLinus Torvaldsmesgin_identify: 18091da177e4SLinus Torvalds /* 18101da177e4SLinus Torvalds * Determine whether a target is using tagged or non-tagged 18111da177e4SLinus Torvalds * transactions by first looking at the transaction stored in 18121da177e4SLinus Torvalds * the busy target array. If there is no untagged transaction 18131da177e4SLinus Torvalds * for this target or the transaction is for a different lun, then 18141da177e4SLinus Torvalds * this must be a tagged transaction. 18151da177e4SLinus Torvalds */ 18161da177e4SLinus Torvalds shr SINDEX, 4, SAVED_SCSIID; 18171da177e4SLinus Torvalds and SAVED_LUN, MSG_IDENTIFY_LUNMASK, A; 18181da177e4SLinus Torvalds if ((ahc->flags & AHC_SCB_BTT) != 0) { 18191da177e4SLinus Torvalds add SINDEX, SCB_64_BTT; 18201da177e4SLinus Torvalds mov SCBPTR, SAVED_LUN; 18211da177e4SLinus Torvalds if ((ahc->flags & AHC_SEQUENCER_DEBUG) != 0) { 18221da177e4SLinus Torvalds add NONE, -SCB_64_BTT, SINDEX; 18231da177e4SLinus Torvalds jc . + 2; 18241da177e4SLinus Torvalds mvi INTSTAT, OUT_OF_RANGE; 18251da177e4SLinus Torvalds nop; 18261da177e4SLinus Torvalds add NONE, -(SCB_64_BTT + 16), SINDEX; 18271da177e4SLinus Torvalds jnc . + 2; 18281da177e4SLinus Torvalds mvi INTSTAT, OUT_OF_RANGE; 18291da177e4SLinus Torvalds nop; 18301da177e4SLinus Torvalds } 18311da177e4SLinus Torvalds } else { 18321da177e4SLinus Torvalds add SINDEX, BUSY_TARGETS; 18331da177e4SLinus Torvalds if ((ahc->flags & AHC_SEQUENCER_DEBUG) != 0) { 18341da177e4SLinus Torvalds add NONE, -BUSY_TARGETS, SINDEX; 18351da177e4SLinus Torvalds jc . + 2; 18361da177e4SLinus Torvalds mvi INTSTAT, OUT_OF_RANGE; 18371da177e4SLinus Torvalds nop; 18381da177e4SLinus Torvalds add NONE, -(BUSY_TARGETS + 16), SINDEX; 18391da177e4SLinus Torvalds jnc . + 2; 18401da177e4SLinus Torvalds mvi INTSTAT, OUT_OF_RANGE; 18411da177e4SLinus Torvalds nop; 18421da177e4SLinus Torvalds } 18431da177e4SLinus Torvalds } 18441da177e4SLinus Torvalds mov ARG_1, SINDIR; 18451da177e4SLinus Torvalds cmp ARG_1, SCB_LIST_NULL je snoop_tag; 18461da177e4SLinus Torvalds if ((ahc->flags & AHC_PAGESCBS) != 0) { 18471da177e4SLinus Torvalds mov ARG_1 call findSCB; 18481da177e4SLinus Torvalds } else { 18491da177e4SLinus Torvalds mov SCBPTR, ARG_1; 18501da177e4SLinus Torvalds } 18511da177e4SLinus Torvalds if ((ahc->flags & AHC_SCB_BTT) != 0) { 18521da177e4SLinus Torvalds jmp setup_SCB_id_lun_okay; 18531da177e4SLinus Torvalds } else { 18541da177e4SLinus Torvalds /* 18551da177e4SLinus Torvalds * We only allow one untagged command per-target 18561da177e4SLinus Torvalds * at a time. So, if the lun doesn't match, look 18571da177e4SLinus Torvalds * for a tag message. 18581da177e4SLinus Torvalds */ 18591da177e4SLinus Torvalds and A, LID, SCB_LUN; 18601da177e4SLinus Torvalds cmp SAVED_LUN, A je setup_SCB_id_lun_okay; 18611da177e4SLinus Torvalds if ((ahc->flags & AHC_PAGESCBS) != 0) { 18621da177e4SLinus Torvalds /* 18631da177e4SLinus Torvalds * findSCB removes the SCB from the 18641da177e4SLinus Torvalds * disconnected list, so we must replace 18651da177e4SLinus Torvalds * it there should this SCB be for another 18661da177e4SLinus Torvalds * lun. 18671da177e4SLinus Torvalds */ 18681da177e4SLinus Torvalds call cleanup_scb; 18691da177e4SLinus Torvalds } 18701da177e4SLinus Torvalds } 18711da177e4SLinus Torvalds 18721da177e4SLinus Torvalds/* 18731da177e4SLinus Torvalds * Here we "snoop" the bus looking for a SIMPLE QUEUE TAG message. 18741da177e4SLinus Torvalds * If we get one, we use the tag returned to find the proper 18751da177e4SLinus Torvalds * SCB. With SCB paging, we must search for non-tagged 18761da177e4SLinus Torvalds * transactions since the SCB may exist in any slot. If we're not 18771da177e4SLinus Torvalds * using SCB paging, we can use the tag as the direct index to the 18781da177e4SLinus Torvalds * SCB. 18791da177e4SLinus Torvalds */ 18801da177e4SLinus Torvaldssnoop_tag: 18811da177e4SLinus Torvalds if ((ahc->flags & AHC_SEQUENCER_DEBUG) != 0) { 18821da177e4SLinus Torvalds or SEQ_FLAGS, 0x80; 18831da177e4SLinus Torvalds } 18841da177e4SLinus Torvalds mov NONE,SCSIDATL; /* ACK Identify MSG */ 18851da177e4SLinus Torvalds call phase_lock; 18861da177e4SLinus Torvalds if ((ahc->flags & AHC_SEQUENCER_DEBUG) != 0) { 18871da177e4SLinus Torvalds or SEQ_FLAGS, 0x1; 18881da177e4SLinus Torvalds } 18891da177e4SLinus Torvalds cmp LASTPHASE, P_MESGIN jne not_found; 18901da177e4SLinus Torvalds if ((ahc->flags & AHC_SEQUENCER_DEBUG) != 0) { 18911da177e4SLinus Torvalds or SEQ_FLAGS, 0x2; 18921da177e4SLinus Torvalds } 18931da177e4SLinus Torvalds cmp SCSIBUSL,MSG_SIMPLE_Q_TAG jne not_found; 18941da177e4SLinus Torvaldsget_tag: 18951da177e4SLinus Torvalds if ((ahc->flags & AHC_PAGESCBS) != 0) { 18961da177e4SLinus Torvalds mvi ARG_1 call inb_next; /* tag value */ 18971da177e4SLinus Torvalds mov ARG_1 call findSCB; 18981da177e4SLinus Torvalds } else { 18991da177e4SLinus Torvalds mvi ARG_1 call inb_next; /* tag value */ 19001da177e4SLinus Torvalds mov SCBPTR, ARG_1; 19011da177e4SLinus Torvalds } 19021da177e4SLinus Torvalds 19031da177e4SLinus Torvalds/* 19041da177e4SLinus Torvalds * Ensure that the SCB the tag points to is for 19051da177e4SLinus Torvalds * an SCB transaction to the reconnecting target. 19061da177e4SLinus Torvalds */ 19071da177e4SLinus Torvaldssetup_SCB: 19081da177e4SLinus Torvalds if ((ahc->flags & AHC_SEQUENCER_DEBUG) != 0) { 19091da177e4SLinus Torvalds or SEQ_FLAGS, 0x4; 19101da177e4SLinus Torvalds } 19111da177e4SLinus Torvalds mov A, SCB_SCSIID; 19121da177e4SLinus Torvalds cmp SAVED_SCSIID, A jne not_found_cleanup_scb; 19131da177e4SLinus Torvalds if ((ahc->flags & AHC_SEQUENCER_DEBUG) != 0) { 19141da177e4SLinus Torvalds or SEQ_FLAGS, 0x8; 19151da177e4SLinus Torvalds } 19161da177e4SLinus Torvaldssetup_SCB_id_okay: 19171da177e4SLinus Torvalds and A, LID, SCB_LUN; 19181da177e4SLinus Torvalds cmp SAVED_LUN, A jne not_found_cleanup_scb; 19191da177e4SLinus Torvaldssetup_SCB_id_lun_okay: 19201da177e4SLinus Torvalds if ((ahc->flags & AHC_SEQUENCER_DEBUG) != 0) { 19211da177e4SLinus Torvalds or SEQ_FLAGS, 0x10; 19221da177e4SLinus Torvalds } 19231da177e4SLinus Torvalds test SCB_CONTROL,DISCONNECTED jz not_found_cleanup_scb; 19241da177e4SLinus Torvalds and SCB_CONTROL,~DISCONNECTED; 19251da177e4SLinus Torvalds test SCB_CONTROL, TAG_ENB jnz setup_SCB_tagged; 19261da177e4SLinus Torvalds if ((ahc->flags & AHC_SCB_BTT) != 0) { 19271da177e4SLinus Torvalds mov A, SCBPTR; 19281da177e4SLinus Torvalds } 19291da177e4SLinus Torvalds mvi ARG_1, SCB_LIST_NULL; 19301da177e4SLinus Torvalds mov SAVED_SCSIID call set_busy_target; 19311da177e4SLinus Torvalds if ((ahc->flags & AHC_SCB_BTT) != 0) { 19321da177e4SLinus Torvalds mov SCBPTR, A; 19331da177e4SLinus Torvalds } 19341da177e4SLinus Torvaldssetup_SCB_tagged: 19351da177e4SLinus Torvalds clr SEQ_FLAGS; /* make note of IDENTIFY */ 19361da177e4SLinus Torvalds call set_transfer_settings; 19371da177e4SLinus Torvalds /* See if the host wants to send a message upon reconnection */ 19381da177e4SLinus Torvalds test SCB_CONTROL, MK_MESSAGE jz mesgin_done; 19391da177e4SLinus Torvalds mvi HOST_MSG call mk_mesg; 19401da177e4SLinus Torvalds jmp mesgin_done; 19411da177e4SLinus Torvalds 19421da177e4SLinus Torvaldsnot_found_cleanup_scb: 19431da177e4SLinus Torvalds if ((ahc->flags & AHC_PAGESCBS) != 0) { 19441da177e4SLinus Torvalds call cleanup_scb; 19451da177e4SLinus Torvalds } 19461da177e4SLinus Torvaldsnot_found: 19471da177e4SLinus Torvalds mvi NO_MATCH call set_seqint; 19481da177e4SLinus Torvalds jmp mesgin_done; 19491da177e4SLinus Torvalds 19501da177e4SLinus Torvaldsmk_mesg: 19511da177e4SLinus Torvalds if ((ahc->features & AHC_DT) == 0) { 19521da177e4SLinus Torvalds or SCSISIGO, ATNO, LASTPHASE; 19531da177e4SLinus Torvalds } else { 19541da177e4SLinus Torvalds mvi SCSISIGO, ATNO; 19551da177e4SLinus Torvalds } 19561da177e4SLinus Torvalds mov MSG_OUT,SINDEX ret; 19571da177e4SLinus Torvalds 19581da177e4SLinus Torvalds/* 19591da177e4SLinus Torvalds * Functions to read data in Automatic PIO mode. 19601da177e4SLinus Torvalds * 19611da177e4SLinus Torvalds * According to Adaptec's documentation, an ACK is not sent on input from 19621da177e4SLinus Torvalds * the target until SCSIDATL is read from. So we wait until SCSIDATL is 19631da177e4SLinus Torvalds * latched (the usual way), then read the data byte directly off the bus 19641da177e4SLinus Torvalds * using SCSIBUSL. When we have pulled the ATN line, or we just want to 19651da177e4SLinus Torvalds * acknowledge the byte, then we do a dummy read from SCISDATL. The SCSI 19661da177e4SLinus Torvalds * spec guarantees that the target will hold the data byte on the bus until 19671da177e4SLinus Torvalds * we send our ACK. 19681da177e4SLinus Torvalds * 19691da177e4SLinus Torvalds * The assumption here is that these are called in a particular sequence, 19701da177e4SLinus Torvalds * and that REQ is already set when inb_first is called. inb_{first,next} 19711da177e4SLinus Torvalds * use the same calling convention as inb. 19721da177e4SLinus Torvalds */ 19731da177e4SLinus Torvaldsinb_next_wait_perr: 19741da177e4SLinus Torvalds mvi PERR_DETECTED call set_seqint; 19751da177e4SLinus Torvalds jmp inb_next_wait; 19761da177e4SLinus Torvaldsinb_next: 19771da177e4SLinus Torvalds mov NONE,SCSIDATL; /*dummy read from latch to ACK*/ 19781da177e4SLinus Torvaldsinb_next_wait: 19791da177e4SLinus Torvalds /* 19801da177e4SLinus Torvalds * If there is a parity error, wait for the kernel to 19811da177e4SLinus Torvalds * see the interrupt and prepare our message response 19821da177e4SLinus Torvalds * before continuing. 19831da177e4SLinus Torvalds */ 19841da177e4SLinus Torvalds test SSTAT1, REQINIT jz inb_next_wait; 19851da177e4SLinus Torvalds test SSTAT1, SCSIPERR jnz inb_next_wait_perr; 19861da177e4SLinus Torvaldsinb_next_check_phase: 19871da177e4SLinus Torvalds and LASTPHASE, PHASE_MASK, SCSISIGI; 19881da177e4SLinus Torvalds cmp LASTPHASE, P_MESGIN jne mesgin_phasemis; 19891da177e4SLinus Torvaldsinb_first: 19901da177e4SLinus Torvalds mov DINDEX,SINDEX; 19911da177e4SLinus Torvalds mov DINDIR,SCSIBUSL ret; /*read byte directly from bus*/ 19921da177e4SLinus Torvaldsinb_last: 19931da177e4SLinus Torvalds mov NONE,SCSIDATL ret; /*dummy read from latch to ACK*/ 19941da177e4SLinus Torvalds} 19951da177e4SLinus Torvalds 19961da177e4SLinus Torvaldsif ((ahc->flags & AHC_TARGETROLE) != 0) { 19971da177e4SLinus Torvalds/* 19981da177e4SLinus Torvalds * Change to a new phase. If we are changing the state of the I/O signal, 19991da177e4SLinus Torvalds * from out to in, wait an additional data release delay before continuing. 20001da177e4SLinus Torvalds */ 20011da177e4SLinus Torvaldschange_phase: 2002*25985edcSLucas De Marchi /* Wait for preceding I/O session to complete. */ 20031da177e4SLinus Torvalds test SCSISIGI, ACKI jnz .; 20041da177e4SLinus Torvalds 20051da177e4SLinus Torvalds /* Change the phase */ 20061da177e4SLinus Torvalds and DINDEX, IOI, SCSISIGI; 20071da177e4SLinus Torvalds mov SCSISIGO, SINDEX; 20081da177e4SLinus Torvalds and A, IOI, SINDEX; 20091da177e4SLinus Torvalds 20101da177e4SLinus Torvalds /* 20111da177e4SLinus Torvalds * If the data direction has changed, from 20121da177e4SLinus Torvalds * out (initiator driving) to in (target driving), 20131da177e4SLinus Torvalds * we must wait at least a data release delay plus 20141da177e4SLinus Torvalds * the normal bus settle delay. [SCSI III SPI 10.11.0] 20151da177e4SLinus Torvalds */ 20161da177e4SLinus Torvalds cmp DINDEX, A je change_phase_wait; 20171da177e4SLinus Torvalds test SINDEX, IOI jz change_phase_wait; 20181da177e4SLinus Torvalds call change_phase_wait; 20191da177e4SLinus Torvaldschange_phase_wait: 20201da177e4SLinus Torvalds nop; 20211da177e4SLinus Torvalds nop; 20221da177e4SLinus Torvalds nop; 20231da177e4SLinus Torvalds nop ret; 20241da177e4SLinus Torvalds 20251da177e4SLinus Torvalds/* 20261da177e4SLinus Torvalds * Send a byte to an initiator in Automatic PIO mode. 20271da177e4SLinus Torvalds */ 20281da177e4SLinus Torvaldstarget_outb: 20291da177e4SLinus Torvalds or SXFRCTL0, SPIOEN; 20301da177e4SLinus Torvalds test SSTAT0, SPIORDY jz .; 20311da177e4SLinus Torvalds mov SCSIDATL, SINDEX; 20321da177e4SLinus Torvalds test SSTAT0, SPIORDY jz .; 20331da177e4SLinus Torvalds and SXFRCTL0, ~SPIOEN ret; 20341da177e4SLinus Torvalds} 20351da177e4SLinus Torvalds 20361da177e4SLinus Torvalds/* 20371da177e4SLinus Torvalds * Locate a disconnected SCB by SCBID. Upon return, SCBPTR and SINDEX will 20381da177e4SLinus Torvalds * be set to the position of the SCB. If the SCB cannot be found locally, 20391da177e4SLinus Torvalds * it will be paged in from host memory. RETURN_2 stores the address of the 20401da177e4SLinus Torvalds * preceding SCB in the disconnected list which can be used to speed up 20411da177e4SLinus Torvalds * removal of the found SCB from the disconnected list. 20421da177e4SLinus Torvalds */ 20431da177e4SLinus Torvaldsif ((ahc->flags & AHC_PAGESCBS) != 0) { 20441da177e4SLinus TorvaldsBEGIN_CRITICAL; 20451da177e4SLinus TorvaldsfindSCB: 20461da177e4SLinus Torvalds mov A, SINDEX; /* Tag passed in SINDEX */ 20471da177e4SLinus Torvalds cmp DISCONNECTED_SCBH, SCB_LIST_NULL je findSCB_notFound; 20481da177e4SLinus Torvalds mov SCBPTR, DISCONNECTED_SCBH; /* Initialize SCBPTR */ 20491da177e4SLinus Torvalds mvi ARG_2, SCB_LIST_NULL; /* Head of list */ 20501da177e4SLinus Torvalds jmp findSCB_loop; 20511da177e4SLinus TorvaldsfindSCB_next: 20521da177e4SLinus Torvalds cmp SCB_NEXT, SCB_LIST_NULL je findSCB_notFound; 20531da177e4SLinus Torvalds mov ARG_2, SCBPTR; 20541da177e4SLinus Torvalds mov SCBPTR,SCB_NEXT; 20551da177e4SLinus TorvaldsfindSCB_loop: 20561da177e4SLinus Torvalds cmp SCB_TAG, A jne findSCB_next; 20571da177e4SLinus Torvaldsrem_scb_from_disc_list: 20581da177e4SLinus Torvalds cmp ARG_2, SCB_LIST_NULL je rHead; 20591da177e4SLinus Torvalds mov DINDEX, SCB_NEXT; 20601da177e4SLinus Torvalds mov SINDEX, SCBPTR; 20611da177e4SLinus Torvalds mov SCBPTR, ARG_2; 20621da177e4SLinus Torvalds mov SCB_NEXT, DINDEX; 20631da177e4SLinus Torvalds mov SCBPTR, SINDEX ret; 20641da177e4SLinus TorvaldsrHead: 20651da177e4SLinus Torvalds mov DISCONNECTED_SCBH,SCB_NEXT ret; 20661da177e4SLinus TorvaldsEND_CRITICAL; 20671da177e4SLinus TorvaldsfindSCB_notFound: 20681da177e4SLinus Torvalds /* 20691da177e4SLinus Torvalds * We didn't find it. Page in the SCB. 20701da177e4SLinus Torvalds */ 20711da177e4SLinus Torvalds mov ARG_1, A; /* Save tag */ 20721da177e4SLinus Torvalds mov ALLZEROS call get_free_or_disc_scb; 20731da177e4SLinus Torvalds mvi DMAPARAMS, HDMAEN|DIRECTION|FIFORESET; 20741da177e4SLinus Torvalds mov ARG_1 jmp dma_scb; 20751da177e4SLinus Torvalds} 20761da177e4SLinus Torvalds 20771da177e4SLinus Torvalds/* 20781da177e4SLinus Torvalds * Prepare the hardware to post a byte to host memory given an 20791da177e4SLinus Torvalds * index of (A + (256 * SINDEX)) and a base address of SHARED_DATA_ADDR. 20801da177e4SLinus Torvalds */ 20811da177e4SLinus Torvaldspost_byte_setup: 20821da177e4SLinus Torvalds mov ARG_2, SINDEX; 20831da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 20841da177e4SLinus Torvalds mvi DINDEX, CCHADDR; 20851da177e4SLinus Torvalds mvi SHARED_DATA_ADDR call set_1byte_addr; 20861da177e4SLinus Torvalds mvi CCHCNT, 1; 20871da177e4SLinus Torvalds mvi CCSCBCTL, CCSCBRESET ret; 20881da177e4SLinus Torvalds } else { 20891da177e4SLinus Torvalds mvi DINDEX, HADDR; 20901da177e4SLinus Torvalds mvi SHARED_DATA_ADDR call set_1byte_addr; 20911da177e4SLinus Torvalds mvi 1 call set_hcnt; 20921da177e4SLinus Torvalds mvi DFCNTRL, FIFORESET ret; 20931da177e4SLinus Torvalds } 20941da177e4SLinus Torvalds 20951da177e4SLinus Torvaldspost_byte: 20961da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 20971da177e4SLinus Torvalds bmov CCSCBRAM, SINDEX, 1; 20981da177e4SLinus Torvalds or CCSCBCTL, CCSCBEN|CCSCBRESET; 20991da177e4SLinus Torvalds test CCSCBCTL, CCSCBDONE jz .; 21001da177e4SLinus Torvalds clr CCSCBCTL ret; 21011da177e4SLinus Torvalds } else { 21021da177e4SLinus Torvalds mov DFDAT, SINDEX; 21031da177e4SLinus Torvalds or DFCNTRL, HDMAEN|FIFOFLUSH; 21041da177e4SLinus Torvalds jmp dma_finish; 21051da177e4SLinus Torvalds } 21061da177e4SLinus Torvalds 21071da177e4SLinus Torvaldsphase_lock_perr: 21081da177e4SLinus Torvalds mvi PERR_DETECTED call set_seqint; 21091da177e4SLinus Torvaldsphase_lock: 21101da177e4SLinus Torvalds /* 21111da177e4SLinus Torvalds * If there is a parity error, wait for the kernel to 21121da177e4SLinus Torvalds * see the interrupt and prepare our message response 21131da177e4SLinus Torvalds * before continuing. 21141da177e4SLinus Torvalds */ 21151da177e4SLinus Torvalds test SSTAT1, REQINIT jz phase_lock; 21161da177e4SLinus Torvalds test SSTAT1, SCSIPERR jnz phase_lock_perr; 21171da177e4SLinus Torvaldsphase_lock_latch_phase: 21181da177e4SLinus Torvalds if ((ahc->features & AHC_DT) == 0) { 21191da177e4SLinus Torvalds and SCSISIGO, PHASE_MASK, SCSISIGI; 21201da177e4SLinus Torvalds } 21211da177e4SLinus Torvalds and LASTPHASE, PHASE_MASK, SCSISIGI ret; 21221da177e4SLinus Torvalds 21231da177e4SLinus Torvaldsif ((ahc->features & AHC_CMD_CHAN) == 0) { 21241da177e4SLinus Torvaldsset_hcnt: 21251da177e4SLinus Torvalds mov HCNT[0], SINDEX; 21261da177e4SLinus Torvaldsclear_hcnt: 21271da177e4SLinus Torvalds clr HCNT[1]; 21281da177e4SLinus Torvalds clr HCNT[2] ret; 21291da177e4SLinus Torvalds 21301da177e4SLinus Torvaldsset_stcnt_from_hcnt: 21311da177e4SLinus Torvalds mov STCNT[0], HCNT[0]; 21321da177e4SLinus Torvalds mov STCNT[1], HCNT[1]; 21331da177e4SLinus Torvalds mov STCNT[2], HCNT[2] ret; 21341da177e4SLinus Torvalds 21351da177e4SLinus Torvaldsbcopy_8: 21361da177e4SLinus Torvalds mov DINDIR, SINDIR; 21371da177e4SLinus Torvaldsbcopy_7: 21381da177e4SLinus Torvalds mov DINDIR, SINDIR; 21391da177e4SLinus Torvalds mov DINDIR, SINDIR; 21401da177e4SLinus Torvaldsbcopy_5: 21411da177e4SLinus Torvalds mov DINDIR, SINDIR; 21421da177e4SLinus Torvaldsbcopy_4: 21431da177e4SLinus Torvalds mov DINDIR, SINDIR; 21441da177e4SLinus Torvaldsbcopy_3: 21451da177e4SLinus Torvalds mov DINDIR, SINDIR; 21461da177e4SLinus Torvalds mov DINDIR, SINDIR; 21471da177e4SLinus Torvalds mov DINDIR, SINDIR ret; 21481da177e4SLinus Torvalds} 21491da177e4SLinus Torvalds 21501da177e4SLinus Torvaldsif ((ahc->flags & AHC_TARGETROLE) != 0) { 21511da177e4SLinus Torvalds/* 21521da177e4SLinus Torvalds * Setup addr assuming that A is an index into 21531da177e4SLinus Torvalds * an array of 32byte objects, SINDEX contains 21541da177e4SLinus Torvalds * the base address of that array, and DINDEX 21551da177e4SLinus Torvalds * contains the base address of the location 21561da177e4SLinus Torvalds * to store the indexed address. 21571da177e4SLinus Torvalds */ 21581da177e4SLinus Torvaldsset_32byte_addr: 21591da177e4SLinus Torvalds shr ARG_2, 3, A; 21601da177e4SLinus Torvalds shl A, 5; 21611da177e4SLinus Torvalds jmp set_1byte_addr; 21621da177e4SLinus Torvalds} 21631da177e4SLinus Torvalds 21641da177e4SLinus Torvalds/* 21651da177e4SLinus Torvalds * Setup addr assuming that A is an index into 21661da177e4SLinus Torvalds * an array of 64byte objects, SINDEX contains 21671da177e4SLinus Torvalds * the base address of that array, and DINDEX 21681da177e4SLinus Torvalds * contains the base address of the location 21691da177e4SLinus Torvalds * to store the indexed address. 21701da177e4SLinus Torvalds */ 21711da177e4SLinus Torvaldsset_64byte_addr: 21721da177e4SLinus Torvalds shr ARG_2, 2, A; 21731da177e4SLinus Torvalds shl A, 6; 21741da177e4SLinus Torvalds 21751da177e4SLinus Torvalds/* 21761da177e4SLinus Torvalds * Setup addr assuming that A + (ARG_2 * 256) is an 21771da177e4SLinus Torvalds * index into an array of 1byte objects, SINDEX contains 21781da177e4SLinus Torvalds * the base address of that array, and DINDEX contains 21791da177e4SLinus Torvalds * the base address of the location to store the computed 21801da177e4SLinus Torvalds * address. 21811da177e4SLinus Torvalds */ 21821da177e4SLinus Torvaldsset_1byte_addr: 21831da177e4SLinus Torvalds add DINDIR, A, SINDIR; 21841da177e4SLinus Torvalds mov A, ARG_2; 21851da177e4SLinus Torvalds adc DINDIR, A, SINDIR; 21861da177e4SLinus Torvalds clr A; 21871da177e4SLinus Torvalds adc DINDIR, A, SINDIR; 21881da177e4SLinus Torvalds adc DINDIR, A, SINDIR ret; 21891da177e4SLinus Torvalds 21901da177e4SLinus Torvalds/* 21911da177e4SLinus Torvalds * Either post or fetch an SCB from host memory based on the 21921da177e4SLinus Torvalds * DIRECTION bit in DMAPARAMS. The host SCB index is in SINDEX. 21931da177e4SLinus Torvalds */ 21941da177e4SLinus Torvaldsdma_scb: 21951da177e4SLinus Torvalds mov A, SINDEX; 21961da177e4SLinus Torvalds if ((ahc->features & AHC_CMD_CHAN) != 0) { 21971da177e4SLinus Torvalds mvi DINDEX, CCHADDR; 21981da177e4SLinus Torvalds mvi HSCB_ADDR call set_64byte_addr; 21991da177e4SLinus Torvalds mov CCSCBPTR, SCBPTR; 22001da177e4SLinus Torvalds test DMAPARAMS, DIRECTION jz dma_scb_tohost; 22011da177e4SLinus Torvalds if ((ahc->flags & AHC_SCB_BTT) != 0) { 22021da177e4SLinus Torvalds mvi CCHCNT, SCB_DOWNLOAD_SIZE_64; 22031da177e4SLinus Torvalds } else { 22041da177e4SLinus Torvalds mvi CCHCNT, SCB_DOWNLOAD_SIZE; 22051da177e4SLinus Torvalds } 22061da177e4SLinus Torvalds mvi CCSCBCTL, CCARREN|CCSCBEN|CCSCBDIR|CCSCBRESET; 22071da177e4SLinus Torvalds cmp CCSCBCTL, CCSCBDONE|ARRDONE|CCARREN|CCSCBEN|CCSCBDIR jne .; 22081da177e4SLinus Torvalds jmp dma_scb_finish; 22091da177e4SLinus Torvaldsdma_scb_tohost: 22101da177e4SLinus Torvalds mvi CCHCNT, SCB_UPLOAD_SIZE; 22111da177e4SLinus Torvalds if ((ahc->features & AHC_ULTRA2) == 0) { 22121da177e4SLinus Torvalds mvi CCSCBCTL, CCSCBRESET; 22131da177e4SLinus Torvalds bmov CCSCBRAM, SCB_BASE, SCB_UPLOAD_SIZE; 22141da177e4SLinus Torvalds or CCSCBCTL, CCSCBEN|CCSCBRESET; 22151da177e4SLinus Torvalds test CCSCBCTL, CCSCBDONE jz .; 22161da177e4SLinus Torvalds } else if ((ahc->bugs & AHC_SCBCHAN_UPLOAD_BUG) != 0) { 22171da177e4SLinus Torvalds mvi CCSCBCTL, CCARREN|CCSCBRESET; 22181da177e4SLinus Torvalds cmp CCSCBCTL, ARRDONE|CCARREN jne .; 22191da177e4SLinus Torvalds mvi CCHCNT, SCB_UPLOAD_SIZE; 22201da177e4SLinus Torvalds mvi CCSCBCTL, CCSCBEN|CCSCBRESET; 22211da177e4SLinus Torvalds cmp CCSCBCTL, CCSCBDONE|CCSCBEN jne .; 22221da177e4SLinus Torvalds } else { 22231da177e4SLinus Torvalds mvi CCSCBCTL, CCARREN|CCSCBEN|CCSCBRESET; 22241da177e4SLinus Torvalds cmp CCSCBCTL, CCSCBDONE|ARRDONE|CCARREN|CCSCBEN jne .; 22251da177e4SLinus Torvalds } 22261da177e4SLinus Torvaldsdma_scb_finish: 22271da177e4SLinus Torvalds clr CCSCBCTL; 22281da177e4SLinus Torvalds test CCSCBCTL, CCARREN|CCSCBEN jnz .; 22291da177e4SLinus Torvalds ret; 22301da177e4SLinus Torvalds } else { 22311da177e4SLinus Torvalds mvi DINDEX, HADDR; 22321da177e4SLinus Torvalds mvi HSCB_ADDR call set_64byte_addr; 22331da177e4SLinus Torvalds mvi SCB_DOWNLOAD_SIZE call set_hcnt; 22341da177e4SLinus Torvalds mov DFCNTRL, DMAPARAMS; 22351da177e4SLinus Torvalds test DMAPARAMS, DIRECTION jnz dma_scb_fromhost; 22361da177e4SLinus Torvalds /* Fill it with the SCB data */ 22371da177e4SLinus Torvaldscopy_scb_tofifo: 22381da177e4SLinus Torvalds mvi SINDEX, SCB_BASE; 22391da177e4SLinus Torvalds add A, SCB_DOWNLOAD_SIZE, SINDEX; 22401da177e4SLinus Torvaldscopy_scb_tofifo_loop: 22411da177e4SLinus Torvalds call copy_to_fifo_8; 22421da177e4SLinus Torvalds cmp SINDEX, A jne copy_scb_tofifo_loop; 22431da177e4SLinus Torvalds or DFCNTRL, HDMAEN|FIFOFLUSH; 22441da177e4SLinus Torvalds jmp dma_finish; 22451da177e4SLinus Torvaldsdma_scb_fromhost: 22461da177e4SLinus Torvalds mvi DINDEX, SCB_BASE; 22471da177e4SLinus Torvalds if ((ahc->bugs & AHC_PCI_2_1_RETRY_BUG) != 0) { 22481da177e4SLinus Torvalds /* 22491da177e4SLinus Torvalds * The PCI module will only issue a PCI 22501da177e4SLinus Torvalds * retry if the data FIFO is empty. If the 22511da177e4SLinus Torvalds * host disconnects in the middle of a 22521da177e4SLinus Torvalds * transfer, we must empty the fifo of all 22531da177e4SLinus Torvalds * available data to force the chip to 22541da177e4SLinus Torvalds * continue the transfer. This does not 22551da177e4SLinus Torvalds * happen for SCSI transfers as the SCSI module 22561da177e4SLinus Torvalds * will drain the FIFO as data are made available. 22571da177e4SLinus Torvalds * When the hang occurs, we know that a multiple 22581da177e4SLinus Torvalds * of 8 bytes is in the FIFO because the PCI 22591da177e4SLinus Torvalds * module has an 8 byte input latch that only 22601da177e4SLinus Torvalds * dumps to the FIFO when HCNT == 0 or the 22611da177e4SLinus Torvalds * latch is full. 22621da177e4SLinus Torvalds */ 22631da177e4SLinus Torvalds clr A; 22641da177e4SLinus Torvalds /* Wait for at least 8 bytes of data to arrive. */ 22651da177e4SLinus Torvaldsdma_scb_hang_fifo: 22661da177e4SLinus Torvalds test DFSTATUS, FIFOQWDEMP jnz dma_scb_hang_fifo; 22671da177e4SLinus Torvaldsdma_scb_hang_wait: 22681da177e4SLinus Torvalds test DFSTATUS, MREQPEND jnz dma_scb_hang_wait; 22691da177e4SLinus Torvalds test DFSTATUS, HDONE jnz dma_scb_hang_dma_done; 22701da177e4SLinus Torvalds test DFSTATUS, HDONE jnz dma_scb_hang_dma_done; 22711da177e4SLinus Torvalds test DFSTATUS, HDONE jnz dma_scb_hang_dma_done; 22721da177e4SLinus Torvalds /* 22731da177e4SLinus Torvalds * The PCI module no longer intends to perform 22741da177e4SLinus Torvalds * a PCI transaction. Drain the fifo. 22751da177e4SLinus Torvalds */ 22761da177e4SLinus Torvaldsdma_scb_hang_dma_drain_fifo: 22771da177e4SLinus Torvalds not A, HCNT; 22781da177e4SLinus Torvalds add A, SCB_DOWNLOAD_SIZE+SCB_BASE+1; 22791da177e4SLinus Torvalds and A, ~0x7; 22801da177e4SLinus Torvalds mov DINDIR,DFDAT; 22811da177e4SLinus Torvalds cmp DINDEX, A jne . - 1; 22821da177e4SLinus Torvalds cmp DINDEX, SCB_DOWNLOAD_SIZE+SCB_BASE 22831da177e4SLinus Torvalds je dma_finish_nowait; 22841da177e4SLinus Torvalds /* Restore A as the lines left to transfer. */ 22851da177e4SLinus Torvalds add A, -SCB_BASE, DINDEX; 22861da177e4SLinus Torvalds shr A, 3; 22871da177e4SLinus Torvalds jmp dma_scb_hang_fifo; 22881da177e4SLinus Torvaldsdma_scb_hang_dma_done: 22891da177e4SLinus Torvalds and DFCNTRL, ~HDMAEN; 22901da177e4SLinus Torvalds test DFCNTRL, HDMAEN jnz .; 22911da177e4SLinus Torvalds add SEQADDR0, A; 22921da177e4SLinus Torvalds } else { 22931da177e4SLinus Torvalds call dma_finish; 22941da177e4SLinus Torvalds } 22951da177e4SLinus Torvalds call dfdat_in_8; 22961da177e4SLinus Torvalds call dfdat_in_8; 22971da177e4SLinus Torvalds call dfdat_in_8; 22981da177e4SLinus Torvaldsdfdat_in_8: 22991da177e4SLinus Torvalds mov DINDIR,DFDAT; 23001da177e4SLinus Torvaldsdfdat_in_7: 23011da177e4SLinus Torvalds mov DINDIR,DFDAT; 23021da177e4SLinus Torvalds mov DINDIR,DFDAT; 23031da177e4SLinus Torvalds mov DINDIR,DFDAT; 23041da177e4SLinus Torvalds mov DINDIR,DFDAT; 23051da177e4SLinus Torvalds mov DINDIR,DFDAT; 23061da177e4SLinus Torvaldsdfdat_in_2: 23071da177e4SLinus Torvalds mov DINDIR,DFDAT; 23081da177e4SLinus Torvalds mov DINDIR,DFDAT ret; 23091da177e4SLinus Torvalds } 23101da177e4SLinus Torvalds 23111da177e4SLinus Torvaldscopy_to_fifo_8: 23121da177e4SLinus Torvalds mov DFDAT,SINDIR; 23131da177e4SLinus Torvalds mov DFDAT,SINDIR; 23141da177e4SLinus Torvaldscopy_to_fifo_6: 23151da177e4SLinus Torvalds mov DFDAT,SINDIR; 23161da177e4SLinus Torvaldscopy_to_fifo_5: 23171da177e4SLinus Torvalds mov DFDAT,SINDIR; 23181da177e4SLinus Torvaldscopy_to_fifo_4: 23191da177e4SLinus Torvalds mov DFDAT,SINDIR; 23201da177e4SLinus Torvalds mov DFDAT,SINDIR; 23211da177e4SLinus Torvalds mov DFDAT,SINDIR; 23221da177e4SLinus Torvalds mov DFDAT,SINDIR ret; 23231da177e4SLinus Torvalds 23241da177e4SLinus Torvalds/* 23251da177e4SLinus Torvalds * Wait for DMA from host memory to data FIFO to complete, then disable 23261da177e4SLinus Torvalds * DMA and wait for it to acknowledge that it's off. 23271da177e4SLinus Torvalds */ 23281da177e4SLinus Torvaldsdma_finish: 23291da177e4SLinus Torvalds test DFSTATUS,HDONE jz dma_finish; 23301da177e4SLinus Torvaldsdma_finish_nowait: 23311da177e4SLinus Torvalds /* Turn off DMA */ 23321da177e4SLinus Torvalds and DFCNTRL, ~HDMAEN; 23331da177e4SLinus Torvalds test DFCNTRL, HDMAEN jnz .; 23341da177e4SLinus Torvalds ret; 23351da177e4SLinus Torvalds 23361da177e4SLinus Torvalds/* 23371da177e4SLinus Torvalds * Restore an SCB that failed to match an incoming reselection 23381da177e4SLinus Torvalds * to the correct/safe state. If the SCB is for a disconnected 23391da177e4SLinus Torvalds * transaction, it must be returned to the disconnected list. 23401da177e4SLinus Torvalds * If it is not in the disconnected state, it must be free. 23411da177e4SLinus Torvalds */ 23421da177e4SLinus Torvaldscleanup_scb: 23431da177e4SLinus Torvalds if ((ahc->flags & AHC_PAGESCBS) != 0) { 23441da177e4SLinus Torvalds test SCB_CONTROL,DISCONNECTED jnz add_scb_to_disc_list; 23451da177e4SLinus Torvalds } 23461da177e4SLinus Torvaldsadd_scb_to_free_list: 23471da177e4SLinus Torvalds if ((ahc->flags & AHC_PAGESCBS) != 0) { 23481da177e4SLinus TorvaldsBEGIN_CRITICAL; 23491da177e4SLinus Torvalds mov SCB_NEXT, FREE_SCBH; 23501da177e4SLinus Torvalds mvi SCB_TAG, SCB_LIST_NULL; 23511da177e4SLinus Torvalds mov FREE_SCBH, SCBPTR ret; 23521da177e4SLinus TorvaldsEND_CRITICAL; 23531da177e4SLinus Torvalds } else { 23541da177e4SLinus Torvalds mvi SCB_TAG, SCB_LIST_NULL ret; 23551da177e4SLinus Torvalds } 23561da177e4SLinus Torvalds 23571da177e4SLinus Torvaldsif ((ahc->flags & AHC_39BIT_ADDRESSING) != 0) { 23581da177e4SLinus Torvaldsset_hhaddr: 23591da177e4SLinus Torvalds or DSCOMMAND1, HADDLDSEL0; 23601da177e4SLinus Torvalds and HADDR, SG_HIGH_ADDR_BITS, SINDEX; 23611da177e4SLinus Torvalds and DSCOMMAND1, ~HADDLDSEL0 ret; 23621da177e4SLinus Torvalds} 23631da177e4SLinus Torvalds 23641da177e4SLinus Torvaldsif ((ahc->flags & AHC_PAGESCBS) != 0) { 23651da177e4SLinus Torvaldsget_free_or_disc_scb: 23661da177e4SLinus TorvaldsBEGIN_CRITICAL; 23671da177e4SLinus Torvalds cmp FREE_SCBH, SCB_LIST_NULL jne dequeue_free_scb; 23681da177e4SLinus Torvalds cmp DISCONNECTED_SCBH, SCB_LIST_NULL jne dequeue_disc_scb; 23691da177e4SLinus Torvaldsreturn_error: 23701da177e4SLinus Torvalds mvi NO_FREE_SCB call set_seqint; 23711da177e4SLinus Torvalds mvi SINDEX, SCB_LIST_NULL ret; 23721da177e4SLinus Torvaldsdequeue_disc_scb: 23731da177e4SLinus Torvalds mov SCBPTR, DISCONNECTED_SCBH; 23741da177e4SLinus Torvalds mov DISCONNECTED_SCBH, SCB_NEXT; 23751da177e4SLinus TorvaldsEND_CRITICAL; 23761da177e4SLinus Torvalds mvi DMAPARAMS, FIFORESET; 23771da177e4SLinus Torvalds mov SCB_TAG jmp dma_scb; 23781da177e4SLinus TorvaldsBEGIN_CRITICAL; 23791da177e4SLinus Torvaldsdequeue_free_scb: 23801da177e4SLinus Torvalds mov SCBPTR, FREE_SCBH; 23811da177e4SLinus Torvalds mov FREE_SCBH, SCB_NEXT ret; 23821da177e4SLinus TorvaldsEND_CRITICAL; 23831da177e4SLinus Torvalds 23841da177e4SLinus Torvaldsadd_scb_to_disc_list: 23851da177e4SLinus Torvalds/* 23861da177e4SLinus Torvalds * Link this SCB into the DISCONNECTED list. This list holds the 23871da177e4SLinus Torvalds * candidates for paging out an SCB if one is needed for a new command. 23881da177e4SLinus Torvalds * Modifying the disconnected list is a critical(pause dissabled) section. 23891da177e4SLinus Torvalds */ 23901da177e4SLinus TorvaldsBEGIN_CRITICAL; 23911da177e4SLinus Torvalds mov SCB_NEXT, DISCONNECTED_SCBH; 23921da177e4SLinus Torvalds mov DISCONNECTED_SCBH, SCBPTR ret; 23931da177e4SLinus TorvaldsEND_CRITICAL; 23941da177e4SLinus Torvalds} 23951da177e4SLinus Torvaldsset_seqint: 23961da177e4SLinus Torvalds mov INTSTAT, SINDEX; 23971da177e4SLinus Torvalds nop; 23981da177e4SLinus Torvaldsreturn: 23991da177e4SLinus Torvalds ret; 2400