xref: /openbmc/linux/drivers/rtc/rtc-pcf2127.c (revision 71ac13457d9d1007effde65b54818106b2c2b525)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
218cb6368SRenaud Cerrato /*
3cee2cc21SAkinobu Mita  * An I2C and SPI driver for the NXP PCF2127/29 RTC
418cb6368SRenaud Cerrato  * Copyright 2013 Til-Technologies
518cb6368SRenaud Cerrato  *
618cb6368SRenaud Cerrato  * Author: Renaud Cerrato <r.cerrato@til-technologies.fr>
718cb6368SRenaud Cerrato  *
80e735eaaSBruno Thomsen  * Watchdog and tamper functions
90e735eaaSBruno Thomsen  * Author: Bruno Thomsen <bruno.thomsen@gmail.com>
100e735eaaSBruno Thomsen  *
1118cb6368SRenaud Cerrato  * based on the other drivers in this same directory.
1218cb6368SRenaud Cerrato  *
13cee2cc21SAkinobu Mita  * Datasheet: http://cache.nxp.com/documents/data_sheet/PCF2127.pdf
1418cb6368SRenaud Cerrato  */
1518cb6368SRenaud Cerrato 
1618cb6368SRenaud Cerrato #include <linux/i2c.h>
179408ec1aSAkinobu Mita #include <linux/spi/spi.h>
1818cb6368SRenaud Cerrato #include <linux/bcd.h>
1918cb6368SRenaud Cerrato #include <linux/rtc.h>
2018cb6368SRenaud Cerrato #include <linux/slab.h>
2118cb6368SRenaud Cerrato #include <linux/module.h>
2218cb6368SRenaud Cerrato #include <linux/of.h>
238a914bacSLiam Beguin #include <linux/of_irq.h>
24907b3262SAkinobu Mita #include <linux/regmap.h>
250e735eaaSBruno Thomsen #include <linux/watchdog.h>
2618cb6368SRenaud Cerrato 
27bbfe3a7aSBruno Thomsen /* Control register 1 */
28bbfe3a7aSBruno Thomsen #define PCF2127_REG_CTRL1		0x00
2903623b4bSBruno Thomsen #define PCF2127_BIT_CTRL1_TSF1			BIT(4)
30bbfe3a7aSBruno Thomsen /* Control register 2 */
31bbfe3a7aSBruno Thomsen #define PCF2127_REG_CTRL2		0x01
328a914bacSLiam Beguin #define PCF2127_BIT_CTRL2_AIE			BIT(1)
3303623b4bSBruno Thomsen #define PCF2127_BIT_CTRL2_TSIE			BIT(2)
348a914bacSLiam Beguin #define PCF2127_BIT_CTRL2_AF			BIT(4)
3503623b4bSBruno Thomsen #define PCF2127_BIT_CTRL2_TSF2			BIT(5)
3627006416SAlexandre Belloni #define PCF2127_BIT_CTRL2_WDTF			BIT(6)
37bbfe3a7aSBruno Thomsen /* Control register 3 */
38bbfe3a7aSBruno Thomsen #define PCF2127_REG_CTRL3		0x02
3903623b4bSBruno Thomsen #define PCF2127_BIT_CTRL3_BLIE			BIT(0)
4003623b4bSBruno Thomsen #define PCF2127_BIT_CTRL3_BIE			BIT(1)
41bbfe3a7aSBruno Thomsen #define PCF2127_BIT_CTRL3_BLF			BIT(2)
4203623b4bSBruno Thomsen #define PCF2127_BIT_CTRL3_BF			BIT(3)
4303623b4bSBruno Thomsen #define PCF2127_BIT_CTRL3_BTSE			BIT(4)
44bbfe3a7aSBruno Thomsen /* Time and date registers */
45bbfe3a7aSBruno Thomsen #define PCF2127_REG_SC			0x03
46bbfe3a7aSBruno Thomsen #define PCF2127_BIT_SC_OSF			BIT(7)
47bbfe3a7aSBruno Thomsen #define PCF2127_REG_MN			0x04
48bbfe3a7aSBruno Thomsen #define PCF2127_REG_HR			0x05
49bbfe3a7aSBruno Thomsen #define PCF2127_REG_DM			0x06
50bbfe3a7aSBruno Thomsen #define PCF2127_REG_DW			0x07
51bbfe3a7aSBruno Thomsen #define PCF2127_REG_MO			0x08
52bbfe3a7aSBruno Thomsen #define PCF2127_REG_YR			0x09
538a914bacSLiam Beguin /* Alarm registers */
548a914bacSLiam Beguin #define PCF2127_REG_ALARM_SC		0x0A
558a914bacSLiam Beguin #define PCF2127_REG_ALARM_MN		0x0B
568a914bacSLiam Beguin #define PCF2127_REG_ALARM_HR		0x0C
578a914bacSLiam Beguin #define PCF2127_REG_ALARM_DM		0x0D
588a914bacSLiam Beguin #define PCF2127_REG_ALARM_DW		0x0E
5927006416SAlexandre Belloni #define PCF2127_BIT_ALARM_AE			BIT(7)
600e735eaaSBruno Thomsen /* Watchdog registers */
610e735eaaSBruno Thomsen #define PCF2127_REG_WD_CTL		0x10
620e735eaaSBruno Thomsen #define PCF2127_BIT_WD_CTL_TF0			BIT(0)
630e735eaaSBruno Thomsen #define PCF2127_BIT_WD_CTL_TF1			BIT(1)
640e735eaaSBruno Thomsen #define PCF2127_BIT_WD_CTL_CD0			BIT(6)
650e735eaaSBruno Thomsen #define PCF2127_BIT_WD_CTL_CD1			BIT(7)
660e735eaaSBruno Thomsen #define PCF2127_REG_WD_VAL		0x11
6703623b4bSBruno Thomsen /* Tamper timestamp registers */
6803623b4bSBruno Thomsen #define PCF2127_REG_TS_CTRL		0x12
6903623b4bSBruno Thomsen #define PCF2127_BIT_TS_CTRL_TSOFF		BIT(6)
7003623b4bSBruno Thomsen #define PCF2127_BIT_TS_CTRL_TSM			BIT(7)
7103623b4bSBruno Thomsen #define PCF2127_REG_TS_SC		0x13
7203623b4bSBruno Thomsen #define PCF2127_REG_TS_MN		0x14
7303623b4bSBruno Thomsen #define PCF2127_REG_TS_HR		0x15
7403623b4bSBruno Thomsen #define PCF2127_REG_TS_DM		0x16
7503623b4bSBruno Thomsen #define PCF2127_REG_TS_MO		0x17
7603623b4bSBruno Thomsen #define PCF2127_REG_TS_YR		0x18
77bbfe3a7aSBruno Thomsen /*
78bbfe3a7aSBruno Thomsen  * RAM registers
79bbfe3a7aSBruno Thomsen  * PCF2127 has 512 bytes general-purpose static RAM (SRAM) that is
80bbfe3a7aSBruno Thomsen  * battery backed and can survive a power outage.
81bbfe3a7aSBruno Thomsen  * PCF2129 doesn't have this feature.
82bbfe3a7aSBruno Thomsen  */
83bbfe3a7aSBruno Thomsen #define PCF2127_REG_RAM_ADDR_MSB	0x1A
84bbfe3a7aSBruno Thomsen #define PCF2127_REG_RAM_WRT_CMD		0x1C
85bbfe3a7aSBruno Thomsen #define PCF2127_REG_RAM_RD_CMD		0x1D
86f97cfddcSUwe Kleine-König 
870e735eaaSBruno Thomsen /* Watchdog timer value constants */
880e735eaaSBruno Thomsen #define PCF2127_WD_VAL_STOP		0
890e735eaaSBruno Thomsen #define PCF2127_WD_VAL_MIN		2
900e735eaaSBruno Thomsen #define PCF2127_WD_VAL_MAX		255
910e735eaaSBruno Thomsen #define PCF2127_WD_VAL_DEFAULT		60
92653ebd75SAndrea Scian 
9318cb6368SRenaud Cerrato struct pcf2127 {
9418cb6368SRenaud Cerrato 	struct rtc_device *rtc;
950e735eaaSBruno Thomsen 	struct watchdog_device wdd;
96907b3262SAkinobu Mita 	struct regmap *regmap;
9718cb6368SRenaud Cerrato };
9818cb6368SRenaud Cerrato 
9918cb6368SRenaud Cerrato /*
10018cb6368SRenaud Cerrato  * In the routines that deal directly with the pcf2127 hardware, we use
10118cb6368SRenaud Cerrato  * rtc_time -- month 0-11, hour 0-23, yr = calendar year-epoch.
10218cb6368SRenaud Cerrato  */
103907b3262SAkinobu Mita static int pcf2127_rtc_read_time(struct device *dev, struct rtc_time *tm)
10418cb6368SRenaud Cerrato {
105907b3262SAkinobu Mita 	struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
106907b3262SAkinobu Mita 	unsigned char buf[10];
107907b3262SAkinobu Mita 	int ret;
10818cb6368SRenaud Cerrato 
1097f43020eSBruno Thomsen 	/*
1107f43020eSBruno Thomsen 	 * Avoid reading CTRL2 register as it causes WD_VAL register
1117f43020eSBruno Thomsen 	 * value to reset to 0 which means watchdog is stopped.
1127f43020eSBruno Thomsen 	 */
1137f43020eSBruno Thomsen 	ret = regmap_bulk_read(pcf2127->regmap, PCF2127_REG_CTRL3,
1147f43020eSBruno Thomsen 			       (buf + PCF2127_REG_CTRL3),
1157f43020eSBruno Thomsen 			       ARRAY_SIZE(buf) - PCF2127_REG_CTRL3);
116907b3262SAkinobu Mita 	if (ret) {
117907b3262SAkinobu Mita 		dev_err(dev, "%s: read error\n", __func__);
118907b3262SAkinobu Mita 		return ret;
11918cb6368SRenaud Cerrato 	}
12018cb6368SRenaud Cerrato 
121bbfe3a7aSBruno Thomsen 	if (buf[PCF2127_REG_CTRL3] & PCF2127_BIT_CTRL3_BLF)
122907b3262SAkinobu Mita 		dev_info(dev,
123653ebd75SAndrea Scian 			"low voltage detected, check/replace RTC battery.\n");
124653ebd75SAndrea Scian 
125bbfe3a7aSBruno Thomsen 	/* Clock integrity is not guaranteed when OSF flag is set. */
126bbfe3a7aSBruno Thomsen 	if (buf[PCF2127_REG_SC] & PCF2127_BIT_SC_OSF) {
127653ebd75SAndrea Scian 		/*
128653ebd75SAndrea Scian 		 * no need clear the flag here,
129653ebd75SAndrea Scian 		 * it will be cleared once the new date is saved
130653ebd75SAndrea Scian 		 */
131907b3262SAkinobu Mita 		dev_warn(dev,
132653ebd75SAndrea Scian 			 "oscillator stop detected, date/time is not reliable\n");
133653ebd75SAndrea Scian 		return -EINVAL;
13418cb6368SRenaud Cerrato 	}
13518cb6368SRenaud Cerrato 
136907b3262SAkinobu Mita 	dev_dbg(dev,
1377f43020eSBruno Thomsen 		"%s: raw data is cr3=%02x, sec=%02x, min=%02x, hr=%02x, "
13818cb6368SRenaud Cerrato 		"mday=%02x, wday=%02x, mon=%02x, year=%02x\n",
1397f43020eSBruno Thomsen 		__func__, buf[PCF2127_REG_CTRL3], buf[PCF2127_REG_SC],
1407f43020eSBruno Thomsen 		buf[PCF2127_REG_MN], buf[PCF2127_REG_HR],
1417f43020eSBruno Thomsen 		buf[PCF2127_REG_DM], buf[PCF2127_REG_DW],
1427f43020eSBruno Thomsen 		buf[PCF2127_REG_MO], buf[PCF2127_REG_YR]);
14318cb6368SRenaud Cerrato 
14418cb6368SRenaud Cerrato 	tm->tm_sec = bcd2bin(buf[PCF2127_REG_SC] & 0x7F);
14518cb6368SRenaud Cerrato 	tm->tm_min = bcd2bin(buf[PCF2127_REG_MN] & 0x7F);
14618cb6368SRenaud Cerrato 	tm->tm_hour = bcd2bin(buf[PCF2127_REG_HR] & 0x3F); /* rtc hr 0-23 */
14718cb6368SRenaud Cerrato 	tm->tm_mday = bcd2bin(buf[PCF2127_REG_DM] & 0x3F);
14818cb6368SRenaud Cerrato 	tm->tm_wday = buf[PCF2127_REG_DW] & 0x07;
14918cb6368SRenaud Cerrato 	tm->tm_mon = bcd2bin(buf[PCF2127_REG_MO] & 0x1F) - 1; /* rtc mn 1-12 */
15018cb6368SRenaud Cerrato 	tm->tm_year = bcd2bin(buf[PCF2127_REG_YR]);
151b139bb5cSAlexandre Belloni 	tm->tm_year += 100;
15218cb6368SRenaud Cerrato 
153907b3262SAkinobu Mita 	dev_dbg(dev, "%s: tm is secs=%d, mins=%d, hours=%d, "
15418cb6368SRenaud Cerrato 		"mday=%d, mon=%d, year=%d, wday=%d\n",
15518cb6368SRenaud Cerrato 		__func__,
15618cb6368SRenaud Cerrato 		tm->tm_sec, tm->tm_min, tm->tm_hour,
15718cb6368SRenaud Cerrato 		tm->tm_mday, tm->tm_mon, tm->tm_year, tm->tm_wday);
15818cb6368SRenaud Cerrato 
15922652ba7SAlexandre Belloni 	return 0;
16018cb6368SRenaud Cerrato }
16118cb6368SRenaud Cerrato 
162907b3262SAkinobu Mita static int pcf2127_rtc_set_time(struct device *dev, struct rtc_time *tm)
16318cb6368SRenaud Cerrato {
164907b3262SAkinobu Mita 	struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
165907b3262SAkinobu Mita 	unsigned char buf[7];
16618cb6368SRenaud Cerrato 	int i = 0, err;
16718cb6368SRenaud Cerrato 
168907b3262SAkinobu Mita 	dev_dbg(dev, "%s: secs=%d, mins=%d, hours=%d, "
16918cb6368SRenaud Cerrato 		"mday=%d, mon=%d, year=%d, wday=%d\n",
17018cb6368SRenaud Cerrato 		__func__,
17118cb6368SRenaud Cerrato 		tm->tm_sec, tm->tm_min, tm->tm_hour,
17218cb6368SRenaud Cerrato 		tm->tm_mday, tm->tm_mon, tm->tm_year, tm->tm_wday);
17318cb6368SRenaud Cerrato 
17418cb6368SRenaud Cerrato 	/* hours, minutes and seconds */
175653ebd75SAndrea Scian 	buf[i++] = bin2bcd(tm->tm_sec);	/* this will also clear OSF flag */
17618cb6368SRenaud Cerrato 	buf[i++] = bin2bcd(tm->tm_min);
17718cb6368SRenaud Cerrato 	buf[i++] = bin2bcd(tm->tm_hour);
17818cb6368SRenaud Cerrato 	buf[i++] = bin2bcd(tm->tm_mday);
17918cb6368SRenaud Cerrato 	buf[i++] = tm->tm_wday & 0x07;
18018cb6368SRenaud Cerrato 
18118cb6368SRenaud Cerrato 	/* month, 1 - 12 */
18218cb6368SRenaud Cerrato 	buf[i++] = bin2bcd(tm->tm_mon + 1);
18318cb6368SRenaud Cerrato 
18418cb6368SRenaud Cerrato 	/* year */
185b139bb5cSAlexandre Belloni 	buf[i++] = bin2bcd(tm->tm_year - 100);
18618cb6368SRenaud Cerrato 
18718cb6368SRenaud Cerrato 	/* write register's data */
188907b3262SAkinobu Mita 	err = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_SC, buf, i);
189907b3262SAkinobu Mita 	if (err) {
190907b3262SAkinobu Mita 		dev_err(dev,
19118cb6368SRenaud Cerrato 			"%s: err=%d", __func__, err);
192907b3262SAkinobu Mita 		return err;
19318cb6368SRenaud Cerrato 	}
19418cb6368SRenaud Cerrato 
19518cb6368SRenaud Cerrato 	return 0;
19618cb6368SRenaud Cerrato }
19718cb6368SRenaud Cerrato 
19818cb6368SRenaud Cerrato static int pcf2127_rtc_ioctl(struct device *dev,
19918cb6368SRenaud Cerrato 				unsigned int cmd, unsigned long arg)
20018cb6368SRenaud Cerrato {
201907b3262SAkinobu Mita 	struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
2027d65cf8cSAlexandre Belloni 	int val, touser = 0;
203f97cfddcSUwe Kleine-König 	int ret;
20418cb6368SRenaud Cerrato 
20518cb6368SRenaud Cerrato 	switch (cmd) {
20618cb6368SRenaud Cerrato 	case RTC_VL_READ:
2077d65cf8cSAlexandre Belloni 		ret = regmap_read(pcf2127->regmap, PCF2127_REG_CTRL3, &val);
208907b3262SAkinobu Mita 		if (ret)
209f97cfddcSUwe Kleine-König 			return ret;
21018cb6368SRenaud Cerrato 
2117d65cf8cSAlexandre Belloni 		if (val & PCF2127_BIT_CTRL3_BLF)
2127d65cf8cSAlexandre Belloni 			touser |= RTC_VL_BACKUP_LOW;
2137d65cf8cSAlexandre Belloni 
2147d65cf8cSAlexandre Belloni 		if (val & PCF2127_BIT_CTRL3_BF)
2157d65cf8cSAlexandre Belloni 			touser |= RTC_VL_BACKUP_SWITCH;
216f97cfddcSUwe Kleine-König 
217af427311SAlexandre Belloni 		return put_user(touser, (unsigned int __user *)arg);
2187d65cf8cSAlexandre Belloni 
2197d65cf8cSAlexandre Belloni 	case RTC_VL_CLR:
2207d65cf8cSAlexandre Belloni 		return regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL3,
2217d65cf8cSAlexandre Belloni 					  PCF2127_BIT_CTRL3_BF, 0);
2227d65cf8cSAlexandre Belloni 
22318cb6368SRenaud Cerrato 	default:
22418cb6368SRenaud Cerrato 		return -ENOIOCTLCMD;
22518cb6368SRenaud Cerrato 	}
22618cb6368SRenaud Cerrato }
22718cb6368SRenaud Cerrato 
22818cb6368SRenaud Cerrato static const struct rtc_class_ops pcf2127_rtc_ops = {
22918cb6368SRenaud Cerrato 	.ioctl		= pcf2127_rtc_ioctl,
23018cb6368SRenaud Cerrato 	.read_time	= pcf2127_rtc_read_time,
23118cb6368SRenaud Cerrato 	.set_time	= pcf2127_rtc_set_time,
23218cb6368SRenaud Cerrato };
23318cb6368SRenaud Cerrato 
234d6c3029fSUwe Kleine-König static int pcf2127_nvmem_read(void *priv, unsigned int offset,
235d6c3029fSUwe Kleine-König 			      void *val, size_t bytes)
236d6c3029fSUwe Kleine-König {
237d6c3029fSUwe Kleine-König 	struct pcf2127 *pcf2127 = priv;
238d6c3029fSUwe Kleine-König 	int ret;
239d6c3029fSUwe Kleine-König 	unsigned char offsetbuf[] = { offset >> 8, offset };
240d6c3029fSUwe Kleine-König 
241bbfe3a7aSBruno Thomsen 	ret = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_RAM_ADDR_MSB,
242d6c3029fSUwe Kleine-König 				offsetbuf, 2);
243d6c3029fSUwe Kleine-König 	if (ret)
244d6c3029fSUwe Kleine-König 		return ret;
245d6c3029fSUwe Kleine-König 
246ba1c30bfSDan Carpenter 	return regmap_bulk_read(pcf2127->regmap, PCF2127_REG_RAM_RD_CMD,
247d6c3029fSUwe Kleine-König 				val, bytes);
248d6c3029fSUwe Kleine-König }
249d6c3029fSUwe Kleine-König 
250d6c3029fSUwe Kleine-König static int pcf2127_nvmem_write(void *priv, unsigned int offset,
251d6c3029fSUwe Kleine-König 			       void *val, size_t bytes)
252d6c3029fSUwe Kleine-König {
253d6c3029fSUwe Kleine-König 	struct pcf2127 *pcf2127 = priv;
254d6c3029fSUwe Kleine-König 	int ret;
255d6c3029fSUwe Kleine-König 	unsigned char offsetbuf[] = { offset >> 8, offset };
256d6c3029fSUwe Kleine-König 
257bbfe3a7aSBruno Thomsen 	ret = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_RAM_ADDR_MSB,
258d6c3029fSUwe Kleine-König 				offsetbuf, 2);
259d6c3029fSUwe Kleine-König 	if (ret)
260d6c3029fSUwe Kleine-König 		return ret;
261d6c3029fSUwe Kleine-König 
262ba1c30bfSDan Carpenter 	return regmap_bulk_write(pcf2127->regmap, PCF2127_REG_RAM_WRT_CMD,
263d6c3029fSUwe Kleine-König 				 val, bytes);
264d6c3029fSUwe Kleine-König }
265d6c3029fSUwe Kleine-König 
2660e735eaaSBruno Thomsen /* watchdog driver */
2670e735eaaSBruno Thomsen 
2680e735eaaSBruno Thomsen static int pcf2127_wdt_ping(struct watchdog_device *wdd)
2690e735eaaSBruno Thomsen {
2700e735eaaSBruno Thomsen 	struct pcf2127 *pcf2127 = watchdog_get_drvdata(wdd);
2710e735eaaSBruno Thomsen 
2720e735eaaSBruno Thomsen 	return regmap_write(pcf2127->regmap, PCF2127_REG_WD_VAL, wdd->timeout);
2730e735eaaSBruno Thomsen }
2740e735eaaSBruno Thomsen 
2750e735eaaSBruno Thomsen /*
2760e735eaaSBruno Thomsen  * Restart watchdog timer if feature is active.
2770e735eaaSBruno Thomsen  *
2780e735eaaSBruno Thomsen  * Note: Reading CTRL2 register causes watchdog to stop which is unfortunate,
2790e735eaaSBruno Thomsen  * since register also contain control/status flags for other features.
2800e735eaaSBruno Thomsen  * Always call this function after reading CTRL2 register.
2810e735eaaSBruno Thomsen  */
2820e735eaaSBruno Thomsen static int pcf2127_wdt_active_ping(struct watchdog_device *wdd)
2830e735eaaSBruno Thomsen {
2840e735eaaSBruno Thomsen 	int ret = 0;
2850e735eaaSBruno Thomsen 
2860e735eaaSBruno Thomsen 	if (watchdog_active(wdd)) {
2870e735eaaSBruno Thomsen 		ret = pcf2127_wdt_ping(wdd);
2880e735eaaSBruno Thomsen 		if (ret)
2890e735eaaSBruno Thomsen 			dev_err(wdd->parent,
2900e735eaaSBruno Thomsen 				"%s: watchdog restart failed, ret=%d\n",
2910e735eaaSBruno Thomsen 				__func__, ret);
2920e735eaaSBruno Thomsen 	}
2930e735eaaSBruno Thomsen 
2940e735eaaSBruno Thomsen 	return ret;
2950e735eaaSBruno Thomsen }
2960e735eaaSBruno Thomsen 
2970e735eaaSBruno Thomsen static int pcf2127_wdt_start(struct watchdog_device *wdd)
2980e735eaaSBruno Thomsen {
2990e735eaaSBruno Thomsen 	return pcf2127_wdt_ping(wdd);
3000e735eaaSBruno Thomsen }
3010e735eaaSBruno Thomsen 
3020e735eaaSBruno Thomsen static int pcf2127_wdt_stop(struct watchdog_device *wdd)
3030e735eaaSBruno Thomsen {
3040e735eaaSBruno Thomsen 	struct pcf2127 *pcf2127 = watchdog_get_drvdata(wdd);
3050e735eaaSBruno Thomsen 
3060e735eaaSBruno Thomsen 	return regmap_write(pcf2127->regmap, PCF2127_REG_WD_VAL,
3070e735eaaSBruno Thomsen 			    PCF2127_WD_VAL_STOP);
3080e735eaaSBruno Thomsen }
3090e735eaaSBruno Thomsen 
3100e735eaaSBruno Thomsen static int pcf2127_wdt_set_timeout(struct watchdog_device *wdd,
3110e735eaaSBruno Thomsen 				   unsigned int new_timeout)
3120e735eaaSBruno Thomsen {
3130e735eaaSBruno Thomsen 	dev_dbg(wdd->parent, "new watchdog timeout: %is (old: %is)\n",
3140e735eaaSBruno Thomsen 		new_timeout, wdd->timeout);
3150e735eaaSBruno Thomsen 
3160e735eaaSBruno Thomsen 	wdd->timeout = new_timeout;
3170e735eaaSBruno Thomsen 
3180e735eaaSBruno Thomsen 	return pcf2127_wdt_active_ping(wdd);
3190e735eaaSBruno Thomsen }
3200e735eaaSBruno Thomsen 
3210e735eaaSBruno Thomsen static const struct watchdog_info pcf2127_wdt_info = {
3220e735eaaSBruno Thomsen 	.identity = "NXP PCF2127/PCF2129 Watchdog",
3230e735eaaSBruno Thomsen 	.options = WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT,
3240e735eaaSBruno Thomsen };
3250e735eaaSBruno Thomsen 
3260e735eaaSBruno Thomsen static const struct watchdog_ops pcf2127_watchdog_ops = {
3270e735eaaSBruno Thomsen 	.owner = THIS_MODULE,
3280e735eaaSBruno Thomsen 	.start = pcf2127_wdt_start,
3290e735eaaSBruno Thomsen 	.stop = pcf2127_wdt_stop,
3300e735eaaSBruno Thomsen 	.ping = pcf2127_wdt_ping,
3310e735eaaSBruno Thomsen 	.set_timeout = pcf2127_wdt_set_timeout,
3320e735eaaSBruno Thomsen };
3330e735eaaSBruno Thomsen 
3345d78533aSUwe Kleine-König static int pcf2127_watchdog_init(struct device *dev, struct pcf2127 *pcf2127)
3355d78533aSUwe Kleine-König {
3365d78533aSUwe Kleine-König 	u32 wdd_timeout;
3375d78533aSUwe Kleine-König 	int ret;
3385d78533aSUwe Kleine-König 
339*71ac1345SUwe Kleine-König 	if (!IS_ENABLED(CONFIG_WATCHDOG) ||
340*71ac1345SUwe Kleine-König 	    !device_property_read_bool(dev, "reset-source"))
3415d78533aSUwe Kleine-König 		return 0;
3425d78533aSUwe Kleine-König 
3435d78533aSUwe Kleine-König 	pcf2127->wdd.parent = dev;
3445d78533aSUwe Kleine-König 	pcf2127->wdd.info = &pcf2127_wdt_info;
3455d78533aSUwe Kleine-König 	pcf2127->wdd.ops = &pcf2127_watchdog_ops;
3465d78533aSUwe Kleine-König 	pcf2127->wdd.min_timeout = PCF2127_WD_VAL_MIN;
3475d78533aSUwe Kleine-König 	pcf2127->wdd.max_timeout = PCF2127_WD_VAL_MAX;
3485d78533aSUwe Kleine-König 	pcf2127->wdd.timeout = PCF2127_WD_VAL_DEFAULT;
3495d78533aSUwe Kleine-König 	pcf2127->wdd.min_hw_heartbeat_ms = 500;
3505d78533aSUwe Kleine-König 	pcf2127->wdd.status = WATCHDOG_NOWAYOUT_INIT_STATUS;
3515d78533aSUwe Kleine-König 
3525d78533aSUwe Kleine-König 	watchdog_set_drvdata(&pcf2127->wdd, pcf2127);
3535d78533aSUwe Kleine-König 
3545d78533aSUwe Kleine-König 	/* Test if watchdog timer is started by bootloader */
3555d78533aSUwe Kleine-König 	ret = regmap_read(pcf2127->regmap, PCF2127_REG_WD_VAL, &wdd_timeout);
3565d78533aSUwe Kleine-König 	if (ret)
3575d78533aSUwe Kleine-König 		return ret;
3585d78533aSUwe Kleine-König 
3595d78533aSUwe Kleine-König 	if (wdd_timeout)
3605d78533aSUwe Kleine-König 		set_bit(WDOG_HW_RUNNING, &pcf2127->wdd.status);
3615d78533aSUwe Kleine-König 
3625d78533aSUwe Kleine-König 	return devm_watchdog_register_device(dev, &pcf2127->wdd);
3635d78533aSUwe Kleine-König }
3645d78533aSUwe Kleine-König 
3658a914bacSLiam Beguin /* Alarm */
3668a914bacSLiam Beguin static int pcf2127_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
3678a914bacSLiam Beguin {
3688a914bacSLiam Beguin 	struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
3698a914bacSLiam Beguin 	unsigned int buf[5], ctrl2;
3708a914bacSLiam Beguin 	int ret;
3718a914bacSLiam Beguin 
3728a914bacSLiam Beguin 	ret = regmap_read(pcf2127->regmap, PCF2127_REG_CTRL2, &ctrl2);
3738a914bacSLiam Beguin 	if (ret)
3748a914bacSLiam Beguin 		return ret;
3758a914bacSLiam Beguin 
3768a914bacSLiam Beguin 	ret = pcf2127_wdt_active_ping(&pcf2127->wdd);
3778a914bacSLiam Beguin 	if (ret)
3788a914bacSLiam Beguin 		return ret;
3798a914bacSLiam Beguin 
3808a914bacSLiam Beguin 	ret = regmap_bulk_read(pcf2127->regmap, PCF2127_REG_ALARM_SC, buf,
3818a914bacSLiam Beguin 			       sizeof(buf));
3828a914bacSLiam Beguin 	if (ret)
3838a914bacSLiam Beguin 		return ret;
3848a914bacSLiam Beguin 
3858a914bacSLiam Beguin 	alrm->enabled = ctrl2 & PCF2127_BIT_CTRL2_AIE;
3868a914bacSLiam Beguin 	alrm->pending = ctrl2 & PCF2127_BIT_CTRL2_AF;
3878a914bacSLiam Beguin 
3888a914bacSLiam Beguin 	alrm->time.tm_sec = bcd2bin(buf[0] & 0x7F);
3898a914bacSLiam Beguin 	alrm->time.tm_min = bcd2bin(buf[1] & 0x7F);
3908a914bacSLiam Beguin 	alrm->time.tm_hour = bcd2bin(buf[2] & 0x3F);
3918a914bacSLiam Beguin 	alrm->time.tm_mday = bcd2bin(buf[3] & 0x3F);
3928a914bacSLiam Beguin 
3938a914bacSLiam Beguin 	return 0;
3948a914bacSLiam Beguin }
3958a914bacSLiam Beguin 
3968a914bacSLiam Beguin static int pcf2127_rtc_alarm_irq_enable(struct device *dev, u32 enable)
3978a914bacSLiam Beguin {
3988a914bacSLiam Beguin 	struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
3998a914bacSLiam Beguin 	int ret;
4008a914bacSLiam Beguin 
4018a914bacSLiam Beguin 	ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL2,
4028a914bacSLiam Beguin 				 PCF2127_BIT_CTRL2_AIE,
4038a914bacSLiam Beguin 				 enable ? PCF2127_BIT_CTRL2_AIE : 0);
4048a914bacSLiam Beguin 	if (ret)
4058a914bacSLiam Beguin 		return ret;
4068a914bacSLiam Beguin 
4078a914bacSLiam Beguin 	return pcf2127_wdt_active_ping(&pcf2127->wdd);
4088a914bacSLiam Beguin }
4098a914bacSLiam Beguin 
4108a914bacSLiam Beguin static int pcf2127_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
4118a914bacSLiam Beguin {
4128a914bacSLiam Beguin 	struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
4138a914bacSLiam Beguin 	uint8_t buf[5];
4148a914bacSLiam Beguin 	int ret;
4158a914bacSLiam Beguin 
4168a914bacSLiam Beguin 	ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL2,
4178a914bacSLiam Beguin 				 PCF2127_BIT_CTRL2_AF, 0);
4188a914bacSLiam Beguin 	if (ret)
4198a914bacSLiam Beguin 		return ret;
4208a914bacSLiam Beguin 
4218a914bacSLiam Beguin 	ret = pcf2127_wdt_active_ping(&pcf2127->wdd);
4228a914bacSLiam Beguin 	if (ret)
4238a914bacSLiam Beguin 		return ret;
4248a914bacSLiam Beguin 
4258a914bacSLiam Beguin 	buf[0] = bin2bcd(alrm->time.tm_sec);
4268a914bacSLiam Beguin 	buf[1] = bin2bcd(alrm->time.tm_min);
4278a914bacSLiam Beguin 	buf[2] = bin2bcd(alrm->time.tm_hour);
4288a914bacSLiam Beguin 	buf[3] = bin2bcd(alrm->time.tm_mday);
42927006416SAlexandre Belloni 	buf[4] = PCF2127_BIT_ALARM_AE; /* Do not match on week day */
4308a914bacSLiam Beguin 
4318a914bacSLiam Beguin 	ret = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_ALARM_SC, buf,
4328a914bacSLiam Beguin 				sizeof(buf));
4338a914bacSLiam Beguin 	if (ret)
4348a914bacSLiam Beguin 		return ret;
4358a914bacSLiam Beguin 
4368a914bacSLiam Beguin 	return pcf2127_rtc_alarm_irq_enable(dev, alrm->enabled);
4378a914bacSLiam Beguin }
4388a914bacSLiam Beguin 
4398a914bacSLiam Beguin static irqreturn_t pcf2127_rtc_irq(int irq, void *dev)
4408a914bacSLiam Beguin {
4418a914bacSLiam Beguin 	struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
4428a914bacSLiam Beguin 	unsigned int ctrl2 = 0;
4438a914bacSLiam Beguin 	int ret = 0;
4448a914bacSLiam Beguin 
4458a914bacSLiam Beguin 	ret = regmap_read(pcf2127->regmap, PCF2127_REG_CTRL2, &ctrl2);
4468a914bacSLiam Beguin 	if (ret)
4478a914bacSLiam Beguin 		return IRQ_NONE;
4488a914bacSLiam Beguin 
44927006416SAlexandre Belloni 	if (!(ctrl2 & PCF2127_BIT_CTRL2_AF))
45027006416SAlexandre Belloni 		return IRQ_NONE;
45127006416SAlexandre Belloni 
4528a914bacSLiam Beguin 	regmap_write(pcf2127->regmap, PCF2127_REG_CTRL2,
45327006416SAlexandre Belloni 		     ctrl2 & ~(PCF2127_BIT_CTRL2_AF | PCF2127_BIT_CTRL2_WDTF));
4548a914bacSLiam Beguin 
4558a914bacSLiam Beguin 	rtc_update_irq(pcf2127->rtc, 1, RTC_IRQF | RTC_AF);
4568a914bacSLiam Beguin 
45727006416SAlexandre Belloni 	pcf2127_wdt_active_ping(&pcf2127->wdd);
4588a914bacSLiam Beguin 
4598a914bacSLiam Beguin 	return IRQ_HANDLED;
4608a914bacSLiam Beguin }
4618a914bacSLiam Beguin 
4628a914bacSLiam Beguin static const struct rtc_class_ops pcf2127_rtc_alrm_ops = {
4638a914bacSLiam Beguin 	.ioctl            = pcf2127_rtc_ioctl,
4648a914bacSLiam Beguin 	.read_time        = pcf2127_rtc_read_time,
4658a914bacSLiam Beguin 	.set_time         = pcf2127_rtc_set_time,
4668a914bacSLiam Beguin 	.read_alarm       = pcf2127_rtc_read_alarm,
4678a914bacSLiam Beguin 	.set_alarm        = pcf2127_rtc_set_alarm,
4688a914bacSLiam Beguin 	.alarm_irq_enable = pcf2127_rtc_alarm_irq_enable,
4698a914bacSLiam Beguin };
4708a914bacSLiam Beguin 
47103623b4bSBruno Thomsen /* sysfs interface */
47203623b4bSBruno Thomsen 
47303623b4bSBruno Thomsen static ssize_t timestamp0_store(struct device *dev,
47403623b4bSBruno Thomsen 				struct device_attribute *attr,
47503623b4bSBruno Thomsen 				const char *buf, size_t count)
47603623b4bSBruno Thomsen {
47703623b4bSBruno Thomsen 	struct pcf2127 *pcf2127 = dev_get_drvdata(dev->parent);
47803623b4bSBruno Thomsen 	int ret;
47903623b4bSBruno Thomsen 
48003623b4bSBruno Thomsen 	ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL1,
48103623b4bSBruno Thomsen 				 PCF2127_BIT_CTRL1_TSF1, 0);
48203623b4bSBruno Thomsen 	if (ret) {
48303623b4bSBruno Thomsen 		dev_err(dev, "%s: update ctrl1 ret=%d\n", __func__, ret);
48403623b4bSBruno Thomsen 		return ret;
48503623b4bSBruno Thomsen 	}
48603623b4bSBruno Thomsen 
48703623b4bSBruno Thomsen 	ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL2,
48803623b4bSBruno Thomsen 				 PCF2127_BIT_CTRL2_TSF2, 0);
48903623b4bSBruno Thomsen 	if (ret) {
49003623b4bSBruno Thomsen 		dev_err(dev, "%s: update ctrl2 ret=%d\n", __func__, ret);
49103623b4bSBruno Thomsen 		return ret;
49203623b4bSBruno Thomsen 	}
49303623b4bSBruno Thomsen 
49403623b4bSBruno Thomsen 	ret = pcf2127_wdt_active_ping(&pcf2127->wdd);
49503623b4bSBruno Thomsen 	if (ret)
49603623b4bSBruno Thomsen 		return ret;
49703623b4bSBruno Thomsen 
49803623b4bSBruno Thomsen 	return count;
49903623b4bSBruno Thomsen };
50003623b4bSBruno Thomsen 
50103623b4bSBruno Thomsen static ssize_t timestamp0_show(struct device *dev,
50203623b4bSBruno Thomsen 			       struct device_attribute *attr, char *buf)
50303623b4bSBruno Thomsen {
50403623b4bSBruno Thomsen 	struct pcf2127 *pcf2127 = dev_get_drvdata(dev->parent);
50503623b4bSBruno Thomsen 	struct rtc_time tm;
50603623b4bSBruno Thomsen 	int ret;
50703623b4bSBruno Thomsen 	unsigned char data[25];
50803623b4bSBruno Thomsen 
50903623b4bSBruno Thomsen 	ret = regmap_bulk_read(pcf2127->regmap, PCF2127_REG_CTRL1, data,
51003623b4bSBruno Thomsen 			       sizeof(data));
51103623b4bSBruno Thomsen 	if (ret) {
51203623b4bSBruno Thomsen 		dev_err(dev, "%s: read error ret=%d\n", __func__, ret);
51303623b4bSBruno Thomsen 		return ret;
51403623b4bSBruno Thomsen 	}
51503623b4bSBruno Thomsen 
51603623b4bSBruno Thomsen 	dev_dbg(dev,
51703623b4bSBruno Thomsen 		"%s: raw data is cr1=%02x, cr2=%02x, cr3=%02x, ts_sc=%02x, "
51803623b4bSBruno Thomsen 		"ts_mn=%02x, ts_hr=%02x, ts_dm=%02x, ts_mo=%02x, ts_yr=%02x\n",
51903623b4bSBruno Thomsen 		__func__, data[PCF2127_REG_CTRL1], data[PCF2127_REG_CTRL2],
52003623b4bSBruno Thomsen 		data[PCF2127_REG_CTRL3], data[PCF2127_REG_TS_SC],
52103623b4bSBruno Thomsen 		data[PCF2127_REG_TS_MN], data[PCF2127_REG_TS_HR],
52203623b4bSBruno Thomsen 		data[PCF2127_REG_TS_DM], data[PCF2127_REG_TS_MO],
52303623b4bSBruno Thomsen 		data[PCF2127_REG_TS_YR]);
52403623b4bSBruno Thomsen 
52503623b4bSBruno Thomsen 	ret = pcf2127_wdt_active_ping(&pcf2127->wdd);
52603623b4bSBruno Thomsen 	if (ret)
52703623b4bSBruno Thomsen 		return ret;
52803623b4bSBruno Thomsen 
52903623b4bSBruno Thomsen 	if (!(data[PCF2127_REG_CTRL1] & PCF2127_BIT_CTRL1_TSF1) &&
53003623b4bSBruno Thomsen 	    !(data[PCF2127_REG_CTRL2] & PCF2127_BIT_CTRL2_TSF2))
53103623b4bSBruno Thomsen 		return 0;
53203623b4bSBruno Thomsen 
53303623b4bSBruno Thomsen 	tm.tm_sec = bcd2bin(data[PCF2127_REG_TS_SC] & 0x7F);
53403623b4bSBruno Thomsen 	tm.tm_min = bcd2bin(data[PCF2127_REG_TS_MN] & 0x7F);
53503623b4bSBruno Thomsen 	tm.tm_hour = bcd2bin(data[PCF2127_REG_TS_HR] & 0x3F);
53603623b4bSBruno Thomsen 	tm.tm_mday = bcd2bin(data[PCF2127_REG_TS_DM] & 0x3F);
53703623b4bSBruno Thomsen 	/* TS_MO register (month) value range: 1-12 */
53803623b4bSBruno Thomsen 	tm.tm_mon = bcd2bin(data[PCF2127_REG_TS_MO] & 0x1F) - 1;
53903623b4bSBruno Thomsen 	tm.tm_year = bcd2bin(data[PCF2127_REG_TS_YR]);
54003623b4bSBruno Thomsen 	if (tm.tm_year < 70)
54103623b4bSBruno Thomsen 		tm.tm_year += 100; /* assume we are in 1970...2069 */
54203623b4bSBruno Thomsen 
54303623b4bSBruno Thomsen 	ret = rtc_valid_tm(&tm);
54403623b4bSBruno Thomsen 	if (ret)
54503623b4bSBruno Thomsen 		return ret;
54603623b4bSBruno Thomsen 
54703623b4bSBruno Thomsen 	return sprintf(buf, "%llu\n",
54803623b4bSBruno Thomsen 		       (unsigned long long)rtc_tm_to_time64(&tm));
54903623b4bSBruno Thomsen };
55003623b4bSBruno Thomsen 
55103623b4bSBruno Thomsen static DEVICE_ATTR_RW(timestamp0);
55203623b4bSBruno Thomsen 
55303623b4bSBruno Thomsen static struct attribute *pcf2127_attrs[] = {
55403623b4bSBruno Thomsen 	&dev_attr_timestamp0.attr,
55503623b4bSBruno Thomsen 	NULL
55603623b4bSBruno Thomsen };
55703623b4bSBruno Thomsen 
55803623b4bSBruno Thomsen static const struct attribute_group pcf2127_attr_group = {
55903623b4bSBruno Thomsen 	.attrs	= pcf2127_attrs,
56003623b4bSBruno Thomsen };
56103623b4bSBruno Thomsen 
562907b3262SAkinobu Mita static int pcf2127_probe(struct device *dev, struct regmap *regmap,
56327006416SAlexandre Belloni 			 int alarm_irq, const char *name, bool has_nvmem)
56418cb6368SRenaud Cerrato {
56518cb6368SRenaud Cerrato 	struct pcf2127 *pcf2127;
566d6c3029fSUwe Kleine-König 	int ret = 0;
56718cb6368SRenaud Cerrato 
568907b3262SAkinobu Mita 	dev_dbg(dev, "%s\n", __func__);
56918cb6368SRenaud Cerrato 
570907b3262SAkinobu Mita 	pcf2127 = devm_kzalloc(dev, sizeof(*pcf2127), GFP_KERNEL);
57118cb6368SRenaud Cerrato 	if (!pcf2127)
57218cb6368SRenaud Cerrato 		return -ENOMEM;
57318cb6368SRenaud Cerrato 
574907b3262SAkinobu Mita 	pcf2127->regmap = regmap;
57518cb6368SRenaud Cerrato 
576907b3262SAkinobu Mita 	dev_set_drvdata(dev, pcf2127);
577907b3262SAkinobu Mita 
578e788771cSBruno Thomsen 	pcf2127->rtc = devm_rtc_allocate_device(dev);
579d6c3029fSUwe Kleine-König 	if (IS_ERR(pcf2127->rtc))
580d6c3029fSUwe Kleine-König 		return PTR_ERR(pcf2127->rtc);
58118cb6368SRenaud Cerrato 
582e788771cSBruno Thomsen 	pcf2127->rtc->ops = &pcf2127_rtc_ops;
583b139bb5cSAlexandre Belloni 	pcf2127->rtc->range_min = RTC_TIMESTAMP_BEGIN_2000;
584b139bb5cSAlexandre Belloni 	pcf2127->rtc->range_max = RTC_TIMESTAMP_END_2099;
585b139bb5cSAlexandre Belloni 	pcf2127->rtc->set_start_time = true; /* Sets actual start to 1970 */
58627006416SAlexandre Belloni 	pcf2127->rtc->uie_unsupported = 1;
587e788771cSBruno Thomsen 
58835425bafSBiwen Li 	if (alarm_irq > 0) {
58927006416SAlexandre Belloni 		ret = devm_request_threaded_irq(dev, alarm_irq, NULL,
59027006416SAlexandre Belloni 						pcf2127_rtc_irq,
5918a914bacSLiam Beguin 						IRQF_TRIGGER_LOW | IRQF_ONESHOT,
5928a914bacSLiam Beguin 						dev_name(dev), dev);
5938a914bacSLiam Beguin 		if (ret) {
5948a914bacSLiam Beguin 			dev_err(dev, "failed to request alarm irq\n");
5958a914bacSLiam Beguin 			return ret;
5968a914bacSLiam Beguin 		}
5978a914bacSLiam Beguin 	}
5988a914bacSLiam Beguin 
59935425bafSBiwen Li 	if (alarm_irq > 0 || device_property_read_bool(dev, "wakeup-source")) {
6008a914bacSLiam Beguin 		device_init_wakeup(dev, true);
6018a914bacSLiam Beguin 		pcf2127->rtc->ops = &pcf2127_rtc_alrm_ops;
6028a914bacSLiam Beguin 	}
6038a914bacSLiam Beguin 
604d6c3029fSUwe Kleine-König 	if (has_nvmem) {
605d6c3029fSUwe Kleine-König 		struct nvmem_config nvmem_cfg = {
606d6c3029fSUwe Kleine-König 			.priv = pcf2127,
607d6c3029fSUwe Kleine-König 			.reg_read = pcf2127_nvmem_read,
608d6c3029fSUwe Kleine-König 			.reg_write = pcf2127_nvmem_write,
609d6c3029fSUwe Kleine-König 			.size = 512,
610d6c3029fSUwe Kleine-König 		};
611d6c3029fSUwe Kleine-König 
6123a905c2dSBartosz Golaszewski 		ret = devm_rtc_nvmem_register(pcf2127->rtc, &nvmem_cfg);
613d6c3029fSUwe Kleine-König 	}
614d6c3029fSUwe Kleine-König 
6150e735eaaSBruno Thomsen 	/*
6160e735eaaSBruno Thomsen 	 * Watchdog timer enabled and reset pin /RST activated when timed out.
6170e735eaaSBruno Thomsen 	 * Select 1Hz clock source for watchdog timer.
6180e735eaaSBruno Thomsen 	 * Note: Countdown timer disabled and not available.
6190e735eaaSBruno Thomsen 	 */
6200e735eaaSBruno Thomsen 	ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_WD_CTL,
6210e735eaaSBruno Thomsen 				 PCF2127_BIT_WD_CTL_CD1 |
6220e735eaaSBruno Thomsen 				 PCF2127_BIT_WD_CTL_CD0 |
6230e735eaaSBruno Thomsen 				 PCF2127_BIT_WD_CTL_TF1 |
6240e735eaaSBruno Thomsen 				 PCF2127_BIT_WD_CTL_TF0,
6250e735eaaSBruno Thomsen 				 PCF2127_BIT_WD_CTL_CD1 |
6260e735eaaSBruno Thomsen 				 PCF2127_BIT_WD_CTL_CD0 |
6270e735eaaSBruno Thomsen 				 PCF2127_BIT_WD_CTL_TF1);
6280e735eaaSBruno Thomsen 	if (ret) {
6290e735eaaSBruno Thomsen 		dev_err(dev, "%s: watchdog config (wd_ctl) failed\n", __func__);
6300e735eaaSBruno Thomsen 		return ret;
6310e735eaaSBruno Thomsen 	}
6320e735eaaSBruno Thomsen 
6335d78533aSUwe Kleine-König 	pcf2127_watchdog_init(dev, pcf2127);
6340e735eaaSBruno Thomsen 
63503623b4bSBruno Thomsen 	/*
63603623b4bSBruno Thomsen 	 * Disable battery low/switch-over timestamp and interrupts.
63703623b4bSBruno Thomsen 	 * Clear battery interrupt flags which can block new trigger events.
63803623b4bSBruno Thomsen 	 * Note: This is the default chip behaviour but added to ensure
63903623b4bSBruno Thomsen 	 * correct tamper timestamp and interrupt function.
64003623b4bSBruno Thomsen 	 */
64103623b4bSBruno Thomsen 	ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL3,
64203623b4bSBruno Thomsen 				 PCF2127_BIT_CTRL3_BTSE |
64303623b4bSBruno Thomsen 				 PCF2127_BIT_CTRL3_BIE |
64403623b4bSBruno Thomsen 				 PCF2127_BIT_CTRL3_BLIE, 0);
64503623b4bSBruno Thomsen 	if (ret) {
64603623b4bSBruno Thomsen 		dev_err(dev, "%s: interrupt config (ctrl3) failed\n",
64703623b4bSBruno Thomsen 			__func__);
64803623b4bSBruno Thomsen 		return ret;
64903623b4bSBruno Thomsen 	}
65003623b4bSBruno Thomsen 
65103623b4bSBruno Thomsen 	/*
65203623b4bSBruno Thomsen 	 * Enable timestamp function and store timestamp of first trigger
65303623b4bSBruno Thomsen 	 * event until TSF1 and TFS2 interrupt flags are cleared.
65403623b4bSBruno Thomsen 	 */
65503623b4bSBruno Thomsen 	ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_TS_CTRL,
65603623b4bSBruno Thomsen 				 PCF2127_BIT_TS_CTRL_TSOFF |
65703623b4bSBruno Thomsen 				 PCF2127_BIT_TS_CTRL_TSM,
65803623b4bSBruno Thomsen 				 PCF2127_BIT_TS_CTRL_TSM);
65903623b4bSBruno Thomsen 	if (ret) {
66003623b4bSBruno Thomsen 		dev_err(dev, "%s: tamper detection config (ts_ctrl) failed\n",
66103623b4bSBruno Thomsen 			__func__);
66203623b4bSBruno Thomsen 		return ret;
66303623b4bSBruno Thomsen 	}
66403623b4bSBruno Thomsen 
66503623b4bSBruno Thomsen 	/*
66603623b4bSBruno Thomsen 	 * Enable interrupt generation when TSF1 or TSF2 timestamp flags
66703623b4bSBruno Thomsen 	 * are set. Interrupt signal is an open-drain output and can be
66803623b4bSBruno Thomsen 	 * left floating if unused.
66903623b4bSBruno Thomsen 	 */
67003623b4bSBruno Thomsen 	ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL2,
67103623b4bSBruno Thomsen 				 PCF2127_BIT_CTRL2_TSIE,
67203623b4bSBruno Thomsen 				 PCF2127_BIT_CTRL2_TSIE);
67303623b4bSBruno Thomsen 	if (ret) {
67403623b4bSBruno Thomsen 		dev_err(dev, "%s: tamper detection config (ctrl2) failed\n",
67503623b4bSBruno Thomsen 			__func__);
67603623b4bSBruno Thomsen 		return ret;
67703623b4bSBruno Thomsen 	}
67803623b4bSBruno Thomsen 
67903623b4bSBruno Thomsen 	ret = rtc_add_group(pcf2127->rtc, &pcf2127_attr_group);
68003623b4bSBruno Thomsen 	if (ret) {
68103623b4bSBruno Thomsen 		dev_err(dev, "%s: tamper sysfs registering failed\n",
68203623b4bSBruno Thomsen 			__func__);
68303623b4bSBruno Thomsen 		return ret;
68403623b4bSBruno Thomsen 	}
68503623b4bSBruno Thomsen 
686fdcfd854SBartosz Golaszewski 	return devm_rtc_register_device(pcf2127->rtc);
68718cb6368SRenaud Cerrato }
68818cb6368SRenaud Cerrato 
68918cb6368SRenaud Cerrato #ifdef CONFIG_OF
69018cb6368SRenaud Cerrato static const struct of_device_id pcf2127_of_match[] = {
69118cb6368SRenaud Cerrato 	{ .compatible = "nxp,pcf2127" },
692cee2cc21SAkinobu Mita 	{ .compatible = "nxp,pcf2129" },
693985b30dbSLiam Beguin 	{ .compatible = "nxp,pca2129" },
69418cb6368SRenaud Cerrato 	{}
69518cb6368SRenaud Cerrato };
69618cb6368SRenaud Cerrato MODULE_DEVICE_TABLE(of, pcf2127_of_match);
69718cb6368SRenaud Cerrato #endif
69818cb6368SRenaud Cerrato 
6999408ec1aSAkinobu Mita #if IS_ENABLED(CONFIG_I2C)
7009408ec1aSAkinobu Mita 
701907b3262SAkinobu Mita static int pcf2127_i2c_write(void *context, const void *data, size_t count)
702907b3262SAkinobu Mita {
703907b3262SAkinobu Mita 	struct device *dev = context;
704907b3262SAkinobu Mita 	struct i2c_client *client = to_i2c_client(dev);
705907b3262SAkinobu Mita 	int ret;
706907b3262SAkinobu Mita 
707907b3262SAkinobu Mita 	ret = i2c_master_send(client, data, count);
708907b3262SAkinobu Mita 	if (ret != count)
709907b3262SAkinobu Mita 		return ret < 0 ? ret : -EIO;
710907b3262SAkinobu Mita 
711907b3262SAkinobu Mita 	return 0;
712907b3262SAkinobu Mita }
713907b3262SAkinobu Mita 
714907b3262SAkinobu Mita static int pcf2127_i2c_gather_write(void *context,
715907b3262SAkinobu Mita 				const void *reg, size_t reg_size,
716907b3262SAkinobu Mita 				const void *val, size_t val_size)
717907b3262SAkinobu Mita {
718907b3262SAkinobu Mita 	struct device *dev = context;
719907b3262SAkinobu Mita 	struct i2c_client *client = to_i2c_client(dev);
720907b3262SAkinobu Mita 	int ret;
721907b3262SAkinobu Mita 	void *buf;
722907b3262SAkinobu Mita 
723907b3262SAkinobu Mita 	if (WARN_ON(reg_size != 1))
724907b3262SAkinobu Mita 		return -EINVAL;
725907b3262SAkinobu Mita 
726907b3262SAkinobu Mita 	buf = kmalloc(val_size + 1, GFP_KERNEL);
727907b3262SAkinobu Mita 	if (!buf)
728907b3262SAkinobu Mita 		return -ENOMEM;
729907b3262SAkinobu Mita 
730907b3262SAkinobu Mita 	memcpy(buf, reg, 1);
731907b3262SAkinobu Mita 	memcpy(buf + 1, val, val_size);
732907b3262SAkinobu Mita 
733907b3262SAkinobu Mita 	ret = i2c_master_send(client, buf, val_size + 1);
7349bde0afbSXulin Sun 
7359bde0afbSXulin Sun 	kfree(buf);
7369bde0afbSXulin Sun 
737907b3262SAkinobu Mita 	if (ret != val_size + 1)
738907b3262SAkinobu Mita 		return ret < 0 ? ret : -EIO;
739907b3262SAkinobu Mita 
740907b3262SAkinobu Mita 	return 0;
741907b3262SAkinobu Mita }
742907b3262SAkinobu Mita 
743907b3262SAkinobu Mita static int pcf2127_i2c_read(void *context, const void *reg, size_t reg_size,
744907b3262SAkinobu Mita 				void *val, size_t val_size)
745907b3262SAkinobu Mita {
746907b3262SAkinobu Mita 	struct device *dev = context;
747907b3262SAkinobu Mita 	struct i2c_client *client = to_i2c_client(dev);
748907b3262SAkinobu Mita 	int ret;
749907b3262SAkinobu Mita 
750907b3262SAkinobu Mita 	if (WARN_ON(reg_size != 1))
751907b3262SAkinobu Mita 		return -EINVAL;
752907b3262SAkinobu Mita 
753907b3262SAkinobu Mita 	ret = i2c_master_send(client, reg, 1);
754907b3262SAkinobu Mita 	if (ret != 1)
755907b3262SAkinobu Mita 		return ret < 0 ? ret : -EIO;
756907b3262SAkinobu Mita 
757907b3262SAkinobu Mita 	ret = i2c_master_recv(client, val, val_size);
758907b3262SAkinobu Mita 	if (ret != val_size)
759907b3262SAkinobu Mita 		return ret < 0 ? ret : -EIO;
760907b3262SAkinobu Mita 
761907b3262SAkinobu Mita 	return 0;
762907b3262SAkinobu Mita }
763907b3262SAkinobu Mita 
764907b3262SAkinobu Mita /*
765907b3262SAkinobu Mita  * The reason we need this custom regmap_bus instead of using regmap_init_i2c()
766907b3262SAkinobu Mita  * is that the STOP condition is required between set register address and
767907b3262SAkinobu Mita  * read register data when reading from registers.
768907b3262SAkinobu Mita  */
769907b3262SAkinobu Mita static const struct regmap_bus pcf2127_i2c_regmap = {
770907b3262SAkinobu Mita 	.write = pcf2127_i2c_write,
771907b3262SAkinobu Mita 	.gather_write = pcf2127_i2c_gather_write,
772907b3262SAkinobu Mita 	.read = pcf2127_i2c_read,
77318cb6368SRenaud Cerrato };
77418cb6368SRenaud Cerrato 
775907b3262SAkinobu Mita static struct i2c_driver pcf2127_i2c_driver;
776907b3262SAkinobu Mita 
777907b3262SAkinobu Mita static int pcf2127_i2c_probe(struct i2c_client *client,
778907b3262SAkinobu Mita 				const struct i2c_device_id *id)
779907b3262SAkinobu Mita {
780907b3262SAkinobu Mita 	struct regmap *regmap;
781907b3262SAkinobu Mita 	static const struct regmap_config config = {
782907b3262SAkinobu Mita 		.reg_bits = 8,
783907b3262SAkinobu Mita 		.val_bits = 8,
784040e6dc0SAlexandre Belloni 		.max_register = 0x1d,
785907b3262SAkinobu Mita 	};
786907b3262SAkinobu Mita 
787907b3262SAkinobu Mita 	if (!i2c_check_functionality(client->adapter, I2C_FUNC_I2C))
788907b3262SAkinobu Mita 		return -ENODEV;
789907b3262SAkinobu Mita 
790907b3262SAkinobu Mita 	regmap = devm_regmap_init(&client->dev, &pcf2127_i2c_regmap,
791907b3262SAkinobu Mita 					&client->dev, &config);
792907b3262SAkinobu Mita 	if (IS_ERR(regmap)) {
793907b3262SAkinobu Mita 		dev_err(&client->dev, "%s: regmap allocation failed: %ld\n",
794907b3262SAkinobu Mita 			__func__, PTR_ERR(regmap));
795907b3262SAkinobu Mita 		return PTR_ERR(regmap);
796907b3262SAkinobu Mita 	}
797907b3262SAkinobu Mita 
79827006416SAlexandre Belloni 	return pcf2127_probe(&client->dev, regmap, client->irq,
799d6c3029fSUwe Kleine-König 			     pcf2127_i2c_driver.driver.name, id->driver_data);
800907b3262SAkinobu Mita }
801907b3262SAkinobu Mita 
802907b3262SAkinobu Mita static const struct i2c_device_id pcf2127_i2c_id[] = {
803d6c3029fSUwe Kleine-König 	{ "pcf2127", 1 },
804cee2cc21SAkinobu Mita 	{ "pcf2129", 0 },
805985b30dbSLiam Beguin 	{ "pca2129", 0 },
806907b3262SAkinobu Mita 	{ }
807907b3262SAkinobu Mita };
808907b3262SAkinobu Mita MODULE_DEVICE_TABLE(i2c, pcf2127_i2c_id);
809907b3262SAkinobu Mita 
810907b3262SAkinobu Mita static struct i2c_driver pcf2127_i2c_driver = {
811907b3262SAkinobu Mita 	.driver		= {
812907b3262SAkinobu Mita 		.name	= "rtc-pcf2127-i2c",
813907b3262SAkinobu Mita 		.of_match_table = of_match_ptr(pcf2127_of_match),
814907b3262SAkinobu Mita 	},
815907b3262SAkinobu Mita 	.probe		= pcf2127_i2c_probe,
816907b3262SAkinobu Mita 	.id_table	= pcf2127_i2c_id,
817907b3262SAkinobu Mita };
8189408ec1aSAkinobu Mita 
8199408ec1aSAkinobu Mita static int pcf2127_i2c_register_driver(void)
8209408ec1aSAkinobu Mita {
8219408ec1aSAkinobu Mita 	return i2c_add_driver(&pcf2127_i2c_driver);
8229408ec1aSAkinobu Mita }
8239408ec1aSAkinobu Mita 
8249408ec1aSAkinobu Mita static void pcf2127_i2c_unregister_driver(void)
8259408ec1aSAkinobu Mita {
8269408ec1aSAkinobu Mita 	i2c_del_driver(&pcf2127_i2c_driver);
8279408ec1aSAkinobu Mita }
8289408ec1aSAkinobu Mita 
8299408ec1aSAkinobu Mita #else
8309408ec1aSAkinobu Mita 
8319408ec1aSAkinobu Mita static int pcf2127_i2c_register_driver(void)
8329408ec1aSAkinobu Mita {
8339408ec1aSAkinobu Mita 	return 0;
8349408ec1aSAkinobu Mita }
8359408ec1aSAkinobu Mita 
8369408ec1aSAkinobu Mita static void pcf2127_i2c_unregister_driver(void)
8379408ec1aSAkinobu Mita {
8389408ec1aSAkinobu Mita }
8399408ec1aSAkinobu Mita 
8409408ec1aSAkinobu Mita #endif
8419408ec1aSAkinobu Mita 
8429408ec1aSAkinobu Mita #if IS_ENABLED(CONFIG_SPI_MASTER)
8439408ec1aSAkinobu Mita 
8449408ec1aSAkinobu Mita static struct spi_driver pcf2127_spi_driver;
8459408ec1aSAkinobu Mita 
8469408ec1aSAkinobu Mita static int pcf2127_spi_probe(struct spi_device *spi)
8479408ec1aSAkinobu Mita {
8489408ec1aSAkinobu Mita 	static const struct regmap_config config = {
8499408ec1aSAkinobu Mita 		.reg_bits = 8,
8509408ec1aSAkinobu Mita 		.val_bits = 8,
8519408ec1aSAkinobu Mita 		.read_flag_mask = 0xa0,
8529408ec1aSAkinobu Mita 		.write_flag_mask = 0x20,
853040e6dc0SAlexandre Belloni 		.max_register = 0x1d,
8549408ec1aSAkinobu Mita 	};
8559408ec1aSAkinobu Mita 	struct regmap *regmap;
8569408ec1aSAkinobu Mita 
8579408ec1aSAkinobu Mita 	regmap = devm_regmap_init_spi(spi, &config);
8589408ec1aSAkinobu Mita 	if (IS_ERR(regmap)) {
8599408ec1aSAkinobu Mita 		dev_err(&spi->dev, "%s: regmap allocation failed: %ld\n",
8609408ec1aSAkinobu Mita 			__func__, PTR_ERR(regmap));
8619408ec1aSAkinobu Mita 		return PTR_ERR(regmap);
8629408ec1aSAkinobu Mita 	}
8639408ec1aSAkinobu Mita 
86427006416SAlexandre Belloni 	return pcf2127_probe(&spi->dev, regmap, spi->irq,
86527006416SAlexandre Belloni 			     pcf2127_spi_driver.driver.name,
866d6c3029fSUwe Kleine-König 			     spi_get_device_id(spi)->driver_data);
8679408ec1aSAkinobu Mita }
8689408ec1aSAkinobu Mita 
8699408ec1aSAkinobu Mita static const struct spi_device_id pcf2127_spi_id[] = {
870d6c3029fSUwe Kleine-König 	{ "pcf2127", 1 },
871cee2cc21SAkinobu Mita 	{ "pcf2129", 0 },
872985b30dbSLiam Beguin 	{ "pca2129", 0 },
8739408ec1aSAkinobu Mita 	{ }
8749408ec1aSAkinobu Mita };
8759408ec1aSAkinobu Mita MODULE_DEVICE_TABLE(spi, pcf2127_spi_id);
8769408ec1aSAkinobu Mita 
8779408ec1aSAkinobu Mita static struct spi_driver pcf2127_spi_driver = {
8789408ec1aSAkinobu Mita 	.driver		= {
8799408ec1aSAkinobu Mita 		.name	= "rtc-pcf2127-spi",
8809408ec1aSAkinobu Mita 		.of_match_table = of_match_ptr(pcf2127_of_match),
8819408ec1aSAkinobu Mita 	},
8829408ec1aSAkinobu Mita 	.probe		= pcf2127_spi_probe,
8839408ec1aSAkinobu Mita 	.id_table	= pcf2127_spi_id,
8849408ec1aSAkinobu Mita };
8859408ec1aSAkinobu Mita 
8869408ec1aSAkinobu Mita static int pcf2127_spi_register_driver(void)
8879408ec1aSAkinobu Mita {
8889408ec1aSAkinobu Mita 	return spi_register_driver(&pcf2127_spi_driver);
8899408ec1aSAkinobu Mita }
8909408ec1aSAkinobu Mita 
8919408ec1aSAkinobu Mita static void pcf2127_spi_unregister_driver(void)
8929408ec1aSAkinobu Mita {
8939408ec1aSAkinobu Mita 	spi_unregister_driver(&pcf2127_spi_driver);
8949408ec1aSAkinobu Mita }
8959408ec1aSAkinobu Mita 
8969408ec1aSAkinobu Mita #else
8979408ec1aSAkinobu Mita 
8989408ec1aSAkinobu Mita static int pcf2127_spi_register_driver(void)
8999408ec1aSAkinobu Mita {
9009408ec1aSAkinobu Mita 	return 0;
9019408ec1aSAkinobu Mita }
9029408ec1aSAkinobu Mita 
9039408ec1aSAkinobu Mita static void pcf2127_spi_unregister_driver(void)
9049408ec1aSAkinobu Mita {
9059408ec1aSAkinobu Mita }
9069408ec1aSAkinobu Mita 
9079408ec1aSAkinobu Mita #endif
9089408ec1aSAkinobu Mita 
9099408ec1aSAkinobu Mita static int __init pcf2127_init(void)
9109408ec1aSAkinobu Mita {
9119408ec1aSAkinobu Mita 	int ret;
9129408ec1aSAkinobu Mita 
9139408ec1aSAkinobu Mita 	ret = pcf2127_i2c_register_driver();
9149408ec1aSAkinobu Mita 	if (ret) {
9159408ec1aSAkinobu Mita 		pr_err("Failed to register pcf2127 i2c driver: %d\n", ret);
9169408ec1aSAkinobu Mita 		return ret;
9179408ec1aSAkinobu Mita 	}
9189408ec1aSAkinobu Mita 
9199408ec1aSAkinobu Mita 	ret = pcf2127_spi_register_driver();
9209408ec1aSAkinobu Mita 	if (ret) {
9219408ec1aSAkinobu Mita 		pr_err("Failed to register pcf2127 spi driver: %d\n", ret);
9229408ec1aSAkinobu Mita 		pcf2127_i2c_unregister_driver();
9239408ec1aSAkinobu Mita 	}
9249408ec1aSAkinobu Mita 
9259408ec1aSAkinobu Mita 	return ret;
9269408ec1aSAkinobu Mita }
9279408ec1aSAkinobu Mita module_init(pcf2127_init)
9289408ec1aSAkinobu Mita 
9299408ec1aSAkinobu Mita static void __exit pcf2127_exit(void)
9309408ec1aSAkinobu Mita {
9319408ec1aSAkinobu Mita 	pcf2127_spi_unregister_driver();
9329408ec1aSAkinobu Mita 	pcf2127_i2c_unregister_driver();
9339408ec1aSAkinobu Mita }
9349408ec1aSAkinobu Mita module_exit(pcf2127_exit)
93518cb6368SRenaud Cerrato 
93618cb6368SRenaud Cerrato MODULE_AUTHOR("Renaud Cerrato <r.cerrato@til-technologies.fr>");
937cee2cc21SAkinobu Mita MODULE_DESCRIPTION("NXP PCF2127/29 RTC driver");
9384d8318bcSUwe Kleine-König MODULE_LICENSE("GPL v2");
939