1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 218cb6368SRenaud Cerrato /* 3cee2cc21SAkinobu Mita * An I2C and SPI driver for the NXP PCF2127/29 RTC 418cb6368SRenaud Cerrato * Copyright 2013 Til-Technologies 518cb6368SRenaud Cerrato * 618cb6368SRenaud Cerrato * Author: Renaud Cerrato <r.cerrato@til-technologies.fr> 718cb6368SRenaud Cerrato * 80e735eaaSBruno Thomsen * Watchdog and tamper functions 90e735eaaSBruno Thomsen * Author: Bruno Thomsen <bruno.thomsen@gmail.com> 100e735eaaSBruno Thomsen * 1118cb6368SRenaud Cerrato * based on the other drivers in this same directory. 1218cb6368SRenaud Cerrato * 13cee2cc21SAkinobu Mita * Datasheet: http://cache.nxp.com/documents/data_sheet/PCF2127.pdf 1418cb6368SRenaud Cerrato */ 1518cb6368SRenaud Cerrato 1618cb6368SRenaud Cerrato #include <linux/i2c.h> 179408ec1aSAkinobu Mita #include <linux/spi/spi.h> 1818cb6368SRenaud Cerrato #include <linux/bcd.h> 1918cb6368SRenaud Cerrato #include <linux/rtc.h> 2018cb6368SRenaud Cerrato #include <linux/slab.h> 2118cb6368SRenaud Cerrato #include <linux/module.h> 2218cb6368SRenaud Cerrato #include <linux/of.h> 23907b3262SAkinobu Mita #include <linux/regmap.h> 240e735eaaSBruno Thomsen #include <linux/watchdog.h> 2518cb6368SRenaud Cerrato 26bbfe3a7aSBruno Thomsen /* Control register 1 */ 27bbfe3a7aSBruno Thomsen #define PCF2127_REG_CTRL1 0x00 28*03623b4bSBruno Thomsen #define PCF2127_BIT_CTRL1_TSF1 BIT(4) 29bbfe3a7aSBruno Thomsen /* Control register 2 */ 30bbfe3a7aSBruno Thomsen #define PCF2127_REG_CTRL2 0x01 31*03623b4bSBruno Thomsen #define PCF2127_BIT_CTRL2_TSIE BIT(2) 32*03623b4bSBruno Thomsen #define PCF2127_BIT_CTRL2_TSF2 BIT(5) 33bbfe3a7aSBruno Thomsen /* Control register 3 */ 34bbfe3a7aSBruno Thomsen #define PCF2127_REG_CTRL3 0x02 35*03623b4bSBruno Thomsen #define PCF2127_BIT_CTRL3_BLIE BIT(0) 36*03623b4bSBruno Thomsen #define PCF2127_BIT_CTRL3_BIE BIT(1) 37bbfe3a7aSBruno Thomsen #define PCF2127_BIT_CTRL3_BLF BIT(2) 38*03623b4bSBruno Thomsen #define PCF2127_BIT_CTRL3_BF BIT(3) 39*03623b4bSBruno Thomsen #define PCF2127_BIT_CTRL3_BTSE BIT(4) 40bbfe3a7aSBruno Thomsen /* Time and date registers */ 41bbfe3a7aSBruno Thomsen #define PCF2127_REG_SC 0x03 42bbfe3a7aSBruno Thomsen #define PCF2127_BIT_SC_OSF BIT(7) 43bbfe3a7aSBruno Thomsen #define PCF2127_REG_MN 0x04 44bbfe3a7aSBruno Thomsen #define PCF2127_REG_HR 0x05 45bbfe3a7aSBruno Thomsen #define PCF2127_REG_DM 0x06 46bbfe3a7aSBruno Thomsen #define PCF2127_REG_DW 0x07 47bbfe3a7aSBruno Thomsen #define PCF2127_REG_MO 0x08 48bbfe3a7aSBruno Thomsen #define PCF2127_REG_YR 0x09 490e735eaaSBruno Thomsen /* Watchdog registers */ 500e735eaaSBruno Thomsen #define PCF2127_REG_WD_CTL 0x10 510e735eaaSBruno Thomsen #define PCF2127_BIT_WD_CTL_TF0 BIT(0) 520e735eaaSBruno Thomsen #define PCF2127_BIT_WD_CTL_TF1 BIT(1) 530e735eaaSBruno Thomsen #define PCF2127_BIT_WD_CTL_CD0 BIT(6) 540e735eaaSBruno Thomsen #define PCF2127_BIT_WD_CTL_CD1 BIT(7) 550e735eaaSBruno Thomsen #define PCF2127_REG_WD_VAL 0x11 56*03623b4bSBruno Thomsen /* Tamper timestamp registers */ 57*03623b4bSBruno Thomsen #define PCF2127_REG_TS_CTRL 0x12 58*03623b4bSBruno Thomsen #define PCF2127_BIT_TS_CTRL_TSOFF BIT(6) 59*03623b4bSBruno Thomsen #define PCF2127_BIT_TS_CTRL_TSM BIT(7) 60*03623b4bSBruno Thomsen #define PCF2127_REG_TS_SC 0x13 61*03623b4bSBruno Thomsen #define PCF2127_REG_TS_MN 0x14 62*03623b4bSBruno Thomsen #define PCF2127_REG_TS_HR 0x15 63*03623b4bSBruno Thomsen #define PCF2127_REG_TS_DM 0x16 64*03623b4bSBruno Thomsen #define PCF2127_REG_TS_MO 0x17 65*03623b4bSBruno Thomsen #define PCF2127_REG_TS_YR 0x18 66bbfe3a7aSBruno Thomsen /* 67bbfe3a7aSBruno Thomsen * RAM registers 68bbfe3a7aSBruno Thomsen * PCF2127 has 512 bytes general-purpose static RAM (SRAM) that is 69bbfe3a7aSBruno Thomsen * battery backed and can survive a power outage. 70bbfe3a7aSBruno Thomsen * PCF2129 doesn't have this feature. 71bbfe3a7aSBruno Thomsen */ 72bbfe3a7aSBruno Thomsen #define PCF2127_REG_RAM_ADDR_MSB 0x1A 73bbfe3a7aSBruno Thomsen #define PCF2127_REG_RAM_WRT_CMD 0x1C 74bbfe3a7aSBruno Thomsen #define PCF2127_REG_RAM_RD_CMD 0x1D 75f97cfddcSUwe Kleine-König 760e735eaaSBruno Thomsen /* Watchdog timer value constants */ 770e735eaaSBruno Thomsen #define PCF2127_WD_VAL_STOP 0 780e735eaaSBruno Thomsen #define PCF2127_WD_VAL_MIN 2 790e735eaaSBruno Thomsen #define PCF2127_WD_VAL_MAX 255 800e735eaaSBruno Thomsen #define PCF2127_WD_VAL_DEFAULT 60 81653ebd75SAndrea Scian 8218cb6368SRenaud Cerrato struct pcf2127 { 8318cb6368SRenaud Cerrato struct rtc_device *rtc; 840e735eaaSBruno Thomsen struct watchdog_device wdd; 85907b3262SAkinobu Mita struct regmap *regmap; 8618cb6368SRenaud Cerrato }; 8718cb6368SRenaud Cerrato 8818cb6368SRenaud Cerrato /* 8918cb6368SRenaud Cerrato * In the routines that deal directly with the pcf2127 hardware, we use 9018cb6368SRenaud Cerrato * rtc_time -- month 0-11, hour 0-23, yr = calendar year-epoch. 9118cb6368SRenaud Cerrato */ 92907b3262SAkinobu Mita static int pcf2127_rtc_read_time(struct device *dev, struct rtc_time *tm) 9318cb6368SRenaud Cerrato { 94907b3262SAkinobu Mita struct pcf2127 *pcf2127 = dev_get_drvdata(dev); 95907b3262SAkinobu Mita unsigned char buf[10]; 96907b3262SAkinobu Mita int ret; 9718cb6368SRenaud Cerrato 987f43020eSBruno Thomsen /* 997f43020eSBruno Thomsen * Avoid reading CTRL2 register as it causes WD_VAL register 1007f43020eSBruno Thomsen * value to reset to 0 which means watchdog is stopped. 1017f43020eSBruno Thomsen */ 1027f43020eSBruno Thomsen ret = regmap_bulk_read(pcf2127->regmap, PCF2127_REG_CTRL3, 1037f43020eSBruno Thomsen (buf + PCF2127_REG_CTRL3), 1047f43020eSBruno Thomsen ARRAY_SIZE(buf) - PCF2127_REG_CTRL3); 105907b3262SAkinobu Mita if (ret) { 106907b3262SAkinobu Mita dev_err(dev, "%s: read error\n", __func__); 107907b3262SAkinobu Mita return ret; 10818cb6368SRenaud Cerrato } 10918cb6368SRenaud Cerrato 110bbfe3a7aSBruno Thomsen if (buf[PCF2127_REG_CTRL3] & PCF2127_BIT_CTRL3_BLF) 111907b3262SAkinobu Mita dev_info(dev, 112653ebd75SAndrea Scian "low voltage detected, check/replace RTC battery.\n"); 113653ebd75SAndrea Scian 114bbfe3a7aSBruno Thomsen /* Clock integrity is not guaranteed when OSF flag is set. */ 115bbfe3a7aSBruno Thomsen if (buf[PCF2127_REG_SC] & PCF2127_BIT_SC_OSF) { 116653ebd75SAndrea Scian /* 117653ebd75SAndrea Scian * no need clear the flag here, 118653ebd75SAndrea Scian * it will be cleared once the new date is saved 119653ebd75SAndrea Scian */ 120907b3262SAkinobu Mita dev_warn(dev, 121653ebd75SAndrea Scian "oscillator stop detected, date/time is not reliable\n"); 122653ebd75SAndrea Scian return -EINVAL; 12318cb6368SRenaud Cerrato } 12418cb6368SRenaud Cerrato 125907b3262SAkinobu Mita dev_dbg(dev, 1267f43020eSBruno Thomsen "%s: raw data is cr3=%02x, sec=%02x, min=%02x, hr=%02x, " 12718cb6368SRenaud Cerrato "mday=%02x, wday=%02x, mon=%02x, year=%02x\n", 1287f43020eSBruno Thomsen __func__, buf[PCF2127_REG_CTRL3], buf[PCF2127_REG_SC], 1297f43020eSBruno Thomsen buf[PCF2127_REG_MN], buf[PCF2127_REG_HR], 1307f43020eSBruno Thomsen buf[PCF2127_REG_DM], buf[PCF2127_REG_DW], 1317f43020eSBruno Thomsen buf[PCF2127_REG_MO], buf[PCF2127_REG_YR]); 13218cb6368SRenaud Cerrato 13318cb6368SRenaud Cerrato tm->tm_sec = bcd2bin(buf[PCF2127_REG_SC] & 0x7F); 13418cb6368SRenaud Cerrato tm->tm_min = bcd2bin(buf[PCF2127_REG_MN] & 0x7F); 13518cb6368SRenaud Cerrato tm->tm_hour = bcd2bin(buf[PCF2127_REG_HR] & 0x3F); /* rtc hr 0-23 */ 13618cb6368SRenaud Cerrato tm->tm_mday = bcd2bin(buf[PCF2127_REG_DM] & 0x3F); 13718cb6368SRenaud Cerrato tm->tm_wday = buf[PCF2127_REG_DW] & 0x07; 13818cb6368SRenaud Cerrato tm->tm_mon = bcd2bin(buf[PCF2127_REG_MO] & 0x1F) - 1; /* rtc mn 1-12 */ 13918cb6368SRenaud Cerrato tm->tm_year = bcd2bin(buf[PCF2127_REG_YR]); 14018cb6368SRenaud Cerrato if (tm->tm_year < 70) 14118cb6368SRenaud Cerrato tm->tm_year += 100; /* assume we are in 1970...2069 */ 14218cb6368SRenaud Cerrato 143907b3262SAkinobu Mita dev_dbg(dev, "%s: tm is secs=%d, mins=%d, hours=%d, " 14418cb6368SRenaud Cerrato "mday=%d, mon=%d, year=%d, wday=%d\n", 14518cb6368SRenaud Cerrato __func__, 14618cb6368SRenaud Cerrato tm->tm_sec, tm->tm_min, tm->tm_hour, 14718cb6368SRenaud Cerrato tm->tm_mday, tm->tm_mon, tm->tm_year, tm->tm_wday); 14818cb6368SRenaud Cerrato 14922652ba7SAlexandre Belloni return 0; 15018cb6368SRenaud Cerrato } 15118cb6368SRenaud Cerrato 152907b3262SAkinobu Mita static int pcf2127_rtc_set_time(struct device *dev, struct rtc_time *tm) 15318cb6368SRenaud Cerrato { 154907b3262SAkinobu Mita struct pcf2127 *pcf2127 = dev_get_drvdata(dev); 155907b3262SAkinobu Mita unsigned char buf[7]; 15618cb6368SRenaud Cerrato int i = 0, err; 15718cb6368SRenaud Cerrato 158907b3262SAkinobu Mita dev_dbg(dev, "%s: secs=%d, mins=%d, hours=%d, " 15918cb6368SRenaud Cerrato "mday=%d, mon=%d, year=%d, wday=%d\n", 16018cb6368SRenaud Cerrato __func__, 16118cb6368SRenaud Cerrato tm->tm_sec, tm->tm_min, tm->tm_hour, 16218cb6368SRenaud Cerrato tm->tm_mday, tm->tm_mon, tm->tm_year, tm->tm_wday); 16318cb6368SRenaud Cerrato 16418cb6368SRenaud Cerrato /* hours, minutes and seconds */ 165653ebd75SAndrea Scian buf[i++] = bin2bcd(tm->tm_sec); /* this will also clear OSF flag */ 16618cb6368SRenaud Cerrato buf[i++] = bin2bcd(tm->tm_min); 16718cb6368SRenaud Cerrato buf[i++] = bin2bcd(tm->tm_hour); 16818cb6368SRenaud Cerrato buf[i++] = bin2bcd(tm->tm_mday); 16918cb6368SRenaud Cerrato buf[i++] = tm->tm_wday & 0x07; 17018cb6368SRenaud Cerrato 17118cb6368SRenaud Cerrato /* month, 1 - 12 */ 17218cb6368SRenaud Cerrato buf[i++] = bin2bcd(tm->tm_mon + 1); 17318cb6368SRenaud Cerrato 17418cb6368SRenaud Cerrato /* year */ 17518cb6368SRenaud Cerrato buf[i++] = bin2bcd(tm->tm_year % 100); 17618cb6368SRenaud Cerrato 17718cb6368SRenaud Cerrato /* write register's data */ 178907b3262SAkinobu Mita err = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_SC, buf, i); 179907b3262SAkinobu Mita if (err) { 180907b3262SAkinobu Mita dev_err(dev, 18118cb6368SRenaud Cerrato "%s: err=%d", __func__, err); 182907b3262SAkinobu Mita return err; 18318cb6368SRenaud Cerrato } 18418cb6368SRenaud Cerrato 18518cb6368SRenaud Cerrato return 0; 18618cb6368SRenaud Cerrato } 18718cb6368SRenaud Cerrato 18818cb6368SRenaud Cerrato #ifdef CONFIG_RTC_INTF_DEV 18918cb6368SRenaud Cerrato static int pcf2127_rtc_ioctl(struct device *dev, 19018cb6368SRenaud Cerrato unsigned int cmd, unsigned long arg) 19118cb6368SRenaud Cerrato { 192907b3262SAkinobu Mita struct pcf2127 *pcf2127 = dev_get_drvdata(dev); 193f97cfddcSUwe Kleine-König int touser; 194f97cfddcSUwe Kleine-König int ret; 19518cb6368SRenaud Cerrato 19618cb6368SRenaud Cerrato switch (cmd) { 19718cb6368SRenaud Cerrato case RTC_VL_READ: 198907b3262SAkinobu Mita ret = regmap_read(pcf2127->regmap, PCF2127_REG_CTRL3, &touser); 199907b3262SAkinobu Mita if (ret) 200f97cfddcSUwe Kleine-König return ret; 20118cb6368SRenaud Cerrato 202bbfe3a7aSBruno Thomsen touser = touser & PCF2127_BIT_CTRL3_BLF ? 1 : 0; 203f97cfddcSUwe Kleine-König 204f97cfddcSUwe Kleine-König if (copy_to_user((void __user *)arg, &touser, sizeof(int))) 20518cb6368SRenaud Cerrato return -EFAULT; 20618cb6368SRenaud Cerrato return 0; 20718cb6368SRenaud Cerrato default: 20818cb6368SRenaud Cerrato return -ENOIOCTLCMD; 20918cb6368SRenaud Cerrato } 21018cb6368SRenaud Cerrato } 21118cb6368SRenaud Cerrato #else 21218cb6368SRenaud Cerrato #define pcf2127_rtc_ioctl NULL 21318cb6368SRenaud Cerrato #endif 21418cb6368SRenaud Cerrato 21518cb6368SRenaud Cerrato static const struct rtc_class_ops pcf2127_rtc_ops = { 21618cb6368SRenaud Cerrato .ioctl = pcf2127_rtc_ioctl, 21718cb6368SRenaud Cerrato .read_time = pcf2127_rtc_read_time, 21818cb6368SRenaud Cerrato .set_time = pcf2127_rtc_set_time, 21918cb6368SRenaud Cerrato }; 22018cb6368SRenaud Cerrato 221d6c3029fSUwe Kleine-König static int pcf2127_nvmem_read(void *priv, unsigned int offset, 222d6c3029fSUwe Kleine-König void *val, size_t bytes) 223d6c3029fSUwe Kleine-König { 224d6c3029fSUwe Kleine-König struct pcf2127 *pcf2127 = priv; 225d6c3029fSUwe Kleine-König int ret; 226d6c3029fSUwe Kleine-König unsigned char offsetbuf[] = { offset >> 8, offset }; 227d6c3029fSUwe Kleine-König 228bbfe3a7aSBruno Thomsen ret = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_RAM_ADDR_MSB, 229d6c3029fSUwe Kleine-König offsetbuf, 2); 230d6c3029fSUwe Kleine-König if (ret) 231d6c3029fSUwe Kleine-König return ret; 232d6c3029fSUwe Kleine-König 233bbfe3a7aSBruno Thomsen ret = regmap_bulk_read(pcf2127->regmap, PCF2127_REG_RAM_RD_CMD, 234d6c3029fSUwe Kleine-König val, bytes); 235d6c3029fSUwe Kleine-König 236d6c3029fSUwe Kleine-König return ret ?: bytes; 237d6c3029fSUwe Kleine-König } 238d6c3029fSUwe Kleine-König 239d6c3029fSUwe Kleine-König static int pcf2127_nvmem_write(void *priv, unsigned int offset, 240d6c3029fSUwe Kleine-König void *val, size_t bytes) 241d6c3029fSUwe Kleine-König { 242d6c3029fSUwe Kleine-König struct pcf2127 *pcf2127 = priv; 243d6c3029fSUwe Kleine-König int ret; 244d6c3029fSUwe Kleine-König unsigned char offsetbuf[] = { offset >> 8, offset }; 245d6c3029fSUwe Kleine-König 246bbfe3a7aSBruno Thomsen ret = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_RAM_ADDR_MSB, 247d6c3029fSUwe Kleine-König offsetbuf, 2); 248d6c3029fSUwe Kleine-König if (ret) 249d6c3029fSUwe Kleine-König return ret; 250d6c3029fSUwe Kleine-König 251bbfe3a7aSBruno Thomsen ret = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_RAM_WRT_CMD, 252d6c3029fSUwe Kleine-König val, bytes); 253d6c3029fSUwe Kleine-König 254d6c3029fSUwe Kleine-König return ret ?: bytes; 255d6c3029fSUwe Kleine-König } 256d6c3029fSUwe Kleine-König 2570e735eaaSBruno Thomsen /* watchdog driver */ 2580e735eaaSBruno Thomsen 2590e735eaaSBruno Thomsen static int pcf2127_wdt_ping(struct watchdog_device *wdd) 2600e735eaaSBruno Thomsen { 2610e735eaaSBruno Thomsen struct pcf2127 *pcf2127 = watchdog_get_drvdata(wdd); 2620e735eaaSBruno Thomsen 2630e735eaaSBruno Thomsen return regmap_write(pcf2127->regmap, PCF2127_REG_WD_VAL, wdd->timeout); 2640e735eaaSBruno Thomsen } 2650e735eaaSBruno Thomsen 2660e735eaaSBruno Thomsen /* 2670e735eaaSBruno Thomsen * Restart watchdog timer if feature is active. 2680e735eaaSBruno Thomsen * 2690e735eaaSBruno Thomsen * Note: Reading CTRL2 register causes watchdog to stop which is unfortunate, 2700e735eaaSBruno Thomsen * since register also contain control/status flags for other features. 2710e735eaaSBruno Thomsen * Always call this function after reading CTRL2 register. 2720e735eaaSBruno Thomsen */ 2730e735eaaSBruno Thomsen static int pcf2127_wdt_active_ping(struct watchdog_device *wdd) 2740e735eaaSBruno Thomsen { 2750e735eaaSBruno Thomsen int ret = 0; 2760e735eaaSBruno Thomsen 2770e735eaaSBruno Thomsen if (watchdog_active(wdd)) { 2780e735eaaSBruno Thomsen ret = pcf2127_wdt_ping(wdd); 2790e735eaaSBruno Thomsen if (ret) 2800e735eaaSBruno Thomsen dev_err(wdd->parent, 2810e735eaaSBruno Thomsen "%s: watchdog restart failed, ret=%d\n", 2820e735eaaSBruno Thomsen __func__, ret); 2830e735eaaSBruno Thomsen } 2840e735eaaSBruno Thomsen 2850e735eaaSBruno Thomsen return ret; 2860e735eaaSBruno Thomsen } 2870e735eaaSBruno Thomsen 2880e735eaaSBruno Thomsen static int pcf2127_wdt_start(struct watchdog_device *wdd) 2890e735eaaSBruno Thomsen { 2900e735eaaSBruno Thomsen return pcf2127_wdt_ping(wdd); 2910e735eaaSBruno Thomsen } 2920e735eaaSBruno Thomsen 2930e735eaaSBruno Thomsen static int pcf2127_wdt_stop(struct watchdog_device *wdd) 2940e735eaaSBruno Thomsen { 2950e735eaaSBruno Thomsen struct pcf2127 *pcf2127 = watchdog_get_drvdata(wdd); 2960e735eaaSBruno Thomsen 2970e735eaaSBruno Thomsen return regmap_write(pcf2127->regmap, PCF2127_REG_WD_VAL, 2980e735eaaSBruno Thomsen PCF2127_WD_VAL_STOP); 2990e735eaaSBruno Thomsen } 3000e735eaaSBruno Thomsen 3010e735eaaSBruno Thomsen static int pcf2127_wdt_set_timeout(struct watchdog_device *wdd, 3020e735eaaSBruno Thomsen unsigned int new_timeout) 3030e735eaaSBruno Thomsen { 3040e735eaaSBruno Thomsen dev_dbg(wdd->parent, "new watchdog timeout: %is (old: %is)\n", 3050e735eaaSBruno Thomsen new_timeout, wdd->timeout); 3060e735eaaSBruno Thomsen 3070e735eaaSBruno Thomsen wdd->timeout = new_timeout; 3080e735eaaSBruno Thomsen 3090e735eaaSBruno Thomsen return pcf2127_wdt_active_ping(wdd); 3100e735eaaSBruno Thomsen } 3110e735eaaSBruno Thomsen 3120e735eaaSBruno Thomsen static const struct watchdog_info pcf2127_wdt_info = { 3130e735eaaSBruno Thomsen .identity = "NXP PCF2127/PCF2129 Watchdog", 3140e735eaaSBruno Thomsen .options = WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT, 3150e735eaaSBruno Thomsen }; 3160e735eaaSBruno Thomsen 3170e735eaaSBruno Thomsen static const struct watchdog_ops pcf2127_watchdog_ops = { 3180e735eaaSBruno Thomsen .owner = THIS_MODULE, 3190e735eaaSBruno Thomsen .start = pcf2127_wdt_start, 3200e735eaaSBruno Thomsen .stop = pcf2127_wdt_stop, 3210e735eaaSBruno Thomsen .ping = pcf2127_wdt_ping, 3220e735eaaSBruno Thomsen .set_timeout = pcf2127_wdt_set_timeout, 3230e735eaaSBruno Thomsen }; 3240e735eaaSBruno Thomsen 325*03623b4bSBruno Thomsen /* sysfs interface */ 326*03623b4bSBruno Thomsen 327*03623b4bSBruno Thomsen static ssize_t timestamp0_store(struct device *dev, 328*03623b4bSBruno Thomsen struct device_attribute *attr, 329*03623b4bSBruno Thomsen const char *buf, size_t count) 330*03623b4bSBruno Thomsen { 331*03623b4bSBruno Thomsen struct pcf2127 *pcf2127 = dev_get_drvdata(dev->parent); 332*03623b4bSBruno Thomsen int ret; 333*03623b4bSBruno Thomsen 334*03623b4bSBruno Thomsen ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL1, 335*03623b4bSBruno Thomsen PCF2127_BIT_CTRL1_TSF1, 0); 336*03623b4bSBruno Thomsen if (ret) { 337*03623b4bSBruno Thomsen dev_err(dev, "%s: update ctrl1 ret=%d\n", __func__, ret); 338*03623b4bSBruno Thomsen return ret; 339*03623b4bSBruno Thomsen } 340*03623b4bSBruno Thomsen 341*03623b4bSBruno Thomsen ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL2, 342*03623b4bSBruno Thomsen PCF2127_BIT_CTRL2_TSF2, 0); 343*03623b4bSBruno Thomsen if (ret) { 344*03623b4bSBruno Thomsen dev_err(dev, "%s: update ctrl2 ret=%d\n", __func__, ret); 345*03623b4bSBruno Thomsen return ret; 346*03623b4bSBruno Thomsen } 347*03623b4bSBruno Thomsen 348*03623b4bSBruno Thomsen ret = pcf2127_wdt_active_ping(&pcf2127->wdd); 349*03623b4bSBruno Thomsen if (ret) 350*03623b4bSBruno Thomsen return ret; 351*03623b4bSBruno Thomsen 352*03623b4bSBruno Thomsen return count; 353*03623b4bSBruno Thomsen }; 354*03623b4bSBruno Thomsen 355*03623b4bSBruno Thomsen static ssize_t timestamp0_show(struct device *dev, 356*03623b4bSBruno Thomsen struct device_attribute *attr, char *buf) 357*03623b4bSBruno Thomsen { 358*03623b4bSBruno Thomsen struct pcf2127 *pcf2127 = dev_get_drvdata(dev->parent); 359*03623b4bSBruno Thomsen struct rtc_time tm; 360*03623b4bSBruno Thomsen int ret; 361*03623b4bSBruno Thomsen unsigned char data[25]; 362*03623b4bSBruno Thomsen 363*03623b4bSBruno Thomsen ret = regmap_bulk_read(pcf2127->regmap, PCF2127_REG_CTRL1, data, 364*03623b4bSBruno Thomsen sizeof(data)); 365*03623b4bSBruno Thomsen if (ret) { 366*03623b4bSBruno Thomsen dev_err(dev, "%s: read error ret=%d\n", __func__, ret); 367*03623b4bSBruno Thomsen return ret; 368*03623b4bSBruno Thomsen } 369*03623b4bSBruno Thomsen 370*03623b4bSBruno Thomsen dev_dbg(dev, 371*03623b4bSBruno Thomsen "%s: raw data is cr1=%02x, cr2=%02x, cr3=%02x, ts_sc=%02x, " 372*03623b4bSBruno Thomsen "ts_mn=%02x, ts_hr=%02x, ts_dm=%02x, ts_mo=%02x, ts_yr=%02x\n", 373*03623b4bSBruno Thomsen __func__, data[PCF2127_REG_CTRL1], data[PCF2127_REG_CTRL2], 374*03623b4bSBruno Thomsen data[PCF2127_REG_CTRL3], data[PCF2127_REG_TS_SC], 375*03623b4bSBruno Thomsen data[PCF2127_REG_TS_MN], data[PCF2127_REG_TS_HR], 376*03623b4bSBruno Thomsen data[PCF2127_REG_TS_DM], data[PCF2127_REG_TS_MO], 377*03623b4bSBruno Thomsen data[PCF2127_REG_TS_YR]); 378*03623b4bSBruno Thomsen 379*03623b4bSBruno Thomsen ret = pcf2127_wdt_active_ping(&pcf2127->wdd); 380*03623b4bSBruno Thomsen if (ret) 381*03623b4bSBruno Thomsen return ret; 382*03623b4bSBruno Thomsen 383*03623b4bSBruno Thomsen if (!(data[PCF2127_REG_CTRL1] & PCF2127_BIT_CTRL1_TSF1) && 384*03623b4bSBruno Thomsen !(data[PCF2127_REG_CTRL2] & PCF2127_BIT_CTRL2_TSF2)) 385*03623b4bSBruno Thomsen return 0; 386*03623b4bSBruno Thomsen 387*03623b4bSBruno Thomsen tm.tm_sec = bcd2bin(data[PCF2127_REG_TS_SC] & 0x7F); 388*03623b4bSBruno Thomsen tm.tm_min = bcd2bin(data[PCF2127_REG_TS_MN] & 0x7F); 389*03623b4bSBruno Thomsen tm.tm_hour = bcd2bin(data[PCF2127_REG_TS_HR] & 0x3F); 390*03623b4bSBruno Thomsen tm.tm_mday = bcd2bin(data[PCF2127_REG_TS_DM] & 0x3F); 391*03623b4bSBruno Thomsen /* TS_MO register (month) value range: 1-12 */ 392*03623b4bSBruno Thomsen tm.tm_mon = bcd2bin(data[PCF2127_REG_TS_MO] & 0x1F) - 1; 393*03623b4bSBruno Thomsen tm.tm_year = bcd2bin(data[PCF2127_REG_TS_YR]); 394*03623b4bSBruno Thomsen if (tm.tm_year < 70) 395*03623b4bSBruno Thomsen tm.tm_year += 100; /* assume we are in 1970...2069 */ 396*03623b4bSBruno Thomsen 397*03623b4bSBruno Thomsen ret = rtc_valid_tm(&tm); 398*03623b4bSBruno Thomsen if (ret) 399*03623b4bSBruno Thomsen return ret; 400*03623b4bSBruno Thomsen 401*03623b4bSBruno Thomsen return sprintf(buf, "%llu\n", 402*03623b4bSBruno Thomsen (unsigned long long)rtc_tm_to_time64(&tm)); 403*03623b4bSBruno Thomsen }; 404*03623b4bSBruno Thomsen 405*03623b4bSBruno Thomsen static DEVICE_ATTR_RW(timestamp0); 406*03623b4bSBruno Thomsen 407*03623b4bSBruno Thomsen static struct attribute *pcf2127_attrs[] = { 408*03623b4bSBruno Thomsen &dev_attr_timestamp0.attr, 409*03623b4bSBruno Thomsen NULL 410*03623b4bSBruno Thomsen }; 411*03623b4bSBruno Thomsen 412*03623b4bSBruno Thomsen static const struct attribute_group pcf2127_attr_group = { 413*03623b4bSBruno Thomsen .attrs = pcf2127_attrs, 414*03623b4bSBruno Thomsen }; 415*03623b4bSBruno Thomsen 416907b3262SAkinobu Mita static int pcf2127_probe(struct device *dev, struct regmap *regmap, 417d6c3029fSUwe Kleine-König const char *name, bool has_nvmem) 41818cb6368SRenaud Cerrato { 41918cb6368SRenaud Cerrato struct pcf2127 *pcf2127; 420d6c3029fSUwe Kleine-König int ret = 0; 42118cb6368SRenaud Cerrato 422907b3262SAkinobu Mita dev_dbg(dev, "%s\n", __func__); 42318cb6368SRenaud Cerrato 424907b3262SAkinobu Mita pcf2127 = devm_kzalloc(dev, sizeof(*pcf2127), GFP_KERNEL); 42518cb6368SRenaud Cerrato if (!pcf2127) 42618cb6368SRenaud Cerrato return -ENOMEM; 42718cb6368SRenaud Cerrato 428907b3262SAkinobu Mita pcf2127->regmap = regmap; 42918cb6368SRenaud Cerrato 430907b3262SAkinobu Mita dev_set_drvdata(dev, pcf2127); 431907b3262SAkinobu Mita 432e788771cSBruno Thomsen pcf2127->rtc = devm_rtc_allocate_device(dev); 433d6c3029fSUwe Kleine-König if (IS_ERR(pcf2127->rtc)) 434d6c3029fSUwe Kleine-König return PTR_ERR(pcf2127->rtc); 43518cb6368SRenaud Cerrato 436e788771cSBruno Thomsen pcf2127->rtc->ops = &pcf2127_rtc_ops; 437e788771cSBruno Thomsen 4380e735eaaSBruno Thomsen pcf2127->wdd.parent = dev; 4390e735eaaSBruno Thomsen pcf2127->wdd.info = &pcf2127_wdt_info; 4400e735eaaSBruno Thomsen pcf2127->wdd.ops = &pcf2127_watchdog_ops; 4410e735eaaSBruno Thomsen pcf2127->wdd.min_timeout = PCF2127_WD_VAL_MIN; 4420e735eaaSBruno Thomsen pcf2127->wdd.max_timeout = PCF2127_WD_VAL_MAX; 4430e735eaaSBruno Thomsen pcf2127->wdd.timeout = PCF2127_WD_VAL_DEFAULT; 4440e735eaaSBruno Thomsen pcf2127->wdd.min_hw_heartbeat_ms = 500; 4450e735eaaSBruno Thomsen 4460e735eaaSBruno Thomsen watchdog_set_drvdata(&pcf2127->wdd, pcf2127); 4470e735eaaSBruno Thomsen 448d6c3029fSUwe Kleine-König if (has_nvmem) { 449d6c3029fSUwe Kleine-König struct nvmem_config nvmem_cfg = { 450d6c3029fSUwe Kleine-König .priv = pcf2127, 451d6c3029fSUwe Kleine-König .reg_read = pcf2127_nvmem_read, 452d6c3029fSUwe Kleine-König .reg_write = pcf2127_nvmem_write, 453d6c3029fSUwe Kleine-König .size = 512, 454d6c3029fSUwe Kleine-König }; 455d6c3029fSUwe Kleine-König 456d6c3029fSUwe Kleine-König ret = rtc_nvmem_register(pcf2127->rtc, &nvmem_cfg); 457d6c3029fSUwe Kleine-König } 458d6c3029fSUwe Kleine-König 4590e735eaaSBruno Thomsen /* 4600e735eaaSBruno Thomsen * Watchdog timer enabled and reset pin /RST activated when timed out. 4610e735eaaSBruno Thomsen * Select 1Hz clock source for watchdog timer. 4620e735eaaSBruno Thomsen * Timer is not started until WD_VAL is loaded with a valid value. 4630e735eaaSBruno Thomsen * Note: Countdown timer disabled and not available. 4640e735eaaSBruno Thomsen */ 4650e735eaaSBruno Thomsen ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_WD_CTL, 4660e735eaaSBruno Thomsen PCF2127_BIT_WD_CTL_CD1 | 4670e735eaaSBruno Thomsen PCF2127_BIT_WD_CTL_CD0 | 4680e735eaaSBruno Thomsen PCF2127_BIT_WD_CTL_TF1 | 4690e735eaaSBruno Thomsen PCF2127_BIT_WD_CTL_TF0, 4700e735eaaSBruno Thomsen PCF2127_BIT_WD_CTL_CD1 | 4710e735eaaSBruno Thomsen PCF2127_BIT_WD_CTL_CD0 | 4720e735eaaSBruno Thomsen PCF2127_BIT_WD_CTL_TF1); 4730e735eaaSBruno Thomsen if (ret) { 4740e735eaaSBruno Thomsen dev_err(dev, "%s: watchdog config (wd_ctl) failed\n", __func__); 4750e735eaaSBruno Thomsen return ret; 4760e735eaaSBruno Thomsen } 4770e735eaaSBruno Thomsen 4780e735eaaSBruno Thomsen ret = devm_watchdog_register_device(dev, &pcf2127->wdd); 4790e735eaaSBruno Thomsen if (ret) 4800e735eaaSBruno Thomsen return ret; 4810e735eaaSBruno Thomsen 482*03623b4bSBruno Thomsen /* 483*03623b4bSBruno Thomsen * Disable battery low/switch-over timestamp and interrupts. 484*03623b4bSBruno Thomsen * Clear battery interrupt flags which can block new trigger events. 485*03623b4bSBruno Thomsen * Note: This is the default chip behaviour but added to ensure 486*03623b4bSBruno Thomsen * correct tamper timestamp and interrupt function. 487*03623b4bSBruno Thomsen */ 488*03623b4bSBruno Thomsen ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL3, 489*03623b4bSBruno Thomsen PCF2127_BIT_CTRL3_BTSE | 490*03623b4bSBruno Thomsen PCF2127_BIT_CTRL3_BF | 491*03623b4bSBruno Thomsen PCF2127_BIT_CTRL3_BIE | 492*03623b4bSBruno Thomsen PCF2127_BIT_CTRL3_BLIE, 0); 493*03623b4bSBruno Thomsen if (ret) { 494*03623b4bSBruno Thomsen dev_err(dev, "%s: interrupt config (ctrl3) failed\n", 495*03623b4bSBruno Thomsen __func__); 496*03623b4bSBruno Thomsen return ret; 497*03623b4bSBruno Thomsen } 498*03623b4bSBruno Thomsen 499*03623b4bSBruno Thomsen /* 500*03623b4bSBruno Thomsen * Enable timestamp function and store timestamp of first trigger 501*03623b4bSBruno Thomsen * event until TSF1 and TFS2 interrupt flags are cleared. 502*03623b4bSBruno Thomsen */ 503*03623b4bSBruno Thomsen ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_TS_CTRL, 504*03623b4bSBruno Thomsen PCF2127_BIT_TS_CTRL_TSOFF | 505*03623b4bSBruno Thomsen PCF2127_BIT_TS_CTRL_TSM, 506*03623b4bSBruno Thomsen PCF2127_BIT_TS_CTRL_TSM); 507*03623b4bSBruno Thomsen if (ret) { 508*03623b4bSBruno Thomsen dev_err(dev, "%s: tamper detection config (ts_ctrl) failed\n", 509*03623b4bSBruno Thomsen __func__); 510*03623b4bSBruno Thomsen return ret; 511*03623b4bSBruno Thomsen } 512*03623b4bSBruno Thomsen 513*03623b4bSBruno Thomsen /* 514*03623b4bSBruno Thomsen * Enable interrupt generation when TSF1 or TSF2 timestamp flags 515*03623b4bSBruno Thomsen * are set. Interrupt signal is an open-drain output and can be 516*03623b4bSBruno Thomsen * left floating if unused. 517*03623b4bSBruno Thomsen */ 518*03623b4bSBruno Thomsen ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL2, 519*03623b4bSBruno Thomsen PCF2127_BIT_CTRL2_TSIE, 520*03623b4bSBruno Thomsen PCF2127_BIT_CTRL2_TSIE); 521*03623b4bSBruno Thomsen if (ret) { 522*03623b4bSBruno Thomsen dev_err(dev, "%s: tamper detection config (ctrl2) failed\n", 523*03623b4bSBruno Thomsen __func__); 524*03623b4bSBruno Thomsen return ret; 525*03623b4bSBruno Thomsen } 526*03623b4bSBruno Thomsen 527*03623b4bSBruno Thomsen ret = rtc_add_group(pcf2127->rtc, &pcf2127_attr_group); 528*03623b4bSBruno Thomsen if (ret) { 529*03623b4bSBruno Thomsen dev_err(dev, "%s: tamper sysfs registering failed\n", 530*03623b4bSBruno Thomsen __func__); 531*03623b4bSBruno Thomsen return ret; 532*03623b4bSBruno Thomsen } 533*03623b4bSBruno Thomsen 534e788771cSBruno Thomsen return rtc_register_device(pcf2127->rtc); 53518cb6368SRenaud Cerrato } 53618cb6368SRenaud Cerrato 53718cb6368SRenaud Cerrato #ifdef CONFIG_OF 53818cb6368SRenaud Cerrato static const struct of_device_id pcf2127_of_match[] = { 53918cb6368SRenaud Cerrato { .compatible = "nxp,pcf2127" }, 540cee2cc21SAkinobu Mita { .compatible = "nxp,pcf2129" }, 54118cb6368SRenaud Cerrato {} 54218cb6368SRenaud Cerrato }; 54318cb6368SRenaud Cerrato MODULE_DEVICE_TABLE(of, pcf2127_of_match); 54418cb6368SRenaud Cerrato #endif 54518cb6368SRenaud Cerrato 5469408ec1aSAkinobu Mita #if IS_ENABLED(CONFIG_I2C) 5479408ec1aSAkinobu Mita 548907b3262SAkinobu Mita static int pcf2127_i2c_write(void *context, const void *data, size_t count) 549907b3262SAkinobu Mita { 550907b3262SAkinobu Mita struct device *dev = context; 551907b3262SAkinobu Mita struct i2c_client *client = to_i2c_client(dev); 552907b3262SAkinobu Mita int ret; 553907b3262SAkinobu Mita 554907b3262SAkinobu Mita ret = i2c_master_send(client, data, count); 555907b3262SAkinobu Mita if (ret != count) 556907b3262SAkinobu Mita return ret < 0 ? ret : -EIO; 557907b3262SAkinobu Mita 558907b3262SAkinobu Mita return 0; 559907b3262SAkinobu Mita } 560907b3262SAkinobu Mita 561907b3262SAkinobu Mita static int pcf2127_i2c_gather_write(void *context, 562907b3262SAkinobu Mita const void *reg, size_t reg_size, 563907b3262SAkinobu Mita const void *val, size_t val_size) 564907b3262SAkinobu Mita { 565907b3262SAkinobu Mita struct device *dev = context; 566907b3262SAkinobu Mita struct i2c_client *client = to_i2c_client(dev); 567907b3262SAkinobu Mita int ret; 568907b3262SAkinobu Mita void *buf; 569907b3262SAkinobu Mita 570907b3262SAkinobu Mita if (WARN_ON(reg_size != 1)) 571907b3262SAkinobu Mita return -EINVAL; 572907b3262SAkinobu Mita 573907b3262SAkinobu Mita buf = kmalloc(val_size + 1, GFP_KERNEL); 574907b3262SAkinobu Mita if (!buf) 575907b3262SAkinobu Mita return -ENOMEM; 576907b3262SAkinobu Mita 577907b3262SAkinobu Mita memcpy(buf, reg, 1); 578907b3262SAkinobu Mita memcpy(buf + 1, val, val_size); 579907b3262SAkinobu Mita 580907b3262SAkinobu Mita ret = i2c_master_send(client, buf, val_size + 1); 5819bde0afbSXulin Sun 5829bde0afbSXulin Sun kfree(buf); 5839bde0afbSXulin Sun 584907b3262SAkinobu Mita if (ret != val_size + 1) 585907b3262SAkinobu Mita return ret < 0 ? ret : -EIO; 586907b3262SAkinobu Mita 587907b3262SAkinobu Mita return 0; 588907b3262SAkinobu Mita } 589907b3262SAkinobu Mita 590907b3262SAkinobu Mita static int pcf2127_i2c_read(void *context, const void *reg, size_t reg_size, 591907b3262SAkinobu Mita void *val, size_t val_size) 592907b3262SAkinobu Mita { 593907b3262SAkinobu Mita struct device *dev = context; 594907b3262SAkinobu Mita struct i2c_client *client = to_i2c_client(dev); 595907b3262SAkinobu Mita int ret; 596907b3262SAkinobu Mita 597907b3262SAkinobu Mita if (WARN_ON(reg_size != 1)) 598907b3262SAkinobu Mita return -EINVAL; 599907b3262SAkinobu Mita 600907b3262SAkinobu Mita ret = i2c_master_send(client, reg, 1); 601907b3262SAkinobu Mita if (ret != 1) 602907b3262SAkinobu Mita return ret < 0 ? ret : -EIO; 603907b3262SAkinobu Mita 604907b3262SAkinobu Mita ret = i2c_master_recv(client, val, val_size); 605907b3262SAkinobu Mita if (ret != val_size) 606907b3262SAkinobu Mita return ret < 0 ? ret : -EIO; 607907b3262SAkinobu Mita 608907b3262SAkinobu Mita return 0; 609907b3262SAkinobu Mita } 610907b3262SAkinobu Mita 611907b3262SAkinobu Mita /* 612907b3262SAkinobu Mita * The reason we need this custom regmap_bus instead of using regmap_init_i2c() 613907b3262SAkinobu Mita * is that the STOP condition is required between set register address and 614907b3262SAkinobu Mita * read register data when reading from registers. 615907b3262SAkinobu Mita */ 616907b3262SAkinobu Mita static const struct regmap_bus pcf2127_i2c_regmap = { 617907b3262SAkinobu Mita .write = pcf2127_i2c_write, 618907b3262SAkinobu Mita .gather_write = pcf2127_i2c_gather_write, 619907b3262SAkinobu Mita .read = pcf2127_i2c_read, 62018cb6368SRenaud Cerrato }; 62118cb6368SRenaud Cerrato 622907b3262SAkinobu Mita static struct i2c_driver pcf2127_i2c_driver; 623907b3262SAkinobu Mita 624907b3262SAkinobu Mita static int pcf2127_i2c_probe(struct i2c_client *client, 625907b3262SAkinobu Mita const struct i2c_device_id *id) 626907b3262SAkinobu Mita { 627907b3262SAkinobu Mita struct regmap *regmap; 628907b3262SAkinobu Mita static const struct regmap_config config = { 629907b3262SAkinobu Mita .reg_bits = 8, 630907b3262SAkinobu Mita .val_bits = 8, 631907b3262SAkinobu Mita }; 632907b3262SAkinobu Mita 633907b3262SAkinobu Mita if (!i2c_check_functionality(client->adapter, I2C_FUNC_I2C)) 634907b3262SAkinobu Mita return -ENODEV; 635907b3262SAkinobu Mita 636907b3262SAkinobu Mita regmap = devm_regmap_init(&client->dev, &pcf2127_i2c_regmap, 637907b3262SAkinobu Mita &client->dev, &config); 638907b3262SAkinobu Mita if (IS_ERR(regmap)) { 639907b3262SAkinobu Mita dev_err(&client->dev, "%s: regmap allocation failed: %ld\n", 640907b3262SAkinobu Mita __func__, PTR_ERR(regmap)); 641907b3262SAkinobu Mita return PTR_ERR(regmap); 642907b3262SAkinobu Mita } 643907b3262SAkinobu Mita 644907b3262SAkinobu Mita return pcf2127_probe(&client->dev, regmap, 645d6c3029fSUwe Kleine-König pcf2127_i2c_driver.driver.name, id->driver_data); 646907b3262SAkinobu Mita } 647907b3262SAkinobu Mita 648907b3262SAkinobu Mita static const struct i2c_device_id pcf2127_i2c_id[] = { 649d6c3029fSUwe Kleine-König { "pcf2127", 1 }, 650cee2cc21SAkinobu Mita { "pcf2129", 0 }, 651907b3262SAkinobu Mita { } 652907b3262SAkinobu Mita }; 653907b3262SAkinobu Mita MODULE_DEVICE_TABLE(i2c, pcf2127_i2c_id); 654907b3262SAkinobu Mita 655907b3262SAkinobu Mita static struct i2c_driver pcf2127_i2c_driver = { 656907b3262SAkinobu Mita .driver = { 657907b3262SAkinobu Mita .name = "rtc-pcf2127-i2c", 658907b3262SAkinobu Mita .of_match_table = of_match_ptr(pcf2127_of_match), 659907b3262SAkinobu Mita }, 660907b3262SAkinobu Mita .probe = pcf2127_i2c_probe, 661907b3262SAkinobu Mita .id_table = pcf2127_i2c_id, 662907b3262SAkinobu Mita }; 6639408ec1aSAkinobu Mita 6649408ec1aSAkinobu Mita static int pcf2127_i2c_register_driver(void) 6659408ec1aSAkinobu Mita { 6669408ec1aSAkinobu Mita return i2c_add_driver(&pcf2127_i2c_driver); 6679408ec1aSAkinobu Mita } 6689408ec1aSAkinobu Mita 6699408ec1aSAkinobu Mita static void pcf2127_i2c_unregister_driver(void) 6709408ec1aSAkinobu Mita { 6719408ec1aSAkinobu Mita i2c_del_driver(&pcf2127_i2c_driver); 6729408ec1aSAkinobu Mita } 6739408ec1aSAkinobu Mita 6749408ec1aSAkinobu Mita #else 6759408ec1aSAkinobu Mita 6769408ec1aSAkinobu Mita static int pcf2127_i2c_register_driver(void) 6779408ec1aSAkinobu Mita { 6789408ec1aSAkinobu Mita return 0; 6799408ec1aSAkinobu Mita } 6809408ec1aSAkinobu Mita 6819408ec1aSAkinobu Mita static void pcf2127_i2c_unregister_driver(void) 6829408ec1aSAkinobu Mita { 6839408ec1aSAkinobu Mita } 6849408ec1aSAkinobu Mita 6859408ec1aSAkinobu Mita #endif 6869408ec1aSAkinobu Mita 6879408ec1aSAkinobu Mita #if IS_ENABLED(CONFIG_SPI_MASTER) 6889408ec1aSAkinobu Mita 6899408ec1aSAkinobu Mita static struct spi_driver pcf2127_spi_driver; 6909408ec1aSAkinobu Mita 6919408ec1aSAkinobu Mita static int pcf2127_spi_probe(struct spi_device *spi) 6929408ec1aSAkinobu Mita { 6939408ec1aSAkinobu Mita static const struct regmap_config config = { 6949408ec1aSAkinobu Mita .reg_bits = 8, 6959408ec1aSAkinobu Mita .val_bits = 8, 6969408ec1aSAkinobu Mita .read_flag_mask = 0xa0, 6979408ec1aSAkinobu Mita .write_flag_mask = 0x20, 6989408ec1aSAkinobu Mita }; 6999408ec1aSAkinobu Mita struct regmap *regmap; 7009408ec1aSAkinobu Mita 7019408ec1aSAkinobu Mita regmap = devm_regmap_init_spi(spi, &config); 7029408ec1aSAkinobu Mita if (IS_ERR(regmap)) { 7039408ec1aSAkinobu Mita dev_err(&spi->dev, "%s: regmap allocation failed: %ld\n", 7049408ec1aSAkinobu Mita __func__, PTR_ERR(regmap)); 7059408ec1aSAkinobu Mita return PTR_ERR(regmap); 7069408ec1aSAkinobu Mita } 7079408ec1aSAkinobu Mita 708d6c3029fSUwe Kleine-König return pcf2127_probe(&spi->dev, regmap, pcf2127_spi_driver.driver.name, 709d6c3029fSUwe Kleine-König spi_get_device_id(spi)->driver_data); 7109408ec1aSAkinobu Mita } 7119408ec1aSAkinobu Mita 7129408ec1aSAkinobu Mita static const struct spi_device_id pcf2127_spi_id[] = { 713d6c3029fSUwe Kleine-König { "pcf2127", 1 }, 714cee2cc21SAkinobu Mita { "pcf2129", 0 }, 7159408ec1aSAkinobu Mita { } 7169408ec1aSAkinobu Mita }; 7179408ec1aSAkinobu Mita MODULE_DEVICE_TABLE(spi, pcf2127_spi_id); 7189408ec1aSAkinobu Mita 7199408ec1aSAkinobu Mita static struct spi_driver pcf2127_spi_driver = { 7209408ec1aSAkinobu Mita .driver = { 7219408ec1aSAkinobu Mita .name = "rtc-pcf2127-spi", 7229408ec1aSAkinobu Mita .of_match_table = of_match_ptr(pcf2127_of_match), 7239408ec1aSAkinobu Mita }, 7249408ec1aSAkinobu Mita .probe = pcf2127_spi_probe, 7259408ec1aSAkinobu Mita .id_table = pcf2127_spi_id, 7269408ec1aSAkinobu Mita }; 7279408ec1aSAkinobu Mita 7289408ec1aSAkinobu Mita static int pcf2127_spi_register_driver(void) 7299408ec1aSAkinobu Mita { 7309408ec1aSAkinobu Mita return spi_register_driver(&pcf2127_spi_driver); 7319408ec1aSAkinobu Mita } 7329408ec1aSAkinobu Mita 7339408ec1aSAkinobu Mita static void pcf2127_spi_unregister_driver(void) 7349408ec1aSAkinobu Mita { 7359408ec1aSAkinobu Mita spi_unregister_driver(&pcf2127_spi_driver); 7369408ec1aSAkinobu Mita } 7379408ec1aSAkinobu Mita 7389408ec1aSAkinobu Mita #else 7399408ec1aSAkinobu Mita 7409408ec1aSAkinobu Mita static int pcf2127_spi_register_driver(void) 7419408ec1aSAkinobu Mita { 7429408ec1aSAkinobu Mita return 0; 7439408ec1aSAkinobu Mita } 7449408ec1aSAkinobu Mita 7459408ec1aSAkinobu Mita static void pcf2127_spi_unregister_driver(void) 7469408ec1aSAkinobu Mita { 7479408ec1aSAkinobu Mita } 7489408ec1aSAkinobu Mita 7499408ec1aSAkinobu Mita #endif 7509408ec1aSAkinobu Mita 7519408ec1aSAkinobu Mita static int __init pcf2127_init(void) 7529408ec1aSAkinobu Mita { 7539408ec1aSAkinobu Mita int ret; 7549408ec1aSAkinobu Mita 7559408ec1aSAkinobu Mita ret = pcf2127_i2c_register_driver(); 7569408ec1aSAkinobu Mita if (ret) { 7579408ec1aSAkinobu Mita pr_err("Failed to register pcf2127 i2c driver: %d\n", ret); 7589408ec1aSAkinobu Mita return ret; 7599408ec1aSAkinobu Mita } 7609408ec1aSAkinobu Mita 7619408ec1aSAkinobu Mita ret = pcf2127_spi_register_driver(); 7629408ec1aSAkinobu Mita if (ret) { 7639408ec1aSAkinobu Mita pr_err("Failed to register pcf2127 spi driver: %d\n", ret); 7649408ec1aSAkinobu Mita pcf2127_i2c_unregister_driver(); 7659408ec1aSAkinobu Mita } 7669408ec1aSAkinobu Mita 7679408ec1aSAkinobu Mita return ret; 7689408ec1aSAkinobu Mita } 7699408ec1aSAkinobu Mita module_init(pcf2127_init) 7709408ec1aSAkinobu Mita 7719408ec1aSAkinobu Mita static void __exit pcf2127_exit(void) 7729408ec1aSAkinobu Mita { 7739408ec1aSAkinobu Mita pcf2127_spi_unregister_driver(); 7749408ec1aSAkinobu Mita pcf2127_i2c_unregister_driver(); 7759408ec1aSAkinobu Mita } 7769408ec1aSAkinobu Mita module_exit(pcf2127_exit) 77718cb6368SRenaud Cerrato 77818cb6368SRenaud Cerrato MODULE_AUTHOR("Renaud Cerrato <r.cerrato@til-technologies.fr>"); 779cee2cc21SAkinobu Mita MODULE_DESCRIPTION("NXP PCF2127/29 RTC driver"); 7804d8318bcSUwe Kleine-König MODULE_LICENSE("GPL v2"); 781