1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
27f3923a1SChris Verges /*
37f3923a1SChris Verges * An SPI driver for the Philips PCF2123 RTC
47f3923a1SChris Verges * Copyright 2009 Cyber Switching, Inc.
57f3923a1SChris Verges *
67f3923a1SChris Verges * Author: Chris Verges <chrisv@cyberswitching.com>
77f3923a1SChris Verges * Maintainers: http://www.cyberswitching.com
87f3923a1SChris Verges *
97f3923a1SChris Verges * based on the RS5C348 driver in this same directory.
107f3923a1SChris Verges *
117f3923a1SChris Verges * Thanks to Christian Pellegrin <chripell@fsfe.org> for
127f3923a1SChris Verges * the sysfs contributions to this driver.
137f3923a1SChris Verges *
147f3923a1SChris Verges * Please note that the CS is active high, so platform data
157f3923a1SChris Verges * should look something like:
167f3923a1SChris Verges *
177f3923a1SChris Verges * static struct spi_board_info ek_spi_devices[] = {
187f3923a1SChris Verges * ...
197f3923a1SChris Verges * {
207f3923a1SChris Verges * .modalias = "rtc-pcf2123",
217f3923a1SChris Verges * .chip_select = 1,
227f3923a1SChris Verges * .controller_data = (void *)AT91_PIN_PA10,
237f3923a1SChris Verges * .max_speed_hz = 1000 * 1000,
247f3923a1SChris Verges * .mode = SPI_CS_HIGH,
257f3923a1SChris Verges * .bus_num = 0,
267f3923a1SChris Verges * },
277f3923a1SChris Verges * ...
287f3923a1SChris Verges *};
297f3923a1SChris Verges */
307f3923a1SChris Verges
317f3923a1SChris Verges #include <linux/bcd.h>
327f3923a1SChris Verges #include <linux/delay.h>
337f3923a1SChris Verges #include <linux/device.h>
347f3923a1SChris Verges #include <linux/errno.h>
357f3923a1SChris Verges #include <linux/init.h>
367f3923a1SChris Verges #include <linux/kernel.h>
373fc70077SJoshua Clayton #include <linux/of.h>
387f3923a1SChris Verges #include <linux/string.h>
395a0e3ad6STejun Heo #include <linux/slab.h>
407f3923a1SChris Verges #include <linux/rtc.h>
417f3923a1SChris Verges #include <linux/spi/spi.h>
422113852bSPaul Gortmaker #include <linux/module.h>
43790d0339SDylan Howey #include <linux/regmap.h>
447f3923a1SChris Verges
45245cb74bSJoshua Clayton /* REGISTERS */
467f3923a1SChris Verges #define PCF2123_REG_CTRL1 (0x00) /* Control Register 1 */
477f3923a1SChris Verges #define PCF2123_REG_CTRL2 (0x01) /* Control Register 2 */
487f3923a1SChris Verges #define PCF2123_REG_SC (0x02) /* datetime */
497f3923a1SChris Verges #define PCF2123_REG_MN (0x03)
507f3923a1SChris Verges #define PCF2123_REG_HR (0x04)
517f3923a1SChris Verges #define PCF2123_REG_DM (0x05)
527f3923a1SChris Verges #define PCF2123_REG_DW (0x06)
537f3923a1SChris Verges #define PCF2123_REG_MO (0x07)
547f3923a1SChris Verges #define PCF2123_REG_YR (0x08)
55245cb74bSJoshua Clayton #define PCF2123_REG_ALRM_MN (0x09) /* Alarm Registers */
56245cb74bSJoshua Clayton #define PCF2123_REG_ALRM_HR (0x0a)
57245cb74bSJoshua Clayton #define PCF2123_REG_ALRM_DM (0x0b)
58245cb74bSJoshua Clayton #define PCF2123_REG_ALRM_DW (0x0c)
59245cb74bSJoshua Clayton #define PCF2123_REG_OFFSET (0x0d) /* Clock Rate Offset Register */
60245cb74bSJoshua Clayton #define PCF2123_REG_TMR_CLKOUT (0x0e) /* Timer Registers */
61245cb74bSJoshua Clayton #define PCF2123_REG_CTDWN_TMR (0x0f)
627f3923a1SChris Verges
63245cb74bSJoshua Clayton /* PCF2123_REG_CTRL1 BITS */
64245cb74bSJoshua Clayton #define CTRL1_CLEAR (0) /* Clear */
65245cb74bSJoshua Clayton #define CTRL1_CORR_INT BIT(1) /* Correction irq enable */
66245cb74bSJoshua Clayton #define CTRL1_12_HOUR BIT(2) /* 12 hour time */
67245cb74bSJoshua Clayton #define CTRL1_SW_RESET (BIT(3) | BIT(4) | BIT(6)) /* Software reset */
68245cb74bSJoshua Clayton #define CTRL1_STOP BIT(5) /* Stop the clock */
69245cb74bSJoshua Clayton #define CTRL1_EXT_TEST BIT(7) /* External clock test mode */
70245cb74bSJoshua Clayton
71245cb74bSJoshua Clayton /* PCF2123_REG_CTRL2 BITS */
72245cb74bSJoshua Clayton #define CTRL2_TIE BIT(0) /* Countdown timer irq enable */
73245cb74bSJoshua Clayton #define CTRL2_AIE BIT(1) /* Alarm irq enable */
74245cb74bSJoshua Clayton #define CTRL2_TF BIT(2) /* Countdown timer flag */
75245cb74bSJoshua Clayton #define CTRL2_AF BIT(3) /* Alarm flag */
76245cb74bSJoshua Clayton #define CTRL2_TI_TP BIT(4) /* Irq pin generates pulse */
77245cb74bSJoshua Clayton #define CTRL2_MSF BIT(5) /* Minute or second irq flag */
78245cb74bSJoshua Clayton #define CTRL2_SI BIT(6) /* Second irq enable */
79245cb74bSJoshua Clayton #define CTRL2_MI BIT(7) /* Minute irq enable */
80245cb74bSJoshua Clayton
81245cb74bSJoshua Clayton /* PCF2123_REG_SC BITS */
82245cb74bSJoshua Clayton #define OSC_HAS_STOPPED BIT(7) /* Clock has been stopped */
83245cb74bSJoshua Clayton
84245cb74bSJoshua Clayton /* PCF2123_REG_ALRM_XX BITS */
855bdf40daSAlexandre Belloni #define ALRM_DISABLE BIT(7) /* MN, HR, DM, or DW alarm matching */
86245cb74bSJoshua Clayton
87245cb74bSJoshua Clayton /* PCF2123_REG_TMR_CLKOUT BITS */
88245cb74bSJoshua Clayton #define CD_TMR_4096KHZ (0) /* 4096 KHz countdown timer */
89245cb74bSJoshua Clayton #define CD_TMR_64HZ (1) /* 64 Hz countdown timer */
90245cb74bSJoshua Clayton #define CD_TMR_1HZ (2) /* 1 Hz countdown timer */
91245cb74bSJoshua Clayton #define CD_TMR_60th_HZ (3) /* 60th Hz countdown timer */
92245cb74bSJoshua Clayton #define CD_TMR_TE BIT(3) /* Countdown timer enable */
93245cb74bSJoshua Clayton
94245cb74bSJoshua Clayton /* PCF2123_REG_OFFSET BITS */
9582df3e04SMartin Kepplinger #define OFFSET_SIGN_BIT 6 /* 2's complement sign bit */
96245cb74bSJoshua Clayton #define OFFSET_COARSE BIT(7) /* Coarse mode offset */
97bae2f647SJoshua Clayton #define OFFSET_STEP (2170) /* Offset step in parts per billion */
98790d0339SDylan Howey #define OFFSET_MASK GENMASK(6, 0) /* Offset value */
99245cb74bSJoshua Clayton
100245cb74bSJoshua Clayton /* READ/WRITE ADDRESS BITS */
101245cb74bSJoshua Clayton #define PCF2123_WRITE BIT(4)
102245cb74bSJoshua Clayton #define PCF2123_READ (BIT(4) | BIT(7))
103245cb74bSJoshua Clayton
1047f3923a1SChris Verges
1057f3923a1SChris Verges static struct spi_driver pcf2123_driver;
1067f3923a1SChris Verges
1079126a2b1SAlexandre Belloni struct pcf2123_data {
1087f3923a1SChris Verges struct rtc_device *rtc;
109790d0339SDylan Howey struct regmap *map;
1107f3923a1SChris Verges };
1117f3923a1SChris Verges
112790d0339SDylan Howey static const struct regmap_config pcf2123_regmap_config = {
113790d0339SDylan Howey .reg_bits = 8,
114790d0339SDylan Howey .val_bits = 8,
115790d0339SDylan Howey .read_flag_mask = PCF2123_READ,
116790d0339SDylan Howey .write_flag_mask = PCF2123_WRITE,
117790d0339SDylan Howey .max_register = PCF2123_REG_CTDWN_TMR,
118790d0339SDylan Howey };
1197f3923a1SChris Verges
pcf2123_read_offset(struct device * dev,long * offset)120bae2f647SJoshua Clayton static int pcf2123_read_offset(struct device *dev, long *offset)
121bae2f647SJoshua Clayton {
1229126a2b1SAlexandre Belloni struct pcf2123_data *pcf2123 = dev_get_drvdata(dev);
123790d0339SDylan Howey int ret, val;
124790d0339SDylan Howey unsigned int reg;
125bae2f647SJoshua Clayton
1269126a2b1SAlexandre Belloni ret = regmap_read(pcf2123->map, PCF2123_REG_OFFSET, ®);
127790d0339SDylan Howey if (ret)
128bae2f647SJoshua Clayton return ret;
129bae2f647SJoshua Clayton
130790d0339SDylan Howey val = sign_extend32((reg & OFFSET_MASK), OFFSET_SIGN_BIT);
131bae2f647SJoshua Clayton
132790d0339SDylan Howey if (reg & OFFSET_COARSE)
133790d0339SDylan Howey val *= 2;
134790d0339SDylan Howey
135790d0339SDylan Howey *offset = ((long)val) * OFFSET_STEP;
136bae2f647SJoshua Clayton
137bae2f647SJoshua Clayton return 0;
138bae2f647SJoshua Clayton }
139bae2f647SJoshua Clayton
140bae2f647SJoshua Clayton /*
141bae2f647SJoshua Clayton * The offset register is a 7 bit signed value with a coarse bit in bit 7.
142bae2f647SJoshua Clayton * The main difference between the two is normal offset adjusts the first
143bae2f647SJoshua Clayton * second of n minutes every other hour, with 61, 62 and 63 being shoved
144bae2f647SJoshua Clayton * into the 60th minute.
145bae2f647SJoshua Clayton * The coarse adjustment does the same, but every hour.
146bae2f647SJoshua Clayton * the two overlap, with every even normal offset value corresponding
147bae2f647SJoshua Clayton * to a coarse offset. Based on this algorithm, it seems that despite the
148bae2f647SJoshua Clayton * name, coarse offset is a better fit for overlapping values.
149bae2f647SJoshua Clayton */
pcf2123_set_offset(struct device * dev,long offset)150bae2f647SJoshua Clayton static int pcf2123_set_offset(struct device *dev, long offset)
151bae2f647SJoshua Clayton {
1529126a2b1SAlexandre Belloni struct pcf2123_data *pcf2123 = dev_get_drvdata(dev);
153bae2f647SJoshua Clayton s8 reg;
154bae2f647SJoshua Clayton
155bae2f647SJoshua Clayton if (offset > OFFSET_STEP * 127)
156bae2f647SJoshua Clayton reg = 127;
157bae2f647SJoshua Clayton else if (offset < OFFSET_STEP * -128)
158bae2f647SJoshua Clayton reg = -128;
159bae2f647SJoshua Clayton else
160fedc459aSAlexandre Belloni reg = DIV_ROUND_CLOSEST(offset, OFFSET_STEP);
161bae2f647SJoshua Clayton
162bae2f647SJoshua Clayton /* choose fine offset only for odd values in the normal range */
163bae2f647SJoshua Clayton if (reg & 1 && reg <= 63 && reg >= -64) {
164bae2f647SJoshua Clayton /* Normal offset. Clear the coarse bit */
165bae2f647SJoshua Clayton reg &= ~OFFSET_COARSE;
166bae2f647SJoshua Clayton } else {
167bae2f647SJoshua Clayton /* Coarse offset. Divide by 2 and set the coarse bit */
168bae2f647SJoshua Clayton reg >>= 1;
169bae2f647SJoshua Clayton reg |= OFFSET_COARSE;
170bae2f647SJoshua Clayton }
171bae2f647SJoshua Clayton
1729126a2b1SAlexandre Belloni return regmap_write(pcf2123->map, PCF2123_REG_OFFSET, (unsigned int)reg);
173bae2f647SJoshua Clayton }
174bae2f647SJoshua Clayton
pcf2123_rtc_read_time(struct device * dev,struct rtc_time * tm)1757f3923a1SChris Verges static int pcf2123_rtc_read_time(struct device *dev, struct rtc_time *tm)
1767f3923a1SChris Verges {
1779126a2b1SAlexandre Belloni struct pcf2123_data *pcf2123 = dev_get_drvdata(dev);
17866c056d6SJoshua Clayton u8 rxbuf[7];
1797f3923a1SChris Verges int ret;
1807f3923a1SChris Verges
1819126a2b1SAlexandre Belloni ret = regmap_bulk_read(pcf2123->map, PCF2123_REG_SC, rxbuf,
182790d0339SDylan Howey sizeof(rxbuf));
183790d0339SDylan Howey if (ret)
1847f3923a1SChris Verges return ret;
1857f3923a1SChris Verges
186f07fa924SJoshua Clayton if (rxbuf[0] & OSC_HAS_STOPPED) {
187f07fa924SJoshua Clayton dev_info(dev, "clock was stopped. Time is not valid\n");
188f07fa924SJoshua Clayton return -EINVAL;
189f07fa924SJoshua Clayton }
190f07fa924SJoshua Clayton
1917f3923a1SChris Verges tm->tm_sec = bcd2bin(rxbuf[0] & 0x7F);
1927f3923a1SChris Verges tm->tm_min = bcd2bin(rxbuf[1] & 0x7F);
1937f3923a1SChris Verges tm->tm_hour = bcd2bin(rxbuf[2] & 0x3F); /* rtc hr 0-23 */
1947f3923a1SChris Verges tm->tm_mday = bcd2bin(rxbuf[3] & 0x3F);
1957f3923a1SChris Verges tm->tm_wday = rxbuf[4] & 0x07;
1967f3923a1SChris Verges tm->tm_mon = bcd2bin(rxbuf[5] & 0x1F) - 1; /* rtc mn 1-12 */
197d5b626e1SAlexandre Belloni tm->tm_year = bcd2bin(rxbuf[6]) + 100;
1987f3923a1SChris Verges
199c33850bbSDylan Howey dev_dbg(dev, "%s: tm is %ptR\n", __func__, tm);
2007f3923a1SChris Verges
20122652ba7SAlexandre Belloni return 0;
2027f3923a1SChris Verges }
2037f3923a1SChris Verges
pcf2123_rtc_set_time(struct device * dev,struct rtc_time * tm)2047f3923a1SChris Verges static int pcf2123_rtc_set_time(struct device *dev, struct rtc_time *tm)
2057f3923a1SChris Verges {
2069126a2b1SAlexandre Belloni struct pcf2123_data *pcf2123 = dev_get_drvdata(dev);
207790d0339SDylan Howey u8 txbuf[7];
2087f3923a1SChris Verges int ret;
2097f3923a1SChris Verges
210c33850bbSDylan Howey dev_dbg(dev, "%s: tm is %ptR\n", __func__, tm);
2117f3923a1SChris Verges
2127f3923a1SChris Verges /* Stop the counter first */
2139126a2b1SAlexandre Belloni ret = regmap_write(pcf2123->map, PCF2123_REG_CTRL1, CTRL1_STOP);
214790d0339SDylan Howey if (ret)
2157f3923a1SChris Verges return ret;
2167f3923a1SChris Verges
2177f3923a1SChris Verges /* Set the new time */
218790d0339SDylan Howey txbuf[0] = bin2bcd(tm->tm_sec & 0x7F);
219790d0339SDylan Howey txbuf[1] = bin2bcd(tm->tm_min & 0x7F);
220790d0339SDylan Howey txbuf[2] = bin2bcd(tm->tm_hour & 0x3F);
221790d0339SDylan Howey txbuf[3] = bin2bcd(tm->tm_mday & 0x3F);
222790d0339SDylan Howey txbuf[4] = tm->tm_wday & 0x07;
223790d0339SDylan Howey txbuf[5] = bin2bcd((tm->tm_mon + 1) & 0x1F); /* rtc mn 1-12 */
224d5b626e1SAlexandre Belloni txbuf[6] = bin2bcd(tm->tm_year - 100);
2257f3923a1SChris Verges
2269126a2b1SAlexandre Belloni ret = regmap_bulk_write(pcf2123->map, PCF2123_REG_SC, txbuf,
227790d0339SDylan Howey sizeof(txbuf));
228790d0339SDylan Howey if (ret)
2297f3923a1SChris Verges return ret;
2307f3923a1SChris Verges
2317f3923a1SChris Verges /* Start the counter */
2329126a2b1SAlexandre Belloni ret = regmap_write(pcf2123->map, PCF2123_REG_CTRL1, CTRL1_CLEAR);
233790d0339SDylan Howey if (ret)
2347f3923a1SChris Verges return ret;
2357f3923a1SChris Verges
2367f3923a1SChris Verges return 0;
2377f3923a1SChris Verges }
2387f3923a1SChris Verges
pcf2123_rtc_alarm_irq_enable(struct device * dev,unsigned int en)239577f6482SAlexandre Belloni static int pcf2123_rtc_alarm_irq_enable(struct device *dev, unsigned int en)
240577f6482SAlexandre Belloni {
2419126a2b1SAlexandre Belloni struct pcf2123_data *pcf2123 = dev_get_drvdata(dev);
242577f6482SAlexandre Belloni
2439126a2b1SAlexandre Belloni return regmap_update_bits(pcf2123->map, PCF2123_REG_CTRL2, CTRL2_AIE,
244577f6482SAlexandre Belloni en ? CTRL2_AIE : 0);
245577f6482SAlexandre Belloni }
246577f6482SAlexandre Belloni
pcf2123_rtc_read_alarm(struct device * dev,struct rtc_wkalrm * alm)247e32e60a2SDylan Howey static int pcf2123_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alm)
248e32e60a2SDylan Howey {
2499126a2b1SAlexandre Belloni struct pcf2123_data *pcf2123 = dev_get_drvdata(dev);
250e32e60a2SDylan Howey u8 rxbuf[4];
251e32e60a2SDylan Howey int ret;
252e32e60a2SDylan Howey unsigned int val = 0;
253e32e60a2SDylan Howey
2549126a2b1SAlexandre Belloni ret = regmap_bulk_read(pcf2123->map, PCF2123_REG_ALRM_MN, rxbuf,
255e32e60a2SDylan Howey sizeof(rxbuf));
256e32e60a2SDylan Howey if (ret)
257e32e60a2SDylan Howey return ret;
258e32e60a2SDylan Howey
259e32e60a2SDylan Howey alm->time.tm_min = bcd2bin(rxbuf[0] & 0x7F);
260e32e60a2SDylan Howey alm->time.tm_hour = bcd2bin(rxbuf[1] & 0x3F);
261e32e60a2SDylan Howey alm->time.tm_mday = bcd2bin(rxbuf[2] & 0x3F);
262e32e60a2SDylan Howey alm->time.tm_wday = bcd2bin(rxbuf[3] & 0x07);
263e32e60a2SDylan Howey
264e32e60a2SDylan Howey dev_dbg(dev, "%s: alm is %ptR\n", __func__, &alm->time);
265e32e60a2SDylan Howey
2669126a2b1SAlexandre Belloni ret = regmap_read(pcf2123->map, PCF2123_REG_CTRL2, &val);
267e32e60a2SDylan Howey if (ret)
268e32e60a2SDylan Howey return ret;
269e32e60a2SDylan Howey
270e32e60a2SDylan Howey alm->enabled = !!(val & CTRL2_AIE);
271e32e60a2SDylan Howey
272e32e60a2SDylan Howey return 0;
273e32e60a2SDylan Howey }
274e32e60a2SDylan Howey
pcf2123_rtc_set_alarm(struct device * dev,struct rtc_wkalrm * alm)275e32e60a2SDylan Howey static int pcf2123_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alm)
276e32e60a2SDylan Howey {
2779126a2b1SAlexandre Belloni struct pcf2123_data *pcf2123 = dev_get_drvdata(dev);
278e32e60a2SDylan Howey u8 txbuf[4];
279e32e60a2SDylan Howey int ret;
280e32e60a2SDylan Howey
281e32e60a2SDylan Howey dev_dbg(dev, "%s: alm is %ptR\n", __func__, &alm->time);
282e32e60a2SDylan Howey
283d0ce6ef7SAlexandre Belloni /* Disable alarm interrupt */
2849126a2b1SAlexandre Belloni ret = regmap_update_bits(pcf2123->map, PCF2123_REG_CTRL2, CTRL2_AIE, 0);
285e32e60a2SDylan Howey if (ret)
286e32e60a2SDylan Howey return ret;
287e32e60a2SDylan Howey
288d0ce6ef7SAlexandre Belloni /* Ensure alarm flag is clear */
2899126a2b1SAlexandre Belloni ret = regmap_update_bits(pcf2123->map, PCF2123_REG_CTRL2, CTRL2_AF, 0);
290e32e60a2SDylan Howey if (ret)
291e32e60a2SDylan Howey return ret;
292e32e60a2SDylan Howey
293e32e60a2SDylan Howey /* Set new alarm */
294e32e60a2SDylan Howey txbuf[0] = bin2bcd(alm->time.tm_min & 0x7F);
295e32e60a2SDylan Howey txbuf[1] = bin2bcd(alm->time.tm_hour & 0x3F);
296e32e60a2SDylan Howey txbuf[2] = bin2bcd(alm->time.tm_mday & 0x3F);
2975bdf40daSAlexandre Belloni txbuf[3] = ALRM_DISABLE;
298e32e60a2SDylan Howey
2999126a2b1SAlexandre Belloni ret = regmap_bulk_write(pcf2123->map, PCF2123_REG_ALRM_MN, txbuf,
300e32e60a2SDylan Howey sizeof(txbuf));
301e32e60a2SDylan Howey if (ret)
302e32e60a2SDylan Howey return ret;
303e32e60a2SDylan Howey
304577f6482SAlexandre Belloni return pcf2123_rtc_alarm_irq_enable(dev, alm->enabled);
305e32e60a2SDylan Howey }
306e32e60a2SDylan Howey
pcf2123_rtc_irq(int irq,void * dev)307e32e60a2SDylan Howey static irqreturn_t pcf2123_rtc_irq(int irq, void *dev)
308e32e60a2SDylan Howey {
3099126a2b1SAlexandre Belloni struct pcf2123_data *pcf2123 = dev_get_drvdata(dev);
310e32e60a2SDylan Howey unsigned int val = 0;
311e32e60a2SDylan Howey int ret = IRQ_NONE;
312e32e60a2SDylan Howey
313a82430fdSAlexandre Belloni rtc_lock(pcf2123->rtc);
3149126a2b1SAlexandre Belloni regmap_read(pcf2123->map, PCF2123_REG_CTRL2, &val);
315e32e60a2SDylan Howey
316e32e60a2SDylan Howey /* Alarm? */
317e32e60a2SDylan Howey if (val & CTRL2_AF) {
318e32e60a2SDylan Howey ret = IRQ_HANDLED;
319e32e60a2SDylan Howey
320e32e60a2SDylan Howey /* Clear alarm flag */
3219126a2b1SAlexandre Belloni regmap_update_bits(pcf2123->map, PCF2123_REG_CTRL2, CTRL2_AF, 0);
322e32e60a2SDylan Howey
3239126a2b1SAlexandre Belloni rtc_update_irq(pcf2123->rtc, 1, RTC_IRQF | RTC_AF);
324e32e60a2SDylan Howey }
325e32e60a2SDylan Howey
326a82430fdSAlexandre Belloni rtc_unlock(pcf2123->rtc);
327e32e60a2SDylan Howey
328e32e60a2SDylan Howey return ret;
329e32e60a2SDylan Howey }
330e32e60a2SDylan Howey
pcf2123_reset(struct device * dev)3311e094b94SJoshua Clayton static int pcf2123_reset(struct device *dev)
3321e094b94SJoshua Clayton {
3339126a2b1SAlexandre Belloni struct pcf2123_data *pcf2123 = dev_get_drvdata(dev);
3341e094b94SJoshua Clayton int ret;
335790d0339SDylan Howey unsigned int val = 0;
3361e094b94SJoshua Clayton
3379126a2b1SAlexandre Belloni ret = regmap_write(pcf2123->map, PCF2123_REG_CTRL1, CTRL1_SW_RESET);
338790d0339SDylan Howey if (ret)
3391e094b94SJoshua Clayton return ret;
3401e094b94SJoshua Clayton
3411e094b94SJoshua Clayton /* Stop the counter */
3421e094b94SJoshua Clayton dev_dbg(dev, "stopping RTC\n");
3439126a2b1SAlexandre Belloni ret = regmap_write(pcf2123->map, PCF2123_REG_CTRL1, CTRL1_STOP);
344790d0339SDylan Howey if (ret)
3451e094b94SJoshua Clayton return ret;
3461e094b94SJoshua Clayton
3471e094b94SJoshua Clayton /* See if the counter was actually stopped */
3481e094b94SJoshua Clayton dev_dbg(dev, "checking for presence of RTC\n");
3499126a2b1SAlexandre Belloni ret = regmap_read(pcf2123->map, PCF2123_REG_CTRL1, &val);
350790d0339SDylan Howey if (ret)
3511e094b94SJoshua Clayton return ret;
3521e094b94SJoshua Clayton
353790d0339SDylan Howey dev_dbg(dev, "received data from RTC (0x%08X)\n", val);
354790d0339SDylan Howey if (!(val & CTRL1_STOP))
3551e094b94SJoshua Clayton return -ENODEV;
3561e094b94SJoshua Clayton
3571e094b94SJoshua Clayton /* Start the counter */
3589126a2b1SAlexandre Belloni ret = regmap_write(pcf2123->map, PCF2123_REG_CTRL1, CTRL1_CLEAR);
359790d0339SDylan Howey if (ret)
3601e094b94SJoshua Clayton return ret;
3611e094b94SJoshua Clayton
3621e094b94SJoshua Clayton return 0;
3631e094b94SJoshua Clayton }
3641e094b94SJoshua Clayton
3657f3923a1SChris Verges static const struct rtc_class_ops pcf2123_rtc_ops = {
3667f3923a1SChris Verges .read_time = pcf2123_rtc_read_time,
3677f3923a1SChris Verges .set_time = pcf2123_rtc_set_time,
368bae2f647SJoshua Clayton .read_offset = pcf2123_read_offset,
369bae2f647SJoshua Clayton .set_offset = pcf2123_set_offset,
370e32e60a2SDylan Howey .read_alarm = pcf2123_rtc_read_alarm,
371e32e60a2SDylan Howey .set_alarm = pcf2123_rtc_set_alarm,
372577f6482SAlexandre Belloni .alarm_irq_enable = pcf2123_rtc_alarm_irq_enable,
3737f3923a1SChris Verges };
3747f3923a1SChris Verges
pcf2123_probe(struct spi_device * spi)3755a167f45SGreg Kroah-Hartman static int pcf2123_probe(struct spi_device *spi)
3767f3923a1SChris Verges {
3777f3923a1SChris Verges struct rtc_device *rtc;
378f07fa924SJoshua Clayton struct rtc_time tm;
3799126a2b1SAlexandre Belloni struct pcf2123_data *pcf2123;
380e32e60a2SDylan Howey int ret = 0;
3817f3923a1SChris Verges
3829126a2b1SAlexandre Belloni pcf2123 = devm_kzalloc(&spi->dev, sizeof(struct pcf2123_data),
383dd48ccc4SJingoo Han GFP_KERNEL);
3849126a2b1SAlexandre Belloni if (!pcf2123)
3857f3923a1SChris Verges return -ENOMEM;
386d3bad602SAlexandre Belloni
3879126a2b1SAlexandre Belloni dev_set_drvdata(&spi->dev, pcf2123);
3887f3923a1SChris Verges
3899126a2b1SAlexandre Belloni pcf2123->map = devm_regmap_init_spi(spi, &pcf2123_regmap_config);
3909126a2b1SAlexandre Belloni if (IS_ERR(pcf2123->map)) {
391790d0339SDylan Howey dev_err(&spi->dev, "regmap init failed.\n");
3929a5aeaadSAlexandre Belloni return PTR_ERR(pcf2123->map);
393790d0339SDylan Howey }
394790d0339SDylan Howey
395f07fa924SJoshua Clayton ret = pcf2123_rtc_read_time(&spi->dev, &tm);
396f07fa924SJoshua Clayton if (ret < 0) {
3971e094b94SJoshua Clayton ret = pcf2123_reset(&spi->dev);
3981e094b94SJoshua Clayton if (ret < 0) {
3997f3923a1SChris Verges dev_err(&spi->dev, "chip not found\n");
4009a5aeaadSAlexandre Belloni return ret;
4017f3923a1SChris Verges }
402f07fa924SJoshua Clayton }
4037f3923a1SChris Verges
4047f3923a1SChris Verges dev_info(&spi->dev, "spiclk %u KHz.\n",
4057f3923a1SChris Verges (spi->max_speed_hz + 500) / 1000);
4067f3923a1SChris Verges
4077f3923a1SChris Verges /* Finalize the initialization */
408935a7f45SAlexandre Belloni rtc = devm_rtc_allocate_device(&spi->dev);
409935a7f45SAlexandre Belloni if (IS_ERR(rtc))
4109a5aeaadSAlexandre Belloni return PTR_ERR(rtc);
4117f3923a1SChris Verges
4129126a2b1SAlexandre Belloni pcf2123->rtc = rtc;
4137f3923a1SChris Verges
414e32e60a2SDylan Howey /* Register alarm irq */
415e32e60a2SDylan Howey if (spi->irq > 0) {
416*5434a4e4SAlexandre Belloni unsigned long irqflags = IRQF_TRIGGER_LOW;
417*5434a4e4SAlexandre Belloni
418*5434a4e4SAlexandre Belloni if (dev_fwnode(&spi->dev))
419*5434a4e4SAlexandre Belloni irqflags = 0;
420*5434a4e4SAlexandre Belloni
421e32e60a2SDylan Howey ret = devm_request_threaded_irq(&spi->dev, spi->irq, NULL,
422e32e60a2SDylan Howey pcf2123_rtc_irq,
423*5434a4e4SAlexandre Belloni irqflags | IRQF_ONESHOT,
424e32e60a2SDylan Howey pcf2123_driver.driver.name, &spi->dev);
425e32e60a2SDylan Howey if (!ret)
426e32e60a2SDylan Howey device_init_wakeup(&spi->dev, true);
427e32e60a2SDylan Howey else
428e32e60a2SDylan Howey dev_err(&spi->dev, "could not request irq.\n");
4297f3923a1SChris Verges }
430e32e60a2SDylan Howey
431e32e60a2SDylan Howey /* The PCF2123's alarm only has minute accuracy. Must add timer
432e32e60a2SDylan Howey * support to this driver to generate interrupts more than once
433e32e60a2SDylan Howey * per minute.
434e32e60a2SDylan Howey */
435c7e91f7cSAlexandre Belloni set_bit(RTC_FEATURE_ALARM_RES_MINUTE, rtc->features);
436fff36f79SAlexandre Belloni clear_bit(RTC_FEATURE_UPDATE_INTERRUPT, rtc->features);
437935a7f45SAlexandre Belloni rtc->ops = &pcf2123_rtc_ops;
438d5b626e1SAlexandre Belloni rtc->range_min = RTC_TIMESTAMP_BEGIN_2000;
439d5b626e1SAlexandre Belloni rtc->range_max = RTC_TIMESTAMP_END_2099;
440d5b626e1SAlexandre Belloni rtc->set_start_time = true;
441935a7f45SAlexandre Belloni
442fdcfd854SBartosz Golaszewski ret = devm_rtc_register_device(rtc);
443935a7f45SAlexandre Belloni if (ret)
444935a7f45SAlexandre Belloni return ret;
4457f3923a1SChris Verges
4467f3923a1SChris Verges return 0;
4477f3923a1SChris Verges }
4487f3923a1SChris Verges
4493fc70077SJoshua Clayton #ifdef CONFIG_OF
4503fc70077SJoshua Clayton static const struct of_device_id pcf2123_dt_ids[] = {
451cb36cf80SAlexandre Belloni { .compatible = "nxp,pcf2123", },
4523c3d7101SAlexandre Belloni { .compatible = "microcrystal,rv2123", },
453cb36cf80SAlexandre Belloni /* Deprecated, do not use */
454cb36cf80SAlexandre Belloni { .compatible = "nxp,rtc-pcf2123", },
4553fc70077SJoshua Clayton { /* sentinel */ }
4563fc70077SJoshua Clayton };
4573fc70077SJoshua Clayton MODULE_DEVICE_TABLE(of, pcf2123_dt_ids);
4583fc70077SJoshua Clayton #endif
4593fc70077SJoshua Clayton
4605f84478eSMark Brown static const struct spi_device_id pcf2123_spi_ids[] = {
4615f84478eSMark Brown { .name = "pcf2123", },
4625f84478eSMark Brown { .name = "rv2123", },
4635f84478eSMark Brown { .name = "rtc-pcf2123", },
4645f84478eSMark Brown { /* sentinel */ }
4655f84478eSMark Brown };
4665f84478eSMark Brown MODULE_DEVICE_TABLE(spi, pcf2123_spi_ids);
4675f84478eSMark Brown
4687f3923a1SChris Verges static struct spi_driver pcf2123_driver = {
4697f3923a1SChris Verges .driver = {
4707f3923a1SChris Verges .name = "rtc-pcf2123",
4713fc70077SJoshua Clayton .of_match_table = of_match_ptr(pcf2123_dt_ids),
4727f3923a1SChris Verges },
4737f3923a1SChris Verges .probe = pcf2123_probe,
4745f84478eSMark Brown .id_table = pcf2123_spi_ids,
4757f3923a1SChris Verges };
4767f3923a1SChris Verges
477109e9418SAxel Lin module_spi_driver(pcf2123_driver);
4787f3923a1SChris Verges
4797f3923a1SChris Verges MODULE_AUTHOR("Chris Verges <chrisv@cyberswitching.com>");
4807f3923a1SChris Verges MODULE_DESCRIPTION("NXP PCF2123 RTC driver");
4817f3923a1SChris Verges MODULE_LICENSE("GPL");
482