xref: /openbmc/linux/drivers/rtc/rtc-mpfs.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
10b31d703SConor Dooley // SPDX-License-Identifier: GPL-2.0
20b31d703SConor Dooley /*
30b31d703SConor Dooley  * Microchip MPFS RTC driver
40b31d703SConor Dooley  *
50b31d703SConor Dooley  * Copyright (c) 2021-2022 Microchip Corporation. All rights reserved.
60b31d703SConor Dooley  *
70b31d703SConor Dooley  * Author: Daire McNamara <daire.mcnamara@microchip.com>
80b31d703SConor Dooley  *         & Conor Dooley <conor.dooley@microchip.com>
90b31d703SConor Dooley  */
100b31d703SConor Dooley #include "linux/bits.h"
110b31d703SConor Dooley #include "linux/iopoll.h"
120b31d703SConor Dooley #include <linux/clk.h>
130b31d703SConor Dooley #include <linux/io.h>
140b31d703SConor Dooley #include <linux/module.h>
150b31d703SConor Dooley #include <linux/kernel.h>
160b31d703SConor Dooley #include <linux/of.h>
170b31d703SConor Dooley #include <linux/platform_device.h>
180b31d703SConor Dooley #include <linux/pm_wakeirq.h>
190b31d703SConor Dooley #include <linux/slab.h>
200b31d703SConor Dooley #include <linux/rtc.h>
210b31d703SConor Dooley 
220b31d703SConor Dooley #define CONTROL_REG		0x00
230b31d703SConor Dooley #define MODE_REG		0x04
240b31d703SConor Dooley #define PRESCALER_REG		0x08
250b31d703SConor Dooley #define ALARM_LOWER_REG		0x0c
260b31d703SConor Dooley #define ALARM_UPPER_REG		0x10
270b31d703SConor Dooley #define COMPARE_LOWER_REG	0x14
280b31d703SConor Dooley #define COMPARE_UPPER_REG	0x18
290b31d703SConor Dooley #define DATETIME_LOWER_REG	0x20
300b31d703SConor Dooley #define DATETIME_UPPER_REG	0x24
310b31d703SConor Dooley 
320b31d703SConor Dooley #define CONTROL_RUNNING_BIT	BIT(0)
330b31d703SConor Dooley #define CONTROL_START_BIT	BIT(0)
340b31d703SConor Dooley #define CONTROL_STOP_BIT	BIT(1)
350b31d703SConor Dooley #define CONTROL_ALARM_ON_BIT	BIT(2)
360b31d703SConor Dooley #define CONTROL_ALARM_OFF_BIT	BIT(3)
370b31d703SConor Dooley #define CONTROL_RESET_BIT	BIT(4)
380b31d703SConor Dooley #define CONTROL_UPLOAD_BIT	BIT(5)
390b31d703SConor Dooley #define CONTROL_DOWNLOAD_BIT	BIT(6)
400b31d703SConor Dooley #define CONTROL_MATCH_BIT	BIT(7)
410b31d703SConor Dooley #define CONTROL_WAKEUP_CLR_BIT	BIT(8)
420b31d703SConor Dooley #define CONTROL_WAKEUP_SET_BIT	BIT(9)
430b31d703SConor Dooley #define CONTROL_UPDATED_BIT	BIT(10)
440b31d703SConor Dooley 
450b31d703SConor Dooley #define MODE_CLOCK_CALENDAR	BIT(0)
460b31d703SConor Dooley #define MODE_WAKE_EN		BIT(1)
470b31d703SConor Dooley #define MODE_WAKE_RESET		BIT(2)
480b31d703SConor Dooley #define MODE_WAKE_CONTINUE	BIT(3)
490b31d703SConor Dooley 
500b31d703SConor Dooley #define MAX_PRESCALER_COUNT	GENMASK(25, 0)
510b31d703SConor Dooley #define DATETIME_UPPER_MASK	GENMASK(29, 0)
520b31d703SConor Dooley #define ALARM_UPPER_MASK	GENMASK(10, 0)
530b31d703SConor Dooley 
540b31d703SConor Dooley #define UPLOAD_TIMEOUT_US	50
550b31d703SConor Dooley 
560b31d703SConor Dooley struct mpfs_rtc_dev {
570b31d703SConor Dooley 	struct rtc_device *rtc;
580b31d703SConor Dooley 	void __iomem *base;
590b31d703SConor Dooley };
600b31d703SConor Dooley 
mpfs_rtc_start(struct mpfs_rtc_dev * rtcdev)610b31d703SConor Dooley static void mpfs_rtc_start(struct mpfs_rtc_dev *rtcdev)
620b31d703SConor Dooley {
630b31d703SConor Dooley 	u32 ctrl;
640b31d703SConor Dooley 
650b31d703SConor Dooley 	ctrl = readl(rtcdev->base + CONTROL_REG);
660b31d703SConor Dooley 	ctrl &= ~CONTROL_STOP_BIT;
670b31d703SConor Dooley 	ctrl |= CONTROL_START_BIT;
680b31d703SConor Dooley 	writel(ctrl, rtcdev->base + CONTROL_REG);
690b31d703SConor Dooley }
700b31d703SConor Dooley 
mpfs_rtc_clear_irq(struct mpfs_rtc_dev * rtcdev)710b31d703SConor Dooley static void mpfs_rtc_clear_irq(struct mpfs_rtc_dev *rtcdev)
720b31d703SConor Dooley {
730b31d703SConor Dooley 	u32 val = readl(rtcdev->base + CONTROL_REG);
740b31d703SConor Dooley 
750b31d703SConor Dooley 	val &= ~(CONTROL_ALARM_ON_BIT | CONTROL_STOP_BIT);
760b31d703SConor Dooley 	val |= CONTROL_ALARM_OFF_BIT;
770b31d703SConor Dooley 	writel(val, rtcdev->base + CONTROL_REG);
780b31d703SConor Dooley 	/*
790b31d703SConor Dooley 	 * Ensure that the posted write to the CONTROL_REG register completed before
800b31d703SConor Dooley 	 * returning from this function. Not doing this may result in the interrupt
810b31d703SConor Dooley 	 * only being cleared some time after this function returns.
820b31d703SConor Dooley 	 */
830b31d703SConor Dooley 	(void)readl(rtcdev->base + CONTROL_REG);
840b31d703SConor Dooley }
850b31d703SConor Dooley 
mpfs_rtc_readtime(struct device * dev,struct rtc_time * tm)860b31d703SConor Dooley static int mpfs_rtc_readtime(struct device *dev, struct rtc_time *tm)
870b31d703SConor Dooley {
880b31d703SConor Dooley 	struct mpfs_rtc_dev *rtcdev = dev_get_drvdata(dev);
890b31d703SConor Dooley 	u64 time;
900b31d703SConor Dooley 
910b31d703SConor Dooley 	time = readl(rtcdev->base + DATETIME_LOWER_REG);
920b31d703SConor Dooley 	time |= ((u64)readl(rtcdev->base + DATETIME_UPPER_REG) & DATETIME_UPPER_MASK) << 32;
930b31d703SConor Dooley 	rtc_time64_to_tm(time, tm);
940b31d703SConor Dooley 
950b31d703SConor Dooley 	return 0;
960b31d703SConor Dooley }
970b31d703SConor Dooley 
mpfs_rtc_settime(struct device * dev,struct rtc_time * tm)980b31d703SConor Dooley static int mpfs_rtc_settime(struct device *dev, struct rtc_time *tm)
990b31d703SConor Dooley {
1000b31d703SConor Dooley 	struct mpfs_rtc_dev *rtcdev = dev_get_drvdata(dev);
1010b31d703SConor Dooley 	u32 ctrl, prog;
1020b31d703SConor Dooley 	u64 time;
1030b31d703SConor Dooley 	int ret;
1040b31d703SConor Dooley 
1050b31d703SConor Dooley 	time = rtc_tm_to_time64(tm);
1060b31d703SConor Dooley 
1070b31d703SConor Dooley 	writel((u32)time, rtcdev->base + DATETIME_LOWER_REG);
1080b31d703SConor Dooley 	writel((u32)(time >> 32) & DATETIME_UPPER_MASK, rtcdev->base + DATETIME_UPPER_REG);
1090b31d703SConor Dooley 
1100b31d703SConor Dooley 	ctrl = readl(rtcdev->base + CONTROL_REG);
1110b31d703SConor Dooley 	ctrl &= ~CONTROL_STOP_BIT;
1120b31d703SConor Dooley 	ctrl |= CONTROL_UPLOAD_BIT;
1130b31d703SConor Dooley 	writel(ctrl, rtcdev->base + CONTROL_REG);
1140b31d703SConor Dooley 
1150b31d703SConor Dooley 	ret = read_poll_timeout(readl, prog, prog & CONTROL_UPLOAD_BIT, 0, UPLOAD_TIMEOUT_US,
1160b31d703SConor Dooley 				false, rtcdev->base + CONTROL_REG);
1170b31d703SConor Dooley 	if (ret) {
1180b31d703SConor Dooley 		dev_err(dev, "timed out uploading time to rtc");
1190b31d703SConor Dooley 		return ret;
1200b31d703SConor Dooley 	}
1210b31d703SConor Dooley 	mpfs_rtc_start(rtcdev);
1220b31d703SConor Dooley 
1230b31d703SConor Dooley 	return 0;
1240b31d703SConor Dooley }
1250b31d703SConor Dooley 
mpfs_rtc_readalarm(struct device * dev,struct rtc_wkalrm * alrm)1260b31d703SConor Dooley static int mpfs_rtc_readalarm(struct device *dev, struct rtc_wkalrm *alrm)
1270b31d703SConor Dooley {
1280b31d703SConor Dooley 	struct mpfs_rtc_dev *rtcdev = dev_get_drvdata(dev);
1290b31d703SConor Dooley 	u32 mode = readl(rtcdev->base + MODE_REG);
1300b31d703SConor Dooley 	u64 time;
1310b31d703SConor Dooley 
1320b31d703SConor Dooley 	alrm->enabled = mode & MODE_WAKE_EN;
1330b31d703SConor Dooley 
1340b31d703SConor Dooley 	time = (u64)readl(rtcdev->base + ALARM_LOWER_REG) << 32;
1350b31d703SConor Dooley 	time |= (readl(rtcdev->base + ALARM_UPPER_REG) & ALARM_UPPER_MASK);
1360b31d703SConor Dooley 	rtc_time64_to_tm(time, &alrm->time);
1370b31d703SConor Dooley 
1380b31d703SConor Dooley 	return 0;
1390b31d703SConor Dooley }
1400b31d703SConor Dooley 
mpfs_rtc_setalarm(struct device * dev,struct rtc_wkalrm * alrm)1410b31d703SConor Dooley static int mpfs_rtc_setalarm(struct device *dev, struct rtc_wkalrm *alrm)
1420b31d703SConor Dooley {
1430b31d703SConor Dooley 	struct mpfs_rtc_dev *rtcdev = dev_get_drvdata(dev);
1440b31d703SConor Dooley 	u32 mode, ctrl;
1450b31d703SConor Dooley 	u64 time;
1460b31d703SConor Dooley 
1470b31d703SConor Dooley 	/* Disable the alarm before updating */
1480b31d703SConor Dooley 	ctrl = readl(rtcdev->base + CONTROL_REG);
1490b31d703SConor Dooley 	ctrl |= CONTROL_ALARM_OFF_BIT;
1500b31d703SConor Dooley 	writel(ctrl, rtcdev->base + CONTROL_REG);
1510b31d703SConor Dooley 
1520b31d703SConor Dooley 	time = rtc_tm_to_time64(&alrm->time);
1530b31d703SConor Dooley 
1540b31d703SConor Dooley 	writel((u32)time, rtcdev->base + ALARM_LOWER_REG);
1550b31d703SConor Dooley 	writel((u32)(time >> 32) & ALARM_UPPER_MASK, rtcdev->base + ALARM_UPPER_REG);
1560b31d703SConor Dooley 
1570b31d703SConor Dooley 	/* Bypass compare register in alarm mode */
1580b31d703SConor Dooley 	writel(GENMASK(31, 0), rtcdev->base + COMPARE_LOWER_REG);
1590b31d703SConor Dooley 	writel(GENMASK(29, 0), rtcdev->base + COMPARE_UPPER_REG);
1600b31d703SConor Dooley 
1610b31d703SConor Dooley 	/* Configure the RTC to enable the alarm. */
1620b31d703SConor Dooley 	ctrl = readl(rtcdev->base + CONTROL_REG);
1630b31d703SConor Dooley 	mode = readl(rtcdev->base + MODE_REG);
1640b31d703SConor Dooley 	if (alrm->enabled) {
1650b31d703SConor Dooley 		mode = MODE_WAKE_EN | MODE_WAKE_CONTINUE;
1660b31d703SConor Dooley 		/* Enable the alarm */
1670b31d703SConor Dooley 		ctrl &= ~CONTROL_ALARM_OFF_BIT;
1680b31d703SConor Dooley 		ctrl |= CONTROL_ALARM_ON_BIT;
1690b31d703SConor Dooley 	}
1700b31d703SConor Dooley 	ctrl &= ~CONTROL_STOP_BIT;
1710b31d703SConor Dooley 	ctrl |= CONTROL_START_BIT;
1720b31d703SConor Dooley 	writel(ctrl, rtcdev->base + CONTROL_REG);
1730b31d703SConor Dooley 	writel(mode, rtcdev->base + MODE_REG);
1740b31d703SConor Dooley 
1750b31d703SConor Dooley 	return 0;
1760b31d703SConor Dooley }
1770b31d703SConor Dooley 
mpfs_rtc_alarm_irq_enable(struct device * dev,unsigned int enabled)1780b31d703SConor Dooley static int mpfs_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
1790b31d703SConor Dooley {
1800b31d703SConor Dooley 	struct mpfs_rtc_dev *rtcdev = dev_get_drvdata(dev);
1810b31d703SConor Dooley 	u32 ctrl;
1820b31d703SConor Dooley 
1830b31d703SConor Dooley 	ctrl = readl(rtcdev->base + CONTROL_REG);
1840b31d703SConor Dooley 	ctrl &= ~(CONTROL_ALARM_ON_BIT | CONTROL_ALARM_OFF_BIT | CONTROL_STOP_BIT);
1850b31d703SConor Dooley 
1860b31d703SConor Dooley 	if (enabled)
1870b31d703SConor Dooley 		ctrl |= CONTROL_ALARM_ON_BIT;
1880b31d703SConor Dooley 	else
1890b31d703SConor Dooley 		ctrl |= CONTROL_ALARM_OFF_BIT;
1900b31d703SConor Dooley 
1910b31d703SConor Dooley 	writel(ctrl, rtcdev->base + CONTROL_REG);
1920b31d703SConor Dooley 
1930b31d703SConor Dooley 	return 0;
1940b31d703SConor Dooley }
1950b31d703SConor Dooley 
mpfs_rtc_wakeup_irq_handler(int irq,void * dev)1960b31d703SConor Dooley static irqreturn_t mpfs_rtc_wakeup_irq_handler(int irq, void *dev)
1970b31d703SConor Dooley {
1980b31d703SConor Dooley 	struct mpfs_rtc_dev *rtcdev = dev;
1990b31d703SConor Dooley 
2000b31d703SConor Dooley 	mpfs_rtc_clear_irq(rtcdev);
2010b31d703SConor Dooley 
2020b31d703SConor Dooley 	rtc_update_irq(rtcdev->rtc, 1, RTC_IRQF | RTC_AF);
2030b31d703SConor Dooley 
2040b31d703SConor Dooley 	return IRQ_HANDLED;
2050b31d703SConor Dooley }
2060b31d703SConor Dooley 
2070b31d703SConor Dooley static const struct rtc_class_ops mpfs_rtc_ops = {
2080b31d703SConor Dooley 	.read_time		= mpfs_rtc_readtime,
2090b31d703SConor Dooley 	.set_time		= mpfs_rtc_settime,
2100b31d703SConor Dooley 	.read_alarm		= mpfs_rtc_readalarm,
2110b31d703SConor Dooley 	.set_alarm		= mpfs_rtc_setalarm,
2120b31d703SConor Dooley 	.alarm_irq_enable	= mpfs_rtc_alarm_irq_enable,
2130b31d703SConor Dooley };
2140b31d703SConor Dooley 
mpfs_rtc_probe(struct platform_device * pdev)2150b31d703SConor Dooley static int mpfs_rtc_probe(struct platform_device *pdev)
2160b31d703SConor Dooley {
2170b31d703SConor Dooley 	struct mpfs_rtc_dev *rtcdev;
2180b31d703SConor Dooley 	struct clk *clk;
21907ae9278SGeert Uytterhoeven 	unsigned long prescaler;
2200b31d703SConor Dooley 	int wakeup_irq, ret;
2210b31d703SConor Dooley 
2220b31d703SConor Dooley 	rtcdev = devm_kzalloc(&pdev->dev, sizeof(struct mpfs_rtc_dev), GFP_KERNEL);
2230b31d703SConor Dooley 	if (!rtcdev)
2240b31d703SConor Dooley 		return -ENOMEM;
2250b31d703SConor Dooley 
2260b31d703SConor Dooley 	platform_set_drvdata(pdev, rtcdev);
2270b31d703SConor Dooley 
2280b31d703SConor Dooley 	rtcdev->rtc = devm_rtc_allocate_device(&pdev->dev);
2290b31d703SConor Dooley 	if (IS_ERR(rtcdev->rtc))
2300b31d703SConor Dooley 		return PTR_ERR(rtcdev->rtc);
2310b31d703SConor Dooley 
2320b31d703SConor Dooley 	rtcdev->rtc->ops = &mpfs_rtc_ops;
2330b31d703SConor Dooley 
2340b31d703SConor Dooley 	/* range is capped by alarm max, lower reg is 31:0 & upper is 10:0 */
2350b31d703SConor Dooley 	rtcdev->rtc->range_max = GENMASK_ULL(42, 0);
2360b31d703SConor Dooley 
23724fb3161SChristophe JAILLET 	clk = devm_clk_get_enabled(&pdev->dev, "rtc");
2380b31d703SConor Dooley 	if (IS_ERR(clk))
2390b31d703SConor Dooley 		return PTR_ERR(clk);
2400b31d703SConor Dooley 
2410b31d703SConor Dooley 	rtcdev->base = devm_platform_ioremap_resource(pdev, 0);
2420b31d703SConor Dooley 	if (IS_ERR(rtcdev->base)) {
2430b31d703SConor Dooley 		dev_dbg(&pdev->dev, "invalid ioremap resources\n");
2440b31d703SConor Dooley 		return PTR_ERR(rtcdev->base);
2450b31d703SConor Dooley 	}
2460b31d703SConor Dooley 
2470b31d703SConor Dooley 	wakeup_irq = platform_get_irq(pdev, 0);
2480b31d703SConor Dooley 	if (wakeup_irq <= 0) {
2490b31d703SConor Dooley 		dev_dbg(&pdev->dev, "could not get wakeup irq\n");
2500b31d703SConor Dooley 		return wakeup_irq;
2510b31d703SConor Dooley 	}
2520b31d703SConor Dooley 	ret = devm_request_irq(&pdev->dev, wakeup_irq, mpfs_rtc_wakeup_irq_handler, 0,
2530b31d703SConor Dooley 			       dev_name(&pdev->dev), rtcdev);
2540b31d703SConor Dooley 	if (ret) {
2550b31d703SConor Dooley 		dev_dbg(&pdev->dev, "could not request wakeup irq\n");
2560b31d703SConor Dooley 		return ret;
2570b31d703SConor Dooley 	}
2580b31d703SConor Dooley 
2590b31d703SConor Dooley 	/* prescaler hardware adds 1 to reg value */
2600b31d703SConor Dooley 	prescaler = clk_get_rate(devm_clk_get(&pdev->dev, "rtcref")) - 1;
2610b31d703SConor Dooley 	if (prescaler > MAX_PRESCALER_COUNT) {
26207ae9278SGeert Uytterhoeven 		dev_dbg(&pdev->dev, "invalid prescaler %lu\n", prescaler);
2630b31d703SConor Dooley 		return -EINVAL;
2640b31d703SConor Dooley 	}
2650b31d703SConor Dooley 
2660b31d703SConor Dooley 	writel(prescaler, rtcdev->base + PRESCALER_REG);
26707ae9278SGeert Uytterhoeven 	dev_info(&pdev->dev, "prescaler set to: %lu\n", prescaler);
2680b31d703SConor Dooley 
2690b31d703SConor Dooley 	device_init_wakeup(&pdev->dev, true);
2700b31d703SConor Dooley 	ret = dev_pm_set_wake_irq(&pdev->dev, wakeup_irq);
2710b31d703SConor Dooley 	if (ret)
2720b31d703SConor Dooley 		dev_err(&pdev->dev, "failed to enable irq wake\n");
2730b31d703SConor Dooley 
2740b31d703SConor Dooley 	return devm_rtc_register_device(rtcdev->rtc);
2750b31d703SConor Dooley }
2760b31d703SConor Dooley 
mpfs_rtc_remove(struct platform_device * pdev)277*fa147083SUwe Kleine-König static void mpfs_rtc_remove(struct platform_device *pdev)
2780b31d703SConor Dooley {
2790b31d703SConor Dooley 	dev_pm_clear_wake_irq(&pdev->dev);
2800b31d703SConor Dooley }
2810b31d703SConor Dooley 
2820b31d703SConor Dooley static const struct of_device_id mpfs_rtc_of_match[] = {
2830b31d703SConor Dooley 	{ .compatible = "microchip,mpfs-rtc" },
2840b31d703SConor Dooley 	{ }
2850b31d703SConor Dooley };
2860b31d703SConor Dooley 
2870b31d703SConor Dooley MODULE_DEVICE_TABLE(of, mpfs_rtc_of_match);
2880b31d703SConor Dooley 
2890b31d703SConor Dooley static struct platform_driver mpfs_rtc_driver = {
2900b31d703SConor Dooley 	.probe = mpfs_rtc_probe,
291*fa147083SUwe Kleine-König 	.remove_new = mpfs_rtc_remove,
2920b31d703SConor Dooley 	.driver	= {
2930b31d703SConor Dooley 		.name = "mpfs_rtc",
2940b31d703SConor Dooley 		.of_match_table = mpfs_rtc_of_match,
2950b31d703SConor Dooley 	},
2960b31d703SConor Dooley };
2970b31d703SConor Dooley 
2980b31d703SConor Dooley module_platform_driver(mpfs_rtc_driver);
2990b31d703SConor Dooley 
3000b31d703SConor Dooley MODULE_DESCRIPTION("Real time clock for Microchip Polarfire SoC");
3010b31d703SConor Dooley MODULE_AUTHOR("Daire McNamara <daire.mcnamara@microchip.com>");
3020b31d703SConor Dooley MODULE_AUTHOR("Conor Dooley <conor.dooley@microchip.com>");
3030b31d703SConor Dooley MODULE_LICENSE("GPL");
304