186836d64SAlexandre Belloni // SPDX-License-Identifier: GPL-2.0+
23bf0eea8SLars-Peter Clausen /*
33bf0eea8SLars-Peter Clausen * Copyright (C) 2009-2010, Lars-Peter Clausen <lars@metafoo.de>
4d0f744c8SPaul Cercueil * Copyright (C) 2010, Paul Cercueil <paul@crapouillou.net>
53bf0eea8SLars-Peter Clausen * JZ4740 SoC RTC driver
63bf0eea8SLars-Peter Clausen */
73bf0eea8SLars-Peter Clausen
8f9eb69d1SPaul Cercueil #include <linux/clk.h>
95ddfa148SPaul Cercueil #include <linux/clk-provider.h>
10c08ac489SJingoo Han #include <linux/io.h>
11d644b133SPaul Cercueil #include <linux/iopoll.h>
123bf0eea8SLars-Peter Clausen #include <linux/kernel.h>
13586655d2SAlexandre Belloni #include <linux/module.h>
1448144c28SRob Herring #include <linux/of.h>
153bf0eea8SLars-Peter Clausen #include <linux/platform_device.h>
163b2dc19fSAlexandre Belloni #include <linux/pm_wakeirq.h>
175ddfa148SPaul Cercueil #include <linux/property.h>
18f9eb69d1SPaul Cercueil #include <linux/reboot.h>
193bf0eea8SLars-Peter Clausen #include <linux/rtc.h>
203bf0eea8SLars-Peter Clausen #include <linux/slab.h>
213bf0eea8SLars-Peter Clausen #include <linux/spinlock.h>
223bf0eea8SLars-Peter Clausen
233bf0eea8SLars-Peter Clausen #define JZ_REG_RTC_CTRL 0x00
243bf0eea8SLars-Peter Clausen #define JZ_REG_RTC_SEC 0x04
253bf0eea8SLars-Peter Clausen #define JZ_REG_RTC_SEC_ALARM 0x08
263bf0eea8SLars-Peter Clausen #define JZ_REG_RTC_REGULATOR 0x0C
273bf0eea8SLars-Peter Clausen #define JZ_REG_RTC_HIBERNATE 0x20
28f9eb69d1SPaul Cercueil #define JZ_REG_RTC_WAKEUP_FILTER 0x24
29f9eb69d1SPaul Cercueil #define JZ_REG_RTC_RESET_COUNTER 0x28
303bf0eea8SLars-Peter Clausen #define JZ_REG_RTC_SCRATCHPAD 0x34
315ddfa148SPaul Cercueil #define JZ_REG_RTC_CKPCR 0x40
323bf0eea8SLars-Peter Clausen
33cd563200SPaul Cercueil /* The following are present on the jz4780 */
34cd563200SPaul Cercueil #define JZ_REG_RTC_WENR 0x3C
35cd563200SPaul Cercueil #define JZ_RTC_WENR_WEN BIT(31)
36cd563200SPaul Cercueil
373bf0eea8SLars-Peter Clausen #define JZ_RTC_CTRL_WRDY BIT(7)
383bf0eea8SLars-Peter Clausen #define JZ_RTC_CTRL_1HZ BIT(6)
393bf0eea8SLars-Peter Clausen #define JZ_RTC_CTRL_1HZ_IRQ BIT(5)
403bf0eea8SLars-Peter Clausen #define JZ_RTC_CTRL_AF BIT(4)
413bf0eea8SLars-Peter Clausen #define JZ_RTC_CTRL_AF_IRQ BIT(3)
423bf0eea8SLars-Peter Clausen #define JZ_RTC_CTRL_AE BIT(2)
433bf0eea8SLars-Peter Clausen #define JZ_RTC_CTRL_ENABLE BIT(0)
443bf0eea8SLars-Peter Clausen
45cd563200SPaul Cercueil /* Magic value to enable writes on jz4780 */
46cd563200SPaul Cercueil #define JZ_RTC_WENR_MAGIC 0xA55A
47cd563200SPaul Cercueil
48f9eb69d1SPaul Cercueil #define JZ_RTC_WAKEUP_FILTER_MASK 0x0000FFE0
49f9eb69d1SPaul Cercueil #define JZ_RTC_RESET_COUNTER_MASK 0x00000FE0
50f9eb69d1SPaul Cercueil
515ddfa148SPaul Cercueil #define JZ_RTC_CKPCR_CK32PULL_DIS BIT(4)
525ddfa148SPaul Cercueil #define JZ_RTC_CKPCR_CK32CTL_EN (BIT(2) | BIT(1))
535ddfa148SPaul Cercueil
54cd563200SPaul Cercueil enum jz4740_rtc_type {
55cd563200SPaul Cercueil ID_JZ4740,
5658407485SPaul Cercueil ID_JZ4760,
57cd563200SPaul Cercueil ID_JZ4780,
58cd563200SPaul Cercueil };
59cd563200SPaul Cercueil
603bf0eea8SLars-Peter Clausen struct jz4740_rtc {
613bf0eea8SLars-Peter Clausen void __iomem *base;
62cd563200SPaul Cercueil enum jz4740_rtc_type type;
633bf0eea8SLars-Peter Clausen
643bf0eea8SLars-Peter Clausen struct rtc_device *rtc;
653bf0eea8SLars-Peter Clausen
665ddfa148SPaul Cercueil struct clk_hw clk32k;
675ddfa148SPaul Cercueil
683bf0eea8SLars-Peter Clausen spinlock_t lock;
693bf0eea8SLars-Peter Clausen };
703bf0eea8SLars-Peter Clausen
71f9eb69d1SPaul Cercueil static struct device *dev_for_power_off;
72f9eb69d1SPaul Cercueil
jz4740_rtc_reg_read(struct jz4740_rtc * rtc,size_t reg)733bf0eea8SLars-Peter Clausen static inline uint32_t jz4740_rtc_reg_read(struct jz4740_rtc *rtc, size_t reg)
743bf0eea8SLars-Peter Clausen {
753bf0eea8SLars-Peter Clausen return readl(rtc->base + reg);
763bf0eea8SLars-Peter Clausen }
773bf0eea8SLars-Peter Clausen
jz4740_rtc_wait_write_ready(struct jz4740_rtc * rtc)783bf0eea8SLars-Peter Clausen static int jz4740_rtc_wait_write_ready(struct jz4740_rtc *rtc)
793bf0eea8SLars-Peter Clausen {
803bf0eea8SLars-Peter Clausen uint32_t ctrl;
813bf0eea8SLars-Peter Clausen
82d644b133SPaul Cercueil return readl_poll_timeout(rtc->base + JZ_REG_RTC_CTRL, ctrl,
83d644b133SPaul Cercueil ctrl & JZ_RTC_CTRL_WRDY, 0, 1000);
843bf0eea8SLars-Peter Clausen }
853bf0eea8SLars-Peter Clausen
jz4780_rtc_enable_write(struct jz4740_rtc * rtc)86cd563200SPaul Cercueil static inline int jz4780_rtc_enable_write(struct jz4740_rtc *rtc)
87cd563200SPaul Cercueil {
88cd563200SPaul Cercueil uint32_t ctrl;
89d644b133SPaul Cercueil int ret;
90cd563200SPaul Cercueil
91cd563200SPaul Cercueil ret = jz4740_rtc_wait_write_ready(rtc);
92cd563200SPaul Cercueil if (ret != 0)
93cd563200SPaul Cercueil return ret;
94cd563200SPaul Cercueil
95cd563200SPaul Cercueil writel(JZ_RTC_WENR_MAGIC, rtc->base + JZ_REG_RTC_WENR);
96cd563200SPaul Cercueil
97d644b133SPaul Cercueil return readl_poll_timeout(rtc->base + JZ_REG_RTC_WENR, ctrl,
98d644b133SPaul Cercueil ctrl & JZ_RTC_WENR_WEN, 0, 1000);
99cd563200SPaul Cercueil }
100cd563200SPaul Cercueil
jz4740_rtc_reg_write(struct jz4740_rtc * rtc,size_t reg,uint32_t val)1013bf0eea8SLars-Peter Clausen static inline int jz4740_rtc_reg_write(struct jz4740_rtc *rtc, size_t reg,
1023bf0eea8SLars-Peter Clausen uint32_t val)
1033bf0eea8SLars-Peter Clausen {
104cd563200SPaul Cercueil int ret = 0;
105cd563200SPaul Cercueil
10658407485SPaul Cercueil if (rtc->type >= ID_JZ4760)
107cd563200SPaul Cercueil ret = jz4780_rtc_enable_write(rtc);
108cd563200SPaul Cercueil if (ret == 0)
1093bf0eea8SLars-Peter Clausen ret = jz4740_rtc_wait_write_ready(rtc);
1103bf0eea8SLars-Peter Clausen if (ret == 0)
1113bf0eea8SLars-Peter Clausen writel(val, rtc->base + reg);
1123bf0eea8SLars-Peter Clausen
1133bf0eea8SLars-Peter Clausen return ret;
1143bf0eea8SLars-Peter Clausen }
1153bf0eea8SLars-Peter Clausen
jz4740_rtc_ctrl_set_bits(struct jz4740_rtc * rtc,uint32_t mask,bool set)1163bf0eea8SLars-Peter Clausen static int jz4740_rtc_ctrl_set_bits(struct jz4740_rtc *rtc, uint32_t mask,
1173bf0eea8SLars-Peter Clausen bool set)
1183bf0eea8SLars-Peter Clausen {
1193bf0eea8SLars-Peter Clausen int ret;
1203bf0eea8SLars-Peter Clausen unsigned long flags;
1213bf0eea8SLars-Peter Clausen uint32_t ctrl;
1223bf0eea8SLars-Peter Clausen
1233bf0eea8SLars-Peter Clausen spin_lock_irqsave(&rtc->lock, flags);
1243bf0eea8SLars-Peter Clausen
1253bf0eea8SLars-Peter Clausen ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
1263bf0eea8SLars-Peter Clausen
1273bf0eea8SLars-Peter Clausen /* Don't clear interrupt flags by accident */
1283bf0eea8SLars-Peter Clausen ctrl |= JZ_RTC_CTRL_1HZ | JZ_RTC_CTRL_AF;
1293bf0eea8SLars-Peter Clausen
1303bf0eea8SLars-Peter Clausen if (set)
1313bf0eea8SLars-Peter Clausen ctrl |= mask;
1323bf0eea8SLars-Peter Clausen else
1333bf0eea8SLars-Peter Clausen ctrl &= ~mask;
1343bf0eea8SLars-Peter Clausen
1353bf0eea8SLars-Peter Clausen ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_CTRL, ctrl);
1363bf0eea8SLars-Peter Clausen
1373bf0eea8SLars-Peter Clausen spin_unlock_irqrestore(&rtc->lock, flags);
1383bf0eea8SLars-Peter Clausen
1393bf0eea8SLars-Peter Clausen return ret;
1403bf0eea8SLars-Peter Clausen }
1413bf0eea8SLars-Peter Clausen
jz4740_rtc_read_time(struct device * dev,struct rtc_time * time)1423bf0eea8SLars-Peter Clausen static int jz4740_rtc_read_time(struct device *dev, struct rtc_time *time)
1433bf0eea8SLars-Peter Clausen {
1443bf0eea8SLars-Peter Clausen struct jz4740_rtc *rtc = dev_get_drvdata(dev);
1453bf0eea8SLars-Peter Clausen uint32_t secs, secs2;
1463bf0eea8SLars-Peter Clausen int timeout = 5;
1473bf0eea8SLars-Peter Clausen
1487fe8fceeSAlexandre Belloni if (jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SCRATCHPAD) != 0x12345678)
1497fe8fceeSAlexandre Belloni return -EINVAL;
1507fe8fceeSAlexandre Belloni
1513bf0eea8SLars-Peter Clausen /* If the seconds register is read while it is updated, it can contain a
1523bf0eea8SLars-Peter Clausen * bogus value. This can be avoided by making sure that two consecutive
1533bf0eea8SLars-Peter Clausen * reads have the same value.
1543bf0eea8SLars-Peter Clausen */
1553bf0eea8SLars-Peter Clausen secs = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
1563bf0eea8SLars-Peter Clausen secs2 = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
1573bf0eea8SLars-Peter Clausen
1583bf0eea8SLars-Peter Clausen while (secs != secs2 && --timeout) {
1593bf0eea8SLars-Peter Clausen secs = secs2;
1603bf0eea8SLars-Peter Clausen secs2 = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
1613bf0eea8SLars-Peter Clausen }
1623bf0eea8SLars-Peter Clausen
1633bf0eea8SLars-Peter Clausen if (timeout == 0)
1643bf0eea8SLars-Peter Clausen return -EIO;
1653bf0eea8SLars-Peter Clausen
166be8dce96SAlexandre Belloni rtc_time64_to_tm(secs, time);
1673bf0eea8SLars-Peter Clausen
168ab62670eSAlexandre Belloni return 0;
1693bf0eea8SLars-Peter Clausen }
1703bf0eea8SLars-Peter Clausen
jz4740_rtc_set_time(struct device * dev,struct rtc_time * time)171e72746e7SAlexandre Belloni static int jz4740_rtc_set_time(struct device *dev, struct rtc_time *time)
1723bf0eea8SLars-Peter Clausen {
1733bf0eea8SLars-Peter Clausen struct jz4740_rtc *rtc = dev_get_drvdata(dev);
1747fe8fceeSAlexandre Belloni int ret;
1753bf0eea8SLars-Peter Clausen
1767fe8fceeSAlexandre Belloni ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SEC, rtc_tm_to_time64(time));
1777fe8fceeSAlexandre Belloni if (ret)
1787fe8fceeSAlexandre Belloni return ret;
1797fe8fceeSAlexandre Belloni
1807fe8fceeSAlexandre Belloni return jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SCRATCHPAD, 0x12345678);
1813bf0eea8SLars-Peter Clausen }
1823bf0eea8SLars-Peter Clausen
jz4740_rtc_read_alarm(struct device * dev,struct rtc_wkalrm * alrm)1833bf0eea8SLars-Peter Clausen static int jz4740_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
1843bf0eea8SLars-Peter Clausen {
1853bf0eea8SLars-Peter Clausen struct jz4740_rtc *rtc = dev_get_drvdata(dev);
1863bf0eea8SLars-Peter Clausen uint32_t secs;
1873bf0eea8SLars-Peter Clausen uint32_t ctrl;
1883bf0eea8SLars-Peter Clausen
1893bf0eea8SLars-Peter Clausen secs = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC_ALARM);
1903bf0eea8SLars-Peter Clausen
1913bf0eea8SLars-Peter Clausen ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
1923bf0eea8SLars-Peter Clausen
1933bf0eea8SLars-Peter Clausen alrm->enabled = !!(ctrl & JZ_RTC_CTRL_AE);
1943bf0eea8SLars-Peter Clausen alrm->pending = !!(ctrl & JZ_RTC_CTRL_AF);
1953bf0eea8SLars-Peter Clausen
196be8dce96SAlexandre Belloni rtc_time64_to_tm(secs, &alrm->time);
1973bf0eea8SLars-Peter Clausen
198d10dcc95SAlexandre Belloni return 0;
1993bf0eea8SLars-Peter Clausen }
2003bf0eea8SLars-Peter Clausen
jz4740_rtc_set_alarm(struct device * dev,struct rtc_wkalrm * alrm)2013bf0eea8SLars-Peter Clausen static int jz4740_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
2023bf0eea8SLars-Peter Clausen {
2033bf0eea8SLars-Peter Clausen int ret;
2043bf0eea8SLars-Peter Clausen struct jz4740_rtc *rtc = dev_get_drvdata(dev);
205be8dce96SAlexandre Belloni uint32_t secs = lower_32_bits(rtc_tm_to_time64(&alrm->time));
2063bf0eea8SLars-Peter Clausen
2073bf0eea8SLars-Peter Clausen ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SEC_ALARM, secs);
2083bf0eea8SLars-Peter Clausen if (!ret)
209d0f744c8SPaul Cercueil ret = jz4740_rtc_ctrl_set_bits(rtc,
210d0f744c8SPaul Cercueil JZ_RTC_CTRL_AE | JZ_RTC_CTRL_AF_IRQ, alrm->enabled);
2113bf0eea8SLars-Peter Clausen
2123bf0eea8SLars-Peter Clausen return ret;
2133bf0eea8SLars-Peter Clausen }
2143bf0eea8SLars-Peter Clausen
jz4740_rtc_alarm_irq_enable(struct device * dev,unsigned int enable)2153bf0eea8SLars-Peter Clausen static int jz4740_rtc_alarm_irq_enable(struct device *dev, unsigned int enable)
2163bf0eea8SLars-Peter Clausen {
2173bf0eea8SLars-Peter Clausen struct jz4740_rtc *rtc = dev_get_drvdata(dev);
2183bf0eea8SLars-Peter Clausen return jz4740_rtc_ctrl_set_bits(rtc, JZ_RTC_CTRL_AF_IRQ, enable);
2193bf0eea8SLars-Peter Clausen }
2203bf0eea8SLars-Peter Clausen
22134c7b3acSJulia Lawall static const struct rtc_class_ops jz4740_rtc_ops = {
2223bf0eea8SLars-Peter Clausen .read_time = jz4740_rtc_read_time,
223e72746e7SAlexandre Belloni .set_time = jz4740_rtc_set_time,
2243bf0eea8SLars-Peter Clausen .read_alarm = jz4740_rtc_read_alarm,
2253bf0eea8SLars-Peter Clausen .set_alarm = jz4740_rtc_set_alarm,
2263bf0eea8SLars-Peter Clausen .alarm_irq_enable = jz4740_rtc_alarm_irq_enable,
2273bf0eea8SLars-Peter Clausen };
2283bf0eea8SLars-Peter Clausen
jz4740_rtc_irq(int irq,void * data)2293bf0eea8SLars-Peter Clausen static irqreturn_t jz4740_rtc_irq(int irq, void *data)
2303bf0eea8SLars-Peter Clausen {
2313bf0eea8SLars-Peter Clausen struct jz4740_rtc *rtc = data;
2323bf0eea8SLars-Peter Clausen uint32_t ctrl;
2333bf0eea8SLars-Peter Clausen unsigned long events = 0;
2343bf0eea8SLars-Peter Clausen
2353bf0eea8SLars-Peter Clausen ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
2363bf0eea8SLars-Peter Clausen
2373bf0eea8SLars-Peter Clausen if (ctrl & JZ_RTC_CTRL_1HZ)
2383bf0eea8SLars-Peter Clausen events |= (RTC_UF | RTC_IRQF);
2393bf0eea8SLars-Peter Clausen
2403bf0eea8SLars-Peter Clausen if (ctrl & JZ_RTC_CTRL_AF)
2413bf0eea8SLars-Peter Clausen events |= (RTC_AF | RTC_IRQF);
2423bf0eea8SLars-Peter Clausen
2433bf0eea8SLars-Peter Clausen rtc_update_irq(rtc->rtc, 1, events);
2443bf0eea8SLars-Peter Clausen
2453bf0eea8SLars-Peter Clausen jz4740_rtc_ctrl_set_bits(rtc, JZ_RTC_CTRL_1HZ | JZ_RTC_CTRL_AF, false);
2463bf0eea8SLars-Peter Clausen
2473bf0eea8SLars-Peter Clausen return IRQ_HANDLED;
2483bf0eea8SLars-Peter Clausen }
2493bf0eea8SLars-Peter Clausen
jz4740_rtc_poweroff(struct device * dev)250819c2178SAlexandre Belloni static void jz4740_rtc_poweroff(struct device *dev)
2513bf0eea8SLars-Peter Clausen {
2523bf0eea8SLars-Peter Clausen struct jz4740_rtc *rtc = dev_get_drvdata(dev);
2533bf0eea8SLars-Peter Clausen jz4740_rtc_reg_write(rtc, JZ_REG_RTC_HIBERNATE, 1);
2543bf0eea8SLars-Peter Clausen }
2553bf0eea8SLars-Peter Clausen
jz4740_rtc_power_off(void)256f9eb69d1SPaul Cercueil static void jz4740_rtc_power_off(void)
257f9eb69d1SPaul Cercueil {
258f9eb69d1SPaul Cercueil jz4740_rtc_poweroff(dev_for_power_off);
259586655d2SAlexandre Belloni kernel_halt();
260f9eb69d1SPaul Cercueil }
261f9eb69d1SPaul Cercueil
262c05229a8SPaul Cercueil static const struct of_device_id jz4740_rtc_of_match[] = {
263c05229a8SPaul Cercueil { .compatible = "ingenic,jz4740-rtc", .data = (void *)ID_JZ4740 },
26458407485SPaul Cercueil { .compatible = "ingenic,jz4760-rtc", .data = (void *)ID_JZ4760 },
2655ddfa148SPaul Cercueil { .compatible = "ingenic,jz4770-rtc", .data = (void *)ID_JZ4780 },
266c05229a8SPaul Cercueil { .compatible = "ingenic,jz4780-rtc", .data = (void *)ID_JZ4780 },
267c05229a8SPaul Cercueil {},
268c05229a8SPaul Cercueil };
269586655d2SAlexandre Belloni MODULE_DEVICE_TABLE(of, jz4740_rtc_of_match);
270c05229a8SPaul Cercueil
jz4740_rtc_set_wakeup_params(struct jz4740_rtc * rtc,struct device_node * np,unsigned long rate)271fe0557f4SPaul Cercueil static void jz4740_rtc_set_wakeup_params(struct jz4740_rtc *rtc,
272fe0557f4SPaul Cercueil struct device_node *np,
273fe0557f4SPaul Cercueil unsigned long rate)
274fe0557f4SPaul Cercueil {
275fe0557f4SPaul Cercueil unsigned long wakeup_ticks, reset_ticks;
276fe0557f4SPaul Cercueil unsigned int min_wakeup_pin_assert_time = 60; /* Default: 60ms */
277fe0557f4SPaul Cercueil unsigned int reset_pin_assert_time = 100; /* Default: 100ms */
278fe0557f4SPaul Cercueil
279fe0557f4SPaul Cercueil of_property_read_u32(np, "ingenic,reset-pin-assert-time-ms",
280fe0557f4SPaul Cercueil &reset_pin_assert_time);
281fe0557f4SPaul Cercueil of_property_read_u32(np, "ingenic,min-wakeup-pin-assert-time-ms",
282fe0557f4SPaul Cercueil &min_wakeup_pin_assert_time);
283fe0557f4SPaul Cercueil
284fe0557f4SPaul Cercueil /*
285fe0557f4SPaul Cercueil * Set minimum wakeup pin assertion time: 100 ms.
286fe0557f4SPaul Cercueil * Range is 0 to 2 sec if RTC is clocked at 32 kHz.
287fe0557f4SPaul Cercueil */
288fe0557f4SPaul Cercueil wakeup_ticks = (min_wakeup_pin_assert_time * rate) / 1000;
289fe0557f4SPaul Cercueil if (wakeup_ticks < JZ_RTC_WAKEUP_FILTER_MASK)
290fe0557f4SPaul Cercueil wakeup_ticks &= JZ_RTC_WAKEUP_FILTER_MASK;
291fe0557f4SPaul Cercueil else
292fe0557f4SPaul Cercueil wakeup_ticks = JZ_RTC_WAKEUP_FILTER_MASK;
293fe0557f4SPaul Cercueil jz4740_rtc_reg_write(rtc, JZ_REG_RTC_WAKEUP_FILTER, wakeup_ticks);
294fe0557f4SPaul Cercueil
295fe0557f4SPaul Cercueil /*
296fe0557f4SPaul Cercueil * Set reset pin low-level assertion time after wakeup: 60 ms.
297fe0557f4SPaul Cercueil * Range is 0 to 125 ms if RTC is clocked at 32 kHz.
298fe0557f4SPaul Cercueil */
299fe0557f4SPaul Cercueil reset_ticks = (reset_pin_assert_time * rate) / 1000;
300fe0557f4SPaul Cercueil if (reset_ticks < JZ_RTC_RESET_COUNTER_MASK)
301fe0557f4SPaul Cercueil reset_ticks &= JZ_RTC_RESET_COUNTER_MASK;
302fe0557f4SPaul Cercueil else
303fe0557f4SPaul Cercueil reset_ticks = JZ_RTC_RESET_COUNTER_MASK;
304fe0557f4SPaul Cercueil jz4740_rtc_reg_write(rtc, JZ_REG_RTC_RESET_COUNTER, reset_ticks);
305fe0557f4SPaul Cercueil }
306fe0557f4SPaul Cercueil
jz4740_rtc_clk32k_enable(struct clk_hw * hw)3075ddfa148SPaul Cercueil static int jz4740_rtc_clk32k_enable(struct clk_hw *hw)
3085ddfa148SPaul Cercueil {
3095ddfa148SPaul Cercueil struct jz4740_rtc *rtc = container_of(hw, struct jz4740_rtc, clk32k);
3105ddfa148SPaul Cercueil
3115ddfa148SPaul Cercueil return jz4740_rtc_reg_write(rtc, JZ_REG_RTC_CKPCR,
3125ddfa148SPaul Cercueil JZ_RTC_CKPCR_CK32PULL_DIS |
3135ddfa148SPaul Cercueil JZ_RTC_CKPCR_CK32CTL_EN);
3145ddfa148SPaul Cercueil }
3155ddfa148SPaul Cercueil
jz4740_rtc_clk32k_disable(struct clk_hw * hw)3165ddfa148SPaul Cercueil static void jz4740_rtc_clk32k_disable(struct clk_hw *hw)
3175ddfa148SPaul Cercueil {
3185ddfa148SPaul Cercueil struct jz4740_rtc *rtc = container_of(hw, struct jz4740_rtc, clk32k);
3195ddfa148SPaul Cercueil
3205ddfa148SPaul Cercueil jz4740_rtc_reg_write(rtc, JZ_REG_RTC_CKPCR, 0);
3215ddfa148SPaul Cercueil }
3225ddfa148SPaul Cercueil
jz4740_rtc_clk32k_is_enabled(struct clk_hw * hw)3235ddfa148SPaul Cercueil static int jz4740_rtc_clk32k_is_enabled(struct clk_hw *hw)
3245ddfa148SPaul Cercueil {
3255ddfa148SPaul Cercueil struct jz4740_rtc *rtc = container_of(hw, struct jz4740_rtc, clk32k);
3265ddfa148SPaul Cercueil u32 ckpcr;
3275ddfa148SPaul Cercueil
3285ddfa148SPaul Cercueil ckpcr = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CKPCR);
3295ddfa148SPaul Cercueil
3305ddfa148SPaul Cercueil return !!(ckpcr & JZ_RTC_CKPCR_CK32CTL_EN);
3315ddfa148SPaul Cercueil }
3325ddfa148SPaul Cercueil
3335ddfa148SPaul Cercueil static const struct clk_ops jz4740_rtc_clk32k_ops = {
3345ddfa148SPaul Cercueil .enable = jz4740_rtc_clk32k_enable,
3355ddfa148SPaul Cercueil .disable = jz4740_rtc_clk32k_disable,
3365ddfa148SPaul Cercueil .is_enabled = jz4740_rtc_clk32k_is_enabled,
3375ddfa148SPaul Cercueil };
3385ddfa148SPaul Cercueil
jz4740_rtc_probe(struct platform_device * pdev)3395a167f45SGreg Kroah-Hartman static int jz4740_rtc_probe(struct platform_device *pdev)
3403bf0eea8SLars-Peter Clausen {
341c61293f1SPaul Cercueil struct device *dev = &pdev->dev;
342c61293f1SPaul Cercueil struct device_node *np = dev->of_node;
3433bf0eea8SLars-Peter Clausen struct jz4740_rtc *rtc;
344fe0557f4SPaul Cercueil unsigned long rate;
34577d8f3c1SPaul Cercueil struct clk *clk;
34677d8f3c1SPaul Cercueil int ret, irq;
3473bf0eea8SLars-Peter Clausen
348c61293f1SPaul Cercueil rtc = devm_kzalloc(dev, sizeof(*rtc), GFP_KERNEL);
3493bf0eea8SLars-Peter Clausen if (!rtc)
3503bf0eea8SLars-Peter Clausen return -ENOMEM;
3513bf0eea8SLars-Peter Clausen
352*4ebbd463SKrzysztof Kozlowski rtc->type = (uintptr_t)device_get_match_data(dev);
353cd563200SPaul Cercueil
35477d8f3c1SPaul Cercueil irq = platform_get_irq(pdev, 0);
35577d8f3c1SPaul Cercueil if (irq < 0)
35615eeadd8SPaul Cercueil return irq;
3573bf0eea8SLars-Peter Clausen
35809ef18bcSYueHaibing rtc->base = devm_platform_ioremap_resource(pdev, 0);
3593b6aa907SJingoo Han if (IS_ERR(rtc->base))
3603b6aa907SJingoo Han return PTR_ERR(rtc->base);
3613bf0eea8SLars-Peter Clausen
36294e4603dSChristophe JAILLET clk = devm_clk_get_enabled(dev, "rtc");
36394e4603dSChristophe JAILLET if (IS_ERR(clk))
36494e4603dSChristophe JAILLET return dev_err_probe(dev, PTR_ERR(clk), "Failed to get RTC clock\n");
365796be8b5SPaul Cercueil
3663bf0eea8SLars-Peter Clausen spin_lock_init(&rtc->lock);
3673bf0eea8SLars-Peter Clausen
3683bf0eea8SLars-Peter Clausen platform_set_drvdata(pdev, rtc);
3693bf0eea8SLars-Peter Clausen
370c61293f1SPaul Cercueil device_init_wakeup(dev, 1);
371d0f744c8SPaul Cercueil
37277d8f3c1SPaul Cercueil ret = dev_pm_set_wake_irq(dev, irq);
373ff6fd377SPaul Cercueil if (ret)
374ff6fd377SPaul Cercueil return dev_err_probe(dev, ret, "Failed to set wake irq\n");
3753b2dc19fSAlexandre Belloni
376c61293f1SPaul Cercueil rtc->rtc = devm_rtc_allocate_device(dev);
377ff6fd377SPaul Cercueil if (IS_ERR(rtc->rtc))
378ff6fd377SPaul Cercueil return dev_err_probe(dev, PTR_ERR(rtc->rtc),
379ff6fd377SPaul Cercueil "Failed to allocate rtc device\n");
380a7ab6bedSAlexandre Belloni
381a7ab6bedSAlexandre Belloni rtc->rtc->ops = &jz4740_rtc_ops;
382a7ab6bedSAlexandre Belloni rtc->rtc->range_max = U32_MAX;
383a7ab6bedSAlexandre Belloni
38477d8f3c1SPaul Cercueil rate = clk_get_rate(clk);
385fe0557f4SPaul Cercueil jz4740_rtc_set_wakeup_params(rtc, np, rate);
386fe0557f4SPaul Cercueil
387378252b6SPaul Cercueil /* Each 1 Hz pulse should happen after (rate) ticks */
388378252b6SPaul Cercueil jz4740_rtc_reg_write(rtc, JZ_REG_RTC_REGULATOR, rate - 1);
389378252b6SPaul Cercueil
390fdcfd854SBartosz Golaszewski ret = devm_rtc_register_device(rtc->rtc);
39144c638ceSAlexandre Belloni if (ret)
392c08ac489SJingoo Han return ret;
3933bf0eea8SLars-Peter Clausen
39477d8f3c1SPaul Cercueil ret = devm_request_irq(dev, irq, jz4740_rtc_irq, 0,
3953bf0eea8SLars-Peter Clausen pdev->name, rtc);
396ff6fd377SPaul Cercueil if (ret)
397ff6fd377SPaul Cercueil return dev_err_probe(dev, ret, "Failed to request rtc irq\n");
3983bf0eea8SLars-Peter Clausen
39924e1f2c9SPaul Cercueil if (of_device_is_system_power_controller(np)) {
400c61293f1SPaul Cercueil dev_for_power_off = dev;
401fe0557f4SPaul Cercueil
402fe0557f4SPaul Cercueil if (!pm_power_off)
403f9eb69d1SPaul Cercueil pm_power_off = jz4740_rtc_power_off;
404fe0557f4SPaul Cercueil else
405c61293f1SPaul Cercueil dev_warn(dev, "Poweroff handler already present!\n");
406f9eb69d1SPaul Cercueil }
407f9eb69d1SPaul Cercueil
4085ddfa148SPaul Cercueil if (device_property_present(dev, "#clock-cells")) {
4095ddfa148SPaul Cercueil rtc->clk32k.init = CLK_HW_INIT_HW("clk32k", __clk_get_hw(clk),
4105ddfa148SPaul Cercueil &jz4740_rtc_clk32k_ops, 0);
4115ddfa148SPaul Cercueil
4125ddfa148SPaul Cercueil ret = devm_clk_hw_register(dev, &rtc->clk32k);
4135ddfa148SPaul Cercueil if (ret)
4145ddfa148SPaul Cercueil return dev_err_probe(dev, ret,
4155ddfa148SPaul Cercueil "Unable to register clk32k clock\n");
4165ddfa148SPaul Cercueil
417c7a639daSLars-Peter Clausen ret = devm_of_clk_add_hw_provider(dev, of_clk_hw_simple_get,
418c7a639daSLars-Peter Clausen &rtc->clk32k);
4195ddfa148SPaul Cercueil if (ret)
4205ddfa148SPaul Cercueil return dev_err_probe(dev, ret,
4215ddfa148SPaul Cercueil "Unable to register clk32k clock provider\n");
4225ddfa148SPaul Cercueil }
4235ddfa148SPaul Cercueil
4243bf0eea8SLars-Peter Clausen return 0;
4253bf0eea8SLars-Peter Clausen }
4263bf0eea8SLars-Peter Clausen
427681d0378SAxel Lin static struct platform_driver jz4740_rtc_driver = {
4283bf0eea8SLars-Peter Clausen .probe = jz4740_rtc_probe,
4293bf0eea8SLars-Peter Clausen .driver = {
4303bf0eea8SLars-Peter Clausen .name = "jz4740-rtc",
43124e1f2c9SPaul Cercueil .of_match_table = jz4740_rtc_of_match,
4323bf0eea8SLars-Peter Clausen },
4333bf0eea8SLars-Peter Clausen };
4343bf0eea8SLars-Peter Clausen
435586655d2SAlexandre Belloni module_platform_driver(jz4740_rtc_driver);
436586655d2SAlexandre Belloni
437586655d2SAlexandre Belloni MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
438586655d2SAlexandre Belloni MODULE_LICENSE("GPL");
439586655d2SAlexandre Belloni MODULE_DESCRIPTION("RTC driver for the JZ4740 SoC\n");
440586655d2SAlexandre Belloni MODULE_ALIAS("platform:jz4740-rtc");
441