153e84b67SDavid Brownell /* 253e84b67SDavid Brownell * rtc-ds1305.c -- driver for DS1305 and DS1306 SPI RTC chips 353e84b67SDavid Brownell * 453e84b67SDavid Brownell * Copyright (C) 2008 David Brownell 553e84b67SDavid Brownell * 653e84b67SDavid Brownell * This program is free software; you can redistribute it and/or modify 753e84b67SDavid Brownell * it under the terms of the GNU General Public License version 2 as 853e84b67SDavid Brownell * published by the Free Software Foundation. 953e84b67SDavid Brownell * 1053e84b67SDavid Brownell */ 1153e84b67SDavid Brownell #include <linux/kernel.h> 1253e84b67SDavid Brownell #include <linux/init.h> 1353e84b67SDavid Brownell #include <linux/bcd.h> 145a0e3ad6STejun Heo #include <linux/slab.h> 1553e84b67SDavid Brownell #include <linux/rtc.h> 1653e84b67SDavid Brownell #include <linux/workqueue.h> 1753e84b67SDavid Brownell 1853e84b67SDavid Brownell #include <linux/spi/spi.h> 1953e84b67SDavid Brownell #include <linux/spi/ds1305.h> 202113852bSPaul Gortmaker #include <linux/module.h> 2153e84b67SDavid Brownell 2253e84b67SDavid Brownell 2353e84b67SDavid Brownell /* 2453e84b67SDavid Brownell * Registers ... mask DS1305_WRITE into register address to write, 2553e84b67SDavid Brownell * otherwise you're reading it. All non-bitmask values are BCD. 2653e84b67SDavid Brownell */ 2753e84b67SDavid Brownell #define DS1305_WRITE 0x80 2853e84b67SDavid Brownell 2953e84b67SDavid Brownell 3053e84b67SDavid Brownell /* RTC date/time ... the main special cases are that we: 3153e84b67SDavid Brownell * - Need fancy "hours" encoding in 12hour mode 3253e84b67SDavid Brownell * - Don't rely on the "day-of-week" field (or tm_wday) 3353e84b67SDavid Brownell * - Are a 21st-century clock (2000 <= year < 2100) 3453e84b67SDavid Brownell */ 3553e84b67SDavid Brownell #define DS1305_RTC_LEN 7 /* bytes for RTC regs */ 3653e84b67SDavid Brownell 3753e84b67SDavid Brownell #define DS1305_SEC 0x00 /* register addresses */ 3853e84b67SDavid Brownell #define DS1305_MIN 0x01 3953e84b67SDavid Brownell #define DS1305_HOUR 0x02 4053e84b67SDavid Brownell # define DS1305_HR_12 0x40 /* set == 12 hr mode */ 4153e84b67SDavid Brownell # define DS1305_HR_PM 0x20 /* set == PM (12hr mode) */ 4253e84b67SDavid Brownell #define DS1305_WDAY 0x03 4353e84b67SDavid Brownell #define DS1305_MDAY 0x04 4453e84b67SDavid Brownell #define DS1305_MON 0x05 4553e84b67SDavid Brownell #define DS1305_YEAR 0x06 4653e84b67SDavid Brownell 4753e84b67SDavid Brownell 4853e84b67SDavid Brownell /* The two alarms have only sec/min/hour/wday fields (ALM_LEN). 4953e84b67SDavid Brownell * DS1305_ALM_DISABLE disables a match field (some combos are bad). 5053e84b67SDavid Brownell * 5153e84b67SDavid Brownell * NOTE that since we don't use WDAY, we limit ourselves to alarms 5253e84b67SDavid Brownell * only one day into the future (vs potentially up to a week). 5353e84b67SDavid Brownell * 5453e84b67SDavid Brownell * NOTE ALSO that while we could generate once-a-second IRQs (UIE), we 5553e84b67SDavid Brownell * don't currently support them. We'd either need to do it only when 5653e84b67SDavid Brownell * no alarm is pending (not the standard model), or to use the second 5753e84b67SDavid Brownell * alarm (implying that this is a DS1305 not DS1306, *and* that either 5853e84b67SDavid Brownell * it's wired up a second IRQ we know, or that INTCN is set) 5953e84b67SDavid Brownell */ 6053e84b67SDavid Brownell #define DS1305_ALM_LEN 4 /* bytes for ALM regs */ 6153e84b67SDavid Brownell #define DS1305_ALM_DISABLE 0x80 6253e84b67SDavid Brownell 6353e84b67SDavid Brownell #define DS1305_ALM0(r) (0x07 + (r)) /* register addresses */ 6453e84b67SDavid Brownell #define DS1305_ALM1(r) (0x0b + (r)) 6553e84b67SDavid Brownell 6653e84b67SDavid Brownell 6753e84b67SDavid Brownell /* three control registers */ 6853e84b67SDavid Brownell #define DS1305_CONTROL_LEN 3 /* bytes of control regs */ 6953e84b67SDavid Brownell 7053e84b67SDavid Brownell #define DS1305_CONTROL 0x0f /* register addresses */ 7153e84b67SDavid Brownell # define DS1305_nEOSC 0x80 /* low enables oscillator */ 7253e84b67SDavid Brownell # define DS1305_WP 0x40 /* write protect */ 7353e84b67SDavid Brownell # define DS1305_INTCN 0x04 /* clear == only int0 used */ 7453e84b67SDavid Brownell # define DS1306_1HZ 0x04 /* enable 1Hz output */ 7553e84b67SDavid Brownell # define DS1305_AEI1 0x02 /* enable ALM1 IRQ */ 7653e84b67SDavid Brownell # define DS1305_AEI0 0x01 /* enable ALM0 IRQ */ 7753e84b67SDavid Brownell #define DS1305_STATUS 0x10 7853e84b67SDavid Brownell /* status has just AEIx bits, mirrored as IRQFx */ 7953e84b67SDavid Brownell #define DS1305_TRICKLE 0x11 8053e84b67SDavid Brownell /* trickle bits are defined in <linux/spi/ds1305.h> */ 8153e84b67SDavid Brownell 8253e84b67SDavid Brownell /* a bunch of NVRAM */ 8353e84b67SDavid Brownell #define DS1305_NVRAM_LEN 96 /* bytes of NVRAM */ 8453e84b67SDavid Brownell 8553e84b67SDavid Brownell #define DS1305_NVRAM 0x20 /* register addresses */ 8653e84b67SDavid Brownell 8753e84b67SDavid Brownell 8853e84b67SDavid Brownell struct ds1305 { 8953e84b67SDavid Brownell struct spi_device *spi; 9053e84b67SDavid Brownell struct rtc_device *rtc; 9153e84b67SDavid Brownell 9253e84b67SDavid Brownell struct work_struct work; 9353e84b67SDavid Brownell 9453e84b67SDavid Brownell unsigned long flags; 9553e84b67SDavid Brownell #define FLAG_EXITING 0 9653e84b67SDavid Brownell 9753e84b67SDavid Brownell bool hr12; 9853e84b67SDavid Brownell u8 ctrl[DS1305_CONTROL_LEN]; 9953e84b67SDavid Brownell }; 10053e84b67SDavid Brownell 10153e84b67SDavid Brownell 10253e84b67SDavid Brownell /*----------------------------------------------------------------------*/ 10353e84b67SDavid Brownell 10453e84b67SDavid Brownell /* 10553e84b67SDavid Brownell * Utilities ... tolerate 12-hour AM/PM notation in case of non-Linux 10653e84b67SDavid Brownell * software (like a bootloader) which may require it. 10753e84b67SDavid Brownell */ 10853e84b67SDavid Brownell 10953e84b67SDavid Brownell static unsigned bcd2hour(u8 bcd) 11053e84b67SDavid Brownell { 11153e84b67SDavid Brownell if (bcd & DS1305_HR_12) { 11253e84b67SDavid Brownell unsigned hour = 0; 11353e84b67SDavid Brownell 11453e84b67SDavid Brownell bcd &= ~DS1305_HR_12; 11553e84b67SDavid Brownell if (bcd & DS1305_HR_PM) { 11653e84b67SDavid Brownell hour = 12; 11753e84b67SDavid Brownell bcd &= ~DS1305_HR_PM; 11853e84b67SDavid Brownell } 119fe20ba70SAdrian Bunk hour += bcd2bin(bcd); 12053e84b67SDavid Brownell return hour - 1; 12153e84b67SDavid Brownell } 122fe20ba70SAdrian Bunk return bcd2bin(bcd); 12353e84b67SDavid Brownell } 12453e84b67SDavid Brownell 12553e84b67SDavid Brownell static u8 hour2bcd(bool hr12, int hour) 12653e84b67SDavid Brownell { 12753e84b67SDavid Brownell if (hr12) { 12853e84b67SDavid Brownell hour++; 12953e84b67SDavid Brownell if (hour <= 12) 130fe20ba70SAdrian Bunk return DS1305_HR_12 | bin2bcd(hour); 13153e84b67SDavid Brownell hour -= 12; 132fe20ba70SAdrian Bunk return DS1305_HR_12 | DS1305_HR_PM | bin2bcd(hour); 13353e84b67SDavid Brownell } 134fe20ba70SAdrian Bunk return bin2bcd(hour); 13553e84b67SDavid Brownell } 13653e84b67SDavid Brownell 13753e84b67SDavid Brownell /*----------------------------------------------------------------------*/ 13853e84b67SDavid Brownell 13953e84b67SDavid Brownell /* 14053e84b67SDavid Brownell * Interface to RTC framework 14153e84b67SDavid Brownell */ 14253e84b67SDavid Brownell 14316380c15SJohn Stultz static int ds1305_alarm_irq_enable(struct device *dev, unsigned int enabled) 14453e84b67SDavid Brownell { 14553e84b67SDavid Brownell struct ds1305 *ds1305 = dev_get_drvdata(dev); 14653e84b67SDavid Brownell u8 buf[2]; 14716380c15SJohn Stultz long err = -EINVAL; 14853e84b67SDavid Brownell 14953e84b67SDavid Brownell buf[0] = DS1305_WRITE | DS1305_CONTROL; 15053e84b67SDavid Brownell buf[1] = ds1305->ctrl[0]; 15153e84b67SDavid Brownell 15216380c15SJohn Stultz if (enabled) { 15353e84b67SDavid Brownell if (ds1305->ctrl[0] & DS1305_AEI0) 15453e84b67SDavid Brownell goto done; 15553e84b67SDavid Brownell buf[1] |= DS1305_AEI0; 15616380c15SJohn Stultz } else { 15716380c15SJohn Stultz if (!(buf[1] & DS1305_AEI0)) 15816380c15SJohn Stultz goto done; 15916380c15SJohn Stultz buf[1] &= ~DS1305_AEI0; 16053e84b67SDavid Brownell } 161465008faSSachin Kamat err = spi_write_then_read(ds1305->spi, buf, sizeof(buf), NULL, 0); 16216380c15SJohn Stultz if (err >= 0) 16353e84b67SDavid Brownell ds1305->ctrl[0] = buf[1]; 16453e84b67SDavid Brownell done: 16516380c15SJohn Stultz return err; 16616380c15SJohn Stultz 16753e84b67SDavid Brownell } 16853e84b67SDavid Brownell 16953e84b67SDavid Brownell 17053e84b67SDavid Brownell /* 17153e84b67SDavid Brownell * Get/set of date and time is pretty normal. 17253e84b67SDavid Brownell */ 17353e84b67SDavid Brownell 17453e84b67SDavid Brownell static int ds1305_get_time(struct device *dev, struct rtc_time *time) 17553e84b67SDavid Brownell { 17653e84b67SDavid Brownell struct ds1305 *ds1305 = dev_get_drvdata(dev); 17753e84b67SDavid Brownell u8 addr = DS1305_SEC; 17853e84b67SDavid Brownell u8 buf[DS1305_RTC_LEN]; 17953e84b67SDavid Brownell int status; 18053e84b67SDavid Brownell 18153e84b67SDavid Brownell /* Use write-then-read to get all the date/time registers 18253e84b67SDavid Brownell * since dma from stack is nonportable 18353e84b67SDavid Brownell */ 184465008faSSachin Kamat status = spi_write_then_read(ds1305->spi, &addr, sizeof(addr), 185465008faSSachin Kamat buf, sizeof(buf)); 18653e84b67SDavid Brownell if (status < 0) 18753e84b67SDavid Brownell return status; 18853e84b67SDavid Brownell 189*ff67abd2SRasmus Villemoes dev_vdbg(dev, "%s: %3ph, %4ph\n", "read", &buf[0], &buf[3]); 19053e84b67SDavid Brownell 19153e84b67SDavid Brownell /* Decode the registers */ 192fe20ba70SAdrian Bunk time->tm_sec = bcd2bin(buf[DS1305_SEC]); 193fe20ba70SAdrian Bunk time->tm_min = bcd2bin(buf[DS1305_MIN]); 19453e84b67SDavid Brownell time->tm_hour = bcd2hour(buf[DS1305_HOUR]); 19553e84b67SDavid Brownell time->tm_wday = buf[DS1305_WDAY] - 1; 196fe20ba70SAdrian Bunk time->tm_mday = bcd2bin(buf[DS1305_MDAY]); 197fe20ba70SAdrian Bunk time->tm_mon = bcd2bin(buf[DS1305_MON]) - 1; 198fe20ba70SAdrian Bunk time->tm_year = bcd2bin(buf[DS1305_YEAR]) + 100; 19953e84b67SDavid Brownell 20053e84b67SDavid Brownell dev_vdbg(dev, "%s secs=%d, mins=%d, " 20153e84b67SDavid Brownell "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n", 20253e84b67SDavid Brownell "read", time->tm_sec, time->tm_min, 20353e84b67SDavid Brownell time->tm_hour, time->tm_mday, 20453e84b67SDavid Brownell time->tm_mon, time->tm_year, time->tm_wday); 20553e84b67SDavid Brownell 20653e84b67SDavid Brownell /* Time may not be set */ 20753e84b67SDavid Brownell return rtc_valid_tm(time); 20853e84b67SDavid Brownell } 20953e84b67SDavid Brownell 21053e84b67SDavid Brownell static int ds1305_set_time(struct device *dev, struct rtc_time *time) 21153e84b67SDavid Brownell { 21253e84b67SDavid Brownell struct ds1305 *ds1305 = dev_get_drvdata(dev); 21353e84b67SDavid Brownell u8 buf[1 + DS1305_RTC_LEN]; 21453e84b67SDavid Brownell u8 *bp = buf; 21553e84b67SDavid Brownell 21653e84b67SDavid Brownell dev_vdbg(dev, "%s secs=%d, mins=%d, " 21753e84b67SDavid Brownell "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n", 21853e84b67SDavid Brownell "write", time->tm_sec, time->tm_min, 21953e84b67SDavid Brownell time->tm_hour, time->tm_mday, 22053e84b67SDavid Brownell time->tm_mon, time->tm_year, time->tm_wday); 22153e84b67SDavid Brownell 22253e84b67SDavid Brownell /* Write registers starting at the first time/date address. */ 22353e84b67SDavid Brownell *bp++ = DS1305_WRITE | DS1305_SEC; 22453e84b67SDavid Brownell 225fe20ba70SAdrian Bunk *bp++ = bin2bcd(time->tm_sec); 226fe20ba70SAdrian Bunk *bp++ = bin2bcd(time->tm_min); 22753e84b67SDavid Brownell *bp++ = hour2bcd(ds1305->hr12, time->tm_hour); 22853e84b67SDavid Brownell *bp++ = (time->tm_wday < 7) ? (time->tm_wday + 1) : 1; 229fe20ba70SAdrian Bunk *bp++ = bin2bcd(time->tm_mday); 230fe20ba70SAdrian Bunk *bp++ = bin2bcd(time->tm_mon + 1); 231fe20ba70SAdrian Bunk *bp++ = bin2bcd(time->tm_year - 100); 23253e84b67SDavid Brownell 233*ff67abd2SRasmus Villemoes dev_dbg(dev, "%s: %3ph, %4ph\n", "write", &buf[1], &buf[4]); 23453e84b67SDavid Brownell 23553e84b67SDavid Brownell /* use write-then-read since dma from stack is nonportable */ 236465008faSSachin Kamat return spi_write_then_read(ds1305->spi, buf, sizeof(buf), 23753e84b67SDavid Brownell NULL, 0); 23853e84b67SDavid Brownell } 23953e84b67SDavid Brownell 24053e84b67SDavid Brownell /* 24153e84b67SDavid Brownell * Get/set of alarm is a bit funky: 24253e84b67SDavid Brownell * 24353e84b67SDavid Brownell * - First there's the inherent raciness of getting the (partitioned) 24453e84b67SDavid Brownell * status of an alarm that could trigger while we're reading parts 24553e84b67SDavid Brownell * of that status. 24653e84b67SDavid Brownell * 24753e84b67SDavid Brownell * - Second there's its limited range (we could increase it a bit by 24853e84b67SDavid Brownell * relying on WDAY), which means it will easily roll over. 24953e84b67SDavid Brownell * 25053e84b67SDavid Brownell * - Third there's the choice of two alarms and alarm signals. 25153e84b67SDavid Brownell * Here we use ALM0 and expect that nINT0 (open drain) is used; 25253e84b67SDavid Brownell * that's the only real option for DS1306 runtime alarms, and is 25353e84b67SDavid Brownell * natural on DS1305. 25453e84b67SDavid Brownell * 25553e84b67SDavid Brownell * - Fourth, there's also ALM1, and a second interrupt signal: 25653e84b67SDavid Brownell * + On DS1305 ALM1 uses nINT1 (when INTCN=1) else nINT0; 25753e84b67SDavid Brownell * + On DS1306 ALM1 only uses INT1 (an active high pulse) 25853e84b67SDavid Brownell * and it won't work when VCC1 is active. 25953e84b67SDavid Brownell * 26053e84b67SDavid Brownell * So to be most general, we should probably set both alarms to the 26153e84b67SDavid Brownell * same value, letting ALM1 be the wakeup event source on DS1306 26253e84b67SDavid Brownell * and handling several wiring options on DS1305. 26353e84b67SDavid Brownell * 26453e84b67SDavid Brownell * - Fifth, we support the polled mode (as well as possible; why not?) 26553e84b67SDavid Brownell * even when no interrupt line is wired to an IRQ. 26653e84b67SDavid Brownell */ 26753e84b67SDavid Brownell 26853e84b67SDavid Brownell /* 26953e84b67SDavid Brownell * Context: caller holds rtc->ops_lock (to protect ds1305->ctrl) 27053e84b67SDavid Brownell */ 27153e84b67SDavid Brownell static int ds1305_get_alarm(struct device *dev, struct rtc_wkalrm *alm) 27253e84b67SDavid Brownell { 27353e84b67SDavid Brownell struct ds1305 *ds1305 = dev_get_drvdata(dev); 27453e84b67SDavid Brownell struct spi_device *spi = ds1305->spi; 27553e84b67SDavid Brownell u8 addr; 27653e84b67SDavid Brownell int status; 27753e84b67SDavid Brownell u8 buf[DS1305_ALM_LEN]; 27853e84b67SDavid Brownell 27953e84b67SDavid Brownell /* Refresh control register cache BEFORE reading ALM0 registers, 28053e84b67SDavid Brownell * since reading alarm registers acks any pending IRQ. That 28153e84b67SDavid Brownell * makes returning "pending" status a bit of a lie, but that bit 28253e84b67SDavid Brownell * of EFI status is at best fragile anyway (given IRQ handlers). 28353e84b67SDavid Brownell */ 28453e84b67SDavid Brownell addr = DS1305_CONTROL; 285465008faSSachin Kamat status = spi_write_then_read(spi, &addr, sizeof(addr), 286465008faSSachin Kamat ds1305->ctrl, sizeof(ds1305->ctrl)); 28753e84b67SDavid Brownell if (status < 0) 28853e84b67SDavid Brownell return status; 28953e84b67SDavid Brownell 29053e84b67SDavid Brownell alm->enabled = !!(ds1305->ctrl[0] & DS1305_AEI0); 29153e84b67SDavid Brownell alm->pending = !!(ds1305->ctrl[1] & DS1305_AEI0); 29253e84b67SDavid Brownell 29353e84b67SDavid Brownell /* get and check ALM0 registers */ 29453e84b67SDavid Brownell addr = DS1305_ALM0(DS1305_SEC); 295465008faSSachin Kamat status = spi_write_then_read(spi, &addr, sizeof(addr), 296465008faSSachin Kamat buf, sizeof(buf)); 29753e84b67SDavid Brownell if (status < 0) 29853e84b67SDavid Brownell return status; 29953e84b67SDavid Brownell 30053e84b67SDavid Brownell dev_vdbg(dev, "%s: %02x %02x %02x %02x\n", 30153e84b67SDavid Brownell "alm0 read", buf[DS1305_SEC], buf[DS1305_MIN], 30253e84b67SDavid Brownell buf[DS1305_HOUR], buf[DS1305_WDAY]); 30353e84b67SDavid Brownell 30453e84b67SDavid Brownell if ((DS1305_ALM_DISABLE & buf[DS1305_SEC]) 30553e84b67SDavid Brownell || (DS1305_ALM_DISABLE & buf[DS1305_MIN]) 30653e84b67SDavid Brownell || (DS1305_ALM_DISABLE & buf[DS1305_HOUR])) 30753e84b67SDavid Brownell return -EIO; 30853e84b67SDavid Brownell 30953e84b67SDavid Brownell /* Stuff these values into alm->time and let RTC framework code 31053e84b67SDavid Brownell * fill in the rest ... and also handle rollover to tomorrow when 31153e84b67SDavid Brownell * that's needed. 31253e84b67SDavid Brownell */ 313fe20ba70SAdrian Bunk alm->time.tm_sec = bcd2bin(buf[DS1305_SEC]); 314fe20ba70SAdrian Bunk alm->time.tm_min = bcd2bin(buf[DS1305_MIN]); 31553e84b67SDavid Brownell alm->time.tm_hour = bcd2hour(buf[DS1305_HOUR]); 31653e84b67SDavid Brownell alm->time.tm_mday = -1; 31753e84b67SDavid Brownell alm->time.tm_mon = -1; 31853e84b67SDavid Brownell alm->time.tm_year = -1; 31953e84b67SDavid Brownell /* next three fields are unused by Linux */ 32053e84b67SDavid Brownell alm->time.tm_wday = -1; 32153e84b67SDavid Brownell alm->time.tm_mday = -1; 32253e84b67SDavid Brownell alm->time.tm_isdst = -1; 32353e84b67SDavid Brownell 32453e84b67SDavid Brownell return 0; 32553e84b67SDavid Brownell } 32653e84b67SDavid Brownell 32753e84b67SDavid Brownell /* 32853e84b67SDavid Brownell * Context: caller holds rtc->ops_lock (to protect ds1305->ctrl) 32953e84b67SDavid Brownell */ 33053e84b67SDavid Brownell static int ds1305_set_alarm(struct device *dev, struct rtc_wkalrm *alm) 33153e84b67SDavid Brownell { 33253e84b67SDavid Brownell struct ds1305 *ds1305 = dev_get_drvdata(dev); 33353e84b67SDavid Brownell struct spi_device *spi = ds1305->spi; 33453e84b67SDavid Brownell unsigned long now, later; 33553e84b67SDavid Brownell struct rtc_time tm; 33653e84b67SDavid Brownell int status; 33753e84b67SDavid Brownell u8 buf[1 + DS1305_ALM_LEN]; 33853e84b67SDavid Brownell 33953e84b67SDavid Brownell /* convert desired alarm to time_t */ 34053e84b67SDavid Brownell status = rtc_tm_to_time(&alm->time, &later); 34153e84b67SDavid Brownell if (status < 0) 34253e84b67SDavid Brownell return status; 34353e84b67SDavid Brownell 34453e84b67SDavid Brownell /* Read current time as time_t */ 34553e84b67SDavid Brownell status = ds1305_get_time(dev, &tm); 34653e84b67SDavid Brownell if (status < 0) 34753e84b67SDavid Brownell return status; 34853e84b67SDavid Brownell status = rtc_tm_to_time(&tm, &now); 34953e84b67SDavid Brownell if (status < 0) 35053e84b67SDavid Brownell return status; 35153e84b67SDavid Brownell 35253e84b67SDavid Brownell /* make sure alarm fires within the next 24 hours */ 35353e84b67SDavid Brownell if (later <= now) 35453e84b67SDavid Brownell return -EINVAL; 35553e84b67SDavid Brownell if ((later - now) > 24 * 60 * 60) 35653e84b67SDavid Brownell return -EDOM; 35753e84b67SDavid Brownell 35853e84b67SDavid Brownell /* disable alarm if needed */ 35953e84b67SDavid Brownell if (ds1305->ctrl[0] & DS1305_AEI0) { 36053e84b67SDavid Brownell ds1305->ctrl[0] &= ~DS1305_AEI0; 36153e84b67SDavid Brownell 36253e84b67SDavid Brownell buf[0] = DS1305_WRITE | DS1305_CONTROL; 36353e84b67SDavid Brownell buf[1] = ds1305->ctrl[0]; 36453e84b67SDavid Brownell status = spi_write_then_read(ds1305->spi, buf, 2, NULL, 0); 36553e84b67SDavid Brownell if (status < 0) 36653e84b67SDavid Brownell return status; 36753e84b67SDavid Brownell } 36853e84b67SDavid Brownell 36953e84b67SDavid Brownell /* write alarm */ 37053e84b67SDavid Brownell buf[0] = DS1305_WRITE | DS1305_ALM0(DS1305_SEC); 371fe20ba70SAdrian Bunk buf[1 + DS1305_SEC] = bin2bcd(alm->time.tm_sec); 372fe20ba70SAdrian Bunk buf[1 + DS1305_MIN] = bin2bcd(alm->time.tm_min); 37353e84b67SDavid Brownell buf[1 + DS1305_HOUR] = hour2bcd(ds1305->hr12, alm->time.tm_hour); 37453e84b67SDavid Brownell buf[1 + DS1305_WDAY] = DS1305_ALM_DISABLE; 37553e84b67SDavid Brownell 37653e84b67SDavid Brownell dev_dbg(dev, "%s: %02x %02x %02x %02x\n", 37753e84b67SDavid Brownell "alm0 write", buf[1 + DS1305_SEC], buf[1 + DS1305_MIN], 37853e84b67SDavid Brownell buf[1 + DS1305_HOUR], buf[1 + DS1305_WDAY]); 37953e84b67SDavid Brownell 380465008faSSachin Kamat status = spi_write_then_read(spi, buf, sizeof(buf), NULL, 0); 38153e84b67SDavid Brownell if (status < 0) 38253e84b67SDavid Brownell return status; 38353e84b67SDavid Brownell 38453e84b67SDavid Brownell /* enable alarm if requested */ 38553e84b67SDavid Brownell if (alm->enabled) { 38653e84b67SDavid Brownell ds1305->ctrl[0] |= DS1305_AEI0; 38753e84b67SDavid Brownell 38853e84b67SDavid Brownell buf[0] = DS1305_WRITE | DS1305_CONTROL; 38953e84b67SDavid Brownell buf[1] = ds1305->ctrl[0]; 39053e84b67SDavid Brownell status = spi_write_then_read(ds1305->spi, buf, 2, NULL, 0); 39153e84b67SDavid Brownell } 39253e84b67SDavid Brownell 39353e84b67SDavid Brownell return status; 39453e84b67SDavid Brownell } 39553e84b67SDavid Brownell 39653e84b67SDavid Brownell #ifdef CONFIG_PROC_FS 39753e84b67SDavid Brownell 39853e84b67SDavid Brownell static int ds1305_proc(struct device *dev, struct seq_file *seq) 39953e84b67SDavid Brownell { 40053e84b67SDavid Brownell struct ds1305 *ds1305 = dev_get_drvdata(dev); 40153e84b67SDavid Brownell char *diodes = "no"; 40253e84b67SDavid Brownell char *resistors = ""; 40353e84b67SDavid Brownell 40453e84b67SDavid Brownell /* ctrl[2] is treated as read-only; no locking needed */ 40553e84b67SDavid Brownell if ((ds1305->ctrl[2] & 0xf0) == DS1305_TRICKLE_MAGIC) { 40653e84b67SDavid Brownell switch (ds1305->ctrl[2] & 0x0c) { 40753e84b67SDavid Brownell case DS1305_TRICKLE_DS2: 40853e84b67SDavid Brownell diodes = "2 diodes, "; 40953e84b67SDavid Brownell break; 41053e84b67SDavid Brownell case DS1305_TRICKLE_DS1: 41153e84b67SDavid Brownell diodes = "1 diode, "; 41253e84b67SDavid Brownell break; 41353e84b67SDavid Brownell default: 41453e84b67SDavid Brownell goto done; 41553e84b67SDavid Brownell } 41653e84b67SDavid Brownell switch (ds1305->ctrl[2] & 0x03) { 41753e84b67SDavid Brownell case DS1305_TRICKLE_2K: 41853e84b67SDavid Brownell resistors = "2k Ohm"; 41953e84b67SDavid Brownell break; 42053e84b67SDavid Brownell case DS1305_TRICKLE_4K: 42153e84b67SDavid Brownell resistors = "4k Ohm"; 42253e84b67SDavid Brownell break; 42353e84b67SDavid Brownell case DS1305_TRICKLE_8K: 42453e84b67SDavid Brownell resistors = "8k Ohm"; 42553e84b67SDavid Brownell break; 42653e84b67SDavid Brownell default: 42753e84b67SDavid Brownell diodes = "no"; 42853e84b67SDavid Brownell break; 42953e84b67SDavid Brownell } 43053e84b67SDavid Brownell } 43153e84b67SDavid Brownell 43253e84b67SDavid Brownell done: 4334395eb1fSJoe Perches seq_printf(seq, "trickle_charge\t: %s%s\n", diodes, resistors); 4344395eb1fSJoe Perches 4354395eb1fSJoe Perches return 0; 43653e84b67SDavid Brownell } 43753e84b67SDavid Brownell 43853e84b67SDavid Brownell #else 43953e84b67SDavid Brownell #define ds1305_proc NULL 44053e84b67SDavid Brownell #endif 44153e84b67SDavid Brownell 44253e84b67SDavid Brownell static const struct rtc_class_ops ds1305_ops = { 44353e84b67SDavid Brownell .read_time = ds1305_get_time, 44453e84b67SDavid Brownell .set_time = ds1305_set_time, 44553e84b67SDavid Brownell .read_alarm = ds1305_get_alarm, 44653e84b67SDavid Brownell .set_alarm = ds1305_set_alarm, 44753e84b67SDavid Brownell .proc = ds1305_proc, 44816380c15SJohn Stultz .alarm_irq_enable = ds1305_alarm_irq_enable, 44953e84b67SDavid Brownell }; 45053e84b67SDavid Brownell 45153e84b67SDavid Brownell static void ds1305_work(struct work_struct *work) 45253e84b67SDavid Brownell { 45353e84b67SDavid Brownell struct ds1305 *ds1305 = container_of(work, struct ds1305, work); 45453e84b67SDavid Brownell struct mutex *lock = &ds1305->rtc->ops_lock; 45553e84b67SDavid Brownell struct spi_device *spi = ds1305->spi; 45653e84b67SDavid Brownell u8 buf[3]; 45753e84b67SDavid Brownell int status; 45853e84b67SDavid Brownell 45953e84b67SDavid Brownell /* lock to protect ds1305->ctrl */ 46053e84b67SDavid Brownell mutex_lock(lock); 46153e84b67SDavid Brownell 46253e84b67SDavid Brownell /* Disable the IRQ, and clear its status ... for now, we "know" 46353e84b67SDavid Brownell * that if more than one alarm is active, they're in sync. 46453e84b67SDavid Brownell * Note that reading ALM data registers also clears IRQ status. 46553e84b67SDavid Brownell */ 46653e84b67SDavid Brownell ds1305->ctrl[0] &= ~(DS1305_AEI1 | DS1305_AEI0); 46753e84b67SDavid Brownell ds1305->ctrl[1] = 0; 46853e84b67SDavid Brownell 46953e84b67SDavid Brownell buf[0] = DS1305_WRITE | DS1305_CONTROL; 47053e84b67SDavid Brownell buf[1] = ds1305->ctrl[0]; 47153e84b67SDavid Brownell buf[2] = 0; 47253e84b67SDavid Brownell 473465008faSSachin Kamat status = spi_write_then_read(spi, buf, sizeof(buf), 47453e84b67SDavid Brownell NULL, 0); 47553e84b67SDavid Brownell if (status < 0) 47653e84b67SDavid Brownell dev_dbg(&spi->dev, "clear irq --> %d\n", status); 47753e84b67SDavid Brownell 47853e84b67SDavid Brownell mutex_unlock(lock); 47953e84b67SDavid Brownell 48053e84b67SDavid Brownell if (!test_bit(FLAG_EXITING, &ds1305->flags)) 48153e84b67SDavid Brownell enable_irq(spi->irq); 48253e84b67SDavid Brownell 48353e84b67SDavid Brownell rtc_update_irq(ds1305->rtc, 1, RTC_AF | RTC_IRQF); 48453e84b67SDavid Brownell } 48553e84b67SDavid Brownell 48653e84b67SDavid Brownell /* 48753e84b67SDavid Brownell * This "real" IRQ handler hands off to a workqueue mostly to allow 48853e84b67SDavid Brownell * mutex locking for ds1305->ctrl ... unlike I2C, we could issue async 48953e84b67SDavid Brownell * I/O requests in IRQ context (to clear the IRQ status). 49053e84b67SDavid Brownell */ 49153e84b67SDavid Brownell static irqreturn_t ds1305_irq(int irq, void *p) 49253e84b67SDavid Brownell { 49353e84b67SDavid Brownell struct ds1305 *ds1305 = p; 49453e84b67SDavid Brownell 49553e84b67SDavid Brownell disable_irq(irq); 49653e84b67SDavid Brownell schedule_work(&ds1305->work); 49753e84b67SDavid Brownell return IRQ_HANDLED; 49853e84b67SDavid Brownell } 49953e84b67SDavid Brownell 50053e84b67SDavid Brownell /*----------------------------------------------------------------------*/ 50153e84b67SDavid Brownell 50253e84b67SDavid Brownell /* 50353e84b67SDavid Brownell * Interface for NVRAM 50453e84b67SDavid Brownell */ 50553e84b67SDavid Brownell 50653e84b67SDavid Brownell static void msg_init(struct spi_message *m, struct spi_transfer *x, 50753e84b67SDavid Brownell u8 *addr, size_t count, char *tx, char *rx) 50853e84b67SDavid Brownell { 50953e84b67SDavid Brownell spi_message_init(m); 51053e84b67SDavid Brownell memset(x, 0, 2 * sizeof(*x)); 51153e84b67SDavid Brownell 51253e84b67SDavid Brownell x->tx_buf = addr; 51353e84b67SDavid Brownell x->len = 1; 51453e84b67SDavid Brownell spi_message_add_tail(x, m); 51553e84b67SDavid Brownell 51653e84b67SDavid Brownell x++; 51753e84b67SDavid Brownell 51853e84b67SDavid Brownell x->tx_buf = tx; 51953e84b67SDavid Brownell x->rx_buf = rx; 52053e84b67SDavid Brownell x->len = count; 52153e84b67SDavid Brownell spi_message_add_tail(x, m); 52253e84b67SDavid Brownell } 52353e84b67SDavid Brownell 52453e84b67SDavid Brownell static ssize_t 5252c3c8beaSChris Wright ds1305_nvram_read(struct file *filp, struct kobject *kobj, 5262c3c8beaSChris Wright struct bin_attribute *attr, 52753e84b67SDavid Brownell char *buf, loff_t off, size_t count) 52853e84b67SDavid Brownell { 52953e84b67SDavid Brownell struct spi_device *spi; 53053e84b67SDavid Brownell u8 addr; 53153e84b67SDavid Brownell struct spi_message m; 53253e84b67SDavid Brownell struct spi_transfer x[2]; 53353e84b67SDavid Brownell int status; 53453e84b67SDavid Brownell 53553e84b67SDavid Brownell spi = container_of(kobj, struct spi_device, dev.kobj); 53653e84b67SDavid Brownell 53753e84b67SDavid Brownell addr = DS1305_NVRAM + off; 53853e84b67SDavid Brownell msg_init(&m, x, &addr, count, NULL, buf); 53953e84b67SDavid Brownell 54053e84b67SDavid Brownell status = spi_sync(spi, &m); 54153e84b67SDavid Brownell if (status < 0) 54253e84b67SDavid Brownell dev_err(&spi->dev, "nvram %s error %d\n", "read", status); 54353e84b67SDavid Brownell return (status < 0) ? status : count; 54453e84b67SDavid Brownell } 54553e84b67SDavid Brownell 54653e84b67SDavid Brownell static ssize_t 5472c3c8beaSChris Wright ds1305_nvram_write(struct file *filp, struct kobject *kobj, 5482c3c8beaSChris Wright struct bin_attribute *attr, 54953e84b67SDavid Brownell char *buf, loff_t off, size_t count) 55053e84b67SDavid Brownell { 55153e84b67SDavid Brownell struct spi_device *spi; 55253e84b67SDavid Brownell u8 addr; 55353e84b67SDavid Brownell struct spi_message m; 55453e84b67SDavid Brownell struct spi_transfer x[2]; 55553e84b67SDavid Brownell int status; 55653e84b67SDavid Brownell 55753e84b67SDavid Brownell spi = container_of(kobj, struct spi_device, dev.kobj); 55853e84b67SDavid Brownell 55953e84b67SDavid Brownell addr = (DS1305_WRITE | DS1305_NVRAM) + off; 56053e84b67SDavid Brownell msg_init(&m, x, &addr, count, buf, NULL); 56153e84b67SDavid Brownell 56253e84b67SDavid Brownell status = spi_sync(spi, &m); 56353e84b67SDavid Brownell if (status < 0) 56453e84b67SDavid Brownell dev_err(&spi->dev, "nvram %s error %d\n", "write", status); 56553e84b67SDavid Brownell return (status < 0) ? status : count; 56653e84b67SDavid Brownell } 56753e84b67SDavid Brownell 56853e84b67SDavid Brownell static struct bin_attribute nvram = { 56953e84b67SDavid Brownell .attr.name = "nvram", 57053e84b67SDavid Brownell .attr.mode = S_IRUGO | S_IWUSR, 57153e84b67SDavid Brownell .read = ds1305_nvram_read, 57253e84b67SDavid Brownell .write = ds1305_nvram_write, 57353e84b67SDavid Brownell .size = DS1305_NVRAM_LEN, 57453e84b67SDavid Brownell }; 57553e84b67SDavid Brownell 57653e84b67SDavid Brownell /*----------------------------------------------------------------------*/ 57753e84b67SDavid Brownell 57853e84b67SDavid Brownell /* 57953e84b67SDavid Brownell * Interface to SPI stack 58053e84b67SDavid Brownell */ 58153e84b67SDavid Brownell 5825a167f45SGreg Kroah-Hartman static int ds1305_probe(struct spi_device *spi) 58353e84b67SDavid Brownell { 58453e84b67SDavid Brownell struct ds1305 *ds1305; 58553e84b67SDavid Brownell int status; 58653e84b67SDavid Brownell u8 addr, value; 587cfa13b24SJingoo Han struct ds1305_platform_data *pdata = dev_get_platdata(&spi->dev); 58853e84b67SDavid Brownell bool write_ctrl = false; 58953e84b67SDavid Brownell 59053e84b67SDavid Brownell /* Sanity check board setup data. This may be hooked up 59153e84b67SDavid Brownell * in 3wire mode, but we don't care. Note that unless 59253e84b67SDavid Brownell * there's an inverter in place, this needs SPI_CS_HIGH! 59353e84b67SDavid Brownell */ 59453e84b67SDavid Brownell if ((spi->bits_per_word && spi->bits_per_word != 8) 59553e84b67SDavid Brownell || (spi->max_speed_hz > 2000000) 59653e84b67SDavid Brownell || !(spi->mode & SPI_CPHA)) 59753e84b67SDavid Brownell return -EINVAL; 59853e84b67SDavid Brownell 59953e84b67SDavid Brownell /* set up driver data */ 6000529bf46SSachin Kamat ds1305 = devm_kzalloc(&spi->dev, sizeof(*ds1305), GFP_KERNEL); 60153e84b67SDavid Brownell if (!ds1305) 60253e84b67SDavid Brownell return -ENOMEM; 60353e84b67SDavid Brownell ds1305->spi = spi; 60453e84b67SDavid Brownell spi_set_drvdata(spi, ds1305); 60553e84b67SDavid Brownell 60653e84b67SDavid Brownell /* read and cache control registers */ 60753e84b67SDavid Brownell addr = DS1305_CONTROL; 608465008faSSachin Kamat status = spi_write_then_read(spi, &addr, sizeof(addr), 609465008faSSachin Kamat ds1305->ctrl, sizeof(ds1305->ctrl)); 61053e84b67SDavid Brownell if (status < 0) { 61153e84b67SDavid Brownell dev_dbg(&spi->dev, "can't %s, %d\n", 61253e84b67SDavid Brownell "read", status); 6130529bf46SSachin Kamat return status; 61453e84b67SDavid Brownell } 61553e84b67SDavid Brownell 61601a4ca16SAndy Shevchenko dev_dbg(&spi->dev, "ctrl %s: %3ph\n", "read", ds1305->ctrl); 61753e84b67SDavid Brownell 61853e84b67SDavid Brownell /* Sanity check register values ... partially compensating for the 61953e84b67SDavid Brownell * fact that SPI has no device handshake. A pullup on MISO would 62053e84b67SDavid Brownell * make these tests fail; but not all systems will have one. If 62153e84b67SDavid Brownell * some register is neither 0x00 nor 0xff, a chip is likely there. 62253e84b67SDavid Brownell */ 62353e84b67SDavid Brownell if ((ds1305->ctrl[0] & 0x38) != 0 || (ds1305->ctrl[1] & 0xfc) != 0) { 62453e84b67SDavid Brownell dev_dbg(&spi->dev, "RTC chip is not present\n"); 6250529bf46SSachin Kamat return -ENODEV; 62653e84b67SDavid Brownell } 62753e84b67SDavid Brownell if (ds1305->ctrl[2] == 0) 62853e84b67SDavid Brownell dev_dbg(&spi->dev, "chip may not be present\n"); 62953e84b67SDavid Brownell 63053e84b67SDavid Brownell /* enable writes if needed ... if we were paranoid it would 63153e84b67SDavid Brownell * make sense to enable them only when absolutely necessary. 63253e84b67SDavid Brownell */ 63353e84b67SDavid Brownell if (ds1305->ctrl[0] & DS1305_WP) { 63453e84b67SDavid Brownell u8 buf[2]; 63553e84b67SDavid Brownell 63653e84b67SDavid Brownell ds1305->ctrl[0] &= ~DS1305_WP; 63753e84b67SDavid Brownell 63853e84b67SDavid Brownell buf[0] = DS1305_WRITE | DS1305_CONTROL; 63953e84b67SDavid Brownell buf[1] = ds1305->ctrl[0]; 640465008faSSachin Kamat status = spi_write_then_read(spi, buf, sizeof(buf), NULL, 0); 64153e84b67SDavid Brownell 64253e84b67SDavid Brownell dev_dbg(&spi->dev, "clear WP --> %d\n", status); 64353e84b67SDavid Brownell if (status < 0) 6440529bf46SSachin Kamat return status; 64553e84b67SDavid Brownell } 64653e84b67SDavid Brownell 64753e84b67SDavid Brownell /* on DS1305, maybe start oscillator; like most low power 64853e84b67SDavid Brownell * oscillators, it may take a second to stabilize 64953e84b67SDavid Brownell */ 65053e84b67SDavid Brownell if (ds1305->ctrl[0] & DS1305_nEOSC) { 65153e84b67SDavid Brownell ds1305->ctrl[0] &= ~DS1305_nEOSC; 65253e84b67SDavid Brownell write_ctrl = true; 65353e84b67SDavid Brownell dev_warn(&spi->dev, "SET TIME!\n"); 65453e84b67SDavid Brownell } 65553e84b67SDavid Brownell 65653e84b67SDavid Brownell /* ack any pending IRQs */ 65753e84b67SDavid Brownell if (ds1305->ctrl[1]) { 65853e84b67SDavid Brownell ds1305->ctrl[1] = 0; 65953e84b67SDavid Brownell write_ctrl = true; 66053e84b67SDavid Brownell } 66153e84b67SDavid Brownell 66253e84b67SDavid Brownell /* this may need one-time (re)init */ 66353e84b67SDavid Brownell if (pdata) { 66453e84b67SDavid Brownell /* maybe enable trickle charge */ 66553e84b67SDavid Brownell if (((ds1305->ctrl[2] & 0xf0) != DS1305_TRICKLE_MAGIC)) { 66653e84b67SDavid Brownell ds1305->ctrl[2] = DS1305_TRICKLE_MAGIC 66753e84b67SDavid Brownell | pdata->trickle; 66853e84b67SDavid Brownell write_ctrl = true; 66953e84b67SDavid Brownell } 67053e84b67SDavid Brownell 67153e84b67SDavid Brownell /* on DS1306, configure 1 Hz signal */ 67253e84b67SDavid Brownell if (pdata->is_ds1306) { 67353e84b67SDavid Brownell if (pdata->en_1hz) { 67453e84b67SDavid Brownell if (!(ds1305->ctrl[0] & DS1306_1HZ)) { 67553e84b67SDavid Brownell ds1305->ctrl[0] |= DS1306_1HZ; 67653e84b67SDavid Brownell write_ctrl = true; 67753e84b67SDavid Brownell } 67853e84b67SDavid Brownell } else { 67953e84b67SDavid Brownell if (ds1305->ctrl[0] & DS1306_1HZ) { 68053e84b67SDavid Brownell ds1305->ctrl[0] &= ~DS1306_1HZ; 68153e84b67SDavid Brownell write_ctrl = true; 68253e84b67SDavid Brownell } 68353e84b67SDavid Brownell } 68453e84b67SDavid Brownell } 68553e84b67SDavid Brownell } 68653e84b67SDavid Brownell 68753e84b67SDavid Brownell if (write_ctrl) { 68853e84b67SDavid Brownell u8 buf[4]; 68953e84b67SDavid Brownell 69053e84b67SDavid Brownell buf[0] = DS1305_WRITE | DS1305_CONTROL; 69153e84b67SDavid Brownell buf[1] = ds1305->ctrl[0]; 69253e84b67SDavid Brownell buf[2] = ds1305->ctrl[1]; 69353e84b67SDavid Brownell buf[3] = ds1305->ctrl[2]; 694465008faSSachin Kamat status = spi_write_then_read(spi, buf, sizeof(buf), NULL, 0); 69553e84b67SDavid Brownell if (status < 0) { 69653e84b67SDavid Brownell dev_dbg(&spi->dev, "can't %s, %d\n", 69753e84b67SDavid Brownell "write", status); 6980529bf46SSachin Kamat return status; 69953e84b67SDavid Brownell } 70053e84b67SDavid Brownell 70101a4ca16SAndy Shevchenko dev_dbg(&spi->dev, "ctrl %s: %3ph\n", "write", ds1305->ctrl); 70253e84b67SDavid Brownell } 70353e84b67SDavid Brownell 70453e84b67SDavid Brownell /* see if non-Linux software set up AM/PM mode */ 70553e84b67SDavid Brownell addr = DS1305_HOUR; 706465008faSSachin Kamat status = spi_write_then_read(spi, &addr, sizeof(addr), 707465008faSSachin Kamat &value, sizeof(value)); 70853e84b67SDavid Brownell if (status < 0) { 70953e84b67SDavid Brownell dev_dbg(&spi->dev, "read HOUR --> %d\n", status); 7100529bf46SSachin Kamat return status; 71153e84b67SDavid Brownell } 71253e84b67SDavid Brownell 71353e84b67SDavid Brownell ds1305->hr12 = (DS1305_HR_12 & value) != 0; 71453e84b67SDavid Brownell if (ds1305->hr12) 71553e84b67SDavid Brownell dev_dbg(&spi->dev, "AM/PM\n"); 71653e84b67SDavid Brownell 71753e84b67SDavid Brownell /* register RTC ... from here on, ds1305->ctrl needs locking */ 7180529bf46SSachin Kamat ds1305->rtc = devm_rtc_device_register(&spi->dev, "ds1305", 71953e84b67SDavid Brownell &ds1305_ops, THIS_MODULE); 720b74d2caaSAlessandro Zummo if (IS_ERR(ds1305->rtc)) { 721b74d2caaSAlessandro Zummo status = PTR_ERR(ds1305->rtc); 72253e84b67SDavid Brownell dev_dbg(&spi->dev, "register rtc --> %d\n", status); 7230529bf46SSachin Kamat return status; 72453e84b67SDavid Brownell } 72553e84b67SDavid Brownell 72653e84b67SDavid Brownell /* Maybe set up alarm IRQ; be ready to handle it triggering right 72753e84b67SDavid Brownell * away. NOTE that we don't share this. The signal is active low, 72853e84b67SDavid Brownell * and we can't ack it before a SPI message delay. We temporarily 72953e84b67SDavid Brownell * disable the IRQ until it's acked, which lets us work with more 73053e84b67SDavid Brownell * IRQ trigger modes (not all IRQ controllers can do falling edge). 73153e84b67SDavid Brownell */ 73253e84b67SDavid Brownell if (spi->irq) { 73353e84b67SDavid Brownell INIT_WORK(&ds1305->work, ds1305_work); 7340529bf46SSachin Kamat status = devm_request_irq(&spi->dev, spi->irq, ds1305_irq, 735b74d2caaSAlessandro Zummo 0, dev_name(&ds1305->rtc->dev), ds1305); 73653e84b67SDavid Brownell if (status < 0) { 7374071ea25SAlessandro Zummo dev_err(&spi->dev, "request_irq %d --> %d\n", 73853e84b67SDavid Brownell spi->irq, status); 7394071ea25SAlessandro Zummo } else { 74026b3c01fSAnton Vorontsov device_set_wakeup_capable(&spi->dev, 1); 74153e84b67SDavid Brownell } 7424071ea25SAlessandro Zummo } 74353e84b67SDavid Brownell 74453e84b67SDavid Brownell /* export NVRAM */ 74553e84b67SDavid Brownell status = sysfs_create_bin_file(&spi->dev.kobj, &nvram); 74653e84b67SDavid Brownell if (status < 0) { 7474071ea25SAlessandro Zummo dev_err(&spi->dev, "register nvram --> %d\n", status); 74853e84b67SDavid Brownell } 74953e84b67SDavid Brownell 75053e84b67SDavid Brownell return 0; 75153e84b67SDavid Brownell } 75253e84b67SDavid Brownell 7535a167f45SGreg Kroah-Hartman static int ds1305_remove(struct spi_device *spi) 75453e84b67SDavid Brownell { 75553e84b67SDavid Brownell struct ds1305 *ds1305 = spi_get_drvdata(spi); 75653e84b67SDavid Brownell 75753e84b67SDavid Brownell sysfs_remove_bin_file(&spi->dev.kobj, &nvram); 75853e84b67SDavid Brownell 75953e84b67SDavid Brownell /* carefully shut down irq and workqueue, if present */ 76053e84b67SDavid Brownell if (spi->irq) { 76153e84b67SDavid Brownell set_bit(FLAG_EXITING, &ds1305->flags); 7620529bf46SSachin Kamat devm_free_irq(&spi->dev, spi->irq, ds1305); 7639db8995bSTejun Heo cancel_work_sync(&ds1305->work); 76453e84b67SDavid Brownell } 76553e84b67SDavid Brownell 76653e84b67SDavid Brownell return 0; 76753e84b67SDavid Brownell } 76853e84b67SDavid Brownell 76953e84b67SDavid Brownell static struct spi_driver ds1305_driver = { 77053e84b67SDavid Brownell .driver.name = "rtc-ds1305", 77153e84b67SDavid Brownell .probe = ds1305_probe, 7725a167f45SGreg Kroah-Hartman .remove = ds1305_remove, 77353e84b67SDavid Brownell /* REVISIT add suspend/resume */ 77453e84b67SDavid Brownell }; 77553e84b67SDavid Brownell 776109e9418SAxel Lin module_spi_driver(ds1305_driver); 77753e84b67SDavid Brownell 77853e84b67SDavid Brownell MODULE_DESCRIPTION("RTC driver for DS1305 and DS1306 chips"); 77953e84b67SDavid Brownell MODULE_LICENSE("GPL"); 780e0626e38SAnton Vorontsov MODULE_ALIAS("spi:rtc-ds1305"); 781