xref: /openbmc/linux/drivers/rtc/rtc-ds1305.c (revision f2adcb9c3abde5470c0cfbd74e40dec820a40153)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
253e84b67SDavid Brownell /*
353e84b67SDavid Brownell  * rtc-ds1305.c -- driver for DS1305 and DS1306 SPI RTC chips
453e84b67SDavid Brownell  *
553e84b67SDavid Brownell  * Copyright (C) 2008 David Brownell
653e84b67SDavid Brownell  */
753e84b67SDavid Brownell #include <linux/kernel.h>
853e84b67SDavid Brownell #include <linux/init.h>
953e84b67SDavid Brownell #include <linux/bcd.h>
105a0e3ad6STejun Heo #include <linux/slab.h>
1153e84b67SDavid Brownell #include <linux/rtc.h>
1253e84b67SDavid Brownell #include <linux/workqueue.h>
1353e84b67SDavid Brownell 
1453e84b67SDavid Brownell #include <linux/spi/spi.h>
1553e84b67SDavid Brownell #include <linux/spi/ds1305.h>
162113852bSPaul Gortmaker #include <linux/module.h>
1753e84b67SDavid Brownell 
1853e84b67SDavid Brownell 
1953e84b67SDavid Brownell /*
2053e84b67SDavid Brownell  * Registers ... mask DS1305_WRITE into register address to write,
2153e84b67SDavid Brownell  * otherwise you're reading it.  All non-bitmask values are BCD.
2253e84b67SDavid Brownell  */
2353e84b67SDavid Brownell #define DS1305_WRITE		0x80
2453e84b67SDavid Brownell 
2553e84b67SDavid Brownell 
2653e84b67SDavid Brownell /* RTC date/time ... the main special cases are that we:
2753e84b67SDavid Brownell  *  - Need fancy "hours" encoding in 12hour mode
2853e84b67SDavid Brownell  *  - Don't rely on the "day-of-week" field (or tm_wday)
2953e84b67SDavid Brownell  *  - Are a 21st-century clock (2000 <= year < 2100)
3053e84b67SDavid Brownell  */
3153e84b67SDavid Brownell #define DS1305_RTC_LEN		7		/* bytes for RTC regs */
3253e84b67SDavid Brownell 
3353e84b67SDavid Brownell #define DS1305_SEC		0x00		/* register addresses */
3453e84b67SDavid Brownell #define DS1305_MIN		0x01
3553e84b67SDavid Brownell #define DS1305_HOUR		0x02
3653e84b67SDavid Brownell #	define DS1305_HR_12		0x40	/* set == 12 hr mode */
3753e84b67SDavid Brownell #	define DS1305_HR_PM		0x20	/* set == PM (12hr mode) */
3853e84b67SDavid Brownell #define DS1305_WDAY		0x03
3953e84b67SDavid Brownell #define DS1305_MDAY		0x04
4053e84b67SDavid Brownell #define DS1305_MON		0x05
4153e84b67SDavid Brownell #define DS1305_YEAR		0x06
4253e84b67SDavid Brownell 
4353e84b67SDavid Brownell 
4453e84b67SDavid Brownell /* The two alarms have only sec/min/hour/wday fields (ALM_LEN).
4553e84b67SDavid Brownell  * DS1305_ALM_DISABLE disables a match field (some combos are bad).
4653e84b67SDavid Brownell  *
4753e84b67SDavid Brownell  * NOTE that since we don't use WDAY, we limit ourselves to alarms
4853e84b67SDavid Brownell  * only one day into the future (vs potentially up to a week).
4953e84b67SDavid Brownell  *
5053e84b67SDavid Brownell  * NOTE ALSO that while we could generate once-a-second IRQs (UIE), we
5153e84b67SDavid Brownell  * don't currently support them.  We'd either need to do it only when
5253e84b67SDavid Brownell  * no alarm is pending (not the standard model), or to use the second
5353e84b67SDavid Brownell  * alarm (implying that this is a DS1305 not DS1306, *and* that either
5453e84b67SDavid Brownell  * it's wired up a second IRQ we know, or that INTCN is set)
5553e84b67SDavid Brownell  */
5653e84b67SDavid Brownell #define DS1305_ALM_LEN		4		/* bytes for ALM regs */
5753e84b67SDavid Brownell #define DS1305_ALM_DISABLE	0x80
5853e84b67SDavid Brownell 
5953e84b67SDavid Brownell #define DS1305_ALM0(r)		(0x07 + (r))	/* register addresses */
6053e84b67SDavid Brownell #define DS1305_ALM1(r)		(0x0b + (r))
6153e84b67SDavid Brownell 
6253e84b67SDavid Brownell 
6353e84b67SDavid Brownell /* three control registers */
6453e84b67SDavid Brownell #define DS1305_CONTROL_LEN	3		/* bytes of control regs */
6553e84b67SDavid Brownell 
6653e84b67SDavid Brownell #define DS1305_CONTROL		0x0f		/* register addresses */
6753e84b67SDavid Brownell #	define DS1305_nEOSC		0x80	/* low enables oscillator */
6853e84b67SDavid Brownell #	define DS1305_WP		0x40	/* write protect */
6953e84b67SDavid Brownell #	define DS1305_INTCN		0x04	/* clear == only int0 used */
7053e84b67SDavid Brownell #	define DS1306_1HZ		0x04	/* enable 1Hz output */
7153e84b67SDavid Brownell #	define DS1305_AEI1		0x02	/* enable ALM1 IRQ */
7253e84b67SDavid Brownell #	define DS1305_AEI0		0x01	/* enable ALM0 IRQ */
7353e84b67SDavid Brownell #define DS1305_STATUS		0x10
7453e84b67SDavid Brownell /* status has just AEIx bits, mirrored as IRQFx */
7553e84b67SDavid Brownell #define DS1305_TRICKLE		0x11
7653e84b67SDavid Brownell /* trickle bits are defined in <linux/spi/ds1305.h> */
7753e84b67SDavid Brownell 
7853e84b67SDavid Brownell /* a bunch of NVRAM */
7953e84b67SDavid Brownell #define DS1305_NVRAM_LEN	96		/* bytes of NVRAM */
8053e84b67SDavid Brownell 
8153e84b67SDavid Brownell #define DS1305_NVRAM		0x20		/* register addresses */
8253e84b67SDavid Brownell 
8353e84b67SDavid Brownell 
8453e84b67SDavid Brownell struct ds1305 {
8553e84b67SDavid Brownell 	struct spi_device	*spi;
8653e84b67SDavid Brownell 	struct rtc_device	*rtc;
8753e84b67SDavid Brownell 
8853e84b67SDavid Brownell 	struct work_struct	work;
8953e84b67SDavid Brownell 
9053e84b67SDavid Brownell 	unsigned long		flags;
9153e84b67SDavid Brownell #define FLAG_EXITING	0
9253e84b67SDavid Brownell 
9353e84b67SDavid Brownell 	bool			hr12;
9453e84b67SDavid Brownell 	u8			ctrl[DS1305_CONTROL_LEN];
9553e84b67SDavid Brownell };
9653e84b67SDavid Brownell 
9753e84b67SDavid Brownell 
9853e84b67SDavid Brownell /*----------------------------------------------------------------------*/
9953e84b67SDavid Brownell 
10053e84b67SDavid Brownell /*
10153e84b67SDavid Brownell  * Utilities ...  tolerate 12-hour AM/PM notation in case of non-Linux
10253e84b67SDavid Brownell  * software (like a bootloader) which may require it.
10353e84b67SDavid Brownell  */
10453e84b67SDavid Brownell 
10553e84b67SDavid Brownell static unsigned bcd2hour(u8 bcd)
10653e84b67SDavid Brownell {
10753e84b67SDavid Brownell 	if (bcd & DS1305_HR_12) {
10853e84b67SDavid Brownell 		unsigned	hour = 0;
10953e84b67SDavid Brownell 
11053e84b67SDavid Brownell 		bcd &= ~DS1305_HR_12;
11153e84b67SDavid Brownell 		if (bcd & DS1305_HR_PM) {
11253e84b67SDavid Brownell 			hour = 12;
11353e84b67SDavid Brownell 			bcd &= ~DS1305_HR_PM;
11453e84b67SDavid Brownell 		}
115fe20ba70SAdrian Bunk 		hour += bcd2bin(bcd);
11653e84b67SDavid Brownell 		return hour - 1;
11753e84b67SDavid Brownell 	}
118fe20ba70SAdrian Bunk 	return bcd2bin(bcd);
11953e84b67SDavid Brownell }
12053e84b67SDavid Brownell 
12153e84b67SDavid Brownell static u8 hour2bcd(bool hr12, int hour)
12253e84b67SDavid Brownell {
12353e84b67SDavid Brownell 	if (hr12) {
12453e84b67SDavid Brownell 		hour++;
12553e84b67SDavid Brownell 		if (hour <= 12)
126fe20ba70SAdrian Bunk 			return DS1305_HR_12 | bin2bcd(hour);
12753e84b67SDavid Brownell 		hour -= 12;
128fe20ba70SAdrian Bunk 		return DS1305_HR_12 | DS1305_HR_PM | bin2bcd(hour);
12953e84b67SDavid Brownell 	}
130fe20ba70SAdrian Bunk 	return bin2bcd(hour);
13153e84b67SDavid Brownell }
13253e84b67SDavid Brownell 
13353e84b67SDavid Brownell /*----------------------------------------------------------------------*/
13453e84b67SDavid Brownell 
13553e84b67SDavid Brownell /*
13653e84b67SDavid Brownell  * Interface to RTC framework
13753e84b67SDavid Brownell  */
13853e84b67SDavid Brownell 
13916380c15SJohn Stultz static int ds1305_alarm_irq_enable(struct device *dev, unsigned int enabled)
14053e84b67SDavid Brownell {
14153e84b67SDavid Brownell 	struct ds1305	*ds1305 = dev_get_drvdata(dev);
14253e84b67SDavid Brownell 	u8		buf[2];
14316380c15SJohn Stultz 	long		err = -EINVAL;
14453e84b67SDavid Brownell 
14553e84b67SDavid Brownell 	buf[0] = DS1305_WRITE | DS1305_CONTROL;
14653e84b67SDavid Brownell 	buf[1] = ds1305->ctrl[0];
14753e84b67SDavid Brownell 
14816380c15SJohn Stultz 	if (enabled) {
14953e84b67SDavid Brownell 		if (ds1305->ctrl[0] & DS1305_AEI0)
15053e84b67SDavid Brownell 			goto done;
15153e84b67SDavid Brownell 		buf[1] |= DS1305_AEI0;
15216380c15SJohn Stultz 	} else {
15316380c15SJohn Stultz 		if (!(buf[1] & DS1305_AEI0))
15416380c15SJohn Stultz 			goto done;
15516380c15SJohn Stultz 		buf[1] &= ~DS1305_AEI0;
15653e84b67SDavid Brownell 	}
157465008faSSachin Kamat 	err = spi_write_then_read(ds1305->spi, buf, sizeof(buf), NULL, 0);
15816380c15SJohn Stultz 	if (err >= 0)
15953e84b67SDavid Brownell 		ds1305->ctrl[0] = buf[1];
16053e84b67SDavid Brownell done:
16116380c15SJohn Stultz 	return err;
16216380c15SJohn Stultz 
16353e84b67SDavid Brownell }
16453e84b67SDavid Brownell 
16553e84b67SDavid Brownell 
16653e84b67SDavid Brownell /*
16753e84b67SDavid Brownell  * Get/set of date and time is pretty normal.
16853e84b67SDavid Brownell  */
16953e84b67SDavid Brownell 
17053e84b67SDavid Brownell static int ds1305_get_time(struct device *dev, struct rtc_time *time)
17153e84b67SDavid Brownell {
17253e84b67SDavid Brownell 	struct ds1305	*ds1305 = dev_get_drvdata(dev);
17353e84b67SDavid Brownell 	u8		addr = DS1305_SEC;
17453e84b67SDavid Brownell 	u8		buf[DS1305_RTC_LEN];
17553e84b67SDavid Brownell 	int		status;
17653e84b67SDavid Brownell 
17753e84b67SDavid Brownell 	/* Use write-then-read to get all the date/time registers
17853e84b67SDavid Brownell 	 * since dma from stack is nonportable
17953e84b67SDavid Brownell 	 */
180465008faSSachin Kamat 	status = spi_write_then_read(ds1305->spi, &addr, sizeof(addr),
181465008faSSachin Kamat 			buf, sizeof(buf));
18253e84b67SDavid Brownell 	if (status < 0)
18353e84b67SDavid Brownell 		return status;
18453e84b67SDavid Brownell 
185ff67abd2SRasmus Villemoes 	dev_vdbg(dev, "%s: %3ph, %4ph\n", "read", &buf[0], &buf[3]);
18653e84b67SDavid Brownell 
18753e84b67SDavid Brownell 	/* Decode the registers */
188fe20ba70SAdrian Bunk 	time->tm_sec = bcd2bin(buf[DS1305_SEC]);
189fe20ba70SAdrian Bunk 	time->tm_min = bcd2bin(buf[DS1305_MIN]);
19053e84b67SDavid Brownell 	time->tm_hour = bcd2hour(buf[DS1305_HOUR]);
19153e84b67SDavid Brownell 	time->tm_wday = buf[DS1305_WDAY] - 1;
192fe20ba70SAdrian Bunk 	time->tm_mday = bcd2bin(buf[DS1305_MDAY]);
193fe20ba70SAdrian Bunk 	time->tm_mon = bcd2bin(buf[DS1305_MON]) - 1;
194fe20ba70SAdrian Bunk 	time->tm_year = bcd2bin(buf[DS1305_YEAR]) + 100;
19553e84b67SDavid Brownell 
19653e84b67SDavid Brownell 	dev_vdbg(dev, "%s secs=%d, mins=%d, "
19753e84b67SDavid Brownell 		"hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
19853e84b67SDavid Brownell 		"read", time->tm_sec, time->tm_min,
19953e84b67SDavid Brownell 		time->tm_hour, time->tm_mday,
20053e84b67SDavid Brownell 		time->tm_mon, time->tm_year, time->tm_wday);
20153e84b67SDavid Brownell 
20222652ba7SAlexandre Belloni 	return 0;
20353e84b67SDavid Brownell }
20453e84b67SDavid Brownell 
20553e84b67SDavid Brownell static int ds1305_set_time(struct device *dev, struct rtc_time *time)
20653e84b67SDavid Brownell {
20753e84b67SDavid Brownell 	struct ds1305	*ds1305 = dev_get_drvdata(dev);
20853e84b67SDavid Brownell 	u8		buf[1 + DS1305_RTC_LEN];
20953e84b67SDavid Brownell 	u8		*bp = buf;
21053e84b67SDavid Brownell 
21153e84b67SDavid Brownell 	dev_vdbg(dev, "%s secs=%d, mins=%d, "
21253e84b67SDavid Brownell 		"hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
21353e84b67SDavid Brownell 		"write", time->tm_sec, time->tm_min,
21453e84b67SDavid Brownell 		time->tm_hour, time->tm_mday,
21553e84b67SDavid Brownell 		time->tm_mon, time->tm_year, time->tm_wday);
21653e84b67SDavid Brownell 
21753e84b67SDavid Brownell 	/* Write registers starting at the first time/date address. */
21853e84b67SDavid Brownell 	*bp++ = DS1305_WRITE | DS1305_SEC;
21953e84b67SDavid Brownell 
220fe20ba70SAdrian Bunk 	*bp++ = bin2bcd(time->tm_sec);
221fe20ba70SAdrian Bunk 	*bp++ = bin2bcd(time->tm_min);
22253e84b67SDavid Brownell 	*bp++ = hour2bcd(ds1305->hr12, time->tm_hour);
22353e84b67SDavid Brownell 	*bp++ = (time->tm_wday < 7) ? (time->tm_wday + 1) : 1;
224fe20ba70SAdrian Bunk 	*bp++ = bin2bcd(time->tm_mday);
225fe20ba70SAdrian Bunk 	*bp++ = bin2bcd(time->tm_mon + 1);
226fe20ba70SAdrian Bunk 	*bp++ = bin2bcd(time->tm_year - 100);
22753e84b67SDavid Brownell 
228ff67abd2SRasmus Villemoes 	dev_dbg(dev, "%s: %3ph, %4ph\n", "write", &buf[1], &buf[4]);
22953e84b67SDavid Brownell 
23053e84b67SDavid Brownell 	/* use write-then-read since dma from stack is nonportable */
231465008faSSachin Kamat 	return spi_write_then_read(ds1305->spi, buf, sizeof(buf),
23253e84b67SDavid Brownell 			NULL, 0);
23353e84b67SDavid Brownell }
23453e84b67SDavid Brownell 
23553e84b67SDavid Brownell /*
23653e84b67SDavid Brownell  * Get/set of alarm is a bit funky:
23753e84b67SDavid Brownell  *
23853e84b67SDavid Brownell  * - First there's the inherent raciness of getting the (partitioned)
23953e84b67SDavid Brownell  *   status of an alarm that could trigger while we're reading parts
24053e84b67SDavid Brownell  *   of that status.
24153e84b67SDavid Brownell  *
24253e84b67SDavid Brownell  * - Second there's its limited range (we could increase it a bit by
24353e84b67SDavid Brownell  *   relying on WDAY), which means it will easily roll over.
24453e84b67SDavid Brownell  *
24553e84b67SDavid Brownell  * - Third there's the choice of two alarms and alarm signals.
24653e84b67SDavid Brownell  *   Here we use ALM0 and expect that nINT0 (open drain) is used;
24753e84b67SDavid Brownell  *   that's the only real option for DS1306 runtime alarms, and is
24853e84b67SDavid Brownell  *   natural on DS1305.
24953e84b67SDavid Brownell  *
25053e84b67SDavid Brownell  * - Fourth, there's also ALM1, and a second interrupt signal:
25153e84b67SDavid Brownell  *     + On DS1305 ALM1 uses nINT1 (when INTCN=1) else nINT0;
25253e84b67SDavid Brownell  *     + On DS1306 ALM1 only uses INT1 (an active high pulse)
25353e84b67SDavid Brownell  *       and it won't work when VCC1 is active.
25453e84b67SDavid Brownell  *
25553e84b67SDavid Brownell  *   So to be most general, we should probably set both alarms to the
25653e84b67SDavid Brownell  *   same value, letting ALM1 be the wakeup event source on DS1306
25753e84b67SDavid Brownell  *   and handling several wiring options on DS1305.
25853e84b67SDavid Brownell  *
25953e84b67SDavid Brownell  * - Fifth, we support the polled mode (as well as possible; why not?)
26053e84b67SDavid Brownell  *   even when no interrupt line is wired to an IRQ.
26153e84b67SDavid Brownell  */
26253e84b67SDavid Brownell 
26353e84b67SDavid Brownell /*
26453e84b67SDavid Brownell  * Context: caller holds rtc->ops_lock (to protect ds1305->ctrl)
26553e84b67SDavid Brownell  */
26653e84b67SDavid Brownell static int ds1305_get_alarm(struct device *dev, struct rtc_wkalrm *alm)
26753e84b67SDavid Brownell {
26853e84b67SDavid Brownell 	struct ds1305	*ds1305 = dev_get_drvdata(dev);
26953e84b67SDavid Brownell 	struct spi_device *spi = ds1305->spi;
27053e84b67SDavid Brownell 	u8		addr;
27153e84b67SDavid Brownell 	int		status;
27253e84b67SDavid Brownell 	u8		buf[DS1305_ALM_LEN];
27353e84b67SDavid Brownell 
27453e84b67SDavid Brownell 	/* Refresh control register cache BEFORE reading ALM0 registers,
27553e84b67SDavid Brownell 	 * since reading alarm registers acks any pending IRQ.  That
27653e84b67SDavid Brownell 	 * makes returning "pending" status a bit of a lie, but that bit
27753e84b67SDavid Brownell 	 * of EFI status is at best fragile anyway (given IRQ handlers).
27853e84b67SDavid Brownell 	 */
27953e84b67SDavid Brownell 	addr = DS1305_CONTROL;
280465008faSSachin Kamat 	status = spi_write_then_read(spi, &addr, sizeof(addr),
281465008faSSachin Kamat 			ds1305->ctrl, sizeof(ds1305->ctrl));
28253e84b67SDavid Brownell 	if (status < 0)
28353e84b67SDavid Brownell 		return status;
28453e84b67SDavid Brownell 
28553e84b67SDavid Brownell 	alm->enabled = !!(ds1305->ctrl[0] & DS1305_AEI0);
28653e84b67SDavid Brownell 	alm->pending = !!(ds1305->ctrl[1] & DS1305_AEI0);
28753e84b67SDavid Brownell 
28853e84b67SDavid Brownell 	/* get and check ALM0 registers */
28953e84b67SDavid Brownell 	addr = DS1305_ALM0(DS1305_SEC);
290465008faSSachin Kamat 	status = spi_write_then_read(spi, &addr, sizeof(addr),
291465008faSSachin Kamat 			buf, sizeof(buf));
29253e84b67SDavid Brownell 	if (status < 0)
29353e84b67SDavid Brownell 		return status;
29453e84b67SDavid Brownell 
29553e84b67SDavid Brownell 	dev_vdbg(dev, "%s: %02x %02x %02x %02x\n",
29653e84b67SDavid Brownell 		"alm0 read", buf[DS1305_SEC], buf[DS1305_MIN],
29753e84b67SDavid Brownell 		buf[DS1305_HOUR], buf[DS1305_WDAY]);
29853e84b67SDavid Brownell 
29953e84b67SDavid Brownell 	if ((DS1305_ALM_DISABLE & buf[DS1305_SEC])
30053e84b67SDavid Brownell 			|| (DS1305_ALM_DISABLE & buf[DS1305_MIN])
30153e84b67SDavid Brownell 			|| (DS1305_ALM_DISABLE & buf[DS1305_HOUR]))
30253e84b67SDavid Brownell 		return -EIO;
30353e84b67SDavid Brownell 
30453e84b67SDavid Brownell 	/* Stuff these values into alm->time and let RTC framework code
30553e84b67SDavid Brownell 	 * fill in the rest ... and also handle rollover to tomorrow when
30653e84b67SDavid Brownell 	 * that's needed.
30753e84b67SDavid Brownell 	 */
308fe20ba70SAdrian Bunk 	alm->time.tm_sec = bcd2bin(buf[DS1305_SEC]);
309fe20ba70SAdrian Bunk 	alm->time.tm_min = bcd2bin(buf[DS1305_MIN]);
31053e84b67SDavid Brownell 	alm->time.tm_hour = bcd2hour(buf[DS1305_HOUR]);
31153e84b67SDavid Brownell 
31253e84b67SDavid Brownell 	return 0;
31353e84b67SDavid Brownell }
31453e84b67SDavid Brownell 
31553e84b67SDavid Brownell /*
31653e84b67SDavid Brownell  * Context: caller holds rtc->ops_lock (to protect ds1305->ctrl)
31753e84b67SDavid Brownell  */
31853e84b67SDavid Brownell static int ds1305_set_alarm(struct device *dev, struct rtc_wkalrm *alm)
31953e84b67SDavid Brownell {
32053e84b67SDavid Brownell 	struct ds1305	*ds1305 = dev_get_drvdata(dev);
32153e84b67SDavid Brownell 	struct spi_device *spi = ds1305->spi;
32253e84b67SDavid Brownell 	unsigned long	now, later;
32353e84b67SDavid Brownell 	struct rtc_time	tm;
32453e84b67SDavid Brownell 	int		status;
32553e84b67SDavid Brownell 	u8		buf[1 + DS1305_ALM_LEN];
32653e84b67SDavid Brownell 
32753e84b67SDavid Brownell 	/* convert desired alarm to time_t */
328*f2adcb9cSAlexandre Belloni 	later = rtc_tm_to_time64(&alm->time);
32953e84b67SDavid Brownell 
33053e84b67SDavid Brownell 	/* Read current time as time_t */
33153e84b67SDavid Brownell 	status = ds1305_get_time(dev, &tm);
33253e84b67SDavid Brownell 	if (status < 0)
33353e84b67SDavid Brownell 		return status;
334*f2adcb9cSAlexandre Belloni 	now = rtc_tm_to_time64(&tm);
33553e84b67SDavid Brownell 
33653e84b67SDavid Brownell 	/* make sure alarm fires within the next 24 hours */
33753e84b67SDavid Brownell 	if (later <= now)
33853e84b67SDavid Brownell 		return -EINVAL;
33953e84b67SDavid Brownell 	if ((later - now) > 24 * 60 * 60)
34053e84b67SDavid Brownell 		return -EDOM;
34153e84b67SDavid Brownell 
34253e84b67SDavid Brownell 	/* disable alarm if needed */
34353e84b67SDavid Brownell 	if (ds1305->ctrl[0] & DS1305_AEI0) {
34453e84b67SDavid Brownell 		ds1305->ctrl[0] &= ~DS1305_AEI0;
34553e84b67SDavid Brownell 
34653e84b67SDavid Brownell 		buf[0] = DS1305_WRITE | DS1305_CONTROL;
34753e84b67SDavid Brownell 		buf[1] = ds1305->ctrl[0];
34853e84b67SDavid Brownell 		status = spi_write_then_read(ds1305->spi, buf, 2, NULL, 0);
34953e84b67SDavid Brownell 		if (status < 0)
35053e84b67SDavid Brownell 			return status;
35153e84b67SDavid Brownell 	}
35253e84b67SDavid Brownell 
35353e84b67SDavid Brownell 	/* write alarm */
35453e84b67SDavid Brownell 	buf[0] = DS1305_WRITE | DS1305_ALM0(DS1305_SEC);
355fe20ba70SAdrian Bunk 	buf[1 + DS1305_SEC] = bin2bcd(alm->time.tm_sec);
356fe20ba70SAdrian Bunk 	buf[1 + DS1305_MIN] = bin2bcd(alm->time.tm_min);
35753e84b67SDavid Brownell 	buf[1 + DS1305_HOUR] = hour2bcd(ds1305->hr12, alm->time.tm_hour);
35853e84b67SDavid Brownell 	buf[1 + DS1305_WDAY] = DS1305_ALM_DISABLE;
35953e84b67SDavid Brownell 
36053e84b67SDavid Brownell 	dev_dbg(dev, "%s: %02x %02x %02x %02x\n",
36153e84b67SDavid Brownell 		"alm0 write", buf[1 + DS1305_SEC], buf[1 + DS1305_MIN],
36253e84b67SDavid Brownell 		buf[1 + DS1305_HOUR], buf[1 + DS1305_WDAY]);
36353e84b67SDavid Brownell 
364465008faSSachin Kamat 	status = spi_write_then_read(spi, buf, sizeof(buf), NULL, 0);
36553e84b67SDavid Brownell 	if (status < 0)
36653e84b67SDavid Brownell 		return status;
36753e84b67SDavid Brownell 
36853e84b67SDavid Brownell 	/* enable alarm if requested */
36953e84b67SDavid Brownell 	if (alm->enabled) {
37053e84b67SDavid Brownell 		ds1305->ctrl[0] |= DS1305_AEI0;
37153e84b67SDavid Brownell 
37253e84b67SDavid Brownell 		buf[0] = DS1305_WRITE | DS1305_CONTROL;
37353e84b67SDavid Brownell 		buf[1] = ds1305->ctrl[0];
37453e84b67SDavid Brownell 		status = spi_write_then_read(ds1305->spi, buf, 2, NULL, 0);
37553e84b67SDavid Brownell 	}
37653e84b67SDavid Brownell 
37753e84b67SDavid Brownell 	return status;
37853e84b67SDavid Brownell }
37953e84b67SDavid Brownell 
38053e84b67SDavid Brownell #ifdef CONFIG_PROC_FS
38153e84b67SDavid Brownell 
38253e84b67SDavid Brownell static int ds1305_proc(struct device *dev, struct seq_file *seq)
38353e84b67SDavid Brownell {
38453e84b67SDavid Brownell 	struct ds1305	*ds1305 = dev_get_drvdata(dev);
38553e84b67SDavid Brownell 	char		*diodes = "no";
38653e84b67SDavid Brownell 	char		*resistors = "";
38753e84b67SDavid Brownell 
38853e84b67SDavid Brownell 	/* ctrl[2] is treated as read-only; no locking needed */
38953e84b67SDavid Brownell 	if ((ds1305->ctrl[2] & 0xf0) == DS1305_TRICKLE_MAGIC) {
39053e84b67SDavid Brownell 		switch (ds1305->ctrl[2] & 0x0c) {
39153e84b67SDavid Brownell 		case DS1305_TRICKLE_DS2:
39253e84b67SDavid Brownell 			diodes = "2 diodes, ";
39353e84b67SDavid Brownell 			break;
39453e84b67SDavid Brownell 		case DS1305_TRICKLE_DS1:
39553e84b67SDavid Brownell 			diodes = "1 diode, ";
39653e84b67SDavid Brownell 			break;
39753e84b67SDavid Brownell 		default:
39853e84b67SDavid Brownell 			goto done;
39953e84b67SDavid Brownell 		}
40053e84b67SDavid Brownell 		switch (ds1305->ctrl[2] & 0x03) {
40153e84b67SDavid Brownell 		case DS1305_TRICKLE_2K:
40253e84b67SDavid Brownell 			resistors = "2k Ohm";
40353e84b67SDavid Brownell 			break;
40453e84b67SDavid Brownell 		case DS1305_TRICKLE_4K:
40553e84b67SDavid Brownell 			resistors = "4k Ohm";
40653e84b67SDavid Brownell 			break;
40753e84b67SDavid Brownell 		case DS1305_TRICKLE_8K:
40853e84b67SDavid Brownell 			resistors = "8k Ohm";
40953e84b67SDavid Brownell 			break;
41053e84b67SDavid Brownell 		default:
41153e84b67SDavid Brownell 			diodes = "no";
41253e84b67SDavid Brownell 			break;
41353e84b67SDavid Brownell 		}
41453e84b67SDavid Brownell 	}
41553e84b67SDavid Brownell 
41653e84b67SDavid Brownell done:
4174395eb1fSJoe Perches 	seq_printf(seq, "trickle_charge\t: %s%s\n", diodes, resistors);
4184395eb1fSJoe Perches 
4194395eb1fSJoe Perches 	return 0;
42053e84b67SDavid Brownell }
42153e84b67SDavid Brownell 
42253e84b67SDavid Brownell #else
42353e84b67SDavid Brownell #define ds1305_proc	NULL
42453e84b67SDavid Brownell #endif
42553e84b67SDavid Brownell 
42653e84b67SDavid Brownell static const struct rtc_class_ops ds1305_ops = {
42753e84b67SDavid Brownell 	.read_time	= ds1305_get_time,
42853e84b67SDavid Brownell 	.set_time	= ds1305_set_time,
42953e84b67SDavid Brownell 	.read_alarm	= ds1305_get_alarm,
43053e84b67SDavid Brownell 	.set_alarm	= ds1305_set_alarm,
43153e84b67SDavid Brownell 	.proc		= ds1305_proc,
43216380c15SJohn Stultz 	.alarm_irq_enable = ds1305_alarm_irq_enable,
43353e84b67SDavid Brownell };
43453e84b67SDavid Brownell 
43553e84b67SDavid Brownell static void ds1305_work(struct work_struct *work)
43653e84b67SDavid Brownell {
43753e84b67SDavid Brownell 	struct ds1305	*ds1305 = container_of(work, struct ds1305, work);
43853e84b67SDavid Brownell 	struct mutex	*lock = &ds1305->rtc->ops_lock;
43953e84b67SDavid Brownell 	struct spi_device *spi = ds1305->spi;
44053e84b67SDavid Brownell 	u8		buf[3];
44153e84b67SDavid Brownell 	int		status;
44253e84b67SDavid Brownell 
44353e84b67SDavid Brownell 	/* lock to protect ds1305->ctrl */
44453e84b67SDavid Brownell 	mutex_lock(lock);
44553e84b67SDavid Brownell 
44653e84b67SDavid Brownell 	/* Disable the IRQ, and clear its status ... for now, we "know"
44753e84b67SDavid Brownell 	 * that if more than one alarm is active, they're in sync.
44853e84b67SDavid Brownell 	 * Note that reading ALM data registers also clears IRQ status.
44953e84b67SDavid Brownell 	 */
45053e84b67SDavid Brownell 	ds1305->ctrl[0] &= ~(DS1305_AEI1 | DS1305_AEI0);
45153e84b67SDavid Brownell 	ds1305->ctrl[1] = 0;
45253e84b67SDavid Brownell 
45353e84b67SDavid Brownell 	buf[0] = DS1305_WRITE | DS1305_CONTROL;
45453e84b67SDavid Brownell 	buf[1] = ds1305->ctrl[0];
45553e84b67SDavid Brownell 	buf[2] = 0;
45653e84b67SDavid Brownell 
457465008faSSachin Kamat 	status = spi_write_then_read(spi, buf, sizeof(buf),
45853e84b67SDavid Brownell 			NULL, 0);
45953e84b67SDavid Brownell 	if (status < 0)
46053e84b67SDavid Brownell 		dev_dbg(&spi->dev, "clear irq --> %d\n", status);
46153e84b67SDavid Brownell 
46253e84b67SDavid Brownell 	mutex_unlock(lock);
46353e84b67SDavid Brownell 
46453e84b67SDavid Brownell 	if (!test_bit(FLAG_EXITING, &ds1305->flags))
46553e84b67SDavid Brownell 		enable_irq(spi->irq);
46653e84b67SDavid Brownell 
46753e84b67SDavid Brownell 	rtc_update_irq(ds1305->rtc, 1, RTC_AF | RTC_IRQF);
46853e84b67SDavid Brownell }
46953e84b67SDavid Brownell 
47053e84b67SDavid Brownell /*
47153e84b67SDavid Brownell  * This "real" IRQ handler hands off to a workqueue mostly to allow
47253e84b67SDavid Brownell  * mutex locking for ds1305->ctrl ... unlike I2C, we could issue async
47353e84b67SDavid Brownell  * I/O requests in IRQ context (to clear the IRQ status).
47453e84b67SDavid Brownell  */
47553e84b67SDavid Brownell static irqreturn_t ds1305_irq(int irq, void *p)
47653e84b67SDavid Brownell {
47753e84b67SDavid Brownell 	struct ds1305		*ds1305 = p;
47853e84b67SDavid Brownell 
47953e84b67SDavid Brownell 	disable_irq(irq);
48053e84b67SDavid Brownell 	schedule_work(&ds1305->work);
48153e84b67SDavid Brownell 	return IRQ_HANDLED;
48253e84b67SDavid Brownell }
48353e84b67SDavid Brownell 
48453e84b67SDavid Brownell /*----------------------------------------------------------------------*/
48553e84b67SDavid Brownell 
48653e84b67SDavid Brownell /*
48753e84b67SDavid Brownell  * Interface for NVRAM
48853e84b67SDavid Brownell  */
48953e84b67SDavid Brownell 
49053e84b67SDavid Brownell static void msg_init(struct spi_message *m, struct spi_transfer *x,
49153e84b67SDavid Brownell 		u8 *addr, size_t count, char *tx, char *rx)
49253e84b67SDavid Brownell {
49353e84b67SDavid Brownell 	spi_message_init(m);
49453e84b67SDavid Brownell 	memset(x, 0, 2 * sizeof(*x));
49553e84b67SDavid Brownell 
49653e84b67SDavid Brownell 	x->tx_buf = addr;
49753e84b67SDavid Brownell 	x->len = 1;
49853e84b67SDavid Brownell 	spi_message_add_tail(x, m);
49953e84b67SDavid Brownell 
50053e84b67SDavid Brownell 	x++;
50153e84b67SDavid Brownell 
50253e84b67SDavid Brownell 	x->tx_buf = tx;
50353e84b67SDavid Brownell 	x->rx_buf = rx;
50453e84b67SDavid Brownell 	x->len = count;
50553e84b67SDavid Brownell 	spi_message_add_tail(x, m);
50653e84b67SDavid Brownell }
50753e84b67SDavid Brownell 
50841e607f2SAlexandre Belloni static int ds1305_nvram_read(void *priv, unsigned int off, void *buf,
50941e607f2SAlexandre Belloni 			     size_t count)
51053e84b67SDavid Brownell {
51141e607f2SAlexandre Belloni 	struct ds1305		*ds1305 = priv;
51241e607f2SAlexandre Belloni 	struct spi_device	*spi = ds1305->spi;
51353e84b67SDavid Brownell 	u8			addr;
51453e84b67SDavid Brownell 	struct spi_message	m;
51553e84b67SDavid Brownell 	struct spi_transfer	x[2];
51653e84b67SDavid Brownell 
51753e84b67SDavid Brownell 	addr = DS1305_NVRAM + off;
51853e84b67SDavid Brownell 	msg_init(&m, x, &addr, count, NULL, buf);
51953e84b67SDavid Brownell 
52041e607f2SAlexandre Belloni 	return spi_sync(spi, &m);
52153e84b67SDavid Brownell }
52253e84b67SDavid Brownell 
52341e607f2SAlexandre Belloni static int ds1305_nvram_write(void *priv, unsigned int off, void *buf,
52441e607f2SAlexandre Belloni 			      size_t count)
52553e84b67SDavid Brownell {
52641e607f2SAlexandre Belloni 	struct ds1305		*ds1305 = priv;
52741e607f2SAlexandre Belloni 	struct spi_device	*spi = ds1305->spi;
52853e84b67SDavid Brownell 	u8			addr;
52953e84b67SDavid Brownell 	struct spi_message	m;
53053e84b67SDavid Brownell 	struct spi_transfer	x[2];
53153e84b67SDavid Brownell 
53253e84b67SDavid Brownell 	addr = (DS1305_WRITE | DS1305_NVRAM) + off;
53353e84b67SDavid Brownell 	msg_init(&m, x, &addr, count, buf, NULL);
53453e84b67SDavid Brownell 
53541e607f2SAlexandre Belloni 	return spi_sync(spi, &m);
53653e84b67SDavid Brownell }
53753e84b67SDavid Brownell 
53853e84b67SDavid Brownell /*----------------------------------------------------------------------*/
53953e84b67SDavid Brownell 
54053e84b67SDavid Brownell /*
54153e84b67SDavid Brownell  * Interface to SPI stack
54253e84b67SDavid Brownell  */
54353e84b67SDavid Brownell 
5445a167f45SGreg Kroah-Hartman static int ds1305_probe(struct spi_device *spi)
54553e84b67SDavid Brownell {
54653e84b67SDavid Brownell 	struct ds1305			*ds1305;
54753e84b67SDavid Brownell 	int				status;
54853e84b67SDavid Brownell 	u8				addr, value;
549cfa13b24SJingoo Han 	struct ds1305_platform_data	*pdata = dev_get_platdata(&spi->dev);
55053e84b67SDavid Brownell 	bool				write_ctrl = false;
551eed9d7a3SAlexandre Belloni 	struct nvmem_config ds1305_nvmem_cfg = {
552eed9d7a3SAlexandre Belloni 		.name = "ds1305_nvram",
553eed9d7a3SAlexandre Belloni 		.word_size = 1,
554eed9d7a3SAlexandre Belloni 		.stride = 1,
555eed9d7a3SAlexandre Belloni 		.size = DS1305_NVRAM_LEN,
556eed9d7a3SAlexandre Belloni 		.reg_read = ds1305_nvram_read,
557eed9d7a3SAlexandre Belloni 		.reg_write = ds1305_nvram_write,
558eed9d7a3SAlexandre Belloni 	};
55953e84b67SDavid Brownell 
56053e84b67SDavid Brownell 	/* Sanity check board setup data.  This may be hooked up
56153e84b67SDavid Brownell 	 * in 3wire mode, but we don't care.  Note that unless
56253e84b67SDavid Brownell 	 * there's an inverter in place, this needs SPI_CS_HIGH!
56353e84b67SDavid Brownell 	 */
56453e84b67SDavid Brownell 	if ((spi->bits_per_word && spi->bits_per_word != 8)
56553e84b67SDavid Brownell 			|| (spi->max_speed_hz > 2000000)
56653e84b67SDavid Brownell 			|| !(spi->mode & SPI_CPHA))
56753e84b67SDavid Brownell 		return -EINVAL;
56853e84b67SDavid Brownell 
56953e84b67SDavid Brownell 	/* set up driver data */
5700529bf46SSachin Kamat 	ds1305 = devm_kzalloc(&spi->dev, sizeof(*ds1305), GFP_KERNEL);
57153e84b67SDavid Brownell 	if (!ds1305)
57253e84b67SDavid Brownell 		return -ENOMEM;
57353e84b67SDavid Brownell 	ds1305->spi = spi;
57453e84b67SDavid Brownell 	spi_set_drvdata(spi, ds1305);
57553e84b67SDavid Brownell 
57653e84b67SDavid Brownell 	/* read and cache control registers */
57753e84b67SDavid Brownell 	addr = DS1305_CONTROL;
578465008faSSachin Kamat 	status = spi_write_then_read(spi, &addr, sizeof(addr),
579465008faSSachin Kamat 			ds1305->ctrl, sizeof(ds1305->ctrl));
58053e84b67SDavid Brownell 	if (status < 0) {
58153e84b67SDavid Brownell 		dev_dbg(&spi->dev, "can't %s, %d\n",
58253e84b67SDavid Brownell 				"read", status);
5830529bf46SSachin Kamat 		return status;
58453e84b67SDavid Brownell 	}
58553e84b67SDavid Brownell 
58601a4ca16SAndy Shevchenko 	dev_dbg(&spi->dev, "ctrl %s: %3ph\n", "read", ds1305->ctrl);
58753e84b67SDavid Brownell 
58853e84b67SDavid Brownell 	/* Sanity check register values ... partially compensating for the
58953e84b67SDavid Brownell 	 * fact that SPI has no device handshake.  A pullup on MISO would
59053e84b67SDavid Brownell 	 * make these tests fail; but not all systems will have one.  If
59153e84b67SDavid Brownell 	 * some register is neither 0x00 nor 0xff, a chip is likely there.
59253e84b67SDavid Brownell 	 */
59353e84b67SDavid Brownell 	if ((ds1305->ctrl[0] & 0x38) != 0 || (ds1305->ctrl[1] & 0xfc) != 0) {
59453e84b67SDavid Brownell 		dev_dbg(&spi->dev, "RTC chip is not present\n");
5950529bf46SSachin Kamat 		return -ENODEV;
59653e84b67SDavid Brownell 	}
59753e84b67SDavid Brownell 	if (ds1305->ctrl[2] == 0)
59853e84b67SDavid Brownell 		dev_dbg(&spi->dev, "chip may not be present\n");
59953e84b67SDavid Brownell 
60053e84b67SDavid Brownell 	/* enable writes if needed ... if we were paranoid it would
60153e84b67SDavid Brownell 	 * make sense to enable them only when absolutely necessary.
60253e84b67SDavid Brownell 	 */
60353e84b67SDavid Brownell 	if (ds1305->ctrl[0] & DS1305_WP) {
60453e84b67SDavid Brownell 		u8		buf[2];
60553e84b67SDavid Brownell 
60653e84b67SDavid Brownell 		ds1305->ctrl[0] &= ~DS1305_WP;
60753e84b67SDavid Brownell 
60853e84b67SDavid Brownell 		buf[0] = DS1305_WRITE | DS1305_CONTROL;
60953e84b67SDavid Brownell 		buf[1] = ds1305->ctrl[0];
610465008faSSachin Kamat 		status = spi_write_then_read(spi, buf, sizeof(buf), NULL, 0);
61153e84b67SDavid Brownell 
61253e84b67SDavid Brownell 		dev_dbg(&spi->dev, "clear WP --> %d\n", status);
61353e84b67SDavid Brownell 		if (status < 0)
6140529bf46SSachin Kamat 			return status;
61553e84b67SDavid Brownell 	}
61653e84b67SDavid Brownell 
61753e84b67SDavid Brownell 	/* on DS1305, maybe start oscillator; like most low power
61853e84b67SDavid Brownell 	 * oscillators, it may take a second to stabilize
61953e84b67SDavid Brownell 	 */
62053e84b67SDavid Brownell 	if (ds1305->ctrl[0] & DS1305_nEOSC) {
62153e84b67SDavid Brownell 		ds1305->ctrl[0] &= ~DS1305_nEOSC;
62253e84b67SDavid Brownell 		write_ctrl = true;
62353e84b67SDavid Brownell 		dev_warn(&spi->dev, "SET TIME!\n");
62453e84b67SDavid Brownell 	}
62553e84b67SDavid Brownell 
62653e84b67SDavid Brownell 	/* ack any pending IRQs */
62753e84b67SDavid Brownell 	if (ds1305->ctrl[1]) {
62853e84b67SDavid Brownell 		ds1305->ctrl[1] = 0;
62953e84b67SDavid Brownell 		write_ctrl = true;
63053e84b67SDavid Brownell 	}
63153e84b67SDavid Brownell 
63253e84b67SDavid Brownell 	/* this may need one-time (re)init */
63353e84b67SDavid Brownell 	if (pdata) {
63453e84b67SDavid Brownell 		/* maybe enable trickle charge */
63553e84b67SDavid Brownell 		if (((ds1305->ctrl[2] & 0xf0) != DS1305_TRICKLE_MAGIC)) {
63653e84b67SDavid Brownell 			ds1305->ctrl[2] = DS1305_TRICKLE_MAGIC
63753e84b67SDavid Brownell 						| pdata->trickle;
63853e84b67SDavid Brownell 			write_ctrl = true;
63953e84b67SDavid Brownell 		}
64053e84b67SDavid Brownell 
64153e84b67SDavid Brownell 		/* on DS1306, configure 1 Hz signal */
64253e84b67SDavid Brownell 		if (pdata->is_ds1306) {
64353e84b67SDavid Brownell 			if (pdata->en_1hz) {
64453e84b67SDavid Brownell 				if (!(ds1305->ctrl[0] & DS1306_1HZ)) {
64553e84b67SDavid Brownell 					ds1305->ctrl[0] |= DS1306_1HZ;
64653e84b67SDavid Brownell 					write_ctrl = true;
64753e84b67SDavid Brownell 				}
64853e84b67SDavid Brownell 			} else {
64953e84b67SDavid Brownell 				if (ds1305->ctrl[0] & DS1306_1HZ) {
65053e84b67SDavid Brownell 					ds1305->ctrl[0] &= ~DS1306_1HZ;
65153e84b67SDavid Brownell 					write_ctrl = true;
65253e84b67SDavid Brownell 				}
65353e84b67SDavid Brownell 			}
65453e84b67SDavid Brownell 		}
65553e84b67SDavid Brownell 	}
65653e84b67SDavid Brownell 
65753e84b67SDavid Brownell 	if (write_ctrl) {
65853e84b67SDavid Brownell 		u8		buf[4];
65953e84b67SDavid Brownell 
66053e84b67SDavid Brownell 		buf[0] = DS1305_WRITE | DS1305_CONTROL;
66153e84b67SDavid Brownell 		buf[1] = ds1305->ctrl[0];
66253e84b67SDavid Brownell 		buf[2] = ds1305->ctrl[1];
66353e84b67SDavid Brownell 		buf[3] = ds1305->ctrl[2];
664465008faSSachin Kamat 		status = spi_write_then_read(spi, buf, sizeof(buf), NULL, 0);
66553e84b67SDavid Brownell 		if (status < 0) {
66653e84b67SDavid Brownell 			dev_dbg(&spi->dev, "can't %s, %d\n",
66753e84b67SDavid Brownell 					"write", status);
6680529bf46SSachin Kamat 			return status;
66953e84b67SDavid Brownell 		}
67053e84b67SDavid Brownell 
67101a4ca16SAndy Shevchenko 		dev_dbg(&spi->dev, "ctrl %s: %3ph\n", "write", ds1305->ctrl);
67253e84b67SDavid Brownell 	}
67353e84b67SDavid Brownell 
67453e84b67SDavid Brownell 	/* see if non-Linux software set up AM/PM mode */
67553e84b67SDavid Brownell 	addr = DS1305_HOUR;
676465008faSSachin Kamat 	status = spi_write_then_read(spi, &addr, sizeof(addr),
677465008faSSachin Kamat 				&value, sizeof(value));
67853e84b67SDavid Brownell 	if (status < 0) {
67953e84b67SDavid Brownell 		dev_dbg(&spi->dev, "read HOUR --> %d\n", status);
6800529bf46SSachin Kamat 		return status;
68153e84b67SDavid Brownell 	}
68253e84b67SDavid Brownell 
68353e84b67SDavid Brownell 	ds1305->hr12 = (DS1305_HR_12 & value) != 0;
68453e84b67SDavid Brownell 	if (ds1305->hr12)
68553e84b67SDavid Brownell 		dev_dbg(&spi->dev, "AM/PM\n");
68653e84b67SDavid Brownell 
68753e84b67SDavid Brownell 	/* register RTC ... from here on, ds1305->ctrl needs locking */
6886a4e8916SAlexandre Belloni 	ds1305->rtc = devm_rtc_allocate_device(&spi->dev);
68944c638ceSAlexandre Belloni 	if (IS_ERR(ds1305->rtc))
6906a4e8916SAlexandre Belloni 		return PTR_ERR(ds1305->rtc);
6916a4e8916SAlexandre Belloni 
6926a4e8916SAlexandre Belloni 	ds1305->rtc->ops = &ds1305_ops;
6939869a93cSAlexandre Belloni 	ds1305->rtc->range_min = RTC_TIMESTAMP_BEGIN_2000;
6949869a93cSAlexandre Belloni 	ds1305->rtc->range_max = RTC_TIMESTAMP_END_2099;
6956a4e8916SAlexandre Belloni 
69641e607f2SAlexandre Belloni 	ds1305_nvmem_cfg.priv = ds1305;
69741e607f2SAlexandre Belloni 	ds1305->rtc->nvram_old_abi = true;
6986a4e8916SAlexandre Belloni 	status = rtc_register_device(ds1305->rtc);
69944c638ceSAlexandre Belloni 	if (status)
7000529bf46SSachin Kamat 		return status;
70153e84b67SDavid Brownell 
7026910614fSAlexandre Belloni 	rtc_nvmem_register(ds1305->rtc, &ds1305_nvmem_cfg);
7036910614fSAlexandre Belloni 
70453e84b67SDavid Brownell 	/* Maybe set up alarm IRQ; be ready to handle it triggering right
70553e84b67SDavid Brownell 	 * away.  NOTE that we don't share this.  The signal is active low,
70653e84b67SDavid Brownell 	 * and we can't ack it before a SPI message delay.  We temporarily
70753e84b67SDavid Brownell 	 * disable the IRQ until it's acked, which lets us work with more
70853e84b67SDavid Brownell 	 * IRQ trigger modes (not all IRQ controllers can do falling edge).
70953e84b67SDavid Brownell 	 */
71053e84b67SDavid Brownell 	if (spi->irq) {
71153e84b67SDavid Brownell 		INIT_WORK(&ds1305->work, ds1305_work);
7120529bf46SSachin Kamat 		status = devm_request_irq(&spi->dev, spi->irq, ds1305_irq,
713b74d2caaSAlessandro Zummo 				0, dev_name(&ds1305->rtc->dev), ds1305);
71453e84b67SDavid Brownell 		if (status < 0) {
7154071ea25SAlessandro Zummo 			dev_err(&spi->dev, "request_irq %d --> %d\n",
71653e84b67SDavid Brownell 					spi->irq, status);
7174071ea25SAlessandro Zummo 		} else {
71826b3c01fSAnton Vorontsov 			device_set_wakeup_capable(&spi->dev, 1);
71953e84b67SDavid Brownell 		}
7204071ea25SAlessandro Zummo 	}
72153e84b67SDavid Brownell 
72253e84b67SDavid Brownell 	return 0;
72353e84b67SDavid Brownell }
72453e84b67SDavid Brownell 
7255a167f45SGreg Kroah-Hartman static int ds1305_remove(struct spi_device *spi)
72653e84b67SDavid Brownell {
72753e84b67SDavid Brownell 	struct ds1305 *ds1305 = spi_get_drvdata(spi);
72853e84b67SDavid Brownell 
72953e84b67SDavid Brownell 	/* carefully shut down irq and workqueue, if present */
73053e84b67SDavid Brownell 	if (spi->irq) {
73153e84b67SDavid Brownell 		set_bit(FLAG_EXITING, &ds1305->flags);
7320529bf46SSachin Kamat 		devm_free_irq(&spi->dev, spi->irq, ds1305);
7339db8995bSTejun Heo 		cancel_work_sync(&ds1305->work);
73453e84b67SDavid Brownell 	}
73553e84b67SDavid Brownell 
73653e84b67SDavid Brownell 	return 0;
73753e84b67SDavid Brownell }
73853e84b67SDavid Brownell 
73953e84b67SDavid Brownell static struct spi_driver ds1305_driver = {
74053e84b67SDavid Brownell 	.driver.name	= "rtc-ds1305",
74153e84b67SDavid Brownell 	.probe		= ds1305_probe,
7425a167f45SGreg Kroah-Hartman 	.remove		= ds1305_remove,
74353e84b67SDavid Brownell 	/* REVISIT add suspend/resume */
74453e84b67SDavid Brownell };
74553e84b67SDavid Brownell 
746109e9418SAxel Lin module_spi_driver(ds1305_driver);
74753e84b67SDavid Brownell 
74853e84b67SDavid Brownell MODULE_DESCRIPTION("RTC driver for DS1305 and DS1306 chips");
74953e84b67SDavid Brownell MODULE_LICENSE("GPL");
750e0626e38SAnton Vorontsov MODULE_ALIAS("spi:rtc-ds1305");
751