1*2874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
23ba92043SPeter Griffin /*
33ba92043SPeter Griffin * Copyright (C) 2014 STMicroelectronics (R&D) Limited
43ba92043SPeter Griffin * Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
53ba92043SPeter Griffin */
63ba92043SPeter Griffin #include <linux/module.h>
73ba92043SPeter Griffin #include <linux/of.h>
83ba92043SPeter Griffin #include <linux/of_platform.h>
93ba92043SPeter Griffin #include <linux/platform_device.h>
10efdf5aa8SPhilipp Zabel #include <dt-bindings/reset/stih407-resets.h>
113ba92043SPeter Griffin #include "reset-syscfg.h"
123ba92043SPeter Griffin
133ba92043SPeter Griffin /* STiH407 Peripheral powerdown definitions. */
143ba92043SPeter Griffin static const char stih407_core[] = "st,stih407-core-syscfg";
153ba92043SPeter Griffin static const char stih407_sbc_reg[] = "st,stih407-sbc-reg-syscfg";
163ba92043SPeter Griffin static const char stih407_lpm[] = "st,stih407-lpm-syscfg";
173ba92043SPeter Griffin
183ba92043SPeter Griffin #define STIH407_PDN_0(_bit) \
193ba92043SPeter Griffin _SYSCFG_RST_CH(stih407_core, SYSCFG_5000, _bit, SYSSTAT_5500, _bit)
203ba92043SPeter Griffin #define STIH407_PDN_1(_bit) \
213ba92043SPeter Griffin _SYSCFG_RST_CH(stih407_core, SYSCFG_5001, _bit, SYSSTAT_5501, _bit)
223ba92043SPeter Griffin #define STIH407_PDN_ETH(_bit, _stat) \
233ba92043SPeter Griffin _SYSCFG_RST_CH(stih407_sbc_reg, SYSCFG_4032, _bit, SYSSTAT_4520, _stat)
243ba92043SPeter Griffin
253ba92043SPeter Griffin /* Powerdown requests control 0 */
263ba92043SPeter Griffin #define SYSCFG_5000 0x0
273ba92043SPeter Griffin #define SYSSTAT_5500 0x7d0
283ba92043SPeter Griffin /* Powerdown requests control 1 (High Speed Links) */
293ba92043SPeter Griffin #define SYSCFG_5001 0x4
303ba92043SPeter Griffin #define SYSSTAT_5501 0x7d4
313ba92043SPeter Griffin
323ba92043SPeter Griffin /* Ethernet powerdown/status/reset */
333ba92043SPeter Griffin #define SYSCFG_4032 0x80
343ba92043SPeter Griffin #define SYSSTAT_4520 0x820
353ba92043SPeter Griffin #define SYSCFG_4002 0x8
363ba92043SPeter Griffin
373ba92043SPeter Griffin static const struct syscfg_reset_channel_data stih407_powerdowns[] = {
383ba92043SPeter Griffin [STIH407_EMISS_POWERDOWN] = STIH407_PDN_0(1),
393ba92043SPeter Griffin [STIH407_NAND_POWERDOWN] = STIH407_PDN_0(0),
403ba92043SPeter Griffin [STIH407_USB3_POWERDOWN] = STIH407_PDN_1(6),
413ba92043SPeter Griffin [STIH407_USB2_PORT1_POWERDOWN] = STIH407_PDN_1(5),
423ba92043SPeter Griffin [STIH407_USB2_PORT0_POWERDOWN] = STIH407_PDN_1(4),
433ba92043SPeter Griffin [STIH407_PCIE1_POWERDOWN] = STIH407_PDN_1(3),
443ba92043SPeter Griffin [STIH407_PCIE0_POWERDOWN] = STIH407_PDN_1(2),
453ba92043SPeter Griffin [STIH407_SATA1_POWERDOWN] = STIH407_PDN_1(1),
463ba92043SPeter Griffin [STIH407_SATA0_POWERDOWN] = STIH407_PDN_1(0),
473ba92043SPeter Griffin [STIH407_ETH1_POWERDOWN] = STIH407_PDN_ETH(0, 2),
483ba92043SPeter Griffin };
493ba92043SPeter Griffin
503ba92043SPeter Griffin /* Reset Generator control 0/1 */
511a539387SLee Jones #define SYSCFG_5128 0x200
523ba92043SPeter Griffin #define SYSCFG_5131 0x20c
533ba92043SPeter Griffin #define SYSCFG_5132 0x210
543ba92043SPeter Griffin
553ba92043SPeter Griffin #define LPM_SYSCFG_1 0x4 /* Softreset IRB & SBC UART */
563ba92043SPeter Griffin
573ba92043SPeter Griffin #define STIH407_SRST_CORE(_reg, _bit) \
583ba92043SPeter Griffin _SYSCFG_RST_CH_NO_ACK(stih407_core, _reg, _bit)
593ba92043SPeter Griffin
603ba92043SPeter Griffin #define STIH407_SRST_SBC(_reg, _bit) \
613ba92043SPeter Griffin _SYSCFG_RST_CH_NO_ACK(stih407_sbc_reg, _reg, _bit)
623ba92043SPeter Griffin
633ba92043SPeter Griffin #define STIH407_SRST_LPM(_reg, _bit) \
643ba92043SPeter Griffin _SYSCFG_RST_CH_NO_ACK(stih407_lpm, _reg, _bit)
653ba92043SPeter Griffin
663ba92043SPeter Griffin static const struct syscfg_reset_channel_data stih407_softresets[] = {
673ba92043SPeter Griffin [STIH407_ETH1_SOFTRESET] = STIH407_SRST_SBC(SYSCFG_4002, 4),
683ba92043SPeter Griffin [STIH407_MMC1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 3),
693ba92043SPeter Griffin [STIH407_USB2_PORT0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 28),
703ba92043SPeter Griffin [STIH407_USB2_PORT1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 29),
713ba92043SPeter Griffin [STIH407_PICOPHY_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 30),
723ba92043SPeter Griffin [STIH407_IRB_SOFTRESET] = STIH407_SRST_LPM(LPM_SYSCFG_1, 6),
733ba92043SPeter Griffin [STIH407_PCIE0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 6),
743ba92043SPeter Griffin [STIH407_PCIE1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 15),
753ba92043SPeter Griffin [STIH407_SATA0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 7),
763ba92043SPeter Griffin [STIH407_SATA1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 16),
773ba92043SPeter Griffin [STIH407_MIPHY0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 4),
783ba92043SPeter Griffin [STIH407_MIPHY1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 13),
793ba92043SPeter Griffin [STIH407_MIPHY2_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 22),
803ba92043SPeter Griffin [STIH407_SATA0_PWR_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 5),
813ba92043SPeter Griffin [STIH407_SATA1_PWR_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 14),
823ba92043SPeter Griffin [STIH407_DELTA_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 3),
833ba92043SPeter Griffin [STIH407_BLITTER_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 10),
843ba92043SPeter Griffin [STIH407_HDTVOUT_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 11),
853ba92043SPeter Griffin [STIH407_HDQVDP_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 12),
863ba92043SPeter Griffin [STIH407_VDP_AUX_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 14),
873ba92043SPeter Griffin [STIH407_COMPO_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 15),
883ba92043SPeter Griffin [STIH407_HDMI_TX_PHY_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 21),
893ba92043SPeter Griffin [STIH407_JPEG_DEC_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 23),
903ba92043SPeter Griffin [STIH407_VP8_DEC_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 24),
913ba92043SPeter Griffin [STIH407_GPU_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 30),
923ba92043SPeter Griffin [STIH407_HVA_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 0),
933ba92043SPeter Griffin [STIH407_ERAM_HVA_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5132, 1),
943ba92043SPeter Griffin [STIH407_LPM_SOFTRESET] = STIH407_SRST_SBC(SYSCFG_4002, 2),
953ba92043SPeter Griffin [STIH407_KEYSCAN_SOFTRESET] = STIH407_SRST_LPM(LPM_SYSCFG_1, 8),
961a539387SLee Jones [STIH407_ST231_AUD_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 26),
971a539387SLee Jones [STIH407_ST231_DMU_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 27),
981a539387SLee Jones [STIH407_ST231_GP0_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5131, 28),
991a539387SLee Jones [STIH407_ST231_GP1_SOFTRESET] = STIH407_SRST_CORE(SYSCFG_5128, 2),
1003ba92043SPeter Griffin };
1013ba92043SPeter Griffin
1023ba92043SPeter Griffin /* PicoPHY reset/control */
1033ba92043SPeter Griffin #define SYSCFG_5061 0x0f4
1043ba92043SPeter Griffin
1053ba92043SPeter Griffin static const struct syscfg_reset_channel_data stih407_picophyresets[] = {
1063ba92043SPeter Griffin [STIH407_PICOPHY0_RESET] = STIH407_SRST_CORE(SYSCFG_5061, 5),
1073ba92043SPeter Griffin [STIH407_PICOPHY1_RESET] = STIH407_SRST_CORE(SYSCFG_5061, 6),
1083ba92043SPeter Griffin [STIH407_PICOPHY2_RESET] = STIH407_SRST_CORE(SYSCFG_5061, 7),
1093ba92043SPeter Griffin };
1103ba92043SPeter Griffin
1113ba92043SPeter Griffin static const struct syscfg_reset_controller_data stih407_powerdown_controller = {
1123ba92043SPeter Griffin .wait_for_ack = true,
1133ba92043SPeter Griffin .nr_channels = ARRAY_SIZE(stih407_powerdowns),
1143ba92043SPeter Griffin .channels = stih407_powerdowns,
1153ba92043SPeter Griffin };
1163ba92043SPeter Griffin
1173ba92043SPeter Griffin static const struct syscfg_reset_controller_data stih407_softreset_controller = {
1183ba92043SPeter Griffin .wait_for_ack = false,
1193ba92043SPeter Griffin .active_low = true,
1203ba92043SPeter Griffin .nr_channels = ARRAY_SIZE(stih407_softresets),
1213ba92043SPeter Griffin .channels = stih407_softresets,
1223ba92043SPeter Griffin };
1233ba92043SPeter Griffin
1243ba92043SPeter Griffin static const struct syscfg_reset_controller_data stih407_picophyreset_controller = {
1253ba92043SPeter Griffin .wait_for_ack = false,
1263ba92043SPeter Griffin .nr_channels = ARRAY_SIZE(stih407_picophyresets),
1273ba92043SPeter Griffin .channels = stih407_picophyresets,
1283ba92043SPeter Griffin };
1293ba92043SPeter Griffin
130a518db45SFabian Frederick static const struct of_device_id stih407_reset_match[] = {
1313ba92043SPeter Griffin {
1323ba92043SPeter Griffin .compatible = "st,stih407-powerdown",
1333ba92043SPeter Griffin .data = &stih407_powerdown_controller,
1343ba92043SPeter Griffin },
1353ba92043SPeter Griffin {
1363ba92043SPeter Griffin .compatible = "st,stih407-softreset",
1373ba92043SPeter Griffin .data = &stih407_softreset_controller,
1383ba92043SPeter Griffin },
1393ba92043SPeter Griffin {
1403ba92043SPeter Griffin .compatible = "st,stih407-picophyreset",
1413ba92043SPeter Griffin .data = &stih407_picophyreset_controller,
1423ba92043SPeter Griffin },
1433ba92043SPeter Griffin { /* sentinel */ },
1443ba92043SPeter Griffin };
1453ba92043SPeter Griffin
1463ba92043SPeter Griffin static struct platform_driver stih407_reset_driver = {
1473ba92043SPeter Griffin .probe = syscfg_reset_probe,
1483ba92043SPeter Griffin .driver = {
1493ba92043SPeter Griffin .name = "reset-stih407",
1503ba92043SPeter Griffin .of_match_table = stih407_reset_match,
1513ba92043SPeter Griffin },
1523ba92043SPeter Griffin };
1533ba92043SPeter Griffin
stih407_reset_init(void)1543ba92043SPeter Griffin static int __init stih407_reset_init(void)
1553ba92043SPeter Griffin {
1563ba92043SPeter Griffin return platform_driver_register(&stih407_reset_driver);
1573ba92043SPeter Griffin }
1583ba92043SPeter Griffin
1593ba92043SPeter Griffin arch_initcall(stih407_reset_init);
160