xref: /openbmc/linux/drivers/reset/reset-qcom-aoss.c (revision 5ecb065165b90a5745f3a6c3a8a847b530e3afbc)
1*5ecb0651SSibi Sankar // SPDX-License-Identifier: GPL-2.0
2*5ecb0651SSibi Sankar /*
3*5ecb0651SSibi Sankar  * Copyright (C) 2018 The Linux Foundation. All rights reserved.
4*5ecb0651SSibi Sankar  */
5*5ecb0651SSibi Sankar 
6*5ecb0651SSibi Sankar #include <linux/module.h>
7*5ecb0651SSibi Sankar #include <linux/platform_device.h>
8*5ecb0651SSibi Sankar #include <linux/reset-controller.h>
9*5ecb0651SSibi Sankar #include <linux/delay.h>
10*5ecb0651SSibi Sankar #include <linux/io.h>
11*5ecb0651SSibi Sankar #include <linux/of_device.h>
12*5ecb0651SSibi Sankar #include <dt-bindings/reset/qcom,sdm845-aoss.h>
13*5ecb0651SSibi Sankar 
14*5ecb0651SSibi Sankar struct qcom_aoss_reset_map {
15*5ecb0651SSibi Sankar 	unsigned int reg;
16*5ecb0651SSibi Sankar };
17*5ecb0651SSibi Sankar 
18*5ecb0651SSibi Sankar struct qcom_aoss_desc {
19*5ecb0651SSibi Sankar 	const struct qcom_aoss_reset_map *resets;
20*5ecb0651SSibi Sankar 	size_t num_resets;
21*5ecb0651SSibi Sankar };
22*5ecb0651SSibi Sankar 
23*5ecb0651SSibi Sankar struct qcom_aoss_reset_data {
24*5ecb0651SSibi Sankar 	struct reset_controller_dev rcdev;
25*5ecb0651SSibi Sankar 	void __iomem *base;
26*5ecb0651SSibi Sankar 	const struct qcom_aoss_desc *desc;
27*5ecb0651SSibi Sankar };
28*5ecb0651SSibi Sankar 
29*5ecb0651SSibi Sankar static const struct qcom_aoss_reset_map sdm845_aoss_resets[] = {
30*5ecb0651SSibi Sankar 	[AOSS_CC_MSS_RESTART] = {0x10000},
31*5ecb0651SSibi Sankar 	[AOSS_CC_CAMSS_RESTART] = {0x11000},
32*5ecb0651SSibi Sankar 	[AOSS_CC_VENUS_RESTART] = {0x12000},
33*5ecb0651SSibi Sankar 	[AOSS_CC_GPU_RESTART] = {0x13000},
34*5ecb0651SSibi Sankar 	[AOSS_CC_DISPSS_RESTART] = {0x14000},
35*5ecb0651SSibi Sankar 	[AOSS_CC_WCSS_RESTART] = {0x20000},
36*5ecb0651SSibi Sankar 	[AOSS_CC_LPASS_RESTART] = {0x30000},
37*5ecb0651SSibi Sankar };
38*5ecb0651SSibi Sankar 
39*5ecb0651SSibi Sankar static const struct qcom_aoss_desc sdm845_aoss_desc = {
40*5ecb0651SSibi Sankar 	.resets = sdm845_aoss_resets,
41*5ecb0651SSibi Sankar 	.num_resets = ARRAY_SIZE(sdm845_aoss_resets),
42*5ecb0651SSibi Sankar };
43*5ecb0651SSibi Sankar 
44*5ecb0651SSibi Sankar static inline struct qcom_aoss_reset_data *to_qcom_aoss_reset_data(
45*5ecb0651SSibi Sankar 				struct reset_controller_dev *rcdev)
46*5ecb0651SSibi Sankar {
47*5ecb0651SSibi Sankar 	return container_of(rcdev, struct qcom_aoss_reset_data, rcdev);
48*5ecb0651SSibi Sankar }
49*5ecb0651SSibi Sankar 
50*5ecb0651SSibi Sankar static int qcom_aoss_control_assert(struct reset_controller_dev *rcdev,
51*5ecb0651SSibi Sankar 				    unsigned long idx)
52*5ecb0651SSibi Sankar {
53*5ecb0651SSibi Sankar 	struct qcom_aoss_reset_data *data = to_qcom_aoss_reset_data(rcdev);
54*5ecb0651SSibi Sankar 	const struct qcom_aoss_reset_map *map = &data->desc->resets[idx];
55*5ecb0651SSibi Sankar 
56*5ecb0651SSibi Sankar 	writel(1, data->base + map->reg);
57*5ecb0651SSibi Sankar 	/* Wait 6 32kHz sleep cycles for reset */
58*5ecb0651SSibi Sankar 	usleep_range(200, 300);
59*5ecb0651SSibi Sankar 	return 0;
60*5ecb0651SSibi Sankar }
61*5ecb0651SSibi Sankar 
62*5ecb0651SSibi Sankar static int qcom_aoss_control_deassert(struct reset_controller_dev *rcdev,
63*5ecb0651SSibi Sankar 				      unsigned long idx)
64*5ecb0651SSibi Sankar {
65*5ecb0651SSibi Sankar 	struct qcom_aoss_reset_data *data = to_qcom_aoss_reset_data(rcdev);
66*5ecb0651SSibi Sankar 	const struct qcom_aoss_reset_map *map = &data->desc->resets[idx];
67*5ecb0651SSibi Sankar 
68*5ecb0651SSibi Sankar 	writel(0, data->base + map->reg);
69*5ecb0651SSibi Sankar 	/* Wait 6 32kHz sleep cycles for reset */
70*5ecb0651SSibi Sankar 	usleep_range(200, 300);
71*5ecb0651SSibi Sankar 	return 0;
72*5ecb0651SSibi Sankar }
73*5ecb0651SSibi Sankar 
74*5ecb0651SSibi Sankar static int qcom_aoss_control_reset(struct reset_controller_dev *rcdev,
75*5ecb0651SSibi Sankar 					unsigned long idx)
76*5ecb0651SSibi Sankar {
77*5ecb0651SSibi Sankar 	qcom_aoss_control_assert(rcdev, idx);
78*5ecb0651SSibi Sankar 
79*5ecb0651SSibi Sankar 	return qcom_aoss_control_deassert(rcdev, idx);
80*5ecb0651SSibi Sankar }
81*5ecb0651SSibi Sankar 
82*5ecb0651SSibi Sankar static const struct reset_control_ops qcom_aoss_reset_ops = {
83*5ecb0651SSibi Sankar 	.reset = qcom_aoss_control_reset,
84*5ecb0651SSibi Sankar 	.assert = qcom_aoss_control_assert,
85*5ecb0651SSibi Sankar 	.deassert = qcom_aoss_control_deassert,
86*5ecb0651SSibi Sankar };
87*5ecb0651SSibi Sankar 
88*5ecb0651SSibi Sankar static int qcom_aoss_reset_probe(struct platform_device *pdev)
89*5ecb0651SSibi Sankar {
90*5ecb0651SSibi Sankar 	struct qcom_aoss_reset_data *data;
91*5ecb0651SSibi Sankar 	struct device *dev = &pdev->dev;
92*5ecb0651SSibi Sankar 	const struct qcom_aoss_desc *desc;
93*5ecb0651SSibi Sankar 	struct resource *res;
94*5ecb0651SSibi Sankar 
95*5ecb0651SSibi Sankar 	desc = of_device_get_match_data(dev);
96*5ecb0651SSibi Sankar 	if (!desc)
97*5ecb0651SSibi Sankar 		return -EINVAL;
98*5ecb0651SSibi Sankar 
99*5ecb0651SSibi Sankar 	data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
100*5ecb0651SSibi Sankar 	if (!data)
101*5ecb0651SSibi Sankar 		return -ENOMEM;
102*5ecb0651SSibi Sankar 
103*5ecb0651SSibi Sankar 	data->desc = desc;
104*5ecb0651SSibi Sankar 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
105*5ecb0651SSibi Sankar 	data->base = devm_ioremap_resource(dev, res);
106*5ecb0651SSibi Sankar 	if (IS_ERR(data->base))
107*5ecb0651SSibi Sankar 		return PTR_ERR(data->base);
108*5ecb0651SSibi Sankar 
109*5ecb0651SSibi Sankar 	data->rcdev.owner = THIS_MODULE;
110*5ecb0651SSibi Sankar 	data->rcdev.ops = &qcom_aoss_reset_ops;
111*5ecb0651SSibi Sankar 	data->rcdev.nr_resets = desc->num_resets;
112*5ecb0651SSibi Sankar 	data->rcdev.of_node = dev->of_node;
113*5ecb0651SSibi Sankar 
114*5ecb0651SSibi Sankar 	return devm_reset_controller_register(dev, &data->rcdev);
115*5ecb0651SSibi Sankar }
116*5ecb0651SSibi Sankar 
117*5ecb0651SSibi Sankar static const struct of_device_id qcom_aoss_reset_of_match[] = {
118*5ecb0651SSibi Sankar 	{ .compatible = "qcom,sdm845-aoss-cc", .data = &sdm845_aoss_desc },
119*5ecb0651SSibi Sankar 	{}
120*5ecb0651SSibi Sankar };
121*5ecb0651SSibi Sankar 
122*5ecb0651SSibi Sankar static struct platform_driver qcom_aoss_reset_driver = {
123*5ecb0651SSibi Sankar 	.probe = qcom_aoss_reset_probe,
124*5ecb0651SSibi Sankar 	.driver  = {
125*5ecb0651SSibi Sankar 		.name = "qcom_aoss_reset",
126*5ecb0651SSibi Sankar 		.of_match_table = qcom_aoss_reset_of_match,
127*5ecb0651SSibi Sankar 	},
128*5ecb0651SSibi Sankar };
129*5ecb0651SSibi Sankar 
130*5ecb0651SSibi Sankar builtin_platform_driver(qcom_aoss_reset_driver);
131*5ecb0651SSibi Sankar 
132*5ecb0651SSibi Sankar MODULE_DESCRIPTION("Qualcomm AOSS Reset Driver");
133*5ecb0651SSibi Sankar MODULE_LICENSE("GPL v2");
134