xref: /openbmc/linux/drivers/reset/reset-intel-gw.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1c9aef213SDilip Kota // SPDX-License-Identifier: GPL-2.0
2c9aef213SDilip Kota /*
3c9aef213SDilip Kota  * Copyright (c) 2019 Intel Corporation.
4c9aef213SDilip Kota  * Lei Chuanhua <Chuanhua.lei@intel.com>
5c9aef213SDilip Kota  */
6c9aef213SDilip Kota 
7c9aef213SDilip Kota #include <linux/bitfield.h>
8c9aef213SDilip Kota #include <linux/init.h>
9*bad8a8afSRob Herring #include <linux/of.h>
10c9aef213SDilip Kota #include <linux/platform_device.h>
11c9aef213SDilip Kota #include <linux/reboot.h>
12c9aef213SDilip Kota #include <linux/regmap.h>
13c9aef213SDilip Kota #include <linux/reset-controller.h>
14c9aef213SDilip Kota 
15c9aef213SDilip Kota #define RCU_RST_STAT	0x0024
16c9aef213SDilip Kota #define RCU_RST_REQ	0x0048
17c9aef213SDilip Kota 
1830864678SDejin Zheng #define REG_OFFSET_MASK	GENMASK(31, 16)
1930864678SDejin Zheng #define BIT_OFFSET_MASK	GENMASK(15, 8)
2030864678SDejin Zheng #define STAT_BIT_OFFSET_MASK	GENMASK(7, 0)
21c9aef213SDilip Kota 
22c9aef213SDilip Kota #define to_reset_data(x)	container_of(x, struct intel_reset_data, rcdev)
23c9aef213SDilip Kota 
24c9aef213SDilip Kota struct intel_reset_soc {
25c9aef213SDilip Kota 	bool legacy;
26c9aef213SDilip Kota 	u32 reset_cell_count;
27c9aef213SDilip Kota };
28c9aef213SDilip Kota 
29c9aef213SDilip Kota struct intel_reset_data {
30c9aef213SDilip Kota 	struct reset_controller_dev rcdev;
31c9aef213SDilip Kota 	struct notifier_block restart_nb;
32c9aef213SDilip Kota 	const struct intel_reset_soc *soc_data;
33c9aef213SDilip Kota 	struct regmap *regmap;
34c9aef213SDilip Kota 	struct device *dev;
35c9aef213SDilip Kota 	u32 reboot_id;
36c9aef213SDilip Kota };
37c9aef213SDilip Kota 
38c9aef213SDilip Kota static const struct regmap_config intel_rcu_regmap_config = {
39c9aef213SDilip Kota 	.name =		"intel-reset",
40c9aef213SDilip Kota 	.reg_bits =	32,
41c9aef213SDilip Kota 	.reg_stride =	4,
42c9aef213SDilip Kota 	.val_bits =	32,
43c9aef213SDilip Kota 	.fast_io =	true,
44c9aef213SDilip Kota };
45c9aef213SDilip Kota 
46c9aef213SDilip Kota /*
47c9aef213SDilip Kota  * Reset status register offset relative to
48c9aef213SDilip Kota  * the reset control register(X) is X + 4
49c9aef213SDilip Kota  */
id_to_reg_and_bit_offsets(struct intel_reset_data * data,unsigned long id,u32 * rst_req,u32 * req_bit,u32 * stat_bit)50c9aef213SDilip Kota static u32 id_to_reg_and_bit_offsets(struct intel_reset_data *data,
51c9aef213SDilip Kota 				     unsigned long id, u32 *rst_req,
52c9aef213SDilip Kota 				     u32 *req_bit, u32 *stat_bit)
53c9aef213SDilip Kota {
5430864678SDejin Zheng 	*rst_req = FIELD_GET(REG_OFFSET_MASK, id);
5530864678SDejin Zheng 	*req_bit = FIELD_GET(BIT_OFFSET_MASK, id);
56c9aef213SDilip Kota 
57c9aef213SDilip Kota 	if (data->soc_data->legacy)
5830864678SDejin Zheng 		*stat_bit = FIELD_GET(STAT_BIT_OFFSET_MASK, id);
59c9aef213SDilip Kota 	else
60c9aef213SDilip Kota 		*stat_bit = *req_bit;
61c9aef213SDilip Kota 
62c9aef213SDilip Kota 	if (data->soc_data->legacy && *rst_req == RCU_RST_REQ)
63c9aef213SDilip Kota 		return RCU_RST_STAT;
64c9aef213SDilip Kota 	else
65c9aef213SDilip Kota 		return *rst_req + 0x4;
66c9aef213SDilip Kota }
67c9aef213SDilip Kota 
intel_set_clr_bits(struct intel_reset_data * data,unsigned long id,bool set)68c9aef213SDilip Kota static int intel_set_clr_bits(struct intel_reset_data *data, unsigned long id,
69c9aef213SDilip Kota 			      bool set)
70c9aef213SDilip Kota {
71c9aef213SDilip Kota 	u32 rst_req, req_bit, rst_stat, stat_bit, val;
72c9aef213SDilip Kota 	int ret;
73c9aef213SDilip Kota 
74c9aef213SDilip Kota 	rst_stat = id_to_reg_and_bit_offsets(data, id, &rst_req,
75c9aef213SDilip Kota 					     &req_bit, &stat_bit);
76c9aef213SDilip Kota 
77c9aef213SDilip Kota 	val = set ? BIT(req_bit) : 0;
78c9aef213SDilip Kota 	ret = regmap_update_bits(data->regmap, rst_req,  BIT(req_bit), val);
79c9aef213SDilip Kota 	if (ret)
80c9aef213SDilip Kota 		return ret;
81c9aef213SDilip Kota 
82c9aef213SDilip Kota 	return regmap_read_poll_timeout(data->regmap, rst_stat, val,
83c9aef213SDilip Kota 					set == !!(val & BIT(stat_bit)), 20,
84c9aef213SDilip Kota 					200);
85c9aef213SDilip Kota }
86c9aef213SDilip Kota 
intel_assert_device(struct reset_controller_dev * rcdev,unsigned long id)87c9aef213SDilip Kota static int intel_assert_device(struct reset_controller_dev *rcdev,
88c9aef213SDilip Kota 			       unsigned long id)
89c9aef213SDilip Kota {
90c9aef213SDilip Kota 	struct intel_reset_data *data = to_reset_data(rcdev);
91c9aef213SDilip Kota 	int ret;
92c9aef213SDilip Kota 
93c9aef213SDilip Kota 	ret = intel_set_clr_bits(data, id, true);
94c9aef213SDilip Kota 	if (ret)
95c9aef213SDilip Kota 		dev_err(data->dev, "Reset assert failed %d\n", ret);
96c9aef213SDilip Kota 
97c9aef213SDilip Kota 	return ret;
98c9aef213SDilip Kota }
99c9aef213SDilip Kota 
intel_deassert_device(struct reset_controller_dev * rcdev,unsigned long id)100c9aef213SDilip Kota static int intel_deassert_device(struct reset_controller_dev *rcdev,
101c9aef213SDilip Kota 				 unsigned long id)
102c9aef213SDilip Kota {
103c9aef213SDilip Kota 	struct intel_reset_data *data = to_reset_data(rcdev);
104c9aef213SDilip Kota 	int ret;
105c9aef213SDilip Kota 
106c9aef213SDilip Kota 	ret = intel_set_clr_bits(data, id, false);
107c9aef213SDilip Kota 	if (ret)
108c9aef213SDilip Kota 		dev_err(data->dev, "Reset deassert failed %d\n", ret);
109c9aef213SDilip Kota 
110c9aef213SDilip Kota 	return ret;
111c9aef213SDilip Kota }
112c9aef213SDilip Kota 
intel_reset_status(struct reset_controller_dev * rcdev,unsigned long id)113c9aef213SDilip Kota static int intel_reset_status(struct reset_controller_dev *rcdev,
114c9aef213SDilip Kota 			      unsigned long id)
115c9aef213SDilip Kota {
116c9aef213SDilip Kota 	struct intel_reset_data *data = to_reset_data(rcdev);
117c9aef213SDilip Kota 	u32 rst_req, req_bit, rst_stat, stat_bit, val;
118c9aef213SDilip Kota 	int ret;
119c9aef213SDilip Kota 
120c9aef213SDilip Kota 	rst_stat = id_to_reg_and_bit_offsets(data, id, &rst_req,
121c9aef213SDilip Kota 					     &req_bit, &stat_bit);
122c9aef213SDilip Kota 	ret = regmap_read(data->regmap, rst_stat, &val);
123c9aef213SDilip Kota 	if (ret)
124c9aef213SDilip Kota 		return ret;
125c9aef213SDilip Kota 
126c9aef213SDilip Kota 	return !!(val & BIT(stat_bit));
127c9aef213SDilip Kota }
128c9aef213SDilip Kota 
129c9aef213SDilip Kota static const struct reset_control_ops intel_reset_ops = {
130c9aef213SDilip Kota 	.assert =	intel_assert_device,
131c9aef213SDilip Kota 	.deassert =	intel_deassert_device,
132c9aef213SDilip Kota 	.status	=	intel_reset_status,
133c9aef213SDilip Kota };
134c9aef213SDilip Kota 
intel_reset_xlate(struct reset_controller_dev * rcdev,const struct of_phandle_args * spec)135c9aef213SDilip Kota static int intel_reset_xlate(struct reset_controller_dev *rcdev,
136c9aef213SDilip Kota 			     const struct of_phandle_args *spec)
137c9aef213SDilip Kota {
138c9aef213SDilip Kota 	struct intel_reset_data *data = to_reset_data(rcdev);
139c9aef213SDilip Kota 	u32 id;
140c9aef213SDilip Kota 
141c9aef213SDilip Kota 	if (spec->args[1] > 31)
142c9aef213SDilip Kota 		return -EINVAL;
143c9aef213SDilip Kota 
14430864678SDejin Zheng 	id = FIELD_PREP(REG_OFFSET_MASK, spec->args[0]);
14530864678SDejin Zheng 	id |= FIELD_PREP(BIT_OFFSET_MASK, spec->args[1]);
146c9aef213SDilip Kota 
147c9aef213SDilip Kota 	if (data->soc_data->legacy) {
148c9aef213SDilip Kota 		if (spec->args[2] > 31)
149c9aef213SDilip Kota 			return -EINVAL;
150c9aef213SDilip Kota 
15130864678SDejin Zheng 		id |= FIELD_PREP(STAT_BIT_OFFSET_MASK, spec->args[2]);
152c9aef213SDilip Kota 	}
153c9aef213SDilip Kota 
154c9aef213SDilip Kota 	return id;
155c9aef213SDilip Kota }
156c9aef213SDilip Kota 
intel_reset_restart_handler(struct notifier_block * nb,unsigned long action,void * data)157c9aef213SDilip Kota static int intel_reset_restart_handler(struct notifier_block *nb,
158c9aef213SDilip Kota 				       unsigned long action, void *data)
159c9aef213SDilip Kota {
160c9aef213SDilip Kota 	struct intel_reset_data *reset_data;
161c9aef213SDilip Kota 
162c9aef213SDilip Kota 	reset_data = container_of(nb, struct intel_reset_data, restart_nb);
163c9aef213SDilip Kota 	intel_assert_device(&reset_data->rcdev, reset_data->reboot_id);
164c9aef213SDilip Kota 
165c9aef213SDilip Kota 	return NOTIFY_DONE;
166c9aef213SDilip Kota }
167c9aef213SDilip Kota 
intel_reset_probe(struct platform_device * pdev)168c9aef213SDilip Kota static int intel_reset_probe(struct platform_device *pdev)
169c9aef213SDilip Kota {
170c9aef213SDilip Kota 	struct device_node *np = pdev->dev.of_node;
171c9aef213SDilip Kota 	struct device *dev = &pdev->dev;
172c9aef213SDilip Kota 	struct intel_reset_data *data;
173c9aef213SDilip Kota 	void __iomem *base;
174c9aef213SDilip Kota 	u32 rb_id[3];
175c9aef213SDilip Kota 	int ret;
176c9aef213SDilip Kota 
177c9aef213SDilip Kota 	data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
178c9aef213SDilip Kota 	if (!data)
179c9aef213SDilip Kota 		return -ENOMEM;
180c9aef213SDilip Kota 
181c9aef213SDilip Kota 	data->soc_data = of_device_get_match_data(dev);
182c9aef213SDilip Kota 	if (!data->soc_data)
183c9aef213SDilip Kota 		return -ENODEV;
184c9aef213SDilip Kota 
185c9aef213SDilip Kota 	base = devm_platform_ioremap_resource(pdev, 0);
186c9aef213SDilip Kota 	if (IS_ERR(base))
187c9aef213SDilip Kota 		return PTR_ERR(base);
188c9aef213SDilip Kota 
189c9aef213SDilip Kota 	data->regmap = devm_regmap_init_mmio(dev, base,
190c9aef213SDilip Kota 					     &intel_rcu_regmap_config);
191c9aef213SDilip Kota 	if (IS_ERR(data->regmap)) {
192c9aef213SDilip Kota 		dev_err(dev, "regmap initialization failed\n");
193c9aef213SDilip Kota 		return PTR_ERR(data->regmap);
194c9aef213SDilip Kota 	}
195c9aef213SDilip Kota 
196c9aef213SDilip Kota 	ret = device_property_read_u32_array(dev, "intel,global-reset", rb_id,
197c9aef213SDilip Kota 					     data->soc_data->reset_cell_count);
198c9aef213SDilip Kota 	if (ret) {
199c9aef213SDilip Kota 		dev_err(dev, "Failed to get global reset offset!\n");
200c9aef213SDilip Kota 		return ret;
201c9aef213SDilip Kota 	}
202c9aef213SDilip Kota 
203c9aef213SDilip Kota 	data->dev =			dev;
204c9aef213SDilip Kota 	data->rcdev.of_node =		np;
205c9aef213SDilip Kota 	data->rcdev.owner =		dev->driver->owner;
206c9aef213SDilip Kota 	data->rcdev.ops	=		&intel_reset_ops;
207c9aef213SDilip Kota 	data->rcdev.of_xlate =		intel_reset_xlate;
208c9aef213SDilip Kota 	data->rcdev.of_reset_n_cells =	data->soc_data->reset_cell_count;
209c9aef213SDilip Kota 	ret = devm_reset_controller_register(&pdev->dev, &data->rcdev);
210c9aef213SDilip Kota 	if (ret)
211c9aef213SDilip Kota 		return ret;
212c9aef213SDilip Kota 
21330864678SDejin Zheng 	data->reboot_id = FIELD_PREP(REG_OFFSET_MASK, rb_id[0]);
21430864678SDejin Zheng 	data->reboot_id |= FIELD_PREP(BIT_OFFSET_MASK, rb_id[1]);
215c9aef213SDilip Kota 
216c9aef213SDilip Kota 	if (data->soc_data->legacy)
21730864678SDejin Zheng 		data->reboot_id |= FIELD_PREP(STAT_BIT_OFFSET_MASK, rb_id[2]);
218c9aef213SDilip Kota 
219c9aef213SDilip Kota 	data->restart_nb.notifier_call =	intel_reset_restart_handler;
220c9aef213SDilip Kota 	data->restart_nb.priority =		128;
221c9aef213SDilip Kota 	register_restart_handler(&data->restart_nb);
222c9aef213SDilip Kota 
223c9aef213SDilip Kota 	return 0;
224c9aef213SDilip Kota }
225c9aef213SDilip Kota 
226c9aef213SDilip Kota static const struct intel_reset_soc xrx200_data = {
227c9aef213SDilip Kota 	.legacy =		true,
228c9aef213SDilip Kota 	.reset_cell_count =	3,
229c9aef213SDilip Kota };
230c9aef213SDilip Kota 
231c9aef213SDilip Kota static const struct intel_reset_soc lgm_data = {
232c9aef213SDilip Kota 	.legacy =		false,
233c9aef213SDilip Kota 	.reset_cell_count =	2,
234c9aef213SDilip Kota };
235c9aef213SDilip Kota 
236c9aef213SDilip Kota static const struct of_device_id intel_reset_match[] = {
237c9aef213SDilip Kota 	{ .compatible = "intel,rcu-lgm", .data = &lgm_data },
238c9aef213SDilip Kota 	{ .compatible = "intel,rcu-xrx200", .data = &xrx200_data },
239c9aef213SDilip Kota 	{}
240c9aef213SDilip Kota };
241c9aef213SDilip Kota 
242c9aef213SDilip Kota static struct platform_driver intel_reset_driver = {
243c9aef213SDilip Kota 	.probe = intel_reset_probe,
244c9aef213SDilip Kota 	.driver = {
245c9aef213SDilip Kota 		.name = "intel-reset",
246c9aef213SDilip Kota 		.of_match_table = intel_reset_match,
247c9aef213SDilip Kota 	},
248c9aef213SDilip Kota };
249c9aef213SDilip Kota 
intel_reset_init(void)250c9aef213SDilip Kota static int __init intel_reset_init(void)
251c9aef213SDilip Kota {
252c9aef213SDilip Kota 	return platform_driver_register(&intel_reset_driver);
253c9aef213SDilip Kota }
254c9aef213SDilip Kota 
255c9aef213SDilip Kota /*
256c9aef213SDilip Kota  * RCU is system core entity which is in Always On Domain whose clocks
257c9aef213SDilip Kota  * or resource initialization happens in system core initialization.
258c9aef213SDilip Kota  * Also, it is required for most of the platform or architecture
259c9aef213SDilip Kota  * specific devices to perform reset operation as part of initialization.
260c9aef213SDilip Kota  * So perform RCU as post core initialization.
261c9aef213SDilip Kota  */
262c9aef213SDilip Kota postcore_initcall(intel_reset_init);
263