xref: /openbmc/linux/drivers/reset/reset-ath79.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2ff591a91SAlban Bedel /*
390ce95abSPaul Gortmaker  * AR71xx Reset Controller Driver
490ce95abSPaul Gortmaker  * Author: Alban Bedel
590ce95abSPaul Gortmaker  *
6ff591a91SAlban Bedel  * Copyright (C) 2015 Alban Bedel <albeu@free.fr>
7ff591a91SAlban Bedel  */
8ff591a91SAlban Bedel 
99e9ba091SPhilipp Zabel #include <linux/io.h>
1090ce95abSPaul Gortmaker #include <linux/init.h>
11ac316725SRandy Dunlap #include <linux/mod_devicetable.h>
12ff591a91SAlban Bedel #include <linux/platform_device.h>
13ff591a91SAlban Bedel #include <linux/reset-controller.h>
14ba64e27eSAlban Bedel #include <linux/reboot.h>
15ff591a91SAlban Bedel 
16ff591a91SAlban Bedel struct ath79_reset {
17ff591a91SAlban Bedel 	struct reset_controller_dev rcdev;
18ba64e27eSAlban Bedel 	struct notifier_block restart_nb;
19ff591a91SAlban Bedel 	void __iomem *base;
20ff591a91SAlban Bedel 	spinlock_t lock;
21ff591a91SAlban Bedel };
22ff591a91SAlban Bedel 
23ba64e27eSAlban Bedel #define FULL_CHIP_RESET 24
24ba64e27eSAlban Bedel 
ath79_reset_update(struct reset_controller_dev * rcdev,unsigned long id,bool assert)25ff591a91SAlban Bedel static int ath79_reset_update(struct reset_controller_dev *rcdev,
26ff591a91SAlban Bedel 			unsigned long id, bool assert)
27ff591a91SAlban Bedel {
28ff591a91SAlban Bedel 	struct ath79_reset *ath79_reset =
29ff591a91SAlban Bedel 		container_of(rcdev, struct ath79_reset, rcdev);
30ff591a91SAlban Bedel 	unsigned long flags;
31ff591a91SAlban Bedel 	u32 val;
32ff591a91SAlban Bedel 
33ff591a91SAlban Bedel 	spin_lock_irqsave(&ath79_reset->lock, flags);
34ff591a91SAlban Bedel 	val = readl(ath79_reset->base);
35ff591a91SAlban Bedel 	if (assert)
36ff591a91SAlban Bedel 		val |= BIT(id);
37ff591a91SAlban Bedel 	else
38ff591a91SAlban Bedel 		val &= ~BIT(id);
39ff591a91SAlban Bedel 	writel(val, ath79_reset->base);
40ff591a91SAlban Bedel 	spin_unlock_irqrestore(&ath79_reset->lock, flags);
41ff591a91SAlban Bedel 
42ff591a91SAlban Bedel 	return 0;
43ff591a91SAlban Bedel }
44ff591a91SAlban Bedel 
ath79_reset_assert(struct reset_controller_dev * rcdev,unsigned long id)45ff591a91SAlban Bedel static int ath79_reset_assert(struct reset_controller_dev *rcdev,
46ff591a91SAlban Bedel 			unsigned long id)
47ff591a91SAlban Bedel {
48ff591a91SAlban Bedel 	return ath79_reset_update(rcdev, id, true);
49ff591a91SAlban Bedel }
50ff591a91SAlban Bedel 
ath79_reset_deassert(struct reset_controller_dev * rcdev,unsigned long id)51ff591a91SAlban Bedel static int ath79_reset_deassert(struct reset_controller_dev *rcdev,
52ff591a91SAlban Bedel 				unsigned long id)
53ff591a91SAlban Bedel {
54ff591a91SAlban Bedel 	return ath79_reset_update(rcdev, id, false);
55ff591a91SAlban Bedel }
56ff591a91SAlban Bedel 
ath79_reset_status(struct reset_controller_dev * rcdev,unsigned long id)57ff591a91SAlban Bedel static int ath79_reset_status(struct reset_controller_dev *rcdev,
58ff591a91SAlban Bedel 			unsigned long id)
59ff591a91SAlban Bedel {
60ff591a91SAlban Bedel 	struct ath79_reset *ath79_reset =
61ff591a91SAlban Bedel 		container_of(rcdev, struct ath79_reset, rcdev);
62ff591a91SAlban Bedel 	u32 val;
63ff591a91SAlban Bedel 
64ff591a91SAlban Bedel 	val = readl(ath79_reset->base);
65ff591a91SAlban Bedel 
66ff591a91SAlban Bedel 	return !!(val & BIT(id));
67ff591a91SAlban Bedel }
68ff591a91SAlban Bedel 
69d2f79f22SPhilipp Zabel static const struct reset_control_ops ath79_reset_ops = {
70ff591a91SAlban Bedel 	.assert = ath79_reset_assert,
71ff591a91SAlban Bedel 	.deassert = ath79_reset_deassert,
72ff591a91SAlban Bedel 	.status = ath79_reset_status,
73ff591a91SAlban Bedel };
74ff591a91SAlban Bedel 
ath79_reset_restart_handler(struct notifier_block * nb,unsigned long action,void * data)75ba64e27eSAlban Bedel static int ath79_reset_restart_handler(struct notifier_block *nb,
76ba64e27eSAlban Bedel 				unsigned long action, void *data)
77ba64e27eSAlban Bedel {
78ba64e27eSAlban Bedel 	struct ath79_reset *ath79_reset =
79ba64e27eSAlban Bedel 		container_of(nb, struct ath79_reset, restart_nb);
80ba64e27eSAlban Bedel 
81ba64e27eSAlban Bedel 	ath79_reset_assert(&ath79_reset->rcdev, FULL_CHIP_RESET);
82ba64e27eSAlban Bedel 
83ba64e27eSAlban Bedel 	return NOTIFY_DONE;
84ba64e27eSAlban Bedel }
85ba64e27eSAlban Bedel 
ath79_reset_probe(struct platform_device * pdev)86ff591a91SAlban Bedel static int ath79_reset_probe(struct platform_device *pdev)
87ff591a91SAlban Bedel {
88ff591a91SAlban Bedel 	struct ath79_reset *ath79_reset;
89ba64e27eSAlban Bedel 	int err;
90ff591a91SAlban Bedel 
91ff591a91SAlban Bedel 	ath79_reset = devm_kzalloc(&pdev->dev,
92ff591a91SAlban Bedel 				sizeof(*ath79_reset), GFP_KERNEL);
93ff591a91SAlban Bedel 	if (!ath79_reset)
94ff591a91SAlban Bedel 		return -ENOMEM;
95ff591a91SAlban Bedel 
96*41ccb3a0SYe Xingchen 	ath79_reset->base = devm_platform_ioremap_resource(pdev, 0);
97ff591a91SAlban Bedel 	if (IS_ERR(ath79_reset->base))
98ff591a91SAlban Bedel 		return PTR_ERR(ath79_reset->base);
99ff591a91SAlban Bedel 
100f319cb84SAxel Lin 	spin_lock_init(&ath79_reset->lock);
101ff591a91SAlban Bedel 	ath79_reset->rcdev.ops = &ath79_reset_ops;
102ff591a91SAlban Bedel 	ath79_reset->rcdev.owner = THIS_MODULE;
103ff591a91SAlban Bedel 	ath79_reset->rcdev.of_node = pdev->dev.of_node;
104ff591a91SAlban Bedel 	ath79_reset->rcdev.of_reset_n_cells = 1;
105ff591a91SAlban Bedel 	ath79_reset->rcdev.nr_resets = 32;
106ff591a91SAlban Bedel 
10756865f45SMasahiro Yamada 	err = devm_reset_controller_register(&pdev->dev, &ath79_reset->rcdev);
108ba64e27eSAlban Bedel 	if (err)
109ba64e27eSAlban Bedel 		return err;
110ba64e27eSAlban Bedel 
111ba64e27eSAlban Bedel 	ath79_reset->restart_nb.notifier_call = ath79_reset_restart_handler;
112ba64e27eSAlban Bedel 	ath79_reset->restart_nb.priority = 128;
113ba64e27eSAlban Bedel 
114ba64e27eSAlban Bedel 	err = register_restart_handler(&ath79_reset->restart_nb);
115ba64e27eSAlban Bedel 	if (err)
116ba64e27eSAlban Bedel 		dev_warn(&pdev->dev, "Failed to register restart handler\n");
117ba64e27eSAlban Bedel 
118ba64e27eSAlban Bedel 	return 0;
119ff591a91SAlban Bedel }
120ff591a91SAlban Bedel 
121ff591a91SAlban Bedel static const struct of_device_id ath79_reset_dt_ids[] = {
122ff591a91SAlban Bedel 	{ .compatible = "qca,ar7100-reset", },
123ff591a91SAlban Bedel 	{ },
124ff591a91SAlban Bedel };
125ff591a91SAlban Bedel 
126ff591a91SAlban Bedel static struct platform_driver ath79_reset_driver = {
127ff591a91SAlban Bedel 	.probe	= ath79_reset_probe,
128ff591a91SAlban Bedel 	.driver = {
129ff591a91SAlban Bedel 		.name			= "ath79-reset",
130ff591a91SAlban Bedel 		.of_match_table		= ath79_reset_dt_ids,
13190ce95abSPaul Gortmaker 		.suppress_bind_attrs	= true,
132ff591a91SAlban Bedel 	},
133ff591a91SAlban Bedel };
13490ce95abSPaul Gortmaker builtin_platform_driver(ath79_reset_driver);
135