xref: /openbmc/linux/drivers/regulator/qcom_spmi-regulator.c (revision ab953b9db3a1169fbc675c8de3d2dab919ce3211)
1e92a4047SStephen Boyd /*
2e92a4047SStephen Boyd  * Copyright (c) 2012-2015, The Linux Foundation. All rights reserved.
3e92a4047SStephen Boyd  *
4e92a4047SStephen Boyd  * This program is free software; you can redistribute it and/or modify
5e92a4047SStephen Boyd  * it under the terms of the GNU General Public License version 2 and
6e92a4047SStephen Boyd  * only version 2 as published by the Free Software Foundation.
7e92a4047SStephen Boyd  *
8e92a4047SStephen Boyd  * This program is distributed in the hope that it will be useful,
9e92a4047SStephen Boyd  * but WITHOUT ANY WARRANTY; without even the implied warranty of
10e92a4047SStephen Boyd  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
11e92a4047SStephen Boyd  * GNU General Public License for more details.
12e92a4047SStephen Boyd  */
13e92a4047SStephen Boyd 
14e92a4047SStephen Boyd #include <linux/module.h>
15e92a4047SStephen Boyd #include <linux/delay.h>
16e92a4047SStephen Boyd #include <linux/err.h>
17e92a4047SStephen Boyd #include <linux/kernel.h>
18e92a4047SStephen Boyd #include <linux/interrupt.h>
19e92a4047SStephen Boyd #include <linux/bitops.h>
20e92a4047SStephen Boyd #include <linux/slab.h>
21e92a4047SStephen Boyd #include <linux/of.h>
22e92a4047SStephen Boyd #include <linux/of_device.h>
23e92a4047SStephen Boyd #include <linux/platform_device.h>
24e92a4047SStephen Boyd #include <linux/ktime.h>
25e92a4047SStephen Boyd #include <linux/regulator/driver.h>
26e92a4047SStephen Boyd #include <linux/regmap.h>
27e92a4047SStephen Boyd #include <linux/list.h>
28e92a4047SStephen Boyd 
29e2adfacdSStephen Boyd /* Pin control enable input pins. */
30e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_ENABLE_NONE		0x00
31e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN0		0x01
32e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN1		0x02
33e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN2		0x04
34e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN3		0x08
35e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_ENABLE_HW_DEFAULT	0x10
36e2adfacdSStephen Boyd 
37e2adfacdSStephen Boyd /* Pin control high power mode input pins. */
38e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_NONE		0x00
39e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_EN0			0x01
40e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_EN1			0x02
41e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_EN2			0x04
42e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_EN3			0x08
43e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_SLEEP_B		0x10
44e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_HW_DEFAULT		0x20
45e2adfacdSStephen Boyd 
46e2adfacdSStephen Boyd /*
47e2adfacdSStephen Boyd  * Used with enable parameters to specify that hardware default register values
48e2adfacdSStephen Boyd  * should be left unaltered.
49e2adfacdSStephen Boyd  */
50e2adfacdSStephen Boyd #define SPMI_REGULATOR_USE_HW_DEFAULT			2
51e2adfacdSStephen Boyd 
52e2adfacdSStephen Boyd /* Soft start strength of a voltage switch type regulator */
53e2adfacdSStephen Boyd enum spmi_vs_soft_start_str {
54e2adfacdSStephen Boyd 	SPMI_VS_SOFT_START_STR_0P05_UA = 0,
55e2adfacdSStephen Boyd 	SPMI_VS_SOFT_START_STR_0P25_UA,
56e2adfacdSStephen Boyd 	SPMI_VS_SOFT_START_STR_0P55_UA,
57e2adfacdSStephen Boyd 	SPMI_VS_SOFT_START_STR_0P75_UA,
58e2adfacdSStephen Boyd 	SPMI_VS_SOFT_START_STR_HW_DEFAULT,
59e2adfacdSStephen Boyd };
60e2adfacdSStephen Boyd 
61e2adfacdSStephen Boyd /**
62e2adfacdSStephen Boyd  * struct spmi_regulator_init_data - spmi-regulator initialization data
63e2adfacdSStephen Boyd  * @pin_ctrl_enable:        Bit mask specifying which hardware pins should be
64e2adfacdSStephen Boyd  *				used to enable the regulator, if any
65e2adfacdSStephen Boyd  *			    Value should be an ORing of
66e2adfacdSStephen Boyd  *				SPMI_REGULATOR_PIN_CTRL_ENABLE_* constants.  If
67e2adfacdSStephen Boyd  *				the bit specified by
68e2adfacdSStephen Boyd  *				SPMI_REGULATOR_PIN_CTRL_ENABLE_HW_DEFAULT is
69e2adfacdSStephen Boyd  *				set, then pin control enable hardware registers
70e2adfacdSStephen Boyd  *				will not be modified.
71e2adfacdSStephen Boyd  * @pin_ctrl_hpm:           Bit mask specifying which hardware pins should be
72e2adfacdSStephen Boyd  *				used to force the regulator into high power
73e2adfacdSStephen Boyd  *				mode, if any
74e2adfacdSStephen Boyd  *			    Value should be an ORing of
75e2adfacdSStephen Boyd  *				SPMI_REGULATOR_PIN_CTRL_HPM_* constants.  If
76e2adfacdSStephen Boyd  *				the bit specified by
77e2adfacdSStephen Boyd  *				SPMI_REGULATOR_PIN_CTRL_HPM_HW_DEFAULT is
78e2adfacdSStephen Boyd  *				set, then pin control mode hardware registers
79e2adfacdSStephen Boyd  *				will not be modified.
80e2adfacdSStephen Boyd  * @vs_soft_start_strength: This parameter sets the soft start strength for
81e2adfacdSStephen Boyd  *				voltage switch type regulators.  Its value
82e2adfacdSStephen Boyd  *				should be one of SPMI_VS_SOFT_START_STR_*.  If
83e2adfacdSStephen Boyd  *				its value is SPMI_VS_SOFT_START_STR_HW_DEFAULT,
84e2adfacdSStephen Boyd  *				then the soft start strength will be left at its
85e2adfacdSStephen Boyd  *				default hardware value.
86e2adfacdSStephen Boyd  */
87e2adfacdSStephen Boyd struct spmi_regulator_init_data {
88e2adfacdSStephen Boyd 	unsigned				pin_ctrl_enable;
89e2adfacdSStephen Boyd 	unsigned				pin_ctrl_hpm;
90e2adfacdSStephen Boyd 	enum spmi_vs_soft_start_str		vs_soft_start_strength;
91e2adfacdSStephen Boyd };
92e2adfacdSStephen Boyd 
93e92a4047SStephen Boyd /* These types correspond to unique register layouts. */
94e92a4047SStephen Boyd enum spmi_regulator_logical_type {
95e92a4047SStephen Boyd 	SPMI_REGULATOR_LOGICAL_TYPE_SMPS,
96e92a4047SStephen Boyd 	SPMI_REGULATOR_LOGICAL_TYPE_LDO,
97e92a4047SStephen Boyd 	SPMI_REGULATOR_LOGICAL_TYPE_VS,
98e92a4047SStephen Boyd 	SPMI_REGULATOR_LOGICAL_TYPE_BOOST,
99e92a4047SStephen Boyd 	SPMI_REGULATOR_LOGICAL_TYPE_FTSMPS,
100e92a4047SStephen Boyd 	SPMI_REGULATOR_LOGICAL_TYPE_BOOST_BYP,
101e92a4047SStephen Boyd 	SPMI_REGULATOR_LOGICAL_TYPE_LN_LDO,
102e92a4047SStephen Boyd 	SPMI_REGULATOR_LOGICAL_TYPE_ULT_LO_SMPS,
103e92a4047SStephen Boyd 	SPMI_REGULATOR_LOGICAL_TYPE_ULT_HO_SMPS,
104e92a4047SStephen Boyd 	SPMI_REGULATOR_LOGICAL_TYPE_ULT_LDO,
105e92a4047SStephen Boyd };
106e92a4047SStephen Boyd 
107e92a4047SStephen Boyd enum spmi_regulator_type {
108e92a4047SStephen Boyd 	SPMI_REGULATOR_TYPE_BUCK		= 0x03,
109e92a4047SStephen Boyd 	SPMI_REGULATOR_TYPE_LDO			= 0x04,
110e92a4047SStephen Boyd 	SPMI_REGULATOR_TYPE_VS			= 0x05,
111e92a4047SStephen Boyd 	SPMI_REGULATOR_TYPE_BOOST		= 0x1b,
112e92a4047SStephen Boyd 	SPMI_REGULATOR_TYPE_FTS			= 0x1c,
113e92a4047SStephen Boyd 	SPMI_REGULATOR_TYPE_BOOST_BYP		= 0x1f,
114e92a4047SStephen Boyd 	SPMI_REGULATOR_TYPE_ULT_LDO		= 0x21,
115e92a4047SStephen Boyd 	SPMI_REGULATOR_TYPE_ULT_BUCK		= 0x22,
116e92a4047SStephen Boyd };
117e92a4047SStephen Boyd 
118e92a4047SStephen Boyd enum spmi_regulator_subtype {
119e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_GP_CTL		= 0x08,
120e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_RF_CTL		= 0x09,
121e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_N50		= 0x01,
122e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_N150		= 0x02,
123e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_N300		= 0x03,
124e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_N600		= 0x04,
125e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_N1200		= 0x05,
126e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_N600_ST		= 0x06,
127e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_N1200_ST		= 0x07,
128e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_N900_ST		= 0x14,
129e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_N300_ST		= 0x15,
130e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_P50		= 0x08,
131e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_P150		= 0x09,
132e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_P300		= 0x0a,
133e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_P600		= 0x0b,
134e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_P1200		= 0x0c,
135e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_LN		= 0x10,
136e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_LV_P50		= 0x28,
137e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_LV_P150		= 0x29,
138e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_LV_P300		= 0x2a,
139e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_LV_P600		= 0x2b,
140e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_LV_P1200		= 0x2c,
141e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_LV_P450		= 0x2d,
142e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_LV100		= 0x01,
143e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_LV300		= 0x02,
144e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_MV300		= 0x08,
145e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_MV500		= 0x09,
146e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_HDMI		= 0x10,
147e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_OTG		= 0x11,
148e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_5V_BOOST		= 0x01,
149e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_FTS_CTL		= 0x08,
150e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_FTS2p5_CTL	= 0x09,
151e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_BB_2A		= 0x01,
152e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_ULT_HF_CTL1	= 0x0d,
153e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_ULT_HF_CTL2	= 0x0e,
154e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_ULT_HF_CTL3	= 0x0f,
155e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_ULT_HF_CTL4	= 0x10,
156e92a4047SStephen Boyd };
157e92a4047SStephen Boyd 
158e92a4047SStephen Boyd enum spmi_common_regulator_registers {
159e92a4047SStephen Boyd 	SPMI_COMMON_REG_DIG_MAJOR_REV		= 0x01,
160e92a4047SStephen Boyd 	SPMI_COMMON_REG_TYPE			= 0x04,
161e92a4047SStephen Boyd 	SPMI_COMMON_REG_SUBTYPE			= 0x05,
162e92a4047SStephen Boyd 	SPMI_COMMON_REG_VOLTAGE_RANGE		= 0x40,
163e92a4047SStephen Boyd 	SPMI_COMMON_REG_VOLTAGE_SET		= 0x41,
164e92a4047SStephen Boyd 	SPMI_COMMON_REG_MODE			= 0x45,
165e92a4047SStephen Boyd 	SPMI_COMMON_REG_ENABLE			= 0x46,
166e92a4047SStephen Boyd 	SPMI_COMMON_REG_PULL_DOWN		= 0x48,
167e92a4047SStephen Boyd 	SPMI_COMMON_REG_SOFT_START		= 0x4c,
168e92a4047SStephen Boyd 	SPMI_COMMON_REG_STEP_CTRL		= 0x61,
169e92a4047SStephen Boyd };
170e92a4047SStephen Boyd 
171e92a4047SStephen Boyd enum spmi_vs_registers {
172e92a4047SStephen Boyd 	SPMI_VS_REG_OCP				= 0x4a,
173e92a4047SStephen Boyd 	SPMI_VS_REG_SOFT_START			= 0x4c,
174e92a4047SStephen Boyd };
175e92a4047SStephen Boyd 
176e92a4047SStephen Boyd enum spmi_boost_registers {
177e92a4047SStephen Boyd 	SPMI_BOOST_REG_CURRENT_LIMIT		= 0x4a,
178e92a4047SStephen Boyd };
179e92a4047SStephen Boyd 
180e92a4047SStephen Boyd enum spmi_boost_byp_registers {
181e92a4047SStephen Boyd 	SPMI_BOOST_BYP_REG_CURRENT_LIMIT	= 0x4b,
182e92a4047SStephen Boyd };
183e92a4047SStephen Boyd 
184e92a4047SStephen Boyd /* Used for indexing into ctrl_reg.  These are offets from 0x40 */
185e92a4047SStephen Boyd enum spmi_common_control_register_index {
186e92a4047SStephen Boyd 	SPMI_COMMON_IDX_VOLTAGE_RANGE		= 0,
187e92a4047SStephen Boyd 	SPMI_COMMON_IDX_VOLTAGE_SET		= 1,
188e92a4047SStephen Boyd 	SPMI_COMMON_IDX_MODE			= 5,
189e92a4047SStephen Boyd 	SPMI_COMMON_IDX_ENABLE			= 6,
190e92a4047SStephen Boyd };
191e92a4047SStephen Boyd 
192e92a4047SStephen Boyd /* Common regulator control register layout */
193e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE_MASK			0x80
194e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE			0x80
195e92a4047SStephen Boyd #define SPMI_COMMON_DISABLE			0x00
196e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE_FOLLOW_HW_EN3_MASK	0x08
197e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE_FOLLOW_HW_EN2_MASK	0x04
198e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE_FOLLOW_HW_EN1_MASK	0x02
199e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE_FOLLOW_HW_EN0_MASK	0x01
200e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE_FOLLOW_ALL_MASK	0x0f
201e92a4047SStephen Boyd 
202e92a4047SStephen Boyd /* Common regulator mode register layout */
203e92a4047SStephen Boyd #define SPMI_COMMON_MODE_HPM_MASK		0x80
204e92a4047SStephen Boyd #define SPMI_COMMON_MODE_AUTO_MASK		0x40
205e92a4047SStephen Boyd #define SPMI_COMMON_MODE_BYPASS_MASK		0x20
206e92a4047SStephen Boyd #define SPMI_COMMON_MODE_FOLLOW_AWAKE_MASK	0x10
207e92a4047SStephen Boyd #define SPMI_COMMON_MODE_FOLLOW_HW_EN3_MASK	0x08
208e92a4047SStephen Boyd #define SPMI_COMMON_MODE_FOLLOW_HW_EN2_MASK	0x04
209e92a4047SStephen Boyd #define SPMI_COMMON_MODE_FOLLOW_HW_EN1_MASK	0x02
210e92a4047SStephen Boyd #define SPMI_COMMON_MODE_FOLLOW_HW_EN0_MASK	0x01
211e92a4047SStephen Boyd #define SPMI_COMMON_MODE_FOLLOW_ALL_MASK	0x1f
212e92a4047SStephen Boyd 
213e92a4047SStephen Boyd /* Common regulator pull down control register layout */
214e92a4047SStephen Boyd #define SPMI_COMMON_PULL_DOWN_ENABLE_MASK	0x80
215e92a4047SStephen Boyd 
216e92a4047SStephen Boyd /* LDO regulator current limit control register layout */
217e92a4047SStephen Boyd #define SPMI_LDO_CURRENT_LIMIT_ENABLE_MASK	0x80
218e92a4047SStephen Boyd 
219e92a4047SStephen Boyd /* LDO regulator soft start control register layout */
220e92a4047SStephen Boyd #define SPMI_LDO_SOFT_START_ENABLE_MASK		0x80
221e92a4047SStephen Boyd 
222e92a4047SStephen Boyd /* VS regulator over current protection control register layout */
223e92a4047SStephen Boyd #define SPMI_VS_OCP_OVERRIDE			0x01
224e92a4047SStephen Boyd #define SPMI_VS_OCP_NO_OVERRIDE			0x00
225e92a4047SStephen Boyd 
226e92a4047SStephen Boyd /* VS regulator soft start control register layout */
227e92a4047SStephen Boyd #define SPMI_VS_SOFT_START_ENABLE_MASK		0x80
228e92a4047SStephen Boyd #define SPMI_VS_SOFT_START_SEL_MASK		0x03
229e92a4047SStephen Boyd 
230e92a4047SStephen Boyd /* Boost regulator current limit control register layout */
231e92a4047SStephen Boyd #define SPMI_BOOST_CURRENT_LIMIT_ENABLE_MASK	0x80
232e92a4047SStephen Boyd #define SPMI_BOOST_CURRENT_LIMIT_MASK		0x07
233e92a4047SStephen Boyd 
234e92a4047SStephen Boyd #define SPMI_VS_OCP_DEFAULT_MAX_RETRIES		10
235e92a4047SStephen Boyd #define SPMI_VS_OCP_DEFAULT_RETRY_DELAY_MS	30
236e92a4047SStephen Boyd #define SPMI_VS_OCP_FALL_DELAY_US		90
237e92a4047SStephen Boyd #define SPMI_VS_OCP_FAULT_DELAY_US		20000
238e92a4047SStephen Boyd 
239e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_CTRL_STEP_MASK		0x18
240e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_CTRL_STEP_SHIFT	3
241e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_CTRL_DELAY_MASK	0x07
242e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_CTRL_DELAY_SHIFT	0
243e92a4047SStephen Boyd 
244e92a4047SStephen Boyd /* Clock rate in kHz of the FTSMPS regulator reference clock. */
245e92a4047SStephen Boyd #define SPMI_FTSMPS_CLOCK_RATE		19200
246e92a4047SStephen Boyd 
247e92a4047SStephen Boyd /* Minimum voltage stepper delay for each step. */
248e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_DELAY		8
2492cf7b99cSStephen Boyd #define SPMI_DEFAULT_STEP_DELAY		20
250e92a4047SStephen Boyd 
251e92a4047SStephen Boyd /*
252e92a4047SStephen Boyd  * The ratio SPMI_FTSMPS_STEP_MARGIN_NUM/SPMI_FTSMPS_STEP_MARGIN_DEN is used to
253e92a4047SStephen Boyd  * adjust the step rate in order to account for oscillator variance.
254e92a4047SStephen Boyd  */
255e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_MARGIN_NUM	4
256e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_MARGIN_DEN	5
257e92a4047SStephen Boyd 
258e92a4047SStephen Boyd /* VSET value to decide the range of ULT SMPS */
259e92a4047SStephen Boyd #define ULT_SMPS_RANGE_SPLIT 0x60
260e92a4047SStephen Boyd 
261e92a4047SStephen Boyd /**
262e92a4047SStephen Boyd  * struct spmi_voltage_range - regulator set point voltage mapping description
263e92a4047SStephen Boyd  * @min_uV:		Minimum programmable output voltage resulting from
264e92a4047SStephen Boyd  *			set point register value 0x00
265e92a4047SStephen Boyd  * @max_uV:		Maximum programmable output voltage
266e92a4047SStephen Boyd  * @step_uV:		Output voltage increase resulting from the set point
267e92a4047SStephen Boyd  *			register value increasing by 1
268e92a4047SStephen Boyd  * @set_point_min_uV:	Minimum allowed voltage
269e92a4047SStephen Boyd  * @set_point_max_uV:	Maximum allowed voltage.  This may be tweaked in order
270e92a4047SStephen Boyd  *			to pick which range should be used in the case of
271e92a4047SStephen Boyd  *			overlapping set points.
272e92a4047SStephen Boyd  * @n_voltages:		Number of preferred voltage set points present in this
273e92a4047SStephen Boyd  *			range
274e92a4047SStephen Boyd  * @range_sel:		Voltage range register value corresponding to this range
275e92a4047SStephen Boyd  *
276e92a4047SStephen Boyd  * The following relationships must be true for the values used in this struct:
277e92a4047SStephen Boyd  * (max_uV - min_uV) % step_uV == 0
278e92a4047SStephen Boyd  * (set_point_min_uV - min_uV) % step_uV == 0*
279e92a4047SStephen Boyd  * (set_point_max_uV - min_uV) % step_uV == 0*
280e92a4047SStephen Boyd  * n_voltages = (set_point_max_uV - set_point_min_uV) / step_uV + 1
281e92a4047SStephen Boyd  *
282e92a4047SStephen Boyd  * *Note, set_point_min_uV == set_point_max_uV == 0 is allowed in order to
283e92a4047SStephen Boyd  * specify that the voltage range has meaning, but is not preferred.
284e92a4047SStephen Boyd  */
285e92a4047SStephen Boyd struct spmi_voltage_range {
286e92a4047SStephen Boyd 	int					min_uV;
287e92a4047SStephen Boyd 	int					max_uV;
288e92a4047SStephen Boyd 	int					step_uV;
289e92a4047SStephen Boyd 	int					set_point_min_uV;
290e92a4047SStephen Boyd 	int					set_point_max_uV;
291e92a4047SStephen Boyd 	unsigned				n_voltages;
292e92a4047SStephen Boyd 	u8					range_sel;
293e92a4047SStephen Boyd };
294e92a4047SStephen Boyd 
295e92a4047SStephen Boyd /*
296e92a4047SStephen Boyd  * The ranges specified in the spmi_voltage_set_points struct must be listed
297e92a4047SStephen Boyd  * so that range[i].set_point_max_uV < range[i+1].set_point_min_uV.
298e92a4047SStephen Boyd  */
299e92a4047SStephen Boyd struct spmi_voltage_set_points {
300e92a4047SStephen Boyd 	struct spmi_voltage_range		*range;
301e92a4047SStephen Boyd 	int					count;
302e92a4047SStephen Boyd 	unsigned				n_voltages;
303e92a4047SStephen Boyd };
304e92a4047SStephen Boyd 
305e92a4047SStephen Boyd struct spmi_regulator {
306e92a4047SStephen Boyd 	struct regulator_desc			desc;
307e92a4047SStephen Boyd 	struct device				*dev;
308e92a4047SStephen Boyd 	struct delayed_work			ocp_work;
309e92a4047SStephen Boyd 	struct regmap				*regmap;
310e92a4047SStephen Boyd 	struct spmi_voltage_set_points		*set_points;
311e92a4047SStephen Boyd 	enum spmi_regulator_logical_type	logical_type;
312e92a4047SStephen Boyd 	int					ocp_irq;
313e92a4047SStephen Boyd 	int					ocp_count;
314e92a4047SStephen Boyd 	int					ocp_max_retries;
315e92a4047SStephen Boyd 	int					ocp_retry_delay_ms;
316e92a4047SStephen Boyd 	int					hpm_min_load;
317e92a4047SStephen Boyd 	int					slew_rate;
318e92a4047SStephen Boyd 	ktime_t					vs_enable_time;
319e92a4047SStephen Boyd 	u16					base;
320e92a4047SStephen Boyd 	struct list_head			node;
321e92a4047SStephen Boyd };
322e92a4047SStephen Boyd 
323e92a4047SStephen Boyd struct spmi_regulator_mapping {
324e92a4047SStephen Boyd 	enum spmi_regulator_type		type;
325e92a4047SStephen Boyd 	enum spmi_regulator_subtype		subtype;
326e92a4047SStephen Boyd 	enum spmi_regulator_logical_type	logical_type;
327e92a4047SStephen Boyd 	u32					revision_min;
328e92a4047SStephen Boyd 	u32					revision_max;
329e92a4047SStephen Boyd 	struct regulator_ops			*ops;
330e92a4047SStephen Boyd 	struct spmi_voltage_set_points		*set_points;
331e92a4047SStephen Boyd 	int					hpm_min_load;
332e92a4047SStephen Boyd };
333e92a4047SStephen Boyd 
334e92a4047SStephen Boyd struct spmi_regulator_data {
335e92a4047SStephen Boyd 	const char			*name;
336e92a4047SStephen Boyd 	u16				base;
337e92a4047SStephen Boyd 	const char			*supply;
338e92a4047SStephen Boyd 	const char			*ocp;
339e92a4047SStephen Boyd 	u16				force_type;
340e92a4047SStephen Boyd };
341e92a4047SStephen Boyd 
342e92a4047SStephen Boyd #define SPMI_VREG(_type, _subtype, _dig_major_min, _dig_major_max, \
343e92a4047SStephen Boyd 		      _logical_type, _ops_val, _set_points_val, _hpm_min_load) \
344e92a4047SStephen Boyd 	{ \
345e92a4047SStephen Boyd 		.type		= SPMI_REGULATOR_TYPE_##_type, \
346e92a4047SStephen Boyd 		.subtype	= SPMI_REGULATOR_SUBTYPE_##_subtype, \
347e92a4047SStephen Boyd 		.revision_min	= _dig_major_min, \
348e92a4047SStephen Boyd 		.revision_max	= _dig_major_max, \
349e92a4047SStephen Boyd 		.logical_type	= SPMI_REGULATOR_LOGICAL_TYPE_##_logical_type, \
350e92a4047SStephen Boyd 		.ops		= &spmi_##_ops_val##_ops, \
351e92a4047SStephen Boyd 		.set_points	= &_set_points_val##_set_points, \
352e92a4047SStephen Boyd 		.hpm_min_load	= _hpm_min_load, \
353e92a4047SStephen Boyd 	}
354e92a4047SStephen Boyd 
355e92a4047SStephen Boyd #define SPMI_VREG_VS(_subtype, _dig_major_min, _dig_major_max) \
356e92a4047SStephen Boyd 	{ \
357e92a4047SStephen Boyd 		.type		= SPMI_REGULATOR_TYPE_VS, \
358e92a4047SStephen Boyd 		.subtype	= SPMI_REGULATOR_SUBTYPE_##_subtype, \
359e92a4047SStephen Boyd 		.revision_min	= _dig_major_min, \
360e92a4047SStephen Boyd 		.revision_max	= _dig_major_max, \
361e92a4047SStephen Boyd 		.logical_type	= SPMI_REGULATOR_LOGICAL_TYPE_VS, \
362e92a4047SStephen Boyd 		.ops		= &spmi_vs_ops, \
363e92a4047SStephen Boyd 	}
364e92a4047SStephen Boyd 
365e92a4047SStephen Boyd #define SPMI_VOLTAGE_RANGE(_range_sel, _min_uV, _set_point_min_uV, \
366e92a4047SStephen Boyd 			_set_point_max_uV, _max_uV, _step_uV) \
367e92a4047SStephen Boyd 	{ \
368e92a4047SStephen Boyd 		.min_uV			= _min_uV, \
369e92a4047SStephen Boyd 		.max_uV			= _max_uV, \
370e92a4047SStephen Boyd 		.set_point_min_uV	= _set_point_min_uV, \
371e92a4047SStephen Boyd 		.set_point_max_uV	= _set_point_max_uV, \
372e92a4047SStephen Boyd 		.step_uV		= _step_uV, \
373e92a4047SStephen Boyd 		.range_sel		= _range_sel, \
374e92a4047SStephen Boyd 	}
375e92a4047SStephen Boyd 
376e92a4047SStephen Boyd #define DEFINE_SPMI_SET_POINTS(name) \
377e92a4047SStephen Boyd struct spmi_voltage_set_points name##_set_points = { \
378e92a4047SStephen Boyd 	.range	= name##_ranges, \
379e92a4047SStephen Boyd 	.count	= ARRAY_SIZE(name##_ranges), \
380e92a4047SStephen Boyd }
381e92a4047SStephen Boyd 
382e92a4047SStephen Boyd /*
383e92a4047SStephen Boyd  * These tables contain the physically available PMIC regulator voltage setpoint
384e92a4047SStephen Boyd  * ranges.  Where two ranges overlap in hardware, one of the ranges is trimmed
385e92a4047SStephen Boyd  * to ensure that the setpoints available to software are monotonically
386e92a4047SStephen Boyd  * increasing and unique.  The set_voltage callback functions expect these
387e92a4047SStephen Boyd  * properties to hold.
388e92a4047SStephen Boyd  */
389e92a4047SStephen Boyd static struct spmi_voltage_range pldo_ranges[] = {
390e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(2,  750000,  750000, 1537500, 1537500, 12500),
391e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(3, 1500000, 1550000, 3075000, 3075000, 25000),
392e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(4, 1750000, 3100000, 4900000, 4900000, 50000),
393e92a4047SStephen Boyd };
394e92a4047SStephen Boyd 
395e92a4047SStephen Boyd static struct spmi_voltage_range nldo1_ranges[] = {
396e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(2,  750000,  750000, 1537500, 1537500, 12500),
397e92a4047SStephen Boyd };
398e92a4047SStephen Boyd 
399e92a4047SStephen Boyd static struct spmi_voltage_range nldo2_ranges[] = {
400e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0,  375000,       0,       0, 1537500, 12500),
401e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(1,  375000,  375000,  768750,  768750,  6250),
402e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(2,  750000,  775000, 1537500, 1537500, 12500),
403e92a4047SStephen Boyd };
404e92a4047SStephen Boyd 
405e92a4047SStephen Boyd static struct spmi_voltage_range nldo3_ranges[] = {
406e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0,  375000,  375000, 1537500, 1537500, 12500),
407e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(1,  375000,       0,       0, 1537500, 12500),
408e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(2,  750000,       0,       0, 1537500, 12500),
409e92a4047SStephen Boyd };
410e92a4047SStephen Boyd 
411e92a4047SStephen Boyd static struct spmi_voltage_range ln_ldo_ranges[] = {
412e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(1,  690000,  690000, 1110000, 1110000, 60000),
413e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0, 1380000, 1380000, 2220000, 2220000, 120000),
414e92a4047SStephen Boyd };
415e92a4047SStephen Boyd 
416e92a4047SStephen Boyd static struct spmi_voltage_range smps_ranges[] = {
417e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0,  375000,  375000, 1562500, 1562500, 12500),
418e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(1, 1550000, 1575000, 3125000, 3125000, 25000),
419e92a4047SStephen Boyd };
420e92a4047SStephen Boyd 
421e92a4047SStephen Boyd static struct spmi_voltage_range ftsmps_ranges[] = {
422e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0,       0,  350000, 1275000, 1275000,  5000),
423e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(1,       0, 1280000, 2040000, 2040000, 10000),
424e92a4047SStephen Boyd };
425e92a4047SStephen Boyd 
426e92a4047SStephen Boyd static struct spmi_voltage_range ftsmps2p5_ranges[] = {
427e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0,   80000,  350000, 1355000, 1355000,  5000),
428e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(1,  160000, 1360000, 2200000, 2200000, 10000),
429e92a4047SStephen Boyd };
430e92a4047SStephen Boyd 
431e92a4047SStephen Boyd static struct spmi_voltage_range boost_ranges[] = {
432e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0, 4000000, 4000000, 5550000, 5550000, 50000),
433e92a4047SStephen Boyd };
434e92a4047SStephen Boyd 
435e92a4047SStephen Boyd static struct spmi_voltage_range boost_byp_ranges[] = {
436e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0, 2500000, 2500000, 5200000, 5650000, 50000),
437e92a4047SStephen Boyd };
438e92a4047SStephen Boyd 
439e92a4047SStephen Boyd static struct spmi_voltage_range ult_lo_smps_ranges[] = {
440e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0,  375000,  375000, 1562500, 1562500, 12500),
441e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(1,  750000,       0,       0, 1525000, 25000),
442e92a4047SStephen Boyd };
443e92a4047SStephen Boyd 
444e92a4047SStephen Boyd static struct spmi_voltage_range ult_ho_smps_ranges[] = {
445e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0, 1550000, 1550000, 2325000, 2325000, 25000),
446e92a4047SStephen Boyd };
447e92a4047SStephen Boyd 
448e92a4047SStephen Boyd static struct spmi_voltage_range ult_nldo_ranges[] = {
449e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0,  375000,  375000, 1537500, 1537500, 12500),
450e92a4047SStephen Boyd };
451e92a4047SStephen Boyd 
452e92a4047SStephen Boyd static struct spmi_voltage_range ult_pldo_ranges[] = {
453e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0, 1750000, 1750000, 3337500, 3337500, 12500),
454e92a4047SStephen Boyd };
455e92a4047SStephen Boyd 
456e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(pldo);
457e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(nldo1);
458e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(nldo2);
459e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(nldo3);
460e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ln_ldo);
461e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(smps);
462e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ftsmps);
463e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ftsmps2p5);
464e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(boost);
465e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(boost_byp);
466e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ult_lo_smps);
467e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ult_ho_smps);
468e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ult_nldo);
469e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ult_pldo);
470e92a4047SStephen Boyd 
471e92a4047SStephen Boyd static inline int spmi_vreg_read(struct spmi_regulator *vreg, u16 addr, u8 *buf,
472e92a4047SStephen Boyd 				 int len)
473e92a4047SStephen Boyd {
474e92a4047SStephen Boyd 	return regmap_bulk_read(vreg->regmap, vreg->base + addr, buf, len);
475e92a4047SStephen Boyd }
476e92a4047SStephen Boyd 
477e92a4047SStephen Boyd static inline int spmi_vreg_write(struct spmi_regulator *vreg, u16 addr,
478e92a4047SStephen Boyd 				u8 *buf, int len)
479e92a4047SStephen Boyd {
480e92a4047SStephen Boyd 	return regmap_bulk_write(vreg->regmap, vreg->base + addr, buf, len);
481e92a4047SStephen Boyd }
482e92a4047SStephen Boyd 
483e92a4047SStephen Boyd static int spmi_vreg_update_bits(struct spmi_regulator *vreg, u16 addr, u8 val,
484e92a4047SStephen Boyd 		u8 mask)
485e92a4047SStephen Boyd {
486e92a4047SStephen Boyd 	return regmap_update_bits(vreg->regmap, vreg->base + addr, mask, val);
487e92a4047SStephen Boyd }
488e92a4047SStephen Boyd 
489e92a4047SStephen Boyd static int spmi_regulator_common_is_enabled(struct regulator_dev *rdev)
490e92a4047SStephen Boyd {
491e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
492e92a4047SStephen Boyd 	u8 reg;
493e92a4047SStephen Boyd 
494e92a4047SStephen Boyd 	spmi_vreg_read(vreg, SPMI_COMMON_REG_ENABLE, &reg, 1);
495e92a4047SStephen Boyd 
496e92a4047SStephen Boyd 	return (reg & SPMI_COMMON_ENABLE_MASK) == SPMI_COMMON_ENABLE;
497e92a4047SStephen Boyd }
498e92a4047SStephen Boyd 
499e92a4047SStephen Boyd static int spmi_regulator_common_enable(struct regulator_dev *rdev)
500e92a4047SStephen Boyd {
501e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
502e92a4047SStephen Boyd 
503e92a4047SStephen Boyd 	return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_ENABLE,
504e92a4047SStephen Boyd 		SPMI_COMMON_ENABLE, SPMI_COMMON_ENABLE_MASK);
505e92a4047SStephen Boyd }
506e92a4047SStephen Boyd 
507e92a4047SStephen Boyd static int spmi_regulator_vs_enable(struct regulator_dev *rdev)
508e92a4047SStephen Boyd {
509e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
510e92a4047SStephen Boyd 
511e92a4047SStephen Boyd 	if (vreg->ocp_irq) {
512e92a4047SStephen Boyd 		vreg->ocp_count = 0;
513e92a4047SStephen Boyd 		vreg->vs_enable_time = ktime_get();
514e92a4047SStephen Boyd 	}
515e92a4047SStephen Boyd 
516e92a4047SStephen Boyd 	return spmi_regulator_common_enable(rdev);
517e92a4047SStephen Boyd }
518e92a4047SStephen Boyd 
519e2adfacdSStephen Boyd static int spmi_regulator_vs_ocp(struct regulator_dev *rdev)
520e2adfacdSStephen Boyd {
521e2adfacdSStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
522e2adfacdSStephen Boyd 	u8 reg = SPMI_VS_OCP_OVERRIDE;
523e2adfacdSStephen Boyd 
524e2adfacdSStephen Boyd 	return spmi_vreg_write(vreg, SPMI_VS_REG_OCP, &reg, 1);
525e2adfacdSStephen Boyd }
526e2adfacdSStephen Boyd 
527e92a4047SStephen Boyd static int spmi_regulator_common_disable(struct regulator_dev *rdev)
528e92a4047SStephen Boyd {
529e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
530e92a4047SStephen Boyd 
531e92a4047SStephen Boyd 	return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_ENABLE,
532e92a4047SStephen Boyd 		SPMI_COMMON_DISABLE, SPMI_COMMON_ENABLE_MASK);
533e92a4047SStephen Boyd }
534e92a4047SStephen Boyd 
535e92a4047SStephen Boyd static int spmi_regulator_select_voltage(struct spmi_regulator *vreg,
5361b5b1968SStephen Boyd 					 int min_uV, int max_uV)
537e92a4047SStephen Boyd {
538e92a4047SStephen Boyd 	const struct spmi_voltage_range *range;
539e92a4047SStephen Boyd 	int uV = min_uV;
540e92a4047SStephen Boyd 	int lim_min_uV, lim_max_uV, i, range_id, range_max_uV;
5411b5b1968SStephen Boyd 	int selector, voltage_sel;
542e92a4047SStephen Boyd 
543e92a4047SStephen Boyd 	/* Check if request voltage is outside of physically settable range. */
544e92a4047SStephen Boyd 	lim_min_uV = vreg->set_points->range[0].set_point_min_uV;
545e92a4047SStephen Boyd 	lim_max_uV =
546e92a4047SStephen Boyd 	  vreg->set_points->range[vreg->set_points->count - 1].set_point_max_uV;
547e92a4047SStephen Boyd 
548e92a4047SStephen Boyd 	if (uV < lim_min_uV && max_uV >= lim_min_uV)
549e92a4047SStephen Boyd 		uV = lim_min_uV;
550e92a4047SStephen Boyd 
551e92a4047SStephen Boyd 	if (uV < lim_min_uV || uV > lim_max_uV) {
552e92a4047SStephen Boyd 		dev_err(vreg->dev,
553e92a4047SStephen Boyd 			"request v=[%d, %d] is outside possible v=[%d, %d]\n",
554e92a4047SStephen Boyd 			 min_uV, max_uV, lim_min_uV, lim_max_uV);
555e92a4047SStephen Boyd 		return -EINVAL;
556e92a4047SStephen Boyd 	}
557e92a4047SStephen Boyd 
558e92a4047SStephen Boyd 	/* Find the range which uV is inside of. */
559e92a4047SStephen Boyd 	for (i = vreg->set_points->count - 1; i > 0; i--) {
560e92a4047SStephen Boyd 		range_max_uV = vreg->set_points->range[i - 1].set_point_max_uV;
561e92a4047SStephen Boyd 		if (uV > range_max_uV && range_max_uV > 0)
562e92a4047SStephen Boyd 			break;
563e92a4047SStephen Boyd 	}
564e92a4047SStephen Boyd 
565e92a4047SStephen Boyd 	range_id = i;
566e92a4047SStephen Boyd 	range = &vreg->set_points->range[range_id];
567e92a4047SStephen Boyd 
568e92a4047SStephen Boyd 	/*
569e92a4047SStephen Boyd 	 * Force uV to be an allowed set point by applying a ceiling function to
570e92a4047SStephen Boyd 	 * the uV value.
571e92a4047SStephen Boyd 	 */
5721b5b1968SStephen Boyd 	voltage_sel = DIV_ROUND_UP(uV - range->min_uV, range->step_uV);
5731b5b1968SStephen Boyd 	uV = voltage_sel * range->step_uV + range->min_uV;
574e92a4047SStephen Boyd 
575e92a4047SStephen Boyd 	if (uV > max_uV) {
576e92a4047SStephen Boyd 		dev_err(vreg->dev,
577e92a4047SStephen Boyd 			"request v=[%d, %d] cannot be met by any set point; "
578e92a4047SStephen Boyd 			"next set point: %d\n",
579e92a4047SStephen Boyd 			min_uV, max_uV, uV);
580e92a4047SStephen Boyd 		return -EINVAL;
581e92a4047SStephen Boyd 	}
582e92a4047SStephen Boyd 
5831b5b1968SStephen Boyd 	selector = 0;
584e92a4047SStephen Boyd 	for (i = 0; i < range_id; i++)
5851b5b1968SStephen Boyd 		selector += vreg->set_points->range[i].n_voltages;
5861b5b1968SStephen Boyd 	selector += (uV - range->set_point_min_uV) / range->step_uV;
587e92a4047SStephen Boyd 
5881b5b1968SStephen Boyd 	return selector;
5891b5b1968SStephen Boyd }
5901b5b1968SStephen Boyd 
5911b5b1968SStephen Boyd static int spmi_sw_selector_to_hw(struct spmi_regulator *vreg,
5921b5b1968SStephen Boyd 				  unsigned selector, u8 *range_sel,
5931b5b1968SStephen Boyd 				  u8 *voltage_sel)
5941b5b1968SStephen Boyd {
5951b5b1968SStephen Boyd 	const struct spmi_voltage_range *range, *end;
596*ab953b9dSStephen Boyd 	unsigned offset;
5971b5b1968SStephen Boyd 
5981b5b1968SStephen Boyd 	range = vreg->set_points->range;
5991b5b1968SStephen Boyd 	end = range + vreg->set_points->count;
6001b5b1968SStephen Boyd 
6011b5b1968SStephen Boyd 	for (; range < end; range++) {
6021b5b1968SStephen Boyd 		if (selector < range->n_voltages) {
603*ab953b9dSStephen Boyd 			/*
604*ab953b9dSStephen Boyd 			 * hardware selectors between set point min and real
605*ab953b9dSStephen Boyd 			 * min are invalid so we ignore them
606*ab953b9dSStephen Boyd 			 */
607*ab953b9dSStephen Boyd 			offset = range->set_point_min_uV - range->min_uV;
608*ab953b9dSStephen Boyd 			offset /= range->step_uV;
609*ab953b9dSStephen Boyd 			*voltage_sel = selector + offset;
6101b5b1968SStephen Boyd 			*range_sel = range->range_sel;
611e92a4047SStephen Boyd 			return 0;
612e92a4047SStephen Boyd 		}
613e92a4047SStephen Boyd 
6141b5b1968SStephen Boyd 		selector -= range->n_voltages;
6151b5b1968SStephen Boyd 	}
6161b5b1968SStephen Boyd 
6171b5b1968SStephen Boyd 	return -EINVAL;
6181b5b1968SStephen Boyd }
6191b5b1968SStephen Boyd 
6201b5b1968SStephen Boyd static int spmi_hw_selector_to_sw(struct spmi_regulator *vreg, u8 hw_sel,
6211b5b1968SStephen Boyd 				  const struct spmi_voltage_range *range)
6221b5b1968SStephen Boyd {
623*ab953b9dSStephen Boyd 	unsigned sw_sel = 0;
624*ab953b9dSStephen Boyd 	unsigned offset, max_hw_sel;
6251b5b1968SStephen Boyd 	const struct spmi_voltage_range *r = vreg->set_points->range;
626*ab953b9dSStephen Boyd 	const struct spmi_voltage_range *end = r + vreg->set_points->count;
6271b5b1968SStephen Boyd 
628*ab953b9dSStephen Boyd 	for (; r < end; r++) {
629*ab953b9dSStephen Boyd 		if (r == range && range->n_voltages) {
630*ab953b9dSStephen Boyd 			/*
631*ab953b9dSStephen Boyd 			 * hardware selectors between set point min and real
632*ab953b9dSStephen Boyd 			 * min and between set point max and real max are
633*ab953b9dSStephen Boyd 			 * invalid so we return an error if they're
634*ab953b9dSStephen Boyd 			 * programmed into the hardware
635*ab953b9dSStephen Boyd 			 */
636*ab953b9dSStephen Boyd 			offset = range->set_point_min_uV - range->min_uV;
637*ab953b9dSStephen Boyd 			offset /= range->step_uV;
638*ab953b9dSStephen Boyd 			if (hw_sel < offset)
639*ab953b9dSStephen Boyd 				return -EINVAL;
640*ab953b9dSStephen Boyd 
641*ab953b9dSStephen Boyd 			max_hw_sel = range->set_point_max_uV - range->min_uV;
642*ab953b9dSStephen Boyd 			max_hw_sel /= range->step_uV;
643*ab953b9dSStephen Boyd 			if (hw_sel > max_hw_sel)
644*ab953b9dSStephen Boyd 				return -EINVAL;
645*ab953b9dSStephen Boyd 
646*ab953b9dSStephen Boyd 			return sw_sel + hw_sel - offset;
647*ab953b9dSStephen Boyd 		}
6481b5b1968SStephen Boyd 		sw_sel += r->n_voltages;
6491b5b1968SStephen Boyd 	}
6501b5b1968SStephen Boyd 
651*ab953b9dSStephen Boyd 	return -EINVAL;
6521b5b1968SStephen Boyd }
6531b5b1968SStephen Boyd 
654e92a4047SStephen Boyd static const struct spmi_voltage_range *
655e92a4047SStephen Boyd spmi_regulator_find_range(struct spmi_regulator *vreg)
656e92a4047SStephen Boyd {
657e92a4047SStephen Boyd 	u8 range_sel;
658e92a4047SStephen Boyd 	const struct spmi_voltage_range *range, *end;
659e92a4047SStephen Boyd 
660e92a4047SStephen Boyd 	range = vreg->set_points->range;
661e92a4047SStephen Boyd 	end = range + vreg->set_points->count;
662e92a4047SStephen Boyd 
663e92a4047SStephen Boyd 	spmi_vreg_read(vreg, SPMI_COMMON_REG_VOLTAGE_RANGE, &range_sel, 1);
664e92a4047SStephen Boyd 
665e92a4047SStephen Boyd 	for (; range < end; range++)
666e92a4047SStephen Boyd 		if (range->range_sel == range_sel)
667e92a4047SStephen Boyd 			return range;
668e92a4047SStephen Boyd 
669e92a4047SStephen Boyd 	return NULL;
670e92a4047SStephen Boyd }
671e92a4047SStephen Boyd 
672e92a4047SStephen Boyd static int spmi_regulator_select_voltage_same_range(struct spmi_regulator *vreg,
6731b5b1968SStephen Boyd 		int min_uV, int max_uV)
674e92a4047SStephen Boyd {
675e92a4047SStephen Boyd 	const struct spmi_voltage_range *range;
676e92a4047SStephen Boyd 	int uV = min_uV;
6771b5b1968SStephen Boyd 	int i, selector;
678e92a4047SStephen Boyd 
679e92a4047SStephen Boyd 	range = spmi_regulator_find_range(vreg);
680e92a4047SStephen Boyd 	if (!range)
681e92a4047SStephen Boyd 		goto different_range;
682e92a4047SStephen Boyd 
683e92a4047SStephen Boyd 	if (uV < range->min_uV && max_uV >= range->min_uV)
684e92a4047SStephen Boyd 		uV = range->min_uV;
685e92a4047SStephen Boyd 
686e92a4047SStephen Boyd 	if (uV < range->min_uV || uV > range->max_uV) {
687e92a4047SStephen Boyd 		/* Current range doesn't support the requested voltage. */
688e92a4047SStephen Boyd 		goto different_range;
689e92a4047SStephen Boyd 	}
690e92a4047SStephen Boyd 
691e92a4047SStephen Boyd 	/*
692e92a4047SStephen Boyd 	 * Force uV to be an allowed set point by applying a ceiling function to
693e92a4047SStephen Boyd 	 * the uV value.
694e92a4047SStephen Boyd 	 */
6951b5b1968SStephen Boyd 	uV = DIV_ROUND_UP(uV - range->min_uV, range->step_uV);
6961b5b1968SStephen Boyd 	uV = uV * range->step_uV + range->min_uV;
697e92a4047SStephen Boyd 
698e92a4047SStephen Boyd 	if (uV > max_uV) {
699e92a4047SStephen Boyd 		/*
700e92a4047SStephen Boyd 		 * No set point in the current voltage range is within the
701e92a4047SStephen Boyd 		 * requested min_uV to max_uV range.
702e92a4047SStephen Boyd 		 */
703e92a4047SStephen Boyd 		goto different_range;
704e92a4047SStephen Boyd 	}
705e92a4047SStephen Boyd 
7061b5b1968SStephen Boyd 	selector = 0;
707e92a4047SStephen Boyd 	for (i = 0; i < vreg->set_points->count; i++) {
708e92a4047SStephen Boyd 		if (uV >= vreg->set_points->range[i].set_point_min_uV
7099b2dfee3SStephen Boyd 		    && uV <= vreg->set_points->range[i].set_point_max_uV) {
7101b5b1968SStephen Boyd 			selector +=
711e92a4047SStephen Boyd 			    (uV - vreg->set_points->range[i].set_point_min_uV)
712e92a4047SStephen Boyd 				/ vreg->set_points->range[i].step_uV;
713e92a4047SStephen Boyd 			break;
7149b2dfee3SStephen Boyd 		}
715e92a4047SStephen Boyd 
7161b5b1968SStephen Boyd 		selector += vreg->set_points->range[i].n_voltages;
717e92a4047SStephen Boyd 	}
718e92a4047SStephen Boyd 
7191b5b1968SStephen Boyd 	if (selector >= vreg->set_points->n_voltages)
720e92a4047SStephen Boyd 		goto different_range;
721e92a4047SStephen Boyd 
722b1d21a24SStephen Boyd 	return selector;
723e92a4047SStephen Boyd 
724e92a4047SStephen Boyd different_range:
7251b5b1968SStephen Boyd 	return spmi_regulator_select_voltage(vreg, min_uV, max_uV);
726e92a4047SStephen Boyd }
727e92a4047SStephen Boyd 
7281b5b1968SStephen Boyd static int spmi_regulator_common_map_voltage(struct regulator_dev *rdev,
7291b5b1968SStephen Boyd 					     int min_uV, int max_uV)
7301b5b1968SStephen Boyd {
7311b5b1968SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
7321b5b1968SStephen Boyd 
7331b5b1968SStephen Boyd 	/*
7341b5b1968SStephen Boyd 	 * Favor staying in the current voltage range if possible.  This avoids
7351b5b1968SStephen Boyd 	 * voltage spikes that occur when changing the voltage range.
7361b5b1968SStephen Boyd 	 */
7371b5b1968SStephen Boyd 	return spmi_regulator_select_voltage_same_range(vreg, min_uV, max_uV);
7381b5b1968SStephen Boyd }
7391b5b1968SStephen Boyd 
7401b5b1968SStephen Boyd static int
7411b5b1968SStephen Boyd spmi_regulator_common_set_voltage(struct regulator_dev *rdev, unsigned selector)
742e92a4047SStephen Boyd {
743e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
744e92a4047SStephen Boyd 	int ret;
745e92a4047SStephen Boyd 	u8 buf[2];
746e92a4047SStephen Boyd 	u8 range_sel, voltage_sel;
747e92a4047SStephen Boyd 
7481b5b1968SStephen Boyd 	ret = spmi_sw_selector_to_hw(vreg, selector, &range_sel, &voltage_sel);
749e92a4047SStephen Boyd 	if (ret)
750e92a4047SStephen Boyd 		return ret;
751e92a4047SStephen Boyd 
752e92a4047SStephen Boyd 	buf[0] = range_sel;
753e92a4047SStephen Boyd 	buf[1] = voltage_sel;
754e92a4047SStephen Boyd 	return spmi_vreg_write(vreg, SPMI_COMMON_REG_VOLTAGE_RANGE, buf, 2);
755e92a4047SStephen Boyd }
756e92a4047SStephen Boyd 
757e92a4047SStephen Boyd static int spmi_regulator_set_voltage_time_sel(struct regulator_dev *rdev,
758e92a4047SStephen Boyd 		unsigned int old_selector, unsigned int new_selector)
759e92a4047SStephen Boyd {
760e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
761e92a4047SStephen Boyd 	const struct spmi_voltage_range *range;
762e92a4047SStephen Boyd 	int diff_uV;
763e92a4047SStephen Boyd 
764e92a4047SStephen Boyd 	range = spmi_regulator_find_range(vreg);
765e92a4047SStephen Boyd 	if (!range)
766e92a4047SStephen Boyd 		return -EINVAL;
767e92a4047SStephen Boyd 
768e92a4047SStephen Boyd 	diff_uV = abs(new_selector - old_selector) * range->step_uV;
769e92a4047SStephen Boyd 
770e92a4047SStephen Boyd 	return DIV_ROUND_UP(diff_uV, vreg->slew_rate);
771e92a4047SStephen Boyd }
772e92a4047SStephen Boyd 
773e92a4047SStephen Boyd static int spmi_regulator_common_get_voltage(struct regulator_dev *rdev)
774e92a4047SStephen Boyd {
775e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
776e92a4047SStephen Boyd 	const struct spmi_voltage_range *range;
777e92a4047SStephen Boyd 	u8 voltage_sel;
778e92a4047SStephen Boyd 
779e92a4047SStephen Boyd 	spmi_vreg_read(vreg, SPMI_COMMON_REG_VOLTAGE_SET, &voltage_sel, 1);
780e92a4047SStephen Boyd 
781e92a4047SStephen Boyd 	range = spmi_regulator_find_range(vreg);
782e92a4047SStephen Boyd 	if (!range)
7831b5b1968SStephen Boyd 		return -EINVAL;
784e92a4047SStephen Boyd 
7851b5b1968SStephen Boyd 	return spmi_hw_selector_to_sw(vreg, voltage_sel, range);
7861b5b1968SStephen Boyd }
7871b5b1968SStephen Boyd 
7881b5b1968SStephen Boyd static int spmi_regulator_single_map_voltage(struct regulator_dev *rdev,
7891b5b1968SStephen Boyd 		int min_uV, int max_uV)
7901b5b1968SStephen Boyd {
7911b5b1968SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
7921b5b1968SStephen Boyd 
7931b5b1968SStephen Boyd 	return spmi_regulator_select_voltage(vreg, min_uV, max_uV);
794e92a4047SStephen Boyd }
795e92a4047SStephen Boyd 
796e92a4047SStephen Boyd static int spmi_regulator_single_range_set_voltage(struct regulator_dev *rdev,
7971b5b1968SStephen Boyd 						   unsigned selector)
798e92a4047SStephen Boyd {
799e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
8001b5b1968SStephen Boyd 	u8 sel = selector;
801e92a4047SStephen Boyd 
802e92a4047SStephen Boyd 	/*
803e92a4047SStephen Boyd 	 * Certain types of regulators do not have a range select register so
804e92a4047SStephen Boyd 	 * only voltage set register needs to be written.
805e92a4047SStephen Boyd 	 */
806e92a4047SStephen Boyd 	return spmi_vreg_write(vreg, SPMI_COMMON_REG_VOLTAGE_SET, &sel, 1);
807e92a4047SStephen Boyd }
808e92a4047SStephen Boyd 
809e92a4047SStephen Boyd static int spmi_regulator_single_range_get_voltage(struct regulator_dev *rdev)
810e92a4047SStephen Boyd {
811e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
8121b5b1968SStephen Boyd 	u8 selector;
8131b5b1968SStephen Boyd 	int ret;
814e92a4047SStephen Boyd 
8151b5b1968SStephen Boyd 	ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_VOLTAGE_SET, &selector, 1);
8161b5b1968SStephen Boyd 	if (ret)
8171b5b1968SStephen Boyd 		return ret;
818e92a4047SStephen Boyd 
8191b5b1968SStephen Boyd 	return selector;
820e92a4047SStephen Boyd }
821e92a4047SStephen Boyd 
822e92a4047SStephen Boyd static int spmi_regulator_ult_lo_smps_set_voltage(struct regulator_dev *rdev,
8231b5b1968SStephen Boyd 						  unsigned selector)
824e92a4047SStephen Boyd {
825e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
826e92a4047SStephen Boyd 	int ret;
827e92a4047SStephen Boyd 	u8 range_sel, voltage_sel;
828e92a4047SStephen Boyd 
8291b5b1968SStephen Boyd 	ret = spmi_sw_selector_to_hw(vreg, selector, &range_sel, &voltage_sel);
830e92a4047SStephen Boyd 	if (ret)
831e92a4047SStephen Boyd 		return ret;
832e92a4047SStephen Boyd 
833e92a4047SStephen Boyd 	/*
834e92a4047SStephen Boyd 	 * Calculate VSET based on range
835e92a4047SStephen Boyd 	 * In case of range 0: voltage_sel is a 7 bit value, can be written
836e92a4047SStephen Boyd 	 *			witout any modification.
837e92a4047SStephen Boyd 	 * In case of range 1: voltage_sel is a 5 bit value, bits[7-5] set to
838e92a4047SStephen Boyd 	 *			[011].
839e92a4047SStephen Boyd 	 */
840e92a4047SStephen Boyd 	if (range_sel == 1)
841e92a4047SStephen Boyd 		voltage_sel |= ULT_SMPS_RANGE_SPLIT;
842e92a4047SStephen Boyd 
8430f94bffaSJulia Lawall 	return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_VOLTAGE_SET,
844e92a4047SStephen Boyd 				     voltage_sel, 0xff);
845e92a4047SStephen Boyd }
846e92a4047SStephen Boyd 
847e92a4047SStephen Boyd static int spmi_regulator_ult_lo_smps_get_voltage(struct regulator_dev *rdev)
848e92a4047SStephen Boyd {
849e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
850e92a4047SStephen Boyd 	const struct spmi_voltage_range *range;
851e92a4047SStephen Boyd 	u8 voltage_sel;
852e92a4047SStephen Boyd 
853e92a4047SStephen Boyd 	spmi_vreg_read(vreg, SPMI_COMMON_REG_VOLTAGE_SET, &voltage_sel, 1);
854e92a4047SStephen Boyd 
855e92a4047SStephen Boyd 	range = spmi_regulator_find_range(vreg);
856e92a4047SStephen Boyd 	if (!range)
8571b5b1968SStephen Boyd 		return -EINVAL;
858e92a4047SStephen Boyd 
859e92a4047SStephen Boyd 	if (range->range_sel == 1)
860e92a4047SStephen Boyd 		voltage_sel &= ~ULT_SMPS_RANGE_SPLIT;
861e92a4047SStephen Boyd 
8621b5b1968SStephen Boyd 	return spmi_hw_selector_to_sw(vreg, voltage_sel, range);
863e92a4047SStephen Boyd }
864e92a4047SStephen Boyd 
865e92a4047SStephen Boyd static int spmi_regulator_common_list_voltage(struct regulator_dev *rdev,
866e92a4047SStephen Boyd 			unsigned selector)
867e92a4047SStephen Boyd {
868e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
869e92a4047SStephen Boyd 	int uV = 0;
870e92a4047SStephen Boyd 	int i;
871e92a4047SStephen Boyd 
872e92a4047SStephen Boyd 	if (selector >= vreg->set_points->n_voltages)
873e92a4047SStephen Boyd 		return 0;
874e92a4047SStephen Boyd 
875e92a4047SStephen Boyd 	for (i = 0; i < vreg->set_points->count; i++) {
8769b2dfee3SStephen Boyd 		if (selector < vreg->set_points->range[i].n_voltages) {
877e92a4047SStephen Boyd 			uV = selector * vreg->set_points->range[i].step_uV
878e92a4047SStephen Boyd 				+ vreg->set_points->range[i].set_point_min_uV;
879e92a4047SStephen Boyd 			break;
8809b2dfee3SStephen Boyd 		}
881e92a4047SStephen Boyd 
882e92a4047SStephen Boyd 		selector -= vreg->set_points->range[i].n_voltages;
883e92a4047SStephen Boyd 	}
884e92a4047SStephen Boyd 
885e92a4047SStephen Boyd 	return uV;
886e92a4047SStephen Boyd }
887e92a4047SStephen Boyd 
888e92a4047SStephen Boyd static int
889e92a4047SStephen Boyd spmi_regulator_common_set_bypass(struct regulator_dev *rdev, bool enable)
890e92a4047SStephen Boyd {
891e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
892e92a4047SStephen Boyd 	u8 mask = SPMI_COMMON_MODE_BYPASS_MASK;
893e92a4047SStephen Boyd 	u8 val = 0;
894e92a4047SStephen Boyd 
895e92a4047SStephen Boyd 	if (enable)
896e92a4047SStephen Boyd 		val = mask;
897e92a4047SStephen Boyd 
898e92a4047SStephen Boyd 	return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_MODE, val, mask);
899e92a4047SStephen Boyd }
900e92a4047SStephen Boyd 
901e92a4047SStephen Boyd static int
902e92a4047SStephen Boyd spmi_regulator_common_get_bypass(struct regulator_dev *rdev, bool *enable)
903e92a4047SStephen Boyd {
904e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
905e92a4047SStephen Boyd 	u8 val;
906e92a4047SStephen Boyd 	int ret;
907e92a4047SStephen Boyd 
908e92a4047SStephen Boyd 	ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_MODE, &val, 1);
909e92a4047SStephen Boyd 	*enable = val & SPMI_COMMON_MODE_BYPASS_MASK;
910e92a4047SStephen Boyd 
911e92a4047SStephen Boyd 	return ret;
912e92a4047SStephen Boyd }
913e92a4047SStephen Boyd 
914e92a4047SStephen Boyd static unsigned int spmi_regulator_common_get_mode(struct regulator_dev *rdev)
915e92a4047SStephen Boyd {
916e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
917e92a4047SStephen Boyd 	u8 reg;
918e92a4047SStephen Boyd 
919e92a4047SStephen Boyd 	spmi_vreg_read(vreg, SPMI_COMMON_REG_MODE, &reg, 1);
920e92a4047SStephen Boyd 
921e92a4047SStephen Boyd 	if (reg & SPMI_COMMON_MODE_HPM_MASK)
922e92a4047SStephen Boyd 		return REGULATOR_MODE_NORMAL;
923e92a4047SStephen Boyd 
924e2adfacdSStephen Boyd 	if (reg & SPMI_COMMON_MODE_AUTO_MASK)
925e2adfacdSStephen Boyd 		return REGULATOR_MODE_FAST;
926e2adfacdSStephen Boyd 
927e92a4047SStephen Boyd 	return REGULATOR_MODE_IDLE;
928e92a4047SStephen Boyd }
929e92a4047SStephen Boyd 
930e92a4047SStephen Boyd static int
931e92a4047SStephen Boyd spmi_regulator_common_set_mode(struct regulator_dev *rdev, unsigned int mode)
932e92a4047SStephen Boyd {
933e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
934e2adfacdSStephen Boyd 	u8 mask = SPMI_COMMON_MODE_HPM_MASK | SPMI_COMMON_MODE_AUTO_MASK;
935e92a4047SStephen Boyd 	u8 val = 0;
936e92a4047SStephen Boyd 
937e92a4047SStephen Boyd 	if (mode == REGULATOR_MODE_NORMAL)
938e2adfacdSStephen Boyd 		val = SPMI_COMMON_MODE_HPM_MASK;
939e2adfacdSStephen Boyd 	else if (mode == REGULATOR_MODE_FAST)
940e2adfacdSStephen Boyd 		val = SPMI_COMMON_MODE_AUTO_MASK;
941e92a4047SStephen Boyd 
942e92a4047SStephen Boyd 	return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_MODE, val, mask);
943e92a4047SStephen Boyd }
944e92a4047SStephen Boyd 
945e92a4047SStephen Boyd static int
946e92a4047SStephen Boyd spmi_regulator_common_set_load(struct regulator_dev *rdev, int load_uA)
947e92a4047SStephen Boyd {
948e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
949e92a4047SStephen Boyd 	unsigned int mode;
950e92a4047SStephen Boyd 
951e92a4047SStephen Boyd 	if (load_uA >= vreg->hpm_min_load)
952e92a4047SStephen Boyd 		mode = REGULATOR_MODE_NORMAL;
953e92a4047SStephen Boyd 	else
954e92a4047SStephen Boyd 		mode = REGULATOR_MODE_IDLE;
955e92a4047SStephen Boyd 
956e92a4047SStephen Boyd 	return spmi_regulator_common_set_mode(rdev, mode);
957e92a4047SStephen Boyd }
958e92a4047SStephen Boyd 
959e92a4047SStephen Boyd static int spmi_regulator_common_set_pull_down(struct regulator_dev *rdev)
960e92a4047SStephen Boyd {
961e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
962e92a4047SStephen Boyd 	unsigned int mask = SPMI_COMMON_PULL_DOWN_ENABLE_MASK;
963e92a4047SStephen Boyd 
964e92a4047SStephen Boyd 	return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_PULL_DOWN,
965e92a4047SStephen Boyd 				     mask, mask);
966e92a4047SStephen Boyd }
967e92a4047SStephen Boyd 
968e92a4047SStephen Boyd static int spmi_regulator_common_set_soft_start(struct regulator_dev *rdev)
969e92a4047SStephen Boyd {
970e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
971e92a4047SStephen Boyd 	unsigned int mask = SPMI_LDO_SOFT_START_ENABLE_MASK;
972e92a4047SStephen Boyd 
973e92a4047SStephen Boyd 	return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_SOFT_START,
974e92a4047SStephen Boyd 				     mask, mask);
975e92a4047SStephen Boyd }
976e92a4047SStephen Boyd 
977e92a4047SStephen Boyd static int spmi_regulator_set_ilim(struct regulator_dev *rdev, int ilim_uA)
978e92a4047SStephen Boyd {
979e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
980e92a4047SStephen Boyd 	enum spmi_regulator_logical_type type = vreg->logical_type;
981e92a4047SStephen Boyd 	unsigned int current_reg;
982e92a4047SStephen Boyd 	u8 reg;
983e92a4047SStephen Boyd 	u8 mask = SPMI_BOOST_CURRENT_LIMIT_MASK |
984e92a4047SStephen Boyd 		  SPMI_BOOST_CURRENT_LIMIT_ENABLE_MASK;
985e92a4047SStephen Boyd 	int max = (SPMI_BOOST_CURRENT_LIMIT_MASK + 1) * 500;
986e92a4047SStephen Boyd 
987e92a4047SStephen Boyd 	if (type == SPMI_REGULATOR_LOGICAL_TYPE_BOOST)
988e92a4047SStephen Boyd 		current_reg = SPMI_BOOST_REG_CURRENT_LIMIT;
989e92a4047SStephen Boyd 	else
990e92a4047SStephen Boyd 		current_reg = SPMI_BOOST_BYP_REG_CURRENT_LIMIT;
991e92a4047SStephen Boyd 
992e92a4047SStephen Boyd 	if (ilim_uA > max || ilim_uA <= 0)
993e92a4047SStephen Boyd 		return -EINVAL;
994e92a4047SStephen Boyd 
995e92a4047SStephen Boyd 	reg = (ilim_uA - 1) / 500;
996e92a4047SStephen Boyd 	reg |= SPMI_BOOST_CURRENT_LIMIT_ENABLE_MASK;
997e92a4047SStephen Boyd 
998e92a4047SStephen Boyd 	return spmi_vreg_update_bits(vreg, current_reg, reg, mask);
999e92a4047SStephen Boyd }
1000e92a4047SStephen Boyd 
1001e92a4047SStephen Boyd static int spmi_regulator_vs_clear_ocp(struct spmi_regulator *vreg)
1002e92a4047SStephen Boyd {
1003e92a4047SStephen Boyd 	int ret;
1004e92a4047SStephen Boyd 
1005e92a4047SStephen Boyd 	ret = spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_ENABLE,
1006e92a4047SStephen Boyd 		SPMI_COMMON_DISABLE, SPMI_COMMON_ENABLE_MASK);
1007e92a4047SStephen Boyd 
1008e92a4047SStephen Boyd 	vreg->vs_enable_time = ktime_get();
1009e92a4047SStephen Boyd 
1010e92a4047SStephen Boyd 	ret = spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_ENABLE,
1011e92a4047SStephen Boyd 		SPMI_COMMON_ENABLE, SPMI_COMMON_ENABLE_MASK);
1012e92a4047SStephen Boyd 
1013e92a4047SStephen Boyd 	return ret;
1014e92a4047SStephen Boyd }
1015e92a4047SStephen Boyd 
1016e92a4047SStephen Boyd static void spmi_regulator_vs_ocp_work(struct work_struct *work)
1017e92a4047SStephen Boyd {
1018e92a4047SStephen Boyd 	struct delayed_work *dwork = to_delayed_work(work);
1019e92a4047SStephen Boyd 	struct spmi_regulator *vreg
1020e92a4047SStephen Boyd 		= container_of(dwork, struct spmi_regulator, ocp_work);
1021e92a4047SStephen Boyd 
1022e92a4047SStephen Boyd 	spmi_regulator_vs_clear_ocp(vreg);
1023e92a4047SStephen Boyd }
1024e92a4047SStephen Boyd 
1025e92a4047SStephen Boyd static irqreturn_t spmi_regulator_vs_ocp_isr(int irq, void *data)
1026e92a4047SStephen Boyd {
1027e92a4047SStephen Boyd 	struct spmi_regulator *vreg = data;
1028e92a4047SStephen Boyd 	ktime_t ocp_irq_time;
1029e92a4047SStephen Boyd 	s64 ocp_trigger_delay_us;
1030e92a4047SStephen Boyd 
1031e92a4047SStephen Boyd 	ocp_irq_time = ktime_get();
1032e92a4047SStephen Boyd 	ocp_trigger_delay_us = ktime_us_delta(ocp_irq_time,
1033e92a4047SStephen Boyd 						vreg->vs_enable_time);
1034e92a4047SStephen Boyd 
1035e92a4047SStephen Boyd 	/*
1036e92a4047SStephen Boyd 	 * Reset the OCP count if there is a large delay between switch enable
1037e92a4047SStephen Boyd 	 * and when OCP triggers.  This is indicative of a hotplug event as
1038e92a4047SStephen Boyd 	 * opposed to a fault.
1039e92a4047SStephen Boyd 	 */
1040e92a4047SStephen Boyd 	if (ocp_trigger_delay_us > SPMI_VS_OCP_FAULT_DELAY_US)
1041e92a4047SStephen Boyd 		vreg->ocp_count = 0;
1042e92a4047SStephen Boyd 
1043e92a4047SStephen Boyd 	/* Wait for switch output to settle back to 0 V after OCP triggered. */
1044e92a4047SStephen Boyd 	udelay(SPMI_VS_OCP_FALL_DELAY_US);
1045e92a4047SStephen Boyd 
1046e92a4047SStephen Boyd 	vreg->ocp_count++;
1047e92a4047SStephen Boyd 
1048e92a4047SStephen Boyd 	if (vreg->ocp_count == 1) {
1049e92a4047SStephen Boyd 		/* Immediately clear the over current condition. */
1050e92a4047SStephen Boyd 		spmi_regulator_vs_clear_ocp(vreg);
1051e92a4047SStephen Boyd 	} else if (vreg->ocp_count <= vreg->ocp_max_retries) {
1052e92a4047SStephen Boyd 		/* Schedule the over current clear task to run later. */
1053e92a4047SStephen Boyd 		schedule_delayed_work(&vreg->ocp_work,
1054e92a4047SStephen Boyd 			msecs_to_jiffies(vreg->ocp_retry_delay_ms) + 1);
1055e92a4047SStephen Boyd 	} else {
1056e92a4047SStephen Boyd 		dev_err(vreg->dev,
1057e92a4047SStephen Boyd 			"OCP triggered %d times; no further retries\n",
1058e92a4047SStephen Boyd 			vreg->ocp_count);
1059e92a4047SStephen Boyd 	}
1060e92a4047SStephen Boyd 
1061e92a4047SStephen Boyd 	return IRQ_HANDLED;
1062e92a4047SStephen Boyd }
1063e92a4047SStephen Boyd 
1064e92a4047SStephen Boyd static struct regulator_ops spmi_smps_ops = {
1065e92a4047SStephen Boyd 	.enable			= spmi_regulator_common_enable,
1066e92a4047SStephen Boyd 	.disable		= spmi_regulator_common_disable,
1067e92a4047SStephen Boyd 	.is_enabled		= spmi_regulator_common_is_enabled,
10681b5b1968SStephen Boyd 	.set_voltage_sel	= spmi_regulator_common_set_voltage,
10692cf7b99cSStephen Boyd 	.set_voltage_time_sel	= spmi_regulator_set_voltage_time_sel,
10701b5b1968SStephen Boyd 	.get_voltage_sel	= spmi_regulator_common_get_voltage,
10711b5b1968SStephen Boyd 	.map_voltage		= spmi_regulator_common_map_voltage,
1072e92a4047SStephen Boyd 	.list_voltage		= spmi_regulator_common_list_voltage,
1073e92a4047SStephen Boyd 	.set_mode		= spmi_regulator_common_set_mode,
1074e92a4047SStephen Boyd 	.get_mode		= spmi_regulator_common_get_mode,
1075e92a4047SStephen Boyd 	.set_load		= spmi_regulator_common_set_load,
1076e92a4047SStephen Boyd 	.set_pull_down		= spmi_regulator_common_set_pull_down,
1077e92a4047SStephen Boyd };
1078e92a4047SStephen Boyd 
1079e92a4047SStephen Boyd static struct regulator_ops spmi_ldo_ops = {
1080e92a4047SStephen Boyd 	.enable			= spmi_regulator_common_enable,
1081e92a4047SStephen Boyd 	.disable		= spmi_regulator_common_disable,
1082e92a4047SStephen Boyd 	.is_enabled		= spmi_regulator_common_is_enabled,
10831b5b1968SStephen Boyd 	.set_voltage_sel	= spmi_regulator_common_set_voltage,
10841b5b1968SStephen Boyd 	.get_voltage_sel	= spmi_regulator_common_get_voltage,
10851b5b1968SStephen Boyd 	.map_voltage		= spmi_regulator_common_map_voltage,
1086e92a4047SStephen Boyd 	.list_voltage		= spmi_regulator_common_list_voltage,
1087e92a4047SStephen Boyd 	.set_mode		= spmi_regulator_common_set_mode,
1088e92a4047SStephen Boyd 	.get_mode		= spmi_regulator_common_get_mode,
1089e92a4047SStephen Boyd 	.set_load		= spmi_regulator_common_set_load,
1090e92a4047SStephen Boyd 	.set_bypass		= spmi_regulator_common_set_bypass,
1091e92a4047SStephen Boyd 	.get_bypass		= spmi_regulator_common_get_bypass,
1092e92a4047SStephen Boyd 	.set_pull_down		= spmi_regulator_common_set_pull_down,
1093e92a4047SStephen Boyd 	.set_soft_start		= spmi_regulator_common_set_soft_start,
1094e92a4047SStephen Boyd };
1095e92a4047SStephen Boyd 
1096e92a4047SStephen Boyd static struct regulator_ops spmi_ln_ldo_ops = {
1097e92a4047SStephen Boyd 	.enable			= spmi_regulator_common_enable,
1098e92a4047SStephen Boyd 	.disable		= spmi_regulator_common_disable,
1099e92a4047SStephen Boyd 	.is_enabled		= spmi_regulator_common_is_enabled,
11001b5b1968SStephen Boyd 	.set_voltage_sel	= spmi_regulator_common_set_voltage,
11011b5b1968SStephen Boyd 	.get_voltage_sel	= spmi_regulator_common_get_voltage,
11021b5b1968SStephen Boyd 	.map_voltage		= spmi_regulator_common_map_voltage,
1103e92a4047SStephen Boyd 	.list_voltage		= spmi_regulator_common_list_voltage,
1104e92a4047SStephen Boyd 	.set_bypass		= spmi_regulator_common_set_bypass,
1105e92a4047SStephen Boyd 	.get_bypass		= spmi_regulator_common_get_bypass,
1106e92a4047SStephen Boyd };
1107e92a4047SStephen Boyd 
1108e92a4047SStephen Boyd static struct regulator_ops spmi_vs_ops = {
1109e92a4047SStephen Boyd 	.enable			= spmi_regulator_vs_enable,
1110e92a4047SStephen Boyd 	.disable		= spmi_regulator_common_disable,
1111e92a4047SStephen Boyd 	.is_enabled		= spmi_regulator_common_is_enabled,
1112e92a4047SStephen Boyd 	.set_pull_down		= spmi_regulator_common_set_pull_down,
1113e92a4047SStephen Boyd 	.set_soft_start		= spmi_regulator_common_set_soft_start,
1114e2adfacdSStephen Boyd 	.set_over_current_protection = spmi_regulator_vs_ocp,
1115919163f6SStephen Boyd 	.set_mode		= spmi_regulator_common_set_mode,
1116919163f6SStephen Boyd 	.get_mode		= spmi_regulator_common_get_mode,
1117e92a4047SStephen Boyd };
1118e92a4047SStephen Boyd 
1119e92a4047SStephen Boyd static struct regulator_ops spmi_boost_ops = {
1120e92a4047SStephen Boyd 	.enable			= spmi_regulator_common_enable,
1121e92a4047SStephen Boyd 	.disable		= spmi_regulator_common_disable,
1122e92a4047SStephen Boyd 	.is_enabled		= spmi_regulator_common_is_enabled,
11231b5b1968SStephen Boyd 	.set_voltage_sel	= spmi_regulator_single_range_set_voltage,
11241b5b1968SStephen Boyd 	.get_voltage_sel	= spmi_regulator_single_range_get_voltage,
11251b5b1968SStephen Boyd 	.map_voltage		= spmi_regulator_single_map_voltage,
1126e92a4047SStephen Boyd 	.list_voltage		= spmi_regulator_common_list_voltage,
1127e92a4047SStephen Boyd 	.set_input_current_limit = spmi_regulator_set_ilim,
1128e92a4047SStephen Boyd };
1129e92a4047SStephen Boyd 
1130e92a4047SStephen Boyd static struct regulator_ops spmi_ftsmps_ops = {
1131e92a4047SStephen Boyd 	.enable			= spmi_regulator_common_enable,
1132e92a4047SStephen Boyd 	.disable		= spmi_regulator_common_disable,
1133e92a4047SStephen Boyd 	.is_enabled		= spmi_regulator_common_is_enabled,
11341b5b1968SStephen Boyd 	.set_voltage_sel	= spmi_regulator_common_set_voltage,
1135e92a4047SStephen Boyd 	.set_voltage_time_sel	= spmi_regulator_set_voltage_time_sel,
11361b5b1968SStephen Boyd 	.get_voltage_sel	= spmi_regulator_common_get_voltage,
11371b5b1968SStephen Boyd 	.map_voltage		= spmi_regulator_common_map_voltage,
1138e92a4047SStephen Boyd 	.list_voltage		= spmi_regulator_common_list_voltage,
1139e92a4047SStephen Boyd 	.set_mode		= spmi_regulator_common_set_mode,
1140e92a4047SStephen Boyd 	.get_mode		= spmi_regulator_common_get_mode,
1141e92a4047SStephen Boyd 	.set_load		= spmi_regulator_common_set_load,
1142e92a4047SStephen Boyd 	.set_pull_down		= spmi_regulator_common_set_pull_down,
1143e92a4047SStephen Boyd };
1144e92a4047SStephen Boyd 
1145e92a4047SStephen Boyd static struct regulator_ops spmi_ult_lo_smps_ops = {
1146e92a4047SStephen Boyd 	.enable			= spmi_regulator_common_enable,
1147e92a4047SStephen Boyd 	.disable		= spmi_regulator_common_disable,
1148e92a4047SStephen Boyd 	.is_enabled		= spmi_regulator_common_is_enabled,
11491b5b1968SStephen Boyd 	.set_voltage_sel	= spmi_regulator_ult_lo_smps_set_voltage,
11502cf7b99cSStephen Boyd 	.set_voltage_time_sel	= spmi_regulator_set_voltage_time_sel,
11511b5b1968SStephen Boyd 	.get_voltage_sel	= spmi_regulator_ult_lo_smps_get_voltage,
1152e92a4047SStephen Boyd 	.list_voltage		= spmi_regulator_common_list_voltage,
1153e92a4047SStephen Boyd 	.set_mode		= spmi_regulator_common_set_mode,
1154e92a4047SStephen Boyd 	.get_mode		= spmi_regulator_common_get_mode,
1155e92a4047SStephen Boyd 	.set_load		= spmi_regulator_common_set_load,
1156e92a4047SStephen Boyd 	.set_pull_down		= spmi_regulator_common_set_pull_down,
1157e92a4047SStephen Boyd };
1158e92a4047SStephen Boyd 
1159e92a4047SStephen Boyd static struct regulator_ops spmi_ult_ho_smps_ops = {
1160e92a4047SStephen Boyd 	.enable			= spmi_regulator_common_enable,
1161e92a4047SStephen Boyd 	.disable		= spmi_regulator_common_disable,
1162e92a4047SStephen Boyd 	.is_enabled		= spmi_regulator_common_is_enabled,
11631b5b1968SStephen Boyd 	.set_voltage_sel	= spmi_regulator_single_range_set_voltage,
11642cf7b99cSStephen Boyd 	.set_voltage_time_sel	= spmi_regulator_set_voltage_time_sel,
11651b5b1968SStephen Boyd 	.get_voltage_sel	= spmi_regulator_single_range_get_voltage,
11661b5b1968SStephen Boyd 	.map_voltage		= spmi_regulator_single_map_voltage,
1167e92a4047SStephen Boyd 	.list_voltage		= spmi_regulator_common_list_voltage,
1168e92a4047SStephen Boyd 	.set_mode		= spmi_regulator_common_set_mode,
1169e92a4047SStephen Boyd 	.get_mode		= spmi_regulator_common_get_mode,
1170e92a4047SStephen Boyd 	.set_load		= spmi_regulator_common_set_load,
1171e92a4047SStephen Boyd 	.set_pull_down		= spmi_regulator_common_set_pull_down,
1172e92a4047SStephen Boyd };
1173e92a4047SStephen Boyd 
1174e92a4047SStephen Boyd static struct regulator_ops spmi_ult_ldo_ops = {
1175e92a4047SStephen Boyd 	.enable			= spmi_regulator_common_enable,
1176e92a4047SStephen Boyd 	.disable		= spmi_regulator_common_disable,
1177e92a4047SStephen Boyd 	.is_enabled		= spmi_regulator_common_is_enabled,
11781b5b1968SStephen Boyd 	.set_voltage_sel	= spmi_regulator_single_range_set_voltage,
11791b5b1968SStephen Boyd 	.get_voltage_sel	= spmi_regulator_single_range_get_voltage,
11801b5b1968SStephen Boyd 	.map_voltage		= spmi_regulator_single_map_voltage,
1181e92a4047SStephen Boyd 	.list_voltage		= spmi_regulator_common_list_voltage,
1182e92a4047SStephen Boyd 	.set_mode		= spmi_regulator_common_set_mode,
1183e92a4047SStephen Boyd 	.get_mode		= spmi_regulator_common_get_mode,
1184e92a4047SStephen Boyd 	.set_load		= spmi_regulator_common_set_load,
1185e92a4047SStephen Boyd 	.set_bypass		= spmi_regulator_common_set_bypass,
1186e92a4047SStephen Boyd 	.get_bypass		= spmi_regulator_common_get_bypass,
1187e92a4047SStephen Boyd 	.set_pull_down		= spmi_regulator_common_set_pull_down,
1188e92a4047SStephen Boyd 	.set_soft_start		= spmi_regulator_common_set_soft_start,
1189e92a4047SStephen Boyd };
1190e92a4047SStephen Boyd 
1191e92a4047SStephen Boyd /* Maximum possible digital major revision value */
1192e92a4047SStephen Boyd #define INF 0xFF
1193e92a4047SStephen Boyd 
1194e92a4047SStephen Boyd static const struct spmi_regulator_mapping supported_regulators[] = {
1195e92a4047SStephen Boyd 	/*           type subtype dig_min dig_max ltype ops setpoints hpm_min */
1196e92a4047SStephen Boyd 	SPMI_VREG(BUCK,  GP_CTL,   0, INF, SMPS,   smps,   smps,   100000),
1197e92a4047SStephen Boyd 	SPMI_VREG(LDO,   N300,     0, INF, LDO,    ldo,    nldo1,   10000),
1198e92a4047SStephen Boyd 	SPMI_VREG(LDO,   N600,     0,   0, LDO,    ldo,    nldo2,   10000),
1199e92a4047SStephen Boyd 	SPMI_VREG(LDO,   N1200,    0,   0, LDO,    ldo,    nldo2,   10000),
1200e92a4047SStephen Boyd 	SPMI_VREG(LDO,   N600,     1, INF, LDO,    ldo,    nldo3,   10000),
1201e92a4047SStephen Boyd 	SPMI_VREG(LDO,   N1200,    1, INF, LDO,    ldo,    nldo3,   10000),
1202e92a4047SStephen Boyd 	SPMI_VREG(LDO,   N600_ST,  0,   0, LDO,    ldo,    nldo2,   10000),
1203e92a4047SStephen Boyd 	SPMI_VREG(LDO,   N1200_ST, 0,   0, LDO,    ldo,    nldo2,   10000),
1204e92a4047SStephen Boyd 	SPMI_VREG(LDO,   N600_ST,  1, INF, LDO,    ldo,    nldo3,   10000),
1205e92a4047SStephen Boyd 	SPMI_VREG(LDO,   N1200_ST, 1, INF, LDO,    ldo,    nldo3,   10000),
1206e92a4047SStephen Boyd 	SPMI_VREG(LDO,   P50,      0, INF, LDO,    ldo,    pldo,     5000),
1207e92a4047SStephen Boyd 	SPMI_VREG(LDO,   P150,     0, INF, LDO,    ldo,    pldo,    10000),
1208e92a4047SStephen Boyd 	SPMI_VREG(LDO,   P300,     0, INF, LDO,    ldo,    pldo,    10000),
1209e92a4047SStephen Boyd 	SPMI_VREG(LDO,   P600,     0, INF, LDO,    ldo,    pldo,    10000),
1210e92a4047SStephen Boyd 	SPMI_VREG(LDO,   P1200,    0, INF, LDO,    ldo,    pldo,    10000),
1211e92a4047SStephen Boyd 	SPMI_VREG(LDO,   LN,       0, INF, LN_LDO, ln_ldo, ln_ldo,      0),
1212e92a4047SStephen Boyd 	SPMI_VREG(LDO,   LV_P50,   0, INF, LDO,    ldo,    pldo,     5000),
1213e92a4047SStephen Boyd 	SPMI_VREG(LDO,   LV_P150,  0, INF, LDO,    ldo,    pldo,    10000),
1214e92a4047SStephen Boyd 	SPMI_VREG(LDO,   LV_P300,  0, INF, LDO,    ldo,    pldo,    10000),
1215e92a4047SStephen Boyd 	SPMI_VREG(LDO,   LV_P600,  0, INF, LDO,    ldo,    pldo,    10000),
1216e92a4047SStephen Boyd 	SPMI_VREG(LDO,   LV_P1200, 0, INF, LDO,    ldo,    pldo,    10000),
1217e92a4047SStephen Boyd 	SPMI_VREG_VS(LV100,        0, INF),
1218e92a4047SStephen Boyd 	SPMI_VREG_VS(LV300,        0, INF),
1219e92a4047SStephen Boyd 	SPMI_VREG_VS(MV300,        0, INF),
1220e92a4047SStephen Boyd 	SPMI_VREG_VS(MV500,        0, INF),
1221e92a4047SStephen Boyd 	SPMI_VREG_VS(HDMI,         0, INF),
1222e92a4047SStephen Boyd 	SPMI_VREG_VS(OTG,          0, INF),
1223e92a4047SStephen Boyd 	SPMI_VREG(BOOST, 5V_BOOST, 0, INF, BOOST,  boost,  boost,       0),
1224e92a4047SStephen Boyd 	SPMI_VREG(FTS,   FTS_CTL,  0, INF, FTSMPS, ftsmps, ftsmps, 100000),
1225e92a4047SStephen Boyd 	SPMI_VREG(FTS, FTS2p5_CTL, 0, INF, FTSMPS, ftsmps, ftsmps2p5, 100000),
1226e92a4047SStephen Boyd 	SPMI_VREG(BOOST_BYP, BB_2A, 0, INF, BOOST_BYP, boost, boost_byp, 0),
1227e92a4047SStephen Boyd 	SPMI_VREG(ULT_BUCK, ULT_HF_CTL1, 0, INF, ULT_LO_SMPS, ult_lo_smps,
1228e92a4047SStephen Boyd 						ult_lo_smps,   100000),
1229e92a4047SStephen Boyd 	SPMI_VREG(ULT_BUCK, ULT_HF_CTL2, 0, INF, ULT_LO_SMPS, ult_lo_smps,
1230e92a4047SStephen Boyd 						ult_lo_smps,   100000),
1231e92a4047SStephen Boyd 	SPMI_VREG(ULT_BUCK, ULT_HF_CTL3, 0, INF, ULT_LO_SMPS, ult_lo_smps,
1232e92a4047SStephen Boyd 						ult_lo_smps,   100000),
1233e92a4047SStephen Boyd 	SPMI_VREG(ULT_BUCK, ULT_HF_CTL4, 0, INF, ULT_HO_SMPS, ult_ho_smps,
1234e92a4047SStephen Boyd 						ult_ho_smps,   100000),
1235e92a4047SStephen Boyd 	SPMI_VREG(ULT_LDO, N300_ST, 0, INF, ULT_LDO, ult_ldo, ult_nldo, 10000),
1236e92a4047SStephen Boyd 	SPMI_VREG(ULT_LDO, N600_ST, 0, INF, ULT_LDO, ult_ldo, ult_nldo, 10000),
1237e92a4047SStephen Boyd 	SPMI_VREG(ULT_LDO, N900_ST, 0, INF, ULT_LDO, ult_ldo, ult_nldo, 10000),
1238e92a4047SStephen Boyd 	SPMI_VREG(ULT_LDO, N1200_ST, 0, INF, ULT_LDO, ult_ldo, ult_nldo, 10000),
1239e92a4047SStephen Boyd 	SPMI_VREG(ULT_LDO, LV_P150,  0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000),
1240e92a4047SStephen Boyd 	SPMI_VREG(ULT_LDO, LV_P300,  0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000),
1241e92a4047SStephen Boyd 	SPMI_VREG(ULT_LDO, LV_P450,  0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000),
1242e92a4047SStephen Boyd 	SPMI_VREG(ULT_LDO, P600,     0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000),
1243e92a4047SStephen Boyd 	SPMI_VREG(ULT_LDO, P150,     0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000),
1244e92a4047SStephen Boyd 	SPMI_VREG(ULT_LDO, P50,     0, INF, ULT_LDO, ult_ldo, ult_pldo, 5000),
1245e92a4047SStephen Boyd };
1246e92a4047SStephen Boyd 
1247e92a4047SStephen Boyd static void spmi_calculate_num_voltages(struct spmi_voltage_set_points *points)
1248e92a4047SStephen Boyd {
1249e92a4047SStephen Boyd 	unsigned int n;
1250e92a4047SStephen Boyd 	struct spmi_voltage_range *range = points->range;
1251e92a4047SStephen Boyd 
1252e92a4047SStephen Boyd 	for (; range < points->range + points->count; range++) {
1253e92a4047SStephen Boyd 		n = 0;
1254e92a4047SStephen Boyd 		if (range->set_point_max_uV) {
1255e92a4047SStephen Boyd 			n = range->set_point_max_uV - range->set_point_min_uV;
1256419d06a1SAxel Lin 			n = (n / range->step_uV) + 1;
1257e92a4047SStephen Boyd 		}
1258e92a4047SStephen Boyd 		range->n_voltages = n;
1259e92a4047SStephen Boyd 		points->n_voltages += n;
1260e92a4047SStephen Boyd 	}
1261e92a4047SStephen Boyd }
1262e92a4047SStephen Boyd 
1263e92a4047SStephen Boyd static int spmi_regulator_match(struct spmi_regulator *vreg, u16 force_type)
1264e92a4047SStephen Boyd {
1265e92a4047SStephen Boyd 	const struct spmi_regulator_mapping *mapping;
1266e92a4047SStephen Boyd 	int ret, i;
1267e92a4047SStephen Boyd 	u32 dig_major_rev;
1268e92a4047SStephen Boyd 	u8 version[SPMI_COMMON_REG_SUBTYPE - SPMI_COMMON_REG_DIG_MAJOR_REV + 1];
1269e92a4047SStephen Boyd 	u8 type, subtype;
1270e92a4047SStephen Boyd 
1271e92a4047SStephen Boyd 	ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_DIG_MAJOR_REV, version,
1272e92a4047SStephen Boyd 		ARRAY_SIZE(version));
1273e92a4047SStephen Boyd 	if (ret) {
12746ee5c044SStephen Boyd 		dev_dbg(vreg->dev, "could not read version registers\n");
1275e92a4047SStephen Boyd 		return ret;
1276e92a4047SStephen Boyd 	}
1277e92a4047SStephen Boyd 	dig_major_rev	= version[SPMI_COMMON_REG_DIG_MAJOR_REV
1278e92a4047SStephen Boyd 					- SPMI_COMMON_REG_DIG_MAJOR_REV];
1279e92a4047SStephen Boyd 	if (!force_type) {
1280e92a4047SStephen Boyd 		type		= version[SPMI_COMMON_REG_TYPE -
1281e92a4047SStephen Boyd 					  SPMI_COMMON_REG_DIG_MAJOR_REV];
1282e92a4047SStephen Boyd 		subtype		= version[SPMI_COMMON_REG_SUBTYPE -
1283e92a4047SStephen Boyd 					  SPMI_COMMON_REG_DIG_MAJOR_REV];
1284e92a4047SStephen Boyd 	} else {
1285e92a4047SStephen Boyd 		type = force_type >> 8;
1286e92a4047SStephen Boyd 		subtype = force_type;
1287e92a4047SStephen Boyd 	}
1288e92a4047SStephen Boyd 
1289e92a4047SStephen Boyd 	for (i = 0; i < ARRAY_SIZE(supported_regulators); i++) {
1290e92a4047SStephen Boyd 		mapping = &supported_regulators[i];
1291e92a4047SStephen Boyd 		if (mapping->type == type && mapping->subtype == subtype
1292e92a4047SStephen Boyd 		    && mapping->revision_min <= dig_major_rev
1293e92a4047SStephen Boyd 		    && mapping->revision_max >= dig_major_rev)
1294e92a4047SStephen Boyd 			goto found;
1295e92a4047SStephen Boyd 	}
1296e92a4047SStephen Boyd 
1297e92a4047SStephen Boyd 	dev_err(vreg->dev,
1298e92a4047SStephen Boyd 		"unsupported regulator: name=%s type=0x%02X, subtype=0x%02X, dig major rev=0x%02X\n",
1299e92a4047SStephen Boyd 		vreg->desc.name, type, subtype, dig_major_rev);
1300e92a4047SStephen Boyd 
1301e92a4047SStephen Boyd 	return -ENODEV;
1302e92a4047SStephen Boyd 
1303e92a4047SStephen Boyd found:
1304e92a4047SStephen Boyd 	vreg->logical_type	= mapping->logical_type;
1305e92a4047SStephen Boyd 	vreg->set_points	= mapping->set_points;
1306e92a4047SStephen Boyd 	vreg->hpm_min_load	= mapping->hpm_min_load;
1307e92a4047SStephen Boyd 	vreg->desc.ops		= mapping->ops;
1308e92a4047SStephen Boyd 
1309e92a4047SStephen Boyd 	if (mapping->set_points) {
1310e92a4047SStephen Boyd 		if (!mapping->set_points->n_voltages)
1311e92a4047SStephen Boyd 			spmi_calculate_num_voltages(mapping->set_points);
1312e92a4047SStephen Boyd 		vreg->desc.n_voltages = mapping->set_points->n_voltages;
1313e92a4047SStephen Boyd 	}
1314e92a4047SStephen Boyd 
1315e92a4047SStephen Boyd 	return 0;
1316e92a4047SStephen Boyd }
1317e92a4047SStephen Boyd 
13182cf7b99cSStephen Boyd static int spmi_regulator_init_slew_rate(struct spmi_regulator *vreg)
1319e92a4047SStephen Boyd {
1320e92a4047SStephen Boyd 	int ret;
1321e92a4047SStephen Boyd 	u8 reg = 0;
13222cf7b99cSStephen Boyd 	int step, delay, slew_rate, step_delay;
1323e92a4047SStephen Boyd 	const struct spmi_voltage_range *range;
1324e92a4047SStephen Boyd 
1325e92a4047SStephen Boyd 	ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_STEP_CTRL, &reg, 1);
1326e92a4047SStephen Boyd 	if (ret) {
1327e92a4047SStephen Boyd 		dev_err(vreg->dev, "spmi read failed, ret=%d\n", ret);
1328e92a4047SStephen Boyd 		return ret;
1329e92a4047SStephen Boyd 	}
1330e92a4047SStephen Boyd 
1331e92a4047SStephen Boyd 	range = spmi_regulator_find_range(vreg);
1332e92a4047SStephen Boyd 	if (!range)
1333e92a4047SStephen Boyd 		return -EINVAL;
1334e92a4047SStephen Boyd 
13352cf7b99cSStephen Boyd 	switch (vreg->logical_type) {
13362cf7b99cSStephen Boyd 	case SPMI_REGULATOR_LOGICAL_TYPE_FTSMPS:
13372cf7b99cSStephen Boyd 		step_delay = SPMI_FTSMPS_STEP_DELAY;
13382cf7b99cSStephen Boyd 		break;
13392cf7b99cSStephen Boyd 	default:
13402cf7b99cSStephen Boyd 		step_delay = SPMI_DEFAULT_STEP_DELAY;
13412cf7b99cSStephen Boyd 		break;
13422cf7b99cSStephen Boyd 	}
13432cf7b99cSStephen Boyd 
1344e92a4047SStephen Boyd 	step = reg & SPMI_FTSMPS_STEP_CTRL_STEP_MASK;
1345e92a4047SStephen Boyd 	step >>= SPMI_FTSMPS_STEP_CTRL_STEP_SHIFT;
1346e92a4047SStephen Boyd 
1347e92a4047SStephen Boyd 	delay = reg & SPMI_FTSMPS_STEP_CTRL_DELAY_MASK;
1348e92a4047SStephen Boyd 	delay >>= SPMI_FTSMPS_STEP_CTRL_DELAY_SHIFT;
1349e92a4047SStephen Boyd 
1350e92a4047SStephen Boyd 	/* slew_rate has units of uV/us */
1351e92a4047SStephen Boyd 	slew_rate = SPMI_FTSMPS_CLOCK_RATE * range->step_uV * (1 << step);
13522cf7b99cSStephen Boyd 	slew_rate /= 1000 * (step_delay << delay);
1353e92a4047SStephen Boyd 	slew_rate *= SPMI_FTSMPS_STEP_MARGIN_NUM;
1354e92a4047SStephen Boyd 	slew_rate /= SPMI_FTSMPS_STEP_MARGIN_DEN;
1355e92a4047SStephen Boyd 
1356e92a4047SStephen Boyd 	/* Ensure that the slew rate is greater than 0 */
1357e92a4047SStephen Boyd 	vreg->slew_rate = max(slew_rate, 1);
1358e92a4047SStephen Boyd 
1359e92a4047SStephen Boyd 	return ret;
1360e92a4047SStephen Boyd }
1361e92a4047SStephen Boyd 
1362e2adfacdSStephen Boyd static int spmi_regulator_init_registers(struct spmi_regulator *vreg,
1363e2adfacdSStephen Boyd 				const struct spmi_regulator_init_data *data)
1364e2adfacdSStephen Boyd {
1365e2adfacdSStephen Boyd 	int ret;
1366e2adfacdSStephen Boyd 	enum spmi_regulator_logical_type type;
1367e2adfacdSStephen Boyd 	u8 ctrl_reg[8], reg, mask;
1368e2adfacdSStephen Boyd 
1369e2adfacdSStephen Boyd 	type = vreg->logical_type;
1370e2adfacdSStephen Boyd 
1371e2adfacdSStephen Boyd 	ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_VOLTAGE_RANGE, ctrl_reg, 8);
1372e2adfacdSStephen Boyd 	if (ret)
1373e2adfacdSStephen Boyd 		return ret;
1374e2adfacdSStephen Boyd 
1375e2adfacdSStephen Boyd 	/* Set up enable pin control. */
1376e2adfacdSStephen Boyd 	if ((type == SPMI_REGULATOR_LOGICAL_TYPE_SMPS
1377e2adfacdSStephen Boyd 	     || type == SPMI_REGULATOR_LOGICAL_TYPE_LDO
1378e2adfacdSStephen Boyd 	     || type == SPMI_REGULATOR_LOGICAL_TYPE_VS)
1379e2adfacdSStephen Boyd 	    && !(data->pin_ctrl_enable
1380e2adfacdSStephen Boyd 			& SPMI_REGULATOR_PIN_CTRL_ENABLE_HW_DEFAULT)) {
1381e2adfacdSStephen Boyd 		ctrl_reg[SPMI_COMMON_IDX_ENABLE] &=
1382e2adfacdSStephen Boyd 			~SPMI_COMMON_ENABLE_FOLLOW_ALL_MASK;
1383e2adfacdSStephen Boyd 		ctrl_reg[SPMI_COMMON_IDX_ENABLE] |=
1384e2adfacdSStephen Boyd 		    data->pin_ctrl_enable & SPMI_COMMON_ENABLE_FOLLOW_ALL_MASK;
1385e2adfacdSStephen Boyd 	}
1386e2adfacdSStephen Boyd 
1387e2adfacdSStephen Boyd 	/* Set up mode pin control. */
1388e2adfacdSStephen Boyd 	if ((type == SPMI_REGULATOR_LOGICAL_TYPE_SMPS
1389e2adfacdSStephen Boyd 	    || type == SPMI_REGULATOR_LOGICAL_TYPE_LDO)
1390e2adfacdSStephen Boyd 		&& !(data->pin_ctrl_hpm
1391e2adfacdSStephen Boyd 			& SPMI_REGULATOR_PIN_CTRL_HPM_HW_DEFAULT)) {
1392e2adfacdSStephen Boyd 		ctrl_reg[SPMI_COMMON_IDX_MODE] &=
1393e2adfacdSStephen Boyd 			~SPMI_COMMON_MODE_FOLLOW_ALL_MASK;
1394e2adfacdSStephen Boyd 		ctrl_reg[SPMI_COMMON_IDX_MODE] |=
1395e2adfacdSStephen Boyd 			data->pin_ctrl_hpm & SPMI_COMMON_MODE_FOLLOW_ALL_MASK;
1396e2adfacdSStephen Boyd 	}
1397e2adfacdSStephen Boyd 
1398e2adfacdSStephen Boyd 	if (type == SPMI_REGULATOR_LOGICAL_TYPE_VS
1399e2adfacdSStephen Boyd 	   && !(data->pin_ctrl_hpm & SPMI_REGULATOR_PIN_CTRL_HPM_HW_DEFAULT)) {
1400e2adfacdSStephen Boyd 		ctrl_reg[SPMI_COMMON_IDX_MODE] &=
1401e2adfacdSStephen Boyd 			~SPMI_COMMON_MODE_FOLLOW_AWAKE_MASK;
1402e2adfacdSStephen Boyd 		ctrl_reg[SPMI_COMMON_IDX_MODE] |=
1403e2adfacdSStephen Boyd 		       data->pin_ctrl_hpm & SPMI_COMMON_MODE_FOLLOW_AWAKE_MASK;
1404e2adfacdSStephen Boyd 	}
1405e2adfacdSStephen Boyd 
1406e2adfacdSStephen Boyd 	if ((type == SPMI_REGULATOR_LOGICAL_TYPE_ULT_LO_SMPS
1407e2adfacdSStephen Boyd 		|| type == SPMI_REGULATOR_LOGICAL_TYPE_ULT_HO_SMPS
1408e2adfacdSStephen Boyd 		|| type == SPMI_REGULATOR_LOGICAL_TYPE_ULT_LDO)
1409e2adfacdSStephen Boyd 		&& !(data->pin_ctrl_hpm
1410e2adfacdSStephen Boyd 			& SPMI_REGULATOR_PIN_CTRL_HPM_HW_DEFAULT)) {
1411e2adfacdSStephen Boyd 		ctrl_reg[SPMI_COMMON_IDX_MODE] &=
1412e2adfacdSStephen Boyd 			~SPMI_COMMON_MODE_FOLLOW_AWAKE_MASK;
1413e2adfacdSStephen Boyd 		ctrl_reg[SPMI_COMMON_IDX_MODE] |=
1414e2adfacdSStephen Boyd 		       data->pin_ctrl_hpm & SPMI_COMMON_MODE_FOLLOW_AWAKE_MASK;
1415e2adfacdSStephen Boyd 	}
1416e2adfacdSStephen Boyd 
1417e2adfacdSStephen Boyd 	/* Write back any control register values that were modified. */
1418e2adfacdSStephen Boyd 	ret = spmi_vreg_write(vreg, SPMI_COMMON_REG_VOLTAGE_RANGE, ctrl_reg, 8);
1419e2adfacdSStephen Boyd 	if (ret)
1420e2adfacdSStephen Boyd 		return ret;
1421e2adfacdSStephen Boyd 
1422e2adfacdSStephen Boyd 	/* Set soft start strength and over current protection for VS. */
1423e2adfacdSStephen Boyd 	if (type == SPMI_REGULATOR_LOGICAL_TYPE_VS) {
1424e2adfacdSStephen Boyd 		if (data->vs_soft_start_strength
1425e2adfacdSStephen Boyd 				!= SPMI_VS_SOFT_START_STR_HW_DEFAULT) {
1426e2adfacdSStephen Boyd 			reg = data->vs_soft_start_strength
1427e2adfacdSStephen Boyd 				& SPMI_VS_SOFT_START_SEL_MASK;
1428e2adfacdSStephen Boyd 			mask = SPMI_VS_SOFT_START_SEL_MASK;
1429e2adfacdSStephen Boyd 			return spmi_vreg_update_bits(vreg,
1430e2adfacdSStephen Boyd 						     SPMI_VS_REG_SOFT_START,
1431e2adfacdSStephen Boyd 						     reg, mask);
1432e2adfacdSStephen Boyd 		}
1433e2adfacdSStephen Boyd 	}
1434e2adfacdSStephen Boyd 
1435e2adfacdSStephen Boyd 	return 0;
1436e2adfacdSStephen Boyd }
1437e2adfacdSStephen Boyd 
1438e2adfacdSStephen Boyd static void spmi_regulator_get_dt_config(struct spmi_regulator *vreg,
1439e2adfacdSStephen Boyd 		struct device_node *node, struct spmi_regulator_init_data *data)
1440e2adfacdSStephen Boyd {
1441e2adfacdSStephen Boyd 	/*
1442e2adfacdSStephen Boyd 	 * Initialize configuration parameters to use hardware default in case
1443e2adfacdSStephen Boyd 	 * no value is specified via device tree.
1444e2adfacdSStephen Boyd 	 */
1445e2adfacdSStephen Boyd 	data->pin_ctrl_enable	    = SPMI_REGULATOR_PIN_CTRL_ENABLE_HW_DEFAULT;
1446e2adfacdSStephen Boyd 	data->pin_ctrl_hpm	    = SPMI_REGULATOR_PIN_CTRL_HPM_HW_DEFAULT;
1447e2adfacdSStephen Boyd 	data->vs_soft_start_strength	= SPMI_VS_SOFT_START_STR_HW_DEFAULT;
1448e2adfacdSStephen Boyd 
1449e2adfacdSStephen Boyd 	/* These bindings are optional, so it is okay if they aren't found. */
1450e2adfacdSStephen Boyd 	of_property_read_u32(node, "qcom,ocp-max-retries",
1451e2adfacdSStephen Boyd 		&vreg->ocp_max_retries);
1452e2adfacdSStephen Boyd 	of_property_read_u32(node, "qcom,ocp-retry-delay",
1453e2adfacdSStephen Boyd 		&vreg->ocp_retry_delay_ms);
1454e2adfacdSStephen Boyd 	of_property_read_u32(node, "qcom,pin-ctrl-enable",
1455e2adfacdSStephen Boyd 		&data->pin_ctrl_enable);
1456e2adfacdSStephen Boyd 	of_property_read_u32(node, "qcom,pin-ctrl-hpm", &data->pin_ctrl_hpm);
1457e2adfacdSStephen Boyd 	of_property_read_u32(node, "qcom,vs-soft-start-strength",
1458e2adfacdSStephen Boyd 		&data->vs_soft_start_strength);
1459e2adfacdSStephen Boyd }
1460e2adfacdSStephen Boyd 
1461e92a4047SStephen Boyd static unsigned int spmi_regulator_of_map_mode(unsigned int mode)
1462e92a4047SStephen Boyd {
1463e2adfacdSStephen Boyd 	if (mode == 1)
1464e92a4047SStephen Boyd 		return REGULATOR_MODE_NORMAL;
1465e2adfacdSStephen Boyd 	if (mode == 2)
1466e2adfacdSStephen Boyd 		return REGULATOR_MODE_FAST;
1467e92a4047SStephen Boyd 
1468e92a4047SStephen Boyd 	return REGULATOR_MODE_IDLE;
1469e92a4047SStephen Boyd }
1470e92a4047SStephen Boyd 
1471e92a4047SStephen Boyd static int spmi_regulator_of_parse(struct device_node *node,
1472e92a4047SStephen Boyd 			    const struct regulator_desc *desc,
1473e92a4047SStephen Boyd 			    struct regulator_config *config)
1474e92a4047SStephen Boyd {
1475e2adfacdSStephen Boyd 	struct spmi_regulator_init_data data = { };
1476e92a4047SStephen Boyd 	struct spmi_regulator *vreg = config->driver_data;
1477e92a4047SStephen Boyd 	struct device *dev = config->dev;
1478e92a4047SStephen Boyd 	int ret;
1479e92a4047SStephen Boyd 
1480e2adfacdSStephen Boyd 	spmi_regulator_get_dt_config(vreg, node, &data);
1481e2adfacdSStephen Boyd 
1482e2adfacdSStephen Boyd 	if (!vreg->ocp_max_retries)
1483e92a4047SStephen Boyd 		vreg->ocp_max_retries = SPMI_VS_OCP_DEFAULT_MAX_RETRIES;
1484e2adfacdSStephen Boyd 	if (!vreg->ocp_retry_delay_ms)
1485e92a4047SStephen Boyd 		vreg->ocp_retry_delay_ms = SPMI_VS_OCP_DEFAULT_RETRY_DELAY_MS;
1486e92a4047SStephen Boyd 
1487e2adfacdSStephen Boyd 	ret = spmi_regulator_init_registers(vreg, &data);
1488e2adfacdSStephen Boyd 	if (ret) {
1489e2adfacdSStephen Boyd 		dev_err(dev, "common initialization failed, ret=%d\n", ret);
1490e2adfacdSStephen Boyd 		return ret;
1491e2adfacdSStephen Boyd 	}
1492e2adfacdSStephen Boyd 
14932cf7b99cSStephen Boyd 	switch (vreg->logical_type) {
14942cf7b99cSStephen Boyd 	case SPMI_REGULATOR_LOGICAL_TYPE_FTSMPS:
14952cf7b99cSStephen Boyd 	case SPMI_REGULATOR_LOGICAL_TYPE_ULT_LO_SMPS:
14962cf7b99cSStephen Boyd 	case SPMI_REGULATOR_LOGICAL_TYPE_ULT_HO_SMPS:
14972cf7b99cSStephen Boyd 	case SPMI_REGULATOR_LOGICAL_TYPE_SMPS:
14982cf7b99cSStephen Boyd 		ret = spmi_regulator_init_slew_rate(vreg);
1499e92a4047SStephen Boyd 		if (ret)
1500e92a4047SStephen Boyd 			return ret;
15012cf7b99cSStephen Boyd 	default:
15022cf7b99cSStephen Boyd 		break;
1503e92a4047SStephen Boyd 	}
1504e92a4047SStephen Boyd 
1505e92a4047SStephen Boyd 	if (vreg->logical_type != SPMI_REGULATOR_LOGICAL_TYPE_VS)
1506e92a4047SStephen Boyd 		vreg->ocp_irq = 0;
1507e92a4047SStephen Boyd 
1508e92a4047SStephen Boyd 	if (vreg->ocp_irq) {
1509e92a4047SStephen Boyd 		ret = devm_request_irq(dev, vreg->ocp_irq,
1510e92a4047SStephen Boyd 			spmi_regulator_vs_ocp_isr, IRQF_TRIGGER_RISING, "ocp",
1511e92a4047SStephen Boyd 			vreg);
1512e92a4047SStephen Boyd 		if (ret < 0) {
1513e92a4047SStephen Boyd 			dev_err(dev, "failed to request irq %d, ret=%d\n",
1514e92a4047SStephen Boyd 				vreg->ocp_irq, ret);
1515e92a4047SStephen Boyd 			return ret;
1516e92a4047SStephen Boyd 		}
1517e92a4047SStephen Boyd 
1518e92a4047SStephen Boyd 		INIT_DELAYED_WORK(&vreg->ocp_work, spmi_regulator_vs_ocp_work);
1519e92a4047SStephen Boyd 	}
1520e92a4047SStephen Boyd 
1521e92a4047SStephen Boyd 	return 0;
1522e92a4047SStephen Boyd }
1523e92a4047SStephen Boyd 
1524e92a4047SStephen Boyd static const struct spmi_regulator_data pm8941_regulators[] = {
1525e92a4047SStephen Boyd 	{ "s1", 0x1400, "vdd_s1", },
1526e92a4047SStephen Boyd 	{ "s2", 0x1700, "vdd_s2", },
1527e92a4047SStephen Boyd 	{ "s3", 0x1a00, "vdd_s3", },
1528c333dfe8SStephen Boyd 	{ "s4", 0xa000, },
1529e92a4047SStephen Boyd 	{ "l1", 0x4000, "vdd_l1_l3", },
1530e92a4047SStephen Boyd 	{ "l2", 0x4100, "vdd_l2_lvs_1_2_3", },
1531e92a4047SStephen Boyd 	{ "l3", 0x4200, "vdd_l1_l3", },
1532e92a4047SStephen Boyd 	{ "l4", 0x4300, "vdd_l4_l11", },
1533e92a4047SStephen Boyd 	{ "l5", 0x4400, "vdd_l5_l7", NULL, 0x0410 },
1534e92a4047SStephen Boyd 	{ "l6", 0x4500, "vdd_l6_l12_l14_l15", },
1535e92a4047SStephen Boyd 	{ "l7", 0x4600, "vdd_l5_l7", NULL, 0x0410 },
1536e92a4047SStephen Boyd 	{ "l8", 0x4700, "vdd_l8_l16_l18_19", },
1537e92a4047SStephen Boyd 	{ "l9", 0x4800, "vdd_l9_l10_l17_l22", },
1538e92a4047SStephen Boyd 	{ "l10", 0x4900, "vdd_l9_l10_l17_l22", },
1539e92a4047SStephen Boyd 	{ "l11", 0x4a00, "vdd_l4_l11", },
1540e92a4047SStephen Boyd 	{ "l12", 0x4b00, "vdd_l6_l12_l14_l15", },
1541e92a4047SStephen Boyd 	{ "l13", 0x4c00, "vdd_l13_l20_l23_l24", },
1542e92a4047SStephen Boyd 	{ "l14", 0x4d00, "vdd_l6_l12_l14_l15", },
1543e92a4047SStephen Boyd 	{ "l15", 0x4e00, "vdd_l6_l12_l14_l15", },
1544e92a4047SStephen Boyd 	{ "l16", 0x4f00, "vdd_l8_l16_l18_19", },
1545e92a4047SStephen Boyd 	{ "l17", 0x5000, "vdd_l9_l10_l17_l22", },
1546e92a4047SStephen Boyd 	{ "l18", 0x5100, "vdd_l8_l16_l18_19", },
1547e92a4047SStephen Boyd 	{ "l19", 0x5200, "vdd_l8_l16_l18_19", },
1548e92a4047SStephen Boyd 	{ "l20", 0x5300, "vdd_l13_l20_l23_l24", },
1549e92a4047SStephen Boyd 	{ "l21", 0x5400, "vdd_l21", },
1550e92a4047SStephen Boyd 	{ "l22", 0x5500, "vdd_l9_l10_l17_l22", },
1551e92a4047SStephen Boyd 	{ "l23", 0x5600, "vdd_l13_l20_l23_l24", },
1552e92a4047SStephen Boyd 	{ "l24", 0x5700, "vdd_l13_l20_l23_l24", },
1553e92a4047SStephen Boyd 	{ "lvs1", 0x8000, "vdd_l2_lvs_1_2_3", },
1554e92a4047SStephen Boyd 	{ "lvs2", 0x8100, "vdd_l2_lvs_1_2_3", },
1555e92a4047SStephen Boyd 	{ "lvs3", 0x8200, "vdd_l2_lvs_1_2_3", },
155693bfe79bSStephen Boyd 	{ "5vs1", 0x8300, "vin_5vs", "ocp-5vs1", },
155793bfe79bSStephen Boyd 	{ "5vs2", 0x8400, "vin_5vs", "ocp-5vs2", },
1558e92a4047SStephen Boyd 	{ }
1559e92a4047SStephen Boyd };
1560e92a4047SStephen Boyd 
1561e92a4047SStephen Boyd static const struct spmi_regulator_data pm8841_regulators[] = {
1562e92a4047SStephen Boyd 	{ "s1", 0x1400, "vdd_s1", },
1563e92a4047SStephen Boyd 	{ "s2", 0x1700, "vdd_s2", NULL, 0x1c08 },
1564e92a4047SStephen Boyd 	{ "s3", 0x1a00, "vdd_s3", },
1565e92a4047SStephen Boyd 	{ "s4", 0x1d00, "vdd_s4", NULL, 0x1c08 },
1566e92a4047SStephen Boyd 	{ "s5", 0x2000, "vdd_s5", NULL, 0x1c08 },
1567e92a4047SStephen Boyd 	{ "s6", 0x2300, "vdd_s6", NULL, 0x1c08 },
1568e92a4047SStephen Boyd 	{ "s7", 0x2600, "vdd_s7", NULL, 0x1c08 },
1569e92a4047SStephen Boyd 	{ "s8", 0x2900, "vdd_s8", NULL, 0x1c08 },
1570e92a4047SStephen Boyd 	{ }
1571e92a4047SStephen Boyd };
1572e92a4047SStephen Boyd 
1573e92a4047SStephen Boyd static const struct spmi_regulator_data pm8916_regulators[] = {
1574e92a4047SStephen Boyd 	{ "s1", 0x1400, "vdd_s1", },
1575e92a4047SStephen Boyd 	{ "s2", 0x1700, "vdd_s2", },
1576e92a4047SStephen Boyd 	{ "s3", 0x1a00, "vdd_s3", },
1577e92a4047SStephen Boyd 	{ "s4", 0x1d00, "vdd_s4", },
1578e92a4047SStephen Boyd 	{ "l1", 0x4000, "vdd_l1_l3", },
1579e92a4047SStephen Boyd 	{ "l2", 0x4100, "vdd_l2", },
1580e92a4047SStephen Boyd 	{ "l3", 0x4200, "vdd_l1_l3", },
1581e92a4047SStephen Boyd 	{ "l4", 0x4300, "vdd_l4_l5_l6", },
1582e92a4047SStephen Boyd 	{ "l5", 0x4400, "vdd_l4_l5_l6", },
1583e92a4047SStephen Boyd 	{ "l6", 0x4500, "vdd_l4_l5_l6", },
1584e92a4047SStephen Boyd 	{ "l7", 0x4600, "vdd_l7", },
1585e92a4047SStephen Boyd 	{ "l8", 0x4700, "vdd_l8_l11_l14_l15_l16", },
1586e92a4047SStephen Boyd 	{ "l9", 0x4800, "vdd_l9_l10_l12_l13_l17_l18", },
1587e92a4047SStephen Boyd 	{ "l10", 0x4900, "vdd_l9_l10_l12_l13_l17_l18", },
1588e92a4047SStephen Boyd 	{ "l11", 0x4a00, "vdd_l8_l11_l14_l15_l16", },
1589e92a4047SStephen Boyd 	{ "l12", 0x4b00, "vdd_l9_l10_l12_l13_l17_l18", },
1590e92a4047SStephen Boyd 	{ "l13", 0x4c00, "vdd_l9_l10_l12_l13_l17_l18", },
1591e92a4047SStephen Boyd 	{ "l14", 0x4d00, "vdd_l8_l11_l14_l15_l16", },
1592e92a4047SStephen Boyd 	{ "l15", 0x4e00, "vdd_l8_l11_l14_l15_l16", },
1593e92a4047SStephen Boyd 	{ "l16", 0x4f00, "vdd_l8_l11_l14_l15_l16", },
1594e92a4047SStephen Boyd 	{ "l17", 0x5000, "vdd_l9_l10_l12_l13_l17_l18", },
1595e92a4047SStephen Boyd 	{ "l18", 0x5100, "vdd_l9_l10_l12_l13_l17_l18", },
1596e92a4047SStephen Boyd 	{ }
1597e92a4047SStephen Boyd };
1598e92a4047SStephen Boyd 
159950314e55SStephen Boyd static const struct spmi_regulator_data pm8994_regulators[] = {
160050314e55SStephen Boyd 	{ "s1", 0x1400, "vdd_s1", },
160150314e55SStephen Boyd 	{ "s2", 0x1700, "vdd_s2", },
160250314e55SStephen Boyd 	{ "s3", 0x1a00, "vdd_s3", },
160350314e55SStephen Boyd 	{ "s4", 0x1d00, "vdd_s4", },
160450314e55SStephen Boyd 	{ "s5", 0x2000, "vdd_s5", },
160550314e55SStephen Boyd 	{ "s6", 0x2300, "vdd_s6", },
160650314e55SStephen Boyd 	{ "s7", 0x2600, "vdd_s7", },
160750314e55SStephen Boyd 	{ "s8", 0x2900, "vdd_s8", },
160850314e55SStephen Boyd 	{ "s9", 0x2c00, "vdd_s9", },
160950314e55SStephen Boyd 	{ "s10", 0x2f00, "vdd_s10", },
161050314e55SStephen Boyd 	{ "s11", 0x3200, "vdd_s11", },
161150314e55SStephen Boyd 	{ "s12", 0x3500, "vdd_s12", },
161250314e55SStephen Boyd 	{ "l1", 0x4000, "vdd_l1", },
161350314e55SStephen Boyd 	{ "l2", 0x4100, "vdd_l2_l26_l28", },
161450314e55SStephen Boyd 	{ "l3", 0x4200, "vdd_l3_l11", },
161550314e55SStephen Boyd 	{ "l4", 0x4300, "vdd_l4_l27_l31", },
161650314e55SStephen Boyd 	{ "l5", 0x4400, "vdd_l5_l7", },
161750314e55SStephen Boyd 	{ "l6", 0x4500, "vdd_l6_l12_l32", },
161850314e55SStephen Boyd 	{ "l7", 0x4600, "vdd_l5_l7", },
161950314e55SStephen Boyd 	{ "l8", 0x4700, "vdd_l8_l16_l30", },
162050314e55SStephen Boyd 	{ "l9", 0x4800, "vdd_l9_l10_l18_l22", },
162150314e55SStephen Boyd 	{ "l10", 0x4900, "vdd_l9_l10_l18_l22", },
162250314e55SStephen Boyd 	{ "l11", 0x4a00, "vdd_l3_l11", },
162350314e55SStephen Boyd 	{ "l12", 0x4b00, "vdd_l6_l12_l32", },
162450314e55SStephen Boyd 	{ "l13", 0x4c00, "vdd_l13_l19_l23_l24", },
162550314e55SStephen Boyd 	{ "l14", 0x4d00, "vdd_l14_l15", },
162650314e55SStephen Boyd 	{ "l15", 0x4e00, "vdd_l14_l15", },
162750314e55SStephen Boyd 	{ "l16", 0x4f00, "vdd_l8_l16_l30", },
162850314e55SStephen Boyd 	{ "l17", 0x5000, "vdd_l17_l29", },
162950314e55SStephen Boyd 	{ "l18", 0x5100, "vdd_l9_l10_l18_l22", },
163050314e55SStephen Boyd 	{ "l19", 0x5200, "vdd_l13_l19_l23_l24", },
163150314e55SStephen Boyd 	{ "l20", 0x5300, "vdd_l20_l21", },
163250314e55SStephen Boyd 	{ "l21", 0x5400, "vdd_l20_l21", },
163350314e55SStephen Boyd 	{ "l22", 0x5500, "vdd_l9_l10_l18_l22", },
163450314e55SStephen Boyd 	{ "l23", 0x5600, "vdd_l13_l19_l23_l24", },
163550314e55SStephen Boyd 	{ "l24", 0x5700, "vdd_l13_l19_l23_l24", },
163650314e55SStephen Boyd 	{ "l25", 0x5800, "vdd_l25", },
163750314e55SStephen Boyd 	{ "l26", 0x5900, "vdd_l2_l26_l28", },
163850314e55SStephen Boyd 	{ "l27", 0x5a00, "vdd_l4_l27_l31", },
163950314e55SStephen Boyd 	{ "l28", 0x5b00, "vdd_l2_l26_l28", },
164050314e55SStephen Boyd 	{ "l29", 0x5c00, "vdd_l17_l29", },
164150314e55SStephen Boyd 	{ "l30", 0x5d00, "vdd_l8_l16_l30", },
164250314e55SStephen Boyd 	{ "l31", 0x5e00, "vdd_l4_l27_l31", },
164350314e55SStephen Boyd 	{ "l32", 0x5f00, "vdd_l6_l12_l32", },
164450314e55SStephen Boyd 	{ "lvs1", 0x8000, "vdd_lvs_1_2", },
164550314e55SStephen Boyd 	{ "lvs2", 0x8100, "vdd_lvs_1_2", },
164650314e55SStephen Boyd 	{ }
164750314e55SStephen Boyd };
164850314e55SStephen Boyd 
1649e92a4047SStephen Boyd static const struct of_device_id qcom_spmi_regulator_match[] = {
1650e92a4047SStephen Boyd 	{ .compatible = "qcom,pm8841-regulators", .data = &pm8841_regulators },
1651e92a4047SStephen Boyd 	{ .compatible = "qcom,pm8916-regulators", .data = &pm8916_regulators },
1652e92a4047SStephen Boyd 	{ .compatible = "qcom,pm8941-regulators", .data = &pm8941_regulators },
165350314e55SStephen Boyd 	{ .compatible = "qcom,pm8994-regulators", .data = &pm8994_regulators },
1654e92a4047SStephen Boyd 	{ }
1655e92a4047SStephen Boyd };
1656e92a4047SStephen Boyd MODULE_DEVICE_TABLE(of, qcom_spmi_regulator_match);
1657e92a4047SStephen Boyd 
1658e92a4047SStephen Boyd static int qcom_spmi_regulator_probe(struct platform_device *pdev)
1659e92a4047SStephen Boyd {
1660e92a4047SStephen Boyd 	const struct spmi_regulator_data *reg;
1661e92a4047SStephen Boyd 	const struct of_device_id *match;
1662e92a4047SStephen Boyd 	struct regulator_config config = { };
1663e92a4047SStephen Boyd 	struct regulator_dev *rdev;
1664e92a4047SStephen Boyd 	struct spmi_regulator *vreg;
1665e92a4047SStephen Boyd 	struct regmap *regmap;
1666e92a4047SStephen Boyd 	const char *name;
1667e92a4047SStephen Boyd 	struct device *dev = &pdev->dev;
1668e92a4047SStephen Boyd 	int ret;
1669e92a4047SStephen Boyd 	struct list_head *vreg_list;
1670e92a4047SStephen Boyd 
1671e92a4047SStephen Boyd 	vreg_list = devm_kzalloc(dev, sizeof(*vreg_list), GFP_KERNEL);
1672e92a4047SStephen Boyd 	if (!vreg_list)
1673e92a4047SStephen Boyd 		return -ENOMEM;
1674e92a4047SStephen Boyd 	INIT_LIST_HEAD(vreg_list);
1675e92a4047SStephen Boyd 	platform_set_drvdata(pdev, vreg_list);
1676e92a4047SStephen Boyd 
1677e92a4047SStephen Boyd 	regmap = dev_get_regmap(dev->parent, NULL);
1678e92a4047SStephen Boyd 	if (!regmap)
1679e92a4047SStephen Boyd 		return -ENODEV;
1680e92a4047SStephen Boyd 
1681e92a4047SStephen Boyd 	match = of_match_device(qcom_spmi_regulator_match, &pdev->dev);
1682e92a4047SStephen Boyd 	if (!match)
1683e92a4047SStephen Boyd 		return -ENODEV;
1684e92a4047SStephen Boyd 
1685e92a4047SStephen Boyd 	for (reg = match->data; reg->name; reg++) {
1686e92a4047SStephen Boyd 		vreg = devm_kzalloc(dev, sizeof(*vreg), GFP_KERNEL);
1687e92a4047SStephen Boyd 		if (!vreg)
1688e92a4047SStephen Boyd 			return -ENOMEM;
1689e92a4047SStephen Boyd 
1690e92a4047SStephen Boyd 		vreg->dev = dev;
1691e92a4047SStephen Boyd 		vreg->base = reg->base;
1692e92a4047SStephen Boyd 		vreg->regmap = regmap;
1693e92a4047SStephen Boyd 
1694e92a4047SStephen Boyd 		if (reg->ocp) {
1695e92a4047SStephen Boyd 			vreg->ocp_irq = platform_get_irq_byname(pdev, reg->ocp);
1696e92a4047SStephen Boyd 			if (vreg->ocp_irq < 0) {
1697e92a4047SStephen Boyd 				ret = vreg->ocp_irq;
1698e92a4047SStephen Boyd 				goto err;
1699e92a4047SStephen Boyd 			}
1700e92a4047SStephen Boyd 		}
1701e92a4047SStephen Boyd 
1702e92a4047SStephen Boyd 		vreg->desc.id = -1;
1703e92a4047SStephen Boyd 		vreg->desc.owner = THIS_MODULE;
1704e92a4047SStephen Boyd 		vreg->desc.type = REGULATOR_VOLTAGE;
1705e92a4047SStephen Boyd 		vreg->desc.name = name = reg->name;
1706e92a4047SStephen Boyd 		vreg->desc.supply_name = reg->supply;
1707e92a4047SStephen Boyd 		vreg->desc.of_match = reg->name;
1708e92a4047SStephen Boyd 		vreg->desc.of_parse_cb = spmi_regulator_of_parse;
1709e92a4047SStephen Boyd 		vreg->desc.of_map_mode = spmi_regulator_of_map_mode;
1710e92a4047SStephen Boyd 
1711e92a4047SStephen Boyd 		ret = spmi_regulator_match(vreg, reg->force_type);
1712e92a4047SStephen Boyd 		if (ret)
17136ee5c044SStephen Boyd 			continue;
1714e92a4047SStephen Boyd 
1715e92a4047SStephen Boyd 		config.dev = dev;
1716e92a4047SStephen Boyd 		config.driver_data = vreg;
1717e92a4047SStephen Boyd 		rdev = devm_regulator_register(dev, &vreg->desc, &config);
1718e92a4047SStephen Boyd 		if (IS_ERR(rdev)) {
1719e92a4047SStephen Boyd 			dev_err(dev, "failed to register %s\n", name);
1720e92a4047SStephen Boyd 			ret = PTR_ERR(rdev);
1721e92a4047SStephen Boyd 			goto err;
1722e92a4047SStephen Boyd 		}
1723e92a4047SStephen Boyd 
1724e92a4047SStephen Boyd 		INIT_LIST_HEAD(&vreg->node);
1725e92a4047SStephen Boyd 		list_add(&vreg->node, vreg_list);
1726e92a4047SStephen Boyd 	}
1727e92a4047SStephen Boyd 
1728e92a4047SStephen Boyd 	return 0;
1729e92a4047SStephen Boyd 
1730e92a4047SStephen Boyd err:
1731e92a4047SStephen Boyd 	list_for_each_entry(vreg, vreg_list, node)
1732e92a4047SStephen Boyd 		if (vreg->ocp_irq)
1733e92a4047SStephen Boyd 			cancel_delayed_work_sync(&vreg->ocp_work);
1734e92a4047SStephen Boyd 	return ret;
1735e92a4047SStephen Boyd }
1736e92a4047SStephen Boyd 
1737e92a4047SStephen Boyd static int qcom_spmi_regulator_remove(struct platform_device *pdev)
1738e92a4047SStephen Boyd {
1739e92a4047SStephen Boyd 	struct spmi_regulator *vreg;
1740e92a4047SStephen Boyd 	struct list_head *vreg_list = platform_get_drvdata(pdev);
1741e92a4047SStephen Boyd 
1742e92a4047SStephen Boyd 	list_for_each_entry(vreg, vreg_list, node)
1743e92a4047SStephen Boyd 		if (vreg->ocp_irq)
1744e92a4047SStephen Boyd 			cancel_delayed_work_sync(&vreg->ocp_work);
1745e92a4047SStephen Boyd 
1746e92a4047SStephen Boyd 	return 0;
1747e92a4047SStephen Boyd }
1748e92a4047SStephen Boyd 
1749e92a4047SStephen Boyd static struct platform_driver qcom_spmi_regulator_driver = {
1750e92a4047SStephen Boyd 	.driver		= {
1751e92a4047SStephen Boyd 		.name	= "qcom-spmi-regulator",
1752e92a4047SStephen Boyd 		.of_match_table = qcom_spmi_regulator_match,
1753e92a4047SStephen Boyd 	},
1754e92a4047SStephen Boyd 	.probe		= qcom_spmi_regulator_probe,
1755e92a4047SStephen Boyd 	.remove		= qcom_spmi_regulator_remove,
1756e92a4047SStephen Boyd };
1757e92a4047SStephen Boyd module_platform_driver(qcom_spmi_regulator_driver);
1758e92a4047SStephen Boyd 
1759e92a4047SStephen Boyd MODULE_DESCRIPTION("Qualcomm SPMI PMIC regulator driver");
1760e92a4047SStephen Boyd MODULE_LICENSE("GPL v2");
1761e92a4047SStephen Boyd MODULE_ALIAS("platform:qcom-spmi-regulator");
1762