197fb5e8dSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2e92a4047SStephen Boyd /* 3e92a4047SStephen Boyd * Copyright (c) 2012-2015, The Linux Foundation. All rights reserved. 4e92a4047SStephen Boyd */ 5e92a4047SStephen Boyd 6e92a4047SStephen Boyd #include <linux/module.h> 7e92a4047SStephen Boyd #include <linux/delay.h> 8b6688015SMatti Vaittinen #include <linux/devm-helpers.h> 9e92a4047SStephen Boyd #include <linux/err.h> 10e92a4047SStephen Boyd #include <linux/kernel.h> 11e92a4047SStephen Boyd #include <linux/interrupt.h> 12e92a4047SStephen Boyd #include <linux/bitops.h> 13e92a4047SStephen Boyd #include <linux/slab.h> 14e92a4047SStephen Boyd #include <linux/of.h> 15e92a4047SStephen Boyd #include <linux/of_device.h> 16e92a4047SStephen Boyd #include <linux/platform_device.h> 17e92a4047SStephen Boyd #include <linux/ktime.h> 18e92a4047SStephen Boyd #include <linux/regulator/driver.h> 19e92a4047SStephen Boyd #include <linux/regmap.h> 20e92a4047SStephen Boyd #include <linux/list.h> 210caecaa8SIlia Lin #include <linux/mfd/syscon.h> 220caecaa8SIlia Lin #include <linux/io.h> 23e92a4047SStephen Boyd 24e2adfacdSStephen Boyd /* Pin control enable input pins. */ 25e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_ENABLE_NONE 0x00 26e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN0 0x01 27e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN1 0x02 28e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN2 0x04 29e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN3 0x08 30e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_ENABLE_HW_DEFAULT 0x10 31e2adfacdSStephen Boyd 32e2adfacdSStephen Boyd /* Pin control high power mode input pins. */ 33e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_NONE 0x00 34e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_EN0 0x01 35e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_EN1 0x02 36e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_EN2 0x04 37e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_EN3 0x08 38e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_SLEEP_B 0x10 39e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_HW_DEFAULT 0x20 40e2adfacdSStephen Boyd 41e2adfacdSStephen Boyd /* 42e2adfacdSStephen Boyd * Used with enable parameters to specify that hardware default register values 43e2adfacdSStephen Boyd * should be left unaltered. 44e2adfacdSStephen Boyd */ 45e2adfacdSStephen Boyd #define SPMI_REGULATOR_USE_HW_DEFAULT 2 46e2adfacdSStephen Boyd 47e2adfacdSStephen Boyd /* Soft start strength of a voltage switch type regulator */ 48e2adfacdSStephen Boyd enum spmi_vs_soft_start_str { 49e2adfacdSStephen Boyd SPMI_VS_SOFT_START_STR_0P05_UA = 0, 50e2adfacdSStephen Boyd SPMI_VS_SOFT_START_STR_0P25_UA, 51e2adfacdSStephen Boyd SPMI_VS_SOFT_START_STR_0P55_UA, 52e2adfacdSStephen Boyd SPMI_VS_SOFT_START_STR_0P75_UA, 53e2adfacdSStephen Boyd SPMI_VS_SOFT_START_STR_HW_DEFAULT, 54e2adfacdSStephen Boyd }; 55e2adfacdSStephen Boyd 56e2adfacdSStephen Boyd /** 57e2adfacdSStephen Boyd * struct spmi_regulator_init_data - spmi-regulator initialization data 58e2adfacdSStephen Boyd * @pin_ctrl_enable: Bit mask specifying which hardware pins should be 59e2adfacdSStephen Boyd * used to enable the regulator, if any 60e2adfacdSStephen Boyd * Value should be an ORing of 61e2adfacdSStephen Boyd * SPMI_REGULATOR_PIN_CTRL_ENABLE_* constants. If 62e2adfacdSStephen Boyd * the bit specified by 63e2adfacdSStephen Boyd * SPMI_REGULATOR_PIN_CTRL_ENABLE_HW_DEFAULT is 64e2adfacdSStephen Boyd * set, then pin control enable hardware registers 65e2adfacdSStephen Boyd * will not be modified. 66e2adfacdSStephen Boyd * @pin_ctrl_hpm: Bit mask specifying which hardware pins should be 67e2adfacdSStephen Boyd * used to force the regulator into high power 68e2adfacdSStephen Boyd * mode, if any 69e2adfacdSStephen Boyd * Value should be an ORing of 70e2adfacdSStephen Boyd * SPMI_REGULATOR_PIN_CTRL_HPM_* constants. If 71e2adfacdSStephen Boyd * the bit specified by 72e2adfacdSStephen Boyd * SPMI_REGULATOR_PIN_CTRL_HPM_HW_DEFAULT is 73e2adfacdSStephen Boyd * set, then pin control mode hardware registers 74e2adfacdSStephen Boyd * will not be modified. 75e2adfacdSStephen Boyd * @vs_soft_start_strength: This parameter sets the soft start strength for 76e2adfacdSStephen Boyd * voltage switch type regulators. Its value 77e2adfacdSStephen Boyd * should be one of SPMI_VS_SOFT_START_STR_*. If 78e2adfacdSStephen Boyd * its value is SPMI_VS_SOFT_START_STR_HW_DEFAULT, 79e2adfacdSStephen Boyd * then the soft start strength will be left at its 80e2adfacdSStephen Boyd * default hardware value. 81e2adfacdSStephen Boyd */ 82e2adfacdSStephen Boyd struct spmi_regulator_init_data { 83e2adfacdSStephen Boyd unsigned pin_ctrl_enable; 84e2adfacdSStephen Boyd unsigned pin_ctrl_hpm; 85e2adfacdSStephen Boyd enum spmi_vs_soft_start_str vs_soft_start_strength; 86e2adfacdSStephen Boyd }; 87e2adfacdSStephen Boyd 88e92a4047SStephen Boyd /* These types correspond to unique register layouts. */ 89e92a4047SStephen Boyd enum spmi_regulator_logical_type { 90e92a4047SStephen Boyd SPMI_REGULATOR_LOGICAL_TYPE_SMPS, 91e92a4047SStephen Boyd SPMI_REGULATOR_LOGICAL_TYPE_LDO, 92e92a4047SStephen Boyd SPMI_REGULATOR_LOGICAL_TYPE_VS, 93e92a4047SStephen Boyd SPMI_REGULATOR_LOGICAL_TYPE_BOOST, 94e92a4047SStephen Boyd SPMI_REGULATOR_LOGICAL_TYPE_FTSMPS, 95e92a4047SStephen Boyd SPMI_REGULATOR_LOGICAL_TYPE_BOOST_BYP, 96e92a4047SStephen Boyd SPMI_REGULATOR_LOGICAL_TYPE_LN_LDO, 97e92a4047SStephen Boyd SPMI_REGULATOR_LOGICAL_TYPE_ULT_LO_SMPS, 98e92a4047SStephen Boyd SPMI_REGULATOR_LOGICAL_TYPE_ULT_HO_SMPS, 99e92a4047SStephen Boyd SPMI_REGULATOR_LOGICAL_TYPE_ULT_LDO, 10042ba89c8SJeffrey Hugo SPMI_REGULATOR_LOGICAL_TYPE_FTSMPS426, 1010211f68eSJorge Ramirez SPMI_REGULATOR_LOGICAL_TYPE_HFS430, 102e92a4047SStephen Boyd }; 103e92a4047SStephen Boyd 104e92a4047SStephen Boyd enum spmi_regulator_type { 105e92a4047SStephen Boyd SPMI_REGULATOR_TYPE_BUCK = 0x03, 106e92a4047SStephen Boyd SPMI_REGULATOR_TYPE_LDO = 0x04, 107e92a4047SStephen Boyd SPMI_REGULATOR_TYPE_VS = 0x05, 108e92a4047SStephen Boyd SPMI_REGULATOR_TYPE_BOOST = 0x1b, 109e92a4047SStephen Boyd SPMI_REGULATOR_TYPE_FTS = 0x1c, 110e92a4047SStephen Boyd SPMI_REGULATOR_TYPE_BOOST_BYP = 0x1f, 111e92a4047SStephen Boyd SPMI_REGULATOR_TYPE_ULT_LDO = 0x21, 112e92a4047SStephen Boyd SPMI_REGULATOR_TYPE_ULT_BUCK = 0x22, 113e92a4047SStephen Boyd }; 114e92a4047SStephen Boyd 115e92a4047SStephen Boyd enum spmi_regulator_subtype { 116e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_GP_CTL = 0x08, 117e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_RF_CTL = 0x09, 118e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_N50 = 0x01, 119e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_N150 = 0x02, 120e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_N300 = 0x03, 121e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_N600 = 0x04, 122e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_N1200 = 0x05, 123e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_N600_ST = 0x06, 124e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_N1200_ST = 0x07, 125e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_N900_ST = 0x14, 126e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_N300_ST = 0x15, 127e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_P50 = 0x08, 128e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_P150 = 0x09, 129e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_P300 = 0x0a, 130e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_P600 = 0x0b, 131e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_P1200 = 0x0c, 132e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_LN = 0x10, 133e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_LV_P50 = 0x28, 134e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_LV_P150 = 0x29, 135e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_LV_P300 = 0x2a, 136e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_LV_P600 = 0x2b, 137e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_LV_P1200 = 0x2c, 138e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_LV_P450 = 0x2d, 139328816c2SAngeloGioacchino Del Regno SPMI_REGULATOR_SUBTYPE_HT_N300_ST = 0x30, 140328816c2SAngeloGioacchino Del Regno SPMI_REGULATOR_SUBTYPE_HT_N600_ST = 0x31, 141328816c2SAngeloGioacchino Del Regno SPMI_REGULATOR_SUBTYPE_HT_N1200_ST = 0x32, 142328816c2SAngeloGioacchino Del Regno SPMI_REGULATOR_SUBTYPE_HT_LVP150 = 0x3b, 143328816c2SAngeloGioacchino Del Regno SPMI_REGULATOR_SUBTYPE_HT_LVP300 = 0x3c, 144328816c2SAngeloGioacchino Del Regno SPMI_REGULATOR_SUBTYPE_L660_N300_ST = 0x42, 145328816c2SAngeloGioacchino Del Regno SPMI_REGULATOR_SUBTYPE_L660_N600_ST = 0x43, 146328816c2SAngeloGioacchino Del Regno SPMI_REGULATOR_SUBTYPE_L660_P50 = 0x46, 147328816c2SAngeloGioacchino Del Regno SPMI_REGULATOR_SUBTYPE_L660_P150 = 0x47, 148328816c2SAngeloGioacchino Del Regno SPMI_REGULATOR_SUBTYPE_L660_P600 = 0x49, 149328816c2SAngeloGioacchino Del Regno SPMI_REGULATOR_SUBTYPE_L660_LVP150 = 0x4d, 150328816c2SAngeloGioacchino Del Regno SPMI_REGULATOR_SUBTYPE_L660_LVP600 = 0x4f, 151e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_LV100 = 0x01, 152e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_LV300 = 0x02, 153e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_MV300 = 0x08, 154e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_MV500 = 0x09, 155e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_HDMI = 0x10, 156e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_OTG = 0x11, 157e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_5V_BOOST = 0x01, 158e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_FTS_CTL = 0x08, 159e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_FTS2p5_CTL = 0x09, 16042ba89c8SJeffrey Hugo SPMI_REGULATOR_SUBTYPE_FTS426_CTL = 0x0a, 161e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_BB_2A = 0x01, 162e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_ULT_HF_CTL1 = 0x0d, 163e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_ULT_HF_CTL2 = 0x0e, 164e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_ULT_HF_CTL3 = 0x0f, 165e92a4047SStephen Boyd SPMI_REGULATOR_SUBTYPE_ULT_HF_CTL4 = 0x10, 1660211f68eSJorge Ramirez SPMI_REGULATOR_SUBTYPE_HFS430 = 0x0a, 16700f6ebbdSRobert Marko SPMI_REGULATOR_SUBTYPE_HT_P150 = 0x35, 1683d04ae8eSRobert Marko SPMI_REGULATOR_SUBTYPE_HT_P600 = 0x3d, 169e92a4047SStephen Boyd }; 170e92a4047SStephen Boyd 171e92a4047SStephen Boyd enum spmi_common_regulator_registers { 172e92a4047SStephen Boyd SPMI_COMMON_REG_DIG_MAJOR_REV = 0x01, 173e92a4047SStephen Boyd SPMI_COMMON_REG_TYPE = 0x04, 174e92a4047SStephen Boyd SPMI_COMMON_REG_SUBTYPE = 0x05, 175e92a4047SStephen Boyd SPMI_COMMON_REG_VOLTAGE_RANGE = 0x40, 176e92a4047SStephen Boyd SPMI_COMMON_REG_VOLTAGE_SET = 0x41, 177e92a4047SStephen Boyd SPMI_COMMON_REG_MODE = 0x45, 178e92a4047SStephen Boyd SPMI_COMMON_REG_ENABLE = 0x46, 179e92a4047SStephen Boyd SPMI_COMMON_REG_PULL_DOWN = 0x48, 180e92a4047SStephen Boyd SPMI_COMMON_REG_SOFT_START = 0x4c, 181e92a4047SStephen Boyd SPMI_COMMON_REG_STEP_CTRL = 0x61, 182e92a4047SStephen Boyd }; 183e92a4047SStephen Boyd 18442ba89c8SJeffrey Hugo /* 18542ba89c8SJeffrey Hugo * Second common register layout used by newer devices starting with ftsmps426 18642ba89c8SJeffrey Hugo * Note that some of the registers from the first common layout remain 18742ba89c8SJeffrey Hugo * unchanged and their definition is not duplicated. 18842ba89c8SJeffrey Hugo */ 18942ba89c8SJeffrey Hugo enum spmi_ftsmps426_regulator_registers { 19042ba89c8SJeffrey Hugo SPMI_FTSMPS426_REG_VOLTAGE_LSB = 0x40, 19142ba89c8SJeffrey Hugo SPMI_FTSMPS426_REG_VOLTAGE_MSB = 0x41, 19242ba89c8SJeffrey Hugo SPMI_FTSMPS426_REG_VOLTAGE_ULS_LSB = 0x68, 19342ba89c8SJeffrey Hugo SPMI_FTSMPS426_REG_VOLTAGE_ULS_MSB = 0x69, 19442ba89c8SJeffrey Hugo }; 19542ba89c8SJeffrey Hugo 196e92a4047SStephen Boyd enum spmi_vs_registers { 197e92a4047SStephen Boyd SPMI_VS_REG_OCP = 0x4a, 198e92a4047SStephen Boyd SPMI_VS_REG_SOFT_START = 0x4c, 199e92a4047SStephen Boyd }; 200e92a4047SStephen Boyd 201e92a4047SStephen Boyd enum spmi_boost_registers { 202e92a4047SStephen Boyd SPMI_BOOST_REG_CURRENT_LIMIT = 0x4a, 203e92a4047SStephen Boyd }; 204e92a4047SStephen Boyd 205e92a4047SStephen Boyd enum spmi_boost_byp_registers { 206e92a4047SStephen Boyd SPMI_BOOST_BYP_REG_CURRENT_LIMIT = 0x4b, 207e92a4047SStephen Boyd }; 208e92a4047SStephen Boyd 2090caecaa8SIlia Lin enum spmi_saw3_registers { 2100caecaa8SIlia Lin SAW3_SECURE = 0x00, 2110caecaa8SIlia Lin SAW3_ID = 0x04, 2120caecaa8SIlia Lin SAW3_SPM_STS = 0x0C, 2130caecaa8SIlia Lin SAW3_AVS_STS = 0x10, 2140caecaa8SIlia Lin SAW3_PMIC_STS = 0x14, 2150caecaa8SIlia Lin SAW3_RST = 0x18, 2160caecaa8SIlia Lin SAW3_VCTL = 0x1C, 2170caecaa8SIlia Lin SAW3_AVS_CTL = 0x20, 2180caecaa8SIlia Lin SAW3_AVS_LIMIT = 0x24, 2190caecaa8SIlia Lin SAW3_AVS_DLY = 0x28, 2200caecaa8SIlia Lin SAW3_AVS_HYSTERESIS = 0x2C, 2210caecaa8SIlia Lin SAW3_SPM_STS2 = 0x38, 2220caecaa8SIlia Lin SAW3_SPM_PMIC_DATA_3 = 0x4C, 2230caecaa8SIlia Lin SAW3_VERSION = 0xFD0, 2240caecaa8SIlia Lin }; 2250caecaa8SIlia Lin 226e92a4047SStephen Boyd /* Used for indexing into ctrl_reg. These are offets from 0x40 */ 227e92a4047SStephen Boyd enum spmi_common_control_register_index { 228e92a4047SStephen Boyd SPMI_COMMON_IDX_VOLTAGE_RANGE = 0, 229e92a4047SStephen Boyd SPMI_COMMON_IDX_VOLTAGE_SET = 1, 230e92a4047SStephen Boyd SPMI_COMMON_IDX_MODE = 5, 231e92a4047SStephen Boyd SPMI_COMMON_IDX_ENABLE = 6, 232e92a4047SStephen Boyd }; 233e92a4047SStephen Boyd 234e92a4047SStephen Boyd /* Common regulator control register layout */ 235e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE_MASK 0x80 236e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE 0x80 237e92a4047SStephen Boyd #define SPMI_COMMON_DISABLE 0x00 238e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE_FOLLOW_HW_EN3_MASK 0x08 239e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE_FOLLOW_HW_EN2_MASK 0x04 240e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE_FOLLOW_HW_EN1_MASK 0x02 241e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE_FOLLOW_HW_EN0_MASK 0x01 242e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE_FOLLOW_ALL_MASK 0x0f 243e92a4047SStephen Boyd 244e92a4047SStephen Boyd /* Common regulator mode register layout */ 245e92a4047SStephen Boyd #define SPMI_COMMON_MODE_HPM_MASK 0x80 246e92a4047SStephen Boyd #define SPMI_COMMON_MODE_AUTO_MASK 0x40 247e92a4047SStephen Boyd #define SPMI_COMMON_MODE_BYPASS_MASK 0x20 248e92a4047SStephen Boyd #define SPMI_COMMON_MODE_FOLLOW_AWAKE_MASK 0x10 249e92a4047SStephen Boyd #define SPMI_COMMON_MODE_FOLLOW_HW_EN3_MASK 0x08 250e92a4047SStephen Boyd #define SPMI_COMMON_MODE_FOLLOW_HW_EN2_MASK 0x04 251e92a4047SStephen Boyd #define SPMI_COMMON_MODE_FOLLOW_HW_EN1_MASK 0x02 252e92a4047SStephen Boyd #define SPMI_COMMON_MODE_FOLLOW_HW_EN0_MASK 0x01 253e92a4047SStephen Boyd #define SPMI_COMMON_MODE_FOLLOW_ALL_MASK 0x1f 254e92a4047SStephen Boyd 25542ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_MODE_BYPASS_MASK 3 25642ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_MODE_RETENTION_MASK 4 25742ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_MODE_LPM_MASK 5 25842ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_MODE_AUTO_MASK 6 25942ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_MODE_HPM_MASK 7 26042ba89c8SJeffrey Hugo 26142ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_MODE_MASK 0x07 26242ba89c8SJeffrey Hugo 263e92a4047SStephen Boyd /* Common regulator pull down control register layout */ 264e92a4047SStephen Boyd #define SPMI_COMMON_PULL_DOWN_ENABLE_MASK 0x80 265e92a4047SStephen Boyd 266e92a4047SStephen Boyd /* LDO regulator current limit control register layout */ 267e92a4047SStephen Boyd #define SPMI_LDO_CURRENT_LIMIT_ENABLE_MASK 0x80 268e92a4047SStephen Boyd 269e92a4047SStephen Boyd /* LDO regulator soft start control register layout */ 270e92a4047SStephen Boyd #define SPMI_LDO_SOFT_START_ENABLE_MASK 0x80 271e92a4047SStephen Boyd 272e92a4047SStephen Boyd /* VS regulator over current protection control register layout */ 273e92a4047SStephen Boyd #define SPMI_VS_OCP_OVERRIDE 0x01 274e92a4047SStephen Boyd #define SPMI_VS_OCP_NO_OVERRIDE 0x00 275e92a4047SStephen Boyd 276e92a4047SStephen Boyd /* VS regulator soft start control register layout */ 277e92a4047SStephen Boyd #define SPMI_VS_SOFT_START_ENABLE_MASK 0x80 278e92a4047SStephen Boyd #define SPMI_VS_SOFT_START_SEL_MASK 0x03 279e92a4047SStephen Boyd 280e92a4047SStephen Boyd /* Boost regulator current limit control register layout */ 281e92a4047SStephen Boyd #define SPMI_BOOST_CURRENT_LIMIT_ENABLE_MASK 0x80 282e92a4047SStephen Boyd #define SPMI_BOOST_CURRENT_LIMIT_MASK 0x07 283e92a4047SStephen Boyd 284e92a4047SStephen Boyd #define SPMI_VS_OCP_DEFAULT_MAX_RETRIES 10 285e92a4047SStephen Boyd #define SPMI_VS_OCP_DEFAULT_RETRY_DELAY_MS 30 286e92a4047SStephen Boyd #define SPMI_VS_OCP_FALL_DELAY_US 90 287e92a4047SStephen Boyd #define SPMI_VS_OCP_FAULT_DELAY_US 20000 288e92a4047SStephen Boyd 289e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_CTRL_STEP_MASK 0x18 290e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_CTRL_STEP_SHIFT 3 291e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_CTRL_DELAY_MASK 0x07 292e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_CTRL_DELAY_SHIFT 0 293e92a4047SStephen Boyd 294e92a4047SStephen Boyd /* Clock rate in kHz of the FTSMPS regulator reference clock. */ 295e92a4047SStephen Boyd #define SPMI_FTSMPS_CLOCK_RATE 19200 296e92a4047SStephen Boyd 297e92a4047SStephen Boyd /* Minimum voltage stepper delay for each step. */ 298e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_DELAY 8 2992cf7b99cSStephen Boyd #define SPMI_DEFAULT_STEP_DELAY 20 300e92a4047SStephen Boyd 301e92a4047SStephen Boyd /* 302e92a4047SStephen Boyd * The ratio SPMI_FTSMPS_STEP_MARGIN_NUM/SPMI_FTSMPS_STEP_MARGIN_DEN is used to 303e92a4047SStephen Boyd * adjust the step rate in order to account for oscillator variance. 304e92a4047SStephen Boyd */ 305e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_MARGIN_NUM 4 306e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_MARGIN_DEN 5 307e92a4047SStephen Boyd 30842ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_STEP_CTRL_DELAY_MASK 0x03 30942ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_STEP_CTRL_DELAY_SHIFT 0 31042ba89c8SJeffrey Hugo 31142ba89c8SJeffrey Hugo /* Clock rate in kHz of the FTSMPS426 regulator reference clock. */ 31242ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_CLOCK_RATE 4800 31342ba89c8SJeffrey Hugo 3140211f68eSJorge Ramirez #define SPMI_HFS430_CLOCK_RATE 1600 3150211f68eSJorge Ramirez 31642ba89c8SJeffrey Hugo /* Minimum voltage stepper delay for each step. */ 31742ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_STEP_DELAY 2 31842ba89c8SJeffrey Hugo 31942ba89c8SJeffrey Hugo /* 32042ba89c8SJeffrey Hugo * The ratio SPMI_FTSMPS426_STEP_MARGIN_NUM/SPMI_FTSMPS426_STEP_MARGIN_DEN is 32142ba89c8SJeffrey Hugo * used to adjust the step rate in order to account for oscillator variance. 32242ba89c8SJeffrey Hugo */ 32342ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_STEP_MARGIN_NUM 10 32442ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_STEP_MARGIN_DEN 11 32542ba89c8SJeffrey Hugo 32642ba89c8SJeffrey Hugo 327e92a4047SStephen Boyd /* VSET value to decide the range of ULT SMPS */ 328e92a4047SStephen Boyd #define ULT_SMPS_RANGE_SPLIT 0x60 329e92a4047SStephen Boyd 330e92a4047SStephen Boyd /** 331e92a4047SStephen Boyd * struct spmi_voltage_range - regulator set point voltage mapping description 332e92a4047SStephen Boyd * @min_uV: Minimum programmable output voltage resulting from 333e92a4047SStephen Boyd * set point register value 0x00 334e92a4047SStephen Boyd * @max_uV: Maximum programmable output voltage 335e92a4047SStephen Boyd * @step_uV: Output voltage increase resulting from the set point 336e92a4047SStephen Boyd * register value increasing by 1 337e92a4047SStephen Boyd * @set_point_min_uV: Minimum allowed voltage 338e92a4047SStephen Boyd * @set_point_max_uV: Maximum allowed voltage. This may be tweaked in order 339e92a4047SStephen Boyd * to pick which range should be used in the case of 340e92a4047SStephen Boyd * overlapping set points. 341e92a4047SStephen Boyd * @n_voltages: Number of preferred voltage set points present in this 342e92a4047SStephen Boyd * range 343e92a4047SStephen Boyd * @range_sel: Voltage range register value corresponding to this range 344e92a4047SStephen Boyd * 345e92a4047SStephen Boyd * The following relationships must be true for the values used in this struct: 346e92a4047SStephen Boyd * (max_uV - min_uV) % step_uV == 0 347e92a4047SStephen Boyd * (set_point_min_uV - min_uV) % step_uV == 0* 348e92a4047SStephen Boyd * (set_point_max_uV - min_uV) % step_uV == 0* 349e92a4047SStephen Boyd * n_voltages = (set_point_max_uV - set_point_min_uV) / step_uV + 1 350e92a4047SStephen Boyd * 351e92a4047SStephen Boyd * *Note, set_point_min_uV == set_point_max_uV == 0 is allowed in order to 352e92a4047SStephen Boyd * specify that the voltage range has meaning, but is not preferred. 353e92a4047SStephen Boyd */ 354e92a4047SStephen Boyd struct spmi_voltage_range { 355e92a4047SStephen Boyd int min_uV; 356e92a4047SStephen Boyd int max_uV; 357e92a4047SStephen Boyd int step_uV; 358e92a4047SStephen Boyd int set_point_min_uV; 359e92a4047SStephen Boyd int set_point_max_uV; 360e92a4047SStephen Boyd unsigned n_voltages; 361e92a4047SStephen Boyd u8 range_sel; 362e92a4047SStephen Boyd }; 363e92a4047SStephen Boyd 364e92a4047SStephen Boyd /* 365e92a4047SStephen Boyd * The ranges specified in the spmi_voltage_set_points struct must be listed 366e92a4047SStephen Boyd * so that range[i].set_point_max_uV < range[i+1].set_point_min_uV. 367e92a4047SStephen Boyd */ 368e92a4047SStephen Boyd struct spmi_voltage_set_points { 369e92a4047SStephen Boyd struct spmi_voltage_range *range; 370e92a4047SStephen Boyd int count; 371e92a4047SStephen Boyd unsigned n_voltages; 372e92a4047SStephen Boyd }; 373e92a4047SStephen Boyd 374e92a4047SStephen Boyd struct spmi_regulator { 375e92a4047SStephen Boyd struct regulator_desc desc; 376e92a4047SStephen Boyd struct device *dev; 377e92a4047SStephen Boyd struct delayed_work ocp_work; 378e92a4047SStephen Boyd struct regmap *regmap; 379e92a4047SStephen Boyd struct spmi_voltage_set_points *set_points; 380e92a4047SStephen Boyd enum spmi_regulator_logical_type logical_type; 381e92a4047SStephen Boyd int ocp_irq; 382e92a4047SStephen Boyd int ocp_count; 383e92a4047SStephen Boyd int ocp_max_retries; 384e92a4047SStephen Boyd int ocp_retry_delay_ms; 385e92a4047SStephen Boyd int hpm_min_load; 386e92a4047SStephen Boyd int slew_rate; 387e92a4047SStephen Boyd ktime_t vs_enable_time; 388e92a4047SStephen Boyd u16 base; 389e92a4047SStephen Boyd struct list_head node; 390e92a4047SStephen Boyd }; 391e92a4047SStephen Boyd 392e92a4047SStephen Boyd struct spmi_regulator_mapping { 393e92a4047SStephen Boyd enum spmi_regulator_type type; 394e92a4047SStephen Boyd enum spmi_regulator_subtype subtype; 395e92a4047SStephen Boyd enum spmi_regulator_logical_type logical_type; 396e92a4047SStephen Boyd u32 revision_min; 397e92a4047SStephen Boyd u32 revision_max; 3983b619e3eSRikard Falkeborn const struct regulator_ops *ops; 399e92a4047SStephen Boyd struct spmi_voltage_set_points *set_points; 400e92a4047SStephen Boyd int hpm_min_load; 401e92a4047SStephen Boyd }; 402e92a4047SStephen Boyd 403e92a4047SStephen Boyd struct spmi_regulator_data { 404e92a4047SStephen Boyd const char *name; 405e92a4047SStephen Boyd u16 base; 406e92a4047SStephen Boyd const char *supply; 407e92a4047SStephen Boyd const char *ocp; 408e92a4047SStephen Boyd u16 force_type; 409e92a4047SStephen Boyd }; 410e92a4047SStephen Boyd 411e92a4047SStephen Boyd #define SPMI_VREG(_type, _subtype, _dig_major_min, _dig_major_max, \ 412e92a4047SStephen Boyd _logical_type, _ops_val, _set_points_val, _hpm_min_load) \ 413e92a4047SStephen Boyd { \ 414e92a4047SStephen Boyd .type = SPMI_REGULATOR_TYPE_##_type, \ 415e92a4047SStephen Boyd .subtype = SPMI_REGULATOR_SUBTYPE_##_subtype, \ 416e92a4047SStephen Boyd .revision_min = _dig_major_min, \ 417e92a4047SStephen Boyd .revision_max = _dig_major_max, \ 418e92a4047SStephen Boyd .logical_type = SPMI_REGULATOR_LOGICAL_TYPE_##_logical_type, \ 419e92a4047SStephen Boyd .ops = &spmi_##_ops_val##_ops, \ 420e92a4047SStephen Boyd .set_points = &_set_points_val##_set_points, \ 421e92a4047SStephen Boyd .hpm_min_load = _hpm_min_load, \ 422e92a4047SStephen Boyd } 423e92a4047SStephen Boyd 424e92a4047SStephen Boyd #define SPMI_VREG_VS(_subtype, _dig_major_min, _dig_major_max) \ 425e92a4047SStephen Boyd { \ 426e92a4047SStephen Boyd .type = SPMI_REGULATOR_TYPE_VS, \ 427e92a4047SStephen Boyd .subtype = SPMI_REGULATOR_SUBTYPE_##_subtype, \ 428e92a4047SStephen Boyd .revision_min = _dig_major_min, \ 429e92a4047SStephen Boyd .revision_max = _dig_major_max, \ 430e92a4047SStephen Boyd .logical_type = SPMI_REGULATOR_LOGICAL_TYPE_VS, \ 431e92a4047SStephen Boyd .ops = &spmi_vs_ops, \ 432e92a4047SStephen Boyd } 433e92a4047SStephen Boyd 434e92a4047SStephen Boyd #define SPMI_VOLTAGE_RANGE(_range_sel, _min_uV, _set_point_min_uV, \ 435e92a4047SStephen Boyd _set_point_max_uV, _max_uV, _step_uV) \ 436e92a4047SStephen Boyd { \ 437e92a4047SStephen Boyd .min_uV = _min_uV, \ 438e92a4047SStephen Boyd .max_uV = _max_uV, \ 439e92a4047SStephen Boyd .set_point_min_uV = _set_point_min_uV, \ 440e92a4047SStephen Boyd .set_point_max_uV = _set_point_max_uV, \ 441e92a4047SStephen Boyd .step_uV = _step_uV, \ 442e92a4047SStephen Boyd .range_sel = _range_sel, \ 443e92a4047SStephen Boyd } 444e92a4047SStephen Boyd 445e92a4047SStephen Boyd #define DEFINE_SPMI_SET_POINTS(name) \ 446e92a4047SStephen Boyd struct spmi_voltage_set_points name##_set_points = { \ 447e92a4047SStephen Boyd .range = name##_ranges, \ 448e92a4047SStephen Boyd .count = ARRAY_SIZE(name##_ranges), \ 449e92a4047SStephen Boyd } 450e92a4047SStephen Boyd 451e92a4047SStephen Boyd /* 452e92a4047SStephen Boyd * These tables contain the physically available PMIC regulator voltage setpoint 453e92a4047SStephen Boyd * ranges. Where two ranges overlap in hardware, one of the ranges is trimmed 454e92a4047SStephen Boyd * to ensure that the setpoints available to software are monotonically 455e92a4047SStephen Boyd * increasing and unique. The set_voltage callback functions expect these 456e92a4047SStephen Boyd * properties to hold. 457e92a4047SStephen Boyd */ 458e92a4047SStephen Boyd static struct spmi_voltage_range pldo_ranges[] = { 459e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(2, 750000, 750000, 1537500, 1537500, 12500), 460e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(3, 1500000, 1550000, 3075000, 3075000, 25000), 461e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(4, 1750000, 3100000, 4900000, 4900000, 50000), 462e92a4047SStephen Boyd }; 463e92a4047SStephen Boyd 464e92a4047SStephen Boyd static struct spmi_voltage_range nldo1_ranges[] = { 465e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(2, 750000, 750000, 1537500, 1537500, 12500), 466e92a4047SStephen Boyd }; 467e92a4047SStephen Boyd 468e92a4047SStephen Boyd static struct spmi_voltage_range nldo2_ranges[] = { 469e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(0, 375000, 0, 0, 1537500, 12500), 470e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(1, 375000, 375000, 768750, 768750, 6250), 471e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(2, 750000, 775000, 1537500, 1537500, 12500), 472e92a4047SStephen Boyd }; 473e92a4047SStephen Boyd 474e92a4047SStephen Boyd static struct spmi_voltage_range nldo3_ranges[] = { 475e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(0, 375000, 375000, 1537500, 1537500, 12500), 476e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(1, 375000, 0, 0, 1537500, 12500), 477e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(2, 750000, 0, 0, 1537500, 12500), 478e92a4047SStephen Boyd }; 479e92a4047SStephen Boyd 480e92a4047SStephen Boyd static struct spmi_voltage_range ln_ldo_ranges[] = { 481e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(1, 690000, 690000, 1110000, 1110000, 60000), 482e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(0, 1380000, 1380000, 2220000, 2220000, 120000), 483e92a4047SStephen Boyd }; 484e92a4047SStephen Boyd 485e92a4047SStephen Boyd static struct spmi_voltage_range smps_ranges[] = { 486e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(0, 375000, 375000, 1562500, 1562500, 12500), 487e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(1, 1550000, 1575000, 3125000, 3125000, 25000), 488e92a4047SStephen Boyd }; 489e92a4047SStephen Boyd 490e92a4047SStephen Boyd static struct spmi_voltage_range ftsmps_ranges[] = { 491e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(0, 0, 350000, 1275000, 1275000, 5000), 492e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(1, 0, 1280000, 2040000, 2040000, 10000), 493e92a4047SStephen Boyd }; 494e92a4047SStephen Boyd 495e92a4047SStephen Boyd static struct spmi_voltage_range ftsmps2p5_ranges[] = { 496e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(0, 80000, 350000, 1355000, 1355000, 5000), 497e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(1, 160000, 1360000, 2200000, 2200000, 10000), 498e92a4047SStephen Boyd }; 499e92a4047SStephen Boyd 50042ba89c8SJeffrey Hugo static struct spmi_voltage_range ftsmps426_ranges[] = { 50142ba89c8SJeffrey Hugo SPMI_VOLTAGE_RANGE(0, 0, 320000, 1352000, 1352000, 4000), 50242ba89c8SJeffrey Hugo }; 50342ba89c8SJeffrey Hugo 504e92a4047SStephen Boyd static struct spmi_voltage_range boost_ranges[] = { 505e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(0, 4000000, 4000000, 5550000, 5550000, 50000), 506e92a4047SStephen Boyd }; 507e92a4047SStephen Boyd 508e92a4047SStephen Boyd static struct spmi_voltage_range boost_byp_ranges[] = { 509e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(0, 2500000, 2500000, 5200000, 5650000, 50000), 510e92a4047SStephen Boyd }; 511e92a4047SStephen Boyd 512e92a4047SStephen Boyd static struct spmi_voltage_range ult_lo_smps_ranges[] = { 513e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(0, 375000, 375000, 1562500, 1562500, 12500), 514e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(1, 750000, 0, 0, 1525000, 25000), 515e92a4047SStephen Boyd }; 516e92a4047SStephen Boyd 517e92a4047SStephen Boyd static struct spmi_voltage_range ult_ho_smps_ranges[] = { 518e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(0, 1550000, 1550000, 2325000, 2325000, 25000), 519e92a4047SStephen Boyd }; 520e92a4047SStephen Boyd 521e92a4047SStephen Boyd static struct spmi_voltage_range ult_nldo_ranges[] = { 522e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(0, 375000, 375000, 1537500, 1537500, 12500), 523e92a4047SStephen Boyd }; 524e92a4047SStephen Boyd 525e92a4047SStephen Boyd static struct spmi_voltage_range ult_pldo_ranges[] = { 526e92a4047SStephen Boyd SPMI_VOLTAGE_RANGE(0, 1750000, 1750000, 3337500, 3337500, 12500), 527e92a4047SStephen Boyd }; 528e92a4047SStephen Boyd 529328816c2SAngeloGioacchino Del Regno static struct spmi_voltage_range pldo660_ranges[] = { 530328816c2SAngeloGioacchino Del Regno SPMI_VOLTAGE_RANGE(0, 1504000, 1504000, 3544000, 3544000, 8000), 531328816c2SAngeloGioacchino Del Regno }; 532328816c2SAngeloGioacchino Del Regno 533328816c2SAngeloGioacchino Del Regno static struct spmi_voltage_range nldo660_ranges[] = { 534328816c2SAngeloGioacchino Del Regno SPMI_VOLTAGE_RANGE(0, 320000, 320000, 1304000, 1304000, 8000), 535328816c2SAngeloGioacchino Del Regno }; 536328816c2SAngeloGioacchino Del Regno 537328816c2SAngeloGioacchino Del Regno static struct spmi_voltage_range ht_lvpldo_ranges[] = { 538328816c2SAngeloGioacchino Del Regno SPMI_VOLTAGE_RANGE(0, 1504000, 1504000, 2000000, 2000000, 8000), 539328816c2SAngeloGioacchino Del Regno }; 540328816c2SAngeloGioacchino Del Regno 541328816c2SAngeloGioacchino Del Regno static struct spmi_voltage_range ht_nldo_ranges[] = { 542328816c2SAngeloGioacchino Del Regno SPMI_VOLTAGE_RANGE(0, 312000, 312000, 1304000, 1304000, 8000), 543328816c2SAngeloGioacchino Del Regno }; 544328816c2SAngeloGioacchino Del Regno 5450211f68eSJorge Ramirez static struct spmi_voltage_range hfs430_ranges[] = { 5460211f68eSJorge Ramirez SPMI_VOLTAGE_RANGE(0, 320000, 320000, 2040000, 2040000, 8000), 5470211f68eSJorge Ramirez }; 5480211f68eSJorge Ramirez 54900f6ebbdSRobert Marko static struct spmi_voltage_range ht_p150_ranges[] = { 55000f6ebbdSRobert Marko SPMI_VOLTAGE_RANGE(0, 1616000, 1616000, 3304000, 3304000, 8000), 55100f6ebbdSRobert Marko }; 55200f6ebbdSRobert Marko 5533d04ae8eSRobert Marko static struct spmi_voltage_range ht_p600_ranges[] = { 5543d04ae8eSRobert Marko SPMI_VOLTAGE_RANGE(0, 1704000, 1704000, 1896000, 1896000, 8000), 5553d04ae8eSRobert Marko }; 5563d04ae8eSRobert Marko 557e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(pldo); 558e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(nldo1); 559e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(nldo2); 560e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(nldo3); 561e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ln_ldo); 562e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(smps); 563e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ftsmps); 564e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ftsmps2p5); 56542ba89c8SJeffrey Hugo static DEFINE_SPMI_SET_POINTS(ftsmps426); 566e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(boost); 567e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(boost_byp); 568e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ult_lo_smps); 569e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ult_ho_smps); 570e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ult_nldo); 571e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ult_pldo); 572328816c2SAngeloGioacchino Del Regno static DEFINE_SPMI_SET_POINTS(pldo660); 573328816c2SAngeloGioacchino Del Regno static DEFINE_SPMI_SET_POINTS(nldo660); 574328816c2SAngeloGioacchino Del Regno static DEFINE_SPMI_SET_POINTS(ht_lvpldo); 575328816c2SAngeloGioacchino Del Regno static DEFINE_SPMI_SET_POINTS(ht_nldo); 5760211f68eSJorge Ramirez static DEFINE_SPMI_SET_POINTS(hfs430); 57700f6ebbdSRobert Marko static DEFINE_SPMI_SET_POINTS(ht_p150); 5783d04ae8eSRobert Marko static DEFINE_SPMI_SET_POINTS(ht_p600); 579e92a4047SStephen Boyd 580e92a4047SStephen Boyd static inline int spmi_vreg_read(struct spmi_regulator *vreg, u16 addr, u8 *buf, 581e92a4047SStephen Boyd int len) 582e92a4047SStephen Boyd { 583e92a4047SStephen Boyd return regmap_bulk_read(vreg->regmap, vreg->base + addr, buf, len); 584e92a4047SStephen Boyd } 585e92a4047SStephen Boyd 586e92a4047SStephen Boyd static inline int spmi_vreg_write(struct spmi_regulator *vreg, u16 addr, 587e92a4047SStephen Boyd u8 *buf, int len) 588e92a4047SStephen Boyd { 589e92a4047SStephen Boyd return regmap_bulk_write(vreg->regmap, vreg->base + addr, buf, len); 590e92a4047SStephen Boyd } 591e92a4047SStephen Boyd 592e92a4047SStephen Boyd static int spmi_vreg_update_bits(struct spmi_regulator *vreg, u16 addr, u8 val, 593e92a4047SStephen Boyd u8 mask) 594e92a4047SStephen Boyd { 595e92a4047SStephen Boyd return regmap_update_bits(vreg->regmap, vreg->base + addr, mask, val); 596e92a4047SStephen Boyd } 597e92a4047SStephen Boyd 598e92a4047SStephen Boyd static int spmi_regulator_vs_enable(struct regulator_dev *rdev) 599e92a4047SStephen Boyd { 600e92a4047SStephen Boyd struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 601e92a4047SStephen Boyd 602e92a4047SStephen Boyd if (vreg->ocp_irq) { 603e92a4047SStephen Boyd vreg->ocp_count = 0; 604e92a4047SStephen Boyd vreg->vs_enable_time = ktime_get(); 605e92a4047SStephen Boyd } 606e92a4047SStephen Boyd 6079d485332SAxel Lin return regulator_enable_regmap(rdev); 608e92a4047SStephen Boyd } 609e92a4047SStephen Boyd 61089a6a5e5SMatti Vaittinen static int spmi_regulator_vs_ocp(struct regulator_dev *rdev, int lim_uA, 61189a6a5e5SMatti Vaittinen int severity, bool enable) 612e2adfacdSStephen Boyd { 613e2adfacdSStephen Boyd struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 614e2adfacdSStephen Boyd u8 reg = SPMI_VS_OCP_OVERRIDE; 615e2adfacdSStephen Boyd 61689a6a5e5SMatti Vaittinen if (lim_uA || !enable || severity != REGULATOR_SEVERITY_PROT) 61789a6a5e5SMatti Vaittinen return -EINVAL; 61889a6a5e5SMatti Vaittinen 619e2adfacdSStephen Boyd return spmi_vreg_write(vreg, SPMI_VS_REG_OCP, ®, 1); 620e2adfacdSStephen Boyd } 621e2adfacdSStephen Boyd 622e92a4047SStephen Boyd static int spmi_regulator_select_voltage(struct spmi_regulator *vreg, 6231b5b1968SStephen Boyd int min_uV, int max_uV) 624e92a4047SStephen Boyd { 625e92a4047SStephen Boyd const struct spmi_voltage_range *range; 626e92a4047SStephen Boyd int uV = min_uV; 627e92a4047SStephen Boyd int lim_min_uV, lim_max_uV, i, range_id, range_max_uV; 6281b5b1968SStephen Boyd int selector, voltage_sel; 629e92a4047SStephen Boyd 630e92a4047SStephen Boyd /* Check if request voltage is outside of physically settable range. */ 631e92a4047SStephen Boyd lim_min_uV = vreg->set_points->range[0].set_point_min_uV; 632e92a4047SStephen Boyd lim_max_uV = 633e92a4047SStephen Boyd vreg->set_points->range[vreg->set_points->count - 1].set_point_max_uV; 634e92a4047SStephen Boyd 635e92a4047SStephen Boyd if (uV < lim_min_uV && max_uV >= lim_min_uV) 636e92a4047SStephen Boyd uV = lim_min_uV; 637e92a4047SStephen Boyd 638e92a4047SStephen Boyd if (uV < lim_min_uV || uV > lim_max_uV) { 639e92a4047SStephen Boyd dev_err(vreg->dev, 640e92a4047SStephen Boyd "request v=[%d, %d] is outside possible v=[%d, %d]\n", 641e92a4047SStephen Boyd min_uV, max_uV, lim_min_uV, lim_max_uV); 642e92a4047SStephen Boyd return -EINVAL; 643e92a4047SStephen Boyd } 644e92a4047SStephen Boyd 645e92a4047SStephen Boyd /* Find the range which uV is inside of. */ 646e92a4047SStephen Boyd for (i = vreg->set_points->count - 1; i > 0; i--) { 647e92a4047SStephen Boyd range_max_uV = vreg->set_points->range[i - 1].set_point_max_uV; 648e92a4047SStephen Boyd if (uV > range_max_uV && range_max_uV > 0) 649e92a4047SStephen Boyd break; 650e92a4047SStephen Boyd } 651e92a4047SStephen Boyd 652e92a4047SStephen Boyd range_id = i; 653e92a4047SStephen Boyd range = &vreg->set_points->range[range_id]; 654e92a4047SStephen Boyd 655e92a4047SStephen Boyd /* 656e92a4047SStephen Boyd * Force uV to be an allowed set point by applying a ceiling function to 657e92a4047SStephen Boyd * the uV value. 658e92a4047SStephen Boyd */ 6591b5b1968SStephen Boyd voltage_sel = DIV_ROUND_UP(uV - range->min_uV, range->step_uV); 6601b5b1968SStephen Boyd uV = voltage_sel * range->step_uV + range->min_uV; 661e92a4047SStephen Boyd 662e92a4047SStephen Boyd if (uV > max_uV) { 663e92a4047SStephen Boyd dev_err(vreg->dev, 664e92a4047SStephen Boyd "request v=[%d, %d] cannot be met by any set point; " 665e92a4047SStephen Boyd "next set point: %d\n", 666e92a4047SStephen Boyd min_uV, max_uV, uV); 667e92a4047SStephen Boyd return -EINVAL; 668e92a4047SStephen Boyd } 669e92a4047SStephen Boyd 6701b5b1968SStephen Boyd selector = 0; 671e92a4047SStephen Boyd for (i = 0; i < range_id; i++) 6721b5b1968SStephen Boyd selector += vreg->set_points->range[i].n_voltages; 6731b5b1968SStephen Boyd selector += (uV - range->set_point_min_uV) / range->step_uV; 674e92a4047SStephen Boyd 6751b5b1968SStephen Boyd return selector; 6761b5b1968SStephen Boyd } 6771b5b1968SStephen Boyd 6781b5b1968SStephen Boyd static int spmi_sw_selector_to_hw(struct spmi_regulator *vreg, 6791b5b1968SStephen Boyd unsigned selector, u8 *range_sel, 6801b5b1968SStephen Boyd u8 *voltage_sel) 6811b5b1968SStephen Boyd { 6821b5b1968SStephen Boyd const struct spmi_voltage_range *range, *end; 683ab953b9dSStephen Boyd unsigned offset; 6841b5b1968SStephen Boyd 6851b5b1968SStephen Boyd range = vreg->set_points->range; 6861b5b1968SStephen Boyd end = range + vreg->set_points->count; 6871b5b1968SStephen Boyd 6881b5b1968SStephen Boyd for (; range < end; range++) { 6891b5b1968SStephen Boyd if (selector < range->n_voltages) { 690ab953b9dSStephen Boyd /* 691ab953b9dSStephen Boyd * hardware selectors between set point min and real 692ab953b9dSStephen Boyd * min are invalid so we ignore them 693ab953b9dSStephen Boyd */ 694ab953b9dSStephen Boyd offset = range->set_point_min_uV - range->min_uV; 695ab953b9dSStephen Boyd offset /= range->step_uV; 696ab953b9dSStephen Boyd *voltage_sel = selector + offset; 6971b5b1968SStephen Boyd *range_sel = range->range_sel; 698e92a4047SStephen Boyd return 0; 699e92a4047SStephen Boyd } 700e92a4047SStephen Boyd 7011b5b1968SStephen Boyd selector -= range->n_voltages; 7021b5b1968SStephen Boyd } 7031b5b1968SStephen Boyd 7041b5b1968SStephen Boyd return -EINVAL; 7051b5b1968SStephen Boyd } 7061b5b1968SStephen Boyd 7071b5b1968SStephen Boyd static int spmi_hw_selector_to_sw(struct spmi_regulator *vreg, u8 hw_sel, 7081b5b1968SStephen Boyd const struct spmi_voltage_range *range) 7091b5b1968SStephen Boyd { 710ab953b9dSStephen Boyd unsigned sw_sel = 0; 711ab953b9dSStephen Boyd unsigned offset, max_hw_sel; 7121b5b1968SStephen Boyd const struct spmi_voltage_range *r = vreg->set_points->range; 713ab953b9dSStephen Boyd const struct spmi_voltage_range *end = r + vreg->set_points->count; 7141b5b1968SStephen Boyd 715ab953b9dSStephen Boyd for (; r < end; r++) { 716ab953b9dSStephen Boyd if (r == range && range->n_voltages) { 717ab953b9dSStephen Boyd /* 718ab953b9dSStephen Boyd * hardware selectors between set point min and real 719ab953b9dSStephen Boyd * min and between set point max and real max are 720ab953b9dSStephen Boyd * invalid so we return an error if they're 721ab953b9dSStephen Boyd * programmed into the hardware 722ab953b9dSStephen Boyd */ 723ab953b9dSStephen Boyd offset = range->set_point_min_uV - range->min_uV; 724ab953b9dSStephen Boyd offset /= range->step_uV; 725ab953b9dSStephen Boyd if (hw_sel < offset) 726ab953b9dSStephen Boyd return -EINVAL; 727ab953b9dSStephen Boyd 728ab953b9dSStephen Boyd max_hw_sel = range->set_point_max_uV - range->min_uV; 729ab953b9dSStephen Boyd max_hw_sel /= range->step_uV; 730ab953b9dSStephen Boyd if (hw_sel > max_hw_sel) 731ab953b9dSStephen Boyd return -EINVAL; 732ab953b9dSStephen Boyd 733ab953b9dSStephen Boyd return sw_sel + hw_sel - offset; 734ab953b9dSStephen Boyd } 7351b5b1968SStephen Boyd sw_sel += r->n_voltages; 7361b5b1968SStephen Boyd } 7371b5b1968SStephen Boyd 738ab953b9dSStephen Boyd return -EINVAL; 7391b5b1968SStephen Boyd } 7401b5b1968SStephen Boyd 741e92a4047SStephen Boyd static const struct spmi_voltage_range * 742e92a4047SStephen Boyd spmi_regulator_find_range(struct spmi_regulator *vreg) 743e92a4047SStephen Boyd { 744e92a4047SStephen Boyd u8 range_sel; 745e92a4047SStephen Boyd const struct spmi_voltage_range *range, *end; 746e92a4047SStephen Boyd 747e92a4047SStephen Boyd range = vreg->set_points->range; 748e92a4047SStephen Boyd end = range + vreg->set_points->count; 749e92a4047SStephen Boyd 750e92a4047SStephen Boyd spmi_vreg_read(vreg, SPMI_COMMON_REG_VOLTAGE_RANGE, &range_sel, 1); 751e92a4047SStephen Boyd 752e92a4047SStephen Boyd for (; range < end; range++) 753e92a4047SStephen Boyd if (range->range_sel == range_sel) 754e92a4047SStephen Boyd return range; 755e92a4047SStephen Boyd 756e92a4047SStephen Boyd return NULL; 757e92a4047SStephen Boyd } 758e92a4047SStephen Boyd 759e92a4047SStephen Boyd static int spmi_regulator_select_voltage_same_range(struct spmi_regulator *vreg, 7601b5b1968SStephen Boyd int min_uV, int max_uV) 761e92a4047SStephen Boyd { 762e92a4047SStephen Boyd const struct spmi_voltage_range *range; 763e92a4047SStephen Boyd int uV = min_uV; 7641b5b1968SStephen Boyd int i, selector; 765e92a4047SStephen Boyd 766e92a4047SStephen Boyd range = spmi_regulator_find_range(vreg); 767e92a4047SStephen Boyd if (!range) 768e92a4047SStephen Boyd goto different_range; 769e92a4047SStephen Boyd 770e92a4047SStephen Boyd if (uV < range->min_uV && max_uV >= range->min_uV) 771e92a4047SStephen Boyd uV = range->min_uV; 772e92a4047SStephen Boyd 773e92a4047SStephen Boyd if (uV < range->min_uV || uV > range->max_uV) { 774e92a4047SStephen Boyd /* Current range doesn't support the requested voltage. */ 775e92a4047SStephen Boyd goto different_range; 776e92a4047SStephen Boyd } 777e92a4047SStephen Boyd 778e92a4047SStephen Boyd /* 779e92a4047SStephen Boyd * Force uV to be an allowed set point by applying a ceiling function to 780e92a4047SStephen Boyd * the uV value. 781e92a4047SStephen Boyd */ 7821b5b1968SStephen Boyd uV = DIV_ROUND_UP(uV - range->min_uV, range->step_uV); 7831b5b1968SStephen Boyd uV = uV * range->step_uV + range->min_uV; 784e92a4047SStephen Boyd 785e92a4047SStephen Boyd if (uV > max_uV) { 786e92a4047SStephen Boyd /* 787e92a4047SStephen Boyd * No set point in the current voltage range is within the 788e92a4047SStephen Boyd * requested min_uV to max_uV range. 789e92a4047SStephen Boyd */ 790e92a4047SStephen Boyd goto different_range; 791e92a4047SStephen Boyd } 792e92a4047SStephen Boyd 7931b5b1968SStephen Boyd selector = 0; 794e92a4047SStephen Boyd for (i = 0; i < vreg->set_points->count; i++) { 795e92a4047SStephen Boyd if (uV >= vreg->set_points->range[i].set_point_min_uV 7969b2dfee3SStephen Boyd && uV <= vreg->set_points->range[i].set_point_max_uV) { 7971b5b1968SStephen Boyd selector += 798e92a4047SStephen Boyd (uV - vreg->set_points->range[i].set_point_min_uV) 799e92a4047SStephen Boyd / vreg->set_points->range[i].step_uV; 800e92a4047SStephen Boyd break; 8019b2dfee3SStephen Boyd } 802e92a4047SStephen Boyd 8031b5b1968SStephen Boyd selector += vreg->set_points->range[i].n_voltages; 804e92a4047SStephen Boyd } 805e92a4047SStephen Boyd 8061b5b1968SStephen Boyd if (selector >= vreg->set_points->n_voltages) 807e92a4047SStephen Boyd goto different_range; 808e92a4047SStephen Boyd 809b1d21a24SStephen Boyd return selector; 810e92a4047SStephen Boyd 811e92a4047SStephen Boyd different_range: 8121b5b1968SStephen Boyd return spmi_regulator_select_voltage(vreg, min_uV, max_uV); 813e92a4047SStephen Boyd } 814e92a4047SStephen Boyd 8151b5b1968SStephen Boyd static int spmi_regulator_common_map_voltage(struct regulator_dev *rdev, 8161b5b1968SStephen Boyd int min_uV, int max_uV) 8171b5b1968SStephen Boyd { 8181b5b1968SStephen Boyd struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 8191b5b1968SStephen Boyd 8201b5b1968SStephen Boyd /* 8211b5b1968SStephen Boyd * Favor staying in the current voltage range if possible. This avoids 8221b5b1968SStephen Boyd * voltage spikes that occur when changing the voltage range. 8231b5b1968SStephen Boyd */ 8241b5b1968SStephen Boyd return spmi_regulator_select_voltage_same_range(vreg, min_uV, max_uV); 8251b5b1968SStephen Boyd } 8261b5b1968SStephen Boyd 8271b5b1968SStephen Boyd static int 8281b5b1968SStephen Boyd spmi_regulator_common_set_voltage(struct regulator_dev *rdev, unsigned selector) 829e92a4047SStephen Boyd { 830e92a4047SStephen Boyd struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 831e92a4047SStephen Boyd int ret; 832e92a4047SStephen Boyd u8 buf[2]; 833e92a4047SStephen Boyd u8 range_sel, voltage_sel; 834e92a4047SStephen Boyd 8351b5b1968SStephen Boyd ret = spmi_sw_selector_to_hw(vreg, selector, &range_sel, &voltage_sel); 836e92a4047SStephen Boyd if (ret) 837e92a4047SStephen Boyd return ret; 838e92a4047SStephen Boyd 839e92a4047SStephen Boyd buf[0] = range_sel; 840e92a4047SStephen Boyd buf[1] = voltage_sel; 841e92a4047SStephen Boyd return spmi_vreg_write(vreg, SPMI_COMMON_REG_VOLTAGE_RANGE, buf, 2); 842e92a4047SStephen Boyd } 843e92a4047SStephen Boyd 84442ba89c8SJeffrey Hugo static int spmi_regulator_common_list_voltage(struct regulator_dev *rdev, 84542ba89c8SJeffrey Hugo unsigned selector); 84642ba89c8SJeffrey Hugo 84742ba89c8SJeffrey Hugo static int spmi_regulator_ftsmps426_set_voltage(struct regulator_dev *rdev, 84842ba89c8SJeffrey Hugo unsigned selector) 84942ba89c8SJeffrey Hugo { 85042ba89c8SJeffrey Hugo struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 85142ba89c8SJeffrey Hugo u8 buf[2]; 85242ba89c8SJeffrey Hugo int mV; 85342ba89c8SJeffrey Hugo 85442ba89c8SJeffrey Hugo mV = spmi_regulator_common_list_voltage(rdev, selector) / 1000; 85542ba89c8SJeffrey Hugo 85642ba89c8SJeffrey Hugo buf[0] = mV & 0xff; 85742ba89c8SJeffrey Hugo buf[1] = mV >> 8; 85842ba89c8SJeffrey Hugo return spmi_vreg_write(vreg, SPMI_FTSMPS426_REG_VOLTAGE_LSB, buf, 2); 85942ba89c8SJeffrey Hugo } 86042ba89c8SJeffrey Hugo 861e92a4047SStephen Boyd static int spmi_regulator_set_voltage_time_sel(struct regulator_dev *rdev, 862e92a4047SStephen Boyd unsigned int old_selector, unsigned int new_selector) 863e92a4047SStephen Boyd { 864e92a4047SStephen Boyd struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 865e92a4047SStephen Boyd int diff_uV; 866e92a4047SStephen Boyd 86761d7fdc4SJeffrey Hugo diff_uV = abs(spmi_regulator_common_list_voltage(rdev, new_selector) - 86861d7fdc4SJeffrey Hugo spmi_regulator_common_list_voltage(rdev, old_selector)); 869e92a4047SStephen Boyd 870e92a4047SStephen Boyd return DIV_ROUND_UP(diff_uV, vreg->slew_rate); 871e92a4047SStephen Boyd } 872e92a4047SStephen Boyd 873e92a4047SStephen Boyd static int spmi_regulator_common_get_voltage(struct regulator_dev *rdev) 874e92a4047SStephen Boyd { 875e92a4047SStephen Boyd struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 876e92a4047SStephen Boyd const struct spmi_voltage_range *range; 877e92a4047SStephen Boyd u8 voltage_sel; 878e92a4047SStephen Boyd 879e92a4047SStephen Boyd spmi_vreg_read(vreg, SPMI_COMMON_REG_VOLTAGE_SET, &voltage_sel, 1); 880e92a4047SStephen Boyd 881e92a4047SStephen Boyd range = spmi_regulator_find_range(vreg); 882e92a4047SStephen Boyd if (!range) 8831b5b1968SStephen Boyd return -EINVAL; 884e92a4047SStephen Boyd 8851b5b1968SStephen Boyd return spmi_hw_selector_to_sw(vreg, voltage_sel, range); 8861b5b1968SStephen Boyd } 8871b5b1968SStephen Boyd 88842ba89c8SJeffrey Hugo static int spmi_regulator_ftsmps426_get_voltage(struct regulator_dev *rdev) 88942ba89c8SJeffrey Hugo { 89042ba89c8SJeffrey Hugo struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 89142ba89c8SJeffrey Hugo const struct spmi_voltage_range *range; 89242ba89c8SJeffrey Hugo u8 buf[2]; 89342ba89c8SJeffrey Hugo int uV; 89442ba89c8SJeffrey Hugo 89542ba89c8SJeffrey Hugo spmi_vreg_read(vreg, SPMI_FTSMPS426_REG_VOLTAGE_LSB, buf, 2); 89642ba89c8SJeffrey Hugo 89742ba89c8SJeffrey Hugo uV = (((unsigned int)buf[1] << 8) | (unsigned int)buf[0]) * 1000; 89842ba89c8SJeffrey Hugo range = vreg->set_points->range; 89942ba89c8SJeffrey Hugo 90042ba89c8SJeffrey Hugo return (uV - range->set_point_min_uV) / range->step_uV; 90142ba89c8SJeffrey Hugo } 90242ba89c8SJeffrey Hugo 9031b5b1968SStephen Boyd static int spmi_regulator_single_map_voltage(struct regulator_dev *rdev, 9041b5b1968SStephen Boyd int min_uV, int max_uV) 9051b5b1968SStephen Boyd { 9061b5b1968SStephen Boyd struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 9071b5b1968SStephen Boyd 9081b5b1968SStephen Boyd return spmi_regulator_select_voltage(vreg, min_uV, max_uV); 909e92a4047SStephen Boyd } 910e92a4047SStephen Boyd 911e92a4047SStephen Boyd static int spmi_regulator_single_range_set_voltage(struct regulator_dev *rdev, 9121b5b1968SStephen Boyd unsigned selector) 913e92a4047SStephen Boyd { 914e92a4047SStephen Boyd struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 9151b5b1968SStephen Boyd u8 sel = selector; 916e92a4047SStephen Boyd 917e92a4047SStephen Boyd /* 918e92a4047SStephen Boyd * Certain types of regulators do not have a range select register so 919e92a4047SStephen Boyd * only voltage set register needs to be written. 920e92a4047SStephen Boyd */ 921e92a4047SStephen Boyd return spmi_vreg_write(vreg, SPMI_COMMON_REG_VOLTAGE_SET, &sel, 1); 922e92a4047SStephen Boyd } 923e92a4047SStephen Boyd 924e92a4047SStephen Boyd static int spmi_regulator_single_range_get_voltage(struct regulator_dev *rdev) 925e92a4047SStephen Boyd { 926e92a4047SStephen Boyd struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 9271b5b1968SStephen Boyd u8 selector; 9281b5b1968SStephen Boyd int ret; 929e92a4047SStephen Boyd 9301b5b1968SStephen Boyd ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_VOLTAGE_SET, &selector, 1); 9311b5b1968SStephen Boyd if (ret) 9321b5b1968SStephen Boyd return ret; 933e92a4047SStephen Boyd 9341b5b1968SStephen Boyd return selector; 935e92a4047SStephen Boyd } 936e92a4047SStephen Boyd 937e92a4047SStephen Boyd static int spmi_regulator_ult_lo_smps_set_voltage(struct regulator_dev *rdev, 9381b5b1968SStephen Boyd unsigned selector) 939e92a4047SStephen Boyd { 940e92a4047SStephen Boyd struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 941e92a4047SStephen Boyd int ret; 942e92a4047SStephen Boyd u8 range_sel, voltage_sel; 943e92a4047SStephen Boyd 9441b5b1968SStephen Boyd ret = spmi_sw_selector_to_hw(vreg, selector, &range_sel, &voltage_sel); 945e92a4047SStephen Boyd if (ret) 946e92a4047SStephen Boyd return ret; 947e92a4047SStephen Boyd 948e92a4047SStephen Boyd /* 949e92a4047SStephen Boyd * Calculate VSET based on range 950e92a4047SStephen Boyd * In case of range 0: voltage_sel is a 7 bit value, can be written 951e92a4047SStephen Boyd * witout any modification. 952e92a4047SStephen Boyd * In case of range 1: voltage_sel is a 5 bit value, bits[7-5] set to 953e92a4047SStephen Boyd * [011]. 954e92a4047SStephen Boyd */ 955e92a4047SStephen Boyd if (range_sel == 1) 956e92a4047SStephen Boyd voltage_sel |= ULT_SMPS_RANGE_SPLIT; 957e92a4047SStephen Boyd 9580f94bffaSJulia Lawall return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_VOLTAGE_SET, 959e92a4047SStephen Boyd voltage_sel, 0xff); 960e92a4047SStephen Boyd } 961e92a4047SStephen Boyd 962e92a4047SStephen Boyd static int spmi_regulator_ult_lo_smps_get_voltage(struct regulator_dev *rdev) 963e92a4047SStephen Boyd { 964e92a4047SStephen Boyd struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 965e92a4047SStephen Boyd const struct spmi_voltage_range *range; 966e92a4047SStephen Boyd u8 voltage_sel; 967e92a4047SStephen Boyd 968e92a4047SStephen Boyd spmi_vreg_read(vreg, SPMI_COMMON_REG_VOLTAGE_SET, &voltage_sel, 1); 969e92a4047SStephen Boyd 970e92a4047SStephen Boyd range = spmi_regulator_find_range(vreg); 971e92a4047SStephen Boyd if (!range) 9721b5b1968SStephen Boyd return -EINVAL; 973e92a4047SStephen Boyd 974e92a4047SStephen Boyd if (range->range_sel == 1) 975e92a4047SStephen Boyd voltage_sel &= ~ULT_SMPS_RANGE_SPLIT; 976e92a4047SStephen Boyd 9771b5b1968SStephen Boyd return spmi_hw_selector_to_sw(vreg, voltage_sel, range); 978e92a4047SStephen Boyd } 979e92a4047SStephen Boyd 980e92a4047SStephen Boyd static int spmi_regulator_common_list_voltage(struct regulator_dev *rdev, 981e92a4047SStephen Boyd unsigned selector) 982e92a4047SStephen Boyd { 983e92a4047SStephen Boyd struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 984e92a4047SStephen Boyd int uV = 0; 985e92a4047SStephen Boyd int i; 986e92a4047SStephen Boyd 987e92a4047SStephen Boyd if (selector >= vreg->set_points->n_voltages) 988e92a4047SStephen Boyd return 0; 989e92a4047SStephen Boyd 990e92a4047SStephen Boyd for (i = 0; i < vreg->set_points->count; i++) { 9919b2dfee3SStephen Boyd if (selector < vreg->set_points->range[i].n_voltages) { 992e92a4047SStephen Boyd uV = selector * vreg->set_points->range[i].step_uV 993e92a4047SStephen Boyd + vreg->set_points->range[i].set_point_min_uV; 994e92a4047SStephen Boyd break; 9959b2dfee3SStephen Boyd } 996e92a4047SStephen Boyd 997e92a4047SStephen Boyd selector -= vreg->set_points->range[i].n_voltages; 998e92a4047SStephen Boyd } 999e92a4047SStephen Boyd 1000e92a4047SStephen Boyd return uV; 1001e92a4047SStephen Boyd } 1002e92a4047SStephen Boyd 1003e92a4047SStephen Boyd static int 1004e92a4047SStephen Boyd spmi_regulator_common_set_bypass(struct regulator_dev *rdev, bool enable) 1005e92a4047SStephen Boyd { 1006e92a4047SStephen Boyd struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 1007e92a4047SStephen Boyd u8 mask = SPMI_COMMON_MODE_BYPASS_MASK; 1008e92a4047SStephen Boyd u8 val = 0; 1009e92a4047SStephen Boyd 1010e92a4047SStephen Boyd if (enable) 1011e92a4047SStephen Boyd val = mask; 1012e92a4047SStephen Boyd 1013e92a4047SStephen Boyd return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_MODE, val, mask); 1014e92a4047SStephen Boyd } 1015e92a4047SStephen Boyd 1016e92a4047SStephen Boyd static int 1017e92a4047SStephen Boyd spmi_regulator_common_get_bypass(struct regulator_dev *rdev, bool *enable) 1018e92a4047SStephen Boyd { 1019e92a4047SStephen Boyd struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 1020e92a4047SStephen Boyd u8 val; 1021e92a4047SStephen Boyd int ret; 1022e92a4047SStephen Boyd 1023e92a4047SStephen Boyd ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_MODE, &val, 1); 1024e92a4047SStephen Boyd *enable = val & SPMI_COMMON_MODE_BYPASS_MASK; 1025e92a4047SStephen Boyd 1026e92a4047SStephen Boyd return ret; 1027e92a4047SStephen Boyd } 1028e92a4047SStephen Boyd 1029e92a4047SStephen Boyd static unsigned int spmi_regulator_common_get_mode(struct regulator_dev *rdev) 1030e92a4047SStephen Boyd { 1031e92a4047SStephen Boyd struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 1032e92a4047SStephen Boyd u8 reg; 1033e92a4047SStephen Boyd 1034e92a4047SStephen Boyd spmi_vreg_read(vreg, SPMI_COMMON_REG_MODE, ®, 1); 1035e92a4047SStephen Boyd 1036ba576a62SJeffrey Hugo reg &= SPMI_COMMON_MODE_HPM_MASK | SPMI_COMMON_MODE_AUTO_MASK; 1037ba576a62SJeffrey Hugo 1038ba576a62SJeffrey Hugo switch (reg) { 1039ba576a62SJeffrey Hugo case SPMI_COMMON_MODE_HPM_MASK: 1040e92a4047SStephen Boyd return REGULATOR_MODE_NORMAL; 1041ba576a62SJeffrey Hugo case SPMI_COMMON_MODE_AUTO_MASK: 1042e2adfacdSStephen Boyd return REGULATOR_MODE_FAST; 1043ba576a62SJeffrey Hugo default: 1044e92a4047SStephen Boyd return REGULATOR_MODE_IDLE; 1045e92a4047SStephen Boyd } 1046ba576a62SJeffrey Hugo } 1047e92a4047SStephen Boyd 104842ba89c8SJeffrey Hugo static unsigned int spmi_regulator_ftsmps426_get_mode(struct regulator_dev *rdev) 104942ba89c8SJeffrey Hugo { 105042ba89c8SJeffrey Hugo struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 105142ba89c8SJeffrey Hugo u8 reg; 105242ba89c8SJeffrey Hugo 105342ba89c8SJeffrey Hugo spmi_vreg_read(vreg, SPMI_COMMON_REG_MODE, ®, 1); 105442ba89c8SJeffrey Hugo 105542ba89c8SJeffrey Hugo switch (reg) { 105642ba89c8SJeffrey Hugo case SPMI_FTSMPS426_MODE_HPM_MASK: 105742ba89c8SJeffrey Hugo return REGULATOR_MODE_NORMAL; 105842ba89c8SJeffrey Hugo case SPMI_FTSMPS426_MODE_AUTO_MASK: 105942ba89c8SJeffrey Hugo return REGULATOR_MODE_FAST; 106042ba89c8SJeffrey Hugo default: 106142ba89c8SJeffrey Hugo return REGULATOR_MODE_IDLE; 106242ba89c8SJeffrey Hugo } 106342ba89c8SJeffrey Hugo } 106442ba89c8SJeffrey Hugo 1065e92a4047SStephen Boyd static int 1066e92a4047SStephen Boyd spmi_regulator_common_set_mode(struct regulator_dev *rdev, unsigned int mode) 1067e92a4047SStephen Boyd { 1068e92a4047SStephen Boyd struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 1069e2adfacdSStephen Boyd u8 mask = SPMI_COMMON_MODE_HPM_MASK | SPMI_COMMON_MODE_AUTO_MASK; 1070ba576a62SJeffrey Hugo u8 val; 1071e92a4047SStephen Boyd 1072ba576a62SJeffrey Hugo switch (mode) { 1073ba576a62SJeffrey Hugo case REGULATOR_MODE_NORMAL: 1074e2adfacdSStephen Boyd val = SPMI_COMMON_MODE_HPM_MASK; 1075ba576a62SJeffrey Hugo break; 1076ba576a62SJeffrey Hugo case REGULATOR_MODE_FAST: 1077e2adfacdSStephen Boyd val = SPMI_COMMON_MODE_AUTO_MASK; 1078ba576a62SJeffrey Hugo break; 1079ba576a62SJeffrey Hugo default: 1080ba576a62SJeffrey Hugo val = 0; 1081ba576a62SJeffrey Hugo break; 1082ba576a62SJeffrey Hugo } 1083e92a4047SStephen Boyd 1084e92a4047SStephen Boyd return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_MODE, val, mask); 1085e92a4047SStephen Boyd } 1086e92a4047SStephen Boyd 1087e92a4047SStephen Boyd static int 108842ba89c8SJeffrey Hugo spmi_regulator_ftsmps426_set_mode(struct regulator_dev *rdev, unsigned int mode) 108942ba89c8SJeffrey Hugo { 109042ba89c8SJeffrey Hugo struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 109142ba89c8SJeffrey Hugo u8 mask = SPMI_FTSMPS426_MODE_MASK; 109242ba89c8SJeffrey Hugo u8 val; 109342ba89c8SJeffrey Hugo 109442ba89c8SJeffrey Hugo switch (mode) { 109542ba89c8SJeffrey Hugo case REGULATOR_MODE_NORMAL: 109642ba89c8SJeffrey Hugo val = SPMI_FTSMPS426_MODE_HPM_MASK; 109742ba89c8SJeffrey Hugo break; 109842ba89c8SJeffrey Hugo case REGULATOR_MODE_FAST: 109942ba89c8SJeffrey Hugo val = SPMI_FTSMPS426_MODE_AUTO_MASK; 110042ba89c8SJeffrey Hugo break; 110142ba89c8SJeffrey Hugo case REGULATOR_MODE_IDLE: 110242ba89c8SJeffrey Hugo val = SPMI_FTSMPS426_MODE_LPM_MASK; 110342ba89c8SJeffrey Hugo break; 110442ba89c8SJeffrey Hugo default: 110542ba89c8SJeffrey Hugo return -EINVAL; 110642ba89c8SJeffrey Hugo } 110742ba89c8SJeffrey Hugo 110842ba89c8SJeffrey Hugo return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_MODE, val, mask); 110942ba89c8SJeffrey Hugo } 111042ba89c8SJeffrey Hugo 111142ba89c8SJeffrey Hugo static int 1112e92a4047SStephen Boyd spmi_regulator_common_set_load(struct regulator_dev *rdev, int load_uA) 1113e92a4047SStephen Boyd { 1114e92a4047SStephen Boyd struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 1115e92a4047SStephen Boyd unsigned int mode; 1116e92a4047SStephen Boyd 1117e92a4047SStephen Boyd if (load_uA >= vreg->hpm_min_load) 1118e92a4047SStephen Boyd mode = REGULATOR_MODE_NORMAL; 1119e92a4047SStephen Boyd else 1120e92a4047SStephen Boyd mode = REGULATOR_MODE_IDLE; 1121e92a4047SStephen Boyd 1122e92a4047SStephen Boyd return spmi_regulator_common_set_mode(rdev, mode); 1123e92a4047SStephen Boyd } 1124e92a4047SStephen Boyd 1125e92a4047SStephen Boyd static int spmi_regulator_common_set_pull_down(struct regulator_dev *rdev) 1126e92a4047SStephen Boyd { 1127e92a4047SStephen Boyd struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 1128e92a4047SStephen Boyd unsigned int mask = SPMI_COMMON_PULL_DOWN_ENABLE_MASK; 1129e92a4047SStephen Boyd 1130e92a4047SStephen Boyd return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_PULL_DOWN, 1131e92a4047SStephen Boyd mask, mask); 1132e92a4047SStephen Boyd } 1133e92a4047SStephen Boyd 1134e92a4047SStephen Boyd static int spmi_regulator_common_set_soft_start(struct regulator_dev *rdev) 1135e92a4047SStephen Boyd { 1136e92a4047SStephen Boyd struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 1137e92a4047SStephen Boyd unsigned int mask = SPMI_LDO_SOFT_START_ENABLE_MASK; 1138e92a4047SStephen Boyd 1139e92a4047SStephen Boyd return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_SOFT_START, 1140e92a4047SStephen Boyd mask, mask); 1141e92a4047SStephen Boyd } 1142e92a4047SStephen Boyd 1143e92a4047SStephen Boyd static int spmi_regulator_set_ilim(struct regulator_dev *rdev, int ilim_uA) 1144e92a4047SStephen Boyd { 1145e92a4047SStephen Boyd struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 1146e92a4047SStephen Boyd enum spmi_regulator_logical_type type = vreg->logical_type; 1147e92a4047SStephen Boyd unsigned int current_reg; 1148e92a4047SStephen Boyd u8 reg; 1149e92a4047SStephen Boyd u8 mask = SPMI_BOOST_CURRENT_LIMIT_MASK | 1150e92a4047SStephen Boyd SPMI_BOOST_CURRENT_LIMIT_ENABLE_MASK; 1151e92a4047SStephen Boyd int max = (SPMI_BOOST_CURRENT_LIMIT_MASK + 1) * 500; 1152e92a4047SStephen Boyd 1153e92a4047SStephen Boyd if (type == SPMI_REGULATOR_LOGICAL_TYPE_BOOST) 1154e92a4047SStephen Boyd current_reg = SPMI_BOOST_REG_CURRENT_LIMIT; 1155e92a4047SStephen Boyd else 1156e92a4047SStephen Boyd current_reg = SPMI_BOOST_BYP_REG_CURRENT_LIMIT; 1157e92a4047SStephen Boyd 1158e92a4047SStephen Boyd if (ilim_uA > max || ilim_uA <= 0) 1159e92a4047SStephen Boyd return -EINVAL; 1160e92a4047SStephen Boyd 1161e92a4047SStephen Boyd reg = (ilim_uA - 1) / 500; 1162e92a4047SStephen Boyd reg |= SPMI_BOOST_CURRENT_LIMIT_ENABLE_MASK; 1163e92a4047SStephen Boyd 1164e92a4047SStephen Boyd return spmi_vreg_update_bits(vreg, current_reg, reg, mask); 1165e92a4047SStephen Boyd } 1166e92a4047SStephen Boyd 1167e92a4047SStephen Boyd static int spmi_regulator_vs_clear_ocp(struct spmi_regulator *vreg) 1168e92a4047SStephen Boyd { 1169e92a4047SStephen Boyd int ret; 1170e92a4047SStephen Boyd 1171e92a4047SStephen Boyd ret = spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_ENABLE, 1172e92a4047SStephen Boyd SPMI_COMMON_DISABLE, SPMI_COMMON_ENABLE_MASK); 1173e92a4047SStephen Boyd 1174e92a4047SStephen Boyd vreg->vs_enable_time = ktime_get(); 1175e92a4047SStephen Boyd 1176e92a4047SStephen Boyd ret = spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_ENABLE, 1177e92a4047SStephen Boyd SPMI_COMMON_ENABLE, SPMI_COMMON_ENABLE_MASK); 1178e92a4047SStephen Boyd 1179e92a4047SStephen Boyd return ret; 1180e92a4047SStephen Boyd } 1181e92a4047SStephen Boyd 1182e92a4047SStephen Boyd static void spmi_regulator_vs_ocp_work(struct work_struct *work) 1183e92a4047SStephen Boyd { 1184e92a4047SStephen Boyd struct delayed_work *dwork = to_delayed_work(work); 1185e92a4047SStephen Boyd struct spmi_regulator *vreg 1186e92a4047SStephen Boyd = container_of(dwork, struct spmi_regulator, ocp_work); 1187e92a4047SStephen Boyd 1188e92a4047SStephen Boyd spmi_regulator_vs_clear_ocp(vreg); 1189e92a4047SStephen Boyd } 1190e92a4047SStephen Boyd 1191e92a4047SStephen Boyd static irqreturn_t spmi_regulator_vs_ocp_isr(int irq, void *data) 1192e92a4047SStephen Boyd { 1193e92a4047SStephen Boyd struct spmi_regulator *vreg = data; 1194e92a4047SStephen Boyd ktime_t ocp_irq_time; 1195e92a4047SStephen Boyd s64 ocp_trigger_delay_us; 1196e92a4047SStephen Boyd 1197e92a4047SStephen Boyd ocp_irq_time = ktime_get(); 1198e92a4047SStephen Boyd ocp_trigger_delay_us = ktime_us_delta(ocp_irq_time, 1199e92a4047SStephen Boyd vreg->vs_enable_time); 1200e92a4047SStephen Boyd 1201e92a4047SStephen Boyd /* 1202e92a4047SStephen Boyd * Reset the OCP count if there is a large delay between switch enable 1203e92a4047SStephen Boyd * and when OCP triggers. This is indicative of a hotplug event as 1204e92a4047SStephen Boyd * opposed to a fault. 1205e92a4047SStephen Boyd */ 1206e92a4047SStephen Boyd if (ocp_trigger_delay_us > SPMI_VS_OCP_FAULT_DELAY_US) 1207e92a4047SStephen Boyd vreg->ocp_count = 0; 1208e92a4047SStephen Boyd 1209e92a4047SStephen Boyd /* Wait for switch output to settle back to 0 V after OCP triggered. */ 1210e92a4047SStephen Boyd udelay(SPMI_VS_OCP_FALL_DELAY_US); 1211e92a4047SStephen Boyd 1212e92a4047SStephen Boyd vreg->ocp_count++; 1213e92a4047SStephen Boyd 1214e92a4047SStephen Boyd if (vreg->ocp_count == 1) { 1215e92a4047SStephen Boyd /* Immediately clear the over current condition. */ 1216e92a4047SStephen Boyd spmi_regulator_vs_clear_ocp(vreg); 1217e92a4047SStephen Boyd } else if (vreg->ocp_count <= vreg->ocp_max_retries) { 1218e92a4047SStephen Boyd /* Schedule the over current clear task to run later. */ 1219e92a4047SStephen Boyd schedule_delayed_work(&vreg->ocp_work, 1220e92a4047SStephen Boyd msecs_to_jiffies(vreg->ocp_retry_delay_ms) + 1); 1221e92a4047SStephen Boyd } else { 1222e92a4047SStephen Boyd dev_err(vreg->dev, 1223e92a4047SStephen Boyd "OCP triggered %d times; no further retries\n", 1224e92a4047SStephen Boyd vreg->ocp_count); 1225e92a4047SStephen Boyd } 1226e92a4047SStephen Boyd 1227e92a4047SStephen Boyd return IRQ_HANDLED; 1228e92a4047SStephen Boyd } 1229e92a4047SStephen Boyd 12300caecaa8SIlia Lin #define SAW3_VCTL_DATA_MASK 0xFF 12310caecaa8SIlia Lin #define SAW3_VCTL_CLEAR_MASK 0x700FF 12320caecaa8SIlia Lin #define SAW3_AVS_CTL_EN_MASK 0x1 12330caecaa8SIlia Lin #define SAW3_AVS_CTL_TGGL_MASK 0x8000000 12340caecaa8SIlia Lin #define SAW3_AVS_CTL_CLEAR_MASK 0x7efc00 12350caecaa8SIlia Lin 12369689ca0aSNiklas Cassel static struct regmap *saw_regmap; 12370caecaa8SIlia Lin 12380caecaa8SIlia Lin static void spmi_saw_set_vdd(void *data) 12390caecaa8SIlia Lin { 12400caecaa8SIlia Lin u32 vctl, data3, avs_ctl, pmic_sts; 12410caecaa8SIlia Lin bool avs_enabled = false; 12420caecaa8SIlia Lin unsigned long timeout; 12430caecaa8SIlia Lin u8 voltage_sel = *(u8 *)data; 12440caecaa8SIlia Lin 12450caecaa8SIlia Lin regmap_read(saw_regmap, SAW3_AVS_CTL, &avs_ctl); 12460caecaa8SIlia Lin regmap_read(saw_regmap, SAW3_VCTL, &vctl); 12470caecaa8SIlia Lin regmap_read(saw_regmap, SAW3_SPM_PMIC_DATA_3, &data3); 12480caecaa8SIlia Lin 12490caecaa8SIlia Lin /* select the band */ 12500caecaa8SIlia Lin vctl &= ~SAW3_VCTL_CLEAR_MASK; 12510caecaa8SIlia Lin vctl |= (u32)voltage_sel; 12520caecaa8SIlia Lin 12530caecaa8SIlia Lin data3 &= ~SAW3_VCTL_CLEAR_MASK; 12540caecaa8SIlia Lin data3 |= (u32)voltage_sel; 12550caecaa8SIlia Lin 12560caecaa8SIlia Lin /* If AVS is enabled, switch it off during the voltage change */ 12570caecaa8SIlia Lin avs_enabled = SAW3_AVS_CTL_EN_MASK & avs_ctl; 12580caecaa8SIlia Lin if (avs_enabled) { 12590caecaa8SIlia Lin avs_ctl &= ~SAW3_AVS_CTL_TGGL_MASK; 12600caecaa8SIlia Lin regmap_write(saw_regmap, SAW3_AVS_CTL, avs_ctl); 12610caecaa8SIlia Lin } 12620caecaa8SIlia Lin 12630caecaa8SIlia Lin regmap_write(saw_regmap, SAW3_RST, 1); 12640caecaa8SIlia Lin regmap_write(saw_regmap, SAW3_VCTL, vctl); 12650caecaa8SIlia Lin regmap_write(saw_regmap, SAW3_SPM_PMIC_DATA_3, data3); 12660caecaa8SIlia Lin 12670caecaa8SIlia Lin timeout = jiffies + usecs_to_jiffies(100); 12680caecaa8SIlia Lin do { 12690caecaa8SIlia Lin regmap_read(saw_regmap, SAW3_PMIC_STS, &pmic_sts); 12700caecaa8SIlia Lin pmic_sts &= SAW3_VCTL_DATA_MASK; 12710caecaa8SIlia Lin if (pmic_sts == (u32)voltage_sel) 12720caecaa8SIlia Lin break; 12730caecaa8SIlia Lin 12740caecaa8SIlia Lin cpu_relax(); 12750caecaa8SIlia Lin 12760caecaa8SIlia Lin } while (time_before(jiffies, timeout)); 12770caecaa8SIlia Lin 12780caecaa8SIlia Lin /* After successful voltage change, switch the AVS back on */ 12790caecaa8SIlia Lin if (avs_enabled) { 12800caecaa8SIlia Lin pmic_sts &= 0x3f; 12810caecaa8SIlia Lin avs_ctl &= ~SAW3_AVS_CTL_CLEAR_MASK; 12820caecaa8SIlia Lin avs_ctl |= ((pmic_sts - 4) << 10); 12830caecaa8SIlia Lin avs_ctl |= (pmic_sts << 17); 12840caecaa8SIlia Lin avs_ctl |= SAW3_AVS_CTL_TGGL_MASK; 12850caecaa8SIlia Lin regmap_write(saw_regmap, SAW3_AVS_CTL, avs_ctl); 12860caecaa8SIlia Lin } 12870caecaa8SIlia Lin } 12880caecaa8SIlia Lin 12890caecaa8SIlia Lin static int 12900caecaa8SIlia Lin spmi_regulator_saw_set_voltage(struct regulator_dev *rdev, unsigned selector) 12910caecaa8SIlia Lin { 12920caecaa8SIlia Lin struct spmi_regulator *vreg = rdev_get_drvdata(rdev); 12930caecaa8SIlia Lin int ret; 12940caecaa8SIlia Lin u8 range_sel, voltage_sel; 12950caecaa8SIlia Lin 12960caecaa8SIlia Lin ret = spmi_sw_selector_to_hw(vreg, selector, &range_sel, &voltage_sel); 12970caecaa8SIlia Lin if (ret) 12980caecaa8SIlia Lin return ret; 12990caecaa8SIlia Lin 13000caecaa8SIlia Lin if (0 != range_sel) { 13010caecaa8SIlia Lin dev_dbg(&rdev->dev, "range_sel = %02X voltage_sel = %02X", \ 13020caecaa8SIlia Lin range_sel, voltage_sel); 13030caecaa8SIlia Lin return -EINVAL; 13040caecaa8SIlia Lin } 13050caecaa8SIlia Lin 13060caecaa8SIlia Lin /* Always do the SAW register writes on the first CPU */ 13070caecaa8SIlia Lin return smp_call_function_single(0, spmi_saw_set_vdd, \ 13080caecaa8SIlia Lin &voltage_sel, true); 13090caecaa8SIlia Lin } 13100caecaa8SIlia Lin 13110caecaa8SIlia Lin static struct regulator_ops spmi_saw_ops = {}; 13120caecaa8SIlia Lin 13133b619e3eSRikard Falkeborn static const struct regulator_ops spmi_smps_ops = { 13149d485332SAxel Lin .enable = regulator_enable_regmap, 13159d485332SAxel Lin .disable = regulator_disable_regmap, 13169d485332SAxel Lin .is_enabled = regulator_is_enabled_regmap, 13171b5b1968SStephen Boyd .set_voltage_sel = spmi_regulator_common_set_voltage, 13182cf7b99cSStephen Boyd .set_voltage_time_sel = spmi_regulator_set_voltage_time_sel, 13191b5b1968SStephen Boyd .get_voltage_sel = spmi_regulator_common_get_voltage, 13201b5b1968SStephen Boyd .map_voltage = spmi_regulator_common_map_voltage, 1321e92a4047SStephen Boyd .list_voltage = spmi_regulator_common_list_voltage, 1322e92a4047SStephen Boyd .set_mode = spmi_regulator_common_set_mode, 1323e92a4047SStephen Boyd .get_mode = spmi_regulator_common_get_mode, 1324e92a4047SStephen Boyd .set_load = spmi_regulator_common_set_load, 1325e92a4047SStephen Boyd .set_pull_down = spmi_regulator_common_set_pull_down, 1326e92a4047SStephen Boyd }; 1327e92a4047SStephen Boyd 13283b619e3eSRikard Falkeborn static const struct regulator_ops spmi_ldo_ops = { 13299d485332SAxel Lin .enable = regulator_enable_regmap, 13309d485332SAxel Lin .disable = regulator_disable_regmap, 13319d485332SAxel Lin .is_enabled = regulator_is_enabled_regmap, 13321b5b1968SStephen Boyd .set_voltage_sel = spmi_regulator_common_set_voltage, 13331b5b1968SStephen Boyd .get_voltage_sel = spmi_regulator_common_get_voltage, 13341b5b1968SStephen Boyd .map_voltage = spmi_regulator_common_map_voltage, 1335e92a4047SStephen Boyd .list_voltage = spmi_regulator_common_list_voltage, 1336e92a4047SStephen Boyd .set_mode = spmi_regulator_common_set_mode, 1337e92a4047SStephen Boyd .get_mode = spmi_regulator_common_get_mode, 1338e92a4047SStephen Boyd .set_load = spmi_regulator_common_set_load, 1339e92a4047SStephen Boyd .set_bypass = spmi_regulator_common_set_bypass, 1340e92a4047SStephen Boyd .get_bypass = spmi_regulator_common_get_bypass, 1341e92a4047SStephen Boyd .set_pull_down = spmi_regulator_common_set_pull_down, 1342e92a4047SStephen Boyd .set_soft_start = spmi_regulator_common_set_soft_start, 1343e92a4047SStephen Boyd }; 1344e92a4047SStephen Boyd 13453b619e3eSRikard Falkeborn static const struct regulator_ops spmi_ln_ldo_ops = { 13469d485332SAxel Lin .enable = regulator_enable_regmap, 13479d485332SAxel Lin .disable = regulator_disable_regmap, 13489d485332SAxel Lin .is_enabled = regulator_is_enabled_regmap, 13491b5b1968SStephen Boyd .set_voltage_sel = spmi_regulator_common_set_voltage, 13501b5b1968SStephen Boyd .get_voltage_sel = spmi_regulator_common_get_voltage, 13511b5b1968SStephen Boyd .map_voltage = spmi_regulator_common_map_voltage, 1352e92a4047SStephen Boyd .list_voltage = spmi_regulator_common_list_voltage, 1353e92a4047SStephen Boyd .set_bypass = spmi_regulator_common_set_bypass, 1354e92a4047SStephen Boyd .get_bypass = spmi_regulator_common_get_bypass, 1355e92a4047SStephen Boyd }; 1356e92a4047SStephen Boyd 13573b619e3eSRikard Falkeborn static const struct regulator_ops spmi_vs_ops = { 1358e92a4047SStephen Boyd .enable = spmi_regulator_vs_enable, 13599d485332SAxel Lin .disable = regulator_disable_regmap, 13609d485332SAxel Lin .is_enabled = regulator_is_enabled_regmap, 1361e92a4047SStephen Boyd .set_pull_down = spmi_regulator_common_set_pull_down, 1362e92a4047SStephen Boyd .set_soft_start = spmi_regulator_common_set_soft_start, 1363e2adfacdSStephen Boyd .set_over_current_protection = spmi_regulator_vs_ocp, 1364919163f6SStephen Boyd .set_mode = spmi_regulator_common_set_mode, 1365919163f6SStephen Boyd .get_mode = spmi_regulator_common_get_mode, 1366e92a4047SStephen Boyd }; 1367e92a4047SStephen Boyd 13683b619e3eSRikard Falkeborn static const struct regulator_ops spmi_boost_ops = { 13699d485332SAxel Lin .enable = regulator_enable_regmap, 13709d485332SAxel Lin .disable = regulator_disable_regmap, 13719d485332SAxel Lin .is_enabled = regulator_is_enabled_regmap, 13721b5b1968SStephen Boyd .set_voltage_sel = spmi_regulator_single_range_set_voltage, 13731b5b1968SStephen Boyd .get_voltage_sel = spmi_regulator_single_range_get_voltage, 13741b5b1968SStephen Boyd .map_voltage = spmi_regulator_single_map_voltage, 1375e92a4047SStephen Boyd .list_voltage = spmi_regulator_common_list_voltage, 1376e92a4047SStephen Boyd .set_input_current_limit = spmi_regulator_set_ilim, 1377e92a4047SStephen Boyd }; 1378e92a4047SStephen Boyd 13793b619e3eSRikard Falkeborn static const struct regulator_ops spmi_ftsmps_ops = { 13809d485332SAxel Lin .enable = regulator_enable_regmap, 13819d485332SAxel Lin .disable = regulator_disable_regmap, 13829d485332SAxel Lin .is_enabled = regulator_is_enabled_regmap, 13831b5b1968SStephen Boyd .set_voltage_sel = spmi_regulator_common_set_voltage, 1384e92a4047SStephen Boyd .set_voltage_time_sel = spmi_regulator_set_voltage_time_sel, 13851b5b1968SStephen Boyd .get_voltage_sel = spmi_regulator_common_get_voltage, 13861b5b1968SStephen Boyd .map_voltage = spmi_regulator_common_map_voltage, 1387e92a4047SStephen Boyd .list_voltage = spmi_regulator_common_list_voltage, 1388e92a4047SStephen Boyd .set_mode = spmi_regulator_common_set_mode, 1389e92a4047SStephen Boyd .get_mode = spmi_regulator_common_get_mode, 1390e92a4047SStephen Boyd .set_load = spmi_regulator_common_set_load, 1391e92a4047SStephen Boyd .set_pull_down = spmi_regulator_common_set_pull_down, 1392e92a4047SStephen Boyd }; 1393e92a4047SStephen Boyd 13943b619e3eSRikard Falkeborn static const struct regulator_ops spmi_ult_lo_smps_ops = { 13959d485332SAxel Lin .enable = regulator_enable_regmap, 13969d485332SAxel Lin .disable = regulator_disable_regmap, 13979d485332SAxel Lin .is_enabled = regulator_is_enabled_regmap, 13981b5b1968SStephen Boyd .set_voltage_sel = spmi_regulator_ult_lo_smps_set_voltage, 13992cf7b99cSStephen Boyd .set_voltage_time_sel = spmi_regulator_set_voltage_time_sel, 14001b5b1968SStephen Boyd .get_voltage_sel = spmi_regulator_ult_lo_smps_get_voltage, 1401e92a4047SStephen Boyd .list_voltage = spmi_regulator_common_list_voltage, 1402e92a4047SStephen Boyd .set_mode = spmi_regulator_common_set_mode, 1403e92a4047SStephen Boyd .get_mode = spmi_regulator_common_get_mode, 1404e92a4047SStephen Boyd .set_load = spmi_regulator_common_set_load, 1405e92a4047SStephen Boyd .set_pull_down = spmi_regulator_common_set_pull_down, 1406e92a4047SStephen Boyd }; 1407e92a4047SStephen Boyd 14083b619e3eSRikard Falkeborn static const struct regulator_ops spmi_ult_ho_smps_ops = { 14099d485332SAxel Lin .enable = regulator_enable_regmap, 14109d485332SAxel Lin .disable = regulator_disable_regmap, 14119d485332SAxel Lin .is_enabled = regulator_is_enabled_regmap, 14121b5b1968SStephen Boyd .set_voltage_sel = spmi_regulator_single_range_set_voltage, 14132cf7b99cSStephen Boyd .set_voltage_time_sel = spmi_regulator_set_voltage_time_sel, 14141b5b1968SStephen Boyd .get_voltage_sel = spmi_regulator_single_range_get_voltage, 14151b5b1968SStephen Boyd .map_voltage = spmi_regulator_single_map_voltage, 1416e92a4047SStephen Boyd .list_voltage = spmi_regulator_common_list_voltage, 1417e92a4047SStephen Boyd .set_mode = spmi_regulator_common_set_mode, 1418e92a4047SStephen Boyd .get_mode = spmi_regulator_common_get_mode, 1419e92a4047SStephen Boyd .set_load = spmi_regulator_common_set_load, 1420e92a4047SStephen Boyd .set_pull_down = spmi_regulator_common_set_pull_down, 1421e92a4047SStephen Boyd }; 1422e92a4047SStephen Boyd 14233b619e3eSRikard Falkeborn static const struct regulator_ops spmi_ult_ldo_ops = { 14249d485332SAxel Lin .enable = regulator_enable_regmap, 14259d485332SAxel Lin .disable = regulator_disable_regmap, 14269d485332SAxel Lin .is_enabled = regulator_is_enabled_regmap, 14271b5b1968SStephen Boyd .set_voltage_sel = spmi_regulator_single_range_set_voltage, 14281b5b1968SStephen Boyd .get_voltage_sel = spmi_regulator_single_range_get_voltage, 14291b5b1968SStephen Boyd .map_voltage = spmi_regulator_single_map_voltage, 1430e92a4047SStephen Boyd .list_voltage = spmi_regulator_common_list_voltage, 1431e92a4047SStephen Boyd .set_mode = spmi_regulator_common_set_mode, 1432e92a4047SStephen Boyd .get_mode = spmi_regulator_common_get_mode, 1433e92a4047SStephen Boyd .set_load = spmi_regulator_common_set_load, 1434e92a4047SStephen Boyd .set_bypass = spmi_regulator_common_set_bypass, 1435e92a4047SStephen Boyd .get_bypass = spmi_regulator_common_get_bypass, 1436e92a4047SStephen Boyd .set_pull_down = spmi_regulator_common_set_pull_down, 1437e92a4047SStephen Boyd .set_soft_start = spmi_regulator_common_set_soft_start, 1438e92a4047SStephen Boyd }; 1439e92a4047SStephen Boyd 14403b619e3eSRikard Falkeborn static const struct regulator_ops spmi_ftsmps426_ops = { 144142ba89c8SJeffrey Hugo .enable = regulator_enable_regmap, 144242ba89c8SJeffrey Hugo .disable = regulator_disable_regmap, 144342ba89c8SJeffrey Hugo .is_enabled = regulator_is_enabled_regmap, 144442ba89c8SJeffrey Hugo .set_voltage_sel = spmi_regulator_ftsmps426_set_voltage, 144542ba89c8SJeffrey Hugo .set_voltage_time_sel = spmi_regulator_set_voltage_time_sel, 144642ba89c8SJeffrey Hugo .get_voltage_sel = spmi_regulator_ftsmps426_get_voltage, 144742ba89c8SJeffrey Hugo .map_voltage = spmi_regulator_single_map_voltage, 144842ba89c8SJeffrey Hugo .list_voltage = spmi_regulator_common_list_voltage, 144942ba89c8SJeffrey Hugo .set_mode = spmi_regulator_ftsmps426_set_mode, 145042ba89c8SJeffrey Hugo .get_mode = spmi_regulator_ftsmps426_get_mode, 145142ba89c8SJeffrey Hugo .set_load = spmi_regulator_common_set_load, 145242ba89c8SJeffrey Hugo .set_pull_down = spmi_regulator_common_set_pull_down, 145342ba89c8SJeffrey Hugo }; 145442ba89c8SJeffrey Hugo 14553b619e3eSRikard Falkeborn static const struct regulator_ops spmi_hfs430_ops = { 14560211f68eSJorge Ramirez .enable = regulator_enable_regmap, 14570211f68eSJorge Ramirez .disable = regulator_disable_regmap, 14580211f68eSJorge Ramirez .is_enabled = regulator_is_enabled_regmap, 14590211f68eSJorge Ramirez .set_voltage_sel = spmi_regulator_ftsmps426_set_voltage, 14600211f68eSJorge Ramirez .set_voltage_time_sel = spmi_regulator_set_voltage_time_sel, 14610211f68eSJorge Ramirez .get_voltage_sel = spmi_regulator_ftsmps426_get_voltage, 14620211f68eSJorge Ramirez .map_voltage = spmi_regulator_single_map_voltage, 14630211f68eSJorge Ramirez .list_voltage = spmi_regulator_common_list_voltage, 14640211f68eSJorge Ramirez .set_mode = spmi_regulator_ftsmps426_set_mode, 14650211f68eSJorge Ramirez .get_mode = spmi_regulator_ftsmps426_get_mode, 14660211f68eSJorge Ramirez }; 14670211f68eSJorge Ramirez 1468e92a4047SStephen Boyd /* Maximum possible digital major revision value */ 1469e92a4047SStephen Boyd #define INF 0xFF 1470e92a4047SStephen Boyd 1471e92a4047SStephen Boyd static const struct spmi_regulator_mapping supported_regulators[] = { 1472e92a4047SStephen Boyd /* type subtype dig_min dig_max ltype ops setpoints hpm_min */ 14733d04ae8eSRobert Marko SPMI_VREG(LDO, HT_P600, 0, INF, HFS430, hfs430, ht_p600, 10000), 147400f6ebbdSRobert Marko SPMI_VREG(LDO, HT_P150, 0, INF, HFS430, hfs430, ht_p150, 10000), 1475e92a4047SStephen Boyd SPMI_VREG(BUCK, GP_CTL, 0, INF, SMPS, smps, smps, 100000), 14760211f68eSJorge Ramirez SPMI_VREG(BUCK, HFS430, 0, INF, HFS430, hfs430, hfs430, 10000), 1477e92a4047SStephen Boyd SPMI_VREG(LDO, N300, 0, INF, LDO, ldo, nldo1, 10000), 1478e92a4047SStephen Boyd SPMI_VREG(LDO, N600, 0, 0, LDO, ldo, nldo2, 10000), 1479e92a4047SStephen Boyd SPMI_VREG(LDO, N1200, 0, 0, LDO, ldo, nldo2, 10000), 1480e92a4047SStephen Boyd SPMI_VREG(LDO, N600, 1, INF, LDO, ldo, nldo3, 10000), 1481e92a4047SStephen Boyd SPMI_VREG(LDO, N1200, 1, INF, LDO, ldo, nldo3, 10000), 1482e92a4047SStephen Boyd SPMI_VREG(LDO, N600_ST, 0, 0, LDO, ldo, nldo2, 10000), 1483e92a4047SStephen Boyd SPMI_VREG(LDO, N1200_ST, 0, 0, LDO, ldo, nldo2, 10000), 1484e92a4047SStephen Boyd SPMI_VREG(LDO, N600_ST, 1, INF, LDO, ldo, nldo3, 10000), 1485e92a4047SStephen Boyd SPMI_VREG(LDO, N1200_ST, 1, INF, LDO, ldo, nldo3, 10000), 1486e92a4047SStephen Boyd SPMI_VREG(LDO, P50, 0, INF, LDO, ldo, pldo, 5000), 1487e92a4047SStephen Boyd SPMI_VREG(LDO, P150, 0, INF, LDO, ldo, pldo, 10000), 1488e92a4047SStephen Boyd SPMI_VREG(LDO, P300, 0, INF, LDO, ldo, pldo, 10000), 1489e92a4047SStephen Boyd SPMI_VREG(LDO, P600, 0, INF, LDO, ldo, pldo, 10000), 1490e92a4047SStephen Boyd SPMI_VREG(LDO, P1200, 0, INF, LDO, ldo, pldo, 10000), 1491e92a4047SStephen Boyd SPMI_VREG(LDO, LN, 0, INF, LN_LDO, ln_ldo, ln_ldo, 0), 1492e92a4047SStephen Boyd SPMI_VREG(LDO, LV_P50, 0, INF, LDO, ldo, pldo, 5000), 1493e92a4047SStephen Boyd SPMI_VREG(LDO, LV_P150, 0, INF, LDO, ldo, pldo, 10000), 1494e92a4047SStephen Boyd SPMI_VREG(LDO, LV_P300, 0, INF, LDO, ldo, pldo, 10000), 1495e92a4047SStephen Boyd SPMI_VREG(LDO, LV_P600, 0, INF, LDO, ldo, pldo, 10000), 1496e92a4047SStephen Boyd SPMI_VREG(LDO, LV_P1200, 0, INF, LDO, ldo, pldo, 10000), 1497328816c2SAngeloGioacchino Del Regno SPMI_VREG(LDO, HT_N300_ST, 0, INF, FTSMPS426, ftsmps426, 1498328816c2SAngeloGioacchino Del Regno ht_nldo, 30000), 1499328816c2SAngeloGioacchino Del Regno SPMI_VREG(LDO, HT_N600_ST, 0, INF, FTSMPS426, ftsmps426, 1500328816c2SAngeloGioacchino Del Regno ht_nldo, 30000), 1501328816c2SAngeloGioacchino Del Regno SPMI_VREG(LDO, HT_N1200_ST, 0, INF, FTSMPS426, ftsmps426, 1502328816c2SAngeloGioacchino Del Regno ht_nldo, 30000), 1503328816c2SAngeloGioacchino Del Regno SPMI_VREG(LDO, HT_LVP150, 0, INF, FTSMPS426, ftsmps426, 1504328816c2SAngeloGioacchino Del Regno ht_lvpldo, 10000), 1505328816c2SAngeloGioacchino Del Regno SPMI_VREG(LDO, HT_LVP300, 0, INF, FTSMPS426, ftsmps426, 1506328816c2SAngeloGioacchino Del Regno ht_lvpldo, 10000), 1507328816c2SAngeloGioacchino Del Regno SPMI_VREG(LDO, L660_N300_ST, 0, INF, FTSMPS426, ftsmps426, 1508328816c2SAngeloGioacchino Del Regno nldo660, 10000), 1509328816c2SAngeloGioacchino Del Regno SPMI_VREG(LDO, L660_N600_ST, 0, INF, FTSMPS426, ftsmps426, 1510328816c2SAngeloGioacchino Del Regno nldo660, 10000), 1511328816c2SAngeloGioacchino Del Regno SPMI_VREG(LDO, L660_P50, 0, INF, FTSMPS426, ftsmps426, 1512328816c2SAngeloGioacchino Del Regno pldo660, 10000), 1513328816c2SAngeloGioacchino Del Regno SPMI_VREG(LDO, L660_P150, 0, INF, FTSMPS426, ftsmps426, 1514328816c2SAngeloGioacchino Del Regno pldo660, 10000), 1515328816c2SAngeloGioacchino Del Regno SPMI_VREG(LDO, L660_P600, 0, INF, FTSMPS426, ftsmps426, 1516328816c2SAngeloGioacchino Del Regno pldo660, 10000), 1517328816c2SAngeloGioacchino Del Regno SPMI_VREG(LDO, L660_LVP150, 0, INF, FTSMPS426, ftsmps426, 1518328816c2SAngeloGioacchino Del Regno ht_lvpldo, 10000), 1519328816c2SAngeloGioacchino Del Regno SPMI_VREG(LDO, L660_LVP600, 0, INF, FTSMPS426, ftsmps426, 1520328816c2SAngeloGioacchino Del Regno ht_lvpldo, 10000), 1521e92a4047SStephen Boyd SPMI_VREG_VS(LV100, 0, INF), 1522e92a4047SStephen Boyd SPMI_VREG_VS(LV300, 0, INF), 1523e92a4047SStephen Boyd SPMI_VREG_VS(MV300, 0, INF), 1524e92a4047SStephen Boyd SPMI_VREG_VS(MV500, 0, INF), 1525e92a4047SStephen Boyd SPMI_VREG_VS(HDMI, 0, INF), 1526e92a4047SStephen Boyd SPMI_VREG_VS(OTG, 0, INF), 1527e92a4047SStephen Boyd SPMI_VREG(BOOST, 5V_BOOST, 0, INF, BOOST, boost, boost, 0), 1528e92a4047SStephen Boyd SPMI_VREG(FTS, FTS_CTL, 0, INF, FTSMPS, ftsmps, ftsmps, 100000), 1529e92a4047SStephen Boyd SPMI_VREG(FTS, FTS2p5_CTL, 0, INF, FTSMPS, ftsmps, ftsmps2p5, 100000), 153042ba89c8SJeffrey Hugo SPMI_VREG(FTS, FTS426_CTL, 0, INF, FTSMPS426, ftsmps426, ftsmps426, 100000), 1531e92a4047SStephen Boyd SPMI_VREG(BOOST_BYP, BB_2A, 0, INF, BOOST_BYP, boost, boost_byp, 0), 1532e92a4047SStephen Boyd SPMI_VREG(ULT_BUCK, ULT_HF_CTL1, 0, INF, ULT_LO_SMPS, ult_lo_smps, 1533e92a4047SStephen Boyd ult_lo_smps, 100000), 1534e92a4047SStephen Boyd SPMI_VREG(ULT_BUCK, ULT_HF_CTL2, 0, INF, ULT_LO_SMPS, ult_lo_smps, 1535e92a4047SStephen Boyd ult_lo_smps, 100000), 1536e92a4047SStephen Boyd SPMI_VREG(ULT_BUCK, ULT_HF_CTL3, 0, INF, ULT_LO_SMPS, ult_lo_smps, 1537e92a4047SStephen Boyd ult_lo_smps, 100000), 1538e92a4047SStephen Boyd SPMI_VREG(ULT_BUCK, ULT_HF_CTL4, 0, INF, ULT_HO_SMPS, ult_ho_smps, 1539e92a4047SStephen Boyd ult_ho_smps, 100000), 1540e92a4047SStephen Boyd SPMI_VREG(ULT_LDO, N300_ST, 0, INF, ULT_LDO, ult_ldo, ult_nldo, 10000), 1541e92a4047SStephen Boyd SPMI_VREG(ULT_LDO, N600_ST, 0, INF, ULT_LDO, ult_ldo, ult_nldo, 10000), 1542e92a4047SStephen Boyd SPMI_VREG(ULT_LDO, N900_ST, 0, INF, ULT_LDO, ult_ldo, ult_nldo, 10000), 1543e92a4047SStephen Boyd SPMI_VREG(ULT_LDO, N1200_ST, 0, INF, ULT_LDO, ult_ldo, ult_nldo, 10000), 1544438421b0SAngeloGioacchino Del Regno SPMI_VREG(ULT_LDO, LV_P50, 0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000), 1545e92a4047SStephen Boyd SPMI_VREG(ULT_LDO, LV_P150, 0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000), 1546e92a4047SStephen Boyd SPMI_VREG(ULT_LDO, LV_P300, 0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000), 1547e92a4047SStephen Boyd SPMI_VREG(ULT_LDO, LV_P450, 0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000), 1548e92a4047SStephen Boyd SPMI_VREG(ULT_LDO, P600, 0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000), 1549438421b0SAngeloGioacchino Del Regno SPMI_VREG(ULT_LDO, P300, 0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000), 1550e92a4047SStephen Boyd SPMI_VREG(ULT_LDO, P150, 0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000), 1551e92a4047SStephen Boyd SPMI_VREG(ULT_LDO, P50, 0, INF, ULT_LDO, ult_ldo, ult_pldo, 5000), 1552e92a4047SStephen Boyd }; 1553e92a4047SStephen Boyd 1554e92a4047SStephen Boyd static void spmi_calculate_num_voltages(struct spmi_voltage_set_points *points) 1555e92a4047SStephen Boyd { 1556e92a4047SStephen Boyd unsigned int n; 1557e92a4047SStephen Boyd struct spmi_voltage_range *range = points->range; 1558e92a4047SStephen Boyd 1559e92a4047SStephen Boyd for (; range < points->range + points->count; range++) { 1560e92a4047SStephen Boyd n = 0; 1561e92a4047SStephen Boyd if (range->set_point_max_uV) { 1562e92a4047SStephen Boyd n = range->set_point_max_uV - range->set_point_min_uV; 1563419d06a1SAxel Lin n = (n / range->step_uV) + 1; 1564e92a4047SStephen Boyd } 1565e92a4047SStephen Boyd range->n_voltages = n; 1566e92a4047SStephen Boyd points->n_voltages += n; 1567e92a4047SStephen Boyd } 1568e92a4047SStephen Boyd } 1569e92a4047SStephen Boyd 1570e92a4047SStephen Boyd static int spmi_regulator_match(struct spmi_regulator *vreg, u16 force_type) 1571e92a4047SStephen Boyd { 1572e92a4047SStephen Boyd const struct spmi_regulator_mapping *mapping; 1573e92a4047SStephen Boyd int ret, i; 1574e92a4047SStephen Boyd u32 dig_major_rev; 1575e92a4047SStephen Boyd u8 version[SPMI_COMMON_REG_SUBTYPE - SPMI_COMMON_REG_DIG_MAJOR_REV + 1]; 1576e92a4047SStephen Boyd u8 type, subtype; 1577e92a4047SStephen Boyd 1578e92a4047SStephen Boyd ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_DIG_MAJOR_REV, version, 1579e92a4047SStephen Boyd ARRAY_SIZE(version)); 1580e92a4047SStephen Boyd if (ret) { 15816ee5c044SStephen Boyd dev_dbg(vreg->dev, "could not read version registers\n"); 1582e92a4047SStephen Boyd return ret; 1583e92a4047SStephen Boyd } 1584e92a4047SStephen Boyd dig_major_rev = version[SPMI_COMMON_REG_DIG_MAJOR_REV 1585e92a4047SStephen Boyd - SPMI_COMMON_REG_DIG_MAJOR_REV]; 15860caecaa8SIlia Lin 1587e92a4047SStephen Boyd if (!force_type) { 1588e92a4047SStephen Boyd type = version[SPMI_COMMON_REG_TYPE - 1589e92a4047SStephen Boyd SPMI_COMMON_REG_DIG_MAJOR_REV]; 1590e92a4047SStephen Boyd subtype = version[SPMI_COMMON_REG_SUBTYPE - 1591e92a4047SStephen Boyd SPMI_COMMON_REG_DIG_MAJOR_REV]; 1592e92a4047SStephen Boyd } else { 1593e92a4047SStephen Boyd type = force_type >> 8; 1594e92a4047SStephen Boyd subtype = force_type; 1595e92a4047SStephen Boyd } 1596e92a4047SStephen Boyd 1597e92a4047SStephen Boyd for (i = 0; i < ARRAY_SIZE(supported_regulators); i++) { 1598e92a4047SStephen Boyd mapping = &supported_regulators[i]; 1599e92a4047SStephen Boyd if (mapping->type == type && mapping->subtype == subtype 1600e92a4047SStephen Boyd && mapping->revision_min <= dig_major_rev 1601e92a4047SStephen Boyd && mapping->revision_max >= dig_major_rev) 1602e92a4047SStephen Boyd goto found; 1603e92a4047SStephen Boyd } 1604e92a4047SStephen Boyd 1605e92a4047SStephen Boyd dev_err(vreg->dev, 1606e92a4047SStephen Boyd "unsupported regulator: name=%s type=0x%02X, subtype=0x%02X, dig major rev=0x%02X\n", 1607e92a4047SStephen Boyd vreg->desc.name, type, subtype, dig_major_rev); 1608e92a4047SStephen Boyd 1609e92a4047SStephen Boyd return -ENODEV; 1610e92a4047SStephen Boyd 1611e92a4047SStephen Boyd found: 1612e92a4047SStephen Boyd vreg->logical_type = mapping->logical_type; 1613e92a4047SStephen Boyd vreg->set_points = mapping->set_points; 1614e92a4047SStephen Boyd vreg->hpm_min_load = mapping->hpm_min_load; 1615e92a4047SStephen Boyd vreg->desc.ops = mapping->ops; 1616e92a4047SStephen Boyd 1617e92a4047SStephen Boyd if (mapping->set_points) { 1618e92a4047SStephen Boyd if (!mapping->set_points->n_voltages) 1619e92a4047SStephen Boyd spmi_calculate_num_voltages(mapping->set_points); 1620e92a4047SStephen Boyd vreg->desc.n_voltages = mapping->set_points->n_voltages; 1621e92a4047SStephen Boyd } 1622e92a4047SStephen Boyd 1623e92a4047SStephen Boyd return 0; 1624e92a4047SStephen Boyd } 1625e92a4047SStephen Boyd 16262cf7b99cSStephen Boyd static int spmi_regulator_init_slew_rate(struct spmi_regulator *vreg) 1627e92a4047SStephen Boyd { 1628e92a4047SStephen Boyd int ret; 1629e92a4047SStephen Boyd u8 reg = 0; 16302cf7b99cSStephen Boyd int step, delay, slew_rate, step_delay; 1631e92a4047SStephen Boyd const struct spmi_voltage_range *range; 1632e92a4047SStephen Boyd 1633e92a4047SStephen Boyd ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_STEP_CTRL, ®, 1); 1634e92a4047SStephen Boyd if (ret) { 1635e92a4047SStephen Boyd dev_err(vreg->dev, "spmi read failed, ret=%d\n", ret); 1636e92a4047SStephen Boyd return ret; 1637e92a4047SStephen Boyd } 1638e92a4047SStephen Boyd 1639e92a4047SStephen Boyd range = spmi_regulator_find_range(vreg); 1640e92a4047SStephen Boyd if (!range) 1641e92a4047SStephen Boyd return -EINVAL; 1642e92a4047SStephen Boyd 16432cf7b99cSStephen Boyd switch (vreg->logical_type) { 16442cf7b99cSStephen Boyd case SPMI_REGULATOR_LOGICAL_TYPE_FTSMPS: 16452cf7b99cSStephen Boyd step_delay = SPMI_FTSMPS_STEP_DELAY; 16462cf7b99cSStephen Boyd break; 16472cf7b99cSStephen Boyd default: 16482cf7b99cSStephen Boyd step_delay = SPMI_DEFAULT_STEP_DELAY; 16492cf7b99cSStephen Boyd break; 16502cf7b99cSStephen Boyd } 16512cf7b99cSStephen Boyd 1652e92a4047SStephen Boyd step = reg & SPMI_FTSMPS_STEP_CTRL_STEP_MASK; 1653e92a4047SStephen Boyd step >>= SPMI_FTSMPS_STEP_CTRL_STEP_SHIFT; 1654e92a4047SStephen Boyd 1655e92a4047SStephen Boyd delay = reg & SPMI_FTSMPS_STEP_CTRL_DELAY_MASK; 1656e92a4047SStephen Boyd delay >>= SPMI_FTSMPS_STEP_CTRL_DELAY_SHIFT; 1657e92a4047SStephen Boyd 1658e92a4047SStephen Boyd /* slew_rate has units of uV/us */ 1659e92a4047SStephen Boyd slew_rate = SPMI_FTSMPS_CLOCK_RATE * range->step_uV * (1 << step); 16602cf7b99cSStephen Boyd slew_rate /= 1000 * (step_delay << delay); 1661e92a4047SStephen Boyd slew_rate *= SPMI_FTSMPS_STEP_MARGIN_NUM; 1662e92a4047SStephen Boyd slew_rate /= SPMI_FTSMPS_STEP_MARGIN_DEN; 1663e92a4047SStephen Boyd 1664e92a4047SStephen Boyd /* Ensure that the slew rate is greater than 0 */ 1665e92a4047SStephen Boyd vreg->slew_rate = max(slew_rate, 1); 1666e92a4047SStephen Boyd 1667e92a4047SStephen Boyd return ret; 1668e92a4047SStephen Boyd } 1669e92a4047SStephen Boyd 16700211f68eSJorge Ramirez static int spmi_regulator_init_slew_rate_ftsmps426(struct spmi_regulator *vreg, 16710211f68eSJorge Ramirez int clock_rate) 167242ba89c8SJeffrey Hugo { 167342ba89c8SJeffrey Hugo int ret; 167442ba89c8SJeffrey Hugo u8 reg = 0; 167542ba89c8SJeffrey Hugo int delay, slew_rate; 167642ba89c8SJeffrey Hugo const struct spmi_voltage_range *range = &vreg->set_points->range[0]; 167742ba89c8SJeffrey Hugo 167842ba89c8SJeffrey Hugo ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_STEP_CTRL, ®, 1); 167942ba89c8SJeffrey Hugo if (ret) { 168042ba89c8SJeffrey Hugo dev_err(vreg->dev, "spmi read failed, ret=%d\n", ret); 168142ba89c8SJeffrey Hugo return ret; 168242ba89c8SJeffrey Hugo } 168342ba89c8SJeffrey Hugo 168442ba89c8SJeffrey Hugo delay = reg & SPMI_FTSMPS426_STEP_CTRL_DELAY_MASK; 168542ba89c8SJeffrey Hugo delay >>= SPMI_FTSMPS426_STEP_CTRL_DELAY_SHIFT; 168642ba89c8SJeffrey Hugo 168742ba89c8SJeffrey Hugo /* slew_rate has units of uV/us */ 16880211f68eSJorge Ramirez slew_rate = clock_rate * range->step_uV; 168942ba89c8SJeffrey Hugo slew_rate /= 1000 * (SPMI_FTSMPS426_STEP_DELAY << delay); 169042ba89c8SJeffrey Hugo slew_rate *= SPMI_FTSMPS426_STEP_MARGIN_NUM; 169142ba89c8SJeffrey Hugo slew_rate /= SPMI_FTSMPS426_STEP_MARGIN_DEN; 169242ba89c8SJeffrey Hugo 169342ba89c8SJeffrey Hugo /* Ensure that the slew rate is greater than 0 */ 169442ba89c8SJeffrey Hugo vreg->slew_rate = max(slew_rate, 1); 169542ba89c8SJeffrey Hugo 169642ba89c8SJeffrey Hugo return ret; 169742ba89c8SJeffrey Hugo } 169842ba89c8SJeffrey Hugo 1699e2adfacdSStephen Boyd static int spmi_regulator_init_registers(struct spmi_regulator *vreg, 1700e2adfacdSStephen Boyd const struct spmi_regulator_init_data *data) 1701e2adfacdSStephen Boyd { 1702e2adfacdSStephen Boyd int ret; 1703e2adfacdSStephen Boyd enum spmi_regulator_logical_type type; 1704e2adfacdSStephen Boyd u8 ctrl_reg[8], reg, mask; 1705e2adfacdSStephen Boyd 1706e2adfacdSStephen Boyd type = vreg->logical_type; 1707e2adfacdSStephen Boyd 1708e2adfacdSStephen Boyd ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_VOLTAGE_RANGE, ctrl_reg, 8); 1709e2adfacdSStephen Boyd if (ret) 1710e2adfacdSStephen Boyd return ret; 1711e2adfacdSStephen Boyd 1712e2adfacdSStephen Boyd /* Set up enable pin control. */ 17136a1fe83bSAxel Lin if (!(data->pin_ctrl_enable & SPMI_REGULATOR_PIN_CTRL_ENABLE_HW_DEFAULT)) { 17146a1fe83bSAxel Lin switch (type) { 17156a1fe83bSAxel Lin case SPMI_REGULATOR_LOGICAL_TYPE_SMPS: 17166a1fe83bSAxel Lin case SPMI_REGULATOR_LOGICAL_TYPE_LDO: 17176a1fe83bSAxel Lin case SPMI_REGULATOR_LOGICAL_TYPE_VS: 1718e2adfacdSStephen Boyd ctrl_reg[SPMI_COMMON_IDX_ENABLE] &= 1719e2adfacdSStephen Boyd ~SPMI_COMMON_ENABLE_FOLLOW_ALL_MASK; 1720e2adfacdSStephen Boyd ctrl_reg[SPMI_COMMON_IDX_ENABLE] |= 1721e2adfacdSStephen Boyd data->pin_ctrl_enable & SPMI_COMMON_ENABLE_FOLLOW_ALL_MASK; 17226a1fe83bSAxel Lin break; 17236a1fe83bSAxel Lin default: 17246a1fe83bSAxel Lin break; 17256a1fe83bSAxel Lin } 1726e2adfacdSStephen Boyd } 1727e2adfacdSStephen Boyd 1728e2adfacdSStephen Boyd /* Set up mode pin control. */ 17296a1fe83bSAxel Lin if (!(data->pin_ctrl_hpm & SPMI_REGULATOR_PIN_CTRL_HPM_HW_DEFAULT)) { 17306a1fe83bSAxel Lin switch (type) { 17316a1fe83bSAxel Lin case SPMI_REGULATOR_LOGICAL_TYPE_SMPS: 17326a1fe83bSAxel Lin case SPMI_REGULATOR_LOGICAL_TYPE_LDO: 1733e2adfacdSStephen Boyd ctrl_reg[SPMI_COMMON_IDX_MODE] &= 1734e2adfacdSStephen Boyd ~SPMI_COMMON_MODE_FOLLOW_ALL_MASK; 1735e2adfacdSStephen Boyd ctrl_reg[SPMI_COMMON_IDX_MODE] |= 1736e2adfacdSStephen Boyd data->pin_ctrl_hpm & SPMI_COMMON_MODE_FOLLOW_ALL_MASK; 17376a1fe83bSAxel Lin break; 17386a1fe83bSAxel Lin case SPMI_REGULATOR_LOGICAL_TYPE_VS: 17396a1fe83bSAxel Lin case SPMI_REGULATOR_LOGICAL_TYPE_ULT_LO_SMPS: 17406a1fe83bSAxel Lin case SPMI_REGULATOR_LOGICAL_TYPE_ULT_HO_SMPS: 17416a1fe83bSAxel Lin case SPMI_REGULATOR_LOGICAL_TYPE_ULT_LDO: 1742e2adfacdSStephen Boyd ctrl_reg[SPMI_COMMON_IDX_MODE] &= 1743e2adfacdSStephen Boyd ~SPMI_COMMON_MODE_FOLLOW_AWAKE_MASK; 1744e2adfacdSStephen Boyd ctrl_reg[SPMI_COMMON_IDX_MODE] |= 1745e2adfacdSStephen Boyd data->pin_ctrl_hpm & SPMI_COMMON_MODE_FOLLOW_AWAKE_MASK; 17466a1fe83bSAxel Lin break; 17476a1fe83bSAxel Lin default: 17486a1fe83bSAxel Lin break; 1749e2adfacdSStephen Boyd } 1750e2adfacdSStephen Boyd } 1751e2adfacdSStephen Boyd 1752e2adfacdSStephen Boyd /* Write back any control register values that were modified. */ 1753e2adfacdSStephen Boyd ret = spmi_vreg_write(vreg, SPMI_COMMON_REG_VOLTAGE_RANGE, ctrl_reg, 8); 1754e2adfacdSStephen Boyd if (ret) 1755e2adfacdSStephen Boyd return ret; 1756e2adfacdSStephen Boyd 1757e2adfacdSStephen Boyd /* Set soft start strength and over current protection for VS. */ 1758e2adfacdSStephen Boyd if (type == SPMI_REGULATOR_LOGICAL_TYPE_VS) { 1759e2adfacdSStephen Boyd if (data->vs_soft_start_strength 1760e2adfacdSStephen Boyd != SPMI_VS_SOFT_START_STR_HW_DEFAULT) { 1761e2adfacdSStephen Boyd reg = data->vs_soft_start_strength 1762e2adfacdSStephen Boyd & SPMI_VS_SOFT_START_SEL_MASK; 1763e2adfacdSStephen Boyd mask = SPMI_VS_SOFT_START_SEL_MASK; 1764e2adfacdSStephen Boyd return spmi_vreg_update_bits(vreg, 1765e2adfacdSStephen Boyd SPMI_VS_REG_SOFT_START, 1766e2adfacdSStephen Boyd reg, mask); 1767e2adfacdSStephen Boyd } 1768e2adfacdSStephen Boyd } 1769e2adfacdSStephen Boyd 1770e2adfacdSStephen Boyd return 0; 1771e2adfacdSStephen Boyd } 1772e2adfacdSStephen Boyd 1773e2adfacdSStephen Boyd static void spmi_regulator_get_dt_config(struct spmi_regulator *vreg, 1774e2adfacdSStephen Boyd struct device_node *node, struct spmi_regulator_init_data *data) 1775e2adfacdSStephen Boyd { 1776e2adfacdSStephen Boyd /* 1777e2adfacdSStephen Boyd * Initialize configuration parameters to use hardware default in case 1778e2adfacdSStephen Boyd * no value is specified via device tree. 1779e2adfacdSStephen Boyd */ 1780e2adfacdSStephen Boyd data->pin_ctrl_enable = SPMI_REGULATOR_PIN_CTRL_ENABLE_HW_DEFAULT; 1781e2adfacdSStephen Boyd data->pin_ctrl_hpm = SPMI_REGULATOR_PIN_CTRL_HPM_HW_DEFAULT; 1782e2adfacdSStephen Boyd data->vs_soft_start_strength = SPMI_VS_SOFT_START_STR_HW_DEFAULT; 1783e2adfacdSStephen Boyd 1784e2adfacdSStephen Boyd /* These bindings are optional, so it is okay if they aren't found. */ 1785e2adfacdSStephen Boyd of_property_read_u32(node, "qcom,ocp-max-retries", 1786e2adfacdSStephen Boyd &vreg->ocp_max_retries); 1787e2adfacdSStephen Boyd of_property_read_u32(node, "qcom,ocp-retry-delay", 1788e2adfacdSStephen Boyd &vreg->ocp_retry_delay_ms); 1789e2adfacdSStephen Boyd of_property_read_u32(node, "qcom,pin-ctrl-enable", 1790e2adfacdSStephen Boyd &data->pin_ctrl_enable); 1791e2adfacdSStephen Boyd of_property_read_u32(node, "qcom,pin-ctrl-hpm", &data->pin_ctrl_hpm); 1792e2adfacdSStephen Boyd of_property_read_u32(node, "qcom,vs-soft-start-strength", 1793e2adfacdSStephen Boyd &data->vs_soft_start_strength); 1794e2adfacdSStephen Boyd } 1795e2adfacdSStephen Boyd 1796e92a4047SStephen Boyd static unsigned int spmi_regulator_of_map_mode(unsigned int mode) 1797e92a4047SStephen Boyd { 1798e2adfacdSStephen Boyd if (mode == 1) 1799e92a4047SStephen Boyd return REGULATOR_MODE_NORMAL; 1800e2adfacdSStephen Boyd if (mode == 2) 1801e2adfacdSStephen Boyd return REGULATOR_MODE_FAST; 1802e92a4047SStephen Boyd 1803e92a4047SStephen Boyd return REGULATOR_MODE_IDLE; 1804e92a4047SStephen Boyd } 1805e92a4047SStephen Boyd 1806e92a4047SStephen Boyd static int spmi_regulator_of_parse(struct device_node *node, 1807e92a4047SStephen Boyd const struct regulator_desc *desc, 1808e92a4047SStephen Boyd struct regulator_config *config) 1809e92a4047SStephen Boyd { 1810e2adfacdSStephen Boyd struct spmi_regulator_init_data data = { }; 1811e92a4047SStephen Boyd struct spmi_regulator *vreg = config->driver_data; 1812e92a4047SStephen Boyd struct device *dev = config->dev; 1813e92a4047SStephen Boyd int ret; 1814e92a4047SStephen Boyd 1815e2adfacdSStephen Boyd spmi_regulator_get_dt_config(vreg, node, &data); 1816e2adfacdSStephen Boyd 1817e2adfacdSStephen Boyd if (!vreg->ocp_max_retries) 1818e92a4047SStephen Boyd vreg->ocp_max_retries = SPMI_VS_OCP_DEFAULT_MAX_RETRIES; 1819e2adfacdSStephen Boyd if (!vreg->ocp_retry_delay_ms) 1820e92a4047SStephen Boyd vreg->ocp_retry_delay_ms = SPMI_VS_OCP_DEFAULT_RETRY_DELAY_MS; 1821e92a4047SStephen Boyd 1822e2adfacdSStephen Boyd ret = spmi_regulator_init_registers(vreg, &data); 1823e2adfacdSStephen Boyd if (ret) { 1824e2adfacdSStephen Boyd dev_err(dev, "common initialization failed, ret=%d\n", ret); 1825e2adfacdSStephen Boyd return ret; 1826e2adfacdSStephen Boyd } 1827e2adfacdSStephen Boyd 18282cf7b99cSStephen Boyd switch (vreg->logical_type) { 18292cf7b99cSStephen Boyd case SPMI_REGULATOR_LOGICAL_TYPE_FTSMPS: 18302cf7b99cSStephen Boyd case SPMI_REGULATOR_LOGICAL_TYPE_ULT_LO_SMPS: 18312cf7b99cSStephen Boyd case SPMI_REGULATOR_LOGICAL_TYPE_ULT_HO_SMPS: 18322cf7b99cSStephen Boyd case SPMI_REGULATOR_LOGICAL_TYPE_SMPS: 18332cf7b99cSStephen Boyd ret = spmi_regulator_init_slew_rate(vreg); 1834e92a4047SStephen Boyd if (ret) 1835e92a4047SStephen Boyd return ret; 183642ba89c8SJeffrey Hugo break; 183742ba89c8SJeffrey Hugo case SPMI_REGULATOR_LOGICAL_TYPE_FTSMPS426: 18380211f68eSJorge Ramirez ret = spmi_regulator_init_slew_rate_ftsmps426(vreg, 18390211f68eSJorge Ramirez SPMI_FTSMPS426_CLOCK_RATE); 18400211f68eSJorge Ramirez if (ret) 18410211f68eSJorge Ramirez return ret; 18420211f68eSJorge Ramirez break; 18430211f68eSJorge Ramirez case SPMI_REGULATOR_LOGICAL_TYPE_HFS430: 18440211f68eSJorge Ramirez ret = spmi_regulator_init_slew_rate_ftsmps426(vreg, 18450211f68eSJorge Ramirez SPMI_HFS430_CLOCK_RATE); 184642ba89c8SJeffrey Hugo if (ret) 184742ba89c8SJeffrey Hugo return ret; 184842ba89c8SJeffrey Hugo break; 18492cf7b99cSStephen Boyd default: 18502cf7b99cSStephen Boyd break; 1851e92a4047SStephen Boyd } 1852e92a4047SStephen Boyd 1853e92a4047SStephen Boyd if (vreg->logical_type != SPMI_REGULATOR_LOGICAL_TYPE_VS) 1854e92a4047SStephen Boyd vreg->ocp_irq = 0; 1855e92a4047SStephen Boyd 1856e92a4047SStephen Boyd if (vreg->ocp_irq) { 1857e92a4047SStephen Boyd ret = devm_request_irq(dev, vreg->ocp_irq, 1858e92a4047SStephen Boyd spmi_regulator_vs_ocp_isr, IRQF_TRIGGER_RISING, "ocp", 1859e92a4047SStephen Boyd vreg); 1860e92a4047SStephen Boyd if (ret < 0) { 1861e92a4047SStephen Boyd dev_err(dev, "failed to request irq %d, ret=%d\n", 1862e92a4047SStephen Boyd vreg->ocp_irq, ret); 1863e92a4047SStephen Boyd return ret; 1864e92a4047SStephen Boyd } 1865e92a4047SStephen Boyd 1866b6688015SMatti Vaittinen ret = devm_delayed_work_autocancel(dev, &vreg->ocp_work, 1867b6688015SMatti Vaittinen spmi_regulator_vs_ocp_work); 1868b6688015SMatti Vaittinen if (ret) 1869b6688015SMatti Vaittinen return ret; 1870e92a4047SStephen Boyd } 1871e92a4047SStephen Boyd 1872e92a4047SStephen Boyd return 0; 1873e92a4047SStephen Boyd } 1874e92a4047SStephen Boyd 1875e92a4047SStephen Boyd static const struct spmi_regulator_data pm8941_regulators[] = { 1876e92a4047SStephen Boyd { "s1", 0x1400, "vdd_s1", }, 1877e92a4047SStephen Boyd { "s2", 0x1700, "vdd_s2", }, 1878e92a4047SStephen Boyd { "s3", 0x1a00, "vdd_s3", }, 1879c333dfe8SStephen Boyd { "s4", 0xa000, }, 1880e92a4047SStephen Boyd { "l1", 0x4000, "vdd_l1_l3", }, 1881e92a4047SStephen Boyd { "l2", 0x4100, "vdd_l2_lvs_1_2_3", }, 1882e92a4047SStephen Boyd { "l3", 0x4200, "vdd_l1_l3", }, 1883e92a4047SStephen Boyd { "l4", 0x4300, "vdd_l4_l11", }, 1884e92a4047SStephen Boyd { "l5", 0x4400, "vdd_l5_l7", NULL, 0x0410 }, 1885e92a4047SStephen Boyd { "l6", 0x4500, "vdd_l6_l12_l14_l15", }, 1886e92a4047SStephen Boyd { "l7", 0x4600, "vdd_l5_l7", NULL, 0x0410 }, 1887e92a4047SStephen Boyd { "l8", 0x4700, "vdd_l8_l16_l18_19", }, 1888e92a4047SStephen Boyd { "l9", 0x4800, "vdd_l9_l10_l17_l22", }, 1889e92a4047SStephen Boyd { "l10", 0x4900, "vdd_l9_l10_l17_l22", }, 1890e92a4047SStephen Boyd { "l11", 0x4a00, "vdd_l4_l11", }, 1891e92a4047SStephen Boyd { "l12", 0x4b00, "vdd_l6_l12_l14_l15", }, 1892e92a4047SStephen Boyd { "l13", 0x4c00, "vdd_l13_l20_l23_l24", }, 1893e92a4047SStephen Boyd { "l14", 0x4d00, "vdd_l6_l12_l14_l15", }, 1894e92a4047SStephen Boyd { "l15", 0x4e00, "vdd_l6_l12_l14_l15", }, 1895e92a4047SStephen Boyd { "l16", 0x4f00, "vdd_l8_l16_l18_19", }, 1896e92a4047SStephen Boyd { "l17", 0x5000, "vdd_l9_l10_l17_l22", }, 1897e92a4047SStephen Boyd { "l18", 0x5100, "vdd_l8_l16_l18_19", }, 1898e92a4047SStephen Boyd { "l19", 0x5200, "vdd_l8_l16_l18_19", }, 1899e92a4047SStephen Boyd { "l20", 0x5300, "vdd_l13_l20_l23_l24", }, 1900e92a4047SStephen Boyd { "l21", 0x5400, "vdd_l21", }, 1901e92a4047SStephen Boyd { "l22", 0x5500, "vdd_l9_l10_l17_l22", }, 1902e92a4047SStephen Boyd { "l23", 0x5600, "vdd_l13_l20_l23_l24", }, 1903e92a4047SStephen Boyd { "l24", 0x5700, "vdd_l13_l20_l23_l24", }, 1904e92a4047SStephen Boyd { "lvs1", 0x8000, "vdd_l2_lvs_1_2_3", }, 1905e92a4047SStephen Boyd { "lvs2", 0x8100, "vdd_l2_lvs_1_2_3", }, 1906e92a4047SStephen Boyd { "lvs3", 0x8200, "vdd_l2_lvs_1_2_3", }, 190793bfe79bSStephen Boyd { "5vs1", 0x8300, "vin_5vs", "ocp-5vs1", }, 190893bfe79bSStephen Boyd { "5vs2", 0x8400, "vin_5vs", "ocp-5vs2", }, 1909e92a4047SStephen Boyd { } 1910e92a4047SStephen Boyd }; 1911e92a4047SStephen Boyd 1912f8843e5eSDominik Kobinski static const struct spmi_regulator_data pm8226_regulators[] = { 1913f8843e5eSDominik Kobinski { "s1", 0x1400, "vdd_s1", }, 1914f8843e5eSDominik Kobinski { "s2", 0x1700, "vdd_s2", }, 1915f8843e5eSDominik Kobinski { "s3", 0x1a00, "vdd_s3", }, 1916f8843e5eSDominik Kobinski { "s4", 0x1d00, "vdd_s4", }, 1917f8843e5eSDominik Kobinski { "s5", 0x2000, "vdd_s5", }, 1918f8843e5eSDominik Kobinski { "l1", 0x4000, "vdd_l1_l2_l4_l5", }, 1919f8843e5eSDominik Kobinski { "l2", 0x4100, "vdd_l1_l2_l4_l5", }, 1920f8843e5eSDominik Kobinski { "l3", 0x4200, "vdd_l3_l24_l26", }, 1921f8843e5eSDominik Kobinski { "l4", 0x4300, "vdd_l1_l2_l4_l5", }, 1922f8843e5eSDominik Kobinski { "l5", 0x4400, "vdd_l1_l2_l4_l5", }, 1923f8843e5eSDominik Kobinski { "l6", 0x4500, "vdd_l6_l7_l8_l9_l27", }, 1924f8843e5eSDominik Kobinski { "l7", 0x4600, "vdd_l6_l7_l8_l9_l27", }, 1925f8843e5eSDominik Kobinski { "l8", 0x4700, "vdd_l6_l7_l8_l9_l27", }, 1926f8843e5eSDominik Kobinski { "l9", 0x4800, "vdd_l6_l7_l8_l9_l27", }, 1927f8843e5eSDominik Kobinski { "l10", 0x4900, "vdd_l10_l11_l13", }, 1928f8843e5eSDominik Kobinski { "l11", 0x4a00, "vdd_l10_l11_l13", }, 1929f8843e5eSDominik Kobinski { "l12", 0x4b00, "vdd_l12_l14", }, 1930f8843e5eSDominik Kobinski { "l13", 0x4c00, "vdd_l10_l11_l13", }, 1931f8843e5eSDominik Kobinski { "l14", 0x4d00, "vdd_l12_l14", }, 1932f8843e5eSDominik Kobinski { "l15", 0x4e00, "vdd_l15_l16_l17_l18", }, 1933f8843e5eSDominik Kobinski { "l16", 0x4f00, "vdd_l15_l16_l17_l18", }, 1934f8843e5eSDominik Kobinski { "l17", 0x5000, "vdd_l15_l16_l17_l18", }, 1935f8843e5eSDominik Kobinski { "l18", 0x5100, "vdd_l15_l16_l17_l18", }, 1936f8843e5eSDominik Kobinski { "l19", 0x5200, "vdd_l19_l20_l21_l22_l23_l28", }, 1937f8843e5eSDominik Kobinski { "l20", 0x5300, "vdd_l19_l20_l21_l22_l23_l28", }, 1938f8843e5eSDominik Kobinski { "l21", 0x5400, "vdd_l19_l20_l21_l22_l23_l28", }, 1939f8843e5eSDominik Kobinski { "l22", 0x5500, "vdd_l19_l20_l21_l22_l23_l28", }, 1940f8843e5eSDominik Kobinski { "l23", 0x5600, "vdd_l19_l20_l21_l22_l23_l28", }, 1941f8843e5eSDominik Kobinski { "l24", 0x5700, "vdd_l3_l24_l26", }, 1942f8843e5eSDominik Kobinski { "l25", 0x5800, "vdd_l25", }, 1943f8843e5eSDominik Kobinski { "l26", 0x5900, "vdd_l3_l24_l26", }, 1944f8843e5eSDominik Kobinski { "l27", 0x5a00, "vdd_l6_l7_l8_l9_l27", }, 1945f8843e5eSDominik Kobinski { "l28", 0x5b00, "vdd_l19_l20_l21_l22_l23_l28", }, 1946f8843e5eSDominik Kobinski { "lvs1", 0x8000, "vdd_lvs1", }, 1947f8843e5eSDominik Kobinski { } 1948f8843e5eSDominik Kobinski }; 1949f8843e5eSDominik Kobinski 1950e92a4047SStephen Boyd static const struct spmi_regulator_data pm8841_regulators[] = { 1951e92a4047SStephen Boyd { "s1", 0x1400, "vdd_s1", }, 1952e92a4047SStephen Boyd { "s2", 0x1700, "vdd_s2", NULL, 0x1c08 }, 1953e92a4047SStephen Boyd { "s3", 0x1a00, "vdd_s3", }, 1954e92a4047SStephen Boyd { "s4", 0x1d00, "vdd_s4", NULL, 0x1c08 }, 1955e92a4047SStephen Boyd { "s5", 0x2000, "vdd_s5", NULL, 0x1c08 }, 1956e92a4047SStephen Boyd { "s6", 0x2300, "vdd_s6", NULL, 0x1c08 }, 1957e92a4047SStephen Boyd { "s7", 0x2600, "vdd_s7", NULL, 0x1c08 }, 1958e92a4047SStephen Boyd { "s8", 0x2900, "vdd_s8", NULL, 0x1c08 }, 1959e92a4047SStephen Boyd { } 1960e92a4047SStephen Boyd }; 1961e92a4047SStephen Boyd 1962e92a4047SStephen Boyd static const struct spmi_regulator_data pm8916_regulators[] = { 1963e92a4047SStephen Boyd { "s1", 0x1400, "vdd_s1", }, 1964e92a4047SStephen Boyd { "s2", 0x1700, "vdd_s2", }, 1965e92a4047SStephen Boyd { "s3", 0x1a00, "vdd_s3", }, 1966e92a4047SStephen Boyd { "s4", 0x1d00, "vdd_s4", }, 1967e92a4047SStephen Boyd { "l1", 0x4000, "vdd_l1_l3", }, 1968e92a4047SStephen Boyd { "l2", 0x4100, "vdd_l2", }, 1969e92a4047SStephen Boyd { "l3", 0x4200, "vdd_l1_l3", }, 1970e92a4047SStephen Boyd { "l4", 0x4300, "vdd_l4_l5_l6", }, 1971e92a4047SStephen Boyd { "l5", 0x4400, "vdd_l4_l5_l6", }, 1972e92a4047SStephen Boyd { "l6", 0x4500, "vdd_l4_l5_l6", }, 1973e92a4047SStephen Boyd { "l7", 0x4600, "vdd_l7", }, 1974e92a4047SStephen Boyd { "l8", 0x4700, "vdd_l8_l11_l14_l15_l16", }, 1975e92a4047SStephen Boyd { "l9", 0x4800, "vdd_l9_l10_l12_l13_l17_l18", }, 1976e92a4047SStephen Boyd { "l10", 0x4900, "vdd_l9_l10_l12_l13_l17_l18", }, 1977e92a4047SStephen Boyd { "l11", 0x4a00, "vdd_l8_l11_l14_l15_l16", }, 1978e92a4047SStephen Boyd { "l12", 0x4b00, "vdd_l9_l10_l12_l13_l17_l18", }, 1979e92a4047SStephen Boyd { "l13", 0x4c00, "vdd_l9_l10_l12_l13_l17_l18", }, 1980e92a4047SStephen Boyd { "l14", 0x4d00, "vdd_l8_l11_l14_l15_l16", }, 1981e92a4047SStephen Boyd { "l15", 0x4e00, "vdd_l8_l11_l14_l15_l16", }, 1982e92a4047SStephen Boyd { "l16", 0x4f00, "vdd_l8_l11_l14_l15_l16", }, 1983e92a4047SStephen Boyd { "l17", 0x5000, "vdd_l9_l10_l12_l13_l17_l18", }, 1984e92a4047SStephen Boyd { "l18", 0x5100, "vdd_l9_l10_l12_l13_l17_l18", }, 1985e92a4047SStephen Boyd { } 1986e92a4047SStephen Boyd }; 1987e92a4047SStephen Boyd 1988e4ff1710SAngelo G. Del Regno static const struct spmi_regulator_data pm8950_regulators[] = { 1989e4ff1710SAngelo G. Del Regno { "s1", 0x1400, "vdd_s1", }, 1990e4ff1710SAngelo G. Del Regno { "s2", 0x1700, "vdd_s2", }, 1991e4ff1710SAngelo G. Del Regno { "s3", 0x1a00, "vdd_s3", }, 1992e4ff1710SAngelo G. Del Regno { "s4", 0x1d00, "vdd_s4", }, 1993e4ff1710SAngelo G. Del Regno { "s5", 0x2000, "vdd_s5", }, 1994e4ff1710SAngelo G. Del Regno { "s6", 0x2300, "vdd_s6", }, 1995e4ff1710SAngelo G. Del Regno { "l1", 0x4000, "vdd_l1_l19", }, 1996e4ff1710SAngelo G. Del Regno { "l2", 0x4100, "vdd_l2_l23", }, 1997e4ff1710SAngelo G. Del Regno { "l3", 0x4200, "vdd_l3", }, 1998e4ff1710SAngelo G. Del Regno { "l4", 0x4300, "vdd_l4_l5_l6_l7_l16", }, 1999e4ff1710SAngelo G. Del Regno { "l5", 0x4400, "vdd_l4_l5_l6_l7_l16", }, 2000e4ff1710SAngelo G. Del Regno { "l6", 0x4500, "vdd_l4_l5_l6_l7_l16", }, 2001e4ff1710SAngelo G. Del Regno { "l7", 0x4600, "vdd_l4_l5_l6_l7_l16", }, 2002e4ff1710SAngelo G. Del Regno { "l8", 0x4700, "vdd_l8_l11_l12_l17_l22", }, 2003e4ff1710SAngelo G. Del Regno { "l9", 0x4800, "vdd_l9_l10_l13_l14_l15_l18", }, 2004e4ff1710SAngelo G. Del Regno { "l10", 0x4900, "vdd_l9_l10_l13_l14_l15_l18", }, 2005e4ff1710SAngelo G. Del Regno { "l11", 0x4a00, "vdd_l8_l11_l12_l17_l22", }, 2006e4ff1710SAngelo G. Del Regno { "l12", 0x4b00, "vdd_l8_l11_l12_l17_l22", }, 2007e4ff1710SAngelo G. Del Regno { "l13", 0x4c00, "vdd_l9_l10_l13_l14_l15_l18", }, 2008e4ff1710SAngelo G. Del Regno { "l14", 0x4d00, "vdd_l9_l10_l13_l14_l15_l18", }, 2009e4ff1710SAngelo G. Del Regno { "l15", 0x4e00, "vdd_l9_l10_l13_l14_l15_l18", }, 2010e4ff1710SAngelo G. Del Regno { "l16", 0x4f00, "vdd_l4_l5_l6_l7_l16", }, 2011e4ff1710SAngelo G. Del Regno { "l17", 0x5000, "vdd_l8_l11_l12_l17_l22", }, 2012e4ff1710SAngelo G. Del Regno { "l18", 0x5100, "vdd_l9_l10_l13_l14_l15_l18", }, 2013e4ff1710SAngelo G. Del Regno { "l19", 0x5200, "vdd_l1_l19", }, 2014e4ff1710SAngelo G. Del Regno { "l20", 0x5300, "vdd_l20", }, 2015e4ff1710SAngelo G. Del Regno { "l21", 0x5400, "vdd_l21", }, 2016e4ff1710SAngelo G. Del Regno { "l22", 0x5500, "vdd_l8_l11_l12_l17_l22", }, 2017e4ff1710SAngelo G. Del Regno { "l23", 0x5600, "vdd_l2_l23", }, 2018e4ff1710SAngelo G. Del Regno { } 2019e4ff1710SAngelo G. Del Regno }; 2020e4ff1710SAngelo G. Del Regno 202150314e55SStephen Boyd static const struct spmi_regulator_data pm8994_regulators[] = { 202250314e55SStephen Boyd { "s1", 0x1400, "vdd_s1", }, 202350314e55SStephen Boyd { "s2", 0x1700, "vdd_s2", }, 202450314e55SStephen Boyd { "s3", 0x1a00, "vdd_s3", }, 202550314e55SStephen Boyd { "s4", 0x1d00, "vdd_s4", }, 202650314e55SStephen Boyd { "s5", 0x2000, "vdd_s5", }, 202750314e55SStephen Boyd { "s6", 0x2300, "vdd_s6", }, 202850314e55SStephen Boyd { "s7", 0x2600, "vdd_s7", }, 202950314e55SStephen Boyd { "s8", 0x2900, "vdd_s8", }, 203050314e55SStephen Boyd { "s9", 0x2c00, "vdd_s9", }, 203150314e55SStephen Boyd { "s10", 0x2f00, "vdd_s10", }, 203250314e55SStephen Boyd { "s11", 0x3200, "vdd_s11", }, 203350314e55SStephen Boyd { "s12", 0x3500, "vdd_s12", }, 203450314e55SStephen Boyd { "l1", 0x4000, "vdd_l1", }, 203550314e55SStephen Boyd { "l2", 0x4100, "vdd_l2_l26_l28", }, 203650314e55SStephen Boyd { "l3", 0x4200, "vdd_l3_l11", }, 203750314e55SStephen Boyd { "l4", 0x4300, "vdd_l4_l27_l31", }, 203850314e55SStephen Boyd { "l5", 0x4400, "vdd_l5_l7", }, 203950314e55SStephen Boyd { "l6", 0x4500, "vdd_l6_l12_l32", }, 204050314e55SStephen Boyd { "l7", 0x4600, "vdd_l5_l7", }, 204150314e55SStephen Boyd { "l8", 0x4700, "vdd_l8_l16_l30", }, 204250314e55SStephen Boyd { "l9", 0x4800, "vdd_l9_l10_l18_l22", }, 204350314e55SStephen Boyd { "l10", 0x4900, "vdd_l9_l10_l18_l22", }, 204450314e55SStephen Boyd { "l11", 0x4a00, "vdd_l3_l11", }, 204550314e55SStephen Boyd { "l12", 0x4b00, "vdd_l6_l12_l32", }, 204650314e55SStephen Boyd { "l13", 0x4c00, "vdd_l13_l19_l23_l24", }, 204750314e55SStephen Boyd { "l14", 0x4d00, "vdd_l14_l15", }, 204850314e55SStephen Boyd { "l15", 0x4e00, "vdd_l14_l15", }, 204950314e55SStephen Boyd { "l16", 0x4f00, "vdd_l8_l16_l30", }, 205050314e55SStephen Boyd { "l17", 0x5000, "vdd_l17_l29", }, 205150314e55SStephen Boyd { "l18", 0x5100, "vdd_l9_l10_l18_l22", }, 205250314e55SStephen Boyd { "l19", 0x5200, "vdd_l13_l19_l23_l24", }, 205350314e55SStephen Boyd { "l20", 0x5300, "vdd_l20_l21", }, 205450314e55SStephen Boyd { "l21", 0x5400, "vdd_l20_l21", }, 205550314e55SStephen Boyd { "l22", 0x5500, "vdd_l9_l10_l18_l22", }, 205650314e55SStephen Boyd { "l23", 0x5600, "vdd_l13_l19_l23_l24", }, 205750314e55SStephen Boyd { "l24", 0x5700, "vdd_l13_l19_l23_l24", }, 205850314e55SStephen Boyd { "l25", 0x5800, "vdd_l25", }, 205950314e55SStephen Boyd { "l26", 0x5900, "vdd_l2_l26_l28", }, 206050314e55SStephen Boyd { "l27", 0x5a00, "vdd_l4_l27_l31", }, 206150314e55SStephen Boyd { "l28", 0x5b00, "vdd_l2_l26_l28", }, 206250314e55SStephen Boyd { "l29", 0x5c00, "vdd_l17_l29", }, 206350314e55SStephen Boyd { "l30", 0x5d00, "vdd_l8_l16_l30", }, 206450314e55SStephen Boyd { "l31", 0x5e00, "vdd_l4_l27_l31", }, 206550314e55SStephen Boyd { "l32", 0x5f00, "vdd_l6_l12_l32", }, 206650314e55SStephen Boyd { "lvs1", 0x8000, "vdd_lvs_1_2", }, 206750314e55SStephen Boyd { "lvs2", 0x8100, "vdd_lvs_1_2", }, 206850314e55SStephen Boyd { } 206950314e55SStephen Boyd }; 207050314e55SStephen Boyd 2071ca5cd8c9SRajendra Nayak static const struct spmi_regulator_data pmi8994_regulators[] = { 2072ca5cd8c9SRajendra Nayak { "s1", 0x1400, "vdd_s1", }, 2073ca5cd8c9SRajendra Nayak { "s2", 0x1700, "vdd_s2", }, 2074ca5cd8c9SRajendra Nayak { "s3", 0x1a00, "vdd_s3", }, 2075ca5cd8c9SRajendra Nayak { "l1", 0x4000, "vdd_l1", }, 2076ca5cd8c9SRajendra Nayak { } 2077ca5cd8c9SRajendra Nayak }; 2078ca5cd8c9SRajendra Nayak 20790074c447SAngeloGioacchino Del Regno static const struct spmi_regulator_data pm660_regulators[] = { 20800074c447SAngeloGioacchino Del Regno { "s1", 0x1400, "vdd_s1", }, 20810074c447SAngeloGioacchino Del Regno { "s2", 0x1700, "vdd_s2", }, 20820074c447SAngeloGioacchino Del Regno { "s3", 0x1a00, "vdd_s3", }, 20830074c447SAngeloGioacchino Del Regno { "s4", 0x1d00, "vdd_s3", }, 20840074c447SAngeloGioacchino Del Regno { "s5", 0x2000, "vdd_s5", }, 20850074c447SAngeloGioacchino Del Regno { "s6", 0x2300, "vdd_s6", }, 20860074c447SAngeloGioacchino Del Regno { "l1", 0x4000, "vdd_l1_l6_l7", }, 20870074c447SAngeloGioacchino Del Regno { "l2", 0x4100, "vdd_l2_l3", }, 20880074c447SAngeloGioacchino Del Regno { "l3", 0x4200, "vdd_l2_l3", }, 20890074c447SAngeloGioacchino Del Regno /* l4 is unaccessible on PM660 */ 20900074c447SAngeloGioacchino Del Regno { "l5", 0x4400, "vdd_l5", }, 20910074c447SAngeloGioacchino Del Regno { "l6", 0x4500, "vdd_l1_l6_l7", }, 20920074c447SAngeloGioacchino Del Regno { "l7", 0x4600, "vdd_l1_l6_l7", }, 20930074c447SAngeloGioacchino Del Regno { "l8", 0x4700, "vdd_l8_l9_l10_l11_l12_l13_l14", }, 20940074c447SAngeloGioacchino Del Regno { "l9", 0x4800, "vdd_l8_l9_l10_l11_l12_l13_l14", }, 20950074c447SAngeloGioacchino Del Regno { "l10", 0x4900, "vdd_l8_l9_l10_l11_l12_l13_l14", }, 20960074c447SAngeloGioacchino Del Regno { "l11", 0x4a00, "vdd_l8_l9_l10_l11_l12_l13_l14", }, 20970074c447SAngeloGioacchino Del Regno { "l12", 0x4b00, "vdd_l8_l9_l10_l11_l12_l13_l14", }, 20980074c447SAngeloGioacchino Del Regno { "l13", 0x4c00, "vdd_l8_l9_l10_l11_l12_l13_l14", }, 20990074c447SAngeloGioacchino Del Regno { "l14", 0x4d00, "vdd_l8_l9_l10_l11_l12_l13_l14", }, 21000074c447SAngeloGioacchino Del Regno { "l15", 0x4e00, "vdd_l15_l16_l17_l18_l19", }, 21010074c447SAngeloGioacchino Del Regno { "l16", 0x4f00, "vdd_l15_l16_l17_l18_l19", }, 21020074c447SAngeloGioacchino Del Regno { "l17", 0x5000, "vdd_l15_l16_l17_l18_l19", }, 21030074c447SAngeloGioacchino Del Regno { "l18", 0x5100, "vdd_l15_l16_l17_l18_l19", }, 21040074c447SAngeloGioacchino Del Regno { "l19", 0x5200, "vdd_l15_l16_l17_l18_l19", }, 21050074c447SAngeloGioacchino Del Regno { } 21060074c447SAngeloGioacchino Del Regno }; 21070074c447SAngeloGioacchino Del Regno 21080074c447SAngeloGioacchino Del Regno static const struct spmi_regulator_data pm660l_regulators[] = { 21090074c447SAngeloGioacchino Del Regno { "s1", 0x1400, "vdd_s1", }, 21100074c447SAngeloGioacchino Del Regno { "s2", 0x1700, "vdd_s2", }, 21110074c447SAngeloGioacchino Del Regno { "s3", 0x1a00, "vdd_s3", }, 21120074c447SAngeloGioacchino Del Regno { "s4", 0x1d00, "vdd_s4", }, 21130074c447SAngeloGioacchino Del Regno { "s5", 0x2000, "vdd_s5", }, 21140074c447SAngeloGioacchino Del Regno { "l1", 0x4000, "vdd_l1_l9_l10", }, 21150074c447SAngeloGioacchino Del Regno { "l2", 0x4100, "vdd_l2", }, 21160074c447SAngeloGioacchino Del Regno { "l3", 0x4200, "vdd_l3_l5_l7_l8", }, 21170074c447SAngeloGioacchino Del Regno { "l4", 0x4300, "vdd_l4_l6", }, 21180074c447SAngeloGioacchino Del Regno { "l5", 0x4400, "vdd_l3_l5_l7_l8", }, 21190074c447SAngeloGioacchino Del Regno { "l6", 0x4500, "vdd_l4_l6", }, 21200074c447SAngeloGioacchino Del Regno { "l7", 0x4600, "vdd_l3_l5_l7_l8", }, 21210074c447SAngeloGioacchino Del Regno { "l8", 0x4700, "vdd_l3_l5_l7_l8", }, 21220074c447SAngeloGioacchino Del Regno { "l9", 0x4800, "vdd_l1_l9_l10", }, 21230074c447SAngeloGioacchino Del Regno { "l10", 0x4900, "vdd_l1_l9_l10", }, 21240074c447SAngeloGioacchino Del Regno { } 21250074c447SAngeloGioacchino Del Regno }; 21260074c447SAngeloGioacchino Del Regno 21270074c447SAngeloGioacchino Del Regno 21282e36e140SAngelo G. Del Regno static const struct spmi_regulator_data pm8004_regulators[] = { 21292e36e140SAngelo G. Del Regno { "s2", 0x1700, "vdd_s2", }, 21302e36e140SAngelo G. Del Regno { "s5", 0x2000, "vdd_s5", }, 21312e36e140SAngelo G. Del Regno { } 21322e36e140SAngelo G. Del Regno }; 21332e36e140SAngelo G. Del Regno 213442ba89c8SJeffrey Hugo static const struct spmi_regulator_data pm8005_regulators[] = { 213542ba89c8SJeffrey Hugo { "s1", 0x1400, "vdd_s1", }, 213642ba89c8SJeffrey Hugo { "s2", 0x1700, "vdd_s2", }, 213742ba89c8SJeffrey Hugo { "s3", 0x1a00, "vdd_s3", }, 213842ba89c8SJeffrey Hugo { "s4", 0x1d00, "vdd_s4", }, 213942ba89c8SJeffrey Hugo { } 214042ba89c8SJeffrey Hugo }; 214142ba89c8SJeffrey Hugo 2142*34ceb6a6SRobert Marko static const struct spmi_regulator_data pmp8074_regulators[] = { 2143*34ceb6a6SRobert Marko { "s1", 0x1400, "vdd_s1"}, 2144*34ceb6a6SRobert Marko { "s2", 0x1700, "vdd_s2"}, 2145*34ceb6a6SRobert Marko { "s3", 0x1a00, "vdd_s3"}, 2146*34ceb6a6SRobert Marko { "s4", 0x1d00, "vdd_s4"}, 2147*34ceb6a6SRobert Marko { "s5", 0x2000, "vdd_s5"}, 2148*34ceb6a6SRobert Marko { "l1", 0x4000, "vdd_l1_l2"}, 2149*34ceb6a6SRobert Marko { "l2", 0x4100, "vdd_l1_l2"}, 2150*34ceb6a6SRobert Marko { "l3", 0x4200, "vdd_l3_l8"}, 2151*34ceb6a6SRobert Marko { "l4", 0x4300, "vdd_l4"}, 2152*34ceb6a6SRobert Marko { "l5", 0x4400, "vdd_l5_l6_l15"}, 2153*34ceb6a6SRobert Marko { "l6", 0x4500, "vdd_l5_l6_l15"}, 2154*34ceb6a6SRobert Marko { "l7", 0x4600, "vdd_l7"}, 2155*34ceb6a6SRobert Marko { "l8", 0x4700, "vdd_l3_l8"}, 2156*34ceb6a6SRobert Marko { "l9", 0x4800, "vdd_l9"}, 2157*34ceb6a6SRobert Marko /* l10 is currently unsupported HT_P50 */ 2158*34ceb6a6SRobert Marko { "l11", 0x4a00, "vdd_l10_l11_l12_l13"}, 2159*34ceb6a6SRobert Marko { "l12", 0x4b00, "vdd_l10_l11_l12_l13"}, 2160*34ceb6a6SRobert Marko { "l13", 0x4c00, "vdd_l10_l11_l12_l13"}, 2161*34ceb6a6SRobert Marko { } 2162*34ceb6a6SRobert Marko }; 2163*34ceb6a6SRobert Marko 21640211f68eSJorge Ramirez static const struct spmi_regulator_data pms405_regulators[] = { 21650211f68eSJorge Ramirez { "s3", 0x1a00, "vdd_s3"}, 21660211f68eSJorge Ramirez { } 21670211f68eSJorge Ramirez }; 21680211f68eSJorge Ramirez 2169e92a4047SStephen Boyd static const struct of_device_id qcom_spmi_regulator_match[] = { 21702e36e140SAngelo G. Del Regno { .compatible = "qcom,pm8004-regulators", .data = &pm8004_regulators }, 217142ba89c8SJeffrey Hugo { .compatible = "qcom,pm8005-regulators", .data = &pm8005_regulators }, 2172f8843e5eSDominik Kobinski { .compatible = "qcom,pm8226-regulators", .data = &pm8226_regulators }, 2173e92a4047SStephen Boyd { .compatible = "qcom,pm8841-regulators", .data = &pm8841_regulators }, 2174e92a4047SStephen Boyd { .compatible = "qcom,pm8916-regulators", .data = &pm8916_regulators }, 2175e92a4047SStephen Boyd { .compatible = "qcom,pm8941-regulators", .data = &pm8941_regulators }, 2176e4ff1710SAngelo G. Del Regno { .compatible = "qcom,pm8950-regulators", .data = &pm8950_regulators }, 217750314e55SStephen Boyd { .compatible = "qcom,pm8994-regulators", .data = &pm8994_regulators }, 2178ca5cd8c9SRajendra Nayak { .compatible = "qcom,pmi8994-regulators", .data = &pmi8994_regulators }, 21790074c447SAngeloGioacchino Del Regno { .compatible = "qcom,pm660-regulators", .data = &pm660_regulators }, 21800074c447SAngeloGioacchino Del Regno { .compatible = "qcom,pm660l-regulators", .data = &pm660l_regulators }, 2181*34ceb6a6SRobert Marko { .compatible = "qcom,pmp8074-regulators", .data = &pmp8074_regulators }, 21820211f68eSJorge Ramirez { .compatible = "qcom,pms405-regulators", .data = &pms405_regulators }, 2183e92a4047SStephen Boyd { } 2184e92a4047SStephen Boyd }; 2185e92a4047SStephen Boyd MODULE_DEVICE_TABLE(of, qcom_spmi_regulator_match); 2186e92a4047SStephen Boyd 2187e92a4047SStephen Boyd static int qcom_spmi_regulator_probe(struct platform_device *pdev) 2188e92a4047SStephen Boyd { 2189e92a4047SStephen Boyd const struct spmi_regulator_data *reg; 219086f4ff7aSJorge Ramirez-Ortiz const struct spmi_voltage_range *range; 2191e92a4047SStephen Boyd const struct of_device_id *match; 2192e92a4047SStephen Boyd struct regulator_config config = { }; 2193e92a4047SStephen Boyd struct regulator_dev *rdev; 2194e92a4047SStephen Boyd struct spmi_regulator *vreg; 2195e92a4047SStephen Boyd struct regmap *regmap; 2196e92a4047SStephen Boyd const char *name; 2197e92a4047SStephen Boyd struct device *dev = &pdev->dev; 21980caecaa8SIlia Lin struct device_node *node = pdev->dev.of_node; 2199fffe7f52SNiklas Cassel struct device_node *syscon, *reg_node; 2200fffe7f52SNiklas Cassel struct property *reg_prop; 22010caecaa8SIlia Lin int ret, lenp; 2202e92a4047SStephen Boyd struct list_head *vreg_list; 2203e92a4047SStephen Boyd 2204e92a4047SStephen Boyd vreg_list = devm_kzalloc(dev, sizeof(*vreg_list), GFP_KERNEL); 2205e92a4047SStephen Boyd if (!vreg_list) 2206e92a4047SStephen Boyd return -ENOMEM; 2207e92a4047SStephen Boyd INIT_LIST_HEAD(vreg_list); 2208e92a4047SStephen Boyd platform_set_drvdata(pdev, vreg_list); 2209e92a4047SStephen Boyd 2210e92a4047SStephen Boyd regmap = dev_get_regmap(dev->parent, NULL); 2211e92a4047SStephen Boyd if (!regmap) 2212e92a4047SStephen Boyd return -ENODEV; 2213e92a4047SStephen Boyd 2214e92a4047SStephen Boyd match = of_match_device(qcom_spmi_regulator_match, &pdev->dev); 2215e92a4047SStephen Boyd if (!match) 2216e92a4047SStephen Boyd return -ENODEV; 2217e92a4047SStephen Boyd 22180caecaa8SIlia Lin if (of_find_property(node, "qcom,saw-reg", &lenp)) { 22190caecaa8SIlia Lin syscon = of_parse_phandle(node, "qcom,saw-reg", 0); 22200caecaa8SIlia Lin saw_regmap = syscon_node_to_regmap(syscon); 22210caecaa8SIlia Lin of_node_put(syscon); 222285046a15SNiklas Cassel if (IS_ERR(saw_regmap)) 22230caecaa8SIlia Lin dev_err(dev, "ERROR reading SAW regmap\n"); 22240caecaa8SIlia Lin } 22250caecaa8SIlia Lin 2226e92a4047SStephen Boyd for (reg = match->data; reg->name; reg++) { 22270caecaa8SIlia Lin 2228fffe7f52SNiklas Cassel if (saw_regmap) { 2229fffe7f52SNiklas Cassel reg_node = of_get_child_by_name(node, reg->name); 2230fffe7f52SNiklas Cassel reg_prop = of_find_property(reg_node, "qcom,saw-slave", 2231fffe7f52SNiklas Cassel &lenp); 2232fffe7f52SNiklas Cassel of_node_put(reg_node); 2233fffe7f52SNiklas Cassel if (reg_prop) 22340caecaa8SIlia Lin continue; 22350caecaa8SIlia Lin } 22360caecaa8SIlia Lin 2237e92a4047SStephen Boyd vreg = devm_kzalloc(dev, sizeof(*vreg), GFP_KERNEL); 2238e92a4047SStephen Boyd if (!vreg) 2239e92a4047SStephen Boyd return -ENOMEM; 2240e92a4047SStephen Boyd 2241e92a4047SStephen Boyd vreg->dev = dev; 2242e92a4047SStephen Boyd vreg->base = reg->base; 2243e92a4047SStephen Boyd vreg->regmap = regmap; 2244e92a4047SStephen Boyd if (reg->ocp) { 2245e92a4047SStephen Boyd vreg->ocp_irq = platform_get_irq_byname(pdev, reg->ocp); 2246b6688015SMatti Vaittinen if (vreg->ocp_irq < 0) 2247b6688015SMatti Vaittinen return vreg->ocp_irq; 2248e92a4047SStephen Boyd } 2249e92a4047SStephen Boyd vreg->desc.id = -1; 2250e92a4047SStephen Boyd vreg->desc.owner = THIS_MODULE; 2251e92a4047SStephen Boyd vreg->desc.type = REGULATOR_VOLTAGE; 22529d485332SAxel Lin vreg->desc.enable_reg = reg->base + SPMI_COMMON_REG_ENABLE; 22539d485332SAxel Lin vreg->desc.enable_mask = SPMI_COMMON_ENABLE_MASK; 22549d485332SAxel Lin vreg->desc.enable_val = SPMI_COMMON_ENABLE; 2255e92a4047SStephen Boyd vreg->desc.name = name = reg->name; 2256e92a4047SStephen Boyd vreg->desc.supply_name = reg->supply; 2257e92a4047SStephen Boyd vreg->desc.of_match = reg->name; 2258e92a4047SStephen Boyd vreg->desc.of_parse_cb = spmi_regulator_of_parse; 2259e92a4047SStephen Boyd vreg->desc.of_map_mode = spmi_regulator_of_map_mode; 2260e92a4047SStephen Boyd 2261e92a4047SStephen Boyd ret = spmi_regulator_match(vreg, reg->force_type); 2262e92a4047SStephen Boyd if (ret) 22636ee5c044SStephen Boyd continue; 2264e92a4047SStephen Boyd 2265fffe7f52SNiklas Cassel if (saw_regmap) { 2266fffe7f52SNiklas Cassel reg_node = of_get_child_by_name(node, reg->name); 2267fffe7f52SNiklas Cassel reg_prop = of_find_property(reg_node, "qcom,saw-leader", 2268fffe7f52SNiklas Cassel &lenp); 2269fffe7f52SNiklas Cassel of_node_put(reg_node); 2270fffe7f52SNiklas Cassel if (reg_prop) { 22710caecaa8SIlia Lin spmi_saw_ops = *(vreg->desc.ops); 2272fffe7f52SNiklas Cassel spmi_saw_ops.set_voltage_sel = 22730caecaa8SIlia Lin spmi_regulator_saw_set_voltage; 22740caecaa8SIlia Lin vreg->desc.ops = &spmi_saw_ops; 22750caecaa8SIlia Lin } 2276fffe7f52SNiklas Cassel } 22770caecaa8SIlia Lin 2278b01d1823SJeffrey Hugo if (vreg->set_points && vreg->set_points->count == 1) { 227986f4ff7aSJorge Ramirez-Ortiz /* since there is only one range */ 228086f4ff7aSJorge Ramirez-Ortiz range = vreg->set_points->range; 228186f4ff7aSJorge Ramirez-Ortiz vreg->desc.uV_step = range->step_uV; 228286f4ff7aSJorge Ramirez-Ortiz } 228386f4ff7aSJorge Ramirez-Ortiz 2284e92a4047SStephen Boyd config.dev = dev; 2285e92a4047SStephen Boyd config.driver_data = vreg; 22869d485332SAxel Lin config.regmap = regmap; 2287e92a4047SStephen Boyd rdev = devm_regulator_register(dev, &vreg->desc, &config); 2288e92a4047SStephen Boyd if (IS_ERR(rdev)) { 2289e92a4047SStephen Boyd dev_err(dev, "failed to register %s\n", name); 2290b6688015SMatti Vaittinen return PTR_ERR(rdev); 2291e92a4047SStephen Boyd } 2292e92a4047SStephen Boyd 2293e92a4047SStephen Boyd INIT_LIST_HEAD(&vreg->node); 2294e92a4047SStephen Boyd list_add(&vreg->node, vreg_list); 2295e92a4047SStephen Boyd } 2296e92a4047SStephen Boyd 2297e92a4047SStephen Boyd return 0; 2298e92a4047SStephen Boyd } 2299e92a4047SStephen Boyd 2300e92a4047SStephen Boyd static struct platform_driver qcom_spmi_regulator_driver = { 2301e92a4047SStephen Boyd .driver = { 2302e92a4047SStephen Boyd .name = "qcom-spmi-regulator", 2303e92a4047SStephen Boyd .of_match_table = qcom_spmi_regulator_match, 2304e92a4047SStephen Boyd }, 2305e92a4047SStephen Boyd .probe = qcom_spmi_regulator_probe, 2306e92a4047SStephen Boyd }; 2307e92a4047SStephen Boyd module_platform_driver(qcom_spmi_regulator_driver); 2308e92a4047SStephen Boyd 2309e92a4047SStephen Boyd MODULE_DESCRIPTION("Qualcomm SPMI PMIC regulator driver"); 2310e92a4047SStephen Boyd MODULE_LICENSE("GPL v2"); 2311e92a4047SStephen Boyd MODULE_ALIAS("platform:qcom-spmi-regulator"); 2312