xref: /openbmc/linux/drivers/regulator/qcom_spmi-regulator.c (revision 328816c2033160a6929fb0c6f0018b7c8d75cefe)
197fb5e8dSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2e92a4047SStephen Boyd /*
3e92a4047SStephen Boyd  * Copyright (c) 2012-2015, The Linux Foundation. All rights reserved.
4e92a4047SStephen Boyd  */
5e92a4047SStephen Boyd 
6e92a4047SStephen Boyd #include <linux/module.h>
7e92a4047SStephen Boyd #include <linux/delay.h>
8e92a4047SStephen Boyd #include <linux/err.h>
9e92a4047SStephen Boyd #include <linux/kernel.h>
10e92a4047SStephen Boyd #include <linux/interrupt.h>
11e92a4047SStephen Boyd #include <linux/bitops.h>
12e92a4047SStephen Boyd #include <linux/slab.h>
13e92a4047SStephen Boyd #include <linux/of.h>
14e92a4047SStephen Boyd #include <linux/of_device.h>
15e92a4047SStephen Boyd #include <linux/platform_device.h>
16e92a4047SStephen Boyd #include <linux/ktime.h>
17e92a4047SStephen Boyd #include <linux/regulator/driver.h>
18e92a4047SStephen Boyd #include <linux/regmap.h>
19e92a4047SStephen Boyd #include <linux/list.h>
200caecaa8SIlia Lin #include <linux/mfd/syscon.h>
210caecaa8SIlia Lin #include <linux/io.h>
22e92a4047SStephen Boyd 
23e2adfacdSStephen Boyd /* Pin control enable input pins. */
24e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_ENABLE_NONE		0x00
25e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN0		0x01
26e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN1		0x02
27e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN2		0x04
28e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN3		0x08
29e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_ENABLE_HW_DEFAULT	0x10
30e2adfacdSStephen Boyd 
31e2adfacdSStephen Boyd /* Pin control high power mode input pins. */
32e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_NONE		0x00
33e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_EN0			0x01
34e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_EN1			0x02
35e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_EN2			0x04
36e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_EN3			0x08
37e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_SLEEP_B		0x10
38e2adfacdSStephen Boyd #define SPMI_REGULATOR_PIN_CTRL_HPM_HW_DEFAULT		0x20
39e2adfacdSStephen Boyd 
40e2adfacdSStephen Boyd /*
41e2adfacdSStephen Boyd  * Used with enable parameters to specify that hardware default register values
42e2adfacdSStephen Boyd  * should be left unaltered.
43e2adfacdSStephen Boyd  */
44e2adfacdSStephen Boyd #define SPMI_REGULATOR_USE_HW_DEFAULT			2
45e2adfacdSStephen Boyd 
46e2adfacdSStephen Boyd /* Soft start strength of a voltage switch type regulator */
47e2adfacdSStephen Boyd enum spmi_vs_soft_start_str {
48e2adfacdSStephen Boyd 	SPMI_VS_SOFT_START_STR_0P05_UA = 0,
49e2adfacdSStephen Boyd 	SPMI_VS_SOFT_START_STR_0P25_UA,
50e2adfacdSStephen Boyd 	SPMI_VS_SOFT_START_STR_0P55_UA,
51e2adfacdSStephen Boyd 	SPMI_VS_SOFT_START_STR_0P75_UA,
52e2adfacdSStephen Boyd 	SPMI_VS_SOFT_START_STR_HW_DEFAULT,
53e2adfacdSStephen Boyd };
54e2adfacdSStephen Boyd 
55e2adfacdSStephen Boyd /**
56e2adfacdSStephen Boyd  * struct spmi_regulator_init_data - spmi-regulator initialization data
57e2adfacdSStephen Boyd  * @pin_ctrl_enable:        Bit mask specifying which hardware pins should be
58e2adfacdSStephen Boyd  *				used to enable the regulator, if any
59e2adfacdSStephen Boyd  *			    Value should be an ORing of
60e2adfacdSStephen Boyd  *				SPMI_REGULATOR_PIN_CTRL_ENABLE_* constants.  If
61e2adfacdSStephen Boyd  *				the bit specified by
62e2adfacdSStephen Boyd  *				SPMI_REGULATOR_PIN_CTRL_ENABLE_HW_DEFAULT is
63e2adfacdSStephen Boyd  *				set, then pin control enable hardware registers
64e2adfacdSStephen Boyd  *				will not be modified.
65e2adfacdSStephen Boyd  * @pin_ctrl_hpm:           Bit mask specifying which hardware pins should be
66e2adfacdSStephen Boyd  *				used to force the regulator into high power
67e2adfacdSStephen Boyd  *				mode, if any
68e2adfacdSStephen Boyd  *			    Value should be an ORing of
69e2adfacdSStephen Boyd  *				SPMI_REGULATOR_PIN_CTRL_HPM_* constants.  If
70e2adfacdSStephen Boyd  *				the bit specified by
71e2adfacdSStephen Boyd  *				SPMI_REGULATOR_PIN_CTRL_HPM_HW_DEFAULT is
72e2adfacdSStephen Boyd  *				set, then pin control mode hardware registers
73e2adfacdSStephen Boyd  *				will not be modified.
74e2adfacdSStephen Boyd  * @vs_soft_start_strength: This parameter sets the soft start strength for
75e2adfacdSStephen Boyd  *				voltage switch type regulators.  Its value
76e2adfacdSStephen Boyd  *				should be one of SPMI_VS_SOFT_START_STR_*.  If
77e2adfacdSStephen Boyd  *				its value is SPMI_VS_SOFT_START_STR_HW_DEFAULT,
78e2adfacdSStephen Boyd  *				then the soft start strength will be left at its
79e2adfacdSStephen Boyd  *				default hardware value.
80e2adfacdSStephen Boyd  */
81e2adfacdSStephen Boyd struct spmi_regulator_init_data {
82e2adfacdSStephen Boyd 	unsigned				pin_ctrl_enable;
83e2adfacdSStephen Boyd 	unsigned				pin_ctrl_hpm;
84e2adfacdSStephen Boyd 	enum spmi_vs_soft_start_str		vs_soft_start_strength;
85e2adfacdSStephen Boyd };
86e2adfacdSStephen Boyd 
87e92a4047SStephen Boyd /* These types correspond to unique register layouts. */
88e92a4047SStephen Boyd enum spmi_regulator_logical_type {
89e92a4047SStephen Boyd 	SPMI_REGULATOR_LOGICAL_TYPE_SMPS,
90e92a4047SStephen Boyd 	SPMI_REGULATOR_LOGICAL_TYPE_LDO,
91e92a4047SStephen Boyd 	SPMI_REGULATOR_LOGICAL_TYPE_VS,
92e92a4047SStephen Boyd 	SPMI_REGULATOR_LOGICAL_TYPE_BOOST,
93e92a4047SStephen Boyd 	SPMI_REGULATOR_LOGICAL_TYPE_FTSMPS,
94e92a4047SStephen Boyd 	SPMI_REGULATOR_LOGICAL_TYPE_BOOST_BYP,
95e92a4047SStephen Boyd 	SPMI_REGULATOR_LOGICAL_TYPE_LN_LDO,
96e92a4047SStephen Boyd 	SPMI_REGULATOR_LOGICAL_TYPE_ULT_LO_SMPS,
97e92a4047SStephen Boyd 	SPMI_REGULATOR_LOGICAL_TYPE_ULT_HO_SMPS,
98e92a4047SStephen Boyd 	SPMI_REGULATOR_LOGICAL_TYPE_ULT_LDO,
9942ba89c8SJeffrey Hugo 	SPMI_REGULATOR_LOGICAL_TYPE_FTSMPS426,
1000211f68eSJorge Ramirez 	SPMI_REGULATOR_LOGICAL_TYPE_HFS430,
101e92a4047SStephen Boyd };
102e92a4047SStephen Boyd 
103e92a4047SStephen Boyd enum spmi_regulator_type {
104e92a4047SStephen Boyd 	SPMI_REGULATOR_TYPE_BUCK		= 0x03,
105e92a4047SStephen Boyd 	SPMI_REGULATOR_TYPE_LDO			= 0x04,
106e92a4047SStephen Boyd 	SPMI_REGULATOR_TYPE_VS			= 0x05,
107e92a4047SStephen Boyd 	SPMI_REGULATOR_TYPE_BOOST		= 0x1b,
108e92a4047SStephen Boyd 	SPMI_REGULATOR_TYPE_FTS			= 0x1c,
109e92a4047SStephen Boyd 	SPMI_REGULATOR_TYPE_BOOST_BYP		= 0x1f,
110e92a4047SStephen Boyd 	SPMI_REGULATOR_TYPE_ULT_LDO		= 0x21,
111e92a4047SStephen Boyd 	SPMI_REGULATOR_TYPE_ULT_BUCK		= 0x22,
112e92a4047SStephen Boyd };
113e92a4047SStephen Boyd 
114e92a4047SStephen Boyd enum spmi_regulator_subtype {
115e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_GP_CTL		= 0x08,
116e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_RF_CTL		= 0x09,
117e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_N50		= 0x01,
118e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_N150		= 0x02,
119e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_N300		= 0x03,
120e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_N600		= 0x04,
121e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_N1200		= 0x05,
122e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_N600_ST		= 0x06,
123e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_N1200_ST		= 0x07,
124e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_N900_ST		= 0x14,
125e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_N300_ST		= 0x15,
126e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_P50		= 0x08,
127e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_P150		= 0x09,
128e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_P300		= 0x0a,
129e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_P600		= 0x0b,
130e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_P1200		= 0x0c,
131e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_LN		= 0x10,
132e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_LV_P50		= 0x28,
133e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_LV_P150		= 0x29,
134e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_LV_P300		= 0x2a,
135e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_LV_P600		= 0x2b,
136e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_LV_P1200		= 0x2c,
137e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_LV_P450		= 0x2d,
138*328816c2SAngeloGioacchino Del Regno 	SPMI_REGULATOR_SUBTYPE_HT_N300_ST	= 0x30,
139*328816c2SAngeloGioacchino Del Regno 	SPMI_REGULATOR_SUBTYPE_HT_N600_ST	= 0x31,
140*328816c2SAngeloGioacchino Del Regno 	SPMI_REGULATOR_SUBTYPE_HT_N1200_ST	= 0x32,
141*328816c2SAngeloGioacchino Del Regno 	SPMI_REGULATOR_SUBTYPE_HT_LVP150	= 0x3b,
142*328816c2SAngeloGioacchino Del Regno 	SPMI_REGULATOR_SUBTYPE_HT_LVP300	= 0x3c,
143*328816c2SAngeloGioacchino Del Regno 	SPMI_REGULATOR_SUBTYPE_L660_N300_ST	= 0x42,
144*328816c2SAngeloGioacchino Del Regno 	SPMI_REGULATOR_SUBTYPE_L660_N600_ST	= 0x43,
145*328816c2SAngeloGioacchino Del Regno 	SPMI_REGULATOR_SUBTYPE_L660_P50		= 0x46,
146*328816c2SAngeloGioacchino Del Regno 	SPMI_REGULATOR_SUBTYPE_L660_P150	= 0x47,
147*328816c2SAngeloGioacchino Del Regno 	SPMI_REGULATOR_SUBTYPE_L660_P600	= 0x49,
148*328816c2SAngeloGioacchino Del Regno 	SPMI_REGULATOR_SUBTYPE_L660_LVP150	= 0x4d,
149*328816c2SAngeloGioacchino Del Regno 	SPMI_REGULATOR_SUBTYPE_L660_LVP600	= 0x4f,
150e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_LV100		= 0x01,
151e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_LV300		= 0x02,
152e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_MV300		= 0x08,
153e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_MV500		= 0x09,
154e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_HDMI		= 0x10,
155e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_OTG		= 0x11,
156e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_5V_BOOST		= 0x01,
157e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_FTS_CTL		= 0x08,
158e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_FTS2p5_CTL	= 0x09,
15942ba89c8SJeffrey Hugo 	SPMI_REGULATOR_SUBTYPE_FTS426_CTL	= 0x0a,
160e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_BB_2A		= 0x01,
161e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_ULT_HF_CTL1	= 0x0d,
162e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_ULT_HF_CTL2	= 0x0e,
163e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_ULT_HF_CTL3	= 0x0f,
164e92a4047SStephen Boyd 	SPMI_REGULATOR_SUBTYPE_ULT_HF_CTL4	= 0x10,
1650211f68eSJorge Ramirez 	SPMI_REGULATOR_SUBTYPE_HFS430		= 0x0a,
166e92a4047SStephen Boyd };
167e92a4047SStephen Boyd 
168e92a4047SStephen Boyd enum spmi_common_regulator_registers {
169e92a4047SStephen Boyd 	SPMI_COMMON_REG_DIG_MAJOR_REV		= 0x01,
170e92a4047SStephen Boyd 	SPMI_COMMON_REG_TYPE			= 0x04,
171e92a4047SStephen Boyd 	SPMI_COMMON_REG_SUBTYPE			= 0x05,
172e92a4047SStephen Boyd 	SPMI_COMMON_REG_VOLTAGE_RANGE		= 0x40,
173e92a4047SStephen Boyd 	SPMI_COMMON_REG_VOLTAGE_SET		= 0x41,
174e92a4047SStephen Boyd 	SPMI_COMMON_REG_MODE			= 0x45,
175e92a4047SStephen Boyd 	SPMI_COMMON_REG_ENABLE			= 0x46,
176e92a4047SStephen Boyd 	SPMI_COMMON_REG_PULL_DOWN		= 0x48,
177e92a4047SStephen Boyd 	SPMI_COMMON_REG_SOFT_START		= 0x4c,
178e92a4047SStephen Boyd 	SPMI_COMMON_REG_STEP_CTRL		= 0x61,
179e92a4047SStephen Boyd };
180e92a4047SStephen Boyd 
18142ba89c8SJeffrey Hugo /*
18242ba89c8SJeffrey Hugo  * Second common register layout used by newer devices starting with ftsmps426
18342ba89c8SJeffrey Hugo  * Note that some of the registers from the first common layout remain
18442ba89c8SJeffrey Hugo  * unchanged and their definition is not duplicated.
18542ba89c8SJeffrey Hugo  */
18642ba89c8SJeffrey Hugo enum spmi_ftsmps426_regulator_registers {
18742ba89c8SJeffrey Hugo 	SPMI_FTSMPS426_REG_VOLTAGE_LSB		= 0x40,
18842ba89c8SJeffrey Hugo 	SPMI_FTSMPS426_REG_VOLTAGE_MSB		= 0x41,
18942ba89c8SJeffrey Hugo 	SPMI_FTSMPS426_REG_VOLTAGE_ULS_LSB	= 0x68,
19042ba89c8SJeffrey Hugo 	SPMI_FTSMPS426_REG_VOLTAGE_ULS_MSB	= 0x69,
19142ba89c8SJeffrey Hugo };
19242ba89c8SJeffrey Hugo 
193e92a4047SStephen Boyd enum spmi_vs_registers {
194e92a4047SStephen Boyd 	SPMI_VS_REG_OCP				= 0x4a,
195e92a4047SStephen Boyd 	SPMI_VS_REG_SOFT_START			= 0x4c,
196e92a4047SStephen Boyd };
197e92a4047SStephen Boyd 
198e92a4047SStephen Boyd enum spmi_boost_registers {
199e92a4047SStephen Boyd 	SPMI_BOOST_REG_CURRENT_LIMIT		= 0x4a,
200e92a4047SStephen Boyd };
201e92a4047SStephen Boyd 
202e92a4047SStephen Boyd enum spmi_boost_byp_registers {
203e92a4047SStephen Boyd 	SPMI_BOOST_BYP_REG_CURRENT_LIMIT	= 0x4b,
204e92a4047SStephen Boyd };
205e92a4047SStephen Boyd 
2060caecaa8SIlia Lin enum spmi_saw3_registers {
2070caecaa8SIlia Lin 	SAW3_SECURE				= 0x00,
2080caecaa8SIlia Lin 	SAW3_ID					= 0x04,
2090caecaa8SIlia Lin 	SAW3_SPM_STS				= 0x0C,
2100caecaa8SIlia Lin 	SAW3_AVS_STS				= 0x10,
2110caecaa8SIlia Lin 	SAW3_PMIC_STS				= 0x14,
2120caecaa8SIlia Lin 	SAW3_RST				= 0x18,
2130caecaa8SIlia Lin 	SAW3_VCTL				= 0x1C,
2140caecaa8SIlia Lin 	SAW3_AVS_CTL				= 0x20,
2150caecaa8SIlia Lin 	SAW3_AVS_LIMIT				= 0x24,
2160caecaa8SIlia Lin 	SAW3_AVS_DLY				= 0x28,
2170caecaa8SIlia Lin 	SAW3_AVS_HYSTERESIS			= 0x2C,
2180caecaa8SIlia Lin 	SAW3_SPM_STS2				= 0x38,
2190caecaa8SIlia Lin 	SAW3_SPM_PMIC_DATA_3			= 0x4C,
2200caecaa8SIlia Lin 	SAW3_VERSION				= 0xFD0,
2210caecaa8SIlia Lin };
2220caecaa8SIlia Lin 
223e92a4047SStephen Boyd /* Used for indexing into ctrl_reg.  These are offets from 0x40 */
224e92a4047SStephen Boyd enum spmi_common_control_register_index {
225e92a4047SStephen Boyd 	SPMI_COMMON_IDX_VOLTAGE_RANGE		= 0,
226e92a4047SStephen Boyd 	SPMI_COMMON_IDX_VOLTAGE_SET		= 1,
227e92a4047SStephen Boyd 	SPMI_COMMON_IDX_MODE			= 5,
228e92a4047SStephen Boyd 	SPMI_COMMON_IDX_ENABLE			= 6,
229e92a4047SStephen Boyd };
230e92a4047SStephen Boyd 
231e92a4047SStephen Boyd /* Common regulator control register layout */
232e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE_MASK			0x80
233e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE			0x80
234e92a4047SStephen Boyd #define SPMI_COMMON_DISABLE			0x00
235e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE_FOLLOW_HW_EN3_MASK	0x08
236e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE_FOLLOW_HW_EN2_MASK	0x04
237e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE_FOLLOW_HW_EN1_MASK	0x02
238e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE_FOLLOW_HW_EN0_MASK	0x01
239e92a4047SStephen Boyd #define SPMI_COMMON_ENABLE_FOLLOW_ALL_MASK	0x0f
240e92a4047SStephen Boyd 
241e92a4047SStephen Boyd /* Common regulator mode register layout */
242e92a4047SStephen Boyd #define SPMI_COMMON_MODE_HPM_MASK		0x80
243e92a4047SStephen Boyd #define SPMI_COMMON_MODE_AUTO_MASK		0x40
244e92a4047SStephen Boyd #define SPMI_COMMON_MODE_BYPASS_MASK		0x20
245e92a4047SStephen Boyd #define SPMI_COMMON_MODE_FOLLOW_AWAKE_MASK	0x10
246e92a4047SStephen Boyd #define SPMI_COMMON_MODE_FOLLOW_HW_EN3_MASK	0x08
247e92a4047SStephen Boyd #define SPMI_COMMON_MODE_FOLLOW_HW_EN2_MASK	0x04
248e92a4047SStephen Boyd #define SPMI_COMMON_MODE_FOLLOW_HW_EN1_MASK	0x02
249e92a4047SStephen Boyd #define SPMI_COMMON_MODE_FOLLOW_HW_EN0_MASK	0x01
250e92a4047SStephen Boyd #define SPMI_COMMON_MODE_FOLLOW_ALL_MASK	0x1f
251e92a4047SStephen Boyd 
25242ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_MODE_BYPASS_MASK		3
25342ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_MODE_RETENTION_MASK	4
25442ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_MODE_LPM_MASK		5
25542ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_MODE_AUTO_MASK		6
25642ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_MODE_HPM_MASK		7
25742ba89c8SJeffrey Hugo 
25842ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_MODE_MASK		0x07
25942ba89c8SJeffrey Hugo 
260e92a4047SStephen Boyd /* Common regulator pull down control register layout */
261e92a4047SStephen Boyd #define SPMI_COMMON_PULL_DOWN_ENABLE_MASK	0x80
262e92a4047SStephen Boyd 
263e92a4047SStephen Boyd /* LDO regulator current limit control register layout */
264e92a4047SStephen Boyd #define SPMI_LDO_CURRENT_LIMIT_ENABLE_MASK	0x80
265e92a4047SStephen Boyd 
266e92a4047SStephen Boyd /* LDO regulator soft start control register layout */
267e92a4047SStephen Boyd #define SPMI_LDO_SOFT_START_ENABLE_MASK		0x80
268e92a4047SStephen Boyd 
269e92a4047SStephen Boyd /* VS regulator over current protection control register layout */
270e92a4047SStephen Boyd #define SPMI_VS_OCP_OVERRIDE			0x01
271e92a4047SStephen Boyd #define SPMI_VS_OCP_NO_OVERRIDE			0x00
272e92a4047SStephen Boyd 
273e92a4047SStephen Boyd /* VS regulator soft start control register layout */
274e92a4047SStephen Boyd #define SPMI_VS_SOFT_START_ENABLE_MASK		0x80
275e92a4047SStephen Boyd #define SPMI_VS_SOFT_START_SEL_MASK		0x03
276e92a4047SStephen Boyd 
277e92a4047SStephen Boyd /* Boost regulator current limit control register layout */
278e92a4047SStephen Boyd #define SPMI_BOOST_CURRENT_LIMIT_ENABLE_MASK	0x80
279e92a4047SStephen Boyd #define SPMI_BOOST_CURRENT_LIMIT_MASK		0x07
280e92a4047SStephen Boyd 
281e92a4047SStephen Boyd #define SPMI_VS_OCP_DEFAULT_MAX_RETRIES		10
282e92a4047SStephen Boyd #define SPMI_VS_OCP_DEFAULT_RETRY_DELAY_MS	30
283e92a4047SStephen Boyd #define SPMI_VS_OCP_FALL_DELAY_US		90
284e92a4047SStephen Boyd #define SPMI_VS_OCP_FAULT_DELAY_US		20000
285e92a4047SStephen Boyd 
286e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_CTRL_STEP_MASK		0x18
287e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_CTRL_STEP_SHIFT	3
288e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_CTRL_DELAY_MASK	0x07
289e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_CTRL_DELAY_SHIFT	0
290e92a4047SStephen Boyd 
291e92a4047SStephen Boyd /* Clock rate in kHz of the FTSMPS regulator reference clock. */
292e92a4047SStephen Boyd #define SPMI_FTSMPS_CLOCK_RATE		19200
293e92a4047SStephen Boyd 
294e92a4047SStephen Boyd /* Minimum voltage stepper delay for each step. */
295e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_DELAY		8
2962cf7b99cSStephen Boyd #define SPMI_DEFAULT_STEP_DELAY		20
297e92a4047SStephen Boyd 
298e92a4047SStephen Boyd /*
299e92a4047SStephen Boyd  * The ratio SPMI_FTSMPS_STEP_MARGIN_NUM/SPMI_FTSMPS_STEP_MARGIN_DEN is used to
300e92a4047SStephen Boyd  * adjust the step rate in order to account for oscillator variance.
301e92a4047SStephen Boyd  */
302e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_MARGIN_NUM	4
303e92a4047SStephen Boyd #define SPMI_FTSMPS_STEP_MARGIN_DEN	5
304e92a4047SStephen Boyd 
30542ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_STEP_CTRL_DELAY_MASK	0x03
30642ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_STEP_CTRL_DELAY_SHIFT	0
30742ba89c8SJeffrey Hugo 
30842ba89c8SJeffrey Hugo /* Clock rate in kHz of the FTSMPS426 regulator reference clock. */
30942ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_CLOCK_RATE		4800
31042ba89c8SJeffrey Hugo 
3110211f68eSJorge Ramirez #define SPMI_HFS430_CLOCK_RATE			1600
3120211f68eSJorge Ramirez 
31342ba89c8SJeffrey Hugo /* Minimum voltage stepper delay for each step. */
31442ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_STEP_DELAY		2
31542ba89c8SJeffrey Hugo 
31642ba89c8SJeffrey Hugo /*
31742ba89c8SJeffrey Hugo  * The ratio SPMI_FTSMPS426_STEP_MARGIN_NUM/SPMI_FTSMPS426_STEP_MARGIN_DEN is
31842ba89c8SJeffrey Hugo  * used to adjust the step rate in order to account for oscillator variance.
31942ba89c8SJeffrey Hugo  */
32042ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_STEP_MARGIN_NUM	10
32142ba89c8SJeffrey Hugo #define SPMI_FTSMPS426_STEP_MARGIN_DEN	11
32242ba89c8SJeffrey Hugo 
32342ba89c8SJeffrey Hugo 
324e92a4047SStephen Boyd /* VSET value to decide the range of ULT SMPS */
325e92a4047SStephen Boyd #define ULT_SMPS_RANGE_SPLIT 0x60
326e92a4047SStephen Boyd 
327e92a4047SStephen Boyd /**
328e92a4047SStephen Boyd  * struct spmi_voltage_range - regulator set point voltage mapping description
329e92a4047SStephen Boyd  * @min_uV:		Minimum programmable output voltage resulting from
330e92a4047SStephen Boyd  *			set point register value 0x00
331e92a4047SStephen Boyd  * @max_uV:		Maximum programmable output voltage
332e92a4047SStephen Boyd  * @step_uV:		Output voltage increase resulting from the set point
333e92a4047SStephen Boyd  *			register value increasing by 1
334e92a4047SStephen Boyd  * @set_point_min_uV:	Minimum allowed voltage
335e92a4047SStephen Boyd  * @set_point_max_uV:	Maximum allowed voltage.  This may be tweaked in order
336e92a4047SStephen Boyd  *			to pick which range should be used in the case of
337e92a4047SStephen Boyd  *			overlapping set points.
338e92a4047SStephen Boyd  * @n_voltages:		Number of preferred voltage set points present in this
339e92a4047SStephen Boyd  *			range
340e92a4047SStephen Boyd  * @range_sel:		Voltage range register value corresponding to this range
341e92a4047SStephen Boyd  *
342e92a4047SStephen Boyd  * The following relationships must be true for the values used in this struct:
343e92a4047SStephen Boyd  * (max_uV - min_uV) % step_uV == 0
344e92a4047SStephen Boyd  * (set_point_min_uV - min_uV) % step_uV == 0*
345e92a4047SStephen Boyd  * (set_point_max_uV - min_uV) % step_uV == 0*
346e92a4047SStephen Boyd  * n_voltages = (set_point_max_uV - set_point_min_uV) / step_uV + 1
347e92a4047SStephen Boyd  *
348e92a4047SStephen Boyd  * *Note, set_point_min_uV == set_point_max_uV == 0 is allowed in order to
349e92a4047SStephen Boyd  * specify that the voltage range has meaning, but is not preferred.
350e92a4047SStephen Boyd  */
351e92a4047SStephen Boyd struct spmi_voltage_range {
352e92a4047SStephen Boyd 	int					min_uV;
353e92a4047SStephen Boyd 	int					max_uV;
354e92a4047SStephen Boyd 	int					step_uV;
355e92a4047SStephen Boyd 	int					set_point_min_uV;
356e92a4047SStephen Boyd 	int					set_point_max_uV;
357e92a4047SStephen Boyd 	unsigned				n_voltages;
358e92a4047SStephen Boyd 	u8					range_sel;
359e92a4047SStephen Boyd };
360e92a4047SStephen Boyd 
361e92a4047SStephen Boyd /*
362e92a4047SStephen Boyd  * The ranges specified in the spmi_voltage_set_points struct must be listed
363e92a4047SStephen Boyd  * so that range[i].set_point_max_uV < range[i+1].set_point_min_uV.
364e92a4047SStephen Boyd  */
365e92a4047SStephen Boyd struct spmi_voltage_set_points {
366e92a4047SStephen Boyd 	struct spmi_voltage_range		*range;
367e92a4047SStephen Boyd 	int					count;
368e92a4047SStephen Boyd 	unsigned				n_voltages;
369e92a4047SStephen Boyd };
370e92a4047SStephen Boyd 
371e92a4047SStephen Boyd struct spmi_regulator {
372e92a4047SStephen Boyd 	struct regulator_desc			desc;
373e92a4047SStephen Boyd 	struct device				*dev;
374e92a4047SStephen Boyd 	struct delayed_work			ocp_work;
375e92a4047SStephen Boyd 	struct regmap				*regmap;
376e92a4047SStephen Boyd 	struct spmi_voltage_set_points		*set_points;
377e92a4047SStephen Boyd 	enum spmi_regulator_logical_type	logical_type;
378e92a4047SStephen Boyd 	int					ocp_irq;
379e92a4047SStephen Boyd 	int					ocp_count;
380e92a4047SStephen Boyd 	int					ocp_max_retries;
381e92a4047SStephen Boyd 	int					ocp_retry_delay_ms;
382e92a4047SStephen Boyd 	int					hpm_min_load;
383e92a4047SStephen Boyd 	int					slew_rate;
384e92a4047SStephen Boyd 	ktime_t					vs_enable_time;
385e92a4047SStephen Boyd 	u16					base;
386e92a4047SStephen Boyd 	struct list_head			node;
387e92a4047SStephen Boyd };
388e92a4047SStephen Boyd 
389e92a4047SStephen Boyd struct spmi_regulator_mapping {
390e92a4047SStephen Boyd 	enum spmi_regulator_type		type;
391e92a4047SStephen Boyd 	enum spmi_regulator_subtype		subtype;
392e92a4047SStephen Boyd 	enum spmi_regulator_logical_type	logical_type;
393e92a4047SStephen Boyd 	u32					revision_min;
394e92a4047SStephen Boyd 	u32					revision_max;
3953b619e3eSRikard Falkeborn 	const struct regulator_ops		*ops;
396e92a4047SStephen Boyd 	struct spmi_voltage_set_points		*set_points;
397e92a4047SStephen Boyd 	int					hpm_min_load;
398e92a4047SStephen Boyd };
399e92a4047SStephen Boyd 
400e92a4047SStephen Boyd struct spmi_regulator_data {
401e92a4047SStephen Boyd 	const char			*name;
402e92a4047SStephen Boyd 	u16				base;
403e92a4047SStephen Boyd 	const char			*supply;
404e92a4047SStephen Boyd 	const char			*ocp;
405e92a4047SStephen Boyd 	u16				force_type;
406e92a4047SStephen Boyd };
407e92a4047SStephen Boyd 
408e92a4047SStephen Boyd #define SPMI_VREG(_type, _subtype, _dig_major_min, _dig_major_max, \
409e92a4047SStephen Boyd 		      _logical_type, _ops_val, _set_points_val, _hpm_min_load) \
410e92a4047SStephen Boyd 	{ \
411e92a4047SStephen Boyd 		.type		= SPMI_REGULATOR_TYPE_##_type, \
412e92a4047SStephen Boyd 		.subtype	= SPMI_REGULATOR_SUBTYPE_##_subtype, \
413e92a4047SStephen Boyd 		.revision_min	= _dig_major_min, \
414e92a4047SStephen Boyd 		.revision_max	= _dig_major_max, \
415e92a4047SStephen Boyd 		.logical_type	= SPMI_REGULATOR_LOGICAL_TYPE_##_logical_type, \
416e92a4047SStephen Boyd 		.ops		= &spmi_##_ops_val##_ops, \
417e92a4047SStephen Boyd 		.set_points	= &_set_points_val##_set_points, \
418e92a4047SStephen Boyd 		.hpm_min_load	= _hpm_min_load, \
419e92a4047SStephen Boyd 	}
420e92a4047SStephen Boyd 
421e92a4047SStephen Boyd #define SPMI_VREG_VS(_subtype, _dig_major_min, _dig_major_max) \
422e92a4047SStephen Boyd 	{ \
423e92a4047SStephen Boyd 		.type		= SPMI_REGULATOR_TYPE_VS, \
424e92a4047SStephen Boyd 		.subtype	= SPMI_REGULATOR_SUBTYPE_##_subtype, \
425e92a4047SStephen Boyd 		.revision_min	= _dig_major_min, \
426e92a4047SStephen Boyd 		.revision_max	= _dig_major_max, \
427e92a4047SStephen Boyd 		.logical_type	= SPMI_REGULATOR_LOGICAL_TYPE_VS, \
428e92a4047SStephen Boyd 		.ops		= &spmi_vs_ops, \
429e92a4047SStephen Boyd 	}
430e92a4047SStephen Boyd 
431e92a4047SStephen Boyd #define SPMI_VOLTAGE_RANGE(_range_sel, _min_uV, _set_point_min_uV, \
432e92a4047SStephen Boyd 			_set_point_max_uV, _max_uV, _step_uV) \
433e92a4047SStephen Boyd 	{ \
434e92a4047SStephen Boyd 		.min_uV			= _min_uV, \
435e92a4047SStephen Boyd 		.max_uV			= _max_uV, \
436e92a4047SStephen Boyd 		.set_point_min_uV	= _set_point_min_uV, \
437e92a4047SStephen Boyd 		.set_point_max_uV	= _set_point_max_uV, \
438e92a4047SStephen Boyd 		.step_uV		= _step_uV, \
439e92a4047SStephen Boyd 		.range_sel		= _range_sel, \
440e92a4047SStephen Boyd 	}
441e92a4047SStephen Boyd 
442e92a4047SStephen Boyd #define DEFINE_SPMI_SET_POINTS(name) \
443e92a4047SStephen Boyd struct spmi_voltage_set_points name##_set_points = { \
444e92a4047SStephen Boyd 	.range	= name##_ranges, \
445e92a4047SStephen Boyd 	.count	= ARRAY_SIZE(name##_ranges), \
446e92a4047SStephen Boyd }
447e92a4047SStephen Boyd 
448e92a4047SStephen Boyd /*
449e92a4047SStephen Boyd  * These tables contain the physically available PMIC regulator voltage setpoint
450e92a4047SStephen Boyd  * ranges.  Where two ranges overlap in hardware, one of the ranges is trimmed
451e92a4047SStephen Boyd  * to ensure that the setpoints available to software are monotonically
452e92a4047SStephen Boyd  * increasing and unique.  The set_voltage callback functions expect these
453e92a4047SStephen Boyd  * properties to hold.
454e92a4047SStephen Boyd  */
455e92a4047SStephen Boyd static struct spmi_voltage_range pldo_ranges[] = {
456e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(2,  750000,  750000, 1537500, 1537500, 12500),
457e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(3, 1500000, 1550000, 3075000, 3075000, 25000),
458e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(4, 1750000, 3100000, 4900000, 4900000, 50000),
459e92a4047SStephen Boyd };
460e92a4047SStephen Boyd 
461e92a4047SStephen Boyd static struct spmi_voltage_range nldo1_ranges[] = {
462e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(2,  750000,  750000, 1537500, 1537500, 12500),
463e92a4047SStephen Boyd };
464e92a4047SStephen Boyd 
465e92a4047SStephen Boyd static struct spmi_voltage_range nldo2_ranges[] = {
466e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0,  375000,       0,       0, 1537500, 12500),
467e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(1,  375000,  375000,  768750,  768750,  6250),
468e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(2,  750000,  775000, 1537500, 1537500, 12500),
469e92a4047SStephen Boyd };
470e92a4047SStephen Boyd 
471e92a4047SStephen Boyd static struct spmi_voltage_range nldo3_ranges[] = {
472e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0,  375000,  375000, 1537500, 1537500, 12500),
473e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(1,  375000,       0,       0, 1537500, 12500),
474e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(2,  750000,       0,       0, 1537500, 12500),
475e92a4047SStephen Boyd };
476e92a4047SStephen Boyd 
477e92a4047SStephen Boyd static struct spmi_voltage_range ln_ldo_ranges[] = {
478e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(1,  690000,  690000, 1110000, 1110000, 60000),
479e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0, 1380000, 1380000, 2220000, 2220000, 120000),
480e92a4047SStephen Boyd };
481e92a4047SStephen Boyd 
482e92a4047SStephen Boyd static struct spmi_voltage_range smps_ranges[] = {
483e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0,  375000,  375000, 1562500, 1562500, 12500),
484e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(1, 1550000, 1575000, 3125000, 3125000, 25000),
485e92a4047SStephen Boyd };
486e92a4047SStephen Boyd 
487e92a4047SStephen Boyd static struct spmi_voltage_range ftsmps_ranges[] = {
488e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0,       0,  350000, 1275000, 1275000,  5000),
489e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(1,       0, 1280000, 2040000, 2040000, 10000),
490e92a4047SStephen Boyd };
491e92a4047SStephen Boyd 
492e92a4047SStephen Boyd static struct spmi_voltage_range ftsmps2p5_ranges[] = {
493e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0,   80000,  350000, 1355000, 1355000,  5000),
494e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(1,  160000, 1360000, 2200000, 2200000, 10000),
495e92a4047SStephen Boyd };
496e92a4047SStephen Boyd 
49742ba89c8SJeffrey Hugo static struct spmi_voltage_range ftsmps426_ranges[] = {
49842ba89c8SJeffrey Hugo 	SPMI_VOLTAGE_RANGE(0,       0,  320000, 1352000, 1352000,  4000),
49942ba89c8SJeffrey Hugo };
50042ba89c8SJeffrey Hugo 
501e92a4047SStephen Boyd static struct spmi_voltage_range boost_ranges[] = {
502e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0, 4000000, 4000000, 5550000, 5550000, 50000),
503e92a4047SStephen Boyd };
504e92a4047SStephen Boyd 
505e92a4047SStephen Boyd static struct spmi_voltage_range boost_byp_ranges[] = {
506e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0, 2500000, 2500000, 5200000, 5650000, 50000),
507e92a4047SStephen Boyd };
508e92a4047SStephen Boyd 
509e92a4047SStephen Boyd static struct spmi_voltage_range ult_lo_smps_ranges[] = {
510e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0,  375000,  375000, 1562500, 1562500, 12500),
511e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(1,  750000,       0,       0, 1525000, 25000),
512e92a4047SStephen Boyd };
513e92a4047SStephen Boyd 
514e92a4047SStephen Boyd static struct spmi_voltage_range ult_ho_smps_ranges[] = {
515e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0, 1550000, 1550000, 2325000, 2325000, 25000),
516e92a4047SStephen Boyd };
517e92a4047SStephen Boyd 
518e92a4047SStephen Boyd static struct spmi_voltage_range ult_nldo_ranges[] = {
519e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0,  375000,  375000, 1537500, 1537500, 12500),
520e92a4047SStephen Boyd };
521e92a4047SStephen Boyd 
522e92a4047SStephen Boyd static struct spmi_voltage_range ult_pldo_ranges[] = {
523e92a4047SStephen Boyd 	SPMI_VOLTAGE_RANGE(0, 1750000, 1750000, 3337500, 3337500, 12500),
524e92a4047SStephen Boyd };
525e92a4047SStephen Boyd 
526*328816c2SAngeloGioacchino Del Regno static struct spmi_voltage_range pldo660_ranges[] = {
527*328816c2SAngeloGioacchino Del Regno 	SPMI_VOLTAGE_RANGE(0, 1504000, 1504000, 3544000, 3544000, 8000),
528*328816c2SAngeloGioacchino Del Regno };
529*328816c2SAngeloGioacchino Del Regno 
530*328816c2SAngeloGioacchino Del Regno static struct spmi_voltage_range nldo660_ranges[] = {
531*328816c2SAngeloGioacchino Del Regno 	SPMI_VOLTAGE_RANGE(0,  320000,  320000, 1304000, 1304000, 8000),
532*328816c2SAngeloGioacchino Del Regno };
533*328816c2SAngeloGioacchino Del Regno 
534*328816c2SAngeloGioacchino Del Regno static struct spmi_voltage_range ht_lvpldo_ranges[] = {
535*328816c2SAngeloGioacchino Del Regno 	SPMI_VOLTAGE_RANGE(0, 1504000, 1504000, 2000000, 2000000, 8000),
536*328816c2SAngeloGioacchino Del Regno };
537*328816c2SAngeloGioacchino Del Regno 
538*328816c2SAngeloGioacchino Del Regno static struct spmi_voltage_range ht_nldo_ranges[] = {
539*328816c2SAngeloGioacchino Del Regno 	SPMI_VOLTAGE_RANGE(0,  312000,  312000, 1304000, 1304000, 8000),
540*328816c2SAngeloGioacchino Del Regno };
541*328816c2SAngeloGioacchino Del Regno 
5420211f68eSJorge Ramirez static struct spmi_voltage_range hfs430_ranges[] = {
5430211f68eSJorge Ramirez 	SPMI_VOLTAGE_RANGE(0, 320000, 320000, 2040000, 2040000, 8000),
5440211f68eSJorge Ramirez };
5450211f68eSJorge Ramirez 
546e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(pldo);
547e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(nldo1);
548e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(nldo2);
549e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(nldo3);
550e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ln_ldo);
551e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(smps);
552e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ftsmps);
553e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ftsmps2p5);
55442ba89c8SJeffrey Hugo static DEFINE_SPMI_SET_POINTS(ftsmps426);
555e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(boost);
556e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(boost_byp);
557e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ult_lo_smps);
558e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ult_ho_smps);
559e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ult_nldo);
560e92a4047SStephen Boyd static DEFINE_SPMI_SET_POINTS(ult_pldo);
561*328816c2SAngeloGioacchino Del Regno static DEFINE_SPMI_SET_POINTS(pldo660);
562*328816c2SAngeloGioacchino Del Regno static DEFINE_SPMI_SET_POINTS(nldo660);
563*328816c2SAngeloGioacchino Del Regno static DEFINE_SPMI_SET_POINTS(ht_lvpldo);
564*328816c2SAngeloGioacchino Del Regno static DEFINE_SPMI_SET_POINTS(ht_nldo);
5650211f68eSJorge Ramirez static DEFINE_SPMI_SET_POINTS(hfs430);
566e92a4047SStephen Boyd 
567e92a4047SStephen Boyd static inline int spmi_vreg_read(struct spmi_regulator *vreg, u16 addr, u8 *buf,
568e92a4047SStephen Boyd 				 int len)
569e92a4047SStephen Boyd {
570e92a4047SStephen Boyd 	return regmap_bulk_read(vreg->regmap, vreg->base + addr, buf, len);
571e92a4047SStephen Boyd }
572e92a4047SStephen Boyd 
573e92a4047SStephen Boyd static inline int spmi_vreg_write(struct spmi_regulator *vreg, u16 addr,
574e92a4047SStephen Boyd 				u8 *buf, int len)
575e92a4047SStephen Boyd {
576e92a4047SStephen Boyd 	return regmap_bulk_write(vreg->regmap, vreg->base + addr, buf, len);
577e92a4047SStephen Boyd }
578e92a4047SStephen Boyd 
579e92a4047SStephen Boyd static int spmi_vreg_update_bits(struct spmi_regulator *vreg, u16 addr, u8 val,
580e92a4047SStephen Boyd 		u8 mask)
581e92a4047SStephen Boyd {
582e92a4047SStephen Boyd 	return regmap_update_bits(vreg->regmap, vreg->base + addr, mask, val);
583e92a4047SStephen Boyd }
584e92a4047SStephen Boyd 
585e92a4047SStephen Boyd static int spmi_regulator_vs_enable(struct regulator_dev *rdev)
586e92a4047SStephen Boyd {
587e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
588e92a4047SStephen Boyd 
589e92a4047SStephen Boyd 	if (vreg->ocp_irq) {
590e92a4047SStephen Boyd 		vreg->ocp_count = 0;
591e92a4047SStephen Boyd 		vreg->vs_enable_time = ktime_get();
592e92a4047SStephen Boyd 	}
593e92a4047SStephen Boyd 
5949d485332SAxel Lin 	return regulator_enable_regmap(rdev);
595e92a4047SStephen Boyd }
596e92a4047SStephen Boyd 
597e2adfacdSStephen Boyd static int spmi_regulator_vs_ocp(struct regulator_dev *rdev)
598e2adfacdSStephen Boyd {
599e2adfacdSStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
600e2adfacdSStephen Boyd 	u8 reg = SPMI_VS_OCP_OVERRIDE;
601e2adfacdSStephen Boyd 
602e2adfacdSStephen Boyd 	return spmi_vreg_write(vreg, SPMI_VS_REG_OCP, &reg, 1);
603e2adfacdSStephen Boyd }
604e2adfacdSStephen Boyd 
605e92a4047SStephen Boyd static int spmi_regulator_select_voltage(struct spmi_regulator *vreg,
6061b5b1968SStephen Boyd 					 int min_uV, int max_uV)
607e92a4047SStephen Boyd {
608e92a4047SStephen Boyd 	const struct spmi_voltage_range *range;
609e92a4047SStephen Boyd 	int uV = min_uV;
610e92a4047SStephen Boyd 	int lim_min_uV, lim_max_uV, i, range_id, range_max_uV;
6111b5b1968SStephen Boyd 	int selector, voltage_sel;
612e92a4047SStephen Boyd 
613e92a4047SStephen Boyd 	/* Check if request voltage is outside of physically settable range. */
614e92a4047SStephen Boyd 	lim_min_uV = vreg->set_points->range[0].set_point_min_uV;
615e92a4047SStephen Boyd 	lim_max_uV =
616e92a4047SStephen Boyd 	  vreg->set_points->range[vreg->set_points->count - 1].set_point_max_uV;
617e92a4047SStephen Boyd 
618e92a4047SStephen Boyd 	if (uV < lim_min_uV && max_uV >= lim_min_uV)
619e92a4047SStephen Boyd 		uV = lim_min_uV;
620e92a4047SStephen Boyd 
621e92a4047SStephen Boyd 	if (uV < lim_min_uV || uV > lim_max_uV) {
622e92a4047SStephen Boyd 		dev_err(vreg->dev,
623e92a4047SStephen Boyd 			"request v=[%d, %d] is outside possible v=[%d, %d]\n",
624e92a4047SStephen Boyd 			 min_uV, max_uV, lim_min_uV, lim_max_uV);
625e92a4047SStephen Boyd 		return -EINVAL;
626e92a4047SStephen Boyd 	}
627e92a4047SStephen Boyd 
628e92a4047SStephen Boyd 	/* Find the range which uV is inside of. */
629e92a4047SStephen Boyd 	for (i = vreg->set_points->count - 1; i > 0; i--) {
630e92a4047SStephen Boyd 		range_max_uV = vreg->set_points->range[i - 1].set_point_max_uV;
631e92a4047SStephen Boyd 		if (uV > range_max_uV && range_max_uV > 0)
632e92a4047SStephen Boyd 			break;
633e92a4047SStephen Boyd 	}
634e92a4047SStephen Boyd 
635e92a4047SStephen Boyd 	range_id = i;
636e92a4047SStephen Boyd 	range = &vreg->set_points->range[range_id];
637e92a4047SStephen Boyd 
638e92a4047SStephen Boyd 	/*
639e92a4047SStephen Boyd 	 * Force uV to be an allowed set point by applying a ceiling function to
640e92a4047SStephen Boyd 	 * the uV value.
641e92a4047SStephen Boyd 	 */
6421b5b1968SStephen Boyd 	voltage_sel = DIV_ROUND_UP(uV - range->min_uV, range->step_uV);
6431b5b1968SStephen Boyd 	uV = voltage_sel * range->step_uV + range->min_uV;
644e92a4047SStephen Boyd 
645e92a4047SStephen Boyd 	if (uV > max_uV) {
646e92a4047SStephen Boyd 		dev_err(vreg->dev,
647e92a4047SStephen Boyd 			"request v=[%d, %d] cannot be met by any set point; "
648e92a4047SStephen Boyd 			"next set point: %d\n",
649e92a4047SStephen Boyd 			min_uV, max_uV, uV);
650e92a4047SStephen Boyd 		return -EINVAL;
651e92a4047SStephen Boyd 	}
652e92a4047SStephen Boyd 
6531b5b1968SStephen Boyd 	selector = 0;
654e92a4047SStephen Boyd 	for (i = 0; i < range_id; i++)
6551b5b1968SStephen Boyd 		selector += vreg->set_points->range[i].n_voltages;
6561b5b1968SStephen Boyd 	selector += (uV - range->set_point_min_uV) / range->step_uV;
657e92a4047SStephen Boyd 
6581b5b1968SStephen Boyd 	return selector;
6591b5b1968SStephen Boyd }
6601b5b1968SStephen Boyd 
6611b5b1968SStephen Boyd static int spmi_sw_selector_to_hw(struct spmi_regulator *vreg,
6621b5b1968SStephen Boyd 				  unsigned selector, u8 *range_sel,
6631b5b1968SStephen Boyd 				  u8 *voltage_sel)
6641b5b1968SStephen Boyd {
6651b5b1968SStephen Boyd 	const struct spmi_voltage_range *range, *end;
666ab953b9dSStephen Boyd 	unsigned offset;
6671b5b1968SStephen Boyd 
6681b5b1968SStephen Boyd 	range = vreg->set_points->range;
6691b5b1968SStephen Boyd 	end = range + vreg->set_points->count;
6701b5b1968SStephen Boyd 
6711b5b1968SStephen Boyd 	for (; range < end; range++) {
6721b5b1968SStephen Boyd 		if (selector < range->n_voltages) {
673ab953b9dSStephen Boyd 			/*
674ab953b9dSStephen Boyd 			 * hardware selectors between set point min and real
675ab953b9dSStephen Boyd 			 * min are invalid so we ignore them
676ab953b9dSStephen Boyd 			 */
677ab953b9dSStephen Boyd 			offset = range->set_point_min_uV - range->min_uV;
678ab953b9dSStephen Boyd 			offset /= range->step_uV;
679ab953b9dSStephen Boyd 			*voltage_sel = selector + offset;
6801b5b1968SStephen Boyd 			*range_sel = range->range_sel;
681e92a4047SStephen Boyd 			return 0;
682e92a4047SStephen Boyd 		}
683e92a4047SStephen Boyd 
6841b5b1968SStephen Boyd 		selector -= range->n_voltages;
6851b5b1968SStephen Boyd 	}
6861b5b1968SStephen Boyd 
6871b5b1968SStephen Boyd 	return -EINVAL;
6881b5b1968SStephen Boyd }
6891b5b1968SStephen Boyd 
6901b5b1968SStephen Boyd static int spmi_hw_selector_to_sw(struct spmi_regulator *vreg, u8 hw_sel,
6911b5b1968SStephen Boyd 				  const struct spmi_voltage_range *range)
6921b5b1968SStephen Boyd {
693ab953b9dSStephen Boyd 	unsigned sw_sel = 0;
694ab953b9dSStephen Boyd 	unsigned offset, max_hw_sel;
6951b5b1968SStephen Boyd 	const struct spmi_voltage_range *r = vreg->set_points->range;
696ab953b9dSStephen Boyd 	const struct spmi_voltage_range *end = r + vreg->set_points->count;
6971b5b1968SStephen Boyd 
698ab953b9dSStephen Boyd 	for (; r < end; r++) {
699ab953b9dSStephen Boyd 		if (r == range && range->n_voltages) {
700ab953b9dSStephen Boyd 			/*
701ab953b9dSStephen Boyd 			 * hardware selectors between set point min and real
702ab953b9dSStephen Boyd 			 * min and between set point max and real max are
703ab953b9dSStephen Boyd 			 * invalid so we return an error if they're
704ab953b9dSStephen Boyd 			 * programmed into the hardware
705ab953b9dSStephen Boyd 			 */
706ab953b9dSStephen Boyd 			offset = range->set_point_min_uV - range->min_uV;
707ab953b9dSStephen Boyd 			offset /= range->step_uV;
708ab953b9dSStephen Boyd 			if (hw_sel < offset)
709ab953b9dSStephen Boyd 				return -EINVAL;
710ab953b9dSStephen Boyd 
711ab953b9dSStephen Boyd 			max_hw_sel = range->set_point_max_uV - range->min_uV;
712ab953b9dSStephen Boyd 			max_hw_sel /= range->step_uV;
713ab953b9dSStephen Boyd 			if (hw_sel > max_hw_sel)
714ab953b9dSStephen Boyd 				return -EINVAL;
715ab953b9dSStephen Boyd 
716ab953b9dSStephen Boyd 			return sw_sel + hw_sel - offset;
717ab953b9dSStephen Boyd 		}
7181b5b1968SStephen Boyd 		sw_sel += r->n_voltages;
7191b5b1968SStephen Boyd 	}
7201b5b1968SStephen Boyd 
721ab953b9dSStephen Boyd 	return -EINVAL;
7221b5b1968SStephen Boyd }
7231b5b1968SStephen Boyd 
724e92a4047SStephen Boyd static const struct spmi_voltage_range *
725e92a4047SStephen Boyd spmi_regulator_find_range(struct spmi_regulator *vreg)
726e92a4047SStephen Boyd {
727e92a4047SStephen Boyd 	u8 range_sel;
728e92a4047SStephen Boyd 	const struct spmi_voltage_range *range, *end;
729e92a4047SStephen Boyd 
730e92a4047SStephen Boyd 	range = vreg->set_points->range;
731e92a4047SStephen Boyd 	end = range + vreg->set_points->count;
732e92a4047SStephen Boyd 
733e92a4047SStephen Boyd 	spmi_vreg_read(vreg, SPMI_COMMON_REG_VOLTAGE_RANGE, &range_sel, 1);
734e92a4047SStephen Boyd 
735e92a4047SStephen Boyd 	for (; range < end; range++)
736e92a4047SStephen Boyd 		if (range->range_sel == range_sel)
737e92a4047SStephen Boyd 			return range;
738e92a4047SStephen Boyd 
739e92a4047SStephen Boyd 	return NULL;
740e92a4047SStephen Boyd }
741e92a4047SStephen Boyd 
742e92a4047SStephen Boyd static int spmi_regulator_select_voltage_same_range(struct spmi_regulator *vreg,
7431b5b1968SStephen Boyd 		int min_uV, int max_uV)
744e92a4047SStephen Boyd {
745e92a4047SStephen Boyd 	const struct spmi_voltage_range *range;
746e92a4047SStephen Boyd 	int uV = min_uV;
7471b5b1968SStephen Boyd 	int i, selector;
748e92a4047SStephen Boyd 
749e92a4047SStephen Boyd 	range = spmi_regulator_find_range(vreg);
750e92a4047SStephen Boyd 	if (!range)
751e92a4047SStephen Boyd 		goto different_range;
752e92a4047SStephen Boyd 
753e92a4047SStephen Boyd 	if (uV < range->min_uV && max_uV >= range->min_uV)
754e92a4047SStephen Boyd 		uV = range->min_uV;
755e92a4047SStephen Boyd 
756e92a4047SStephen Boyd 	if (uV < range->min_uV || uV > range->max_uV) {
757e92a4047SStephen Boyd 		/* Current range doesn't support the requested voltage. */
758e92a4047SStephen Boyd 		goto different_range;
759e92a4047SStephen Boyd 	}
760e92a4047SStephen Boyd 
761e92a4047SStephen Boyd 	/*
762e92a4047SStephen Boyd 	 * Force uV to be an allowed set point by applying a ceiling function to
763e92a4047SStephen Boyd 	 * the uV value.
764e92a4047SStephen Boyd 	 */
7651b5b1968SStephen Boyd 	uV = DIV_ROUND_UP(uV - range->min_uV, range->step_uV);
7661b5b1968SStephen Boyd 	uV = uV * range->step_uV + range->min_uV;
767e92a4047SStephen Boyd 
768e92a4047SStephen Boyd 	if (uV > max_uV) {
769e92a4047SStephen Boyd 		/*
770e92a4047SStephen Boyd 		 * No set point in the current voltage range is within the
771e92a4047SStephen Boyd 		 * requested min_uV to max_uV range.
772e92a4047SStephen Boyd 		 */
773e92a4047SStephen Boyd 		goto different_range;
774e92a4047SStephen Boyd 	}
775e92a4047SStephen Boyd 
7761b5b1968SStephen Boyd 	selector = 0;
777e92a4047SStephen Boyd 	for (i = 0; i < vreg->set_points->count; i++) {
778e92a4047SStephen Boyd 		if (uV >= vreg->set_points->range[i].set_point_min_uV
7799b2dfee3SStephen Boyd 		    && uV <= vreg->set_points->range[i].set_point_max_uV) {
7801b5b1968SStephen Boyd 			selector +=
781e92a4047SStephen Boyd 			    (uV - vreg->set_points->range[i].set_point_min_uV)
782e92a4047SStephen Boyd 				/ vreg->set_points->range[i].step_uV;
783e92a4047SStephen Boyd 			break;
7849b2dfee3SStephen Boyd 		}
785e92a4047SStephen Boyd 
7861b5b1968SStephen Boyd 		selector += vreg->set_points->range[i].n_voltages;
787e92a4047SStephen Boyd 	}
788e92a4047SStephen Boyd 
7891b5b1968SStephen Boyd 	if (selector >= vreg->set_points->n_voltages)
790e92a4047SStephen Boyd 		goto different_range;
791e92a4047SStephen Boyd 
792b1d21a24SStephen Boyd 	return selector;
793e92a4047SStephen Boyd 
794e92a4047SStephen Boyd different_range:
7951b5b1968SStephen Boyd 	return spmi_regulator_select_voltage(vreg, min_uV, max_uV);
796e92a4047SStephen Boyd }
797e92a4047SStephen Boyd 
7981b5b1968SStephen Boyd static int spmi_regulator_common_map_voltage(struct regulator_dev *rdev,
7991b5b1968SStephen Boyd 					     int min_uV, int max_uV)
8001b5b1968SStephen Boyd {
8011b5b1968SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
8021b5b1968SStephen Boyd 
8031b5b1968SStephen Boyd 	/*
8041b5b1968SStephen Boyd 	 * Favor staying in the current voltage range if possible.  This avoids
8051b5b1968SStephen Boyd 	 * voltage spikes that occur when changing the voltage range.
8061b5b1968SStephen Boyd 	 */
8071b5b1968SStephen Boyd 	return spmi_regulator_select_voltage_same_range(vreg, min_uV, max_uV);
8081b5b1968SStephen Boyd }
8091b5b1968SStephen Boyd 
8101b5b1968SStephen Boyd static int
8111b5b1968SStephen Boyd spmi_regulator_common_set_voltage(struct regulator_dev *rdev, unsigned selector)
812e92a4047SStephen Boyd {
813e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
814e92a4047SStephen Boyd 	int ret;
815e92a4047SStephen Boyd 	u8 buf[2];
816e92a4047SStephen Boyd 	u8 range_sel, voltage_sel;
817e92a4047SStephen Boyd 
8181b5b1968SStephen Boyd 	ret = spmi_sw_selector_to_hw(vreg, selector, &range_sel, &voltage_sel);
819e92a4047SStephen Boyd 	if (ret)
820e92a4047SStephen Boyd 		return ret;
821e92a4047SStephen Boyd 
822e92a4047SStephen Boyd 	buf[0] = range_sel;
823e92a4047SStephen Boyd 	buf[1] = voltage_sel;
824e92a4047SStephen Boyd 	return spmi_vreg_write(vreg, SPMI_COMMON_REG_VOLTAGE_RANGE, buf, 2);
825e92a4047SStephen Boyd }
826e92a4047SStephen Boyd 
82742ba89c8SJeffrey Hugo static int spmi_regulator_common_list_voltage(struct regulator_dev *rdev,
82842ba89c8SJeffrey Hugo 					      unsigned selector);
82942ba89c8SJeffrey Hugo 
83042ba89c8SJeffrey Hugo static int spmi_regulator_ftsmps426_set_voltage(struct regulator_dev *rdev,
83142ba89c8SJeffrey Hugo 					      unsigned selector)
83242ba89c8SJeffrey Hugo {
83342ba89c8SJeffrey Hugo 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
83442ba89c8SJeffrey Hugo 	u8 buf[2];
83542ba89c8SJeffrey Hugo 	int mV;
83642ba89c8SJeffrey Hugo 
83742ba89c8SJeffrey Hugo 	mV = spmi_regulator_common_list_voltage(rdev, selector) / 1000;
83842ba89c8SJeffrey Hugo 
83942ba89c8SJeffrey Hugo 	buf[0] = mV & 0xff;
84042ba89c8SJeffrey Hugo 	buf[1] = mV >> 8;
84142ba89c8SJeffrey Hugo 	return spmi_vreg_write(vreg, SPMI_FTSMPS426_REG_VOLTAGE_LSB, buf, 2);
84242ba89c8SJeffrey Hugo }
84342ba89c8SJeffrey Hugo 
844e92a4047SStephen Boyd static int spmi_regulator_set_voltage_time_sel(struct regulator_dev *rdev,
845e92a4047SStephen Boyd 		unsigned int old_selector, unsigned int new_selector)
846e92a4047SStephen Boyd {
847e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
848e92a4047SStephen Boyd 	int diff_uV;
849e92a4047SStephen Boyd 
85061d7fdc4SJeffrey Hugo 	diff_uV = abs(spmi_regulator_common_list_voltage(rdev, new_selector) -
85161d7fdc4SJeffrey Hugo 		      spmi_regulator_common_list_voltage(rdev, old_selector));
852e92a4047SStephen Boyd 
853e92a4047SStephen Boyd 	return DIV_ROUND_UP(diff_uV, vreg->slew_rate);
854e92a4047SStephen Boyd }
855e92a4047SStephen Boyd 
856e92a4047SStephen Boyd static int spmi_regulator_common_get_voltage(struct regulator_dev *rdev)
857e92a4047SStephen Boyd {
858e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
859e92a4047SStephen Boyd 	const struct spmi_voltage_range *range;
860e92a4047SStephen Boyd 	u8 voltage_sel;
861e92a4047SStephen Boyd 
862e92a4047SStephen Boyd 	spmi_vreg_read(vreg, SPMI_COMMON_REG_VOLTAGE_SET, &voltage_sel, 1);
863e92a4047SStephen Boyd 
864e92a4047SStephen Boyd 	range = spmi_regulator_find_range(vreg);
865e92a4047SStephen Boyd 	if (!range)
8661b5b1968SStephen Boyd 		return -EINVAL;
867e92a4047SStephen Boyd 
8681b5b1968SStephen Boyd 	return spmi_hw_selector_to_sw(vreg, voltage_sel, range);
8691b5b1968SStephen Boyd }
8701b5b1968SStephen Boyd 
87142ba89c8SJeffrey Hugo static int spmi_regulator_ftsmps426_get_voltage(struct regulator_dev *rdev)
87242ba89c8SJeffrey Hugo {
87342ba89c8SJeffrey Hugo 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
87442ba89c8SJeffrey Hugo 	const struct spmi_voltage_range *range;
87542ba89c8SJeffrey Hugo 	u8 buf[2];
87642ba89c8SJeffrey Hugo 	int uV;
87742ba89c8SJeffrey Hugo 
87842ba89c8SJeffrey Hugo 	spmi_vreg_read(vreg, SPMI_FTSMPS426_REG_VOLTAGE_LSB, buf, 2);
87942ba89c8SJeffrey Hugo 
88042ba89c8SJeffrey Hugo 	uV = (((unsigned int)buf[1] << 8) | (unsigned int)buf[0]) * 1000;
88142ba89c8SJeffrey Hugo 	range = vreg->set_points->range;
88242ba89c8SJeffrey Hugo 
88342ba89c8SJeffrey Hugo 	return (uV - range->set_point_min_uV) / range->step_uV;
88442ba89c8SJeffrey Hugo }
88542ba89c8SJeffrey Hugo 
8861b5b1968SStephen Boyd static int spmi_regulator_single_map_voltage(struct regulator_dev *rdev,
8871b5b1968SStephen Boyd 		int min_uV, int max_uV)
8881b5b1968SStephen Boyd {
8891b5b1968SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
8901b5b1968SStephen Boyd 
8911b5b1968SStephen Boyd 	return spmi_regulator_select_voltage(vreg, min_uV, max_uV);
892e92a4047SStephen Boyd }
893e92a4047SStephen Boyd 
894e92a4047SStephen Boyd static int spmi_regulator_single_range_set_voltage(struct regulator_dev *rdev,
8951b5b1968SStephen Boyd 						   unsigned selector)
896e92a4047SStephen Boyd {
897e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
8981b5b1968SStephen Boyd 	u8 sel = selector;
899e92a4047SStephen Boyd 
900e92a4047SStephen Boyd 	/*
901e92a4047SStephen Boyd 	 * Certain types of regulators do not have a range select register so
902e92a4047SStephen Boyd 	 * only voltage set register needs to be written.
903e92a4047SStephen Boyd 	 */
904e92a4047SStephen Boyd 	return spmi_vreg_write(vreg, SPMI_COMMON_REG_VOLTAGE_SET, &sel, 1);
905e92a4047SStephen Boyd }
906e92a4047SStephen Boyd 
907e92a4047SStephen Boyd static int spmi_regulator_single_range_get_voltage(struct regulator_dev *rdev)
908e92a4047SStephen Boyd {
909e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
9101b5b1968SStephen Boyd 	u8 selector;
9111b5b1968SStephen Boyd 	int ret;
912e92a4047SStephen Boyd 
9131b5b1968SStephen Boyd 	ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_VOLTAGE_SET, &selector, 1);
9141b5b1968SStephen Boyd 	if (ret)
9151b5b1968SStephen Boyd 		return ret;
916e92a4047SStephen Boyd 
9171b5b1968SStephen Boyd 	return selector;
918e92a4047SStephen Boyd }
919e92a4047SStephen Boyd 
920e92a4047SStephen Boyd static int spmi_regulator_ult_lo_smps_set_voltage(struct regulator_dev *rdev,
9211b5b1968SStephen Boyd 						  unsigned selector)
922e92a4047SStephen Boyd {
923e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
924e92a4047SStephen Boyd 	int ret;
925e92a4047SStephen Boyd 	u8 range_sel, voltage_sel;
926e92a4047SStephen Boyd 
9271b5b1968SStephen Boyd 	ret = spmi_sw_selector_to_hw(vreg, selector, &range_sel, &voltage_sel);
928e92a4047SStephen Boyd 	if (ret)
929e92a4047SStephen Boyd 		return ret;
930e92a4047SStephen Boyd 
931e92a4047SStephen Boyd 	/*
932e92a4047SStephen Boyd 	 * Calculate VSET based on range
933e92a4047SStephen Boyd 	 * In case of range 0: voltage_sel is a 7 bit value, can be written
934e92a4047SStephen Boyd 	 *			witout any modification.
935e92a4047SStephen Boyd 	 * In case of range 1: voltage_sel is a 5 bit value, bits[7-5] set to
936e92a4047SStephen Boyd 	 *			[011].
937e92a4047SStephen Boyd 	 */
938e92a4047SStephen Boyd 	if (range_sel == 1)
939e92a4047SStephen Boyd 		voltage_sel |= ULT_SMPS_RANGE_SPLIT;
940e92a4047SStephen Boyd 
9410f94bffaSJulia Lawall 	return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_VOLTAGE_SET,
942e92a4047SStephen Boyd 				     voltage_sel, 0xff);
943e92a4047SStephen Boyd }
944e92a4047SStephen Boyd 
945e92a4047SStephen Boyd static int spmi_regulator_ult_lo_smps_get_voltage(struct regulator_dev *rdev)
946e92a4047SStephen Boyd {
947e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
948e92a4047SStephen Boyd 	const struct spmi_voltage_range *range;
949e92a4047SStephen Boyd 	u8 voltage_sel;
950e92a4047SStephen Boyd 
951e92a4047SStephen Boyd 	spmi_vreg_read(vreg, SPMI_COMMON_REG_VOLTAGE_SET, &voltage_sel, 1);
952e92a4047SStephen Boyd 
953e92a4047SStephen Boyd 	range = spmi_regulator_find_range(vreg);
954e92a4047SStephen Boyd 	if (!range)
9551b5b1968SStephen Boyd 		return -EINVAL;
956e92a4047SStephen Boyd 
957e92a4047SStephen Boyd 	if (range->range_sel == 1)
958e92a4047SStephen Boyd 		voltage_sel &= ~ULT_SMPS_RANGE_SPLIT;
959e92a4047SStephen Boyd 
9601b5b1968SStephen Boyd 	return spmi_hw_selector_to_sw(vreg, voltage_sel, range);
961e92a4047SStephen Boyd }
962e92a4047SStephen Boyd 
963e92a4047SStephen Boyd static int spmi_regulator_common_list_voltage(struct regulator_dev *rdev,
964e92a4047SStephen Boyd 			unsigned selector)
965e92a4047SStephen Boyd {
966e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
967e92a4047SStephen Boyd 	int uV = 0;
968e92a4047SStephen Boyd 	int i;
969e92a4047SStephen Boyd 
970e92a4047SStephen Boyd 	if (selector >= vreg->set_points->n_voltages)
971e92a4047SStephen Boyd 		return 0;
972e92a4047SStephen Boyd 
973e92a4047SStephen Boyd 	for (i = 0; i < vreg->set_points->count; i++) {
9749b2dfee3SStephen Boyd 		if (selector < vreg->set_points->range[i].n_voltages) {
975e92a4047SStephen Boyd 			uV = selector * vreg->set_points->range[i].step_uV
976e92a4047SStephen Boyd 				+ vreg->set_points->range[i].set_point_min_uV;
977e92a4047SStephen Boyd 			break;
9789b2dfee3SStephen Boyd 		}
979e92a4047SStephen Boyd 
980e92a4047SStephen Boyd 		selector -= vreg->set_points->range[i].n_voltages;
981e92a4047SStephen Boyd 	}
982e92a4047SStephen Boyd 
983e92a4047SStephen Boyd 	return uV;
984e92a4047SStephen Boyd }
985e92a4047SStephen Boyd 
986e92a4047SStephen Boyd static int
987e92a4047SStephen Boyd spmi_regulator_common_set_bypass(struct regulator_dev *rdev, bool enable)
988e92a4047SStephen Boyd {
989e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
990e92a4047SStephen Boyd 	u8 mask = SPMI_COMMON_MODE_BYPASS_MASK;
991e92a4047SStephen Boyd 	u8 val = 0;
992e92a4047SStephen Boyd 
993e92a4047SStephen Boyd 	if (enable)
994e92a4047SStephen Boyd 		val = mask;
995e92a4047SStephen Boyd 
996e92a4047SStephen Boyd 	return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_MODE, val, mask);
997e92a4047SStephen Boyd }
998e92a4047SStephen Boyd 
999e92a4047SStephen Boyd static int
1000e92a4047SStephen Boyd spmi_regulator_common_get_bypass(struct regulator_dev *rdev, bool *enable)
1001e92a4047SStephen Boyd {
1002e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
1003e92a4047SStephen Boyd 	u8 val;
1004e92a4047SStephen Boyd 	int ret;
1005e92a4047SStephen Boyd 
1006e92a4047SStephen Boyd 	ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_MODE, &val, 1);
1007e92a4047SStephen Boyd 	*enable = val & SPMI_COMMON_MODE_BYPASS_MASK;
1008e92a4047SStephen Boyd 
1009e92a4047SStephen Boyd 	return ret;
1010e92a4047SStephen Boyd }
1011e92a4047SStephen Boyd 
1012e92a4047SStephen Boyd static unsigned int spmi_regulator_common_get_mode(struct regulator_dev *rdev)
1013e92a4047SStephen Boyd {
1014e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
1015e92a4047SStephen Boyd 	u8 reg;
1016e92a4047SStephen Boyd 
1017e92a4047SStephen Boyd 	spmi_vreg_read(vreg, SPMI_COMMON_REG_MODE, &reg, 1);
1018e92a4047SStephen Boyd 
1019ba576a62SJeffrey Hugo 	reg &= SPMI_COMMON_MODE_HPM_MASK | SPMI_COMMON_MODE_AUTO_MASK;
1020ba576a62SJeffrey Hugo 
1021ba576a62SJeffrey Hugo 	switch (reg) {
1022ba576a62SJeffrey Hugo 	case SPMI_COMMON_MODE_HPM_MASK:
1023e92a4047SStephen Boyd 		return REGULATOR_MODE_NORMAL;
1024ba576a62SJeffrey Hugo 	case SPMI_COMMON_MODE_AUTO_MASK:
1025e2adfacdSStephen Boyd 		return REGULATOR_MODE_FAST;
1026ba576a62SJeffrey Hugo 	default:
1027e92a4047SStephen Boyd 		return REGULATOR_MODE_IDLE;
1028e92a4047SStephen Boyd 	}
1029ba576a62SJeffrey Hugo }
1030e92a4047SStephen Boyd 
103142ba89c8SJeffrey Hugo static unsigned int spmi_regulator_ftsmps426_get_mode(struct regulator_dev *rdev)
103242ba89c8SJeffrey Hugo {
103342ba89c8SJeffrey Hugo 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
103442ba89c8SJeffrey Hugo 	u8 reg;
103542ba89c8SJeffrey Hugo 
103642ba89c8SJeffrey Hugo 	spmi_vreg_read(vreg, SPMI_COMMON_REG_MODE, &reg, 1);
103742ba89c8SJeffrey Hugo 
103842ba89c8SJeffrey Hugo 	switch (reg) {
103942ba89c8SJeffrey Hugo 	case SPMI_FTSMPS426_MODE_HPM_MASK:
104042ba89c8SJeffrey Hugo 		return REGULATOR_MODE_NORMAL;
104142ba89c8SJeffrey Hugo 	case SPMI_FTSMPS426_MODE_AUTO_MASK:
104242ba89c8SJeffrey Hugo 		return REGULATOR_MODE_FAST;
104342ba89c8SJeffrey Hugo 	default:
104442ba89c8SJeffrey Hugo 		return REGULATOR_MODE_IDLE;
104542ba89c8SJeffrey Hugo 	}
104642ba89c8SJeffrey Hugo }
104742ba89c8SJeffrey Hugo 
1048e92a4047SStephen Boyd static int
1049e92a4047SStephen Boyd spmi_regulator_common_set_mode(struct regulator_dev *rdev, unsigned int mode)
1050e92a4047SStephen Boyd {
1051e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
1052e2adfacdSStephen Boyd 	u8 mask = SPMI_COMMON_MODE_HPM_MASK | SPMI_COMMON_MODE_AUTO_MASK;
1053ba576a62SJeffrey Hugo 	u8 val;
1054e92a4047SStephen Boyd 
1055ba576a62SJeffrey Hugo 	switch (mode) {
1056ba576a62SJeffrey Hugo 	case REGULATOR_MODE_NORMAL:
1057e2adfacdSStephen Boyd 		val = SPMI_COMMON_MODE_HPM_MASK;
1058ba576a62SJeffrey Hugo 		break;
1059ba576a62SJeffrey Hugo 	case REGULATOR_MODE_FAST:
1060e2adfacdSStephen Boyd 		val = SPMI_COMMON_MODE_AUTO_MASK;
1061ba576a62SJeffrey Hugo 		break;
1062ba576a62SJeffrey Hugo 	default:
1063ba576a62SJeffrey Hugo 		val = 0;
1064ba576a62SJeffrey Hugo 		break;
1065ba576a62SJeffrey Hugo 	}
1066e92a4047SStephen Boyd 
1067e92a4047SStephen Boyd 	return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_MODE, val, mask);
1068e92a4047SStephen Boyd }
1069e92a4047SStephen Boyd 
1070e92a4047SStephen Boyd static int
107142ba89c8SJeffrey Hugo spmi_regulator_ftsmps426_set_mode(struct regulator_dev *rdev, unsigned int mode)
107242ba89c8SJeffrey Hugo {
107342ba89c8SJeffrey Hugo 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
107442ba89c8SJeffrey Hugo 	u8 mask = SPMI_FTSMPS426_MODE_MASK;
107542ba89c8SJeffrey Hugo 	u8 val;
107642ba89c8SJeffrey Hugo 
107742ba89c8SJeffrey Hugo 	switch (mode) {
107842ba89c8SJeffrey Hugo 	case REGULATOR_MODE_NORMAL:
107942ba89c8SJeffrey Hugo 		val = SPMI_FTSMPS426_MODE_HPM_MASK;
108042ba89c8SJeffrey Hugo 		break;
108142ba89c8SJeffrey Hugo 	case REGULATOR_MODE_FAST:
108242ba89c8SJeffrey Hugo 		val = SPMI_FTSMPS426_MODE_AUTO_MASK;
108342ba89c8SJeffrey Hugo 		break;
108442ba89c8SJeffrey Hugo 	case REGULATOR_MODE_IDLE:
108542ba89c8SJeffrey Hugo 		val = SPMI_FTSMPS426_MODE_LPM_MASK;
108642ba89c8SJeffrey Hugo 		break;
108742ba89c8SJeffrey Hugo 	default:
108842ba89c8SJeffrey Hugo 		return -EINVAL;
108942ba89c8SJeffrey Hugo 	}
109042ba89c8SJeffrey Hugo 
109142ba89c8SJeffrey Hugo 	return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_MODE, val, mask);
109242ba89c8SJeffrey Hugo }
109342ba89c8SJeffrey Hugo 
109442ba89c8SJeffrey Hugo static int
1095e92a4047SStephen Boyd spmi_regulator_common_set_load(struct regulator_dev *rdev, int load_uA)
1096e92a4047SStephen Boyd {
1097e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
1098e92a4047SStephen Boyd 	unsigned int mode;
1099e92a4047SStephen Boyd 
1100e92a4047SStephen Boyd 	if (load_uA >= vreg->hpm_min_load)
1101e92a4047SStephen Boyd 		mode = REGULATOR_MODE_NORMAL;
1102e92a4047SStephen Boyd 	else
1103e92a4047SStephen Boyd 		mode = REGULATOR_MODE_IDLE;
1104e92a4047SStephen Boyd 
1105e92a4047SStephen Boyd 	return spmi_regulator_common_set_mode(rdev, mode);
1106e92a4047SStephen Boyd }
1107e92a4047SStephen Boyd 
1108e92a4047SStephen Boyd static int spmi_regulator_common_set_pull_down(struct regulator_dev *rdev)
1109e92a4047SStephen Boyd {
1110e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
1111e92a4047SStephen Boyd 	unsigned int mask = SPMI_COMMON_PULL_DOWN_ENABLE_MASK;
1112e92a4047SStephen Boyd 
1113e92a4047SStephen Boyd 	return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_PULL_DOWN,
1114e92a4047SStephen Boyd 				     mask, mask);
1115e92a4047SStephen Boyd }
1116e92a4047SStephen Boyd 
1117e92a4047SStephen Boyd static int spmi_regulator_common_set_soft_start(struct regulator_dev *rdev)
1118e92a4047SStephen Boyd {
1119e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
1120e92a4047SStephen Boyd 	unsigned int mask = SPMI_LDO_SOFT_START_ENABLE_MASK;
1121e92a4047SStephen Boyd 
1122e92a4047SStephen Boyd 	return spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_SOFT_START,
1123e92a4047SStephen Boyd 				     mask, mask);
1124e92a4047SStephen Boyd }
1125e92a4047SStephen Boyd 
1126e92a4047SStephen Boyd static int spmi_regulator_set_ilim(struct regulator_dev *rdev, int ilim_uA)
1127e92a4047SStephen Boyd {
1128e92a4047SStephen Boyd 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
1129e92a4047SStephen Boyd 	enum spmi_regulator_logical_type type = vreg->logical_type;
1130e92a4047SStephen Boyd 	unsigned int current_reg;
1131e92a4047SStephen Boyd 	u8 reg;
1132e92a4047SStephen Boyd 	u8 mask = SPMI_BOOST_CURRENT_LIMIT_MASK |
1133e92a4047SStephen Boyd 		  SPMI_BOOST_CURRENT_LIMIT_ENABLE_MASK;
1134e92a4047SStephen Boyd 	int max = (SPMI_BOOST_CURRENT_LIMIT_MASK + 1) * 500;
1135e92a4047SStephen Boyd 
1136e92a4047SStephen Boyd 	if (type == SPMI_REGULATOR_LOGICAL_TYPE_BOOST)
1137e92a4047SStephen Boyd 		current_reg = SPMI_BOOST_REG_CURRENT_LIMIT;
1138e92a4047SStephen Boyd 	else
1139e92a4047SStephen Boyd 		current_reg = SPMI_BOOST_BYP_REG_CURRENT_LIMIT;
1140e92a4047SStephen Boyd 
1141e92a4047SStephen Boyd 	if (ilim_uA > max || ilim_uA <= 0)
1142e92a4047SStephen Boyd 		return -EINVAL;
1143e92a4047SStephen Boyd 
1144e92a4047SStephen Boyd 	reg = (ilim_uA - 1) / 500;
1145e92a4047SStephen Boyd 	reg |= SPMI_BOOST_CURRENT_LIMIT_ENABLE_MASK;
1146e92a4047SStephen Boyd 
1147e92a4047SStephen Boyd 	return spmi_vreg_update_bits(vreg, current_reg, reg, mask);
1148e92a4047SStephen Boyd }
1149e92a4047SStephen Boyd 
1150e92a4047SStephen Boyd static int spmi_regulator_vs_clear_ocp(struct spmi_regulator *vreg)
1151e92a4047SStephen Boyd {
1152e92a4047SStephen Boyd 	int ret;
1153e92a4047SStephen Boyd 
1154e92a4047SStephen Boyd 	ret = spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_ENABLE,
1155e92a4047SStephen Boyd 		SPMI_COMMON_DISABLE, SPMI_COMMON_ENABLE_MASK);
1156e92a4047SStephen Boyd 
1157e92a4047SStephen Boyd 	vreg->vs_enable_time = ktime_get();
1158e92a4047SStephen Boyd 
1159e92a4047SStephen Boyd 	ret = spmi_vreg_update_bits(vreg, SPMI_COMMON_REG_ENABLE,
1160e92a4047SStephen Boyd 		SPMI_COMMON_ENABLE, SPMI_COMMON_ENABLE_MASK);
1161e92a4047SStephen Boyd 
1162e92a4047SStephen Boyd 	return ret;
1163e92a4047SStephen Boyd }
1164e92a4047SStephen Boyd 
1165e92a4047SStephen Boyd static void spmi_regulator_vs_ocp_work(struct work_struct *work)
1166e92a4047SStephen Boyd {
1167e92a4047SStephen Boyd 	struct delayed_work *dwork = to_delayed_work(work);
1168e92a4047SStephen Boyd 	struct spmi_regulator *vreg
1169e92a4047SStephen Boyd 		= container_of(dwork, struct spmi_regulator, ocp_work);
1170e92a4047SStephen Boyd 
1171e92a4047SStephen Boyd 	spmi_regulator_vs_clear_ocp(vreg);
1172e92a4047SStephen Boyd }
1173e92a4047SStephen Boyd 
1174e92a4047SStephen Boyd static irqreturn_t spmi_regulator_vs_ocp_isr(int irq, void *data)
1175e92a4047SStephen Boyd {
1176e92a4047SStephen Boyd 	struct spmi_regulator *vreg = data;
1177e92a4047SStephen Boyd 	ktime_t ocp_irq_time;
1178e92a4047SStephen Boyd 	s64 ocp_trigger_delay_us;
1179e92a4047SStephen Boyd 
1180e92a4047SStephen Boyd 	ocp_irq_time = ktime_get();
1181e92a4047SStephen Boyd 	ocp_trigger_delay_us = ktime_us_delta(ocp_irq_time,
1182e92a4047SStephen Boyd 						vreg->vs_enable_time);
1183e92a4047SStephen Boyd 
1184e92a4047SStephen Boyd 	/*
1185e92a4047SStephen Boyd 	 * Reset the OCP count if there is a large delay between switch enable
1186e92a4047SStephen Boyd 	 * and when OCP triggers.  This is indicative of a hotplug event as
1187e92a4047SStephen Boyd 	 * opposed to a fault.
1188e92a4047SStephen Boyd 	 */
1189e92a4047SStephen Boyd 	if (ocp_trigger_delay_us > SPMI_VS_OCP_FAULT_DELAY_US)
1190e92a4047SStephen Boyd 		vreg->ocp_count = 0;
1191e92a4047SStephen Boyd 
1192e92a4047SStephen Boyd 	/* Wait for switch output to settle back to 0 V after OCP triggered. */
1193e92a4047SStephen Boyd 	udelay(SPMI_VS_OCP_FALL_DELAY_US);
1194e92a4047SStephen Boyd 
1195e92a4047SStephen Boyd 	vreg->ocp_count++;
1196e92a4047SStephen Boyd 
1197e92a4047SStephen Boyd 	if (vreg->ocp_count == 1) {
1198e92a4047SStephen Boyd 		/* Immediately clear the over current condition. */
1199e92a4047SStephen Boyd 		spmi_regulator_vs_clear_ocp(vreg);
1200e92a4047SStephen Boyd 	} else if (vreg->ocp_count <= vreg->ocp_max_retries) {
1201e92a4047SStephen Boyd 		/* Schedule the over current clear task to run later. */
1202e92a4047SStephen Boyd 		schedule_delayed_work(&vreg->ocp_work,
1203e92a4047SStephen Boyd 			msecs_to_jiffies(vreg->ocp_retry_delay_ms) + 1);
1204e92a4047SStephen Boyd 	} else {
1205e92a4047SStephen Boyd 		dev_err(vreg->dev,
1206e92a4047SStephen Boyd 			"OCP triggered %d times; no further retries\n",
1207e92a4047SStephen Boyd 			vreg->ocp_count);
1208e92a4047SStephen Boyd 	}
1209e92a4047SStephen Boyd 
1210e92a4047SStephen Boyd 	return IRQ_HANDLED;
1211e92a4047SStephen Boyd }
1212e92a4047SStephen Boyd 
12130caecaa8SIlia Lin #define SAW3_VCTL_DATA_MASK	0xFF
12140caecaa8SIlia Lin #define SAW3_VCTL_CLEAR_MASK	0x700FF
12150caecaa8SIlia Lin #define SAW3_AVS_CTL_EN_MASK	0x1
12160caecaa8SIlia Lin #define SAW3_AVS_CTL_TGGL_MASK	0x8000000
12170caecaa8SIlia Lin #define SAW3_AVS_CTL_CLEAR_MASK	0x7efc00
12180caecaa8SIlia Lin 
12199689ca0aSNiklas Cassel static struct regmap *saw_regmap;
12200caecaa8SIlia Lin 
12210caecaa8SIlia Lin static void spmi_saw_set_vdd(void *data)
12220caecaa8SIlia Lin {
12230caecaa8SIlia Lin 	u32 vctl, data3, avs_ctl, pmic_sts;
12240caecaa8SIlia Lin 	bool avs_enabled = false;
12250caecaa8SIlia Lin 	unsigned long timeout;
12260caecaa8SIlia Lin 	u8 voltage_sel = *(u8 *)data;
12270caecaa8SIlia Lin 
12280caecaa8SIlia Lin 	regmap_read(saw_regmap, SAW3_AVS_CTL, &avs_ctl);
12290caecaa8SIlia Lin 	regmap_read(saw_regmap, SAW3_VCTL, &vctl);
12300caecaa8SIlia Lin 	regmap_read(saw_regmap, SAW3_SPM_PMIC_DATA_3, &data3);
12310caecaa8SIlia Lin 
12320caecaa8SIlia Lin 	/* select the band */
12330caecaa8SIlia Lin 	vctl &= ~SAW3_VCTL_CLEAR_MASK;
12340caecaa8SIlia Lin 	vctl |= (u32)voltage_sel;
12350caecaa8SIlia Lin 
12360caecaa8SIlia Lin 	data3 &= ~SAW3_VCTL_CLEAR_MASK;
12370caecaa8SIlia Lin 	data3 |= (u32)voltage_sel;
12380caecaa8SIlia Lin 
12390caecaa8SIlia Lin 	/* If AVS is enabled, switch it off during the voltage change */
12400caecaa8SIlia Lin 	avs_enabled = SAW3_AVS_CTL_EN_MASK & avs_ctl;
12410caecaa8SIlia Lin 	if (avs_enabled) {
12420caecaa8SIlia Lin 		avs_ctl &= ~SAW3_AVS_CTL_TGGL_MASK;
12430caecaa8SIlia Lin 		regmap_write(saw_regmap, SAW3_AVS_CTL, avs_ctl);
12440caecaa8SIlia Lin 	}
12450caecaa8SIlia Lin 
12460caecaa8SIlia Lin 	regmap_write(saw_regmap, SAW3_RST, 1);
12470caecaa8SIlia Lin 	regmap_write(saw_regmap, SAW3_VCTL, vctl);
12480caecaa8SIlia Lin 	regmap_write(saw_regmap, SAW3_SPM_PMIC_DATA_3, data3);
12490caecaa8SIlia Lin 
12500caecaa8SIlia Lin 	timeout = jiffies + usecs_to_jiffies(100);
12510caecaa8SIlia Lin 	do {
12520caecaa8SIlia Lin 		regmap_read(saw_regmap, SAW3_PMIC_STS, &pmic_sts);
12530caecaa8SIlia Lin 		pmic_sts &= SAW3_VCTL_DATA_MASK;
12540caecaa8SIlia Lin 		if (pmic_sts == (u32)voltage_sel)
12550caecaa8SIlia Lin 			break;
12560caecaa8SIlia Lin 
12570caecaa8SIlia Lin 		cpu_relax();
12580caecaa8SIlia Lin 
12590caecaa8SIlia Lin 	} while (time_before(jiffies, timeout));
12600caecaa8SIlia Lin 
12610caecaa8SIlia Lin 	/* After successful voltage change, switch the AVS back on */
12620caecaa8SIlia Lin 	if (avs_enabled) {
12630caecaa8SIlia Lin 		pmic_sts &= 0x3f;
12640caecaa8SIlia Lin 		avs_ctl &= ~SAW3_AVS_CTL_CLEAR_MASK;
12650caecaa8SIlia Lin 		avs_ctl |= ((pmic_sts - 4) << 10);
12660caecaa8SIlia Lin 		avs_ctl |= (pmic_sts << 17);
12670caecaa8SIlia Lin 		avs_ctl |= SAW3_AVS_CTL_TGGL_MASK;
12680caecaa8SIlia Lin 		regmap_write(saw_regmap, SAW3_AVS_CTL, avs_ctl);
12690caecaa8SIlia Lin 	}
12700caecaa8SIlia Lin }
12710caecaa8SIlia Lin 
12720caecaa8SIlia Lin static int
12730caecaa8SIlia Lin spmi_regulator_saw_set_voltage(struct regulator_dev *rdev, unsigned selector)
12740caecaa8SIlia Lin {
12750caecaa8SIlia Lin 	struct spmi_regulator *vreg = rdev_get_drvdata(rdev);
12760caecaa8SIlia Lin 	int ret;
12770caecaa8SIlia Lin 	u8 range_sel, voltage_sel;
12780caecaa8SIlia Lin 
12790caecaa8SIlia Lin 	ret = spmi_sw_selector_to_hw(vreg, selector, &range_sel, &voltage_sel);
12800caecaa8SIlia Lin 	if (ret)
12810caecaa8SIlia Lin 		return ret;
12820caecaa8SIlia Lin 
12830caecaa8SIlia Lin 	if (0 != range_sel) {
12840caecaa8SIlia Lin 		dev_dbg(&rdev->dev, "range_sel = %02X voltage_sel = %02X", \
12850caecaa8SIlia Lin 			range_sel, voltage_sel);
12860caecaa8SIlia Lin 		return -EINVAL;
12870caecaa8SIlia Lin 	}
12880caecaa8SIlia Lin 
12890caecaa8SIlia Lin 	/* Always do the SAW register writes on the first CPU */
12900caecaa8SIlia Lin 	return smp_call_function_single(0, spmi_saw_set_vdd, \
12910caecaa8SIlia Lin 					&voltage_sel, true);
12920caecaa8SIlia Lin }
12930caecaa8SIlia Lin 
12940caecaa8SIlia Lin static struct regulator_ops spmi_saw_ops = {};
12950caecaa8SIlia Lin 
12963b619e3eSRikard Falkeborn static const struct regulator_ops spmi_smps_ops = {
12979d485332SAxel Lin 	.enable			= regulator_enable_regmap,
12989d485332SAxel Lin 	.disable		= regulator_disable_regmap,
12999d485332SAxel Lin 	.is_enabled		= regulator_is_enabled_regmap,
13001b5b1968SStephen Boyd 	.set_voltage_sel	= spmi_regulator_common_set_voltage,
13012cf7b99cSStephen Boyd 	.set_voltage_time_sel	= spmi_regulator_set_voltage_time_sel,
13021b5b1968SStephen Boyd 	.get_voltage_sel	= spmi_regulator_common_get_voltage,
13031b5b1968SStephen Boyd 	.map_voltage		= spmi_regulator_common_map_voltage,
1304e92a4047SStephen Boyd 	.list_voltage		= spmi_regulator_common_list_voltage,
1305e92a4047SStephen Boyd 	.set_mode		= spmi_regulator_common_set_mode,
1306e92a4047SStephen Boyd 	.get_mode		= spmi_regulator_common_get_mode,
1307e92a4047SStephen Boyd 	.set_load		= spmi_regulator_common_set_load,
1308e92a4047SStephen Boyd 	.set_pull_down		= spmi_regulator_common_set_pull_down,
1309e92a4047SStephen Boyd };
1310e92a4047SStephen Boyd 
13113b619e3eSRikard Falkeborn static const struct regulator_ops spmi_ldo_ops = {
13129d485332SAxel Lin 	.enable			= regulator_enable_regmap,
13139d485332SAxel Lin 	.disable		= regulator_disable_regmap,
13149d485332SAxel Lin 	.is_enabled		= regulator_is_enabled_regmap,
13151b5b1968SStephen Boyd 	.set_voltage_sel	= spmi_regulator_common_set_voltage,
13161b5b1968SStephen Boyd 	.get_voltage_sel	= spmi_regulator_common_get_voltage,
13171b5b1968SStephen Boyd 	.map_voltage		= spmi_regulator_common_map_voltage,
1318e92a4047SStephen Boyd 	.list_voltage		= spmi_regulator_common_list_voltage,
1319e92a4047SStephen Boyd 	.set_mode		= spmi_regulator_common_set_mode,
1320e92a4047SStephen Boyd 	.get_mode		= spmi_regulator_common_get_mode,
1321e92a4047SStephen Boyd 	.set_load		= spmi_regulator_common_set_load,
1322e92a4047SStephen Boyd 	.set_bypass		= spmi_regulator_common_set_bypass,
1323e92a4047SStephen Boyd 	.get_bypass		= spmi_regulator_common_get_bypass,
1324e92a4047SStephen Boyd 	.set_pull_down		= spmi_regulator_common_set_pull_down,
1325e92a4047SStephen Boyd 	.set_soft_start		= spmi_regulator_common_set_soft_start,
1326e92a4047SStephen Boyd };
1327e92a4047SStephen Boyd 
13283b619e3eSRikard Falkeborn static const struct regulator_ops spmi_ln_ldo_ops = {
13299d485332SAxel Lin 	.enable			= regulator_enable_regmap,
13309d485332SAxel Lin 	.disable		= regulator_disable_regmap,
13319d485332SAxel Lin 	.is_enabled		= regulator_is_enabled_regmap,
13321b5b1968SStephen Boyd 	.set_voltage_sel	= spmi_regulator_common_set_voltage,
13331b5b1968SStephen Boyd 	.get_voltage_sel	= spmi_regulator_common_get_voltage,
13341b5b1968SStephen Boyd 	.map_voltage		= spmi_regulator_common_map_voltage,
1335e92a4047SStephen Boyd 	.list_voltage		= spmi_regulator_common_list_voltage,
1336e92a4047SStephen Boyd 	.set_bypass		= spmi_regulator_common_set_bypass,
1337e92a4047SStephen Boyd 	.get_bypass		= spmi_regulator_common_get_bypass,
1338e92a4047SStephen Boyd };
1339e92a4047SStephen Boyd 
13403b619e3eSRikard Falkeborn static const struct regulator_ops spmi_vs_ops = {
1341e92a4047SStephen Boyd 	.enable			= spmi_regulator_vs_enable,
13429d485332SAxel Lin 	.disable		= regulator_disable_regmap,
13439d485332SAxel Lin 	.is_enabled		= regulator_is_enabled_regmap,
1344e92a4047SStephen Boyd 	.set_pull_down		= spmi_regulator_common_set_pull_down,
1345e92a4047SStephen Boyd 	.set_soft_start		= spmi_regulator_common_set_soft_start,
1346e2adfacdSStephen Boyd 	.set_over_current_protection = spmi_regulator_vs_ocp,
1347919163f6SStephen Boyd 	.set_mode		= spmi_regulator_common_set_mode,
1348919163f6SStephen Boyd 	.get_mode		= spmi_regulator_common_get_mode,
1349e92a4047SStephen Boyd };
1350e92a4047SStephen Boyd 
13513b619e3eSRikard Falkeborn static const struct regulator_ops spmi_boost_ops = {
13529d485332SAxel Lin 	.enable			= regulator_enable_regmap,
13539d485332SAxel Lin 	.disable		= regulator_disable_regmap,
13549d485332SAxel Lin 	.is_enabled		= regulator_is_enabled_regmap,
13551b5b1968SStephen Boyd 	.set_voltage_sel	= spmi_regulator_single_range_set_voltage,
13561b5b1968SStephen Boyd 	.get_voltage_sel	= spmi_regulator_single_range_get_voltage,
13571b5b1968SStephen Boyd 	.map_voltage		= spmi_regulator_single_map_voltage,
1358e92a4047SStephen Boyd 	.list_voltage		= spmi_regulator_common_list_voltage,
1359e92a4047SStephen Boyd 	.set_input_current_limit = spmi_regulator_set_ilim,
1360e92a4047SStephen Boyd };
1361e92a4047SStephen Boyd 
13623b619e3eSRikard Falkeborn static const struct regulator_ops spmi_ftsmps_ops = {
13639d485332SAxel Lin 	.enable			= regulator_enable_regmap,
13649d485332SAxel Lin 	.disable		= regulator_disable_regmap,
13659d485332SAxel Lin 	.is_enabled		= regulator_is_enabled_regmap,
13661b5b1968SStephen Boyd 	.set_voltage_sel	= spmi_regulator_common_set_voltage,
1367e92a4047SStephen Boyd 	.set_voltage_time_sel	= spmi_regulator_set_voltage_time_sel,
13681b5b1968SStephen Boyd 	.get_voltage_sel	= spmi_regulator_common_get_voltage,
13691b5b1968SStephen Boyd 	.map_voltage		= spmi_regulator_common_map_voltage,
1370e92a4047SStephen Boyd 	.list_voltage		= spmi_regulator_common_list_voltage,
1371e92a4047SStephen Boyd 	.set_mode		= spmi_regulator_common_set_mode,
1372e92a4047SStephen Boyd 	.get_mode		= spmi_regulator_common_get_mode,
1373e92a4047SStephen Boyd 	.set_load		= spmi_regulator_common_set_load,
1374e92a4047SStephen Boyd 	.set_pull_down		= spmi_regulator_common_set_pull_down,
1375e92a4047SStephen Boyd };
1376e92a4047SStephen Boyd 
13773b619e3eSRikard Falkeborn static const struct regulator_ops spmi_ult_lo_smps_ops = {
13789d485332SAxel Lin 	.enable			= regulator_enable_regmap,
13799d485332SAxel Lin 	.disable		= regulator_disable_regmap,
13809d485332SAxel Lin 	.is_enabled		= regulator_is_enabled_regmap,
13811b5b1968SStephen Boyd 	.set_voltage_sel	= spmi_regulator_ult_lo_smps_set_voltage,
13822cf7b99cSStephen Boyd 	.set_voltage_time_sel	= spmi_regulator_set_voltage_time_sel,
13831b5b1968SStephen Boyd 	.get_voltage_sel	= spmi_regulator_ult_lo_smps_get_voltage,
1384e92a4047SStephen Boyd 	.list_voltage		= spmi_regulator_common_list_voltage,
1385e92a4047SStephen Boyd 	.set_mode		= spmi_regulator_common_set_mode,
1386e92a4047SStephen Boyd 	.get_mode		= spmi_regulator_common_get_mode,
1387e92a4047SStephen Boyd 	.set_load		= spmi_regulator_common_set_load,
1388e92a4047SStephen Boyd 	.set_pull_down		= spmi_regulator_common_set_pull_down,
1389e92a4047SStephen Boyd };
1390e92a4047SStephen Boyd 
13913b619e3eSRikard Falkeborn static const struct regulator_ops spmi_ult_ho_smps_ops = {
13929d485332SAxel Lin 	.enable			= regulator_enable_regmap,
13939d485332SAxel Lin 	.disable		= regulator_disable_regmap,
13949d485332SAxel Lin 	.is_enabled		= regulator_is_enabled_regmap,
13951b5b1968SStephen Boyd 	.set_voltage_sel	= spmi_regulator_single_range_set_voltage,
13962cf7b99cSStephen Boyd 	.set_voltage_time_sel	= spmi_regulator_set_voltage_time_sel,
13971b5b1968SStephen Boyd 	.get_voltage_sel	= spmi_regulator_single_range_get_voltage,
13981b5b1968SStephen Boyd 	.map_voltage		= spmi_regulator_single_map_voltage,
1399e92a4047SStephen Boyd 	.list_voltage		= spmi_regulator_common_list_voltage,
1400e92a4047SStephen Boyd 	.set_mode		= spmi_regulator_common_set_mode,
1401e92a4047SStephen Boyd 	.get_mode		= spmi_regulator_common_get_mode,
1402e92a4047SStephen Boyd 	.set_load		= spmi_regulator_common_set_load,
1403e92a4047SStephen Boyd 	.set_pull_down		= spmi_regulator_common_set_pull_down,
1404e92a4047SStephen Boyd };
1405e92a4047SStephen Boyd 
14063b619e3eSRikard Falkeborn static const struct regulator_ops spmi_ult_ldo_ops = {
14079d485332SAxel Lin 	.enable			= regulator_enable_regmap,
14089d485332SAxel Lin 	.disable		= regulator_disable_regmap,
14099d485332SAxel Lin 	.is_enabled		= regulator_is_enabled_regmap,
14101b5b1968SStephen Boyd 	.set_voltage_sel	= spmi_regulator_single_range_set_voltage,
14111b5b1968SStephen Boyd 	.get_voltage_sel	= spmi_regulator_single_range_get_voltage,
14121b5b1968SStephen Boyd 	.map_voltage		= spmi_regulator_single_map_voltage,
1413e92a4047SStephen Boyd 	.list_voltage		= spmi_regulator_common_list_voltage,
1414e92a4047SStephen Boyd 	.set_mode		= spmi_regulator_common_set_mode,
1415e92a4047SStephen Boyd 	.get_mode		= spmi_regulator_common_get_mode,
1416e92a4047SStephen Boyd 	.set_load		= spmi_regulator_common_set_load,
1417e92a4047SStephen Boyd 	.set_bypass		= spmi_regulator_common_set_bypass,
1418e92a4047SStephen Boyd 	.get_bypass		= spmi_regulator_common_get_bypass,
1419e92a4047SStephen Boyd 	.set_pull_down		= spmi_regulator_common_set_pull_down,
1420e92a4047SStephen Boyd 	.set_soft_start		= spmi_regulator_common_set_soft_start,
1421e92a4047SStephen Boyd };
1422e92a4047SStephen Boyd 
14233b619e3eSRikard Falkeborn static const struct regulator_ops spmi_ftsmps426_ops = {
142442ba89c8SJeffrey Hugo 	.enable			= regulator_enable_regmap,
142542ba89c8SJeffrey Hugo 	.disable		= regulator_disable_regmap,
142642ba89c8SJeffrey Hugo 	.is_enabled		= regulator_is_enabled_regmap,
142742ba89c8SJeffrey Hugo 	.set_voltage_sel	= spmi_regulator_ftsmps426_set_voltage,
142842ba89c8SJeffrey Hugo 	.set_voltage_time_sel	= spmi_regulator_set_voltage_time_sel,
142942ba89c8SJeffrey Hugo 	.get_voltage_sel	= spmi_regulator_ftsmps426_get_voltage,
143042ba89c8SJeffrey Hugo 	.map_voltage		= spmi_regulator_single_map_voltage,
143142ba89c8SJeffrey Hugo 	.list_voltage		= spmi_regulator_common_list_voltage,
143242ba89c8SJeffrey Hugo 	.set_mode		= spmi_regulator_ftsmps426_set_mode,
143342ba89c8SJeffrey Hugo 	.get_mode		= spmi_regulator_ftsmps426_get_mode,
143442ba89c8SJeffrey Hugo 	.set_load		= spmi_regulator_common_set_load,
143542ba89c8SJeffrey Hugo 	.set_pull_down		= spmi_regulator_common_set_pull_down,
143642ba89c8SJeffrey Hugo };
143742ba89c8SJeffrey Hugo 
14383b619e3eSRikard Falkeborn static const struct regulator_ops spmi_hfs430_ops = {
14390211f68eSJorge Ramirez 	.enable			= regulator_enable_regmap,
14400211f68eSJorge Ramirez 	.disable		= regulator_disable_regmap,
14410211f68eSJorge Ramirez 	.is_enabled		= regulator_is_enabled_regmap,
14420211f68eSJorge Ramirez 	.set_voltage_sel	= spmi_regulator_ftsmps426_set_voltage,
14430211f68eSJorge Ramirez 	.set_voltage_time_sel	= spmi_regulator_set_voltage_time_sel,
14440211f68eSJorge Ramirez 	.get_voltage_sel	= spmi_regulator_ftsmps426_get_voltage,
14450211f68eSJorge Ramirez 	.map_voltage		= spmi_regulator_single_map_voltage,
14460211f68eSJorge Ramirez 	.list_voltage		= spmi_regulator_common_list_voltage,
14470211f68eSJorge Ramirez 	.set_mode		= spmi_regulator_ftsmps426_set_mode,
14480211f68eSJorge Ramirez 	.get_mode		= spmi_regulator_ftsmps426_get_mode,
14490211f68eSJorge Ramirez };
14500211f68eSJorge Ramirez 
1451e92a4047SStephen Boyd /* Maximum possible digital major revision value */
1452e92a4047SStephen Boyd #define INF 0xFF
1453e92a4047SStephen Boyd 
1454e92a4047SStephen Boyd static const struct spmi_regulator_mapping supported_regulators[] = {
1455e92a4047SStephen Boyd 	/*           type subtype dig_min dig_max ltype ops setpoints hpm_min */
1456e92a4047SStephen Boyd 	SPMI_VREG(BUCK,  GP_CTL,   0, INF, SMPS,   smps,   smps,   100000),
14570211f68eSJorge Ramirez 	SPMI_VREG(BUCK,  HFS430,   0, INF, HFS430, hfs430, hfs430,  10000),
1458e92a4047SStephen Boyd 	SPMI_VREG(LDO,   N300,     0, INF, LDO,    ldo,    nldo1,   10000),
1459e92a4047SStephen Boyd 	SPMI_VREG(LDO,   N600,     0,   0, LDO,    ldo,    nldo2,   10000),
1460e92a4047SStephen Boyd 	SPMI_VREG(LDO,   N1200,    0,   0, LDO,    ldo,    nldo2,   10000),
1461e92a4047SStephen Boyd 	SPMI_VREG(LDO,   N600,     1, INF, LDO,    ldo,    nldo3,   10000),
1462e92a4047SStephen Boyd 	SPMI_VREG(LDO,   N1200,    1, INF, LDO,    ldo,    nldo3,   10000),
1463e92a4047SStephen Boyd 	SPMI_VREG(LDO,   N600_ST,  0,   0, LDO,    ldo,    nldo2,   10000),
1464e92a4047SStephen Boyd 	SPMI_VREG(LDO,   N1200_ST, 0,   0, LDO,    ldo,    nldo2,   10000),
1465e92a4047SStephen Boyd 	SPMI_VREG(LDO,   N600_ST,  1, INF, LDO,    ldo,    nldo3,   10000),
1466e92a4047SStephen Boyd 	SPMI_VREG(LDO,   N1200_ST, 1, INF, LDO,    ldo,    nldo3,   10000),
1467e92a4047SStephen Boyd 	SPMI_VREG(LDO,   P50,      0, INF, LDO,    ldo,    pldo,     5000),
1468e92a4047SStephen Boyd 	SPMI_VREG(LDO,   P150,     0, INF, LDO,    ldo,    pldo,    10000),
1469e92a4047SStephen Boyd 	SPMI_VREG(LDO,   P300,     0, INF, LDO,    ldo,    pldo,    10000),
1470e92a4047SStephen Boyd 	SPMI_VREG(LDO,   P600,     0, INF, LDO,    ldo,    pldo,    10000),
1471e92a4047SStephen Boyd 	SPMI_VREG(LDO,   P1200,    0, INF, LDO,    ldo,    pldo,    10000),
1472e92a4047SStephen Boyd 	SPMI_VREG(LDO,   LN,       0, INF, LN_LDO, ln_ldo, ln_ldo,      0),
1473e92a4047SStephen Boyd 	SPMI_VREG(LDO,   LV_P50,   0, INF, LDO,    ldo,    pldo,     5000),
1474e92a4047SStephen Boyd 	SPMI_VREG(LDO,   LV_P150,  0, INF, LDO,    ldo,    pldo,    10000),
1475e92a4047SStephen Boyd 	SPMI_VREG(LDO,   LV_P300,  0, INF, LDO,    ldo,    pldo,    10000),
1476e92a4047SStephen Boyd 	SPMI_VREG(LDO,   LV_P600,  0, INF, LDO,    ldo,    pldo,    10000),
1477e92a4047SStephen Boyd 	SPMI_VREG(LDO,   LV_P1200, 0, INF, LDO,    ldo,    pldo,    10000),
1478*328816c2SAngeloGioacchino Del Regno 	SPMI_VREG(LDO, HT_N300_ST,   0, INF, FTSMPS426, ftsmps426,
1479*328816c2SAngeloGioacchino Del Regno 							ht_nldo,   30000),
1480*328816c2SAngeloGioacchino Del Regno 	SPMI_VREG(LDO, HT_N600_ST,   0, INF, FTSMPS426, ftsmps426,
1481*328816c2SAngeloGioacchino Del Regno 							ht_nldo,   30000),
1482*328816c2SAngeloGioacchino Del Regno 	SPMI_VREG(LDO, HT_N1200_ST,  0, INF, FTSMPS426, ftsmps426,
1483*328816c2SAngeloGioacchino Del Regno 							ht_nldo,   30000),
1484*328816c2SAngeloGioacchino Del Regno 	SPMI_VREG(LDO, HT_LVP150,    0, INF, FTSMPS426, ftsmps426,
1485*328816c2SAngeloGioacchino Del Regno 							ht_lvpldo, 10000),
1486*328816c2SAngeloGioacchino Del Regno 	SPMI_VREG(LDO, HT_LVP300,    0, INF, FTSMPS426, ftsmps426,
1487*328816c2SAngeloGioacchino Del Regno 							ht_lvpldo, 10000),
1488*328816c2SAngeloGioacchino Del Regno 	SPMI_VREG(LDO, L660_N300_ST, 0, INF, FTSMPS426, ftsmps426,
1489*328816c2SAngeloGioacchino Del Regno 							nldo660,   10000),
1490*328816c2SAngeloGioacchino Del Regno 	SPMI_VREG(LDO, L660_N600_ST, 0, INF, FTSMPS426, ftsmps426,
1491*328816c2SAngeloGioacchino Del Regno 							nldo660,   10000),
1492*328816c2SAngeloGioacchino Del Regno 	SPMI_VREG(LDO, L660_P50,     0, INF, FTSMPS426, ftsmps426,
1493*328816c2SAngeloGioacchino Del Regno 							pldo660,   10000),
1494*328816c2SAngeloGioacchino Del Regno 	SPMI_VREG(LDO, L660_P150,    0, INF, FTSMPS426, ftsmps426,
1495*328816c2SAngeloGioacchino Del Regno 							pldo660,   10000),
1496*328816c2SAngeloGioacchino Del Regno 	SPMI_VREG(LDO, L660_P600,    0, INF, FTSMPS426, ftsmps426,
1497*328816c2SAngeloGioacchino Del Regno 							pldo660,   10000),
1498*328816c2SAngeloGioacchino Del Regno 	SPMI_VREG(LDO, L660_LVP150,  0, INF, FTSMPS426, ftsmps426,
1499*328816c2SAngeloGioacchino Del Regno 							ht_lvpldo, 10000),
1500*328816c2SAngeloGioacchino Del Regno 	SPMI_VREG(LDO, L660_LVP600,  0, INF, FTSMPS426, ftsmps426,
1501*328816c2SAngeloGioacchino Del Regno 							ht_lvpldo, 10000),
1502e92a4047SStephen Boyd 	SPMI_VREG_VS(LV100,        0, INF),
1503e92a4047SStephen Boyd 	SPMI_VREG_VS(LV300,        0, INF),
1504e92a4047SStephen Boyd 	SPMI_VREG_VS(MV300,        0, INF),
1505e92a4047SStephen Boyd 	SPMI_VREG_VS(MV500,        0, INF),
1506e92a4047SStephen Boyd 	SPMI_VREG_VS(HDMI,         0, INF),
1507e92a4047SStephen Boyd 	SPMI_VREG_VS(OTG,          0, INF),
1508e92a4047SStephen Boyd 	SPMI_VREG(BOOST, 5V_BOOST, 0, INF, BOOST,  boost,  boost,       0),
1509e92a4047SStephen Boyd 	SPMI_VREG(FTS,   FTS_CTL,  0, INF, FTSMPS, ftsmps, ftsmps, 100000),
1510e92a4047SStephen Boyd 	SPMI_VREG(FTS, FTS2p5_CTL, 0, INF, FTSMPS, ftsmps, ftsmps2p5, 100000),
151142ba89c8SJeffrey Hugo 	SPMI_VREG(FTS, FTS426_CTL, 0, INF, FTSMPS426, ftsmps426, ftsmps426, 100000),
1512e92a4047SStephen Boyd 	SPMI_VREG(BOOST_BYP, BB_2A, 0, INF, BOOST_BYP, boost, boost_byp, 0),
1513e92a4047SStephen Boyd 	SPMI_VREG(ULT_BUCK, ULT_HF_CTL1, 0, INF, ULT_LO_SMPS, ult_lo_smps,
1514e92a4047SStephen Boyd 						ult_lo_smps,   100000),
1515e92a4047SStephen Boyd 	SPMI_VREG(ULT_BUCK, ULT_HF_CTL2, 0, INF, ULT_LO_SMPS, ult_lo_smps,
1516e92a4047SStephen Boyd 						ult_lo_smps,   100000),
1517e92a4047SStephen Boyd 	SPMI_VREG(ULT_BUCK, ULT_HF_CTL3, 0, INF, ULT_LO_SMPS, ult_lo_smps,
1518e92a4047SStephen Boyd 						ult_lo_smps,   100000),
1519e92a4047SStephen Boyd 	SPMI_VREG(ULT_BUCK, ULT_HF_CTL4, 0, INF, ULT_HO_SMPS, ult_ho_smps,
1520e92a4047SStephen Boyd 						ult_ho_smps,   100000),
1521e92a4047SStephen Boyd 	SPMI_VREG(ULT_LDO, N300_ST, 0, INF, ULT_LDO, ult_ldo, ult_nldo, 10000),
1522e92a4047SStephen Boyd 	SPMI_VREG(ULT_LDO, N600_ST, 0, INF, ULT_LDO, ult_ldo, ult_nldo, 10000),
1523e92a4047SStephen Boyd 	SPMI_VREG(ULT_LDO, N900_ST, 0, INF, ULT_LDO, ult_ldo, ult_nldo, 10000),
1524e92a4047SStephen Boyd 	SPMI_VREG(ULT_LDO, N1200_ST, 0, INF, ULT_LDO, ult_ldo, ult_nldo, 10000),
1525e92a4047SStephen Boyd 	SPMI_VREG(ULT_LDO, LV_P150,  0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000),
1526e92a4047SStephen Boyd 	SPMI_VREG(ULT_LDO, LV_P300,  0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000),
1527e92a4047SStephen Boyd 	SPMI_VREG(ULT_LDO, LV_P450,  0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000),
1528e92a4047SStephen Boyd 	SPMI_VREG(ULT_LDO, P600,     0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000),
1529e92a4047SStephen Boyd 	SPMI_VREG(ULT_LDO, P150,     0, INF, ULT_LDO, ult_ldo, ult_pldo, 10000),
1530e92a4047SStephen Boyd 	SPMI_VREG(ULT_LDO, P50,     0, INF, ULT_LDO, ult_ldo, ult_pldo, 5000),
1531e92a4047SStephen Boyd };
1532e92a4047SStephen Boyd 
1533e92a4047SStephen Boyd static void spmi_calculate_num_voltages(struct spmi_voltage_set_points *points)
1534e92a4047SStephen Boyd {
1535e92a4047SStephen Boyd 	unsigned int n;
1536e92a4047SStephen Boyd 	struct spmi_voltage_range *range = points->range;
1537e92a4047SStephen Boyd 
1538e92a4047SStephen Boyd 	for (; range < points->range + points->count; range++) {
1539e92a4047SStephen Boyd 		n = 0;
1540e92a4047SStephen Boyd 		if (range->set_point_max_uV) {
1541e92a4047SStephen Boyd 			n = range->set_point_max_uV - range->set_point_min_uV;
1542419d06a1SAxel Lin 			n = (n / range->step_uV) + 1;
1543e92a4047SStephen Boyd 		}
1544e92a4047SStephen Boyd 		range->n_voltages = n;
1545e92a4047SStephen Boyd 		points->n_voltages += n;
1546e92a4047SStephen Boyd 	}
1547e92a4047SStephen Boyd }
1548e92a4047SStephen Boyd 
1549e92a4047SStephen Boyd static int spmi_regulator_match(struct spmi_regulator *vreg, u16 force_type)
1550e92a4047SStephen Boyd {
1551e92a4047SStephen Boyd 	const struct spmi_regulator_mapping *mapping;
1552e92a4047SStephen Boyd 	int ret, i;
1553e92a4047SStephen Boyd 	u32 dig_major_rev;
1554e92a4047SStephen Boyd 	u8 version[SPMI_COMMON_REG_SUBTYPE - SPMI_COMMON_REG_DIG_MAJOR_REV + 1];
1555e92a4047SStephen Boyd 	u8 type, subtype;
1556e92a4047SStephen Boyd 
1557e92a4047SStephen Boyd 	ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_DIG_MAJOR_REV, version,
1558e92a4047SStephen Boyd 		ARRAY_SIZE(version));
1559e92a4047SStephen Boyd 	if (ret) {
15606ee5c044SStephen Boyd 		dev_dbg(vreg->dev, "could not read version registers\n");
1561e92a4047SStephen Boyd 		return ret;
1562e92a4047SStephen Boyd 	}
1563e92a4047SStephen Boyd 	dig_major_rev	= version[SPMI_COMMON_REG_DIG_MAJOR_REV
1564e92a4047SStephen Boyd 					- SPMI_COMMON_REG_DIG_MAJOR_REV];
15650caecaa8SIlia Lin 
1566e92a4047SStephen Boyd 	if (!force_type) {
1567e92a4047SStephen Boyd 		type		= version[SPMI_COMMON_REG_TYPE -
1568e92a4047SStephen Boyd 					  SPMI_COMMON_REG_DIG_MAJOR_REV];
1569e92a4047SStephen Boyd 		subtype		= version[SPMI_COMMON_REG_SUBTYPE -
1570e92a4047SStephen Boyd 					  SPMI_COMMON_REG_DIG_MAJOR_REV];
1571e92a4047SStephen Boyd 	} else {
1572e92a4047SStephen Boyd 		type = force_type >> 8;
1573e92a4047SStephen Boyd 		subtype = force_type;
1574e92a4047SStephen Boyd 	}
1575e92a4047SStephen Boyd 
1576e92a4047SStephen Boyd 	for (i = 0; i < ARRAY_SIZE(supported_regulators); i++) {
1577e92a4047SStephen Boyd 		mapping = &supported_regulators[i];
1578e92a4047SStephen Boyd 		if (mapping->type == type && mapping->subtype == subtype
1579e92a4047SStephen Boyd 		    && mapping->revision_min <= dig_major_rev
1580e92a4047SStephen Boyd 		    && mapping->revision_max >= dig_major_rev)
1581e92a4047SStephen Boyd 			goto found;
1582e92a4047SStephen Boyd 	}
1583e92a4047SStephen Boyd 
1584e92a4047SStephen Boyd 	dev_err(vreg->dev,
1585e92a4047SStephen Boyd 		"unsupported regulator: name=%s type=0x%02X, subtype=0x%02X, dig major rev=0x%02X\n",
1586e92a4047SStephen Boyd 		vreg->desc.name, type, subtype, dig_major_rev);
1587e92a4047SStephen Boyd 
1588e92a4047SStephen Boyd 	return -ENODEV;
1589e92a4047SStephen Boyd 
1590e92a4047SStephen Boyd found:
1591e92a4047SStephen Boyd 	vreg->logical_type	= mapping->logical_type;
1592e92a4047SStephen Boyd 	vreg->set_points	= mapping->set_points;
1593e92a4047SStephen Boyd 	vreg->hpm_min_load	= mapping->hpm_min_load;
1594e92a4047SStephen Boyd 	vreg->desc.ops		= mapping->ops;
1595e92a4047SStephen Boyd 
1596e92a4047SStephen Boyd 	if (mapping->set_points) {
1597e92a4047SStephen Boyd 		if (!mapping->set_points->n_voltages)
1598e92a4047SStephen Boyd 			spmi_calculate_num_voltages(mapping->set_points);
1599e92a4047SStephen Boyd 		vreg->desc.n_voltages = mapping->set_points->n_voltages;
1600e92a4047SStephen Boyd 	}
1601e92a4047SStephen Boyd 
1602e92a4047SStephen Boyd 	return 0;
1603e92a4047SStephen Boyd }
1604e92a4047SStephen Boyd 
16052cf7b99cSStephen Boyd static int spmi_regulator_init_slew_rate(struct spmi_regulator *vreg)
1606e92a4047SStephen Boyd {
1607e92a4047SStephen Boyd 	int ret;
1608e92a4047SStephen Boyd 	u8 reg = 0;
16092cf7b99cSStephen Boyd 	int step, delay, slew_rate, step_delay;
1610e92a4047SStephen Boyd 	const struct spmi_voltage_range *range;
1611e92a4047SStephen Boyd 
1612e92a4047SStephen Boyd 	ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_STEP_CTRL, &reg, 1);
1613e92a4047SStephen Boyd 	if (ret) {
1614e92a4047SStephen Boyd 		dev_err(vreg->dev, "spmi read failed, ret=%d\n", ret);
1615e92a4047SStephen Boyd 		return ret;
1616e92a4047SStephen Boyd 	}
1617e92a4047SStephen Boyd 
1618e92a4047SStephen Boyd 	range = spmi_regulator_find_range(vreg);
1619e92a4047SStephen Boyd 	if (!range)
1620e92a4047SStephen Boyd 		return -EINVAL;
1621e92a4047SStephen Boyd 
16222cf7b99cSStephen Boyd 	switch (vreg->logical_type) {
16232cf7b99cSStephen Boyd 	case SPMI_REGULATOR_LOGICAL_TYPE_FTSMPS:
16242cf7b99cSStephen Boyd 		step_delay = SPMI_FTSMPS_STEP_DELAY;
16252cf7b99cSStephen Boyd 		break;
16262cf7b99cSStephen Boyd 	default:
16272cf7b99cSStephen Boyd 		step_delay = SPMI_DEFAULT_STEP_DELAY;
16282cf7b99cSStephen Boyd 		break;
16292cf7b99cSStephen Boyd 	}
16302cf7b99cSStephen Boyd 
1631e92a4047SStephen Boyd 	step = reg & SPMI_FTSMPS_STEP_CTRL_STEP_MASK;
1632e92a4047SStephen Boyd 	step >>= SPMI_FTSMPS_STEP_CTRL_STEP_SHIFT;
1633e92a4047SStephen Boyd 
1634e92a4047SStephen Boyd 	delay = reg & SPMI_FTSMPS_STEP_CTRL_DELAY_MASK;
1635e92a4047SStephen Boyd 	delay >>= SPMI_FTSMPS_STEP_CTRL_DELAY_SHIFT;
1636e92a4047SStephen Boyd 
1637e92a4047SStephen Boyd 	/* slew_rate has units of uV/us */
1638e92a4047SStephen Boyd 	slew_rate = SPMI_FTSMPS_CLOCK_RATE * range->step_uV * (1 << step);
16392cf7b99cSStephen Boyd 	slew_rate /= 1000 * (step_delay << delay);
1640e92a4047SStephen Boyd 	slew_rate *= SPMI_FTSMPS_STEP_MARGIN_NUM;
1641e92a4047SStephen Boyd 	slew_rate /= SPMI_FTSMPS_STEP_MARGIN_DEN;
1642e92a4047SStephen Boyd 
1643e92a4047SStephen Boyd 	/* Ensure that the slew rate is greater than 0 */
1644e92a4047SStephen Boyd 	vreg->slew_rate = max(slew_rate, 1);
1645e92a4047SStephen Boyd 
1646e92a4047SStephen Boyd 	return ret;
1647e92a4047SStephen Boyd }
1648e92a4047SStephen Boyd 
16490211f68eSJorge Ramirez static int spmi_regulator_init_slew_rate_ftsmps426(struct spmi_regulator *vreg,
16500211f68eSJorge Ramirez 						   int clock_rate)
165142ba89c8SJeffrey Hugo {
165242ba89c8SJeffrey Hugo 	int ret;
165342ba89c8SJeffrey Hugo 	u8 reg = 0;
165442ba89c8SJeffrey Hugo 	int delay, slew_rate;
165542ba89c8SJeffrey Hugo 	const struct spmi_voltage_range *range = &vreg->set_points->range[0];
165642ba89c8SJeffrey Hugo 
165742ba89c8SJeffrey Hugo 	ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_STEP_CTRL, &reg, 1);
165842ba89c8SJeffrey Hugo 	if (ret) {
165942ba89c8SJeffrey Hugo 		dev_err(vreg->dev, "spmi read failed, ret=%d\n", ret);
166042ba89c8SJeffrey Hugo 		return ret;
166142ba89c8SJeffrey Hugo 	}
166242ba89c8SJeffrey Hugo 
166342ba89c8SJeffrey Hugo 	delay = reg & SPMI_FTSMPS426_STEP_CTRL_DELAY_MASK;
166442ba89c8SJeffrey Hugo 	delay >>= SPMI_FTSMPS426_STEP_CTRL_DELAY_SHIFT;
166542ba89c8SJeffrey Hugo 
166642ba89c8SJeffrey Hugo 	/* slew_rate has units of uV/us */
16670211f68eSJorge Ramirez 	slew_rate = clock_rate * range->step_uV;
166842ba89c8SJeffrey Hugo 	slew_rate /= 1000 * (SPMI_FTSMPS426_STEP_DELAY << delay);
166942ba89c8SJeffrey Hugo 	slew_rate *= SPMI_FTSMPS426_STEP_MARGIN_NUM;
167042ba89c8SJeffrey Hugo 	slew_rate /= SPMI_FTSMPS426_STEP_MARGIN_DEN;
167142ba89c8SJeffrey Hugo 
167242ba89c8SJeffrey Hugo 	/* Ensure that the slew rate is greater than 0 */
167342ba89c8SJeffrey Hugo 	vreg->slew_rate = max(slew_rate, 1);
167442ba89c8SJeffrey Hugo 
167542ba89c8SJeffrey Hugo 	return ret;
167642ba89c8SJeffrey Hugo }
167742ba89c8SJeffrey Hugo 
1678e2adfacdSStephen Boyd static int spmi_regulator_init_registers(struct spmi_regulator *vreg,
1679e2adfacdSStephen Boyd 				const struct spmi_regulator_init_data *data)
1680e2adfacdSStephen Boyd {
1681e2adfacdSStephen Boyd 	int ret;
1682e2adfacdSStephen Boyd 	enum spmi_regulator_logical_type type;
1683e2adfacdSStephen Boyd 	u8 ctrl_reg[8], reg, mask;
1684e2adfacdSStephen Boyd 
1685e2adfacdSStephen Boyd 	type = vreg->logical_type;
1686e2adfacdSStephen Boyd 
1687e2adfacdSStephen Boyd 	ret = spmi_vreg_read(vreg, SPMI_COMMON_REG_VOLTAGE_RANGE, ctrl_reg, 8);
1688e2adfacdSStephen Boyd 	if (ret)
1689e2adfacdSStephen Boyd 		return ret;
1690e2adfacdSStephen Boyd 
1691e2adfacdSStephen Boyd 	/* Set up enable pin control. */
16926a1fe83bSAxel Lin 	if (!(data->pin_ctrl_enable & SPMI_REGULATOR_PIN_CTRL_ENABLE_HW_DEFAULT)) {
16936a1fe83bSAxel Lin 		switch (type) {
16946a1fe83bSAxel Lin 		case SPMI_REGULATOR_LOGICAL_TYPE_SMPS:
16956a1fe83bSAxel Lin 		case SPMI_REGULATOR_LOGICAL_TYPE_LDO:
16966a1fe83bSAxel Lin 		case SPMI_REGULATOR_LOGICAL_TYPE_VS:
1697e2adfacdSStephen Boyd 			ctrl_reg[SPMI_COMMON_IDX_ENABLE] &=
1698e2adfacdSStephen Boyd 				~SPMI_COMMON_ENABLE_FOLLOW_ALL_MASK;
1699e2adfacdSStephen Boyd 			ctrl_reg[SPMI_COMMON_IDX_ENABLE] |=
1700e2adfacdSStephen Boyd 				data->pin_ctrl_enable & SPMI_COMMON_ENABLE_FOLLOW_ALL_MASK;
17016a1fe83bSAxel Lin 			break;
17026a1fe83bSAxel Lin 		default:
17036a1fe83bSAxel Lin 			break;
17046a1fe83bSAxel Lin 		}
1705e2adfacdSStephen Boyd 	}
1706e2adfacdSStephen Boyd 
1707e2adfacdSStephen Boyd 	/* Set up mode pin control. */
17086a1fe83bSAxel Lin 	if (!(data->pin_ctrl_hpm & SPMI_REGULATOR_PIN_CTRL_HPM_HW_DEFAULT)) {
17096a1fe83bSAxel Lin 		switch (type) {
17106a1fe83bSAxel Lin 		case SPMI_REGULATOR_LOGICAL_TYPE_SMPS:
17116a1fe83bSAxel Lin 		case SPMI_REGULATOR_LOGICAL_TYPE_LDO:
1712e2adfacdSStephen Boyd 			ctrl_reg[SPMI_COMMON_IDX_MODE] &=
1713e2adfacdSStephen Boyd 				~SPMI_COMMON_MODE_FOLLOW_ALL_MASK;
1714e2adfacdSStephen Boyd 			ctrl_reg[SPMI_COMMON_IDX_MODE] |=
1715e2adfacdSStephen Boyd 				data->pin_ctrl_hpm & SPMI_COMMON_MODE_FOLLOW_ALL_MASK;
17166a1fe83bSAxel Lin 			break;
17176a1fe83bSAxel Lin 		case SPMI_REGULATOR_LOGICAL_TYPE_VS:
17186a1fe83bSAxel Lin 		case SPMI_REGULATOR_LOGICAL_TYPE_ULT_LO_SMPS:
17196a1fe83bSAxel Lin 		case SPMI_REGULATOR_LOGICAL_TYPE_ULT_HO_SMPS:
17206a1fe83bSAxel Lin 		case SPMI_REGULATOR_LOGICAL_TYPE_ULT_LDO:
1721e2adfacdSStephen Boyd 			ctrl_reg[SPMI_COMMON_IDX_MODE] &=
1722e2adfacdSStephen Boyd 				~SPMI_COMMON_MODE_FOLLOW_AWAKE_MASK;
1723e2adfacdSStephen Boyd 			ctrl_reg[SPMI_COMMON_IDX_MODE] |=
1724e2adfacdSStephen Boyd 				data->pin_ctrl_hpm & SPMI_COMMON_MODE_FOLLOW_AWAKE_MASK;
17256a1fe83bSAxel Lin 			break;
17266a1fe83bSAxel Lin 		default:
17276a1fe83bSAxel Lin 			break;
1728e2adfacdSStephen Boyd 		}
1729e2adfacdSStephen Boyd 	}
1730e2adfacdSStephen Boyd 
1731e2adfacdSStephen Boyd 	/* Write back any control register values that were modified. */
1732e2adfacdSStephen Boyd 	ret = spmi_vreg_write(vreg, SPMI_COMMON_REG_VOLTAGE_RANGE, ctrl_reg, 8);
1733e2adfacdSStephen Boyd 	if (ret)
1734e2adfacdSStephen Boyd 		return ret;
1735e2adfacdSStephen Boyd 
1736e2adfacdSStephen Boyd 	/* Set soft start strength and over current protection for VS. */
1737e2adfacdSStephen Boyd 	if (type == SPMI_REGULATOR_LOGICAL_TYPE_VS) {
1738e2adfacdSStephen Boyd 		if (data->vs_soft_start_strength
1739e2adfacdSStephen Boyd 				!= SPMI_VS_SOFT_START_STR_HW_DEFAULT) {
1740e2adfacdSStephen Boyd 			reg = data->vs_soft_start_strength
1741e2adfacdSStephen Boyd 				& SPMI_VS_SOFT_START_SEL_MASK;
1742e2adfacdSStephen Boyd 			mask = SPMI_VS_SOFT_START_SEL_MASK;
1743e2adfacdSStephen Boyd 			return spmi_vreg_update_bits(vreg,
1744e2adfacdSStephen Boyd 						     SPMI_VS_REG_SOFT_START,
1745e2adfacdSStephen Boyd 						     reg, mask);
1746e2adfacdSStephen Boyd 		}
1747e2adfacdSStephen Boyd 	}
1748e2adfacdSStephen Boyd 
1749e2adfacdSStephen Boyd 	return 0;
1750e2adfacdSStephen Boyd }
1751e2adfacdSStephen Boyd 
1752e2adfacdSStephen Boyd static void spmi_regulator_get_dt_config(struct spmi_regulator *vreg,
1753e2adfacdSStephen Boyd 		struct device_node *node, struct spmi_regulator_init_data *data)
1754e2adfacdSStephen Boyd {
1755e2adfacdSStephen Boyd 	/*
1756e2adfacdSStephen Boyd 	 * Initialize configuration parameters to use hardware default in case
1757e2adfacdSStephen Boyd 	 * no value is specified via device tree.
1758e2adfacdSStephen Boyd 	 */
1759e2adfacdSStephen Boyd 	data->pin_ctrl_enable	    = SPMI_REGULATOR_PIN_CTRL_ENABLE_HW_DEFAULT;
1760e2adfacdSStephen Boyd 	data->pin_ctrl_hpm	    = SPMI_REGULATOR_PIN_CTRL_HPM_HW_DEFAULT;
1761e2adfacdSStephen Boyd 	data->vs_soft_start_strength	= SPMI_VS_SOFT_START_STR_HW_DEFAULT;
1762e2adfacdSStephen Boyd 
1763e2adfacdSStephen Boyd 	/* These bindings are optional, so it is okay if they aren't found. */
1764e2adfacdSStephen Boyd 	of_property_read_u32(node, "qcom,ocp-max-retries",
1765e2adfacdSStephen Boyd 		&vreg->ocp_max_retries);
1766e2adfacdSStephen Boyd 	of_property_read_u32(node, "qcom,ocp-retry-delay",
1767e2adfacdSStephen Boyd 		&vreg->ocp_retry_delay_ms);
1768e2adfacdSStephen Boyd 	of_property_read_u32(node, "qcom,pin-ctrl-enable",
1769e2adfacdSStephen Boyd 		&data->pin_ctrl_enable);
1770e2adfacdSStephen Boyd 	of_property_read_u32(node, "qcom,pin-ctrl-hpm", &data->pin_ctrl_hpm);
1771e2adfacdSStephen Boyd 	of_property_read_u32(node, "qcom,vs-soft-start-strength",
1772e2adfacdSStephen Boyd 		&data->vs_soft_start_strength);
1773e2adfacdSStephen Boyd }
1774e2adfacdSStephen Boyd 
1775e92a4047SStephen Boyd static unsigned int spmi_regulator_of_map_mode(unsigned int mode)
1776e92a4047SStephen Boyd {
1777e2adfacdSStephen Boyd 	if (mode == 1)
1778e92a4047SStephen Boyd 		return REGULATOR_MODE_NORMAL;
1779e2adfacdSStephen Boyd 	if (mode == 2)
1780e2adfacdSStephen Boyd 		return REGULATOR_MODE_FAST;
1781e92a4047SStephen Boyd 
1782e92a4047SStephen Boyd 	return REGULATOR_MODE_IDLE;
1783e92a4047SStephen Boyd }
1784e92a4047SStephen Boyd 
1785e92a4047SStephen Boyd static int spmi_regulator_of_parse(struct device_node *node,
1786e92a4047SStephen Boyd 			    const struct regulator_desc *desc,
1787e92a4047SStephen Boyd 			    struct regulator_config *config)
1788e92a4047SStephen Boyd {
1789e2adfacdSStephen Boyd 	struct spmi_regulator_init_data data = { };
1790e92a4047SStephen Boyd 	struct spmi_regulator *vreg = config->driver_data;
1791e92a4047SStephen Boyd 	struct device *dev = config->dev;
1792e92a4047SStephen Boyd 	int ret;
1793e92a4047SStephen Boyd 
1794e2adfacdSStephen Boyd 	spmi_regulator_get_dt_config(vreg, node, &data);
1795e2adfacdSStephen Boyd 
1796e2adfacdSStephen Boyd 	if (!vreg->ocp_max_retries)
1797e92a4047SStephen Boyd 		vreg->ocp_max_retries = SPMI_VS_OCP_DEFAULT_MAX_RETRIES;
1798e2adfacdSStephen Boyd 	if (!vreg->ocp_retry_delay_ms)
1799e92a4047SStephen Boyd 		vreg->ocp_retry_delay_ms = SPMI_VS_OCP_DEFAULT_RETRY_DELAY_MS;
1800e92a4047SStephen Boyd 
1801e2adfacdSStephen Boyd 	ret = spmi_regulator_init_registers(vreg, &data);
1802e2adfacdSStephen Boyd 	if (ret) {
1803e2adfacdSStephen Boyd 		dev_err(dev, "common initialization failed, ret=%d\n", ret);
1804e2adfacdSStephen Boyd 		return ret;
1805e2adfacdSStephen Boyd 	}
1806e2adfacdSStephen Boyd 
18072cf7b99cSStephen Boyd 	switch (vreg->logical_type) {
18082cf7b99cSStephen Boyd 	case SPMI_REGULATOR_LOGICAL_TYPE_FTSMPS:
18092cf7b99cSStephen Boyd 	case SPMI_REGULATOR_LOGICAL_TYPE_ULT_LO_SMPS:
18102cf7b99cSStephen Boyd 	case SPMI_REGULATOR_LOGICAL_TYPE_ULT_HO_SMPS:
18112cf7b99cSStephen Boyd 	case SPMI_REGULATOR_LOGICAL_TYPE_SMPS:
18122cf7b99cSStephen Boyd 		ret = spmi_regulator_init_slew_rate(vreg);
1813e92a4047SStephen Boyd 		if (ret)
1814e92a4047SStephen Boyd 			return ret;
181542ba89c8SJeffrey Hugo 		break;
181642ba89c8SJeffrey Hugo 	case SPMI_REGULATOR_LOGICAL_TYPE_FTSMPS426:
18170211f68eSJorge Ramirez 		ret = spmi_regulator_init_slew_rate_ftsmps426(vreg,
18180211f68eSJorge Ramirez 						SPMI_FTSMPS426_CLOCK_RATE);
18190211f68eSJorge Ramirez 		if (ret)
18200211f68eSJorge Ramirez 			return ret;
18210211f68eSJorge Ramirez 		break;
18220211f68eSJorge Ramirez 	case SPMI_REGULATOR_LOGICAL_TYPE_HFS430:
18230211f68eSJorge Ramirez 		ret = spmi_regulator_init_slew_rate_ftsmps426(vreg,
18240211f68eSJorge Ramirez 							SPMI_HFS430_CLOCK_RATE);
182542ba89c8SJeffrey Hugo 		if (ret)
182642ba89c8SJeffrey Hugo 			return ret;
182742ba89c8SJeffrey Hugo 		break;
18282cf7b99cSStephen Boyd 	default:
18292cf7b99cSStephen Boyd 		break;
1830e92a4047SStephen Boyd 	}
1831e92a4047SStephen Boyd 
1832e92a4047SStephen Boyd 	if (vreg->logical_type != SPMI_REGULATOR_LOGICAL_TYPE_VS)
1833e92a4047SStephen Boyd 		vreg->ocp_irq = 0;
1834e92a4047SStephen Boyd 
1835e92a4047SStephen Boyd 	if (vreg->ocp_irq) {
1836e92a4047SStephen Boyd 		ret = devm_request_irq(dev, vreg->ocp_irq,
1837e92a4047SStephen Boyd 			spmi_regulator_vs_ocp_isr, IRQF_TRIGGER_RISING, "ocp",
1838e92a4047SStephen Boyd 			vreg);
1839e92a4047SStephen Boyd 		if (ret < 0) {
1840e92a4047SStephen Boyd 			dev_err(dev, "failed to request irq %d, ret=%d\n",
1841e92a4047SStephen Boyd 				vreg->ocp_irq, ret);
1842e92a4047SStephen Boyd 			return ret;
1843e92a4047SStephen Boyd 		}
1844e92a4047SStephen Boyd 
1845e92a4047SStephen Boyd 		INIT_DELAYED_WORK(&vreg->ocp_work, spmi_regulator_vs_ocp_work);
1846e92a4047SStephen Boyd 	}
1847e92a4047SStephen Boyd 
1848e92a4047SStephen Boyd 	return 0;
1849e92a4047SStephen Boyd }
1850e92a4047SStephen Boyd 
1851e92a4047SStephen Boyd static const struct spmi_regulator_data pm8941_regulators[] = {
1852e92a4047SStephen Boyd 	{ "s1", 0x1400, "vdd_s1", },
1853e92a4047SStephen Boyd 	{ "s2", 0x1700, "vdd_s2", },
1854e92a4047SStephen Boyd 	{ "s3", 0x1a00, "vdd_s3", },
1855c333dfe8SStephen Boyd 	{ "s4", 0xa000, },
1856e92a4047SStephen Boyd 	{ "l1", 0x4000, "vdd_l1_l3", },
1857e92a4047SStephen Boyd 	{ "l2", 0x4100, "vdd_l2_lvs_1_2_3", },
1858e92a4047SStephen Boyd 	{ "l3", 0x4200, "vdd_l1_l3", },
1859e92a4047SStephen Boyd 	{ "l4", 0x4300, "vdd_l4_l11", },
1860e92a4047SStephen Boyd 	{ "l5", 0x4400, "vdd_l5_l7", NULL, 0x0410 },
1861e92a4047SStephen Boyd 	{ "l6", 0x4500, "vdd_l6_l12_l14_l15", },
1862e92a4047SStephen Boyd 	{ "l7", 0x4600, "vdd_l5_l7", NULL, 0x0410 },
1863e92a4047SStephen Boyd 	{ "l8", 0x4700, "vdd_l8_l16_l18_19", },
1864e92a4047SStephen Boyd 	{ "l9", 0x4800, "vdd_l9_l10_l17_l22", },
1865e92a4047SStephen Boyd 	{ "l10", 0x4900, "vdd_l9_l10_l17_l22", },
1866e92a4047SStephen Boyd 	{ "l11", 0x4a00, "vdd_l4_l11", },
1867e92a4047SStephen Boyd 	{ "l12", 0x4b00, "vdd_l6_l12_l14_l15", },
1868e92a4047SStephen Boyd 	{ "l13", 0x4c00, "vdd_l13_l20_l23_l24", },
1869e92a4047SStephen Boyd 	{ "l14", 0x4d00, "vdd_l6_l12_l14_l15", },
1870e92a4047SStephen Boyd 	{ "l15", 0x4e00, "vdd_l6_l12_l14_l15", },
1871e92a4047SStephen Boyd 	{ "l16", 0x4f00, "vdd_l8_l16_l18_19", },
1872e92a4047SStephen Boyd 	{ "l17", 0x5000, "vdd_l9_l10_l17_l22", },
1873e92a4047SStephen Boyd 	{ "l18", 0x5100, "vdd_l8_l16_l18_19", },
1874e92a4047SStephen Boyd 	{ "l19", 0x5200, "vdd_l8_l16_l18_19", },
1875e92a4047SStephen Boyd 	{ "l20", 0x5300, "vdd_l13_l20_l23_l24", },
1876e92a4047SStephen Boyd 	{ "l21", 0x5400, "vdd_l21", },
1877e92a4047SStephen Boyd 	{ "l22", 0x5500, "vdd_l9_l10_l17_l22", },
1878e92a4047SStephen Boyd 	{ "l23", 0x5600, "vdd_l13_l20_l23_l24", },
1879e92a4047SStephen Boyd 	{ "l24", 0x5700, "vdd_l13_l20_l23_l24", },
1880e92a4047SStephen Boyd 	{ "lvs1", 0x8000, "vdd_l2_lvs_1_2_3", },
1881e92a4047SStephen Boyd 	{ "lvs2", 0x8100, "vdd_l2_lvs_1_2_3", },
1882e92a4047SStephen Boyd 	{ "lvs3", 0x8200, "vdd_l2_lvs_1_2_3", },
188393bfe79bSStephen Boyd 	{ "5vs1", 0x8300, "vin_5vs", "ocp-5vs1", },
188493bfe79bSStephen Boyd 	{ "5vs2", 0x8400, "vin_5vs", "ocp-5vs2", },
1885e92a4047SStephen Boyd 	{ }
1886e92a4047SStephen Boyd };
1887e92a4047SStephen Boyd 
1888e92a4047SStephen Boyd static const struct spmi_regulator_data pm8841_regulators[] = {
1889e92a4047SStephen Boyd 	{ "s1", 0x1400, "vdd_s1", },
1890e92a4047SStephen Boyd 	{ "s2", 0x1700, "vdd_s2", NULL, 0x1c08 },
1891e92a4047SStephen Boyd 	{ "s3", 0x1a00, "vdd_s3", },
1892e92a4047SStephen Boyd 	{ "s4", 0x1d00, "vdd_s4", NULL, 0x1c08 },
1893e92a4047SStephen Boyd 	{ "s5", 0x2000, "vdd_s5", NULL, 0x1c08 },
1894e92a4047SStephen Boyd 	{ "s6", 0x2300, "vdd_s6", NULL, 0x1c08 },
1895e92a4047SStephen Boyd 	{ "s7", 0x2600, "vdd_s7", NULL, 0x1c08 },
1896e92a4047SStephen Boyd 	{ "s8", 0x2900, "vdd_s8", NULL, 0x1c08 },
1897e92a4047SStephen Boyd 	{ }
1898e92a4047SStephen Boyd };
1899e92a4047SStephen Boyd 
1900e92a4047SStephen Boyd static const struct spmi_regulator_data pm8916_regulators[] = {
1901e92a4047SStephen Boyd 	{ "s1", 0x1400, "vdd_s1", },
1902e92a4047SStephen Boyd 	{ "s2", 0x1700, "vdd_s2", },
1903e92a4047SStephen Boyd 	{ "s3", 0x1a00, "vdd_s3", },
1904e92a4047SStephen Boyd 	{ "s4", 0x1d00, "vdd_s4", },
1905e92a4047SStephen Boyd 	{ "l1", 0x4000, "vdd_l1_l3", },
1906e92a4047SStephen Boyd 	{ "l2", 0x4100, "vdd_l2", },
1907e92a4047SStephen Boyd 	{ "l3", 0x4200, "vdd_l1_l3", },
1908e92a4047SStephen Boyd 	{ "l4", 0x4300, "vdd_l4_l5_l6", },
1909e92a4047SStephen Boyd 	{ "l5", 0x4400, "vdd_l4_l5_l6", },
1910e92a4047SStephen Boyd 	{ "l6", 0x4500, "vdd_l4_l5_l6", },
1911e92a4047SStephen Boyd 	{ "l7", 0x4600, "vdd_l7", },
1912e92a4047SStephen Boyd 	{ "l8", 0x4700, "vdd_l8_l11_l14_l15_l16", },
1913e92a4047SStephen Boyd 	{ "l9", 0x4800, "vdd_l9_l10_l12_l13_l17_l18", },
1914e92a4047SStephen Boyd 	{ "l10", 0x4900, "vdd_l9_l10_l12_l13_l17_l18", },
1915e92a4047SStephen Boyd 	{ "l11", 0x4a00, "vdd_l8_l11_l14_l15_l16", },
1916e92a4047SStephen Boyd 	{ "l12", 0x4b00, "vdd_l9_l10_l12_l13_l17_l18", },
1917e92a4047SStephen Boyd 	{ "l13", 0x4c00, "vdd_l9_l10_l12_l13_l17_l18", },
1918e92a4047SStephen Boyd 	{ "l14", 0x4d00, "vdd_l8_l11_l14_l15_l16", },
1919e92a4047SStephen Boyd 	{ "l15", 0x4e00, "vdd_l8_l11_l14_l15_l16", },
1920e92a4047SStephen Boyd 	{ "l16", 0x4f00, "vdd_l8_l11_l14_l15_l16", },
1921e92a4047SStephen Boyd 	{ "l17", 0x5000, "vdd_l9_l10_l12_l13_l17_l18", },
1922e92a4047SStephen Boyd 	{ "l18", 0x5100, "vdd_l9_l10_l12_l13_l17_l18", },
1923e92a4047SStephen Boyd 	{ }
1924e92a4047SStephen Boyd };
1925e92a4047SStephen Boyd 
1926e4ff1710SAngelo G. Del Regno static const struct spmi_regulator_data pm8950_regulators[] = {
1927e4ff1710SAngelo G. Del Regno 	{ "s1", 0x1400, "vdd_s1", },
1928e4ff1710SAngelo G. Del Regno 	{ "s2", 0x1700, "vdd_s2", },
1929e4ff1710SAngelo G. Del Regno 	{ "s3", 0x1a00, "vdd_s3", },
1930e4ff1710SAngelo G. Del Regno 	{ "s4", 0x1d00, "vdd_s4", },
1931e4ff1710SAngelo G. Del Regno 	{ "s5", 0x2000, "vdd_s5", },
1932e4ff1710SAngelo G. Del Regno 	{ "s6", 0x2300, "vdd_s6", },
1933e4ff1710SAngelo G. Del Regno 	{ "l1", 0x4000, "vdd_l1_l19", },
1934e4ff1710SAngelo G. Del Regno 	{ "l2", 0x4100, "vdd_l2_l23", },
1935e4ff1710SAngelo G. Del Regno 	{ "l3", 0x4200, "vdd_l3", },
1936e4ff1710SAngelo G. Del Regno 	{ "l4", 0x4300, "vdd_l4_l5_l6_l7_l16", },
1937e4ff1710SAngelo G. Del Regno 	{ "l5", 0x4400, "vdd_l4_l5_l6_l7_l16", },
1938e4ff1710SAngelo G. Del Regno 	{ "l6", 0x4500, "vdd_l4_l5_l6_l7_l16", },
1939e4ff1710SAngelo G. Del Regno 	{ "l7", 0x4600, "vdd_l4_l5_l6_l7_l16", },
1940e4ff1710SAngelo G. Del Regno 	{ "l8", 0x4700, "vdd_l8_l11_l12_l17_l22", },
1941e4ff1710SAngelo G. Del Regno 	{ "l9", 0x4800, "vdd_l9_l10_l13_l14_l15_l18", },
1942e4ff1710SAngelo G. Del Regno 	{ "l10", 0x4900, "vdd_l9_l10_l13_l14_l15_l18", },
1943e4ff1710SAngelo G. Del Regno 	{ "l11", 0x4a00, "vdd_l8_l11_l12_l17_l22", },
1944e4ff1710SAngelo G. Del Regno 	{ "l12", 0x4b00, "vdd_l8_l11_l12_l17_l22", },
1945e4ff1710SAngelo G. Del Regno 	{ "l13", 0x4c00, "vdd_l9_l10_l13_l14_l15_l18", },
1946e4ff1710SAngelo G. Del Regno 	{ "l14", 0x4d00, "vdd_l9_l10_l13_l14_l15_l18", },
1947e4ff1710SAngelo G. Del Regno 	{ "l15", 0x4e00, "vdd_l9_l10_l13_l14_l15_l18", },
1948e4ff1710SAngelo G. Del Regno 	{ "l16", 0x4f00, "vdd_l4_l5_l6_l7_l16", },
1949e4ff1710SAngelo G. Del Regno 	{ "l17", 0x5000, "vdd_l8_l11_l12_l17_l22", },
1950e4ff1710SAngelo G. Del Regno 	{ "l18", 0x5100, "vdd_l9_l10_l13_l14_l15_l18", },
1951e4ff1710SAngelo G. Del Regno 	{ "l19", 0x5200, "vdd_l1_l19", },
1952e4ff1710SAngelo G. Del Regno 	{ "l20", 0x5300, "vdd_l20", },
1953e4ff1710SAngelo G. Del Regno 	{ "l21", 0x5400, "vdd_l21", },
1954e4ff1710SAngelo G. Del Regno 	{ "l22", 0x5500, "vdd_l8_l11_l12_l17_l22", },
1955e4ff1710SAngelo G. Del Regno 	{ "l23", 0x5600, "vdd_l2_l23", },
1956e4ff1710SAngelo G. Del Regno 	{ }
1957e4ff1710SAngelo G. Del Regno };
1958e4ff1710SAngelo G. Del Regno 
195950314e55SStephen Boyd static const struct spmi_regulator_data pm8994_regulators[] = {
196050314e55SStephen Boyd 	{ "s1", 0x1400, "vdd_s1", },
196150314e55SStephen Boyd 	{ "s2", 0x1700, "vdd_s2", },
196250314e55SStephen Boyd 	{ "s3", 0x1a00, "vdd_s3", },
196350314e55SStephen Boyd 	{ "s4", 0x1d00, "vdd_s4", },
196450314e55SStephen Boyd 	{ "s5", 0x2000, "vdd_s5", },
196550314e55SStephen Boyd 	{ "s6", 0x2300, "vdd_s6", },
196650314e55SStephen Boyd 	{ "s7", 0x2600, "vdd_s7", },
196750314e55SStephen Boyd 	{ "s8", 0x2900, "vdd_s8", },
196850314e55SStephen Boyd 	{ "s9", 0x2c00, "vdd_s9", },
196950314e55SStephen Boyd 	{ "s10", 0x2f00, "vdd_s10", },
197050314e55SStephen Boyd 	{ "s11", 0x3200, "vdd_s11", },
197150314e55SStephen Boyd 	{ "s12", 0x3500, "vdd_s12", },
197250314e55SStephen Boyd 	{ "l1", 0x4000, "vdd_l1", },
197350314e55SStephen Boyd 	{ "l2", 0x4100, "vdd_l2_l26_l28", },
197450314e55SStephen Boyd 	{ "l3", 0x4200, "vdd_l3_l11", },
197550314e55SStephen Boyd 	{ "l4", 0x4300, "vdd_l4_l27_l31", },
197650314e55SStephen Boyd 	{ "l5", 0x4400, "vdd_l5_l7", },
197750314e55SStephen Boyd 	{ "l6", 0x4500, "vdd_l6_l12_l32", },
197850314e55SStephen Boyd 	{ "l7", 0x4600, "vdd_l5_l7", },
197950314e55SStephen Boyd 	{ "l8", 0x4700, "vdd_l8_l16_l30", },
198050314e55SStephen Boyd 	{ "l9", 0x4800, "vdd_l9_l10_l18_l22", },
198150314e55SStephen Boyd 	{ "l10", 0x4900, "vdd_l9_l10_l18_l22", },
198250314e55SStephen Boyd 	{ "l11", 0x4a00, "vdd_l3_l11", },
198350314e55SStephen Boyd 	{ "l12", 0x4b00, "vdd_l6_l12_l32", },
198450314e55SStephen Boyd 	{ "l13", 0x4c00, "vdd_l13_l19_l23_l24", },
198550314e55SStephen Boyd 	{ "l14", 0x4d00, "vdd_l14_l15", },
198650314e55SStephen Boyd 	{ "l15", 0x4e00, "vdd_l14_l15", },
198750314e55SStephen Boyd 	{ "l16", 0x4f00, "vdd_l8_l16_l30", },
198850314e55SStephen Boyd 	{ "l17", 0x5000, "vdd_l17_l29", },
198950314e55SStephen Boyd 	{ "l18", 0x5100, "vdd_l9_l10_l18_l22", },
199050314e55SStephen Boyd 	{ "l19", 0x5200, "vdd_l13_l19_l23_l24", },
199150314e55SStephen Boyd 	{ "l20", 0x5300, "vdd_l20_l21", },
199250314e55SStephen Boyd 	{ "l21", 0x5400, "vdd_l20_l21", },
199350314e55SStephen Boyd 	{ "l22", 0x5500, "vdd_l9_l10_l18_l22", },
199450314e55SStephen Boyd 	{ "l23", 0x5600, "vdd_l13_l19_l23_l24", },
199550314e55SStephen Boyd 	{ "l24", 0x5700, "vdd_l13_l19_l23_l24", },
199650314e55SStephen Boyd 	{ "l25", 0x5800, "vdd_l25", },
199750314e55SStephen Boyd 	{ "l26", 0x5900, "vdd_l2_l26_l28", },
199850314e55SStephen Boyd 	{ "l27", 0x5a00, "vdd_l4_l27_l31", },
199950314e55SStephen Boyd 	{ "l28", 0x5b00, "vdd_l2_l26_l28", },
200050314e55SStephen Boyd 	{ "l29", 0x5c00, "vdd_l17_l29", },
200150314e55SStephen Boyd 	{ "l30", 0x5d00, "vdd_l8_l16_l30", },
200250314e55SStephen Boyd 	{ "l31", 0x5e00, "vdd_l4_l27_l31", },
200350314e55SStephen Boyd 	{ "l32", 0x5f00, "vdd_l6_l12_l32", },
200450314e55SStephen Boyd 	{ "lvs1", 0x8000, "vdd_lvs_1_2", },
200550314e55SStephen Boyd 	{ "lvs2", 0x8100, "vdd_lvs_1_2", },
200650314e55SStephen Boyd 	{ }
200750314e55SStephen Boyd };
200850314e55SStephen Boyd 
2009ca5cd8c9SRajendra Nayak static const struct spmi_regulator_data pmi8994_regulators[] = {
2010ca5cd8c9SRajendra Nayak 	{ "s1", 0x1400, "vdd_s1", },
2011ca5cd8c9SRajendra Nayak 	{ "s2", 0x1700, "vdd_s2", },
2012ca5cd8c9SRajendra Nayak 	{ "s3", 0x1a00, "vdd_s3", },
2013ca5cd8c9SRajendra Nayak 	{ "l1", 0x4000, "vdd_l1", },
2014ca5cd8c9SRajendra Nayak 	{ }
2015ca5cd8c9SRajendra Nayak };
2016ca5cd8c9SRajendra Nayak 
20172e36e140SAngelo G. Del Regno static const struct spmi_regulator_data pm8004_regulators[] = {
20182e36e140SAngelo G. Del Regno 	{ "s2", 0x1700, "vdd_s2", },
20192e36e140SAngelo G. Del Regno 	{ "s5", 0x2000, "vdd_s5", },
20202e36e140SAngelo G. Del Regno 	{ }
20212e36e140SAngelo G. Del Regno };
20222e36e140SAngelo G. Del Regno 
202342ba89c8SJeffrey Hugo static const struct spmi_regulator_data pm8005_regulators[] = {
202442ba89c8SJeffrey Hugo 	{ "s1", 0x1400, "vdd_s1", },
202542ba89c8SJeffrey Hugo 	{ "s2", 0x1700, "vdd_s2", },
202642ba89c8SJeffrey Hugo 	{ "s3", 0x1a00, "vdd_s3", },
202742ba89c8SJeffrey Hugo 	{ "s4", 0x1d00, "vdd_s4", },
202842ba89c8SJeffrey Hugo 	{ }
202942ba89c8SJeffrey Hugo };
203042ba89c8SJeffrey Hugo 
20310211f68eSJorge Ramirez static const struct spmi_regulator_data pms405_regulators[] = {
20320211f68eSJorge Ramirez 	{ "s3", 0x1a00, "vdd_s3"},
20330211f68eSJorge Ramirez 	{ }
20340211f68eSJorge Ramirez };
20350211f68eSJorge Ramirez 
2036e92a4047SStephen Boyd static const struct of_device_id qcom_spmi_regulator_match[] = {
20372e36e140SAngelo G. Del Regno 	{ .compatible = "qcom,pm8004-regulators", .data = &pm8004_regulators },
203842ba89c8SJeffrey Hugo 	{ .compatible = "qcom,pm8005-regulators", .data = &pm8005_regulators },
2039e92a4047SStephen Boyd 	{ .compatible = "qcom,pm8841-regulators", .data = &pm8841_regulators },
2040e92a4047SStephen Boyd 	{ .compatible = "qcom,pm8916-regulators", .data = &pm8916_regulators },
2041e92a4047SStephen Boyd 	{ .compatible = "qcom,pm8941-regulators", .data = &pm8941_regulators },
2042e4ff1710SAngelo G. Del Regno 	{ .compatible = "qcom,pm8950-regulators", .data = &pm8950_regulators },
204350314e55SStephen Boyd 	{ .compatible = "qcom,pm8994-regulators", .data = &pm8994_regulators },
2044ca5cd8c9SRajendra Nayak 	{ .compatible = "qcom,pmi8994-regulators", .data = &pmi8994_regulators },
20450211f68eSJorge Ramirez 	{ .compatible = "qcom,pms405-regulators", .data = &pms405_regulators },
2046e92a4047SStephen Boyd 	{ }
2047e92a4047SStephen Boyd };
2048e92a4047SStephen Boyd MODULE_DEVICE_TABLE(of, qcom_spmi_regulator_match);
2049e92a4047SStephen Boyd 
2050e92a4047SStephen Boyd static int qcom_spmi_regulator_probe(struct platform_device *pdev)
2051e92a4047SStephen Boyd {
2052e92a4047SStephen Boyd 	const struct spmi_regulator_data *reg;
205386f4ff7aSJorge Ramirez-Ortiz 	const struct spmi_voltage_range *range;
2054e92a4047SStephen Boyd 	const struct of_device_id *match;
2055e92a4047SStephen Boyd 	struct regulator_config config = { };
2056e92a4047SStephen Boyd 	struct regulator_dev *rdev;
2057e92a4047SStephen Boyd 	struct spmi_regulator *vreg;
2058e92a4047SStephen Boyd 	struct regmap *regmap;
2059e92a4047SStephen Boyd 	const char *name;
2060e92a4047SStephen Boyd 	struct device *dev = &pdev->dev;
20610caecaa8SIlia Lin 	struct device_node *node = pdev->dev.of_node;
2062fffe7f52SNiklas Cassel 	struct device_node *syscon, *reg_node;
2063fffe7f52SNiklas Cassel 	struct property *reg_prop;
20640caecaa8SIlia Lin 	int ret, lenp;
2065e92a4047SStephen Boyd 	struct list_head *vreg_list;
2066e92a4047SStephen Boyd 
2067e92a4047SStephen Boyd 	vreg_list = devm_kzalloc(dev, sizeof(*vreg_list), GFP_KERNEL);
2068e92a4047SStephen Boyd 	if (!vreg_list)
2069e92a4047SStephen Boyd 		return -ENOMEM;
2070e92a4047SStephen Boyd 	INIT_LIST_HEAD(vreg_list);
2071e92a4047SStephen Boyd 	platform_set_drvdata(pdev, vreg_list);
2072e92a4047SStephen Boyd 
2073e92a4047SStephen Boyd 	regmap = dev_get_regmap(dev->parent, NULL);
2074e92a4047SStephen Boyd 	if (!regmap)
2075e92a4047SStephen Boyd 		return -ENODEV;
2076e92a4047SStephen Boyd 
2077e92a4047SStephen Boyd 	match = of_match_device(qcom_spmi_regulator_match, &pdev->dev);
2078e92a4047SStephen Boyd 	if (!match)
2079e92a4047SStephen Boyd 		return -ENODEV;
2080e92a4047SStephen Boyd 
20810caecaa8SIlia Lin 	if (of_find_property(node, "qcom,saw-reg", &lenp)) {
20820caecaa8SIlia Lin 		syscon = of_parse_phandle(node, "qcom,saw-reg", 0);
20830caecaa8SIlia Lin 		saw_regmap = syscon_node_to_regmap(syscon);
20840caecaa8SIlia Lin 		of_node_put(syscon);
208585046a15SNiklas Cassel 		if (IS_ERR(saw_regmap))
20860caecaa8SIlia Lin 			dev_err(dev, "ERROR reading SAW regmap\n");
20870caecaa8SIlia Lin 	}
20880caecaa8SIlia Lin 
2089e92a4047SStephen Boyd 	for (reg = match->data; reg->name; reg++) {
20900caecaa8SIlia Lin 
2091fffe7f52SNiklas Cassel 		if (saw_regmap) {
2092fffe7f52SNiklas Cassel 			reg_node = of_get_child_by_name(node, reg->name);
2093fffe7f52SNiklas Cassel 			reg_prop = of_find_property(reg_node, "qcom,saw-slave",
2094fffe7f52SNiklas Cassel 						    &lenp);
2095fffe7f52SNiklas Cassel 			of_node_put(reg_node);
2096fffe7f52SNiklas Cassel 			if (reg_prop)
20970caecaa8SIlia Lin 				continue;
20980caecaa8SIlia Lin 		}
20990caecaa8SIlia Lin 
2100e92a4047SStephen Boyd 		vreg = devm_kzalloc(dev, sizeof(*vreg), GFP_KERNEL);
2101e92a4047SStephen Boyd 		if (!vreg)
2102e92a4047SStephen Boyd 			return -ENOMEM;
2103e92a4047SStephen Boyd 
2104e92a4047SStephen Boyd 		vreg->dev = dev;
2105e92a4047SStephen Boyd 		vreg->base = reg->base;
2106e92a4047SStephen Boyd 		vreg->regmap = regmap;
2107e92a4047SStephen Boyd 		if (reg->ocp) {
2108e92a4047SStephen Boyd 			vreg->ocp_irq = platform_get_irq_byname(pdev, reg->ocp);
2109e92a4047SStephen Boyd 			if (vreg->ocp_irq < 0) {
2110e92a4047SStephen Boyd 				ret = vreg->ocp_irq;
2111e92a4047SStephen Boyd 				goto err;
2112e92a4047SStephen Boyd 			}
2113e92a4047SStephen Boyd 		}
2114e92a4047SStephen Boyd 		vreg->desc.id = -1;
2115e92a4047SStephen Boyd 		vreg->desc.owner = THIS_MODULE;
2116e92a4047SStephen Boyd 		vreg->desc.type = REGULATOR_VOLTAGE;
21179d485332SAxel Lin 		vreg->desc.enable_reg = reg->base + SPMI_COMMON_REG_ENABLE;
21189d485332SAxel Lin 		vreg->desc.enable_mask = SPMI_COMMON_ENABLE_MASK;
21199d485332SAxel Lin 		vreg->desc.enable_val = SPMI_COMMON_ENABLE;
2120e92a4047SStephen Boyd 		vreg->desc.name = name = reg->name;
2121e92a4047SStephen Boyd 		vreg->desc.supply_name = reg->supply;
2122e92a4047SStephen Boyd 		vreg->desc.of_match = reg->name;
2123e92a4047SStephen Boyd 		vreg->desc.of_parse_cb = spmi_regulator_of_parse;
2124e92a4047SStephen Boyd 		vreg->desc.of_map_mode = spmi_regulator_of_map_mode;
2125e92a4047SStephen Boyd 
2126e92a4047SStephen Boyd 		ret = spmi_regulator_match(vreg, reg->force_type);
2127e92a4047SStephen Boyd 		if (ret)
21286ee5c044SStephen Boyd 			continue;
2129e92a4047SStephen Boyd 
2130fffe7f52SNiklas Cassel 		if (saw_regmap) {
2131fffe7f52SNiklas Cassel 			reg_node = of_get_child_by_name(node, reg->name);
2132fffe7f52SNiklas Cassel 			reg_prop = of_find_property(reg_node, "qcom,saw-leader",
2133fffe7f52SNiklas Cassel 						    &lenp);
2134fffe7f52SNiklas Cassel 			of_node_put(reg_node);
2135fffe7f52SNiklas Cassel 			if (reg_prop) {
21360caecaa8SIlia Lin 				spmi_saw_ops = *(vreg->desc.ops);
2137fffe7f52SNiklas Cassel 				spmi_saw_ops.set_voltage_sel =
21380caecaa8SIlia Lin 					spmi_regulator_saw_set_voltage;
21390caecaa8SIlia Lin 				vreg->desc.ops = &spmi_saw_ops;
21400caecaa8SIlia Lin 			}
2141fffe7f52SNiklas Cassel 		}
21420caecaa8SIlia Lin 
2143b01d1823SJeffrey Hugo 		if (vreg->set_points && vreg->set_points->count == 1) {
214486f4ff7aSJorge Ramirez-Ortiz 			/* since there is only one range */
214586f4ff7aSJorge Ramirez-Ortiz 			range = vreg->set_points->range;
214686f4ff7aSJorge Ramirez-Ortiz 			vreg->desc.uV_step = range->step_uV;
214786f4ff7aSJorge Ramirez-Ortiz 		}
214886f4ff7aSJorge Ramirez-Ortiz 
2149e92a4047SStephen Boyd 		config.dev = dev;
2150e92a4047SStephen Boyd 		config.driver_data = vreg;
21519d485332SAxel Lin 		config.regmap = regmap;
2152e92a4047SStephen Boyd 		rdev = devm_regulator_register(dev, &vreg->desc, &config);
2153e92a4047SStephen Boyd 		if (IS_ERR(rdev)) {
2154e92a4047SStephen Boyd 			dev_err(dev, "failed to register %s\n", name);
2155e92a4047SStephen Boyd 			ret = PTR_ERR(rdev);
2156e92a4047SStephen Boyd 			goto err;
2157e92a4047SStephen Boyd 		}
2158e92a4047SStephen Boyd 
2159e92a4047SStephen Boyd 		INIT_LIST_HEAD(&vreg->node);
2160e92a4047SStephen Boyd 		list_add(&vreg->node, vreg_list);
2161e92a4047SStephen Boyd 	}
2162e92a4047SStephen Boyd 
2163e92a4047SStephen Boyd 	return 0;
2164e92a4047SStephen Boyd 
2165e92a4047SStephen Boyd err:
2166e92a4047SStephen Boyd 	list_for_each_entry(vreg, vreg_list, node)
2167e92a4047SStephen Boyd 		if (vreg->ocp_irq)
2168e92a4047SStephen Boyd 			cancel_delayed_work_sync(&vreg->ocp_work);
2169e92a4047SStephen Boyd 	return ret;
2170e92a4047SStephen Boyd }
2171e92a4047SStephen Boyd 
2172e92a4047SStephen Boyd static int qcom_spmi_regulator_remove(struct platform_device *pdev)
2173e92a4047SStephen Boyd {
2174e92a4047SStephen Boyd 	struct spmi_regulator *vreg;
2175e92a4047SStephen Boyd 	struct list_head *vreg_list = platform_get_drvdata(pdev);
2176e92a4047SStephen Boyd 
2177e92a4047SStephen Boyd 	list_for_each_entry(vreg, vreg_list, node)
2178e92a4047SStephen Boyd 		if (vreg->ocp_irq)
2179e92a4047SStephen Boyd 			cancel_delayed_work_sync(&vreg->ocp_work);
2180e92a4047SStephen Boyd 
2181e92a4047SStephen Boyd 	return 0;
2182e92a4047SStephen Boyd }
2183e92a4047SStephen Boyd 
2184e92a4047SStephen Boyd static struct platform_driver qcom_spmi_regulator_driver = {
2185e92a4047SStephen Boyd 	.driver		= {
2186e92a4047SStephen Boyd 		.name	= "qcom-spmi-regulator",
2187e92a4047SStephen Boyd 		.of_match_table = qcom_spmi_regulator_match,
2188e92a4047SStephen Boyd 	},
2189e92a4047SStephen Boyd 	.probe		= qcom_spmi_regulator_probe,
2190e92a4047SStephen Boyd 	.remove		= qcom_spmi_regulator_remove,
2191e92a4047SStephen Boyd };
2192e92a4047SStephen Boyd module_platform_driver(qcom_spmi_regulator_driver);
2193e92a4047SStephen Boyd 
2194e92a4047SStephen Boyd MODULE_DESCRIPTION("Qualcomm SPMI PMIC regulator driver");
2195e92a4047SStephen Boyd MODULE_LICENSE("GPL v2");
2196e92a4047SStephen Boyd MODULE_ALIAS("platform:qcom-spmi-regulator");
2197