1e3e5aff7SYing-Chun Liu (PaulLiu) /* 2e3e5aff7SYing-Chun Liu (PaulLiu) * Copyright (C) 2011 Freescale Semiconductor, Inc. All Rights Reserved. 3e3e5aff7SYing-Chun Liu (PaulLiu) */ 4e3e5aff7SYing-Chun Liu (PaulLiu) 5e3e5aff7SYing-Chun Liu (PaulLiu) /* 6e3e5aff7SYing-Chun Liu (PaulLiu) * This program is free software; you can redistribute it and/or modify 7e3e5aff7SYing-Chun Liu (PaulLiu) * it under the terms of the GNU General Public License as published by 8e3e5aff7SYing-Chun Liu (PaulLiu) * the Free Software Foundation; either version 2 of the License, or 9e3e5aff7SYing-Chun Liu (PaulLiu) * (at your option) any later version. 10e3e5aff7SYing-Chun Liu (PaulLiu) 11e3e5aff7SYing-Chun Liu (PaulLiu) * This program is distributed in the hope that it will be useful, 12e3e5aff7SYing-Chun Liu (PaulLiu) * but WITHOUT ANY WARRANTY; without even the implied warranty of 13e3e5aff7SYing-Chun Liu (PaulLiu) * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14e3e5aff7SYing-Chun Liu (PaulLiu) * GNU General Public License for more details. 15e3e5aff7SYing-Chun Liu (PaulLiu) 16e3e5aff7SYing-Chun Liu (PaulLiu) * You should have received a copy of the GNU General Public License along 17e3e5aff7SYing-Chun Liu (PaulLiu) * with this program; if not, write to the Free Software Foundation, Inc., 18e3e5aff7SYing-Chun Liu (PaulLiu) * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA. 19e3e5aff7SYing-Chun Liu (PaulLiu) */ 20e3e5aff7SYing-Chun Liu (PaulLiu) 21e3e5aff7SYing-Chun Liu (PaulLiu) #include <linux/slab.h> 22e3e5aff7SYing-Chun Liu (PaulLiu) #include <linux/device.h> 23e3e5aff7SYing-Chun Liu (PaulLiu) #include <linux/module.h> 24baa64151SDong Aisheng #include <linux/mfd/syscon.h> 25e3e5aff7SYing-Chun Liu (PaulLiu) #include <linux/err.h> 26e3e5aff7SYing-Chun Liu (PaulLiu) #include <linux/io.h> 27e3e5aff7SYing-Chun Liu (PaulLiu) #include <linux/platform_device.h> 28e3e5aff7SYing-Chun Liu (PaulLiu) #include <linux/of.h> 29e3e5aff7SYing-Chun Liu (PaulLiu) #include <linux/of_address.h> 30baa64151SDong Aisheng #include <linux/regmap.h> 31e3e5aff7SYing-Chun Liu (PaulLiu) #include <linux/regulator/driver.h> 32e3e5aff7SYing-Chun Liu (PaulLiu) #include <linux/regulator/of_regulator.h> 330d19208eSSascha Hauer #include <linux/regulator/machine.h> 34e3e5aff7SYing-Chun Liu (PaulLiu) 359ee417c0SAnson Huang #define LDO_RAMP_UP_UNIT_IN_CYCLES 64 /* 64 cycles per step */ 369ee417c0SAnson Huang #define LDO_RAMP_UP_FREQ_IN_MHZ 24 /* cycle based on 24M OSC */ 379ee417c0SAnson Huang 38605ebd35SPhilipp Zabel #define LDO_POWER_GATE 0x00 39d38018f2SPhilipp Zabel #define LDO_FET_FULL_ON 0x1f 40605ebd35SPhilipp Zabel 41e3e5aff7SYing-Chun Liu (PaulLiu) struct anatop_regulator { 42e3e5aff7SYing-Chun Liu (PaulLiu) u32 control_reg; 43baa64151SDong Aisheng struct regmap *anatop; 44e3e5aff7SYing-Chun Liu (PaulLiu) int vol_bit_shift; 45e3e5aff7SYing-Chun Liu (PaulLiu) int vol_bit_width; 469ee417c0SAnson Huang u32 delay_reg; 479ee417c0SAnson Huang int delay_bit_shift; 489ee417c0SAnson Huang int delay_bit_width; 49e3e5aff7SYing-Chun Liu (PaulLiu) int min_bit_val; 50e3e5aff7SYing-Chun Liu (PaulLiu) int min_voltage; 51e3e5aff7SYing-Chun Liu (PaulLiu) int max_voltage; 52e3e5aff7SYing-Chun Liu (PaulLiu) struct regulator_desc rdesc; 53e3e5aff7SYing-Chun Liu (PaulLiu) struct regulator_init_data *initdata; 54d38018f2SPhilipp Zabel bool bypass; 55605ebd35SPhilipp Zabel int sel; 56e3e5aff7SYing-Chun Liu (PaulLiu) }; 57e3e5aff7SYing-Chun Liu (PaulLiu) 589ee417c0SAnson Huang static int anatop_regmap_set_voltage_time_sel(struct regulator_dev *reg, 599ee417c0SAnson Huang unsigned int old_sel, 609ee417c0SAnson Huang unsigned int new_sel) 619ee417c0SAnson Huang { 629ee417c0SAnson Huang struct anatop_regulator *anatop_reg = rdev_get_drvdata(reg); 639ee417c0SAnson Huang u32 val; 649ee417c0SAnson Huang int ret = 0; 659ee417c0SAnson Huang 669ee417c0SAnson Huang /* check whether need to care about LDO ramp up speed */ 679ee417c0SAnson Huang if (anatop_reg->delay_bit_width && new_sel > old_sel) { 689ee417c0SAnson Huang /* 699ee417c0SAnson Huang * the delay for LDO ramp up time is 709ee417c0SAnson Huang * based on the register setting, we need 719ee417c0SAnson Huang * to calculate how many steps LDO need to 729ee417c0SAnson Huang * ramp up, and how much delay needed. (us) 739ee417c0SAnson Huang */ 749ee417c0SAnson Huang regmap_read(anatop_reg->anatop, anatop_reg->delay_reg, &val); 759ee417c0SAnson Huang val = (val >> anatop_reg->delay_bit_shift) & 769ee417c0SAnson Huang ((1 << anatop_reg->delay_bit_width) - 1); 77ff1ce057SShawn Guo ret = (new_sel - old_sel) * (LDO_RAMP_UP_UNIT_IN_CYCLES << 78ff1ce057SShawn Guo val) / LDO_RAMP_UP_FREQ_IN_MHZ + 1; 799ee417c0SAnson Huang } 809ee417c0SAnson Huang 819ee417c0SAnson Huang return ret; 829ee417c0SAnson Huang } 839ee417c0SAnson Huang 84605ebd35SPhilipp Zabel static int anatop_regmap_enable(struct regulator_dev *reg) 85605ebd35SPhilipp Zabel { 86605ebd35SPhilipp Zabel struct anatop_regulator *anatop_reg = rdev_get_drvdata(reg); 87d38018f2SPhilipp Zabel int sel; 88605ebd35SPhilipp Zabel 89d38018f2SPhilipp Zabel sel = anatop_reg->bypass ? LDO_FET_FULL_ON : anatop_reg->sel; 90d38018f2SPhilipp Zabel return regulator_set_voltage_sel_regmap(reg, sel); 91605ebd35SPhilipp Zabel } 92605ebd35SPhilipp Zabel 93605ebd35SPhilipp Zabel static int anatop_regmap_disable(struct regulator_dev *reg) 94605ebd35SPhilipp Zabel { 95605ebd35SPhilipp Zabel return regulator_set_voltage_sel_regmap(reg, LDO_POWER_GATE); 96605ebd35SPhilipp Zabel } 97605ebd35SPhilipp Zabel 98605ebd35SPhilipp Zabel static int anatop_regmap_is_enabled(struct regulator_dev *reg) 99605ebd35SPhilipp Zabel { 100605ebd35SPhilipp Zabel return regulator_get_voltage_sel_regmap(reg) != LDO_POWER_GATE; 101605ebd35SPhilipp Zabel } 102605ebd35SPhilipp Zabel 103605ebd35SPhilipp Zabel static int anatop_regmap_core_set_voltage_sel(struct regulator_dev *reg, 104605ebd35SPhilipp Zabel unsigned selector) 105605ebd35SPhilipp Zabel { 106605ebd35SPhilipp Zabel struct anatop_regulator *anatop_reg = rdev_get_drvdata(reg); 107605ebd35SPhilipp Zabel int ret; 108605ebd35SPhilipp Zabel 109d38018f2SPhilipp Zabel if (anatop_reg->bypass || !anatop_regmap_is_enabled(reg)) { 110605ebd35SPhilipp Zabel anatop_reg->sel = selector; 111605ebd35SPhilipp Zabel return 0; 112605ebd35SPhilipp Zabel } 113605ebd35SPhilipp Zabel 114605ebd35SPhilipp Zabel ret = regulator_set_voltage_sel_regmap(reg, selector); 115605ebd35SPhilipp Zabel if (!ret) 116605ebd35SPhilipp Zabel anatop_reg->sel = selector; 117605ebd35SPhilipp Zabel return ret; 118605ebd35SPhilipp Zabel } 119605ebd35SPhilipp Zabel 120605ebd35SPhilipp Zabel static int anatop_regmap_core_get_voltage_sel(struct regulator_dev *reg) 121605ebd35SPhilipp Zabel { 122605ebd35SPhilipp Zabel struct anatop_regulator *anatop_reg = rdev_get_drvdata(reg); 123605ebd35SPhilipp Zabel 124d38018f2SPhilipp Zabel if (anatop_reg->bypass || !anatop_regmap_is_enabled(reg)) 125605ebd35SPhilipp Zabel return anatop_reg->sel; 126605ebd35SPhilipp Zabel 127605ebd35SPhilipp Zabel return regulator_get_voltage_sel_regmap(reg); 128605ebd35SPhilipp Zabel } 129605ebd35SPhilipp Zabel 130d38018f2SPhilipp Zabel static int anatop_regmap_get_bypass(struct regulator_dev *reg, bool *enable) 131d38018f2SPhilipp Zabel { 132d38018f2SPhilipp Zabel struct anatop_regulator *anatop_reg = rdev_get_drvdata(reg); 133d38018f2SPhilipp Zabel int sel; 134d38018f2SPhilipp Zabel 135d38018f2SPhilipp Zabel sel = regulator_get_voltage_sel_regmap(reg); 136d38018f2SPhilipp Zabel if (sel == LDO_FET_FULL_ON) 137d38018f2SPhilipp Zabel WARN_ON(!anatop_reg->bypass); 138d38018f2SPhilipp Zabel else if (sel != LDO_POWER_GATE) 139d38018f2SPhilipp Zabel WARN_ON(anatop_reg->bypass); 140d38018f2SPhilipp Zabel 141d38018f2SPhilipp Zabel *enable = anatop_reg->bypass; 142d38018f2SPhilipp Zabel return 0; 143d38018f2SPhilipp Zabel } 144d38018f2SPhilipp Zabel 145d38018f2SPhilipp Zabel static int anatop_regmap_set_bypass(struct regulator_dev *reg, bool enable) 146d38018f2SPhilipp Zabel { 147d38018f2SPhilipp Zabel struct anatop_regulator *anatop_reg = rdev_get_drvdata(reg); 148d38018f2SPhilipp Zabel int sel; 149d38018f2SPhilipp Zabel 150d38018f2SPhilipp Zabel if (enable == anatop_reg->bypass) 151d38018f2SPhilipp Zabel return 0; 152d38018f2SPhilipp Zabel 153d38018f2SPhilipp Zabel sel = enable ? LDO_FET_FULL_ON : anatop_reg->sel; 154d38018f2SPhilipp Zabel anatop_reg->bypass = enable; 155d38018f2SPhilipp Zabel 156d38018f2SPhilipp Zabel return regulator_set_voltage_sel_regmap(reg, sel); 157d38018f2SPhilipp Zabel } 158d38018f2SPhilipp Zabel 159e3e5aff7SYing-Chun Liu (PaulLiu) static struct regulator_ops anatop_rops = { 160114c5748SAxel Lin .set_voltage_sel = regulator_set_voltage_sel_regmap, 161114c5748SAxel Lin .get_voltage_sel = regulator_get_voltage_sel_regmap, 1620713e6abSAxel Lin .list_voltage = regulator_list_voltage_linear, 163d01c3a1eSAxel Lin .map_voltage = regulator_map_voltage_linear, 164e3e5aff7SYing-Chun Liu (PaulLiu) }; 165e3e5aff7SYing-Chun Liu (PaulLiu) 166605ebd35SPhilipp Zabel static struct regulator_ops anatop_core_rops = { 167605ebd35SPhilipp Zabel .enable = anatop_regmap_enable, 168605ebd35SPhilipp Zabel .disable = anatop_regmap_disable, 169605ebd35SPhilipp Zabel .is_enabled = anatop_regmap_is_enabled, 170605ebd35SPhilipp Zabel .set_voltage_sel = anatop_regmap_core_set_voltage_sel, 171605ebd35SPhilipp Zabel .set_voltage_time_sel = anatop_regmap_set_voltage_time_sel, 172605ebd35SPhilipp Zabel .get_voltage_sel = anatop_regmap_core_get_voltage_sel, 173605ebd35SPhilipp Zabel .list_voltage = regulator_list_voltage_linear, 174605ebd35SPhilipp Zabel .map_voltage = regulator_map_voltage_linear, 175d38018f2SPhilipp Zabel .get_bypass = anatop_regmap_get_bypass, 176d38018f2SPhilipp Zabel .set_bypass = anatop_regmap_set_bypass, 177605ebd35SPhilipp Zabel }; 178605ebd35SPhilipp Zabel 179a5023574SBill Pemberton static int anatop_regulator_probe(struct platform_device *pdev) 180e3e5aff7SYing-Chun Liu (PaulLiu) { 181e3e5aff7SYing-Chun Liu (PaulLiu) struct device *dev = &pdev->dev; 182e3e5aff7SYing-Chun Liu (PaulLiu) struct device_node *np = dev->of_node; 183baa64151SDong Aisheng struct device_node *anatop_np; 184e3e5aff7SYing-Chun Liu (PaulLiu) struct regulator_desc *rdesc; 185e3e5aff7SYing-Chun Liu (PaulLiu) struct regulator_dev *rdev; 186e3e5aff7SYing-Chun Liu (PaulLiu) struct anatop_regulator *sreg; 187e3e5aff7SYing-Chun Liu (PaulLiu) struct regulator_init_data *initdata; 188d914d81bSAxel Lin struct regulator_config config = { }; 189e3e5aff7SYing-Chun Liu (PaulLiu) int ret = 0; 190605ebd35SPhilipp Zabel u32 val; 191e3e5aff7SYing-Chun Liu (PaulLiu) 192e3e5aff7SYing-Chun Liu (PaulLiu) sreg = devm_kzalloc(dev, sizeof(*sreg), GFP_KERNEL); 193e3e5aff7SYing-Chun Liu (PaulLiu) if (!sreg) 194e3e5aff7SYing-Chun Liu (PaulLiu) return -ENOMEM; 1955062e047SDong Aisheng 196e3e5aff7SYing-Chun Liu (PaulLiu) rdesc = &sreg->rdesc; 197e3e5aff7SYing-Chun Liu (PaulLiu) rdesc->type = REGULATOR_VOLTAGE; 198e3e5aff7SYing-Chun Liu (PaulLiu) rdesc->owner = THIS_MODULE; 199baa64151SDong Aisheng 200aeb1404dSDong Aisheng of_property_read_string(np, "regulator-name", &rdesc->name); 201*4af5924cSDong Aisheng if (!rdesc->name) { 202*4af5924cSDong Aisheng dev_err(dev, "failed to get a regulator-name\n"); 203*4af5924cSDong Aisheng return -EINVAL; 204*4af5924cSDong Aisheng } 205aeb1404dSDong Aisheng 206072e78b1SJavier Martinez Canillas initdata = of_get_regulator_init_data(dev, np, rdesc); 2077f51cf2eSDong Aisheng if (!initdata) 2087f51cf2eSDong Aisheng return -ENOMEM; 2097f51cf2eSDong Aisheng 2100d19208eSSascha Hauer initdata->supply_regulator = "vin"; 211072e78b1SJavier Martinez Canillas sreg->initdata = initdata; 212072e78b1SJavier Martinez Canillas 213baa64151SDong Aisheng anatop_np = of_get_parent(np); 214baa64151SDong Aisheng if (!anatop_np) 215baa64151SDong Aisheng return -ENODEV; 216baa64151SDong Aisheng sreg->anatop = syscon_node_to_regmap(anatop_np); 217baa64151SDong Aisheng of_node_put(anatop_np); 218baa64151SDong Aisheng if (IS_ERR(sreg->anatop)) 219baa64151SDong Aisheng return PTR_ERR(sreg->anatop); 220baa64151SDong Aisheng 2212f2cc27fSYing-Chun Liu (PaulLiu) ret = of_property_read_u32(np, "anatop-reg-offset", 2222f2cc27fSYing-Chun Liu (PaulLiu) &sreg->control_reg); 223e3e5aff7SYing-Chun Liu (PaulLiu) if (ret) { 2242f2cc27fSYing-Chun Liu (PaulLiu) dev_err(dev, "no anatop-reg-offset property set\n"); 225f2b269b8SFabio Estevam return ret; 226e3e5aff7SYing-Chun Liu (PaulLiu) } 227e3e5aff7SYing-Chun Liu (PaulLiu) ret = of_property_read_u32(np, "anatop-vol-bit-width", 228e3e5aff7SYing-Chun Liu (PaulLiu) &sreg->vol_bit_width); 229e3e5aff7SYing-Chun Liu (PaulLiu) if (ret) { 230e3e5aff7SYing-Chun Liu (PaulLiu) dev_err(dev, "no anatop-vol-bit-width property set\n"); 231f2b269b8SFabio Estevam return ret; 232e3e5aff7SYing-Chun Liu (PaulLiu) } 233e3e5aff7SYing-Chun Liu (PaulLiu) ret = of_property_read_u32(np, "anatop-vol-bit-shift", 234e3e5aff7SYing-Chun Liu (PaulLiu) &sreg->vol_bit_shift); 235e3e5aff7SYing-Chun Liu (PaulLiu) if (ret) { 236e3e5aff7SYing-Chun Liu (PaulLiu) dev_err(dev, "no anatop-vol-bit-shift property set\n"); 237f2b269b8SFabio Estevam return ret; 238e3e5aff7SYing-Chun Liu (PaulLiu) } 239e3e5aff7SYing-Chun Liu (PaulLiu) ret = of_property_read_u32(np, "anatop-min-bit-val", 240e3e5aff7SYing-Chun Liu (PaulLiu) &sreg->min_bit_val); 241e3e5aff7SYing-Chun Liu (PaulLiu) if (ret) { 242e3e5aff7SYing-Chun Liu (PaulLiu) dev_err(dev, "no anatop-min-bit-val property set\n"); 243f2b269b8SFabio Estevam return ret; 244e3e5aff7SYing-Chun Liu (PaulLiu) } 245e3e5aff7SYing-Chun Liu (PaulLiu) ret = of_property_read_u32(np, "anatop-min-voltage", 246e3e5aff7SYing-Chun Liu (PaulLiu) &sreg->min_voltage); 247e3e5aff7SYing-Chun Liu (PaulLiu) if (ret) { 248e3e5aff7SYing-Chun Liu (PaulLiu) dev_err(dev, "no anatop-min-voltage property set\n"); 249f2b269b8SFabio Estevam return ret; 250e3e5aff7SYing-Chun Liu (PaulLiu) } 251e3e5aff7SYing-Chun Liu (PaulLiu) ret = of_property_read_u32(np, "anatop-max-voltage", 252e3e5aff7SYing-Chun Liu (PaulLiu) &sreg->max_voltage); 253e3e5aff7SYing-Chun Liu (PaulLiu) if (ret) { 254e3e5aff7SYing-Chun Liu (PaulLiu) dev_err(dev, "no anatop-max-voltage property set\n"); 255f2b269b8SFabio Estevam return ret; 256e3e5aff7SYing-Chun Liu (PaulLiu) } 257e3e5aff7SYing-Chun Liu (PaulLiu) 2589ee417c0SAnson Huang /* read LDO ramp up setting, only for core reg */ 2599ee417c0SAnson Huang of_property_read_u32(np, "anatop-delay-reg-offset", 2609ee417c0SAnson Huang &sreg->delay_reg); 2619ee417c0SAnson Huang of_property_read_u32(np, "anatop-delay-bit-width", 2629ee417c0SAnson Huang &sreg->delay_bit_width); 2639ee417c0SAnson Huang of_property_read_u32(np, "anatop-delay-bit-shift", 2649ee417c0SAnson Huang &sreg->delay_bit_shift); 2659ee417c0SAnson Huang 266985884dbSAxel Lin rdesc->n_voltages = (sreg->max_voltage - sreg->min_voltage) / 25000 + 1 267985884dbSAxel Lin + sreg->min_bit_val; 2680713e6abSAxel Lin rdesc->min_uV = sreg->min_voltage; 2690713e6abSAxel Lin rdesc->uV_step = 25000; 270985884dbSAxel Lin rdesc->linear_min_sel = sreg->min_bit_val; 271e1b0144fSAxel Lin rdesc->vsel_reg = sreg->control_reg; 272e1b0144fSAxel Lin rdesc->vsel_mask = ((1 << sreg->vol_bit_width) - 1) << 273e1b0144fSAxel Lin sreg->vol_bit_shift; 2740d19208eSSascha Hauer rdesc->min_dropout_uV = 125000; 275e3e5aff7SYing-Chun Liu (PaulLiu) 276d914d81bSAxel Lin config.dev = &pdev->dev; 277d914d81bSAxel Lin config.init_data = initdata; 278d914d81bSAxel Lin config.driver_data = sreg; 279d914d81bSAxel Lin config.of_node = pdev->dev.of_node; 280e1b0144fSAxel Lin config.regmap = sreg->anatop; 281d914d81bSAxel Lin 282605ebd35SPhilipp Zabel /* Only core regulators have the ramp up delay configuration. */ 283605ebd35SPhilipp Zabel if (sreg->control_reg && sreg->delay_bit_width) { 284605ebd35SPhilipp Zabel rdesc->ops = &anatop_core_rops; 285605ebd35SPhilipp Zabel 286605ebd35SPhilipp Zabel ret = regmap_read(config.regmap, rdesc->vsel_reg, &val); 287605ebd35SPhilipp Zabel if (ret) { 288605ebd35SPhilipp Zabel dev_err(dev, "failed to read initial state\n"); 289605ebd35SPhilipp Zabel return ret; 290605ebd35SPhilipp Zabel } 291605ebd35SPhilipp Zabel 292605ebd35SPhilipp Zabel sreg->sel = (val & rdesc->vsel_mask) >> sreg->vol_bit_shift; 293d38018f2SPhilipp Zabel if (sreg->sel == LDO_FET_FULL_ON) { 294d38018f2SPhilipp Zabel sreg->sel = 0; 295d38018f2SPhilipp Zabel sreg->bypass = true; 296d38018f2SPhilipp Zabel } 297fe08be3eSMarkus Pargmann 298fe08be3eSMarkus Pargmann /* 299fe08be3eSMarkus Pargmann * In case vddpu was disabled by the bootloader, we need to set 300fe08be3eSMarkus Pargmann * a sane default until imx6-cpufreq was probed and changes the 301fe08be3eSMarkus Pargmann * voltage to the correct value. In this case we set 1.25V. 302fe08be3eSMarkus Pargmann */ 303aeb1404dSDong Aisheng if (!sreg->sel && !strcmp(rdesc->name, "vddpu")) 304fe08be3eSMarkus Pargmann sreg->sel = 22; 305da0607c8SMarkus Pargmann 3069bf94454SDong Aisheng /* set the default voltage of the pcie phy to be 1.100v */ 307*4af5924cSDong Aisheng if (!sreg->sel && !strcmp(rdesc->name, "vddpcie")) 3089bf94454SDong Aisheng sreg->sel = 0x10; 3099bf94454SDong Aisheng 3108a092e68SMika Båtsman if (!sreg->bypass && !sreg->sel) { 311da0607c8SMarkus Pargmann dev_err(&pdev->dev, "Failed to read a valid default voltage selector.\n"); 312da0607c8SMarkus Pargmann return -EINVAL; 313da0607c8SMarkus Pargmann } 314605ebd35SPhilipp Zabel } else { 315605ebd35SPhilipp Zabel rdesc->ops = &anatop_rops; 316605ebd35SPhilipp Zabel } 317605ebd35SPhilipp Zabel 318e3e5aff7SYing-Chun Liu (PaulLiu) /* register regulator */ 319be1221e8SSachin Kamat rdev = devm_regulator_register(dev, rdesc, &config); 320e3e5aff7SYing-Chun Liu (PaulLiu) if (IS_ERR(rdev)) { 321e3e5aff7SYing-Chun Liu (PaulLiu) dev_err(dev, "failed to register %s\n", 322e3e5aff7SYing-Chun Liu (PaulLiu) rdesc->name); 323f2b269b8SFabio Estevam return PTR_ERR(rdev); 324e3e5aff7SYing-Chun Liu (PaulLiu) } 325e3e5aff7SYing-Chun Liu (PaulLiu) 326e3e5aff7SYing-Chun Liu (PaulLiu) platform_set_drvdata(pdev, rdev); 327e3e5aff7SYing-Chun Liu (PaulLiu) 328e3e5aff7SYing-Chun Liu (PaulLiu) return 0; 329e3e5aff7SYing-Chun Liu (PaulLiu) } 330e3e5aff7SYing-Chun Liu (PaulLiu) 331a799baabSJingoo Han static const struct of_device_id of_anatop_regulator_match_tbl[] = { 332e3e5aff7SYing-Chun Liu (PaulLiu) { .compatible = "fsl,anatop-regulator", }, 333e3e5aff7SYing-Chun Liu (PaulLiu) { /* end */ } 334e3e5aff7SYing-Chun Liu (PaulLiu) }; 335d702ffd4SLuis de Bethencourt MODULE_DEVICE_TABLE(of, of_anatop_regulator_match_tbl); 336e3e5aff7SYing-Chun Liu (PaulLiu) 337c0d78c23SShawn Guo static struct platform_driver anatop_regulator_driver = { 338e3e5aff7SYing-Chun Liu (PaulLiu) .driver = { 339e3e5aff7SYing-Chun Liu (PaulLiu) .name = "anatop_regulator", 340e3e5aff7SYing-Chun Liu (PaulLiu) .of_match_table = of_anatop_regulator_match_tbl, 341e3e5aff7SYing-Chun Liu (PaulLiu) }, 342e3e5aff7SYing-Chun Liu (PaulLiu) .probe = anatop_regulator_probe, 343e3e5aff7SYing-Chun Liu (PaulLiu) }; 344e3e5aff7SYing-Chun Liu (PaulLiu) 345e3e5aff7SYing-Chun Liu (PaulLiu) static int __init anatop_regulator_init(void) 346e3e5aff7SYing-Chun Liu (PaulLiu) { 347c0d78c23SShawn Guo return platform_driver_register(&anatop_regulator_driver); 348e3e5aff7SYing-Chun Liu (PaulLiu) } 349e3e5aff7SYing-Chun Liu (PaulLiu) postcore_initcall(anatop_regulator_init); 350e3e5aff7SYing-Chun Liu (PaulLiu) 351e3e5aff7SYing-Chun Liu (PaulLiu) static void __exit anatop_regulator_exit(void) 352e3e5aff7SYing-Chun Liu (PaulLiu) { 353c0d78c23SShawn Guo platform_driver_unregister(&anatop_regulator_driver); 354e3e5aff7SYing-Chun Liu (PaulLiu) } 355e3e5aff7SYing-Chun Liu (PaulLiu) module_exit(anatop_regulator_exit); 356e3e5aff7SYing-Chun Liu (PaulLiu) 35734f75685SJingoo Han MODULE_AUTHOR("Nancy Chen <Nancy.Chen@freescale.com>"); 35834f75685SJingoo Han MODULE_AUTHOR("Ying-Chun Liu (PaulLiu) <paul.liu@linaro.org>"); 359e3e5aff7SYing-Chun Liu (PaulLiu) MODULE_DESCRIPTION("ANATOP Regulator driver"); 360e3e5aff7SYing-Chun Liu (PaulLiu) MODULE_LICENSE("GPL v2"); 36189705b9eSFabio Estevam MODULE_ALIAS("platform:anatop_regulator"); 362