xref: /openbmc/linux/drivers/pwm/pwm-rcar.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
1e4ab5172SWolfram Sang // SPDX-License-Identifier: GPL-2.0
2ed6c1476SYoshihiro Shimoda /*
3ed6c1476SYoshihiro Shimoda  * R-Car PWM Timer driver
4ed6c1476SYoshihiro Shimoda  *
5ed6c1476SYoshihiro Shimoda  * Copyright (C) 2015 Renesas Electronics Corporation
6af4fab8bSUwe Kleine-König  *
7af4fab8bSUwe Kleine-König  * Limitations:
8af4fab8bSUwe Kleine-König  * - The hardware cannot generate a 0% duty cycle.
9ed6c1476SYoshihiro Shimoda  */
10ed6c1476SYoshihiro Shimoda 
11ed6c1476SYoshihiro Shimoda #include <linux/clk.h>
12ed6c1476SYoshihiro Shimoda #include <linux/err.h>
13ed6c1476SYoshihiro Shimoda #include <linux/io.h>
14b4f9a726SYoshihiro Shimoda #include <linux/log2.h>
15b4f9a726SYoshihiro Shimoda #include <linux/math64.h>
16ed6c1476SYoshihiro Shimoda #include <linux/module.h>
17ed6c1476SYoshihiro Shimoda #include <linux/of.h>
18ed6c1476SYoshihiro Shimoda #include <linux/platform_device.h>
19ed6c1476SYoshihiro Shimoda #include <linux/pm_runtime.h>
20ed6c1476SYoshihiro Shimoda #include <linux/pwm.h>
21ed6c1476SYoshihiro Shimoda #include <linux/slab.h>
22ed6c1476SYoshihiro Shimoda 
23ed6c1476SYoshihiro Shimoda #define RCAR_PWM_MAX_DIVISION	24
24ed6c1476SYoshihiro Shimoda #define RCAR_PWM_MAX_CYCLE	1023
25ed6c1476SYoshihiro Shimoda 
26ed6c1476SYoshihiro Shimoda #define RCAR_PWMCR		0x00
27ed6c1476SYoshihiro Shimoda #define  RCAR_PWMCR_CC0_MASK	0x000f0000
28ed6c1476SYoshihiro Shimoda #define  RCAR_PWMCR_CC0_SHIFT	16
29ed6c1476SYoshihiro Shimoda #define  RCAR_PWMCR_CCMD	BIT(15)
30ed6c1476SYoshihiro Shimoda #define  RCAR_PWMCR_SYNC	BIT(11)
31ed6c1476SYoshihiro Shimoda #define  RCAR_PWMCR_SS0		BIT(4)
32ed6c1476SYoshihiro Shimoda #define  RCAR_PWMCR_EN0		BIT(0)
33ed6c1476SYoshihiro Shimoda 
34ed6c1476SYoshihiro Shimoda #define RCAR_PWMCNT		0x04
35ed6c1476SYoshihiro Shimoda #define  RCAR_PWMCNT_CYC0_MASK	0x03ff0000
36ed6c1476SYoshihiro Shimoda #define  RCAR_PWMCNT_CYC0_SHIFT	16
37ed6c1476SYoshihiro Shimoda #define  RCAR_PWMCNT_PH0_MASK	0x000003ff
38ed6c1476SYoshihiro Shimoda #define  RCAR_PWMCNT_PH0_SHIFT	0
39ed6c1476SYoshihiro Shimoda 
40ed6c1476SYoshihiro Shimoda struct rcar_pwm_chip {
41ed6c1476SYoshihiro Shimoda 	struct pwm_chip chip;
42ed6c1476SYoshihiro Shimoda 	void __iomem *base;
43ed6c1476SYoshihiro Shimoda 	struct clk *clk;
44ed6c1476SYoshihiro Shimoda };
45ed6c1476SYoshihiro Shimoda 
to_rcar_pwm_chip(struct pwm_chip * chip)46ed6c1476SYoshihiro Shimoda static inline struct rcar_pwm_chip *to_rcar_pwm_chip(struct pwm_chip *chip)
47ed6c1476SYoshihiro Shimoda {
48ed6c1476SYoshihiro Shimoda 	return container_of(chip, struct rcar_pwm_chip, chip);
49ed6c1476SYoshihiro Shimoda }
50ed6c1476SYoshihiro Shimoda 
rcar_pwm_write(struct rcar_pwm_chip * rp,u32 data,unsigned int offset)51ed6c1476SYoshihiro Shimoda static void rcar_pwm_write(struct rcar_pwm_chip *rp, u32 data,
52ed6c1476SYoshihiro Shimoda 			   unsigned int offset)
53ed6c1476SYoshihiro Shimoda {
54ed6c1476SYoshihiro Shimoda 	writel(data, rp->base + offset);
55ed6c1476SYoshihiro Shimoda }
56ed6c1476SYoshihiro Shimoda 
rcar_pwm_read(struct rcar_pwm_chip * rp,unsigned int offset)57ed6c1476SYoshihiro Shimoda static u32 rcar_pwm_read(struct rcar_pwm_chip *rp, unsigned int offset)
58ed6c1476SYoshihiro Shimoda {
59ed6c1476SYoshihiro Shimoda 	return readl(rp->base + offset);
60ed6c1476SYoshihiro Shimoda }
61ed6c1476SYoshihiro Shimoda 
rcar_pwm_update(struct rcar_pwm_chip * rp,u32 mask,u32 data,unsigned int offset)62ed6c1476SYoshihiro Shimoda static void rcar_pwm_update(struct rcar_pwm_chip *rp, u32 mask, u32 data,
63ed6c1476SYoshihiro Shimoda 			    unsigned int offset)
64ed6c1476SYoshihiro Shimoda {
65ed6c1476SYoshihiro Shimoda 	u32 value;
66ed6c1476SYoshihiro Shimoda 
67ed6c1476SYoshihiro Shimoda 	value = rcar_pwm_read(rp, offset);
68ed6c1476SYoshihiro Shimoda 	value &= ~mask;
69ed6c1476SYoshihiro Shimoda 	value |= data & mask;
70ed6c1476SYoshihiro Shimoda 	rcar_pwm_write(rp, value, offset);
71ed6c1476SYoshihiro Shimoda }
72ed6c1476SYoshihiro Shimoda 
rcar_pwm_get_clock_division(struct rcar_pwm_chip * rp,int period_ns)73ed6c1476SYoshihiro Shimoda static int rcar_pwm_get_clock_division(struct rcar_pwm_chip *rp, int period_ns)
74ed6c1476SYoshihiro Shimoda {
75ed6c1476SYoshihiro Shimoda 	unsigned long clk_rate = clk_get_rate(rp->clk);
76b4f9a726SYoshihiro Shimoda 	u64 div, tmp;
77ed6c1476SYoshihiro Shimoda 
78ed6c1476SYoshihiro Shimoda 	if (clk_rate == 0)
79ed6c1476SYoshihiro Shimoda 		return -EINVAL;
80ed6c1476SYoshihiro Shimoda 
81b4f9a726SYoshihiro Shimoda 	div = (u64)NSEC_PER_SEC * RCAR_PWM_MAX_CYCLE;
82b4f9a726SYoshihiro Shimoda 	tmp = (u64)period_ns * clk_rate + div - 1;
83b4f9a726SYoshihiro Shimoda 	tmp = div64_u64(tmp, div);
84b4f9a726SYoshihiro Shimoda 	div = ilog2(tmp - 1) + 1;
85ed6c1476SYoshihiro Shimoda 
86ed6c1476SYoshihiro Shimoda 	return (div <= RCAR_PWM_MAX_DIVISION) ? div : -ERANGE;
87ed6c1476SYoshihiro Shimoda }
88ed6c1476SYoshihiro Shimoda 
rcar_pwm_set_clock_control(struct rcar_pwm_chip * rp,unsigned int div)89ed6c1476SYoshihiro Shimoda static void rcar_pwm_set_clock_control(struct rcar_pwm_chip *rp,
90ed6c1476SYoshihiro Shimoda 				       unsigned int div)
91ed6c1476SYoshihiro Shimoda {
92ed6c1476SYoshihiro Shimoda 	u32 value;
93ed6c1476SYoshihiro Shimoda 
94ed6c1476SYoshihiro Shimoda 	value = rcar_pwm_read(rp, RCAR_PWMCR);
95ed6c1476SYoshihiro Shimoda 	value &= ~(RCAR_PWMCR_CCMD | RCAR_PWMCR_CC0_MASK);
96ed6c1476SYoshihiro Shimoda 
97ed6c1476SYoshihiro Shimoda 	if (div & 1)
98ed6c1476SYoshihiro Shimoda 		value |= RCAR_PWMCR_CCMD;
99ed6c1476SYoshihiro Shimoda 
100ed6c1476SYoshihiro Shimoda 	div >>= 1;
101ed6c1476SYoshihiro Shimoda 
102ed6c1476SYoshihiro Shimoda 	value |= div << RCAR_PWMCR_CC0_SHIFT;
103ed6c1476SYoshihiro Shimoda 	rcar_pwm_write(rp, value, RCAR_PWMCR);
104ed6c1476SYoshihiro Shimoda }
105ed6c1476SYoshihiro Shimoda 
rcar_pwm_set_counter(struct rcar_pwm_chip * rp,int div,int duty_ns,int period_ns)106ed6c1476SYoshihiro Shimoda static int rcar_pwm_set_counter(struct rcar_pwm_chip *rp, int div, int duty_ns,
107ed6c1476SYoshihiro Shimoda 				int period_ns)
108ed6c1476SYoshihiro Shimoda {
109ed6c1476SYoshihiro Shimoda 	unsigned long long one_cycle, tmp;	/* 0.01 nanoseconds */
110ed6c1476SYoshihiro Shimoda 	unsigned long clk_rate = clk_get_rate(rp->clk);
111ed6c1476SYoshihiro Shimoda 	u32 cyc, ph;
112ed6c1476SYoshihiro Shimoda 
113ed14d364SGeert Uytterhoeven 	one_cycle = NSEC_PER_SEC * 100ULL << div;
114ed6c1476SYoshihiro Shimoda 	do_div(one_cycle, clk_rate);
115ed6c1476SYoshihiro Shimoda 
116ed6c1476SYoshihiro Shimoda 	tmp = period_ns * 100ULL;
117ed6c1476SYoshihiro Shimoda 	do_div(tmp, one_cycle);
118ed6c1476SYoshihiro Shimoda 	cyc = (tmp << RCAR_PWMCNT_CYC0_SHIFT) & RCAR_PWMCNT_CYC0_MASK;
119ed6c1476SYoshihiro Shimoda 
120ed6c1476SYoshihiro Shimoda 	tmp = duty_ns * 100ULL;
121ed6c1476SYoshihiro Shimoda 	do_div(tmp, one_cycle);
122ed6c1476SYoshihiro Shimoda 	ph = tmp & RCAR_PWMCNT_PH0_MASK;
123ed6c1476SYoshihiro Shimoda 
124ed6c1476SYoshihiro Shimoda 	/* Avoid prohibited setting */
125ed6c1476SYoshihiro Shimoda 	if (cyc == 0 || ph == 0)
126ed6c1476SYoshihiro Shimoda 		return -EINVAL;
127ed6c1476SYoshihiro Shimoda 
128ed6c1476SYoshihiro Shimoda 	rcar_pwm_write(rp, cyc | ph, RCAR_PWMCNT);
129ed6c1476SYoshihiro Shimoda 
130ed6c1476SYoshihiro Shimoda 	return 0;
131ed6c1476SYoshihiro Shimoda }
132ed6c1476SYoshihiro Shimoda 
rcar_pwm_request(struct pwm_chip * chip,struct pwm_device * pwm)133ed6c1476SYoshihiro Shimoda static int rcar_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm)
134ed6c1476SYoshihiro Shimoda {
135f2e6142cSHien Dang 	return pm_runtime_get_sync(chip->dev);
136ed6c1476SYoshihiro Shimoda }
137ed6c1476SYoshihiro Shimoda 
rcar_pwm_free(struct pwm_chip * chip,struct pwm_device * pwm)138ed6c1476SYoshihiro Shimoda static void rcar_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
139ed6c1476SYoshihiro Shimoda {
140f2e6142cSHien Dang 	pm_runtime_put(chip->dev);
141ed6c1476SYoshihiro Shimoda }
142ed6c1476SYoshihiro Shimoda 
rcar_pwm_enable(struct rcar_pwm_chip * rp)1438cc2b970SYoshihiro Shimoda static int rcar_pwm_enable(struct rcar_pwm_chip *rp)
144ed6c1476SYoshihiro Shimoda {
145ed6c1476SYoshihiro Shimoda 	u32 value;
146ed6c1476SYoshihiro Shimoda 
147ed6c1476SYoshihiro Shimoda 	/* Don't enable the PWM device if CYC0 or PH0 is 0 */
148ed6c1476SYoshihiro Shimoda 	value = rcar_pwm_read(rp, RCAR_PWMCNT);
149ed6c1476SYoshihiro Shimoda 	if ((value & RCAR_PWMCNT_CYC0_MASK) == 0 ||
150ed6c1476SYoshihiro Shimoda 	    (value & RCAR_PWMCNT_PH0_MASK) == 0)
151ed6c1476SYoshihiro Shimoda 		return -EINVAL;
152ed6c1476SYoshihiro Shimoda 
153ed6c1476SYoshihiro Shimoda 	rcar_pwm_update(rp, RCAR_PWMCR_EN0, RCAR_PWMCR_EN0, RCAR_PWMCR);
154ed6c1476SYoshihiro Shimoda 
155ed6c1476SYoshihiro Shimoda 	return 0;
156ed6c1476SYoshihiro Shimoda }
157ed6c1476SYoshihiro Shimoda 
rcar_pwm_disable(struct rcar_pwm_chip * rp)1588cc2b970SYoshihiro Shimoda static void rcar_pwm_disable(struct rcar_pwm_chip *rp)
159ed6c1476SYoshihiro Shimoda {
160ed6c1476SYoshihiro Shimoda 	rcar_pwm_update(rp, RCAR_PWMCR_EN0, 0, RCAR_PWMCR);
161ed6c1476SYoshihiro Shimoda }
162ed6c1476SYoshihiro Shimoda 
rcar_pwm_apply(struct pwm_chip * chip,struct pwm_device * pwm,const struct pwm_state * state)1637f68ce82SYoshihiro Shimoda static int rcar_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
16471523d18SUwe Kleine-König 			  const struct pwm_state *state)
1657f68ce82SYoshihiro Shimoda {
1667f68ce82SYoshihiro Shimoda 	struct rcar_pwm_chip *rp = to_rcar_pwm_chip(chip);
1677f68ce82SYoshihiro Shimoda 	int div, ret;
1687f68ce82SYoshihiro Shimoda 
1697f68ce82SYoshihiro Shimoda 	/* This HW/driver only supports normal polarity */
1707f68ce82SYoshihiro Shimoda 	if (state->polarity != PWM_POLARITY_NORMAL)
1712b1c1a5dSThierry Reding 		return -EINVAL;
1727f68ce82SYoshihiro Shimoda 
1737f68ce82SYoshihiro Shimoda 	if (!state->enabled) {
1748cc2b970SYoshihiro Shimoda 		rcar_pwm_disable(rp);
1757f68ce82SYoshihiro Shimoda 		return 0;
1767f68ce82SYoshihiro Shimoda 	}
1777f68ce82SYoshihiro Shimoda 
1787f68ce82SYoshihiro Shimoda 	div = rcar_pwm_get_clock_division(rp, state->period);
1797f68ce82SYoshihiro Shimoda 	if (div < 0)
1807f68ce82SYoshihiro Shimoda 		return div;
1817f68ce82SYoshihiro Shimoda 
1827f68ce82SYoshihiro Shimoda 	rcar_pwm_update(rp, RCAR_PWMCR_SYNC, RCAR_PWMCR_SYNC, RCAR_PWMCR);
1837f68ce82SYoshihiro Shimoda 
1847f68ce82SYoshihiro Shimoda 	ret = rcar_pwm_set_counter(rp, div, state->duty_cycle, state->period);
1857f68ce82SYoshihiro Shimoda 	if (!ret)
1867f68ce82SYoshihiro Shimoda 		rcar_pwm_set_clock_control(rp, div);
1877f68ce82SYoshihiro Shimoda 
1887f68ce82SYoshihiro Shimoda 	/* The SYNC should be set to 0 even if rcar_pwm_set_counter failed */
1897f68ce82SYoshihiro Shimoda 	rcar_pwm_update(rp, RCAR_PWMCR_SYNC, 0, RCAR_PWMCR);
1907f68ce82SYoshihiro Shimoda 
191c79468b8SYoshihiro Shimoda 	if (!ret)
1928cc2b970SYoshihiro Shimoda 		ret = rcar_pwm_enable(rp);
1937f68ce82SYoshihiro Shimoda 
1947f68ce82SYoshihiro Shimoda 	return ret;
1957f68ce82SYoshihiro Shimoda }
1967f68ce82SYoshihiro Shimoda 
197ed6c1476SYoshihiro Shimoda static const struct pwm_ops rcar_pwm_ops = {
198ed6c1476SYoshihiro Shimoda 	.request = rcar_pwm_request,
199ed6c1476SYoshihiro Shimoda 	.free = rcar_pwm_free,
2007f68ce82SYoshihiro Shimoda 	.apply = rcar_pwm_apply,
201ed6c1476SYoshihiro Shimoda 	.owner = THIS_MODULE,
202ed6c1476SYoshihiro Shimoda };
203ed6c1476SYoshihiro Shimoda 
rcar_pwm_probe(struct platform_device * pdev)204ed6c1476SYoshihiro Shimoda static int rcar_pwm_probe(struct platform_device *pdev)
205ed6c1476SYoshihiro Shimoda {
206ed6c1476SYoshihiro Shimoda 	struct rcar_pwm_chip *rcar_pwm;
207ed6c1476SYoshihiro Shimoda 	int ret;
208ed6c1476SYoshihiro Shimoda 
209ed6c1476SYoshihiro Shimoda 	rcar_pwm = devm_kzalloc(&pdev->dev, sizeof(*rcar_pwm), GFP_KERNEL);
210ed6c1476SYoshihiro Shimoda 	if (rcar_pwm == NULL)
211ed6c1476SYoshihiro Shimoda 		return -ENOMEM;
212ed6c1476SYoshihiro Shimoda 
2133d3a3259SYangtao Li 	rcar_pwm->base = devm_platform_ioremap_resource(pdev, 0);
214ed6c1476SYoshihiro Shimoda 	if (IS_ERR(rcar_pwm->base))
215ed6c1476SYoshihiro Shimoda 		return PTR_ERR(rcar_pwm->base);
216ed6c1476SYoshihiro Shimoda 
217ed6c1476SYoshihiro Shimoda 	rcar_pwm->clk = devm_clk_get(&pdev->dev, NULL);
218ed6c1476SYoshihiro Shimoda 	if (IS_ERR(rcar_pwm->clk)) {
219ed6c1476SYoshihiro Shimoda 		dev_err(&pdev->dev, "cannot get clock\n");
220ed6c1476SYoshihiro Shimoda 		return PTR_ERR(rcar_pwm->clk);
221ed6c1476SYoshihiro Shimoda 	}
222ed6c1476SYoshihiro Shimoda 
223ed6c1476SYoshihiro Shimoda 	platform_set_drvdata(pdev, rcar_pwm);
224ed6c1476SYoshihiro Shimoda 
225ed6c1476SYoshihiro Shimoda 	rcar_pwm->chip.dev = &pdev->dev;
226ed6c1476SYoshihiro Shimoda 	rcar_pwm->chip.ops = &rcar_pwm_ops;
227ed6c1476SYoshihiro Shimoda 	rcar_pwm->chip.npwm = 1;
228ed6c1476SYoshihiro Shimoda 
2291451a3eeSGeert Uytterhoeven 	pm_runtime_enable(&pdev->dev);
2301451a3eeSGeert Uytterhoeven 
231ed6c1476SYoshihiro Shimoda 	ret = pwmchip_add(&rcar_pwm->chip);
232ed6c1476SYoshihiro Shimoda 	if (ret < 0) {
233ed6c1476SYoshihiro Shimoda 		dev_err(&pdev->dev, "failed to register PWM chip: %d\n", ret);
2341451a3eeSGeert Uytterhoeven 		pm_runtime_disable(&pdev->dev);
235ed6c1476SYoshihiro Shimoda 		return ret;
236ed6c1476SYoshihiro Shimoda 	}
237ed6c1476SYoshihiro Shimoda 
238ed6c1476SYoshihiro Shimoda 	return 0;
239ed6c1476SYoshihiro Shimoda }
240ed6c1476SYoshihiro Shimoda 
rcar_pwm_remove(struct platform_device * pdev)241e7fa6e84SUwe Kleine-König static void rcar_pwm_remove(struct platform_device *pdev)
242ed6c1476SYoshihiro Shimoda {
243ed6c1476SYoshihiro Shimoda 	struct rcar_pwm_chip *rcar_pwm = platform_get_drvdata(pdev);
2441451a3eeSGeert Uytterhoeven 
24515d21761SUwe Kleine-König 	pwmchip_remove(&rcar_pwm->chip);
246ed6c1476SYoshihiro Shimoda 
247ed6c1476SYoshihiro Shimoda 	pm_runtime_disable(&pdev->dev);
248ed6c1476SYoshihiro Shimoda }
249ed6c1476SYoshihiro Shimoda 
250ed6c1476SYoshihiro Shimoda static const struct of_device_id rcar_pwm_of_table[] = {
251ed6c1476SYoshihiro Shimoda 	{ .compatible = "renesas,pwm-rcar", },
252ed6c1476SYoshihiro Shimoda 	{ },
253ed6c1476SYoshihiro Shimoda };
254ed6c1476SYoshihiro Shimoda MODULE_DEVICE_TABLE(of, rcar_pwm_of_table);
255ed6c1476SYoshihiro Shimoda 
256ed6c1476SYoshihiro Shimoda static struct platform_driver rcar_pwm_driver = {
257ed6c1476SYoshihiro Shimoda 	.probe = rcar_pwm_probe,
258e7fa6e84SUwe Kleine-König 	.remove_new = rcar_pwm_remove,
259ed6c1476SYoshihiro Shimoda 	.driver = {
260ed6c1476SYoshihiro Shimoda 		.name = "pwm-rcar",
261*d6a436c7SKrzysztof Kozlowski 		.of_match_table = rcar_pwm_of_table,
262ed6c1476SYoshihiro Shimoda 	}
263ed6c1476SYoshihiro Shimoda };
264ed6c1476SYoshihiro Shimoda module_platform_driver(rcar_pwm_driver);
265ed6c1476SYoshihiro Shimoda 
266ed6c1476SYoshihiro Shimoda MODULE_AUTHOR("Yoshihiro Shimoda <yoshihiro.shimoda.uh@renesas.com>");
267ed6c1476SYoshihiro Shimoda MODULE_DESCRIPTION("Renesas PWM Timer Driver");
268ed6c1476SYoshihiro Shimoda MODULE_LICENSE("GPL v2");
269ed6c1476SYoshihiro Shimoda MODULE_ALIAS("platform:pwm-rcar");
270