xref: /openbmc/linux/drivers/pwm/pwm-mediatek.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
14bea6dd5SSam Shih // SPDX-License-Identifier: GPL-2.0
2caf065f8SJohn Crispin /*
34bea6dd5SSam Shih  * MediaTek Pulse Width Modulator driver
4caf065f8SJohn Crispin  *
5caf065f8SJohn Crispin  * Copyright (C) 2015 John Crispin <blogic@openwrt.org>
6e7c197ecSZhi Mao  * Copyright (C) 2017 Zhi Mao <zhi.mao@mediatek.com>
7caf065f8SJohn Crispin  *
8caf065f8SJohn Crispin  */
9caf065f8SJohn Crispin 
10caf065f8SJohn Crispin #include <linux/err.h>
11caf065f8SJohn Crispin #include <linux/io.h>
12caf065f8SJohn Crispin #include <linux/ioport.h>
13caf065f8SJohn Crispin #include <linux/kernel.h>
14caf065f8SJohn Crispin #include <linux/module.h>
15caf065f8SJohn Crispin #include <linux/clk.h>
16caf065f8SJohn Crispin #include <linux/of.h>
17caf065f8SJohn Crispin #include <linux/platform_device.h>
18caf065f8SJohn Crispin #include <linux/pwm.h>
19caf065f8SJohn Crispin #include <linux/slab.h>
20caf065f8SJohn Crispin #include <linux/types.h>
21caf065f8SJohn Crispin 
22caf065f8SJohn Crispin /* PWM registers and bits definitions */
23caf065f8SJohn Crispin #define PWMCON			0x00
24caf065f8SJohn Crispin #define PWMHDUR			0x04
25caf065f8SJohn Crispin #define PWMLDUR			0x08
26caf065f8SJohn Crispin #define PWMGDUR			0x0c
27caf065f8SJohn Crispin #define PWMWAVENUM		0x28
28caf065f8SJohn Crispin #define PWMDWIDTH		0x2c
29360cc036SSean Wang #define PWM45DWIDTH_FIXUP	0x30
30caf065f8SJohn Crispin #define PWMTHRES		0x30
31360cc036SSean Wang #define PWM45THRES_FIXUP	0x34
320c0ead76SFabien Parent #define PWM_CK_26M_SEL		0x210
33caf065f8SJohn Crispin 
348bdb65dcSZhi Mao #define PWM_CLK_DIV_MAX		7
358bdb65dcSZhi Mao 
362503781cSSam Shih struct pwm_mediatek_of_data {
37424268c7SZhi Mao 	unsigned int num_pwms;
38360cc036SSean Wang 	bool pwm45_fixup;
390c0ead76SFabien Parent 	bool has_ck_26m_sel;
40*967da67aSDaniel Golle 	const unsigned int *reg_offset;
41caf065f8SJohn Crispin };
42caf065f8SJohn Crispin 
43caf065f8SJohn Crispin /**
442503781cSSam Shih  * struct pwm_mediatek_chip - struct representing PWM chip
45caf065f8SJohn Crispin  * @chip: linux PWM chip representation
46caf065f8SJohn Crispin  * @regs: base address of PWM chip
47efecdeb8SSam Shih  * @clk_top: the top clock generator
48efecdeb8SSam Shih  * @clk_main: the clock used by PWM core
49efecdeb8SSam Shih  * @clk_pwms: the clock used by each PWM channel
50efecdeb8SSam Shih  * @clk_freq: the fix clock frequency of legacy MIPS SoC
51fc810e7cSLee Jones  * @soc: pointer to chip's platform data
52caf065f8SJohn Crispin  */
532503781cSSam Shih struct pwm_mediatek_chip {
54caf065f8SJohn Crispin 	struct pwm_chip chip;
55caf065f8SJohn Crispin 	void __iomem *regs;
56efecdeb8SSam Shih 	struct clk *clk_top;
57efecdeb8SSam Shih 	struct clk *clk_main;
58efecdeb8SSam Shih 	struct clk **clk_pwms;
592503781cSSam Shih 	const struct pwm_mediatek_of_data *soc;
60caf065f8SJohn Crispin };
61caf065f8SJohn Crispin 
62*967da67aSDaniel Golle static const unsigned int mtk_pwm_reg_offset_v1[] = {
63424268c7SZhi Mao 	0x0010, 0x0050, 0x0090, 0x00d0, 0x0110, 0x0150, 0x0190, 0x0220
64424268c7SZhi Mao };
65424268c7SZhi Mao 
66*967da67aSDaniel Golle static const unsigned int mtk_pwm_reg_offset_v2[] = {
67*967da67aSDaniel Golle 	0x0080, 0x00c0, 0x0100, 0x0140, 0x0180, 0x01c0, 0x0200, 0x0240
68*967da67aSDaniel Golle };
69*967da67aSDaniel Golle 
702503781cSSam Shih static inline struct pwm_mediatek_chip *
to_pwm_mediatek_chip(struct pwm_chip * chip)712503781cSSam Shih to_pwm_mediatek_chip(struct pwm_chip *chip)
72caf065f8SJohn Crispin {
732503781cSSam Shih 	return container_of(chip, struct pwm_mediatek_chip, chip);
74caf065f8SJohn Crispin }
75caf065f8SJohn Crispin 
pwm_mediatek_clk_enable(struct pwm_chip * chip,struct pwm_device * pwm)762503781cSSam Shih static int pwm_mediatek_clk_enable(struct pwm_chip *chip,
772503781cSSam Shih 				   struct pwm_device *pwm)
78e7c197ecSZhi Mao {
792503781cSSam Shih 	struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
80e7c197ecSZhi Mao 	int ret;
81e7c197ecSZhi Mao 
82efecdeb8SSam Shih 	ret = clk_prepare_enable(pc->clk_top);
83e7c197ecSZhi Mao 	if (ret < 0)
84e7c197ecSZhi Mao 		return ret;
85e7c197ecSZhi Mao 
86efecdeb8SSam Shih 	ret = clk_prepare_enable(pc->clk_main);
87e7c197ecSZhi Mao 	if (ret < 0)
88e7c197ecSZhi Mao 		goto disable_clk_top;
89e7c197ecSZhi Mao 
90efecdeb8SSam Shih 	ret = clk_prepare_enable(pc->clk_pwms[pwm->hwpwm]);
91e7c197ecSZhi Mao 	if (ret < 0)
92e7c197ecSZhi Mao 		goto disable_clk_main;
93e7c197ecSZhi Mao 
94e7c197ecSZhi Mao 	return 0;
95e7c197ecSZhi Mao 
96e7c197ecSZhi Mao disable_clk_main:
97efecdeb8SSam Shih 	clk_disable_unprepare(pc->clk_main);
98e7c197ecSZhi Mao disable_clk_top:
99efecdeb8SSam Shih 	clk_disable_unprepare(pc->clk_top);
100e7c197ecSZhi Mao 
101e7c197ecSZhi Mao 	return ret;
102e7c197ecSZhi Mao }
103e7c197ecSZhi Mao 
pwm_mediatek_clk_disable(struct pwm_chip * chip,struct pwm_device * pwm)1042503781cSSam Shih static void pwm_mediatek_clk_disable(struct pwm_chip *chip,
1052503781cSSam Shih 				     struct pwm_device *pwm)
106e7c197ecSZhi Mao {
1072503781cSSam Shih 	struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
108e7c197ecSZhi Mao 
109efecdeb8SSam Shih 	clk_disable_unprepare(pc->clk_pwms[pwm->hwpwm]);
110efecdeb8SSam Shih 	clk_disable_unprepare(pc->clk_main);
111efecdeb8SSam Shih 	clk_disable_unprepare(pc->clk_top);
112e7c197ecSZhi Mao }
113e7c197ecSZhi Mao 
pwm_mediatek_writel(struct pwm_mediatek_chip * chip,unsigned int num,unsigned int offset,u32 value)1142503781cSSam Shih static inline void pwm_mediatek_writel(struct pwm_mediatek_chip *chip,
115caf065f8SJohn Crispin 				       unsigned int num, unsigned int offset,
116caf065f8SJohn Crispin 				       u32 value)
117caf065f8SJohn Crispin {
118*967da67aSDaniel Golle 	writel(value, chip->regs + chip->soc->reg_offset[num] + offset);
119caf065f8SJohn Crispin }
120caf065f8SJohn Crispin 
pwm_mediatek_config(struct pwm_chip * chip,struct pwm_device * pwm,int duty_ns,int period_ns)1212503781cSSam Shih static int pwm_mediatek_config(struct pwm_chip *chip, struct pwm_device *pwm,
122caf065f8SJohn Crispin 			       int duty_ns, int period_ns)
123caf065f8SJohn Crispin {
1242503781cSSam Shih 	struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
12504c0a4e0SSean Wang 	u32 clkdiv = 0, cnt_period, cnt_duty, reg_width = PWMDWIDTH,
126360cc036SSean Wang 	    reg_thres = PWMTHRES;
12704c0a4e0SSean Wang 	u64 resolution;
128e7c197ecSZhi Mao 	int ret;
129e7c197ecSZhi Mao 
1302503781cSSam Shih 	ret = pwm_mediatek_clk_enable(chip, pwm);
1312503781cSSam Shih 
132e7c197ecSZhi Mao 	if (ret < 0)
133e7c197ecSZhi Mao 		return ret;
134caf065f8SJohn Crispin 
1350c0ead76SFabien Parent 	/* Make sure we use the bus clock and not the 26MHz clock */
1360c0ead76SFabien Parent 	if (pc->soc->has_ck_26m_sel)
1370c0ead76SFabien Parent 		writel(0, pc->regs + PWM_CK_26M_SEL);
1380c0ead76SFabien Parent 
13904c0a4e0SSean Wang 	/* Using resolution in picosecond gets accuracy higher */
14004c0a4e0SSean Wang 	resolution = (u64)NSEC_PER_SEC * 1000;
1412503781cSSam Shih 	do_div(resolution, clk_get_rate(pc->clk_pwms[pwm->hwpwm]));
142caf065f8SJohn Crispin 
14304c0a4e0SSean Wang 	cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * 1000, resolution);
14404c0a4e0SSean Wang 	while (cnt_period > 8191) {
145caf065f8SJohn Crispin 		resolution *= 2;
146caf065f8SJohn Crispin 		clkdiv++;
14704c0a4e0SSean Wang 		cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * 1000,
14804c0a4e0SSean Wang 						   resolution);
149caf065f8SJohn Crispin 	}
150caf065f8SJohn Crispin 
1518bdb65dcSZhi Mao 	if (clkdiv > PWM_CLK_DIV_MAX) {
1522503781cSSam Shih 		pwm_mediatek_clk_disable(chip, pwm);
1534d690e50SAngeloGioacchino Del Regno 		dev_err(chip->dev, "period of %d ns not supported\n", period_ns);
154caf065f8SJohn Crispin 		return -EINVAL;
1558bdb65dcSZhi Mao 	}
156caf065f8SJohn Crispin 
157360cc036SSean Wang 	if (pc->soc->pwm45_fixup && pwm->hwpwm > 2) {
158360cc036SSean Wang 		/*
159360cc036SSean Wang 		 * PWM[4,5] has distinct offset for PWMDWIDTH and PWMTHRES
160360cc036SSean Wang 		 * from the other PWMs on MT7623.
161360cc036SSean Wang 		 */
162360cc036SSean Wang 		reg_width = PWM45DWIDTH_FIXUP;
163360cc036SSean Wang 		reg_thres = PWM45THRES_FIXUP;
164360cc036SSean Wang 	}
165360cc036SSean Wang 
16604c0a4e0SSean Wang 	cnt_duty = DIV_ROUND_CLOSEST_ULL((u64)duty_ns * 1000, resolution);
1672503781cSSam Shih 	pwm_mediatek_writel(pc, pwm->hwpwm, PWMCON, BIT(15) | clkdiv);
1682503781cSSam Shih 	pwm_mediatek_writel(pc, pwm->hwpwm, reg_width, cnt_period);
1692503781cSSam Shih 	pwm_mediatek_writel(pc, pwm->hwpwm, reg_thres, cnt_duty);
170caf065f8SJohn Crispin 
1712503781cSSam Shih 	pwm_mediatek_clk_disable(chip, pwm);
172e7c197ecSZhi Mao 
173caf065f8SJohn Crispin 	return 0;
174caf065f8SJohn Crispin }
175caf065f8SJohn Crispin 
pwm_mediatek_enable(struct pwm_chip * chip,struct pwm_device * pwm)1762503781cSSam Shih static int pwm_mediatek_enable(struct pwm_chip *chip, struct pwm_device *pwm)
177caf065f8SJohn Crispin {
1782503781cSSam Shih 	struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
179caf065f8SJohn Crispin 	u32 value;
180caf065f8SJohn Crispin 	int ret;
181caf065f8SJohn Crispin 
1822503781cSSam Shih 	ret = pwm_mediatek_clk_enable(chip, pwm);
183caf065f8SJohn Crispin 	if (ret < 0)
184caf065f8SJohn Crispin 		return ret;
185caf065f8SJohn Crispin 
186caf065f8SJohn Crispin 	value = readl(pc->regs);
187caf065f8SJohn Crispin 	value |= BIT(pwm->hwpwm);
188caf065f8SJohn Crispin 	writel(value, pc->regs);
189caf065f8SJohn Crispin 
190caf065f8SJohn Crispin 	return 0;
191caf065f8SJohn Crispin }
192caf065f8SJohn Crispin 
pwm_mediatek_disable(struct pwm_chip * chip,struct pwm_device * pwm)1932503781cSSam Shih static void pwm_mediatek_disable(struct pwm_chip *chip, struct pwm_device *pwm)
194caf065f8SJohn Crispin {
1952503781cSSam Shih 	struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
196caf065f8SJohn Crispin 	u32 value;
197caf065f8SJohn Crispin 
198caf065f8SJohn Crispin 	value = readl(pc->regs);
199caf065f8SJohn Crispin 	value &= ~BIT(pwm->hwpwm);
200caf065f8SJohn Crispin 	writel(value, pc->regs);
201caf065f8SJohn Crispin 
2022503781cSSam Shih 	pwm_mediatek_clk_disable(chip, pwm);
203caf065f8SJohn Crispin }
204caf065f8SJohn Crispin 
pwm_mediatek_apply(struct pwm_chip * chip,struct pwm_device * pwm,const struct pwm_state * state)205758de66fSUwe Kleine-König static int pwm_mediatek_apply(struct pwm_chip *chip, struct pwm_device *pwm,
206758de66fSUwe Kleine-König 			      const struct pwm_state *state)
207758de66fSUwe Kleine-König {
208758de66fSUwe Kleine-König 	int err;
209758de66fSUwe Kleine-König 
210758de66fSUwe Kleine-König 	if (state->polarity != PWM_POLARITY_NORMAL)
211758de66fSUwe Kleine-König 		return -EINVAL;
212758de66fSUwe Kleine-König 
213758de66fSUwe Kleine-König 	if (!state->enabled) {
214758de66fSUwe Kleine-König 		if (pwm->state.enabled)
215758de66fSUwe Kleine-König 			pwm_mediatek_disable(chip, pwm);
216758de66fSUwe Kleine-König 
217758de66fSUwe Kleine-König 		return 0;
218758de66fSUwe Kleine-König 	}
219758de66fSUwe Kleine-König 
220758de66fSUwe Kleine-König 	err = pwm_mediatek_config(pwm->chip, pwm, state->duty_cycle, state->period);
221758de66fSUwe Kleine-König 	if (err)
222758de66fSUwe Kleine-König 		return err;
223758de66fSUwe Kleine-König 
224758de66fSUwe Kleine-König 	if (!pwm->state.enabled)
225758de66fSUwe Kleine-König 		err = pwm_mediatek_enable(chip, pwm);
226758de66fSUwe Kleine-König 
227758de66fSUwe Kleine-König 	return err;
228758de66fSUwe Kleine-König }
229758de66fSUwe Kleine-König 
2302503781cSSam Shih static const struct pwm_ops pwm_mediatek_ops = {
231758de66fSUwe Kleine-König 	.apply = pwm_mediatek_apply,
232caf065f8SJohn Crispin 	.owner = THIS_MODULE,
233caf065f8SJohn Crispin };
234caf065f8SJohn Crispin 
pwm_mediatek_probe(struct platform_device * pdev)2352503781cSSam Shih static int pwm_mediatek_probe(struct platform_device *pdev)
236caf065f8SJohn Crispin {
2372503781cSSam Shih 	struct pwm_mediatek_chip *pc;
238caf065f8SJohn Crispin 	unsigned int i;
239caf065f8SJohn Crispin 	int ret;
240caf065f8SJohn Crispin 
241caf065f8SJohn Crispin 	pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
242caf065f8SJohn Crispin 	if (!pc)
243caf065f8SJohn Crispin 		return -ENOMEM;
244caf065f8SJohn Crispin 
245e6c7c258SSam Shih 	pc->soc = of_device_get_match_data(&pdev->dev);
246424268c7SZhi Mao 
2477681c2bdSYangtao Li 	pc->regs = devm_platform_ioremap_resource(pdev, 0);
248caf065f8SJohn Crispin 	if (IS_ERR(pc->regs))
249caf065f8SJohn Crispin 		return PTR_ERR(pc->regs);
250caf065f8SJohn Crispin 
251446925f1SAngeloGioacchino Del Regno 	pc->clk_pwms = devm_kmalloc_array(&pdev->dev, pc->soc->num_pwms,
252efecdeb8SSam Shih 				    sizeof(*pc->clk_pwms), GFP_KERNEL);
253efecdeb8SSam Shih 	if (!pc->clk_pwms)
254efecdeb8SSam Shih 		return -ENOMEM;
255efecdeb8SSam Shih 
256efecdeb8SSam Shih 	pc->clk_top = devm_clk_get(&pdev->dev, "top");
2575264e8caSAngeloGioacchino Del Regno 	if (IS_ERR(pc->clk_top))
2585264e8caSAngeloGioacchino Del Regno 		return dev_err_probe(&pdev->dev, PTR_ERR(pc->clk_top),
2594d690e50SAngeloGioacchino Del Regno 				     "Failed to get top clock\n");
260efecdeb8SSam Shih 
261efecdeb8SSam Shih 	pc->clk_main = devm_clk_get(&pdev->dev, "main");
2625264e8caSAngeloGioacchino Del Regno 	if (IS_ERR(pc->clk_main))
2635264e8caSAngeloGioacchino Del Regno 		return dev_err_probe(&pdev->dev, PTR_ERR(pc->clk_main),
2644d690e50SAngeloGioacchino Del Regno 				     "Failed to get main clock\n");
265efecdeb8SSam Shih 
266efecdeb8SSam Shih 	for (i = 0; i < pc->soc->num_pwms; i++) {
267efecdeb8SSam Shih 		char name[8];
268efecdeb8SSam Shih 
269efecdeb8SSam Shih 		snprintf(name, sizeof(name), "pwm%d", i + 1);
270efecdeb8SSam Shih 
271efecdeb8SSam Shih 		pc->clk_pwms[i] = devm_clk_get(&pdev->dev, name);
2725264e8caSAngeloGioacchino Del Regno 		if (IS_ERR(pc->clk_pwms[i]))
2735264e8caSAngeloGioacchino Del Regno 			return dev_err_probe(&pdev->dev, PTR_ERR(pc->clk_pwms[i]),
2744d690e50SAngeloGioacchino Del Regno 					     "Failed to get %s clock\n", name);
275424268c7SZhi Mao 	}
276caf065f8SJohn Crispin 
277caf065f8SJohn Crispin 	pc->chip.dev = &pdev->dev;
2782503781cSSam Shih 	pc->chip.ops = &pwm_mediatek_ops;
279e6c7c258SSam Shih 	pc->chip.npwm = pc->soc->num_pwms;
280caf065f8SJohn Crispin 
281e0150252SUwe Kleine-König 	ret = devm_pwmchip_add(&pdev->dev, &pc->chip);
2825264e8caSAngeloGioacchino Del Regno 	if (ret < 0)
2835264e8caSAngeloGioacchino Del Regno 		return dev_err_probe(&pdev->dev, ret, "pwmchip_add() failed\n");
284caf065f8SJohn Crispin 
285caf065f8SJohn Crispin 	return 0;
286caf065f8SJohn Crispin }
287caf065f8SJohn Crispin 
2882503781cSSam Shih static const struct pwm_mediatek_of_data mt2712_pwm_data = {
289424268c7SZhi Mao 	.num_pwms = 8,
290360cc036SSean Wang 	.pwm45_fixup = false,
2910c0ead76SFabien Parent 	.has_ck_26m_sel = false,
292*967da67aSDaniel Golle 	.reg_offset = mtk_pwm_reg_offset_v1,
293424268c7SZhi Mao };
294424268c7SZhi Mao 
295cb696e74SAngeloGioacchino Del Regno static const struct pwm_mediatek_of_data mt6795_pwm_data = {
296cb696e74SAngeloGioacchino Del Regno 	.num_pwms = 7,
297cb696e74SAngeloGioacchino Del Regno 	.pwm45_fixup = false,
298cb696e74SAngeloGioacchino Del Regno 	.has_ck_26m_sel = false,
299*967da67aSDaniel Golle 	.reg_offset = mtk_pwm_reg_offset_v1,
300cb696e74SAngeloGioacchino Del Regno };
301cb696e74SAngeloGioacchino Del Regno 
3022503781cSSam Shih static const struct pwm_mediatek_of_data mt7622_pwm_data = {
303424268c7SZhi Mao 	.num_pwms = 6,
304360cc036SSean Wang 	.pwm45_fixup = false,
305aa3c668fSDaniel Golle 	.has_ck_26m_sel = true,
306*967da67aSDaniel Golle 	.reg_offset = mtk_pwm_reg_offset_v1,
307424268c7SZhi Mao };
308424268c7SZhi Mao 
3092503781cSSam Shih static const struct pwm_mediatek_of_data mt7623_pwm_data = {
310424268c7SZhi Mao 	.num_pwms = 5,
311360cc036SSean Wang 	.pwm45_fixup = true,
3120c0ead76SFabien Parent 	.has_ck_26m_sel = false,
313*967da67aSDaniel Golle 	.reg_offset = mtk_pwm_reg_offset_v1,
3148cdc43afSJohn Crispin };
3158cdc43afSJohn Crispin 
3162503781cSSam Shih static const struct pwm_mediatek_of_data mt7628_pwm_data = {
3178cdc43afSJohn Crispin 	.num_pwms = 4,
3188cdc43afSJohn Crispin 	.pwm45_fixup = true,
3190c0ead76SFabien Parent 	.has_ck_26m_sel = false,
320*967da67aSDaniel Golle 	.reg_offset = mtk_pwm_reg_offset_v1,
321424268c7SZhi Mao };
322424268c7SZhi Mao 
323715d14daSSam Shih static const struct pwm_mediatek_of_data mt7629_pwm_data = {
324715d14daSSam Shih 	.num_pwms = 1,
325715d14daSSam Shih 	.pwm45_fixup = false,
3260c0ead76SFabien Parent 	.has_ck_26m_sel = false,
327*967da67aSDaniel Golle 	.reg_offset = mtk_pwm_reg_offset_v1,
328715d14daSSam Shih };
329715d14daSSam Shih 
330*967da67aSDaniel Golle static const struct pwm_mediatek_of_data mt7981_pwm_data = {
331394b5175SFabien Parent 	.num_pwms = 3,
332394b5175SFabien Parent 	.pwm45_fixup = false,
333394b5175SFabien Parent 	.has_ck_26m_sel = true,
334*967da67aSDaniel Golle 	.reg_offset = mtk_pwm_reg_offset_v2,
335394b5175SFabien Parent };
336394b5175SFabien Parent 
337241eab76SDaniel Golle static const struct pwm_mediatek_of_data mt7986_pwm_data = {
338241eab76SDaniel Golle 	.num_pwms = 2,
339241eab76SDaniel Golle 	.pwm45_fixup = false,
340241eab76SDaniel Golle 	.has_ck_26m_sel = true,
341*967da67aSDaniel Golle 	.reg_offset = mtk_pwm_reg_offset_v1,
342*967da67aSDaniel Golle };
343*967da67aSDaniel Golle 
344*967da67aSDaniel Golle static const struct pwm_mediatek_of_data mt8183_pwm_data = {
345*967da67aSDaniel Golle 	.num_pwms = 4,
346*967da67aSDaniel Golle 	.pwm45_fixup = false,
347*967da67aSDaniel Golle 	.has_ck_26m_sel = true,
348*967da67aSDaniel Golle 	.reg_offset = mtk_pwm_reg_offset_v1,
349*967da67aSDaniel Golle };
350*967da67aSDaniel Golle 
351*967da67aSDaniel Golle static const struct pwm_mediatek_of_data mt8365_pwm_data = {
352*967da67aSDaniel Golle 	.num_pwms = 3,
353*967da67aSDaniel Golle 	.pwm45_fixup = false,
354*967da67aSDaniel Golle 	.has_ck_26m_sel = true,
355*967da67aSDaniel Golle 	.reg_offset = mtk_pwm_reg_offset_v1,
356241eab76SDaniel Golle };
357241eab76SDaniel Golle 
3582503781cSSam Shih static const struct pwm_mediatek_of_data mt8516_pwm_data = {
3598d190728SFabien Parent 	.num_pwms = 5,
3608d190728SFabien Parent 	.pwm45_fixup = false,
3610c0ead76SFabien Parent 	.has_ck_26m_sel = true,
362*967da67aSDaniel Golle 	.reg_offset = mtk_pwm_reg_offset_v1,
3638d190728SFabien Parent };
3648d190728SFabien Parent 
3652503781cSSam Shih static const struct of_device_id pwm_mediatek_of_match[] = {
366424268c7SZhi Mao 	{ .compatible = "mediatek,mt2712-pwm", .data = &mt2712_pwm_data },
367cb696e74SAngeloGioacchino Del Regno 	{ .compatible = "mediatek,mt6795-pwm", .data = &mt6795_pwm_data },
368424268c7SZhi Mao 	{ .compatible = "mediatek,mt7622-pwm", .data = &mt7622_pwm_data },
369424268c7SZhi Mao 	{ .compatible = "mediatek,mt7623-pwm", .data = &mt7623_pwm_data },
3708cdc43afSJohn Crispin 	{ .compatible = "mediatek,mt7628-pwm", .data = &mt7628_pwm_data },
371715d14daSSam Shih 	{ .compatible = "mediatek,mt7629-pwm", .data = &mt7629_pwm_data },
372*967da67aSDaniel Golle 	{ .compatible = "mediatek,mt7981-pwm", .data = &mt7981_pwm_data },
373241eab76SDaniel Golle 	{ .compatible = "mediatek,mt7986-pwm", .data = &mt7986_pwm_data },
3748b2fbaedSFabien Parent 	{ .compatible = "mediatek,mt8183-pwm", .data = &mt8183_pwm_data },
375394b5175SFabien Parent 	{ .compatible = "mediatek,mt8365-pwm", .data = &mt8365_pwm_data },
3768d190728SFabien Parent 	{ .compatible = "mediatek,mt8516-pwm", .data = &mt8516_pwm_data },
377424268c7SZhi Mao 	{ },
378caf065f8SJohn Crispin };
3792503781cSSam Shih MODULE_DEVICE_TABLE(of, pwm_mediatek_of_match);
380caf065f8SJohn Crispin 
3812503781cSSam Shih static struct platform_driver pwm_mediatek_driver = {
382caf065f8SJohn Crispin 	.driver = {
3832503781cSSam Shih 		.name = "pwm-mediatek",
3842503781cSSam Shih 		.of_match_table = pwm_mediatek_of_match,
385caf065f8SJohn Crispin 	},
3862503781cSSam Shih 	.probe = pwm_mediatek_probe,
387caf065f8SJohn Crispin };
3882503781cSSam Shih module_platform_driver(pwm_mediatek_driver);
389caf065f8SJohn Crispin 
390caf065f8SJohn Crispin MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
3914bea6dd5SSam Shih MODULE_LICENSE("GPL v2");
392