1873e65bcSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2863d08ecSTakahiro Shimizu /* 3863d08ecSTakahiro Shimizu * PTP 1588 clock using the EG20T PCH 4863d08ecSTakahiro Shimizu * 5863d08ecSTakahiro Shimizu * Copyright (C) 2010 OMICRON electronics GmbH 6863d08ecSTakahiro Shimizu * Copyright (C) 2011-2012 LAPIS SEMICONDUCTOR Co., LTD. 7863d08ecSTakahiro Shimizu * 8863d08ecSTakahiro Shimizu * This code was derived from the IXP46X driver. 9863d08ecSTakahiro Shimizu */ 10863d08ecSTakahiro Shimizu 11863d08ecSTakahiro Shimizu #include <linux/device.h> 12863d08ecSTakahiro Shimizu #include <linux/err.h> 13863d08ecSTakahiro Shimizu #include <linux/init.h> 14863d08ecSTakahiro Shimizu #include <linux/interrupt.h> 15863d08ecSTakahiro Shimizu #include <linux/io.h> 16863d08ecSTakahiro Shimizu #include <linux/irq.h> 17863d08ecSTakahiro Shimizu #include <linux/kernel.h> 18863d08ecSTakahiro Shimizu #include <linux/module.h> 19863d08ecSTakahiro Shimizu #include <linux/pci.h> 20863d08ecSTakahiro Shimizu #include <linux/ptp_clock_kernel.h> 21*f90fc37fSLee Jones #include <linux/ptp_pch.h> 22769b0dafSGeert Uytterhoeven #include <linux/slab.h> 23863d08ecSTakahiro Shimizu 24863d08ecSTakahiro Shimizu #define STATION_ADDR_LEN 20 25863d08ecSTakahiro Shimizu #define PCI_DEVICE_ID_PCH_1588 0x8819 26863d08ecSTakahiro Shimizu #define IO_MEM_BAR 1 27863d08ecSTakahiro Shimizu 28863d08ecSTakahiro Shimizu #define DEFAULT_ADDEND 0xA0000000 29863d08ecSTakahiro Shimizu #define TICKS_NS_SHIFT 5 30863d08ecSTakahiro Shimizu #define N_EXT_TS 2 31863d08ecSTakahiro Shimizu 32863d08ecSTakahiro Shimizu enum pch_status { 33863d08ecSTakahiro Shimizu PCH_SUCCESS, 34863d08ecSTakahiro Shimizu PCH_INVALIDPARAM, 35863d08ecSTakahiro Shimizu PCH_NOTIMESTAMP, 36863d08ecSTakahiro Shimizu PCH_INTERRUPTMODEINUSE, 37863d08ecSTakahiro Shimizu PCH_FAILED, 38863d08ecSTakahiro Shimizu PCH_UNSUPPORTED, 39863d08ecSTakahiro Shimizu }; 40863d08ecSTakahiro Shimizu /** 41863d08ecSTakahiro Shimizu * struct pch_ts_regs - IEEE 1588 registers 42863d08ecSTakahiro Shimizu */ 43863d08ecSTakahiro Shimizu struct pch_ts_regs { 44863d08ecSTakahiro Shimizu u32 control; 45863d08ecSTakahiro Shimizu u32 event; 46863d08ecSTakahiro Shimizu u32 addend; 47863d08ecSTakahiro Shimizu u32 accum; 48863d08ecSTakahiro Shimizu u32 test; 49863d08ecSTakahiro Shimizu u32 ts_compare; 50863d08ecSTakahiro Shimizu u32 rsystime_lo; 51863d08ecSTakahiro Shimizu u32 rsystime_hi; 52863d08ecSTakahiro Shimizu u32 systime_lo; 53863d08ecSTakahiro Shimizu u32 systime_hi; 54863d08ecSTakahiro Shimizu u32 trgt_lo; 55863d08ecSTakahiro Shimizu u32 trgt_hi; 56863d08ecSTakahiro Shimizu u32 asms_lo; 57863d08ecSTakahiro Shimizu u32 asms_hi; 58863d08ecSTakahiro Shimizu u32 amms_lo; 59863d08ecSTakahiro Shimizu u32 amms_hi; 60863d08ecSTakahiro Shimizu u32 ch_control; 61863d08ecSTakahiro Shimizu u32 ch_event; 62863d08ecSTakahiro Shimizu u32 tx_snap_lo; 63863d08ecSTakahiro Shimizu u32 tx_snap_hi; 64863d08ecSTakahiro Shimizu u32 rx_snap_lo; 65863d08ecSTakahiro Shimizu u32 rx_snap_hi; 66863d08ecSTakahiro Shimizu u32 src_uuid_lo; 67863d08ecSTakahiro Shimizu u32 src_uuid_hi; 68863d08ecSTakahiro Shimizu u32 can_status; 69863d08ecSTakahiro Shimizu u32 can_snap_lo; 70863d08ecSTakahiro Shimizu u32 can_snap_hi; 71863d08ecSTakahiro Shimizu u32 ts_sel; 72863d08ecSTakahiro Shimizu u32 ts_st[6]; 73863d08ecSTakahiro Shimizu u32 reserve1[14]; 74863d08ecSTakahiro Shimizu u32 stl_max_set_en; 75863d08ecSTakahiro Shimizu u32 stl_max_set; 76863d08ecSTakahiro Shimizu u32 reserve2[13]; 77863d08ecSTakahiro Shimizu u32 srst; 78863d08ecSTakahiro Shimizu }; 79863d08ecSTakahiro Shimizu 80863d08ecSTakahiro Shimizu #define PCH_TSC_RESET (1 << 0) 81863d08ecSTakahiro Shimizu #define PCH_TSC_TTM_MASK (1 << 1) 82863d08ecSTakahiro Shimizu #define PCH_TSC_ASMS_MASK (1 << 2) 83863d08ecSTakahiro Shimizu #define PCH_TSC_AMMS_MASK (1 << 3) 84863d08ecSTakahiro Shimizu #define PCH_TSC_PPSM_MASK (1 << 4) 85863d08ecSTakahiro Shimizu #define PCH_TSE_TTIPEND (1 << 1) 86863d08ecSTakahiro Shimizu #define PCH_TSE_SNS (1 << 2) 87863d08ecSTakahiro Shimizu #define PCH_TSE_SNM (1 << 3) 88863d08ecSTakahiro Shimizu #define PCH_TSE_PPS (1 << 4) 89863d08ecSTakahiro Shimizu #define PCH_CC_MM (1 << 0) 90863d08ecSTakahiro Shimizu #define PCH_CC_TA (1 << 1) 91863d08ecSTakahiro Shimizu 92863d08ecSTakahiro Shimizu #define PCH_CC_MODE_SHIFT 16 93863d08ecSTakahiro Shimizu #define PCH_CC_MODE_MASK 0x001F0000 94863d08ecSTakahiro Shimizu #define PCH_CC_VERSION (1 << 31) 95863d08ecSTakahiro Shimizu #define PCH_CE_TXS (1 << 0) 96863d08ecSTakahiro Shimizu #define PCH_CE_RXS (1 << 1) 97863d08ecSTakahiro Shimizu #define PCH_CE_OVR (1 << 0) 98863d08ecSTakahiro Shimizu #define PCH_CE_VAL (1 << 1) 99863d08ecSTakahiro Shimizu #define PCH_ECS_ETH (1 << 0) 100863d08ecSTakahiro Shimizu 101863d08ecSTakahiro Shimizu #define PCH_ECS_CAN (1 << 1) 102863d08ecSTakahiro Shimizu #define PCH_STATION_BYTES 6 103863d08ecSTakahiro Shimizu 104863d08ecSTakahiro Shimizu #define PCH_IEEE1588_ETH (1 << 0) 105863d08ecSTakahiro Shimizu #define PCH_IEEE1588_CAN (1 << 1) 106863d08ecSTakahiro Shimizu /** 107863d08ecSTakahiro Shimizu * struct pch_dev - Driver private data 108863d08ecSTakahiro Shimizu */ 109863d08ecSTakahiro Shimizu struct pch_dev { 1107d3ac5c7SSahara struct pch_ts_regs __iomem *regs; 111863d08ecSTakahiro Shimizu struct ptp_clock *ptp_clock; 112863d08ecSTakahiro Shimizu struct ptp_clock_info caps; 113863d08ecSTakahiro Shimizu int exts0_enabled; 114863d08ecSTakahiro Shimizu int exts1_enabled; 115863d08ecSTakahiro Shimizu 116863d08ecSTakahiro Shimizu u32 mem_base; 117863d08ecSTakahiro Shimizu u32 mem_size; 118863d08ecSTakahiro Shimizu u32 irq; 119863d08ecSTakahiro Shimizu struct pci_dev *pdev; 120863d08ecSTakahiro Shimizu spinlock_t register_lock; 121863d08ecSTakahiro Shimizu }; 122863d08ecSTakahiro Shimizu 123863d08ecSTakahiro Shimizu /** 124863d08ecSTakahiro Shimizu * struct pch_params - 1588 module parameter 125863d08ecSTakahiro Shimizu */ 126863d08ecSTakahiro Shimizu struct pch_params { 127863d08ecSTakahiro Shimizu u8 station[STATION_ADDR_LEN]; 128863d08ecSTakahiro Shimizu }; 129863d08ecSTakahiro Shimizu 130863d08ecSTakahiro Shimizu /* structure to hold the module parameters */ 131863d08ecSTakahiro Shimizu static struct pch_params pch_param = { 132863d08ecSTakahiro Shimizu "00:00:00:00:00:00" 133863d08ecSTakahiro Shimizu }; 134863d08ecSTakahiro Shimizu 135863d08ecSTakahiro Shimizu /* 136863d08ecSTakahiro Shimizu * Register access functions 137863d08ecSTakahiro Shimizu */ 138863d08ecSTakahiro Shimizu static inline void pch_eth_enable_set(struct pch_dev *chip) 139863d08ecSTakahiro Shimizu { 140863d08ecSTakahiro Shimizu u32 val; 141863d08ecSTakahiro Shimizu /* SET the eth_enable bit */ 142863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->ts_sel) | (PCH_ECS_ETH); 143863d08ecSTakahiro Shimizu iowrite32(val, (&chip->regs->ts_sel)); 144863d08ecSTakahiro Shimizu } 145863d08ecSTakahiro Shimizu 1467d3ac5c7SSahara static u64 pch_systime_read(struct pch_ts_regs __iomem *regs) 147863d08ecSTakahiro Shimizu { 148863d08ecSTakahiro Shimizu u64 ns; 149863d08ecSTakahiro Shimizu u32 lo, hi; 150863d08ecSTakahiro Shimizu 151863d08ecSTakahiro Shimizu lo = ioread32(®s->systime_lo); 152863d08ecSTakahiro Shimizu hi = ioread32(®s->systime_hi); 153863d08ecSTakahiro Shimizu 154863d08ecSTakahiro Shimizu ns = ((u64) hi) << 32; 155863d08ecSTakahiro Shimizu ns |= lo; 156863d08ecSTakahiro Shimizu ns <<= TICKS_NS_SHIFT; 157863d08ecSTakahiro Shimizu 158863d08ecSTakahiro Shimizu return ns; 159863d08ecSTakahiro Shimizu } 160863d08ecSTakahiro Shimizu 1617d3ac5c7SSahara static void pch_systime_write(struct pch_ts_regs __iomem *regs, u64 ns) 162863d08ecSTakahiro Shimizu { 163863d08ecSTakahiro Shimizu u32 hi, lo; 164863d08ecSTakahiro Shimizu 165863d08ecSTakahiro Shimizu ns >>= TICKS_NS_SHIFT; 166863d08ecSTakahiro Shimizu hi = ns >> 32; 167863d08ecSTakahiro Shimizu lo = ns & 0xffffffff; 168863d08ecSTakahiro Shimizu 169863d08ecSTakahiro Shimizu iowrite32(lo, ®s->systime_lo); 170863d08ecSTakahiro Shimizu iowrite32(hi, ®s->systime_hi); 171863d08ecSTakahiro Shimizu } 172863d08ecSTakahiro Shimizu 173863d08ecSTakahiro Shimizu static inline void pch_block_reset(struct pch_dev *chip) 174863d08ecSTakahiro Shimizu { 175863d08ecSTakahiro Shimizu u32 val; 176863d08ecSTakahiro Shimizu /* Reset Hardware Assist block */ 177863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->control) | PCH_TSC_RESET; 178863d08ecSTakahiro Shimizu iowrite32(val, (&chip->regs->control)); 179863d08ecSTakahiro Shimizu val = val & ~PCH_TSC_RESET; 180863d08ecSTakahiro Shimizu iowrite32(val, (&chip->regs->control)); 181863d08ecSTakahiro Shimizu } 182863d08ecSTakahiro Shimizu 183863d08ecSTakahiro Shimizu void pch_ch_control_write(struct pci_dev *pdev, u32 val) 184863d08ecSTakahiro Shimizu { 185863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 186863d08ecSTakahiro Shimizu 187863d08ecSTakahiro Shimizu iowrite32(val, (&chip->regs->ch_control)); 188863d08ecSTakahiro Shimizu } 189863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_control_write); 190863d08ecSTakahiro Shimizu 191863d08ecSTakahiro Shimizu u32 pch_ch_event_read(struct pci_dev *pdev) 192863d08ecSTakahiro Shimizu { 193863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 194863d08ecSTakahiro Shimizu u32 val; 195863d08ecSTakahiro Shimizu 196863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->ch_event); 197863d08ecSTakahiro Shimizu 198863d08ecSTakahiro Shimizu return val; 199863d08ecSTakahiro Shimizu } 200863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_event_read); 201863d08ecSTakahiro Shimizu 202863d08ecSTakahiro Shimizu void pch_ch_event_write(struct pci_dev *pdev, u32 val) 203863d08ecSTakahiro Shimizu { 204863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 205863d08ecSTakahiro Shimizu 206863d08ecSTakahiro Shimizu iowrite32(val, (&chip->regs->ch_event)); 207863d08ecSTakahiro Shimizu } 208863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_event_write); 209863d08ecSTakahiro Shimizu 210863d08ecSTakahiro Shimizu u32 pch_src_uuid_lo_read(struct pci_dev *pdev) 211863d08ecSTakahiro Shimizu { 212863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 213863d08ecSTakahiro Shimizu u32 val; 214863d08ecSTakahiro Shimizu 215863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->src_uuid_lo); 216863d08ecSTakahiro Shimizu 217863d08ecSTakahiro Shimizu return val; 218863d08ecSTakahiro Shimizu } 219863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_src_uuid_lo_read); 220863d08ecSTakahiro Shimizu 221863d08ecSTakahiro Shimizu u32 pch_src_uuid_hi_read(struct pci_dev *pdev) 222863d08ecSTakahiro Shimizu { 223863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 224863d08ecSTakahiro Shimizu u32 val; 225863d08ecSTakahiro Shimizu 226863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->src_uuid_hi); 227863d08ecSTakahiro Shimizu 228863d08ecSTakahiro Shimizu return val; 229863d08ecSTakahiro Shimizu } 230863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_src_uuid_hi_read); 231863d08ecSTakahiro Shimizu 232863d08ecSTakahiro Shimizu u64 pch_rx_snap_read(struct pci_dev *pdev) 233863d08ecSTakahiro Shimizu { 234863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 235863d08ecSTakahiro Shimizu u64 ns; 236863d08ecSTakahiro Shimizu u32 lo, hi; 237863d08ecSTakahiro Shimizu 238863d08ecSTakahiro Shimizu lo = ioread32(&chip->regs->rx_snap_lo); 239863d08ecSTakahiro Shimizu hi = ioread32(&chip->regs->rx_snap_hi); 240863d08ecSTakahiro Shimizu 241863d08ecSTakahiro Shimizu ns = ((u64) hi) << 32; 242863d08ecSTakahiro Shimizu ns |= lo; 243d50566c7STakahiro Shimizu ns <<= TICKS_NS_SHIFT; 244863d08ecSTakahiro Shimizu 245863d08ecSTakahiro Shimizu return ns; 246863d08ecSTakahiro Shimizu } 247863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_rx_snap_read); 248863d08ecSTakahiro Shimizu 249863d08ecSTakahiro Shimizu u64 pch_tx_snap_read(struct pci_dev *pdev) 250863d08ecSTakahiro Shimizu { 251863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 252863d08ecSTakahiro Shimizu u64 ns; 253863d08ecSTakahiro Shimizu u32 lo, hi; 254863d08ecSTakahiro Shimizu 255863d08ecSTakahiro Shimizu lo = ioread32(&chip->regs->tx_snap_lo); 256863d08ecSTakahiro Shimizu hi = ioread32(&chip->regs->tx_snap_hi); 257863d08ecSTakahiro Shimizu 258863d08ecSTakahiro Shimizu ns = ((u64) hi) << 32; 259863d08ecSTakahiro Shimizu ns |= lo; 260d50566c7STakahiro Shimizu ns <<= TICKS_NS_SHIFT; 261863d08ecSTakahiro Shimizu 262863d08ecSTakahiro Shimizu return ns; 263863d08ecSTakahiro Shimizu } 264863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_tx_snap_read); 265863d08ecSTakahiro Shimizu 266863d08ecSTakahiro Shimizu /* This function enables all 64 bits in system time registers [high & low]. 267863d08ecSTakahiro Shimizu This is a work-around for non continuous value in the SystemTime Register*/ 268863d08ecSTakahiro Shimizu static void pch_set_system_time_count(struct pch_dev *chip) 269863d08ecSTakahiro Shimizu { 270863d08ecSTakahiro Shimizu iowrite32(0x01, &chip->regs->stl_max_set_en); 271863d08ecSTakahiro Shimizu iowrite32(0xFFFFFFFF, &chip->regs->stl_max_set); 272863d08ecSTakahiro Shimizu iowrite32(0x00, &chip->regs->stl_max_set_en); 273863d08ecSTakahiro Shimizu } 274863d08ecSTakahiro Shimizu 275863d08ecSTakahiro Shimizu static void pch_reset(struct pch_dev *chip) 276863d08ecSTakahiro Shimizu { 277863d08ecSTakahiro Shimizu /* Reset Hardware Assist */ 278863d08ecSTakahiro Shimizu pch_block_reset(chip); 279863d08ecSTakahiro Shimizu 280863d08ecSTakahiro Shimizu /* enable all 32 bits in system time registers */ 281863d08ecSTakahiro Shimizu pch_set_system_time_count(chip); 282863d08ecSTakahiro Shimizu } 283863d08ecSTakahiro Shimizu 284863d08ecSTakahiro Shimizu /** 285863d08ecSTakahiro Shimizu * pch_set_station_address() - This API sets the station address used by 286863d08ecSTakahiro Shimizu * IEEE 1588 hardware when looking at PTP 287863d08ecSTakahiro Shimizu * traffic on the ethernet interface 288863d08ecSTakahiro Shimizu * @addr: dress which contain the column separated address to be used. 289863d08ecSTakahiro Shimizu */ 29017cdedf3STakahiro Shimizu int pch_set_station_address(u8 *addr, struct pci_dev *pdev) 291863d08ecSTakahiro Shimizu { 292863d08ecSTakahiro Shimizu s32 i; 293863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 294863d08ecSTakahiro Shimizu 295863d08ecSTakahiro Shimizu /* Verify the parameter */ 2967d3ac5c7SSahara if ((chip->regs == NULL) || addr == (u8 *)NULL) { 297863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 298863d08ecSTakahiro Shimizu "invalid params returning PCH_INVALIDPARAM\n"); 299863d08ecSTakahiro Shimizu return PCH_INVALIDPARAM; 300863d08ecSTakahiro Shimizu } 301863d08ecSTakahiro Shimizu /* For all station address bytes */ 302863d08ecSTakahiro Shimizu for (i = 0; i < PCH_STATION_BYTES; i++) { 303863d08ecSTakahiro Shimizu u32 val; 304863d08ecSTakahiro Shimizu s32 tmp; 305863d08ecSTakahiro Shimizu 306863d08ecSTakahiro Shimizu tmp = hex_to_bin(addr[i * 3]); 307863d08ecSTakahiro Shimizu if (tmp < 0) { 308863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 309863d08ecSTakahiro Shimizu "invalid params returning PCH_INVALIDPARAM\n"); 310863d08ecSTakahiro Shimizu return PCH_INVALIDPARAM; 311863d08ecSTakahiro Shimizu } 312863d08ecSTakahiro Shimizu val = tmp * 16; 313863d08ecSTakahiro Shimizu tmp = hex_to_bin(addr[(i * 3) + 1]); 314863d08ecSTakahiro Shimizu if (tmp < 0) { 315863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 316863d08ecSTakahiro Shimizu "invalid params returning PCH_INVALIDPARAM\n"); 317863d08ecSTakahiro Shimizu return PCH_INVALIDPARAM; 318863d08ecSTakahiro Shimizu } 319863d08ecSTakahiro Shimizu val += tmp; 320863d08ecSTakahiro Shimizu /* Expects ':' separated addresses */ 321863d08ecSTakahiro Shimizu if ((i < 5) && (addr[(i * 3) + 2] != ':')) { 322863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 323863d08ecSTakahiro Shimizu "invalid params returning PCH_INVALIDPARAM\n"); 324863d08ecSTakahiro Shimizu return PCH_INVALIDPARAM; 325863d08ecSTakahiro Shimizu } 326863d08ecSTakahiro Shimizu 327863d08ecSTakahiro Shimizu /* Ideally we should set the address only after validating 328863d08ecSTakahiro Shimizu entire string */ 329863d08ecSTakahiro Shimizu dev_dbg(&pdev->dev, "invoking pch_station_set\n"); 330863d08ecSTakahiro Shimizu iowrite32(val, &chip->regs->ts_st[i]); 331863d08ecSTakahiro Shimizu } 332863d08ecSTakahiro Shimizu return 0; 333863d08ecSTakahiro Shimizu } 33417cdedf3STakahiro Shimizu EXPORT_SYMBOL(pch_set_station_address); 335863d08ecSTakahiro Shimizu 336863d08ecSTakahiro Shimizu /* 337863d08ecSTakahiro Shimizu * Interrupt service routine 338863d08ecSTakahiro Shimizu */ 339863d08ecSTakahiro Shimizu static irqreturn_t isr(int irq, void *priv) 340863d08ecSTakahiro Shimizu { 341863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = priv; 3427d3ac5c7SSahara struct pch_ts_regs __iomem *regs = pch_dev->regs; 343863d08ecSTakahiro Shimizu struct ptp_clock_event event; 344863d08ecSTakahiro Shimizu u32 ack = 0, lo, hi, val; 345863d08ecSTakahiro Shimizu 346863d08ecSTakahiro Shimizu val = ioread32(®s->event); 347863d08ecSTakahiro Shimizu 348863d08ecSTakahiro Shimizu if (val & PCH_TSE_SNS) { 349863d08ecSTakahiro Shimizu ack |= PCH_TSE_SNS; 350863d08ecSTakahiro Shimizu if (pch_dev->exts0_enabled) { 351863d08ecSTakahiro Shimizu hi = ioread32(®s->asms_hi); 352863d08ecSTakahiro Shimizu lo = ioread32(®s->asms_lo); 353863d08ecSTakahiro Shimizu event.type = PTP_CLOCK_EXTTS; 354863d08ecSTakahiro Shimizu event.index = 0; 355863d08ecSTakahiro Shimizu event.timestamp = ((u64) hi) << 32; 356863d08ecSTakahiro Shimizu event.timestamp |= lo; 357863d08ecSTakahiro Shimizu event.timestamp <<= TICKS_NS_SHIFT; 358863d08ecSTakahiro Shimizu ptp_clock_event(pch_dev->ptp_clock, &event); 359863d08ecSTakahiro Shimizu } 360863d08ecSTakahiro Shimizu } 361863d08ecSTakahiro Shimizu 362863d08ecSTakahiro Shimizu if (val & PCH_TSE_SNM) { 363863d08ecSTakahiro Shimizu ack |= PCH_TSE_SNM; 364863d08ecSTakahiro Shimizu if (pch_dev->exts1_enabled) { 365863d08ecSTakahiro Shimizu hi = ioread32(®s->amms_hi); 366863d08ecSTakahiro Shimizu lo = ioread32(®s->amms_lo); 367863d08ecSTakahiro Shimizu event.type = PTP_CLOCK_EXTTS; 368863d08ecSTakahiro Shimizu event.index = 1; 369863d08ecSTakahiro Shimizu event.timestamp = ((u64) hi) << 32; 370863d08ecSTakahiro Shimizu event.timestamp |= lo; 371863d08ecSTakahiro Shimizu event.timestamp <<= TICKS_NS_SHIFT; 372863d08ecSTakahiro Shimizu ptp_clock_event(pch_dev->ptp_clock, &event); 373863d08ecSTakahiro Shimizu } 374863d08ecSTakahiro Shimizu } 375863d08ecSTakahiro Shimizu 376863d08ecSTakahiro Shimizu if (val & PCH_TSE_TTIPEND) 377863d08ecSTakahiro Shimizu ack |= PCH_TSE_TTIPEND; /* this bit seems to be always set */ 378863d08ecSTakahiro Shimizu 379863d08ecSTakahiro Shimizu if (ack) { 380863d08ecSTakahiro Shimizu iowrite32(ack, ®s->event); 381863d08ecSTakahiro Shimizu return IRQ_HANDLED; 382863d08ecSTakahiro Shimizu } else 383863d08ecSTakahiro Shimizu return IRQ_NONE; 384863d08ecSTakahiro Shimizu } 385863d08ecSTakahiro Shimizu 386863d08ecSTakahiro Shimizu /* 387863d08ecSTakahiro Shimizu * PTP clock operations 388863d08ecSTakahiro Shimizu */ 389863d08ecSTakahiro Shimizu 390863d08ecSTakahiro Shimizu static int ptp_pch_adjfreq(struct ptp_clock_info *ptp, s32 ppb) 391863d08ecSTakahiro Shimizu { 392863d08ecSTakahiro Shimizu u64 adj; 393863d08ecSTakahiro Shimizu u32 diff, addend; 394863d08ecSTakahiro Shimizu int neg_adj = 0; 395863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps); 3967d3ac5c7SSahara struct pch_ts_regs __iomem *regs = pch_dev->regs; 397863d08ecSTakahiro Shimizu 398863d08ecSTakahiro Shimizu if (ppb < 0) { 399863d08ecSTakahiro Shimizu neg_adj = 1; 400863d08ecSTakahiro Shimizu ppb = -ppb; 401863d08ecSTakahiro Shimizu } 402863d08ecSTakahiro Shimizu addend = DEFAULT_ADDEND; 403863d08ecSTakahiro Shimizu adj = addend; 404863d08ecSTakahiro Shimizu adj *= ppb; 405863d08ecSTakahiro Shimizu diff = div_u64(adj, 1000000000ULL); 406863d08ecSTakahiro Shimizu 407863d08ecSTakahiro Shimizu addend = neg_adj ? addend - diff : addend + diff; 408863d08ecSTakahiro Shimizu 409863d08ecSTakahiro Shimizu iowrite32(addend, ®s->addend); 410863d08ecSTakahiro Shimizu 411863d08ecSTakahiro Shimizu return 0; 412863d08ecSTakahiro Shimizu } 413863d08ecSTakahiro Shimizu 414863d08ecSTakahiro Shimizu static int ptp_pch_adjtime(struct ptp_clock_info *ptp, s64 delta) 415863d08ecSTakahiro Shimizu { 416863d08ecSTakahiro Shimizu s64 now; 417863d08ecSTakahiro Shimizu unsigned long flags; 418863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps); 4197d3ac5c7SSahara struct pch_ts_regs __iomem *regs = pch_dev->regs; 420863d08ecSTakahiro Shimizu 421863d08ecSTakahiro Shimizu spin_lock_irqsave(&pch_dev->register_lock, flags); 422863d08ecSTakahiro Shimizu now = pch_systime_read(regs); 423863d08ecSTakahiro Shimizu now += delta; 424863d08ecSTakahiro Shimizu pch_systime_write(regs, now); 425863d08ecSTakahiro Shimizu spin_unlock_irqrestore(&pch_dev->register_lock, flags); 426863d08ecSTakahiro Shimizu 427863d08ecSTakahiro Shimizu return 0; 428863d08ecSTakahiro Shimizu } 429863d08ecSTakahiro Shimizu 430a043a729SRichard Cochran static int ptp_pch_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts) 431863d08ecSTakahiro Shimizu { 432863d08ecSTakahiro Shimizu u64 ns; 433863d08ecSTakahiro Shimizu unsigned long flags; 434863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps); 4357d3ac5c7SSahara struct pch_ts_regs __iomem *regs = pch_dev->regs; 436863d08ecSTakahiro Shimizu 437863d08ecSTakahiro Shimizu spin_lock_irqsave(&pch_dev->register_lock, flags); 438863d08ecSTakahiro Shimizu ns = pch_systime_read(regs); 439863d08ecSTakahiro Shimizu spin_unlock_irqrestore(&pch_dev->register_lock, flags); 440863d08ecSTakahiro Shimizu 44180e95f47SYueHaibing *ts = ns_to_timespec64(ns); 442863d08ecSTakahiro Shimizu return 0; 443863d08ecSTakahiro Shimizu } 444863d08ecSTakahiro Shimizu 445863d08ecSTakahiro Shimizu static int ptp_pch_settime(struct ptp_clock_info *ptp, 446a043a729SRichard Cochran const struct timespec64 *ts) 447863d08ecSTakahiro Shimizu { 448863d08ecSTakahiro Shimizu u64 ns; 449863d08ecSTakahiro Shimizu unsigned long flags; 450863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps); 4517d3ac5c7SSahara struct pch_ts_regs __iomem *regs = pch_dev->regs; 452863d08ecSTakahiro Shimizu 45380e95f47SYueHaibing ns = timespec64_to_ns(ts); 454863d08ecSTakahiro Shimizu 455863d08ecSTakahiro Shimizu spin_lock_irqsave(&pch_dev->register_lock, flags); 456863d08ecSTakahiro Shimizu pch_systime_write(regs, ns); 457863d08ecSTakahiro Shimizu spin_unlock_irqrestore(&pch_dev->register_lock, flags); 458863d08ecSTakahiro Shimizu 459863d08ecSTakahiro Shimizu return 0; 460863d08ecSTakahiro Shimizu } 461863d08ecSTakahiro Shimizu 462863d08ecSTakahiro Shimizu static int ptp_pch_enable(struct ptp_clock_info *ptp, 463863d08ecSTakahiro Shimizu struct ptp_clock_request *rq, int on) 464863d08ecSTakahiro Shimizu { 465863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps); 466863d08ecSTakahiro Shimizu 467863d08ecSTakahiro Shimizu switch (rq->type) { 468863d08ecSTakahiro Shimizu case PTP_CLK_REQ_EXTTS: 469863d08ecSTakahiro Shimizu switch (rq->extts.index) { 470863d08ecSTakahiro Shimizu case 0: 471863d08ecSTakahiro Shimizu pch_dev->exts0_enabled = on ? 1 : 0; 472863d08ecSTakahiro Shimizu break; 473863d08ecSTakahiro Shimizu case 1: 474863d08ecSTakahiro Shimizu pch_dev->exts1_enabled = on ? 1 : 0; 475863d08ecSTakahiro Shimizu break; 476863d08ecSTakahiro Shimizu default: 477863d08ecSTakahiro Shimizu return -EINVAL; 478863d08ecSTakahiro Shimizu } 479863d08ecSTakahiro Shimizu return 0; 480863d08ecSTakahiro Shimizu default: 481863d08ecSTakahiro Shimizu break; 482863d08ecSTakahiro Shimizu } 483863d08ecSTakahiro Shimizu 484863d08ecSTakahiro Shimizu return -EOPNOTSUPP; 485863d08ecSTakahiro Shimizu } 486863d08ecSTakahiro Shimizu 4877d47e9a2SBhumika Goyal static const struct ptp_clock_info ptp_pch_caps = { 488863d08ecSTakahiro Shimizu .owner = THIS_MODULE, 489863d08ecSTakahiro Shimizu .name = "PCH timer", 490863d08ecSTakahiro Shimizu .max_adj = 50000000, 491863d08ecSTakahiro Shimizu .n_ext_ts = N_EXT_TS, 4924986b4f0SRichard Cochran .n_pins = 0, 493863d08ecSTakahiro Shimizu .pps = 0, 494863d08ecSTakahiro Shimizu .adjfreq = ptp_pch_adjfreq, 495863d08ecSTakahiro Shimizu .adjtime = ptp_pch_adjtime, 496a043a729SRichard Cochran .gettime64 = ptp_pch_gettime, 497a043a729SRichard Cochran .settime64 = ptp_pch_settime, 498863d08ecSTakahiro Shimizu .enable = ptp_pch_enable, 499863d08ecSTakahiro Shimizu }; 500863d08ecSTakahiro Shimizu 501863d08ecSTakahiro Shimizu #define pch_suspend NULL 502863d08ecSTakahiro Shimizu #define pch_resume NULL 503863d08ecSTakahiro Shimizu 504b1f7c8ccSBill Pemberton static void pch_remove(struct pci_dev *pdev) 505863d08ecSTakahiro Shimizu { 506863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 507863d08ecSTakahiro Shimizu 508863d08ecSTakahiro Shimizu ptp_clock_unregister(chip->ptp_clock); 509863d08ecSTakahiro Shimizu /* free the interrupt */ 510863d08ecSTakahiro Shimizu if (pdev->irq != 0) 511863d08ecSTakahiro Shimizu free_irq(pdev->irq, chip); 512863d08ecSTakahiro Shimizu 513863d08ecSTakahiro Shimizu /* unmap the virtual IO memory space */ 5147d3ac5c7SSahara if (chip->regs != NULL) { 515863d08ecSTakahiro Shimizu iounmap(chip->regs); 5167d3ac5c7SSahara chip->regs = NULL; 517863d08ecSTakahiro Shimizu } 518863d08ecSTakahiro Shimizu /* release the reserved IO memory space */ 519863d08ecSTakahiro Shimizu if (chip->mem_base != 0) { 520863d08ecSTakahiro Shimizu release_mem_region(chip->mem_base, chip->mem_size); 521863d08ecSTakahiro Shimizu chip->mem_base = 0; 522863d08ecSTakahiro Shimizu } 523863d08ecSTakahiro Shimizu pci_disable_device(pdev); 524863d08ecSTakahiro Shimizu kfree(chip); 525863d08ecSTakahiro Shimizu dev_info(&pdev->dev, "complete\n"); 526863d08ecSTakahiro Shimizu } 527863d08ecSTakahiro Shimizu 5285c0a4256SBill Pemberton static s32 529863d08ecSTakahiro Shimizu pch_probe(struct pci_dev *pdev, const struct pci_device_id *id) 530863d08ecSTakahiro Shimizu { 531863d08ecSTakahiro Shimizu s32 ret; 532863d08ecSTakahiro Shimizu unsigned long flags; 533863d08ecSTakahiro Shimizu struct pch_dev *chip; 534863d08ecSTakahiro Shimizu 535863d08ecSTakahiro Shimizu chip = kzalloc(sizeof(struct pch_dev), GFP_KERNEL); 536863d08ecSTakahiro Shimizu if (chip == NULL) 537863d08ecSTakahiro Shimizu return -ENOMEM; 538863d08ecSTakahiro Shimizu 539863d08ecSTakahiro Shimizu /* enable the 1588 pci device */ 540863d08ecSTakahiro Shimizu ret = pci_enable_device(pdev); 541863d08ecSTakahiro Shimizu if (ret != 0) { 542863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "could not enable the pci device\n"); 543863d08ecSTakahiro Shimizu goto err_pci_en; 544863d08ecSTakahiro Shimizu } 545863d08ecSTakahiro Shimizu 546863d08ecSTakahiro Shimizu chip->mem_base = pci_resource_start(pdev, IO_MEM_BAR); 547863d08ecSTakahiro Shimizu if (!chip->mem_base) { 548863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "could not locate IO memory address\n"); 549863d08ecSTakahiro Shimizu ret = -ENODEV; 550863d08ecSTakahiro Shimizu goto err_pci_start; 551863d08ecSTakahiro Shimizu } 552863d08ecSTakahiro Shimizu 553863d08ecSTakahiro Shimizu /* retrieve the available length of the IO memory space */ 554863d08ecSTakahiro Shimizu chip->mem_size = pci_resource_len(pdev, IO_MEM_BAR); 555863d08ecSTakahiro Shimizu 556863d08ecSTakahiro Shimizu /* allocate the memory for the device registers */ 557863d08ecSTakahiro Shimizu if (!request_mem_region(chip->mem_base, chip->mem_size, "1588_regs")) { 558863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 559863d08ecSTakahiro Shimizu "could not allocate register memory space\n"); 560863d08ecSTakahiro Shimizu ret = -EBUSY; 561863d08ecSTakahiro Shimizu goto err_req_mem_region; 562863d08ecSTakahiro Shimizu } 563863d08ecSTakahiro Shimizu 564863d08ecSTakahiro Shimizu /* get the virtual address to the 1588 registers */ 565863d08ecSTakahiro Shimizu chip->regs = ioremap(chip->mem_base, chip->mem_size); 566863d08ecSTakahiro Shimizu 567863d08ecSTakahiro Shimizu if (!chip->regs) { 568863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "Could not get virtual address\n"); 569863d08ecSTakahiro Shimizu ret = -ENOMEM; 570863d08ecSTakahiro Shimizu goto err_ioremap; 571863d08ecSTakahiro Shimizu } 572863d08ecSTakahiro Shimizu 573863d08ecSTakahiro Shimizu chip->caps = ptp_pch_caps; 5741ef76158SRichard Cochran chip->ptp_clock = ptp_clock_register(&chip->caps, &pdev->dev); 5750d8c3e77SWei Yongjun if (IS_ERR(chip->ptp_clock)) { 5760d8c3e77SWei Yongjun ret = PTR_ERR(chip->ptp_clock); 5770d8c3e77SWei Yongjun goto err_ptp_clock_reg; 5780d8c3e77SWei Yongjun } 579863d08ecSTakahiro Shimizu 580863d08ecSTakahiro Shimizu spin_lock_init(&chip->register_lock); 581863d08ecSTakahiro Shimizu 582863d08ecSTakahiro Shimizu ret = request_irq(pdev->irq, &isr, IRQF_SHARED, KBUILD_MODNAME, chip); 583863d08ecSTakahiro Shimizu if (ret != 0) { 584863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "failed to get irq %d\n", pdev->irq); 585863d08ecSTakahiro Shimizu goto err_req_irq; 586863d08ecSTakahiro Shimizu } 587863d08ecSTakahiro Shimizu 588863d08ecSTakahiro Shimizu /* indicate success */ 589863d08ecSTakahiro Shimizu chip->irq = pdev->irq; 590863d08ecSTakahiro Shimizu chip->pdev = pdev; 591863d08ecSTakahiro Shimizu pci_set_drvdata(pdev, chip); 592863d08ecSTakahiro Shimizu 593863d08ecSTakahiro Shimizu spin_lock_irqsave(&chip->register_lock, flags); 594863d08ecSTakahiro Shimizu /* reset the ieee1588 h/w */ 595863d08ecSTakahiro Shimizu pch_reset(chip); 596863d08ecSTakahiro Shimizu 597863d08ecSTakahiro Shimizu iowrite32(DEFAULT_ADDEND, &chip->regs->addend); 598863d08ecSTakahiro Shimizu iowrite32(1, &chip->regs->trgt_lo); 599863d08ecSTakahiro Shimizu iowrite32(0, &chip->regs->trgt_hi); 600863d08ecSTakahiro Shimizu iowrite32(PCH_TSE_TTIPEND, &chip->regs->event); 601863d08ecSTakahiro Shimizu 602863d08ecSTakahiro Shimizu pch_eth_enable_set(chip); 603863d08ecSTakahiro Shimizu 604863d08ecSTakahiro Shimizu if (strcmp(pch_param.station, "00:00:00:00:00:00") != 0) { 605863d08ecSTakahiro Shimizu if (pch_set_station_address(pch_param.station, pdev) != 0) { 606863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 607863d08ecSTakahiro Shimizu "Invalid station address parameter\n" 608863d08ecSTakahiro Shimizu "Module loaded but station address not set correctly\n" 609863d08ecSTakahiro Shimizu ); 610863d08ecSTakahiro Shimizu } 611863d08ecSTakahiro Shimizu } 612863d08ecSTakahiro Shimizu spin_unlock_irqrestore(&chip->register_lock, flags); 613863d08ecSTakahiro Shimizu return 0; 614863d08ecSTakahiro Shimizu 615863d08ecSTakahiro Shimizu err_req_irq: 616863d08ecSTakahiro Shimizu ptp_clock_unregister(chip->ptp_clock); 6170d8c3e77SWei Yongjun err_ptp_clock_reg: 618863d08ecSTakahiro Shimizu iounmap(chip->regs); 6197d3ac5c7SSahara chip->regs = NULL; 620863d08ecSTakahiro Shimizu 621863d08ecSTakahiro Shimizu err_ioremap: 622863d08ecSTakahiro Shimizu release_mem_region(chip->mem_base, chip->mem_size); 623863d08ecSTakahiro Shimizu 624863d08ecSTakahiro Shimizu err_req_mem_region: 625863d08ecSTakahiro Shimizu chip->mem_base = 0; 626863d08ecSTakahiro Shimizu 627863d08ecSTakahiro Shimizu err_pci_start: 628863d08ecSTakahiro Shimizu pci_disable_device(pdev); 629863d08ecSTakahiro Shimizu 630863d08ecSTakahiro Shimizu err_pci_en: 631863d08ecSTakahiro Shimizu kfree(chip); 632863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "probe failed(ret=0x%x)\n", ret); 633863d08ecSTakahiro Shimizu 634863d08ecSTakahiro Shimizu return ret; 635863d08ecSTakahiro Shimizu } 636863d08ecSTakahiro Shimizu 6379baa3c34SBenoit Taine static const struct pci_device_id pch_ieee1588_pcidev_id[] = { 638863d08ecSTakahiro Shimizu { 639863d08ecSTakahiro Shimizu .vendor = PCI_VENDOR_ID_INTEL, 640863d08ecSTakahiro Shimizu .device = PCI_DEVICE_ID_PCH_1588 641863d08ecSTakahiro Shimizu }, 642863d08ecSTakahiro Shimizu {0} 643863d08ecSTakahiro Shimizu }; 644863d08ecSTakahiro Shimizu 6454b88b9ceSVaibhav Gupta static SIMPLE_DEV_PM_OPS(pch_pm_ops, pch_suspend, pch_resume); 6464b88b9ceSVaibhav Gupta 647d8d78949SDavid S. Miller static struct pci_driver pch_driver = { 648863d08ecSTakahiro Shimizu .name = KBUILD_MODNAME, 649863d08ecSTakahiro Shimizu .id_table = pch_ieee1588_pcidev_id, 650863d08ecSTakahiro Shimizu .probe = pch_probe, 651863d08ecSTakahiro Shimizu .remove = pch_remove, 6524b88b9ceSVaibhav Gupta .driver.pm = &pch_pm_ops, 653863d08ecSTakahiro Shimizu }; 654863d08ecSTakahiro Shimizu 655863d08ecSTakahiro Shimizu static void __exit ptp_pch_exit(void) 656863d08ecSTakahiro Shimizu { 657d8d78949SDavid S. Miller pci_unregister_driver(&pch_driver); 658863d08ecSTakahiro Shimizu } 659863d08ecSTakahiro Shimizu 660863d08ecSTakahiro Shimizu static s32 __init ptp_pch_init(void) 661863d08ecSTakahiro Shimizu { 662863d08ecSTakahiro Shimizu s32 ret; 663863d08ecSTakahiro Shimizu 664863d08ecSTakahiro Shimizu /* register the driver with the pci core */ 665d8d78949SDavid S. Miller ret = pci_register_driver(&pch_driver); 666863d08ecSTakahiro Shimizu 667863d08ecSTakahiro Shimizu return ret; 668863d08ecSTakahiro Shimizu } 669863d08ecSTakahiro Shimizu 670863d08ecSTakahiro Shimizu module_init(ptp_pch_init); 671863d08ecSTakahiro Shimizu module_exit(ptp_pch_exit); 672863d08ecSTakahiro Shimizu 6737d3ac5c7SSahara module_param_string(station, 6747d3ac5c7SSahara pch_param.station, sizeof(pch_param.station), 0444); 675863d08ecSTakahiro Shimizu MODULE_PARM_DESC(station, 67655c31b5bSJiri Benc "IEEE 1588 station address to use - colon separated hex values"); 677863d08ecSTakahiro Shimizu 678863d08ecSTakahiro Shimizu MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>"); 679863d08ecSTakahiro Shimizu MODULE_DESCRIPTION("PTP clock using the EG20T timer"); 680863d08ecSTakahiro Shimizu MODULE_LICENSE("GPL"); 681