xref: /openbmc/linux/drivers/ptp/ptp_pch.c (revision d8d789497aa016f802b95606c6473e92361ec0b5)
1863d08ecSTakahiro Shimizu /*
2863d08ecSTakahiro Shimizu  * PTP 1588 clock using the EG20T PCH
3863d08ecSTakahiro Shimizu  *
4863d08ecSTakahiro Shimizu  * Copyright (C) 2010 OMICRON electronics GmbH
5863d08ecSTakahiro Shimizu  * Copyright (C) 2011-2012 LAPIS SEMICONDUCTOR Co., LTD.
6863d08ecSTakahiro Shimizu  *
7863d08ecSTakahiro Shimizu  * This code was derived from the IXP46X driver.
8863d08ecSTakahiro Shimizu  *
9863d08ecSTakahiro Shimizu  * This program is free software; you can redistribute it and/or modify
10863d08ecSTakahiro Shimizu  * it under the terms of the GNU General Public License as published by
11863d08ecSTakahiro Shimizu  * the Free Software Foundation; version 2 of the License.
12863d08ecSTakahiro Shimizu  *
13863d08ecSTakahiro Shimizu  * This program is distributed in the hope that it will be useful,
14863d08ecSTakahiro Shimizu  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15863d08ecSTakahiro Shimizu  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16863d08ecSTakahiro Shimizu  * GNU General Public License for more details.
17863d08ecSTakahiro Shimizu  *
18863d08ecSTakahiro Shimizu  * You should have received a copy of the GNU General Public License
19863d08ecSTakahiro Shimizu  * along with this program; if not, write to the Free Software
20863d08ecSTakahiro Shimizu  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307, USA.
21863d08ecSTakahiro Shimizu  */
22863d08ecSTakahiro Shimizu 
23863d08ecSTakahiro Shimizu #include <linux/device.h>
24863d08ecSTakahiro Shimizu #include <linux/err.h>
25863d08ecSTakahiro Shimizu #include <linux/init.h>
26863d08ecSTakahiro Shimizu #include <linux/interrupt.h>
27863d08ecSTakahiro Shimizu #include <linux/io.h>
28863d08ecSTakahiro Shimizu #include <linux/irq.h>
29863d08ecSTakahiro Shimizu #include <linux/kernel.h>
30863d08ecSTakahiro Shimizu #include <linux/module.h>
31863d08ecSTakahiro Shimizu #include <linux/pci.h>
32863d08ecSTakahiro Shimizu #include <linux/ptp_clock_kernel.h>
33863d08ecSTakahiro Shimizu 
34863d08ecSTakahiro Shimizu #define STATION_ADDR_LEN	20
35863d08ecSTakahiro Shimizu #define PCI_DEVICE_ID_PCH_1588	0x8819
36863d08ecSTakahiro Shimizu #define IO_MEM_BAR 1
37863d08ecSTakahiro Shimizu 
38863d08ecSTakahiro Shimizu #define DEFAULT_ADDEND 0xA0000000
39863d08ecSTakahiro Shimizu #define TICKS_NS_SHIFT  5
40863d08ecSTakahiro Shimizu #define N_EXT_TS	2
41863d08ecSTakahiro Shimizu 
42863d08ecSTakahiro Shimizu enum pch_status {
43863d08ecSTakahiro Shimizu 	PCH_SUCCESS,
44863d08ecSTakahiro Shimizu 	PCH_INVALIDPARAM,
45863d08ecSTakahiro Shimizu 	PCH_NOTIMESTAMP,
46863d08ecSTakahiro Shimizu 	PCH_INTERRUPTMODEINUSE,
47863d08ecSTakahiro Shimizu 	PCH_FAILED,
48863d08ecSTakahiro Shimizu 	PCH_UNSUPPORTED,
49863d08ecSTakahiro Shimizu };
50863d08ecSTakahiro Shimizu /**
51863d08ecSTakahiro Shimizu  * struct pch_ts_regs - IEEE 1588 registers
52863d08ecSTakahiro Shimizu  */
53863d08ecSTakahiro Shimizu struct pch_ts_regs {
54863d08ecSTakahiro Shimizu 	u32 control;
55863d08ecSTakahiro Shimizu 	u32 event;
56863d08ecSTakahiro Shimizu 	u32 addend;
57863d08ecSTakahiro Shimizu 	u32 accum;
58863d08ecSTakahiro Shimizu 	u32 test;
59863d08ecSTakahiro Shimizu 	u32 ts_compare;
60863d08ecSTakahiro Shimizu 	u32 rsystime_lo;
61863d08ecSTakahiro Shimizu 	u32 rsystime_hi;
62863d08ecSTakahiro Shimizu 	u32 systime_lo;
63863d08ecSTakahiro Shimizu 	u32 systime_hi;
64863d08ecSTakahiro Shimizu 	u32 trgt_lo;
65863d08ecSTakahiro Shimizu 	u32 trgt_hi;
66863d08ecSTakahiro Shimizu 	u32 asms_lo;
67863d08ecSTakahiro Shimizu 	u32 asms_hi;
68863d08ecSTakahiro Shimizu 	u32 amms_lo;
69863d08ecSTakahiro Shimizu 	u32 amms_hi;
70863d08ecSTakahiro Shimizu 	u32 ch_control;
71863d08ecSTakahiro Shimizu 	u32 ch_event;
72863d08ecSTakahiro Shimizu 	u32 tx_snap_lo;
73863d08ecSTakahiro Shimizu 	u32 tx_snap_hi;
74863d08ecSTakahiro Shimizu 	u32 rx_snap_lo;
75863d08ecSTakahiro Shimizu 	u32 rx_snap_hi;
76863d08ecSTakahiro Shimizu 	u32 src_uuid_lo;
77863d08ecSTakahiro Shimizu 	u32 src_uuid_hi;
78863d08ecSTakahiro Shimizu 	u32 can_status;
79863d08ecSTakahiro Shimizu 	u32 can_snap_lo;
80863d08ecSTakahiro Shimizu 	u32 can_snap_hi;
81863d08ecSTakahiro Shimizu 	u32 ts_sel;
82863d08ecSTakahiro Shimizu 	u32 ts_st[6];
83863d08ecSTakahiro Shimizu 	u32 reserve1[14];
84863d08ecSTakahiro Shimizu 	u32 stl_max_set_en;
85863d08ecSTakahiro Shimizu 	u32 stl_max_set;
86863d08ecSTakahiro Shimizu 	u32 reserve2[13];
87863d08ecSTakahiro Shimizu 	u32 srst;
88863d08ecSTakahiro Shimizu };
89863d08ecSTakahiro Shimizu 
90863d08ecSTakahiro Shimizu #define PCH_TSC_RESET		(1 << 0)
91863d08ecSTakahiro Shimizu #define PCH_TSC_TTM_MASK	(1 << 1)
92863d08ecSTakahiro Shimizu #define PCH_TSC_ASMS_MASK	(1 << 2)
93863d08ecSTakahiro Shimizu #define PCH_TSC_AMMS_MASK	(1 << 3)
94863d08ecSTakahiro Shimizu #define PCH_TSC_PPSM_MASK	(1 << 4)
95863d08ecSTakahiro Shimizu #define PCH_TSE_TTIPEND		(1 << 1)
96863d08ecSTakahiro Shimizu #define PCH_TSE_SNS		(1 << 2)
97863d08ecSTakahiro Shimizu #define PCH_TSE_SNM		(1 << 3)
98863d08ecSTakahiro Shimizu #define PCH_TSE_PPS		(1 << 4)
99863d08ecSTakahiro Shimizu #define PCH_CC_MM		(1 << 0)
100863d08ecSTakahiro Shimizu #define PCH_CC_TA		(1 << 1)
101863d08ecSTakahiro Shimizu 
102863d08ecSTakahiro Shimizu #define PCH_CC_MODE_SHIFT	16
103863d08ecSTakahiro Shimizu #define PCH_CC_MODE_MASK	0x001F0000
104863d08ecSTakahiro Shimizu #define PCH_CC_VERSION		(1 << 31)
105863d08ecSTakahiro Shimizu #define PCH_CE_TXS		(1 << 0)
106863d08ecSTakahiro Shimizu #define PCH_CE_RXS		(1 << 1)
107863d08ecSTakahiro Shimizu #define PCH_CE_OVR		(1 << 0)
108863d08ecSTakahiro Shimizu #define PCH_CE_VAL		(1 << 1)
109863d08ecSTakahiro Shimizu #define PCH_ECS_ETH		(1 << 0)
110863d08ecSTakahiro Shimizu 
111863d08ecSTakahiro Shimizu #define PCH_ECS_CAN		(1 << 1)
112863d08ecSTakahiro Shimizu #define PCH_STATION_BYTES	6
113863d08ecSTakahiro Shimizu 
114863d08ecSTakahiro Shimizu #define PCH_IEEE1588_ETH	(1 << 0)
115863d08ecSTakahiro Shimizu #define PCH_IEEE1588_CAN	(1 << 1)
116863d08ecSTakahiro Shimizu /**
117863d08ecSTakahiro Shimizu  * struct pch_dev - Driver private data
118863d08ecSTakahiro Shimizu  */
119863d08ecSTakahiro Shimizu struct pch_dev {
120863d08ecSTakahiro Shimizu 	struct pch_ts_regs *regs;
121863d08ecSTakahiro Shimizu 	struct ptp_clock *ptp_clock;
122863d08ecSTakahiro Shimizu 	struct ptp_clock_info caps;
123863d08ecSTakahiro Shimizu 	int exts0_enabled;
124863d08ecSTakahiro Shimizu 	int exts1_enabled;
125863d08ecSTakahiro Shimizu 
126863d08ecSTakahiro Shimizu 	u32 mem_base;
127863d08ecSTakahiro Shimizu 	u32 mem_size;
128863d08ecSTakahiro Shimizu 	u32 irq;
129863d08ecSTakahiro Shimizu 	struct pci_dev *pdev;
130863d08ecSTakahiro Shimizu 	spinlock_t register_lock;
131863d08ecSTakahiro Shimizu };
132863d08ecSTakahiro Shimizu 
133863d08ecSTakahiro Shimizu /**
134863d08ecSTakahiro Shimizu  * struct pch_params - 1588 module parameter
135863d08ecSTakahiro Shimizu  */
136863d08ecSTakahiro Shimizu struct pch_params {
137863d08ecSTakahiro Shimizu 	u8 station[STATION_ADDR_LEN];
138863d08ecSTakahiro Shimizu };
139863d08ecSTakahiro Shimizu 
140863d08ecSTakahiro Shimizu /* structure to hold the module parameters */
141863d08ecSTakahiro Shimizu static struct pch_params pch_param = {
142863d08ecSTakahiro Shimizu 	"00:00:00:00:00:00"
143863d08ecSTakahiro Shimizu };
144863d08ecSTakahiro Shimizu 
145863d08ecSTakahiro Shimizu /*
146863d08ecSTakahiro Shimizu  * Register access functions
147863d08ecSTakahiro Shimizu  */
148863d08ecSTakahiro Shimizu static inline void pch_eth_enable_set(struct pch_dev *chip)
149863d08ecSTakahiro Shimizu {
150863d08ecSTakahiro Shimizu 	u32 val;
151863d08ecSTakahiro Shimizu 	/* SET the eth_enable bit */
152863d08ecSTakahiro Shimizu 	val = ioread32(&chip->regs->ts_sel) | (PCH_ECS_ETH);
153863d08ecSTakahiro Shimizu 	iowrite32(val, (&chip->regs->ts_sel));
154863d08ecSTakahiro Shimizu }
155863d08ecSTakahiro Shimizu 
156863d08ecSTakahiro Shimizu static u64 pch_systime_read(struct pch_ts_regs *regs)
157863d08ecSTakahiro Shimizu {
158863d08ecSTakahiro Shimizu 	u64 ns;
159863d08ecSTakahiro Shimizu 	u32 lo, hi;
160863d08ecSTakahiro Shimizu 
161863d08ecSTakahiro Shimizu 	lo = ioread32(&regs->systime_lo);
162863d08ecSTakahiro Shimizu 	hi = ioread32(&regs->systime_hi);
163863d08ecSTakahiro Shimizu 
164863d08ecSTakahiro Shimizu 	ns = ((u64) hi) << 32;
165863d08ecSTakahiro Shimizu 	ns |= lo;
166863d08ecSTakahiro Shimizu 	ns <<= TICKS_NS_SHIFT;
167863d08ecSTakahiro Shimizu 
168863d08ecSTakahiro Shimizu 	return ns;
169863d08ecSTakahiro Shimizu }
170863d08ecSTakahiro Shimizu 
171863d08ecSTakahiro Shimizu static void pch_systime_write(struct pch_ts_regs *regs, u64 ns)
172863d08ecSTakahiro Shimizu {
173863d08ecSTakahiro Shimizu 	u32 hi, lo;
174863d08ecSTakahiro Shimizu 
175863d08ecSTakahiro Shimizu 	ns >>= TICKS_NS_SHIFT;
176863d08ecSTakahiro Shimizu 	hi = ns >> 32;
177863d08ecSTakahiro Shimizu 	lo = ns & 0xffffffff;
178863d08ecSTakahiro Shimizu 
179863d08ecSTakahiro Shimizu 	iowrite32(lo, &regs->systime_lo);
180863d08ecSTakahiro Shimizu 	iowrite32(hi, &regs->systime_hi);
181863d08ecSTakahiro Shimizu }
182863d08ecSTakahiro Shimizu 
183863d08ecSTakahiro Shimizu static inline void pch_block_reset(struct pch_dev *chip)
184863d08ecSTakahiro Shimizu {
185863d08ecSTakahiro Shimizu 	u32 val;
186863d08ecSTakahiro Shimizu 	/* Reset Hardware Assist block */
187863d08ecSTakahiro Shimizu 	val = ioread32(&chip->regs->control) | PCH_TSC_RESET;
188863d08ecSTakahiro Shimizu 	iowrite32(val, (&chip->regs->control));
189863d08ecSTakahiro Shimizu 	val = val & ~PCH_TSC_RESET;
190863d08ecSTakahiro Shimizu 	iowrite32(val, (&chip->regs->control));
191863d08ecSTakahiro Shimizu }
192863d08ecSTakahiro Shimizu 
193863d08ecSTakahiro Shimizu u32 pch_ch_control_read(struct pci_dev *pdev)
194863d08ecSTakahiro Shimizu {
195863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
196863d08ecSTakahiro Shimizu 	u32 val;
197863d08ecSTakahiro Shimizu 
198863d08ecSTakahiro Shimizu 	val = ioread32(&chip->regs->ch_control);
199863d08ecSTakahiro Shimizu 
200863d08ecSTakahiro Shimizu 	return val;
201863d08ecSTakahiro Shimizu }
202863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_control_read);
203863d08ecSTakahiro Shimizu 
204863d08ecSTakahiro Shimizu void pch_ch_control_write(struct pci_dev *pdev, u32 val)
205863d08ecSTakahiro Shimizu {
206863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
207863d08ecSTakahiro Shimizu 
208863d08ecSTakahiro Shimizu 	iowrite32(val, (&chip->regs->ch_control));
209863d08ecSTakahiro Shimizu }
210863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_control_write);
211863d08ecSTakahiro Shimizu 
212863d08ecSTakahiro Shimizu u32 pch_ch_event_read(struct pci_dev *pdev)
213863d08ecSTakahiro Shimizu {
214863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
215863d08ecSTakahiro Shimizu 	u32 val;
216863d08ecSTakahiro Shimizu 
217863d08ecSTakahiro Shimizu 	val = ioread32(&chip->regs->ch_event);
218863d08ecSTakahiro Shimizu 
219863d08ecSTakahiro Shimizu 	return val;
220863d08ecSTakahiro Shimizu }
221863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_event_read);
222863d08ecSTakahiro Shimizu 
223863d08ecSTakahiro Shimizu void pch_ch_event_write(struct pci_dev *pdev, u32 val)
224863d08ecSTakahiro Shimizu {
225863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
226863d08ecSTakahiro Shimizu 
227863d08ecSTakahiro Shimizu 	iowrite32(val, (&chip->regs->ch_event));
228863d08ecSTakahiro Shimizu }
229863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_event_write);
230863d08ecSTakahiro Shimizu 
231863d08ecSTakahiro Shimizu u32 pch_src_uuid_lo_read(struct pci_dev *pdev)
232863d08ecSTakahiro Shimizu {
233863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
234863d08ecSTakahiro Shimizu 	u32 val;
235863d08ecSTakahiro Shimizu 
236863d08ecSTakahiro Shimizu 	val = ioread32(&chip->regs->src_uuid_lo);
237863d08ecSTakahiro Shimizu 
238863d08ecSTakahiro Shimizu 	return val;
239863d08ecSTakahiro Shimizu }
240863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_src_uuid_lo_read);
241863d08ecSTakahiro Shimizu 
242863d08ecSTakahiro Shimizu u32 pch_src_uuid_hi_read(struct pci_dev *pdev)
243863d08ecSTakahiro Shimizu {
244863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
245863d08ecSTakahiro Shimizu 	u32 val;
246863d08ecSTakahiro Shimizu 
247863d08ecSTakahiro Shimizu 	val = ioread32(&chip->regs->src_uuid_hi);
248863d08ecSTakahiro Shimizu 
249863d08ecSTakahiro Shimizu 	return val;
250863d08ecSTakahiro Shimizu }
251863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_src_uuid_hi_read);
252863d08ecSTakahiro Shimizu 
253863d08ecSTakahiro Shimizu u64 pch_rx_snap_read(struct pci_dev *pdev)
254863d08ecSTakahiro Shimizu {
255863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
256863d08ecSTakahiro Shimizu 	u64 ns;
257863d08ecSTakahiro Shimizu 	u32 lo, hi;
258863d08ecSTakahiro Shimizu 
259863d08ecSTakahiro Shimizu 	lo = ioread32(&chip->regs->rx_snap_lo);
260863d08ecSTakahiro Shimizu 	hi = ioread32(&chip->regs->rx_snap_hi);
261863d08ecSTakahiro Shimizu 
262863d08ecSTakahiro Shimizu 	ns = ((u64) hi) << 32;
263863d08ecSTakahiro Shimizu 	ns |= lo;
264863d08ecSTakahiro Shimizu 
265863d08ecSTakahiro Shimizu 	return ns;
266863d08ecSTakahiro Shimizu }
267863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_rx_snap_read);
268863d08ecSTakahiro Shimizu 
269863d08ecSTakahiro Shimizu u64 pch_tx_snap_read(struct pci_dev *pdev)
270863d08ecSTakahiro Shimizu {
271863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
272863d08ecSTakahiro Shimizu 	u64 ns;
273863d08ecSTakahiro Shimizu 	u32 lo, hi;
274863d08ecSTakahiro Shimizu 
275863d08ecSTakahiro Shimizu 	lo = ioread32(&chip->regs->tx_snap_lo);
276863d08ecSTakahiro Shimizu 	hi = ioread32(&chip->regs->tx_snap_hi);
277863d08ecSTakahiro Shimizu 
278863d08ecSTakahiro Shimizu 	ns = ((u64) hi) << 32;
279863d08ecSTakahiro Shimizu 	ns |= lo;
280863d08ecSTakahiro Shimizu 
281863d08ecSTakahiro Shimizu 	return ns;
282863d08ecSTakahiro Shimizu }
283863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_tx_snap_read);
284863d08ecSTakahiro Shimizu 
285863d08ecSTakahiro Shimizu /* This function enables all 64 bits in system time registers [high & low].
286863d08ecSTakahiro Shimizu This is a work-around for non continuous value in the SystemTime Register*/
287863d08ecSTakahiro Shimizu static void pch_set_system_time_count(struct pch_dev *chip)
288863d08ecSTakahiro Shimizu {
289863d08ecSTakahiro Shimizu 	iowrite32(0x01, &chip->regs->stl_max_set_en);
290863d08ecSTakahiro Shimizu 	iowrite32(0xFFFFFFFF, &chip->regs->stl_max_set);
291863d08ecSTakahiro Shimizu 	iowrite32(0x00, &chip->regs->stl_max_set_en);
292863d08ecSTakahiro Shimizu }
293863d08ecSTakahiro Shimizu 
294863d08ecSTakahiro Shimizu static void pch_reset(struct pch_dev *chip)
295863d08ecSTakahiro Shimizu {
296863d08ecSTakahiro Shimizu 	/* Reset Hardware Assist */
297863d08ecSTakahiro Shimizu 	pch_block_reset(chip);
298863d08ecSTakahiro Shimizu 
299863d08ecSTakahiro Shimizu 	/* enable all 32 bits in system time registers */
300863d08ecSTakahiro Shimizu 	pch_set_system_time_count(chip);
301863d08ecSTakahiro Shimizu }
302863d08ecSTakahiro Shimizu 
303863d08ecSTakahiro Shimizu /**
304863d08ecSTakahiro Shimizu  * pch_set_station_address() - This API sets the station address used by
305863d08ecSTakahiro Shimizu  *				    IEEE 1588 hardware when looking at PTP
306863d08ecSTakahiro Shimizu  *				    traffic on the  ethernet interface
307863d08ecSTakahiro Shimizu  * @addr:	dress which contain the column separated address to be used.
308863d08ecSTakahiro Shimizu  */
309863d08ecSTakahiro Shimizu static int pch_set_station_address(u8 *addr, struct pci_dev *pdev)
310863d08ecSTakahiro Shimizu {
311863d08ecSTakahiro Shimizu 	s32 i;
312863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
313863d08ecSTakahiro Shimizu 
314863d08ecSTakahiro Shimizu 	/* Verify the parameter */
315863d08ecSTakahiro Shimizu 	if ((chip->regs == 0) || addr == (u8 *)NULL) {
316863d08ecSTakahiro Shimizu 		dev_err(&pdev->dev,
317863d08ecSTakahiro Shimizu 			"invalid params returning PCH_INVALIDPARAM\n");
318863d08ecSTakahiro Shimizu 		return PCH_INVALIDPARAM;
319863d08ecSTakahiro Shimizu 	}
320863d08ecSTakahiro Shimizu 	/* For all station address bytes */
321863d08ecSTakahiro Shimizu 	for (i = 0; i < PCH_STATION_BYTES; i++) {
322863d08ecSTakahiro Shimizu 		u32 val;
323863d08ecSTakahiro Shimizu 		s32 tmp;
324863d08ecSTakahiro Shimizu 
325863d08ecSTakahiro Shimizu 		tmp = hex_to_bin(addr[i * 3]);
326863d08ecSTakahiro Shimizu 		if (tmp < 0) {
327863d08ecSTakahiro Shimizu 			dev_err(&pdev->dev,
328863d08ecSTakahiro Shimizu 				"invalid params returning PCH_INVALIDPARAM\n");
329863d08ecSTakahiro Shimizu 			return PCH_INVALIDPARAM;
330863d08ecSTakahiro Shimizu 		}
331863d08ecSTakahiro Shimizu 		val = tmp * 16;
332863d08ecSTakahiro Shimizu 		tmp = hex_to_bin(addr[(i * 3) + 1]);
333863d08ecSTakahiro Shimizu 		if (tmp < 0) {
334863d08ecSTakahiro Shimizu 			dev_err(&pdev->dev,
335863d08ecSTakahiro Shimizu 				"invalid params returning PCH_INVALIDPARAM\n");
336863d08ecSTakahiro Shimizu 			return PCH_INVALIDPARAM;
337863d08ecSTakahiro Shimizu 		}
338863d08ecSTakahiro Shimizu 		val += tmp;
339863d08ecSTakahiro Shimizu 		/* Expects ':' separated addresses */
340863d08ecSTakahiro Shimizu 		if ((i < 5) && (addr[(i * 3) + 2] != ':')) {
341863d08ecSTakahiro Shimizu 			dev_err(&pdev->dev,
342863d08ecSTakahiro Shimizu 				"invalid params returning PCH_INVALIDPARAM\n");
343863d08ecSTakahiro Shimizu 			return PCH_INVALIDPARAM;
344863d08ecSTakahiro Shimizu 		}
345863d08ecSTakahiro Shimizu 
346863d08ecSTakahiro Shimizu 		/* Ideally we should set the address only after validating
347863d08ecSTakahiro Shimizu 							 entire string */
348863d08ecSTakahiro Shimizu 		dev_dbg(&pdev->dev, "invoking pch_station_set\n");
349863d08ecSTakahiro Shimizu 		iowrite32(val, &chip->regs->ts_st[i]);
350863d08ecSTakahiro Shimizu 	}
351863d08ecSTakahiro Shimizu 	return 0;
352863d08ecSTakahiro Shimizu }
353863d08ecSTakahiro Shimizu 
354863d08ecSTakahiro Shimizu /*
355863d08ecSTakahiro Shimizu  * Interrupt service routine
356863d08ecSTakahiro Shimizu  */
357863d08ecSTakahiro Shimizu static irqreturn_t isr(int irq, void *priv)
358863d08ecSTakahiro Shimizu {
359863d08ecSTakahiro Shimizu 	struct pch_dev *pch_dev = priv;
360863d08ecSTakahiro Shimizu 	struct pch_ts_regs *regs = pch_dev->regs;
361863d08ecSTakahiro Shimizu 	struct ptp_clock_event event;
362863d08ecSTakahiro Shimizu 	u32 ack = 0, lo, hi, val;
363863d08ecSTakahiro Shimizu 
364863d08ecSTakahiro Shimizu 	val = ioread32(&regs->event);
365863d08ecSTakahiro Shimizu 
366863d08ecSTakahiro Shimizu 	if (val & PCH_TSE_SNS) {
367863d08ecSTakahiro Shimizu 		ack |= PCH_TSE_SNS;
368863d08ecSTakahiro Shimizu 		if (pch_dev->exts0_enabled) {
369863d08ecSTakahiro Shimizu 			hi = ioread32(&regs->asms_hi);
370863d08ecSTakahiro Shimizu 			lo = ioread32(&regs->asms_lo);
371863d08ecSTakahiro Shimizu 			event.type = PTP_CLOCK_EXTTS;
372863d08ecSTakahiro Shimizu 			event.index = 0;
373863d08ecSTakahiro Shimizu 			event.timestamp = ((u64) hi) << 32;
374863d08ecSTakahiro Shimizu 			event.timestamp |= lo;
375863d08ecSTakahiro Shimizu 			event.timestamp <<= TICKS_NS_SHIFT;
376863d08ecSTakahiro Shimizu 			ptp_clock_event(pch_dev->ptp_clock, &event);
377863d08ecSTakahiro Shimizu 		}
378863d08ecSTakahiro Shimizu 	}
379863d08ecSTakahiro Shimizu 
380863d08ecSTakahiro Shimizu 	if (val & PCH_TSE_SNM) {
381863d08ecSTakahiro Shimizu 		ack |= PCH_TSE_SNM;
382863d08ecSTakahiro Shimizu 		if (pch_dev->exts1_enabled) {
383863d08ecSTakahiro Shimizu 			hi = ioread32(&regs->amms_hi);
384863d08ecSTakahiro Shimizu 			lo = ioread32(&regs->amms_lo);
385863d08ecSTakahiro Shimizu 			event.type = PTP_CLOCK_EXTTS;
386863d08ecSTakahiro Shimizu 			event.index = 1;
387863d08ecSTakahiro Shimizu 			event.timestamp = ((u64) hi) << 32;
388863d08ecSTakahiro Shimizu 			event.timestamp |= lo;
389863d08ecSTakahiro Shimizu 			event.timestamp <<= TICKS_NS_SHIFT;
390863d08ecSTakahiro Shimizu 			ptp_clock_event(pch_dev->ptp_clock, &event);
391863d08ecSTakahiro Shimizu 		}
392863d08ecSTakahiro Shimizu 	}
393863d08ecSTakahiro Shimizu 
394863d08ecSTakahiro Shimizu 	if (val & PCH_TSE_TTIPEND)
395863d08ecSTakahiro Shimizu 		ack |= PCH_TSE_TTIPEND; /* this bit seems to be always set */
396863d08ecSTakahiro Shimizu 
397863d08ecSTakahiro Shimizu 	if (ack) {
398863d08ecSTakahiro Shimizu 		iowrite32(ack, &regs->event);
399863d08ecSTakahiro Shimizu 		return IRQ_HANDLED;
400863d08ecSTakahiro Shimizu 	} else
401863d08ecSTakahiro Shimizu 		return IRQ_NONE;
402863d08ecSTakahiro Shimizu }
403863d08ecSTakahiro Shimizu 
404863d08ecSTakahiro Shimizu /*
405863d08ecSTakahiro Shimizu  * PTP clock operations
406863d08ecSTakahiro Shimizu  */
407863d08ecSTakahiro Shimizu 
408863d08ecSTakahiro Shimizu static int ptp_pch_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
409863d08ecSTakahiro Shimizu {
410863d08ecSTakahiro Shimizu 	u64 adj;
411863d08ecSTakahiro Shimizu 	u32 diff, addend;
412863d08ecSTakahiro Shimizu 	int neg_adj = 0;
413863d08ecSTakahiro Shimizu 	struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps);
414863d08ecSTakahiro Shimizu 	struct pch_ts_regs *regs = pch_dev->regs;
415863d08ecSTakahiro Shimizu 
416863d08ecSTakahiro Shimizu 	if (ppb < 0) {
417863d08ecSTakahiro Shimizu 		neg_adj = 1;
418863d08ecSTakahiro Shimizu 		ppb = -ppb;
419863d08ecSTakahiro Shimizu 	}
420863d08ecSTakahiro Shimizu 	addend = DEFAULT_ADDEND;
421863d08ecSTakahiro Shimizu 	adj = addend;
422863d08ecSTakahiro Shimizu 	adj *= ppb;
423863d08ecSTakahiro Shimizu 	diff = div_u64(adj, 1000000000ULL);
424863d08ecSTakahiro Shimizu 
425863d08ecSTakahiro Shimizu 	addend = neg_adj ? addend - diff : addend + diff;
426863d08ecSTakahiro Shimizu 
427863d08ecSTakahiro Shimizu 	iowrite32(addend, &regs->addend);
428863d08ecSTakahiro Shimizu 
429863d08ecSTakahiro Shimizu 	return 0;
430863d08ecSTakahiro Shimizu }
431863d08ecSTakahiro Shimizu 
432863d08ecSTakahiro Shimizu static int ptp_pch_adjtime(struct ptp_clock_info *ptp, s64 delta)
433863d08ecSTakahiro Shimizu {
434863d08ecSTakahiro Shimizu 	s64 now;
435863d08ecSTakahiro Shimizu 	unsigned long flags;
436863d08ecSTakahiro Shimizu 	struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps);
437863d08ecSTakahiro Shimizu 	struct pch_ts_regs *regs = pch_dev->regs;
438863d08ecSTakahiro Shimizu 
439863d08ecSTakahiro Shimizu 	spin_lock_irqsave(&pch_dev->register_lock, flags);
440863d08ecSTakahiro Shimizu 	now = pch_systime_read(regs);
441863d08ecSTakahiro Shimizu 	now += delta;
442863d08ecSTakahiro Shimizu 	pch_systime_write(regs, now);
443863d08ecSTakahiro Shimizu 	spin_unlock_irqrestore(&pch_dev->register_lock, flags);
444863d08ecSTakahiro Shimizu 
445863d08ecSTakahiro Shimizu 	return 0;
446863d08ecSTakahiro Shimizu }
447863d08ecSTakahiro Shimizu 
448863d08ecSTakahiro Shimizu static int ptp_pch_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
449863d08ecSTakahiro Shimizu {
450863d08ecSTakahiro Shimizu 	u64 ns;
451863d08ecSTakahiro Shimizu 	u32 remainder;
452863d08ecSTakahiro Shimizu 	unsigned long flags;
453863d08ecSTakahiro Shimizu 	struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps);
454863d08ecSTakahiro Shimizu 	struct pch_ts_regs *regs = pch_dev->regs;
455863d08ecSTakahiro Shimizu 
456863d08ecSTakahiro Shimizu 	spin_lock_irqsave(&pch_dev->register_lock, flags);
457863d08ecSTakahiro Shimizu 	ns = pch_systime_read(regs);
458863d08ecSTakahiro Shimizu 	spin_unlock_irqrestore(&pch_dev->register_lock, flags);
459863d08ecSTakahiro Shimizu 
460863d08ecSTakahiro Shimizu 	ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
461863d08ecSTakahiro Shimizu 	ts->tv_nsec = remainder;
462863d08ecSTakahiro Shimizu 	return 0;
463863d08ecSTakahiro Shimizu }
464863d08ecSTakahiro Shimizu 
465863d08ecSTakahiro Shimizu static int ptp_pch_settime(struct ptp_clock_info *ptp,
466863d08ecSTakahiro Shimizu 			   const struct timespec *ts)
467863d08ecSTakahiro Shimizu {
468863d08ecSTakahiro Shimizu 	u64 ns;
469863d08ecSTakahiro Shimizu 	unsigned long flags;
470863d08ecSTakahiro Shimizu 	struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps);
471863d08ecSTakahiro Shimizu 	struct pch_ts_regs *regs = pch_dev->regs;
472863d08ecSTakahiro Shimizu 
473863d08ecSTakahiro Shimizu 	ns = ts->tv_sec * 1000000000ULL;
474863d08ecSTakahiro Shimizu 	ns += ts->tv_nsec;
475863d08ecSTakahiro Shimizu 
476863d08ecSTakahiro Shimizu 	spin_lock_irqsave(&pch_dev->register_lock, flags);
477863d08ecSTakahiro Shimizu 	pch_systime_write(regs, ns);
478863d08ecSTakahiro Shimizu 	spin_unlock_irqrestore(&pch_dev->register_lock, flags);
479863d08ecSTakahiro Shimizu 
480863d08ecSTakahiro Shimizu 	return 0;
481863d08ecSTakahiro Shimizu }
482863d08ecSTakahiro Shimizu 
483863d08ecSTakahiro Shimizu static int ptp_pch_enable(struct ptp_clock_info *ptp,
484863d08ecSTakahiro Shimizu 			  struct ptp_clock_request *rq, int on)
485863d08ecSTakahiro Shimizu {
486863d08ecSTakahiro Shimizu 	struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps);
487863d08ecSTakahiro Shimizu 
488863d08ecSTakahiro Shimizu 	switch (rq->type) {
489863d08ecSTakahiro Shimizu 	case PTP_CLK_REQ_EXTTS:
490863d08ecSTakahiro Shimizu 		switch (rq->extts.index) {
491863d08ecSTakahiro Shimizu 		case 0:
492863d08ecSTakahiro Shimizu 			pch_dev->exts0_enabled = on ? 1 : 0;
493863d08ecSTakahiro Shimizu 			break;
494863d08ecSTakahiro Shimizu 		case 1:
495863d08ecSTakahiro Shimizu 			pch_dev->exts1_enabled = on ? 1 : 0;
496863d08ecSTakahiro Shimizu 			break;
497863d08ecSTakahiro Shimizu 		default:
498863d08ecSTakahiro Shimizu 			return -EINVAL;
499863d08ecSTakahiro Shimizu 		}
500863d08ecSTakahiro Shimizu 		return 0;
501863d08ecSTakahiro Shimizu 	default:
502863d08ecSTakahiro Shimizu 		break;
503863d08ecSTakahiro Shimizu 	}
504863d08ecSTakahiro Shimizu 
505863d08ecSTakahiro Shimizu 	return -EOPNOTSUPP;
506863d08ecSTakahiro Shimizu }
507863d08ecSTakahiro Shimizu 
508863d08ecSTakahiro Shimizu static struct ptp_clock_info ptp_pch_caps = {
509863d08ecSTakahiro Shimizu 	.owner		= THIS_MODULE,
510863d08ecSTakahiro Shimizu 	.name		= "PCH timer",
511863d08ecSTakahiro Shimizu 	.max_adj	= 50000000,
512863d08ecSTakahiro Shimizu 	.n_ext_ts	= N_EXT_TS,
513863d08ecSTakahiro Shimizu 	.pps		= 0,
514863d08ecSTakahiro Shimizu 	.adjfreq	= ptp_pch_adjfreq,
515863d08ecSTakahiro Shimizu 	.adjtime	= ptp_pch_adjtime,
516863d08ecSTakahiro Shimizu 	.gettime	= ptp_pch_gettime,
517863d08ecSTakahiro Shimizu 	.settime	= ptp_pch_settime,
518863d08ecSTakahiro Shimizu 	.enable		= ptp_pch_enable,
519863d08ecSTakahiro Shimizu };
520863d08ecSTakahiro Shimizu 
521863d08ecSTakahiro Shimizu 
522863d08ecSTakahiro Shimizu #ifdef CONFIG_PM
523863d08ecSTakahiro Shimizu static s32 pch_suspend(struct pci_dev *pdev, pm_message_t state)
524863d08ecSTakahiro Shimizu {
525863d08ecSTakahiro Shimizu 	pci_disable_device(pdev);
526863d08ecSTakahiro Shimizu 	pci_enable_wake(pdev, PCI_D3hot, 0);
527863d08ecSTakahiro Shimizu 
528863d08ecSTakahiro Shimizu 	if (pci_save_state(pdev) != 0) {
529863d08ecSTakahiro Shimizu 		dev_err(&pdev->dev, "could not save PCI config state\n");
530863d08ecSTakahiro Shimizu 		return -ENOMEM;
531863d08ecSTakahiro Shimizu 	}
532863d08ecSTakahiro Shimizu 	pci_set_power_state(pdev, pci_choose_state(pdev, state));
533863d08ecSTakahiro Shimizu 
534863d08ecSTakahiro Shimizu 	return 0;
535863d08ecSTakahiro Shimizu }
536863d08ecSTakahiro Shimizu 
537863d08ecSTakahiro Shimizu static s32 pch_resume(struct pci_dev *pdev)
538863d08ecSTakahiro Shimizu {
539863d08ecSTakahiro Shimizu 	s32 ret;
540863d08ecSTakahiro Shimizu 
541863d08ecSTakahiro Shimizu 	pci_set_power_state(pdev, PCI_D0);
542863d08ecSTakahiro Shimizu 	pci_restore_state(pdev);
543863d08ecSTakahiro Shimizu 	ret = pci_enable_device(pdev);
544863d08ecSTakahiro Shimizu 	if (ret) {
545863d08ecSTakahiro Shimizu 		dev_err(&pdev->dev, "pci_enable_device failed\n");
546863d08ecSTakahiro Shimizu 		return ret;
547863d08ecSTakahiro Shimizu 	}
548863d08ecSTakahiro Shimizu 	pci_enable_wake(pdev, PCI_D3hot, 0);
549863d08ecSTakahiro Shimizu 	return 0;
550863d08ecSTakahiro Shimizu }
551863d08ecSTakahiro Shimizu #else
552863d08ecSTakahiro Shimizu #define pch_suspend NULL
553863d08ecSTakahiro Shimizu #define pch_resume NULL
554863d08ecSTakahiro Shimizu #endif
555863d08ecSTakahiro Shimizu 
556863d08ecSTakahiro Shimizu static void __devexit pch_remove(struct pci_dev *pdev)
557863d08ecSTakahiro Shimizu {
558863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
559863d08ecSTakahiro Shimizu 
560863d08ecSTakahiro Shimizu 	ptp_clock_unregister(chip->ptp_clock);
561863d08ecSTakahiro Shimizu 	/* free the interrupt */
562863d08ecSTakahiro Shimizu 	if (pdev->irq != 0)
563863d08ecSTakahiro Shimizu 		free_irq(pdev->irq, chip);
564863d08ecSTakahiro Shimizu 
565863d08ecSTakahiro Shimizu 	/* unmap the virtual IO memory space */
566863d08ecSTakahiro Shimizu 	if (chip->regs != 0) {
567863d08ecSTakahiro Shimizu 		iounmap(chip->regs);
568863d08ecSTakahiro Shimizu 		chip->regs = 0;
569863d08ecSTakahiro Shimizu 	}
570863d08ecSTakahiro Shimizu 	/* release the reserved IO memory space */
571863d08ecSTakahiro Shimizu 	if (chip->mem_base != 0) {
572863d08ecSTakahiro Shimizu 		release_mem_region(chip->mem_base, chip->mem_size);
573863d08ecSTakahiro Shimizu 		chip->mem_base = 0;
574863d08ecSTakahiro Shimizu 	}
575863d08ecSTakahiro Shimizu 	pci_disable_device(pdev);
576863d08ecSTakahiro Shimizu 	kfree(chip);
577863d08ecSTakahiro Shimizu 	dev_info(&pdev->dev, "complete\n");
578863d08ecSTakahiro Shimizu }
579863d08ecSTakahiro Shimizu 
580863d08ecSTakahiro Shimizu static s32 __devinit
581863d08ecSTakahiro Shimizu pch_probe(struct pci_dev *pdev, const struct pci_device_id *id)
582863d08ecSTakahiro Shimizu {
583863d08ecSTakahiro Shimizu 	s32 ret;
584863d08ecSTakahiro Shimizu 	unsigned long flags;
585863d08ecSTakahiro Shimizu 	struct pch_dev *chip;
586863d08ecSTakahiro Shimizu 
587863d08ecSTakahiro Shimizu 	chip = kzalloc(sizeof(struct pch_dev), GFP_KERNEL);
588863d08ecSTakahiro Shimizu 	if (chip == NULL)
589863d08ecSTakahiro Shimizu 		return -ENOMEM;
590863d08ecSTakahiro Shimizu 
591863d08ecSTakahiro Shimizu 	/* enable the 1588 pci device */
592863d08ecSTakahiro Shimizu 	ret = pci_enable_device(pdev);
593863d08ecSTakahiro Shimizu 	if (ret != 0) {
594863d08ecSTakahiro Shimizu 		dev_err(&pdev->dev, "could not enable the pci device\n");
595863d08ecSTakahiro Shimizu 		goto err_pci_en;
596863d08ecSTakahiro Shimizu 	}
597863d08ecSTakahiro Shimizu 
598863d08ecSTakahiro Shimizu 	chip->mem_base = pci_resource_start(pdev, IO_MEM_BAR);
599863d08ecSTakahiro Shimizu 	if (!chip->mem_base) {
600863d08ecSTakahiro Shimizu 		dev_err(&pdev->dev, "could not locate IO memory address\n");
601863d08ecSTakahiro Shimizu 		ret = -ENODEV;
602863d08ecSTakahiro Shimizu 		goto err_pci_start;
603863d08ecSTakahiro Shimizu 	}
604863d08ecSTakahiro Shimizu 
605863d08ecSTakahiro Shimizu 	/* retrieve the available length of the IO memory space */
606863d08ecSTakahiro Shimizu 	chip->mem_size = pci_resource_len(pdev, IO_MEM_BAR);
607863d08ecSTakahiro Shimizu 
608863d08ecSTakahiro Shimizu 	/* allocate the memory for the device registers */
609863d08ecSTakahiro Shimizu 	if (!request_mem_region(chip->mem_base, chip->mem_size, "1588_regs")) {
610863d08ecSTakahiro Shimizu 		dev_err(&pdev->dev,
611863d08ecSTakahiro Shimizu 			"could not allocate register memory space\n");
612863d08ecSTakahiro Shimizu 		ret = -EBUSY;
613863d08ecSTakahiro Shimizu 		goto err_req_mem_region;
614863d08ecSTakahiro Shimizu 	}
615863d08ecSTakahiro Shimizu 
616863d08ecSTakahiro Shimizu 	/* get the virtual address to the 1588 registers */
617863d08ecSTakahiro Shimizu 	chip->regs = ioremap(chip->mem_base, chip->mem_size);
618863d08ecSTakahiro Shimizu 
619863d08ecSTakahiro Shimizu 	if (!chip->regs) {
620863d08ecSTakahiro Shimizu 		dev_err(&pdev->dev, "Could not get virtual address\n");
621863d08ecSTakahiro Shimizu 		ret = -ENOMEM;
622863d08ecSTakahiro Shimizu 		goto err_ioremap;
623863d08ecSTakahiro Shimizu 	}
624863d08ecSTakahiro Shimizu 
625863d08ecSTakahiro Shimizu 	chip->caps = ptp_pch_caps;
626863d08ecSTakahiro Shimizu 	chip->ptp_clock = ptp_clock_register(&chip->caps);
627863d08ecSTakahiro Shimizu 
628863d08ecSTakahiro Shimizu 	if (IS_ERR(chip->ptp_clock))
629863d08ecSTakahiro Shimizu 		return PTR_ERR(chip->ptp_clock);
630863d08ecSTakahiro Shimizu 
631863d08ecSTakahiro Shimizu 	spin_lock_init(&chip->register_lock);
632863d08ecSTakahiro Shimizu 
633863d08ecSTakahiro Shimizu 	ret = request_irq(pdev->irq, &isr, IRQF_SHARED, KBUILD_MODNAME, chip);
634863d08ecSTakahiro Shimizu 	if (ret != 0) {
635863d08ecSTakahiro Shimizu 		dev_err(&pdev->dev, "failed to get irq %d\n", pdev->irq);
636863d08ecSTakahiro Shimizu 		goto err_req_irq;
637863d08ecSTakahiro Shimizu 	}
638863d08ecSTakahiro Shimizu 
639863d08ecSTakahiro Shimizu 	/* indicate success */
640863d08ecSTakahiro Shimizu 	chip->irq = pdev->irq;
641863d08ecSTakahiro Shimizu 	chip->pdev = pdev;
642863d08ecSTakahiro Shimizu 	pci_set_drvdata(pdev, chip);
643863d08ecSTakahiro Shimizu 
644863d08ecSTakahiro Shimizu 	spin_lock_irqsave(&chip->register_lock, flags);
645863d08ecSTakahiro Shimizu 	/* reset the ieee1588 h/w */
646863d08ecSTakahiro Shimizu 	pch_reset(chip);
647863d08ecSTakahiro Shimizu 
648863d08ecSTakahiro Shimizu 	iowrite32(DEFAULT_ADDEND, &chip->regs->addend);
649863d08ecSTakahiro Shimizu 	iowrite32(1, &chip->regs->trgt_lo);
650863d08ecSTakahiro Shimizu 	iowrite32(0, &chip->regs->trgt_hi);
651863d08ecSTakahiro Shimizu 	iowrite32(PCH_TSE_TTIPEND, &chip->regs->event);
652863d08ecSTakahiro Shimizu 	/* Version: IEEE1588 v1 and IEEE1588-2008,  Mode: All Evwnt, Locked  */
653863d08ecSTakahiro Shimizu 	iowrite32(0x80020000, &chip->regs->ch_control);
654863d08ecSTakahiro Shimizu 
655863d08ecSTakahiro Shimizu 	pch_eth_enable_set(chip);
656863d08ecSTakahiro Shimizu 
657863d08ecSTakahiro Shimizu 	if (strcmp(pch_param.station, "00:00:00:00:00:00") != 0) {
658863d08ecSTakahiro Shimizu 		if (pch_set_station_address(pch_param.station, pdev) != 0) {
659863d08ecSTakahiro Shimizu 			dev_err(&pdev->dev,
660863d08ecSTakahiro Shimizu 			"Invalid station address parameter\n"
661863d08ecSTakahiro Shimizu 			"Module loaded but station address not set correctly\n"
662863d08ecSTakahiro Shimizu 			);
663863d08ecSTakahiro Shimizu 		}
664863d08ecSTakahiro Shimizu 	}
665863d08ecSTakahiro Shimizu 	spin_unlock_irqrestore(&chip->register_lock, flags);
666863d08ecSTakahiro Shimizu 	return 0;
667863d08ecSTakahiro Shimizu 
668863d08ecSTakahiro Shimizu err_req_irq:
669863d08ecSTakahiro Shimizu 	ptp_clock_unregister(chip->ptp_clock);
670863d08ecSTakahiro Shimizu 	iounmap(chip->regs);
671863d08ecSTakahiro Shimizu 	chip->regs = 0;
672863d08ecSTakahiro Shimizu 
673863d08ecSTakahiro Shimizu err_ioremap:
674863d08ecSTakahiro Shimizu 	release_mem_region(chip->mem_base, chip->mem_size);
675863d08ecSTakahiro Shimizu 
676863d08ecSTakahiro Shimizu err_req_mem_region:
677863d08ecSTakahiro Shimizu 	chip->mem_base = 0;
678863d08ecSTakahiro Shimizu 
679863d08ecSTakahiro Shimizu err_pci_start:
680863d08ecSTakahiro Shimizu 	pci_disable_device(pdev);
681863d08ecSTakahiro Shimizu 
682863d08ecSTakahiro Shimizu err_pci_en:
683863d08ecSTakahiro Shimizu 	kfree(chip);
684863d08ecSTakahiro Shimizu 	dev_err(&pdev->dev, "probe failed(ret=0x%x)\n", ret);
685863d08ecSTakahiro Shimizu 
686863d08ecSTakahiro Shimizu 	return ret;
687863d08ecSTakahiro Shimizu }
688863d08ecSTakahiro Shimizu 
689863d08ecSTakahiro Shimizu static DEFINE_PCI_DEVICE_TABLE(pch_ieee1588_pcidev_id) = {
690863d08ecSTakahiro Shimizu 	{
691863d08ecSTakahiro Shimizu 	  .vendor = PCI_VENDOR_ID_INTEL,
692863d08ecSTakahiro Shimizu 	  .device = PCI_DEVICE_ID_PCH_1588
693863d08ecSTakahiro Shimizu 	 },
694863d08ecSTakahiro Shimizu 	{0}
695863d08ecSTakahiro Shimizu };
696863d08ecSTakahiro Shimizu 
697*d8d78949SDavid S. Miller static struct pci_driver pch_driver = {
698863d08ecSTakahiro Shimizu 	.name = KBUILD_MODNAME,
699863d08ecSTakahiro Shimizu 	.id_table = pch_ieee1588_pcidev_id,
700863d08ecSTakahiro Shimizu 	.probe = pch_probe,
701863d08ecSTakahiro Shimizu 	.remove = pch_remove,
702863d08ecSTakahiro Shimizu 	.suspend = pch_suspend,
703863d08ecSTakahiro Shimizu 	.resume = pch_resume,
704863d08ecSTakahiro Shimizu };
705863d08ecSTakahiro Shimizu 
706863d08ecSTakahiro Shimizu static void __exit ptp_pch_exit(void)
707863d08ecSTakahiro Shimizu {
708*d8d78949SDavid S. Miller 	pci_unregister_driver(&pch_driver);
709863d08ecSTakahiro Shimizu }
710863d08ecSTakahiro Shimizu 
711863d08ecSTakahiro Shimizu static s32 __init ptp_pch_init(void)
712863d08ecSTakahiro Shimizu {
713863d08ecSTakahiro Shimizu 	s32 ret;
714863d08ecSTakahiro Shimizu 
715863d08ecSTakahiro Shimizu 	/* register the driver with the pci core */
716*d8d78949SDavid S. Miller 	ret = pci_register_driver(&pch_driver);
717863d08ecSTakahiro Shimizu 
718863d08ecSTakahiro Shimizu 	return ret;
719863d08ecSTakahiro Shimizu }
720863d08ecSTakahiro Shimizu 
721863d08ecSTakahiro Shimizu module_init(ptp_pch_init);
722863d08ecSTakahiro Shimizu module_exit(ptp_pch_exit);
723863d08ecSTakahiro Shimizu 
724863d08ecSTakahiro Shimizu module_param_string(station, pch_param.station, sizeof pch_param.station, 0444);
725863d08ecSTakahiro Shimizu MODULE_PARM_DESC(station,
726863d08ecSTakahiro Shimizu 	 "IEEE 1588 station address to use - column separated hex values");
727863d08ecSTakahiro Shimizu 
728863d08ecSTakahiro Shimizu MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>");
729863d08ecSTakahiro Shimizu MODULE_DESCRIPTION("PTP clock using the EG20T timer");
730863d08ecSTakahiro Shimizu MODULE_LICENSE("GPL");
731