xref: /openbmc/linux/drivers/ptp/ptp_pch.c (revision d09adf61002fd3f956278114741d9dedc5a4b610)
1873e65bcSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2863d08ecSTakahiro Shimizu /*
3863d08ecSTakahiro Shimizu  * PTP 1588 clock using the EG20T PCH
4863d08ecSTakahiro Shimizu  *
5863d08ecSTakahiro Shimizu  * Copyright (C) 2010 OMICRON electronics GmbH
6863d08ecSTakahiro Shimizu  * Copyright (C) 2011-2012 LAPIS SEMICONDUCTOR Co., LTD.
7863d08ecSTakahiro Shimizu  *
8863d08ecSTakahiro Shimizu  * This code was derived from the IXP46X driver.
9863d08ecSTakahiro Shimizu  */
10863d08ecSTakahiro Shimizu 
11863d08ecSTakahiro Shimizu #include <linux/device.h>
12863d08ecSTakahiro Shimizu #include <linux/err.h>
13863d08ecSTakahiro Shimizu #include <linux/init.h>
14863d08ecSTakahiro Shimizu #include <linux/interrupt.h>
15863d08ecSTakahiro Shimizu #include <linux/io.h>
168664d49aSAndy Shevchenko #include <linux/io-64-nonatomic-lo-hi.h>
17*d09adf61SAndy Shevchenko #include <linux/io-64-nonatomic-hi-lo.h>
18863d08ecSTakahiro Shimizu #include <linux/irq.h>
19863d08ecSTakahiro Shimizu #include <linux/kernel.h>
20863d08ecSTakahiro Shimizu #include <linux/module.h>
21863d08ecSTakahiro Shimizu #include <linux/pci.h>
22863d08ecSTakahiro Shimizu #include <linux/ptp_clock_kernel.h>
23f90fc37fSLee Jones #include <linux/ptp_pch.h>
24769b0dafSGeert Uytterhoeven #include <linux/slab.h>
25863d08ecSTakahiro Shimizu 
26863d08ecSTakahiro Shimizu #define STATION_ADDR_LEN	20
27863d08ecSTakahiro Shimizu #define PCI_DEVICE_ID_PCH_1588	0x8819
28863d08ecSTakahiro Shimizu #define IO_MEM_BAR 1
29863d08ecSTakahiro Shimizu 
30863d08ecSTakahiro Shimizu #define DEFAULT_ADDEND 0xA0000000
31863d08ecSTakahiro Shimizu #define TICKS_NS_SHIFT  5
32863d08ecSTakahiro Shimizu #define N_EXT_TS	2
33863d08ecSTakahiro Shimizu 
34863d08ecSTakahiro Shimizu enum pch_status {
35863d08ecSTakahiro Shimizu 	PCH_SUCCESS,
36863d08ecSTakahiro Shimizu 	PCH_INVALIDPARAM,
37863d08ecSTakahiro Shimizu 	PCH_NOTIMESTAMP,
38863d08ecSTakahiro Shimizu 	PCH_INTERRUPTMODEINUSE,
39863d08ecSTakahiro Shimizu 	PCH_FAILED,
40863d08ecSTakahiro Shimizu 	PCH_UNSUPPORTED,
41863d08ecSTakahiro Shimizu };
42287f93deSLee Jones 
43287f93deSLee Jones /*
44863d08ecSTakahiro Shimizu  * struct pch_ts_regs - IEEE 1588 registers
45863d08ecSTakahiro Shimizu  */
46863d08ecSTakahiro Shimizu struct pch_ts_regs {
47863d08ecSTakahiro Shimizu 	u32 control;
48863d08ecSTakahiro Shimizu 	u32 event;
49863d08ecSTakahiro Shimizu 	u32 addend;
50863d08ecSTakahiro Shimizu 	u32 accum;
51863d08ecSTakahiro Shimizu 	u32 test;
52863d08ecSTakahiro Shimizu 	u32 ts_compare;
53863d08ecSTakahiro Shimizu 	u32 rsystime_lo;
54863d08ecSTakahiro Shimizu 	u32 rsystime_hi;
55863d08ecSTakahiro Shimizu 	u32 systime_lo;
56863d08ecSTakahiro Shimizu 	u32 systime_hi;
57863d08ecSTakahiro Shimizu 	u32 trgt_lo;
58863d08ecSTakahiro Shimizu 	u32 trgt_hi;
59863d08ecSTakahiro Shimizu 	u32 asms_lo;
60863d08ecSTakahiro Shimizu 	u32 asms_hi;
61863d08ecSTakahiro Shimizu 	u32 amms_lo;
62863d08ecSTakahiro Shimizu 	u32 amms_hi;
63863d08ecSTakahiro Shimizu 	u32 ch_control;
64863d08ecSTakahiro Shimizu 	u32 ch_event;
65863d08ecSTakahiro Shimizu 	u32 tx_snap_lo;
66863d08ecSTakahiro Shimizu 	u32 tx_snap_hi;
67863d08ecSTakahiro Shimizu 	u32 rx_snap_lo;
68863d08ecSTakahiro Shimizu 	u32 rx_snap_hi;
69863d08ecSTakahiro Shimizu 	u32 src_uuid_lo;
70863d08ecSTakahiro Shimizu 	u32 src_uuid_hi;
71863d08ecSTakahiro Shimizu 	u32 can_status;
72863d08ecSTakahiro Shimizu 	u32 can_snap_lo;
73863d08ecSTakahiro Shimizu 	u32 can_snap_hi;
74863d08ecSTakahiro Shimizu 	u32 ts_sel;
75863d08ecSTakahiro Shimizu 	u32 ts_st[6];
76863d08ecSTakahiro Shimizu 	u32 reserve1[14];
77863d08ecSTakahiro Shimizu 	u32 stl_max_set_en;
78863d08ecSTakahiro Shimizu 	u32 stl_max_set;
79863d08ecSTakahiro Shimizu 	u32 reserve2[13];
80863d08ecSTakahiro Shimizu 	u32 srst;
81863d08ecSTakahiro Shimizu };
82863d08ecSTakahiro Shimizu 
83863d08ecSTakahiro Shimizu #define PCH_TSC_RESET		(1 << 0)
84863d08ecSTakahiro Shimizu #define PCH_TSC_TTM_MASK	(1 << 1)
85863d08ecSTakahiro Shimizu #define PCH_TSC_ASMS_MASK	(1 << 2)
86863d08ecSTakahiro Shimizu #define PCH_TSC_AMMS_MASK	(1 << 3)
87863d08ecSTakahiro Shimizu #define PCH_TSC_PPSM_MASK	(1 << 4)
88863d08ecSTakahiro Shimizu #define PCH_TSE_TTIPEND		(1 << 1)
89863d08ecSTakahiro Shimizu #define PCH_TSE_SNS		(1 << 2)
90863d08ecSTakahiro Shimizu #define PCH_TSE_SNM		(1 << 3)
91863d08ecSTakahiro Shimizu #define PCH_TSE_PPS		(1 << 4)
92863d08ecSTakahiro Shimizu #define PCH_CC_MM		(1 << 0)
93863d08ecSTakahiro Shimizu #define PCH_CC_TA		(1 << 1)
94863d08ecSTakahiro Shimizu 
95863d08ecSTakahiro Shimizu #define PCH_CC_MODE_SHIFT	16
96863d08ecSTakahiro Shimizu #define PCH_CC_MODE_MASK	0x001F0000
97863d08ecSTakahiro Shimizu #define PCH_CC_VERSION		(1 << 31)
98863d08ecSTakahiro Shimizu #define PCH_CE_TXS		(1 << 0)
99863d08ecSTakahiro Shimizu #define PCH_CE_RXS		(1 << 1)
100863d08ecSTakahiro Shimizu #define PCH_CE_OVR		(1 << 0)
101863d08ecSTakahiro Shimizu #define PCH_CE_VAL		(1 << 1)
102863d08ecSTakahiro Shimizu #define PCH_ECS_ETH		(1 << 0)
103863d08ecSTakahiro Shimizu 
104863d08ecSTakahiro Shimizu #define PCH_ECS_CAN		(1 << 1)
105863d08ecSTakahiro Shimizu 
106863d08ecSTakahiro Shimizu #define PCH_IEEE1588_ETH	(1 << 0)
107863d08ecSTakahiro Shimizu #define PCH_IEEE1588_CAN	(1 << 1)
108287f93deSLee Jones 
109287f93deSLee Jones /*
110863d08ecSTakahiro Shimizu  * struct pch_dev - Driver private data
111863d08ecSTakahiro Shimizu  */
112863d08ecSTakahiro Shimizu struct pch_dev {
1137d3ac5c7SSahara 	struct pch_ts_regs __iomem *regs;
114863d08ecSTakahiro Shimizu 	struct ptp_clock *ptp_clock;
115863d08ecSTakahiro Shimizu 	struct ptp_clock_info caps;
116863d08ecSTakahiro Shimizu 	int exts0_enabled;
117863d08ecSTakahiro Shimizu 	int exts1_enabled;
118863d08ecSTakahiro Shimizu 
119863d08ecSTakahiro Shimizu 	u32 mem_base;
120863d08ecSTakahiro Shimizu 	u32 mem_size;
121863d08ecSTakahiro Shimizu 	u32 irq;
122863d08ecSTakahiro Shimizu 	struct pci_dev *pdev;
123863d08ecSTakahiro Shimizu 	spinlock_t register_lock;
124863d08ecSTakahiro Shimizu };
125863d08ecSTakahiro Shimizu 
126287f93deSLee Jones /*
127863d08ecSTakahiro Shimizu  * struct pch_params - 1588 module parameter
128863d08ecSTakahiro Shimizu  */
129863d08ecSTakahiro Shimizu struct pch_params {
130863d08ecSTakahiro Shimizu 	u8 station[STATION_ADDR_LEN];
131863d08ecSTakahiro Shimizu };
132863d08ecSTakahiro Shimizu 
133863d08ecSTakahiro Shimizu /* structure to hold the module parameters */
134863d08ecSTakahiro Shimizu static struct pch_params pch_param = {
135863d08ecSTakahiro Shimizu 	"00:00:00:00:00:00"
136863d08ecSTakahiro Shimizu };
137863d08ecSTakahiro Shimizu 
138863d08ecSTakahiro Shimizu /*
139863d08ecSTakahiro Shimizu  * Register access functions
140863d08ecSTakahiro Shimizu  */
141863d08ecSTakahiro Shimizu static inline void pch_eth_enable_set(struct pch_dev *chip)
142863d08ecSTakahiro Shimizu {
143863d08ecSTakahiro Shimizu 	u32 val;
144863d08ecSTakahiro Shimizu 	/* SET the eth_enable bit */
145863d08ecSTakahiro Shimizu 	val = ioread32(&chip->regs->ts_sel) | (PCH_ECS_ETH);
146863d08ecSTakahiro Shimizu 	iowrite32(val, (&chip->regs->ts_sel));
147863d08ecSTakahiro Shimizu }
148863d08ecSTakahiro Shimizu 
1497d3ac5c7SSahara static u64 pch_systime_read(struct pch_ts_regs __iomem *regs)
150863d08ecSTakahiro Shimizu {
151863d08ecSTakahiro Shimizu 	u64 ns;
152863d08ecSTakahiro Shimizu 
1538664d49aSAndy Shevchenko 	ns = ioread64_lo_hi(&regs->systime_lo);
154863d08ecSTakahiro Shimizu 
1558664d49aSAndy Shevchenko 	return ns << TICKS_NS_SHIFT;
156863d08ecSTakahiro Shimizu }
157863d08ecSTakahiro Shimizu 
1587d3ac5c7SSahara static void pch_systime_write(struct pch_ts_regs __iomem *regs, u64 ns)
159863d08ecSTakahiro Shimizu {
1608664d49aSAndy Shevchenko 	iowrite64_lo_hi(ns >> TICKS_NS_SHIFT, &regs->systime_lo);
161863d08ecSTakahiro Shimizu }
162863d08ecSTakahiro Shimizu 
163863d08ecSTakahiro Shimizu static inline void pch_block_reset(struct pch_dev *chip)
164863d08ecSTakahiro Shimizu {
165863d08ecSTakahiro Shimizu 	u32 val;
166863d08ecSTakahiro Shimizu 	/* Reset Hardware Assist block */
167863d08ecSTakahiro Shimizu 	val = ioread32(&chip->regs->control) | PCH_TSC_RESET;
168863d08ecSTakahiro Shimizu 	iowrite32(val, (&chip->regs->control));
169863d08ecSTakahiro Shimizu 	val = val & ~PCH_TSC_RESET;
170863d08ecSTakahiro Shimizu 	iowrite32(val, (&chip->regs->control));
171863d08ecSTakahiro Shimizu }
172863d08ecSTakahiro Shimizu 
173863d08ecSTakahiro Shimizu void pch_ch_control_write(struct pci_dev *pdev, u32 val)
174863d08ecSTakahiro Shimizu {
175863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
176863d08ecSTakahiro Shimizu 
177863d08ecSTakahiro Shimizu 	iowrite32(val, (&chip->regs->ch_control));
178863d08ecSTakahiro Shimizu }
179863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_control_write);
180863d08ecSTakahiro Shimizu 
181863d08ecSTakahiro Shimizu u32 pch_ch_event_read(struct pci_dev *pdev)
182863d08ecSTakahiro Shimizu {
183863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
184863d08ecSTakahiro Shimizu 	u32 val;
185863d08ecSTakahiro Shimizu 
186863d08ecSTakahiro Shimizu 	val = ioread32(&chip->regs->ch_event);
187863d08ecSTakahiro Shimizu 
188863d08ecSTakahiro Shimizu 	return val;
189863d08ecSTakahiro Shimizu }
190863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_event_read);
191863d08ecSTakahiro Shimizu 
192863d08ecSTakahiro Shimizu void pch_ch_event_write(struct pci_dev *pdev, u32 val)
193863d08ecSTakahiro Shimizu {
194863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
195863d08ecSTakahiro Shimizu 
196863d08ecSTakahiro Shimizu 	iowrite32(val, (&chip->regs->ch_event));
197863d08ecSTakahiro Shimizu }
198863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_event_write);
199863d08ecSTakahiro Shimizu 
200863d08ecSTakahiro Shimizu u32 pch_src_uuid_lo_read(struct pci_dev *pdev)
201863d08ecSTakahiro Shimizu {
202863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
203863d08ecSTakahiro Shimizu 	u32 val;
204863d08ecSTakahiro Shimizu 
205863d08ecSTakahiro Shimizu 	val = ioread32(&chip->regs->src_uuid_lo);
206863d08ecSTakahiro Shimizu 
207863d08ecSTakahiro Shimizu 	return val;
208863d08ecSTakahiro Shimizu }
209863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_src_uuid_lo_read);
210863d08ecSTakahiro Shimizu 
211863d08ecSTakahiro Shimizu u32 pch_src_uuid_hi_read(struct pci_dev *pdev)
212863d08ecSTakahiro Shimizu {
213863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
214863d08ecSTakahiro Shimizu 	u32 val;
215863d08ecSTakahiro Shimizu 
216863d08ecSTakahiro Shimizu 	val = ioread32(&chip->regs->src_uuid_hi);
217863d08ecSTakahiro Shimizu 
218863d08ecSTakahiro Shimizu 	return val;
219863d08ecSTakahiro Shimizu }
220863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_src_uuid_hi_read);
221863d08ecSTakahiro Shimizu 
222863d08ecSTakahiro Shimizu u64 pch_rx_snap_read(struct pci_dev *pdev)
223863d08ecSTakahiro Shimizu {
224863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
225863d08ecSTakahiro Shimizu 	u64 ns;
226863d08ecSTakahiro Shimizu 
2278664d49aSAndy Shevchenko 	ns = ioread64_lo_hi(&chip->regs->rx_snap_lo);
228863d08ecSTakahiro Shimizu 
2298664d49aSAndy Shevchenko 	return ns << TICKS_NS_SHIFT;
230863d08ecSTakahiro Shimizu }
231863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_rx_snap_read);
232863d08ecSTakahiro Shimizu 
233863d08ecSTakahiro Shimizu u64 pch_tx_snap_read(struct pci_dev *pdev)
234863d08ecSTakahiro Shimizu {
235863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
236863d08ecSTakahiro Shimizu 	u64 ns;
237863d08ecSTakahiro Shimizu 
2388664d49aSAndy Shevchenko 	ns = ioread64_lo_hi(&chip->regs->tx_snap_lo);
239863d08ecSTakahiro Shimizu 
2408664d49aSAndy Shevchenko 	return ns << TICKS_NS_SHIFT;
241863d08ecSTakahiro Shimizu }
242863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_tx_snap_read);
243863d08ecSTakahiro Shimizu 
244863d08ecSTakahiro Shimizu /* This function enables all 64 bits in system time registers [high & low].
245863d08ecSTakahiro Shimizu This is a work-around for non continuous value in the SystemTime Register*/
246863d08ecSTakahiro Shimizu static void pch_set_system_time_count(struct pch_dev *chip)
247863d08ecSTakahiro Shimizu {
248863d08ecSTakahiro Shimizu 	iowrite32(0x01, &chip->regs->stl_max_set_en);
249863d08ecSTakahiro Shimizu 	iowrite32(0xFFFFFFFF, &chip->regs->stl_max_set);
250863d08ecSTakahiro Shimizu 	iowrite32(0x00, &chip->regs->stl_max_set_en);
251863d08ecSTakahiro Shimizu }
252863d08ecSTakahiro Shimizu 
253863d08ecSTakahiro Shimizu static void pch_reset(struct pch_dev *chip)
254863d08ecSTakahiro Shimizu {
255863d08ecSTakahiro Shimizu 	/* Reset Hardware Assist */
256863d08ecSTakahiro Shimizu 	pch_block_reset(chip);
257863d08ecSTakahiro Shimizu 
258863d08ecSTakahiro Shimizu 	/* enable all 32 bits in system time registers */
259863d08ecSTakahiro Shimizu 	pch_set_system_time_count(chip);
260863d08ecSTakahiro Shimizu }
261863d08ecSTakahiro Shimizu 
262863d08ecSTakahiro Shimizu /**
263863d08ecSTakahiro Shimizu  * pch_set_station_address() - This API sets the station address used by
264863d08ecSTakahiro Shimizu  *				    IEEE 1588 hardware when looking at PTP
265863d08ecSTakahiro Shimizu  *				    traffic on the  ethernet interface
266863d08ecSTakahiro Shimizu  * @addr:	dress which contain the column separated address to be used.
267287f93deSLee Jones  * @pdev:	PCI device.
268863d08ecSTakahiro Shimizu  */
26917cdedf3STakahiro Shimizu int pch_set_station_address(u8 *addr, struct pci_dev *pdev)
270863d08ecSTakahiro Shimizu {
271863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
2724e76b5c1SAndy Shevchenko 	bool valid;
2734e76b5c1SAndy Shevchenko 	u64 mac;
274863d08ecSTakahiro Shimizu 
275863d08ecSTakahiro Shimizu 	/* Verify the parameter */
2767d3ac5c7SSahara 	if ((chip->regs == NULL) || addr == (u8 *)NULL) {
277863d08ecSTakahiro Shimizu 		dev_err(&pdev->dev,
278863d08ecSTakahiro Shimizu 			"invalid params returning PCH_INVALIDPARAM\n");
279863d08ecSTakahiro Shimizu 		return PCH_INVALIDPARAM;
280863d08ecSTakahiro Shimizu 	}
281863d08ecSTakahiro Shimizu 
2824e76b5c1SAndy Shevchenko 	valid = mac_pton(addr, (u8 *)&mac);
2834e76b5c1SAndy Shevchenko 	if (!valid) {
2844e76b5c1SAndy Shevchenko 		dev_err(&pdev->dev, "invalid params returning PCH_INVALIDPARAM\n");
285863d08ecSTakahiro Shimizu 		return PCH_INVALIDPARAM;
286863d08ecSTakahiro Shimizu 	}
287863d08ecSTakahiro Shimizu 
288863d08ecSTakahiro Shimizu 	dev_dbg(&pdev->dev, "invoking pch_station_set\n");
2898664d49aSAndy Shevchenko 	iowrite64_lo_hi(mac, &chip->regs->ts_st);
290863d08ecSTakahiro Shimizu 	return 0;
291863d08ecSTakahiro Shimizu }
29217cdedf3STakahiro Shimizu EXPORT_SYMBOL(pch_set_station_address);
293863d08ecSTakahiro Shimizu 
294863d08ecSTakahiro Shimizu /*
295863d08ecSTakahiro Shimizu  * Interrupt service routine
296863d08ecSTakahiro Shimizu  */
297863d08ecSTakahiro Shimizu static irqreturn_t isr(int irq, void *priv)
298863d08ecSTakahiro Shimizu {
299863d08ecSTakahiro Shimizu 	struct pch_dev *pch_dev = priv;
3007d3ac5c7SSahara 	struct pch_ts_regs __iomem *regs = pch_dev->regs;
301863d08ecSTakahiro Shimizu 	struct ptp_clock_event event;
302*d09adf61SAndy Shevchenko 	u32 ack = 0, val;
303863d08ecSTakahiro Shimizu 
304863d08ecSTakahiro Shimizu 	val = ioread32(&regs->event);
305863d08ecSTakahiro Shimizu 
306863d08ecSTakahiro Shimizu 	if (val & PCH_TSE_SNS) {
307863d08ecSTakahiro Shimizu 		ack |= PCH_TSE_SNS;
308863d08ecSTakahiro Shimizu 		if (pch_dev->exts0_enabled) {
309863d08ecSTakahiro Shimizu 			event.type = PTP_CLOCK_EXTTS;
310863d08ecSTakahiro Shimizu 			event.index = 0;
311*d09adf61SAndy Shevchenko 			event.timestamp = ioread64_hi_lo(&regs->asms_hi);
312863d08ecSTakahiro Shimizu 			event.timestamp <<= TICKS_NS_SHIFT;
313863d08ecSTakahiro Shimizu 			ptp_clock_event(pch_dev->ptp_clock, &event);
314863d08ecSTakahiro Shimizu 		}
315863d08ecSTakahiro Shimizu 	}
316863d08ecSTakahiro Shimizu 
317863d08ecSTakahiro Shimizu 	if (val & PCH_TSE_SNM) {
318863d08ecSTakahiro Shimizu 		ack |= PCH_TSE_SNM;
319863d08ecSTakahiro Shimizu 		if (pch_dev->exts1_enabled) {
320863d08ecSTakahiro Shimizu 			event.type = PTP_CLOCK_EXTTS;
321863d08ecSTakahiro Shimizu 			event.index = 1;
322*d09adf61SAndy Shevchenko 			event.timestamp = ioread64_hi_lo(&regs->asms_hi);
323863d08ecSTakahiro Shimizu 			event.timestamp <<= TICKS_NS_SHIFT;
324863d08ecSTakahiro Shimizu 			ptp_clock_event(pch_dev->ptp_clock, &event);
325863d08ecSTakahiro Shimizu 		}
326863d08ecSTakahiro Shimizu 	}
327863d08ecSTakahiro Shimizu 
328863d08ecSTakahiro Shimizu 	if (val & PCH_TSE_TTIPEND)
329863d08ecSTakahiro Shimizu 		ack |= PCH_TSE_TTIPEND; /* this bit seems to be always set */
330863d08ecSTakahiro Shimizu 
331863d08ecSTakahiro Shimizu 	if (ack) {
332863d08ecSTakahiro Shimizu 		iowrite32(ack, &regs->event);
333863d08ecSTakahiro Shimizu 		return IRQ_HANDLED;
334863d08ecSTakahiro Shimizu 	} else
335863d08ecSTakahiro Shimizu 		return IRQ_NONE;
336863d08ecSTakahiro Shimizu }
337863d08ecSTakahiro Shimizu 
338863d08ecSTakahiro Shimizu /*
339863d08ecSTakahiro Shimizu  * PTP clock operations
340863d08ecSTakahiro Shimizu  */
341863d08ecSTakahiro Shimizu 
342863d08ecSTakahiro Shimizu static int ptp_pch_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
343863d08ecSTakahiro Shimizu {
344863d08ecSTakahiro Shimizu 	u64 adj;
345863d08ecSTakahiro Shimizu 	u32 diff, addend;
346863d08ecSTakahiro Shimizu 	int neg_adj = 0;
347863d08ecSTakahiro Shimizu 	struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps);
3487d3ac5c7SSahara 	struct pch_ts_regs __iomem *regs = pch_dev->regs;
349863d08ecSTakahiro Shimizu 
350863d08ecSTakahiro Shimizu 	if (ppb < 0) {
351863d08ecSTakahiro Shimizu 		neg_adj = 1;
352863d08ecSTakahiro Shimizu 		ppb = -ppb;
353863d08ecSTakahiro Shimizu 	}
354863d08ecSTakahiro Shimizu 	addend = DEFAULT_ADDEND;
355863d08ecSTakahiro Shimizu 	adj = addend;
356863d08ecSTakahiro Shimizu 	adj *= ppb;
357863d08ecSTakahiro Shimizu 	diff = div_u64(adj, 1000000000ULL);
358863d08ecSTakahiro Shimizu 
359863d08ecSTakahiro Shimizu 	addend = neg_adj ? addend - diff : addend + diff;
360863d08ecSTakahiro Shimizu 
361863d08ecSTakahiro Shimizu 	iowrite32(addend, &regs->addend);
362863d08ecSTakahiro Shimizu 
363863d08ecSTakahiro Shimizu 	return 0;
364863d08ecSTakahiro Shimizu }
365863d08ecSTakahiro Shimizu 
366863d08ecSTakahiro Shimizu static int ptp_pch_adjtime(struct ptp_clock_info *ptp, s64 delta)
367863d08ecSTakahiro Shimizu {
368863d08ecSTakahiro Shimizu 	s64 now;
369863d08ecSTakahiro Shimizu 	unsigned long flags;
370863d08ecSTakahiro Shimizu 	struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps);
3717d3ac5c7SSahara 	struct pch_ts_regs __iomem *regs = pch_dev->regs;
372863d08ecSTakahiro Shimizu 
373863d08ecSTakahiro Shimizu 	spin_lock_irqsave(&pch_dev->register_lock, flags);
374863d08ecSTakahiro Shimizu 	now = pch_systime_read(regs);
375863d08ecSTakahiro Shimizu 	now += delta;
376863d08ecSTakahiro Shimizu 	pch_systime_write(regs, now);
377863d08ecSTakahiro Shimizu 	spin_unlock_irqrestore(&pch_dev->register_lock, flags);
378863d08ecSTakahiro Shimizu 
379863d08ecSTakahiro Shimizu 	return 0;
380863d08ecSTakahiro Shimizu }
381863d08ecSTakahiro Shimizu 
382a043a729SRichard Cochran static int ptp_pch_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
383863d08ecSTakahiro Shimizu {
384863d08ecSTakahiro Shimizu 	u64 ns;
385863d08ecSTakahiro Shimizu 	unsigned long flags;
386863d08ecSTakahiro Shimizu 	struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps);
3877d3ac5c7SSahara 	struct pch_ts_regs __iomem *regs = pch_dev->regs;
388863d08ecSTakahiro Shimizu 
389863d08ecSTakahiro Shimizu 	spin_lock_irqsave(&pch_dev->register_lock, flags);
390863d08ecSTakahiro Shimizu 	ns = pch_systime_read(regs);
391863d08ecSTakahiro Shimizu 	spin_unlock_irqrestore(&pch_dev->register_lock, flags);
392863d08ecSTakahiro Shimizu 
39380e95f47SYueHaibing 	*ts = ns_to_timespec64(ns);
394863d08ecSTakahiro Shimizu 	return 0;
395863d08ecSTakahiro Shimizu }
396863d08ecSTakahiro Shimizu 
397863d08ecSTakahiro Shimizu static int ptp_pch_settime(struct ptp_clock_info *ptp,
398a043a729SRichard Cochran 			   const struct timespec64 *ts)
399863d08ecSTakahiro Shimizu {
400863d08ecSTakahiro Shimizu 	u64 ns;
401863d08ecSTakahiro Shimizu 	unsigned long flags;
402863d08ecSTakahiro Shimizu 	struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps);
4037d3ac5c7SSahara 	struct pch_ts_regs __iomem *regs = pch_dev->regs;
404863d08ecSTakahiro Shimizu 
40580e95f47SYueHaibing 	ns = timespec64_to_ns(ts);
406863d08ecSTakahiro Shimizu 
407863d08ecSTakahiro Shimizu 	spin_lock_irqsave(&pch_dev->register_lock, flags);
408863d08ecSTakahiro Shimizu 	pch_systime_write(regs, ns);
409863d08ecSTakahiro Shimizu 	spin_unlock_irqrestore(&pch_dev->register_lock, flags);
410863d08ecSTakahiro Shimizu 
411863d08ecSTakahiro Shimizu 	return 0;
412863d08ecSTakahiro Shimizu }
413863d08ecSTakahiro Shimizu 
414863d08ecSTakahiro Shimizu static int ptp_pch_enable(struct ptp_clock_info *ptp,
415863d08ecSTakahiro Shimizu 			  struct ptp_clock_request *rq, int on)
416863d08ecSTakahiro Shimizu {
417863d08ecSTakahiro Shimizu 	struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps);
418863d08ecSTakahiro Shimizu 
419863d08ecSTakahiro Shimizu 	switch (rq->type) {
420863d08ecSTakahiro Shimizu 	case PTP_CLK_REQ_EXTTS:
421863d08ecSTakahiro Shimizu 		switch (rq->extts.index) {
422863d08ecSTakahiro Shimizu 		case 0:
423863d08ecSTakahiro Shimizu 			pch_dev->exts0_enabled = on ? 1 : 0;
424863d08ecSTakahiro Shimizu 			break;
425863d08ecSTakahiro Shimizu 		case 1:
426863d08ecSTakahiro Shimizu 			pch_dev->exts1_enabled = on ? 1 : 0;
427863d08ecSTakahiro Shimizu 			break;
428863d08ecSTakahiro Shimizu 		default:
429863d08ecSTakahiro Shimizu 			return -EINVAL;
430863d08ecSTakahiro Shimizu 		}
431863d08ecSTakahiro Shimizu 		return 0;
432863d08ecSTakahiro Shimizu 	default:
433863d08ecSTakahiro Shimizu 		break;
434863d08ecSTakahiro Shimizu 	}
435863d08ecSTakahiro Shimizu 
436863d08ecSTakahiro Shimizu 	return -EOPNOTSUPP;
437863d08ecSTakahiro Shimizu }
438863d08ecSTakahiro Shimizu 
4397d47e9a2SBhumika Goyal static const struct ptp_clock_info ptp_pch_caps = {
440863d08ecSTakahiro Shimizu 	.owner		= THIS_MODULE,
441863d08ecSTakahiro Shimizu 	.name		= "PCH timer",
442863d08ecSTakahiro Shimizu 	.max_adj	= 50000000,
443863d08ecSTakahiro Shimizu 	.n_ext_ts	= N_EXT_TS,
4444986b4f0SRichard Cochran 	.n_pins		= 0,
445863d08ecSTakahiro Shimizu 	.pps		= 0,
446863d08ecSTakahiro Shimizu 	.adjfreq	= ptp_pch_adjfreq,
447863d08ecSTakahiro Shimizu 	.adjtime	= ptp_pch_adjtime,
448a043a729SRichard Cochran 	.gettime64	= ptp_pch_gettime,
449a043a729SRichard Cochran 	.settime64	= ptp_pch_settime,
450863d08ecSTakahiro Shimizu 	.enable		= ptp_pch_enable,
451863d08ecSTakahiro Shimizu };
452863d08ecSTakahiro Shimizu 
453863d08ecSTakahiro Shimizu #define pch_suspend NULL
454863d08ecSTakahiro Shimizu #define pch_resume NULL
455863d08ecSTakahiro Shimizu 
456b1f7c8ccSBill Pemberton static void pch_remove(struct pci_dev *pdev)
457863d08ecSTakahiro Shimizu {
458863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
459863d08ecSTakahiro Shimizu 
460863d08ecSTakahiro Shimizu 	ptp_clock_unregister(chip->ptp_clock);
461863d08ecSTakahiro Shimizu 	/* free the interrupt */
462863d08ecSTakahiro Shimizu 	if (pdev->irq != 0)
463863d08ecSTakahiro Shimizu 		free_irq(pdev->irq, chip);
464863d08ecSTakahiro Shimizu 
465863d08ecSTakahiro Shimizu 	/* unmap the virtual IO memory space */
4667d3ac5c7SSahara 	if (chip->regs != NULL) {
467863d08ecSTakahiro Shimizu 		iounmap(chip->regs);
4687d3ac5c7SSahara 		chip->regs = NULL;
469863d08ecSTakahiro Shimizu 	}
470863d08ecSTakahiro Shimizu 	/* release the reserved IO memory space */
471863d08ecSTakahiro Shimizu 	if (chip->mem_base != 0) {
472863d08ecSTakahiro Shimizu 		release_mem_region(chip->mem_base, chip->mem_size);
473863d08ecSTakahiro Shimizu 		chip->mem_base = 0;
474863d08ecSTakahiro Shimizu 	}
475863d08ecSTakahiro Shimizu 	pci_disable_device(pdev);
476863d08ecSTakahiro Shimizu 	kfree(chip);
477863d08ecSTakahiro Shimizu 	dev_info(&pdev->dev, "complete\n");
478863d08ecSTakahiro Shimizu }
479863d08ecSTakahiro Shimizu 
4805c0a4256SBill Pemberton static s32
481863d08ecSTakahiro Shimizu pch_probe(struct pci_dev *pdev, const struct pci_device_id *id)
482863d08ecSTakahiro Shimizu {
483863d08ecSTakahiro Shimizu 	s32 ret;
484863d08ecSTakahiro Shimizu 	unsigned long flags;
485863d08ecSTakahiro Shimizu 	struct pch_dev *chip;
486863d08ecSTakahiro Shimizu 
487863d08ecSTakahiro Shimizu 	chip = kzalloc(sizeof(struct pch_dev), GFP_KERNEL);
488863d08ecSTakahiro Shimizu 	if (chip == NULL)
489863d08ecSTakahiro Shimizu 		return -ENOMEM;
490863d08ecSTakahiro Shimizu 
491863d08ecSTakahiro Shimizu 	/* enable the 1588 pci device */
492863d08ecSTakahiro Shimizu 	ret = pci_enable_device(pdev);
493863d08ecSTakahiro Shimizu 	if (ret != 0) {
494863d08ecSTakahiro Shimizu 		dev_err(&pdev->dev, "could not enable the pci device\n");
495863d08ecSTakahiro Shimizu 		goto err_pci_en;
496863d08ecSTakahiro Shimizu 	}
497863d08ecSTakahiro Shimizu 
498863d08ecSTakahiro Shimizu 	chip->mem_base = pci_resource_start(pdev, IO_MEM_BAR);
499863d08ecSTakahiro Shimizu 	if (!chip->mem_base) {
500863d08ecSTakahiro Shimizu 		dev_err(&pdev->dev, "could not locate IO memory address\n");
501863d08ecSTakahiro Shimizu 		ret = -ENODEV;
502863d08ecSTakahiro Shimizu 		goto err_pci_start;
503863d08ecSTakahiro Shimizu 	}
504863d08ecSTakahiro Shimizu 
505863d08ecSTakahiro Shimizu 	/* retrieve the available length of the IO memory space */
506863d08ecSTakahiro Shimizu 	chip->mem_size = pci_resource_len(pdev, IO_MEM_BAR);
507863d08ecSTakahiro Shimizu 
508863d08ecSTakahiro Shimizu 	/* allocate the memory for the device registers */
509863d08ecSTakahiro Shimizu 	if (!request_mem_region(chip->mem_base, chip->mem_size, "1588_regs")) {
510863d08ecSTakahiro Shimizu 		dev_err(&pdev->dev,
511863d08ecSTakahiro Shimizu 			"could not allocate register memory space\n");
512863d08ecSTakahiro Shimizu 		ret = -EBUSY;
513863d08ecSTakahiro Shimizu 		goto err_req_mem_region;
514863d08ecSTakahiro Shimizu 	}
515863d08ecSTakahiro Shimizu 
516863d08ecSTakahiro Shimizu 	/* get the virtual address to the 1588 registers */
517863d08ecSTakahiro Shimizu 	chip->regs = ioremap(chip->mem_base, chip->mem_size);
518863d08ecSTakahiro Shimizu 
519863d08ecSTakahiro Shimizu 	if (!chip->regs) {
520863d08ecSTakahiro Shimizu 		dev_err(&pdev->dev, "Could not get virtual address\n");
521863d08ecSTakahiro Shimizu 		ret = -ENOMEM;
522863d08ecSTakahiro Shimizu 		goto err_ioremap;
523863d08ecSTakahiro Shimizu 	}
524863d08ecSTakahiro Shimizu 
525863d08ecSTakahiro Shimizu 	chip->caps = ptp_pch_caps;
5261ef76158SRichard Cochran 	chip->ptp_clock = ptp_clock_register(&chip->caps, &pdev->dev);
5270d8c3e77SWei Yongjun 	if (IS_ERR(chip->ptp_clock)) {
5280d8c3e77SWei Yongjun 		ret = PTR_ERR(chip->ptp_clock);
5290d8c3e77SWei Yongjun 		goto err_ptp_clock_reg;
5300d8c3e77SWei Yongjun 	}
531863d08ecSTakahiro Shimizu 
532863d08ecSTakahiro Shimizu 	spin_lock_init(&chip->register_lock);
533863d08ecSTakahiro Shimizu 
534863d08ecSTakahiro Shimizu 	ret = request_irq(pdev->irq, &isr, IRQF_SHARED, KBUILD_MODNAME, chip);
535863d08ecSTakahiro Shimizu 	if (ret != 0) {
536863d08ecSTakahiro Shimizu 		dev_err(&pdev->dev, "failed to get irq %d\n", pdev->irq);
537863d08ecSTakahiro Shimizu 		goto err_req_irq;
538863d08ecSTakahiro Shimizu 	}
539863d08ecSTakahiro Shimizu 
540863d08ecSTakahiro Shimizu 	/* indicate success */
541863d08ecSTakahiro Shimizu 	chip->irq = pdev->irq;
542863d08ecSTakahiro Shimizu 	chip->pdev = pdev;
543863d08ecSTakahiro Shimizu 	pci_set_drvdata(pdev, chip);
544863d08ecSTakahiro Shimizu 
545863d08ecSTakahiro Shimizu 	spin_lock_irqsave(&chip->register_lock, flags);
546863d08ecSTakahiro Shimizu 	/* reset the ieee1588 h/w */
547863d08ecSTakahiro Shimizu 	pch_reset(chip);
548863d08ecSTakahiro Shimizu 
549863d08ecSTakahiro Shimizu 	iowrite32(DEFAULT_ADDEND, &chip->regs->addend);
5508664d49aSAndy Shevchenko 	iowrite64_lo_hi(1, &chip->regs->trgt_lo);
551863d08ecSTakahiro Shimizu 	iowrite32(PCH_TSE_TTIPEND, &chip->regs->event);
552863d08ecSTakahiro Shimizu 
553863d08ecSTakahiro Shimizu 	pch_eth_enable_set(chip);
554863d08ecSTakahiro Shimizu 
555863d08ecSTakahiro Shimizu 	if (strcmp(pch_param.station, "00:00:00:00:00:00") != 0) {
556863d08ecSTakahiro Shimizu 		if (pch_set_station_address(pch_param.station, pdev) != 0) {
557863d08ecSTakahiro Shimizu 			dev_err(&pdev->dev,
558863d08ecSTakahiro Shimizu 			"Invalid station address parameter\n"
559863d08ecSTakahiro Shimizu 			"Module loaded but station address not set correctly\n"
560863d08ecSTakahiro Shimizu 			);
561863d08ecSTakahiro Shimizu 		}
562863d08ecSTakahiro Shimizu 	}
563863d08ecSTakahiro Shimizu 	spin_unlock_irqrestore(&chip->register_lock, flags);
564863d08ecSTakahiro Shimizu 	return 0;
565863d08ecSTakahiro Shimizu 
566863d08ecSTakahiro Shimizu err_req_irq:
567863d08ecSTakahiro Shimizu 	ptp_clock_unregister(chip->ptp_clock);
5680d8c3e77SWei Yongjun err_ptp_clock_reg:
569863d08ecSTakahiro Shimizu 	iounmap(chip->regs);
5707d3ac5c7SSahara 	chip->regs = NULL;
571863d08ecSTakahiro Shimizu 
572863d08ecSTakahiro Shimizu err_ioremap:
573863d08ecSTakahiro Shimizu 	release_mem_region(chip->mem_base, chip->mem_size);
574863d08ecSTakahiro Shimizu 
575863d08ecSTakahiro Shimizu err_req_mem_region:
576863d08ecSTakahiro Shimizu 	chip->mem_base = 0;
577863d08ecSTakahiro Shimizu 
578863d08ecSTakahiro Shimizu err_pci_start:
579863d08ecSTakahiro Shimizu 	pci_disable_device(pdev);
580863d08ecSTakahiro Shimizu 
581863d08ecSTakahiro Shimizu err_pci_en:
582863d08ecSTakahiro Shimizu 	kfree(chip);
583863d08ecSTakahiro Shimizu 	dev_err(&pdev->dev, "probe failed(ret=0x%x)\n", ret);
584863d08ecSTakahiro Shimizu 
585863d08ecSTakahiro Shimizu 	return ret;
586863d08ecSTakahiro Shimizu }
587863d08ecSTakahiro Shimizu 
5889baa3c34SBenoit Taine static const struct pci_device_id pch_ieee1588_pcidev_id[] = {
589863d08ecSTakahiro Shimizu 	{
590863d08ecSTakahiro Shimizu 	  .vendor = PCI_VENDOR_ID_INTEL,
591863d08ecSTakahiro Shimizu 	  .device = PCI_DEVICE_ID_PCH_1588
592863d08ecSTakahiro Shimizu 	 },
593863d08ecSTakahiro Shimizu 	{0}
594863d08ecSTakahiro Shimizu };
5957cd8b154SAndy Shevchenko MODULE_DEVICE_TABLE(pci, pch_ieee1588_pcidev_id);
596863d08ecSTakahiro Shimizu 
5974b88b9ceSVaibhav Gupta static SIMPLE_DEV_PM_OPS(pch_pm_ops, pch_suspend, pch_resume);
5984b88b9ceSVaibhav Gupta 
599d8d78949SDavid S. Miller static struct pci_driver pch_driver = {
600863d08ecSTakahiro Shimizu 	.name = KBUILD_MODNAME,
601863d08ecSTakahiro Shimizu 	.id_table = pch_ieee1588_pcidev_id,
602863d08ecSTakahiro Shimizu 	.probe = pch_probe,
603863d08ecSTakahiro Shimizu 	.remove = pch_remove,
6044b88b9ceSVaibhav Gupta 	.driver.pm = &pch_pm_ops,
605863d08ecSTakahiro Shimizu };
606863d08ecSTakahiro Shimizu 
607863d08ecSTakahiro Shimizu static void __exit ptp_pch_exit(void)
608863d08ecSTakahiro Shimizu {
609d8d78949SDavid S. Miller 	pci_unregister_driver(&pch_driver);
610863d08ecSTakahiro Shimizu }
611863d08ecSTakahiro Shimizu 
612863d08ecSTakahiro Shimizu static s32 __init ptp_pch_init(void)
613863d08ecSTakahiro Shimizu {
614863d08ecSTakahiro Shimizu 	s32 ret;
615863d08ecSTakahiro Shimizu 
616863d08ecSTakahiro Shimizu 	/* register the driver with the pci core */
617d8d78949SDavid S. Miller 	ret = pci_register_driver(&pch_driver);
618863d08ecSTakahiro Shimizu 
619863d08ecSTakahiro Shimizu 	return ret;
620863d08ecSTakahiro Shimizu }
621863d08ecSTakahiro Shimizu 
622863d08ecSTakahiro Shimizu module_init(ptp_pch_init);
623863d08ecSTakahiro Shimizu module_exit(ptp_pch_exit);
624863d08ecSTakahiro Shimizu 
6257d3ac5c7SSahara module_param_string(station,
6267d3ac5c7SSahara 		    pch_param.station, sizeof(pch_param.station), 0444);
627863d08ecSTakahiro Shimizu MODULE_PARM_DESC(station,
62855c31b5bSJiri Benc 	 "IEEE 1588 station address to use - colon separated hex values");
629863d08ecSTakahiro Shimizu 
630863d08ecSTakahiro Shimizu MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>");
631863d08ecSTakahiro Shimizu MODULE_DESCRIPTION("PTP clock using the EG20T timer");
632863d08ecSTakahiro Shimizu MODULE_LICENSE("GPL");
633