1*863d08ecSTakahiro Shimizu /* 2*863d08ecSTakahiro Shimizu * PTP 1588 clock using the EG20T PCH 3*863d08ecSTakahiro Shimizu * 4*863d08ecSTakahiro Shimizu * Copyright (C) 2010 OMICRON electronics GmbH 5*863d08ecSTakahiro Shimizu * Copyright (C) 2011-2012 LAPIS SEMICONDUCTOR Co., LTD. 6*863d08ecSTakahiro Shimizu * 7*863d08ecSTakahiro Shimizu * This code was derived from the IXP46X driver. 8*863d08ecSTakahiro Shimizu * 9*863d08ecSTakahiro Shimizu * This program is free software; you can redistribute it and/or modify 10*863d08ecSTakahiro Shimizu * it under the terms of the GNU General Public License as published by 11*863d08ecSTakahiro Shimizu * the Free Software Foundation; version 2 of the License. 12*863d08ecSTakahiro Shimizu * 13*863d08ecSTakahiro Shimizu * This program is distributed in the hope that it will be useful, 14*863d08ecSTakahiro Shimizu * but WITHOUT ANY WARRANTY; without even the implied warranty of 15*863d08ecSTakahiro Shimizu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16*863d08ecSTakahiro Shimizu * GNU General Public License for more details. 17*863d08ecSTakahiro Shimizu * 18*863d08ecSTakahiro Shimizu * You should have received a copy of the GNU General Public License 19*863d08ecSTakahiro Shimizu * along with this program; if not, write to the Free Software 20*863d08ecSTakahiro Shimizu * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA. 21*863d08ecSTakahiro Shimizu */ 22*863d08ecSTakahiro Shimizu 23*863d08ecSTakahiro Shimizu #include <linux/device.h> 24*863d08ecSTakahiro Shimizu #include <linux/err.h> 25*863d08ecSTakahiro Shimizu #include <linux/init.h> 26*863d08ecSTakahiro Shimizu #include <linux/interrupt.h> 27*863d08ecSTakahiro Shimizu #include <linux/io.h> 28*863d08ecSTakahiro Shimizu #include <linux/irq.h> 29*863d08ecSTakahiro Shimizu #include <linux/kernel.h> 30*863d08ecSTakahiro Shimizu #include <linux/module.h> 31*863d08ecSTakahiro Shimizu #include <linux/pci.h> 32*863d08ecSTakahiro Shimizu #include <linux/ptp_clock_kernel.h> 33*863d08ecSTakahiro Shimizu 34*863d08ecSTakahiro Shimizu #define STATION_ADDR_LEN 20 35*863d08ecSTakahiro Shimizu #define PCI_DEVICE_ID_PCH_1588 0x8819 36*863d08ecSTakahiro Shimizu #define IO_MEM_BAR 1 37*863d08ecSTakahiro Shimizu 38*863d08ecSTakahiro Shimizu #define DEFAULT_ADDEND 0xA0000000 39*863d08ecSTakahiro Shimizu #define TICKS_NS_SHIFT 5 40*863d08ecSTakahiro Shimizu #define N_EXT_TS 2 41*863d08ecSTakahiro Shimizu 42*863d08ecSTakahiro Shimizu enum pch_status { 43*863d08ecSTakahiro Shimizu PCH_SUCCESS, 44*863d08ecSTakahiro Shimizu PCH_INVALIDPARAM, 45*863d08ecSTakahiro Shimizu PCH_NOTIMESTAMP, 46*863d08ecSTakahiro Shimizu PCH_INTERRUPTMODEINUSE, 47*863d08ecSTakahiro Shimizu PCH_FAILED, 48*863d08ecSTakahiro Shimizu PCH_UNSUPPORTED, 49*863d08ecSTakahiro Shimizu }; 50*863d08ecSTakahiro Shimizu /** 51*863d08ecSTakahiro Shimizu * struct pch_ts_regs - IEEE 1588 registers 52*863d08ecSTakahiro Shimizu */ 53*863d08ecSTakahiro Shimizu struct pch_ts_regs { 54*863d08ecSTakahiro Shimizu u32 control; 55*863d08ecSTakahiro Shimizu u32 event; 56*863d08ecSTakahiro Shimizu u32 addend; 57*863d08ecSTakahiro Shimizu u32 accum; 58*863d08ecSTakahiro Shimizu u32 test; 59*863d08ecSTakahiro Shimizu u32 ts_compare; 60*863d08ecSTakahiro Shimizu u32 rsystime_lo; 61*863d08ecSTakahiro Shimizu u32 rsystime_hi; 62*863d08ecSTakahiro Shimizu u32 systime_lo; 63*863d08ecSTakahiro Shimizu u32 systime_hi; 64*863d08ecSTakahiro Shimizu u32 trgt_lo; 65*863d08ecSTakahiro Shimizu u32 trgt_hi; 66*863d08ecSTakahiro Shimizu u32 asms_lo; 67*863d08ecSTakahiro Shimizu u32 asms_hi; 68*863d08ecSTakahiro Shimizu u32 amms_lo; 69*863d08ecSTakahiro Shimizu u32 amms_hi; 70*863d08ecSTakahiro Shimizu u32 ch_control; 71*863d08ecSTakahiro Shimizu u32 ch_event; 72*863d08ecSTakahiro Shimizu u32 tx_snap_lo; 73*863d08ecSTakahiro Shimizu u32 tx_snap_hi; 74*863d08ecSTakahiro Shimizu u32 rx_snap_lo; 75*863d08ecSTakahiro Shimizu u32 rx_snap_hi; 76*863d08ecSTakahiro Shimizu u32 src_uuid_lo; 77*863d08ecSTakahiro Shimizu u32 src_uuid_hi; 78*863d08ecSTakahiro Shimizu u32 can_status; 79*863d08ecSTakahiro Shimizu u32 can_snap_lo; 80*863d08ecSTakahiro Shimizu u32 can_snap_hi; 81*863d08ecSTakahiro Shimizu u32 ts_sel; 82*863d08ecSTakahiro Shimizu u32 ts_st[6]; 83*863d08ecSTakahiro Shimizu u32 reserve1[14]; 84*863d08ecSTakahiro Shimizu u32 stl_max_set_en; 85*863d08ecSTakahiro Shimizu u32 stl_max_set; 86*863d08ecSTakahiro Shimizu u32 reserve2[13]; 87*863d08ecSTakahiro Shimizu u32 srst; 88*863d08ecSTakahiro Shimizu }; 89*863d08ecSTakahiro Shimizu 90*863d08ecSTakahiro Shimizu #define PCH_TSC_RESET (1 << 0) 91*863d08ecSTakahiro Shimizu #define PCH_TSC_TTM_MASK (1 << 1) 92*863d08ecSTakahiro Shimizu #define PCH_TSC_ASMS_MASK (1 << 2) 93*863d08ecSTakahiro Shimizu #define PCH_TSC_AMMS_MASK (1 << 3) 94*863d08ecSTakahiro Shimizu #define PCH_TSC_PPSM_MASK (1 << 4) 95*863d08ecSTakahiro Shimizu #define PCH_TSE_TTIPEND (1 << 1) 96*863d08ecSTakahiro Shimizu #define PCH_TSE_SNS (1 << 2) 97*863d08ecSTakahiro Shimizu #define PCH_TSE_SNM (1 << 3) 98*863d08ecSTakahiro Shimizu #define PCH_TSE_PPS (1 << 4) 99*863d08ecSTakahiro Shimizu #define PCH_CC_MM (1 << 0) 100*863d08ecSTakahiro Shimizu #define PCH_CC_TA (1 << 1) 101*863d08ecSTakahiro Shimizu 102*863d08ecSTakahiro Shimizu #define PCH_CC_MODE_SHIFT 16 103*863d08ecSTakahiro Shimizu #define PCH_CC_MODE_MASK 0x001F0000 104*863d08ecSTakahiro Shimizu #define PCH_CC_VERSION (1 << 31) 105*863d08ecSTakahiro Shimizu #define PCH_CE_TXS (1 << 0) 106*863d08ecSTakahiro Shimizu #define PCH_CE_RXS (1 << 1) 107*863d08ecSTakahiro Shimizu #define PCH_CE_OVR (1 << 0) 108*863d08ecSTakahiro Shimizu #define PCH_CE_VAL (1 << 1) 109*863d08ecSTakahiro Shimizu #define PCH_ECS_ETH (1 << 0) 110*863d08ecSTakahiro Shimizu 111*863d08ecSTakahiro Shimizu #define PCH_ECS_CAN (1 << 1) 112*863d08ecSTakahiro Shimizu #define PCH_STATION_BYTES 6 113*863d08ecSTakahiro Shimizu 114*863d08ecSTakahiro Shimizu #define PCH_IEEE1588_ETH (1 << 0) 115*863d08ecSTakahiro Shimizu #define PCH_IEEE1588_CAN (1 << 1) 116*863d08ecSTakahiro Shimizu /** 117*863d08ecSTakahiro Shimizu * struct pch_dev - Driver private data 118*863d08ecSTakahiro Shimizu */ 119*863d08ecSTakahiro Shimizu struct pch_dev { 120*863d08ecSTakahiro Shimizu struct pch_ts_regs *regs; 121*863d08ecSTakahiro Shimizu struct ptp_clock *ptp_clock; 122*863d08ecSTakahiro Shimizu struct ptp_clock_info caps; 123*863d08ecSTakahiro Shimizu int exts0_enabled; 124*863d08ecSTakahiro Shimizu int exts1_enabled; 125*863d08ecSTakahiro Shimizu 126*863d08ecSTakahiro Shimizu u32 mem_base; 127*863d08ecSTakahiro Shimizu u32 mem_size; 128*863d08ecSTakahiro Shimizu u32 irq; 129*863d08ecSTakahiro Shimizu struct pci_dev *pdev; 130*863d08ecSTakahiro Shimizu spinlock_t register_lock; 131*863d08ecSTakahiro Shimizu }; 132*863d08ecSTakahiro Shimizu 133*863d08ecSTakahiro Shimizu /** 134*863d08ecSTakahiro Shimizu * struct pch_params - 1588 module parameter 135*863d08ecSTakahiro Shimizu */ 136*863d08ecSTakahiro Shimizu struct pch_params { 137*863d08ecSTakahiro Shimizu u8 station[STATION_ADDR_LEN]; 138*863d08ecSTakahiro Shimizu }; 139*863d08ecSTakahiro Shimizu 140*863d08ecSTakahiro Shimizu /* structure to hold the module parameters */ 141*863d08ecSTakahiro Shimizu static struct pch_params pch_param = { 142*863d08ecSTakahiro Shimizu "00:00:00:00:00:00" 143*863d08ecSTakahiro Shimizu }; 144*863d08ecSTakahiro Shimizu 145*863d08ecSTakahiro Shimizu /* 146*863d08ecSTakahiro Shimizu * Register access functions 147*863d08ecSTakahiro Shimizu */ 148*863d08ecSTakahiro Shimizu static inline void pch_eth_enable_set(struct pch_dev *chip) 149*863d08ecSTakahiro Shimizu { 150*863d08ecSTakahiro Shimizu u32 val; 151*863d08ecSTakahiro Shimizu /* SET the eth_enable bit */ 152*863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->ts_sel) | (PCH_ECS_ETH); 153*863d08ecSTakahiro Shimizu iowrite32(val, (&chip->regs->ts_sel)); 154*863d08ecSTakahiro Shimizu } 155*863d08ecSTakahiro Shimizu 156*863d08ecSTakahiro Shimizu static u64 pch_systime_read(struct pch_ts_regs *regs) 157*863d08ecSTakahiro Shimizu { 158*863d08ecSTakahiro Shimizu u64 ns; 159*863d08ecSTakahiro Shimizu u32 lo, hi; 160*863d08ecSTakahiro Shimizu 161*863d08ecSTakahiro Shimizu lo = ioread32(®s->systime_lo); 162*863d08ecSTakahiro Shimizu hi = ioread32(®s->systime_hi); 163*863d08ecSTakahiro Shimizu 164*863d08ecSTakahiro Shimizu ns = ((u64) hi) << 32; 165*863d08ecSTakahiro Shimizu ns |= lo; 166*863d08ecSTakahiro Shimizu ns <<= TICKS_NS_SHIFT; 167*863d08ecSTakahiro Shimizu 168*863d08ecSTakahiro Shimizu return ns; 169*863d08ecSTakahiro Shimizu } 170*863d08ecSTakahiro Shimizu 171*863d08ecSTakahiro Shimizu static void pch_systime_write(struct pch_ts_regs *regs, u64 ns) 172*863d08ecSTakahiro Shimizu { 173*863d08ecSTakahiro Shimizu u32 hi, lo; 174*863d08ecSTakahiro Shimizu 175*863d08ecSTakahiro Shimizu ns >>= TICKS_NS_SHIFT; 176*863d08ecSTakahiro Shimizu hi = ns >> 32; 177*863d08ecSTakahiro Shimizu lo = ns & 0xffffffff; 178*863d08ecSTakahiro Shimizu 179*863d08ecSTakahiro Shimizu iowrite32(lo, ®s->systime_lo); 180*863d08ecSTakahiro Shimizu iowrite32(hi, ®s->systime_hi); 181*863d08ecSTakahiro Shimizu } 182*863d08ecSTakahiro Shimizu 183*863d08ecSTakahiro Shimizu static inline void pch_block_reset(struct pch_dev *chip) 184*863d08ecSTakahiro Shimizu { 185*863d08ecSTakahiro Shimizu u32 val; 186*863d08ecSTakahiro Shimizu /* Reset Hardware Assist block */ 187*863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->control) | PCH_TSC_RESET; 188*863d08ecSTakahiro Shimizu iowrite32(val, (&chip->regs->control)); 189*863d08ecSTakahiro Shimizu val = val & ~PCH_TSC_RESET; 190*863d08ecSTakahiro Shimizu iowrite32(val, (&chip->regs->control)); 191*863d08ecSTakahiro Shimizu } 192*863d08ecSTakahiro Shimizu 193*863d08ecSTakahiro Shimizu u32 pch_ch_control_read(struct pci_dev *pdev) 194*863d08ecSTakahiro Shimizu { 195*863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 196*863d08ecSTakahiro Shimizu u32 val; 197*863d08ecSTakahiro Shimizu 198*863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->ch_control); 199*863d08ecSTakahiro Shimizu 200*863d08ecSTakahiro Shimizu return val; 201*863d08ecSTakahiro Shimizu } 202*863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_control_read); 203*863d08ecSTakahiro Shimizu 204*863d08ecSTakahiro Shimizu void pch_ch_control_write(struct pci_dev *pdev, u32 val) 205*863d08ecSTakahiro Shimizu { 206*863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 207*863d08ecSTakahiro Shimizu 208*863d08ecSTakahiro Shimizu iowrite32(val, (&chip->regs->ch_control)); 209*863d08ecSTakahiro Shimizu } 210*863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_control_write); 211*863d08ecSTakahiro Shimizu 212*863d08ecSTakahiro Shimizu u32 pch_ch_event_read(struct pci_dev *pdev) 213*863d08ecSTakahiro Shimizu { 214*863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 215*863d08ecSTakahiro Shimizu u32 val; 216*863d08ecSTakahiro Shimizu 217*863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->ch_event); 218*863d08ecSTakahiro Shimizu 219*863d08ecSTakahiro Shimizu return val; 220*863d08ecSTakahiro Shimizu } 221*863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_event_read); 222*863d08ecSTakahiro Shimizu 223*863d08ecSTakahiro Shimizu void pch_ch_event_write(struct pci_dev *pdev, u32 val) 224*863d08ecSTakahiro Shimizu { 225*863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 226*863d08ecSTakahiro Shimizu 227*863d08ecSTakahiro Shimizu iowrite32(val, (&chip->regs->ch_event)); 228*863d08ecSTakahiro Shimizu } 229*863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_event_write); 230*863d08ecSTakahiro Shimizu 231*863d08ecSTakahiro Shimizu u32 pch_src_uuid_lo_read(struct pci_dev *pdev) 232*863d08ecSTakahiro Shimizu { 233*863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 234*863d08ecSTakahiro Shimizu u32 val; 235*863d08ecSTakahiro Shimizu 236*863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->src_uuid_lo); 237*863d08ecSTakahiro Shimizu 238*863d08ecSTakahiro Shimizu return val; 239*863d08ecSTakahiro Shimizu } 240*863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_src_uuid_lo_read); 241*863d08ecSTakahiro Shimizu 242*863d08ecSTakahiro Shimizu u32 pch_src_uuid_hi_read(struct pci_dev *pdev) 243*863d08ecSTakahiro Shimizu { 244*863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 245*863d08ecSTakahiro Shimizu u32 val; 246*863d08ecSTakahiro Shimizu 247*863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->src_uuid_hi); 248*863d08ecSTakahiro Shimizu 249*863d08ecSTakahiro Shimizu return val; 250*863d08ecSTakahiro Shimizu } 251*863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_src_uuid_hi_read); 252*863d08ecSTakahiro Shimizu 253*863d08ecSTakahiro Shimizu u64 pch_rx_snap_read(struct pci_dev *pdev) 254*863d08ecSTakahiro Shimizu { 255*863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 256*863d08ecSTakahiro Shimizu u64 ns; 257*863d08ecSTakahiro Shimizu u32 lo, hi; 258*863d08ecSTakahiro Shimizu 259*863d08ecSTakahiro Shimizu lo = ioread32(&chip->regs->rx_snap_lo); 260*863d08ecSTakahiro Shimizu hi = ioread32(&chip->regs->rx_snap_hi); 261*863d08ecSTakahiro Shimizu 262*863d08ecSTakahiro Shimizu ns = ((u64) hi) << 32; 263*863d08ecSTakahiro Shimizu ns |= lo; 264*863d08ecSTakahiro Shimizu 265*863d08ecSTakahiro Shimizu return ns; 266*863d08ecSTakahiro Shimizu } 267*863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_rx_snap_read); 268*863d08ecSTakahiro Shimizu 269*863d08ecSTakahiro Shimizu u64 pch_tx_snap_read(struct pci_dev *pdev) 270*863d08ecSTakahiro Shimizu { 271*863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 272*863d08ecSTakahiro Shimizu u64 ns; 273*863d08ecSTakahiro Shimizu u32 lo, hi; 274*863d08ecSTakahiro Shimizu 275*863d08ecSTakahiro Shimizu lo = ioread32(&chip->regs->tx_snap_lo); 276*863d08ecSTakahiro Shimizu hi = ioread32(&chip->regs->tx_snap_hi); 277*863d08ecSTakahiro Shimizu 278*863d08ecSTakahiro Shimizu ns = ((u64) hi) << 32; 279*863d08ecSTakahiro Shimizu ns |= lo; 280*863d08ecSTakahiro Shimizu 281*863d08ecSTakahiro Shimizu return ns; 282*863d08ecSTakahiro Shimizu } 283*863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_tx_snap_read); 284*863d08ecSTakahiro Shimizu 285*863d08ecSTakahiro Shimizu /* This function enables all 64 bits in system time registers [high & low]. 286*863d08ecSTakahiro Shimizu This is a work-around for non continuous value in the SystemTime Register*/ 287*863d08ecSTakahiro Shimizu static void pch_set_system_time_count(struct pch_dev *chip) 288*863d08ecSTakahiro Shimizu { 289*863d08ecSTakahiro Shimizu iowrite32(0x01, &chip->regs->stl_max_set_en); 290*863d08ecSTakahiro Shimizu iowrite32(0xFFFFFFFF, &chip->regs->stl_max_set); 291*863d08ecSTakahiro Shimizu iowrite32(0x00, &chip->regs->stl_max_set_en); 292*863d08ecSTakahiro Shimizu } 293*863d08ecSTakahiro Shimizu 294*863d08ecSTakahiro Shimizu static void pch_reset(struct pch_dev *chip) 295*863d08ecSTakahiro Shimizu { 296*863d08ecSTakahiro Shimizu /* Reset Hardware Assist */ 297*863d08ecSTakahiro Shimizu pch_block_reset(chip); 298*863d08ecSTakahiro Shimizu 299*863d08ecSTakahiro Shimizu /* enable all 32 bits in system time registers */ 300*863d08ecSTakahiro Shimizu pch_set_system_time_count(chip); 301*863d08ecSTakahiro Shimizu } 302*863d08ecSTakahiro Shimizu 303*863d08ecSTakahiro Shimizu /** 304*863d08ecSTakahiro Shimizu * pch_set_station_address() - This API sets the station address used by 305*863d08ecSTakahiro Shimizu * IEEE 1588 hardware when looking at PTP 306*863d08ecSTakahiro Shimizu * traffic on the ethernet interface 307*863d08ecSTakahiro Shimizu * @addr: dress which contain the column separated address to be used. 308*863d08ecSTakahiro Shimizu */ 309*863d08ecSTakahiro Shimizu static int pch_set_station_address(u8 *addr, struct pci_dev *pdev) 310*863d08ecSTakahiro Shimizu { 311*863d08ecSTakahiro Shimizu s32 i; 312*863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 313*863d08ecSTakahiro Shimizu 314*863d08ecSTakahiro Shimizu /* Verify the parameter */ 315*863d08ecSTakahiro Shimizu if ((chip->regs == 0) || addr == (u8 *)NULL) { 316*863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 317*863d08ecSTakahiro Shimizu "invalid params returning PCH_INVALIDPARAM\n"); 318*863d08ecSTakahiro Shimizu return PCH_INVALIDPARAM; 319*863d08ecSTakahiro Shimizu } 320*863d08ecSTakahiro Shimizu /* For all station address bytes */ 321*863d08ecSTakahiro Shimizu for (i = 0; i < PCH_STATION_BYTES; i++) { 322*863d08ecSTakahiro Shimizu u32 val; 323*863d08ecSTakahiro Shimizu s32 tmp; 324*863d08ecSTakahiro Shimizu 325*863d08ecSTakahiro Shimizu tmp = hex_to_bin(addr[i * 3]); 326*863d08ecSTakahiro Shimizu if (tmp < 0) { 327*863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 328*863d08ecSTakahiro Shimizu "invalid params returning PCH_INVALIDPARAM\n"); 329*863d08ecSTakahiro Shimizu return PCH_INVALIDPARAM; 330*863d08ecSTakahiro Shimizu } 331*863d08ecSTakahiro Shimizu val = tmp * 16; 332*863d08ecSTakahiro Shimizu tmp = hex_to_bin(addr[(i * 3) + 1]); 333*863d08ecSTakahiro Shimizu if (tmp < 0) { 334*863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 335*863d08ecSTakahiro Shimizu "invalid params returning PCH_INVALIDPARAM\n"); 336*863d08ecSTakahiro Shimizu return PCH_INVALIDPARAM; 337*863d08ecSTakahiro Shimizu } 338*863d08ecSTakahiro Shimizu val += tmp; 339*863d08ecSTakahiro Shimizu /* Expects ':' separated addresses */ 340*863d08ecSTakahiro Shimizu if ((i < 5) && (addr[(i * 3) + 2] != ':')) { 341*863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 342*863d08ecSTakahiro Shimizu "invalid params returning PCH_INVALIDPARAM\n"); 343*863d08ecSTakahiro Shimizu return PCH_INVALIDPARAM; 344*863d08ecSTakahiro Shimizu } 345*863d08ecSTakahiro Shimizu 346*863d08ecSTakahiro Shimizu /* Ideally we should set the address only after validating 347*863d08ecSTakahiro Shimizu entire string */ 348*863d08ecSTakahiro Shimizu dev_dbg(&pdev->dev, "invoking pch_station_set\n"); 349*863d08ecSTakahiro Shimizu iowrite32(val, &chip->regs->ts_st[i]); 350*863d08ecSTakahiro Shimizu } 351*863d08ecSTakahiro Shimizu return 0; 352*863d08ecSTakahiro Shimizu } 353*863d08ecSTakahiro Shimizu 354*863d08ecSTakahiro Shimizu /* 355*863d08ecSTakahiro Shimizu * Interrupt service routine 356*863d08ecSTakahiro Shimizu */ 357*863d08ecSTakahiro Shimizu static irqreturn_t isr(int irq, void *priv) 358*863d08ecSTakahiro Shimizu { 359*863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = priv; 360*863d08ecSTakahiro Shimizu struct pch_ts_regs *regs = pch_dev->regs; 361*863d08ecSTakahiro Shimizu struct ptp_clock_event event; 362*863d08ecSTakahiro Shimizu u32 ack = 0, lo, hi, val; 363*863d08ecSTakahiro Shimizu 364*863d08ecSTakahiro Shimizu val = ioread32(®s->event); 365*863d08ecSTakahiro Shimizu 366*863d08ecSTakahiro Shimizu if (val & PCH_TSE_SNS) { 367*863d08ecSTakahiro Shimizu ack |= PCH_TSE_SNS; 368*863d08ecSTakahiro Shimizu if (pch_dev->exts0_enabled) { 369*863d08ecSTakahiro Shimizu hi = ioread32(®s->asms_hi); 370*863d08ecSTakahiro Shimizu lo = ioread32(®s->asms_lo); 371*863d08ecSTakahiro Shimizu event.type = PTP_CLOCK_EXTTS; 372*863d08ecSTakahiro Shimizu event.index = 0; 373*863d08ecSTakahiro Shimizu event.timestamp = ((u64) hi) << 32; 374*863d08ecSTakahiro Shimizu event.timestamp |= lo; 375*863d08ecSTakahiro Shimizu event.timestamp <<= TICKS_NS_SHIFT; 376*863d08ecSTakahiro Shimizu ptp_clock_event(pch_dev->ptp_clock, &event); 377*863d08ecSTakahiro Shimizu } 378*863d08ecSTakahiro Shimizu } 379*863d08ecSTakahiro Shimizu 380*863d08ecSTakahiro Shimizu if (val & PCH_TSE_SNM) { 381*863d08ecSTakahiro Shimizu ack |= PCH_TSE_SNM; 382*863d08ecSTakahiro Shimizu if (pch_dev->exts1_enabled) { 383*863d08ecSTakahiro Shimizu hi = ioread32(®s->amms_hi); 384*863d08ecSTakahiro Shimizu lo = ioread32(®s->amms_lo); 385*863d08ecSTakahiro Shimizu event.type = PTP_CLOCK_EXTTS; 386*863d08ecSTakahiro Shimizu event.index = 1; 387*863d08ecSTakahiro Shimizu event.timestamp = ((u64) hi) << 32; 388*863d08ecSTakahiro Shimizu event.timestamp |= lo; 389*863d08ecSTakahiro Shimizu event.timestamp <<= TICKS_NS_SHIFT; 390*863d08ecSTakahiro Shimizu ptp_clock_event(pch_dev->ptp_clock, &event); 391*863d08ecSTakahiro Shimizu } 392*863d08ecSTakahiro Shimizu } 393*863d08ecSTakahiro Shimizu 394*863d08ecSTakahiro Shimizu if (val & PCH_TSE_TTIPEND) 395*863d08ecSTakahiro Shimizu ack |= PCH_TSE_TTIPEND; /* this bit seems to be always set */ 396*863d08ecSTakahiro Shimizu 397*863d08ecSTakahiro Shimizu if (ack) { 398*863d08ecSTakahiro Shimizu iowrite32(ack, ®s->event); 399*863d08ecSTakahiro Shimizu return IRQ_HANDLED; 400*863d08ecSTakahiro Shimizu } else 401*863d08ecSTakahiro Shimizu return IRQ_NONE; 402*863d08ecSTakahiro Shimizu } 403*863d08ecSTakahiro Shimizu 404*863d08ecSTakahiro Shimizu /* 405*863d08ecSTakahiro Shimizu * PTP clock operations 406*863d08ecSTakahiro Shimizu */ 407*863d08ecSTakahiro Shimizu 408*863d08ecSTakahiro Shimizu static int ptp_pch_adjfreq(struct ptp_clock_info *ptp, s32 ppb) 409*863d08ecSTakahiro Shimizu { 410*863d08ecSTakahiro Shimizu u64 adj; 411*863d08ecSTakahiro Shimizu u32 diff, addend; 412*863d08ecSTakahiro Shimizu int neg_adj = 0; 413*863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps); 414*863d08ecSTakahiro Shimizu struct pch_ts_regs *regs = pch_dev->regs; 415*863d08ecSTakahiro Shimizu 416*863d08ecSTakahiro Shimizu if (ppb < 0) { 417*863d08ecSTakahiro Shimizu neg_adj = 1; 418*863d08ecSTakahiro Shimizu ppb = -ppb; 419*863d08ecSTakahiro Shimizu } 420*863d08ecSTakahiro Shimizu addend = DEFAULT_ADDEND; 421*863d08ecSTakahiro Shimizu adj = addend; 422*863d08ecSTakahiro Shimizu adj *= ppb; 423*863d08ecSTakahiro Shimizu diff = div_u64(adj, 1000000000ULL); 424*863d08ecSTakahiro Shimizu 425*863d08ecSTakahiro Shimizu addend = neg_adj ? addend - diff : addend + diff; 426*863d08ecSTakahiro Shimizu 427*863d08ecSTakahiro Shimizu iowrite32(addend, ®s->addend); 428*863d08ecSTakahiro Shimizu 429*863d08ecSTakahiro Shimizu return 0; 430*863d08ecSTakahiro Shimizu } 431*863d08ecSTakahiro Shimizu 432*863d08ecSTakahiro Shimizu static int ptp_pch_adjtime(struct ptp_clock_info *ptp, s64 delta) 433*863d08ecSTakahiro Shimizu { 434*863d08ecSTakahiro Shimizu s64 now; 435*863d08ecSTakahiro Shimizu unsigned long flags; 436*863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps); 437*863d08ecSTakahiro Shimizu struct pch_ts_regs *regs = pch_dev->regs; 438*863d08ecSTakahiro Shimizu 439*863d08ecSTakahiro Shimizu spin_lock_irqsave(&pch_dev->register_lock, flags); 440*863d08ecSTakahiro Shimizu now = pch_systime_read(regs); 441*863d08ecSTakahiro Shimizu now += delta; 442*863d08ecSTakahiro Shimizu pch_systime_write(regs, now); 443*863d08ecSTakahiro Shimizu spin_unlock_irqrestore(&pch_dev->register_lock, flags); 444*863d08ecSTakahiro Shimizu 445*863d08ecSTakahiro Shimizu return 0; 446*863d08ecSTakahiro Shimizu } 447*863d08ecSTakahiro Shimizu 448*863d08ecSTakahiro Shimizu static int ptp_pch_gettime(struct ptp_clock_info *ptp, struct timespec *ts) 449*863d08ecSTakahiro Shimizu { 450*863d08ecSTakahiro Shimizu u64 ns; 451*863d08ecSTakahiro Shimizu u32 remainder; 452*863d08ecSTakahiro Shimizu unsigned long flags; 453*863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps); 454*863d08ecSTakahiro Shimizu struct pch_ts_regs *regs = pch_dev->regs; 455*863d08ecSTakahiro Shimizu 456*863d08ecSTakahiro Shimizu spin_lock_irqsave(&pch_dev->register_lock, flags); 457*863d08ecSTakahiro Shimizu ns = pch_systime_read(regs); 458*863d08ecSTakahiro Shimizu spin_unlock_irqrestore(&pch_dev->register_lock, flags); 459*863d08ecSTakahiro Shimizu 460*863d08ecSTakahiro Shimizu ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder); 461*863d08ecSTakahiro Shimizu ts->tv_nsec = remainder; 462*863d08ecSTakahiro Shimizu return 0; 463*863d08ecSTakahiro Shimizu } 464*863d08ecSTakahiro Shimizu 465*863d08ecSTakahiro Shimizu static int ptp_pch_settime(struct ptp_clock_info *ptp, 466*863d08ecSTakahiro Shimizu const struct timespec *ts) 467*863d08ecSTakahiro Shimizu { 468*863d08ecSTakahiro Shimizu u64 ns; 469*863d08ecSTakahiro Shimizu unsigned long flags; 470*863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps); 471*863d08ecSTakahiro Shimizu struct pch_ts_regs *regs = pch_dev->regs; 472*863d08ecSTakahiro Shimizu 473*863d08ecSTakahiro Shimizu ns = ts->tv_sec * 1000000000ULL; 474*863d08ecSTakahiro Shimizu ns += ts->tv_nsec; 475*863d08ecSTakahiro Shimizu 476*863d08ecSTakahiro Shimizu spin_lock_irqsave(&pch_dev->register_lock, flags); 477*863d08ecSTakahiro Shimizu pch_systime_write(regs, ns); 478*863d08ecSTakahiro Shimizu spin_unlock_irqrestore(&pch_dev->register_lock, flags); 479*863d08ecSTakahiro Shimizu 480*863d08ecSTakahiro Shimizu return 0; 481*863d08ecSTakahiro Shimizu } 482*863d08ecSTakahiro Shimizu 483*863d08ecSTakahiro Shimizu static int ptp_pch_enable(struct ptp_clock_info *ptp, 484*863d08ecSTakahiro Shimizu struct ptp_clock_request *rq, int on) 485*863d08ecSTakahiro Shimizu { 486*863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps); 487*863d08ecSTakahiro Shimizu 488*863d08ecSTakahiro Shimizu switch (rq->type) { 489*863d08ecSTakahiro Shimizu case PTP_CLK_REQ_EXTTS: 490*863d08ecSTakahiro Shimizu switch (rq->extts.index) { 491*863d08ecSTakahiro Shimizu case 0: 492*863d08ecSTakahiro Shimizu pch_dev->exts0_enabled = on ? 1 : 0; 493*863d08ecSTakahiro Shimizu break; 494*863d08ecSTakahiro Shimizu case 1: 495*863d08ecSTakahiro Shimizu pch_dev->exts1_enabled = on ? 1 : 0; 496*863d08ecSTakahiro Shimizu break; 497*863d08ecSTakahiro Shimizu default: 498*863d08ecSTakahiro Shimizu return -EINVAL; 499*863d08ecSTakahiro Shimizu } 500*863d08ecSTakahiro Shimizu return 0; 501*863d08ecSTakahiro Shimizu default: 502*863d08ecSTakahiro Shimizu break; 503*863d08ecSTakahiro Shimizu } 504*863d08ecSTakahiro Shimizu 505*863d08ecSTakahiro Shimizu return -EOPNOTSUPP; 506*863d08ecSTakahiro Shimizu } 507*863d08ecSTakahiro Shimizu 508*863d08ecSTakahiro Shimizu static struct ptp_clock_info ptp_pch_caps = { 509*863d08ecSTakahiro Shimizu .owner = THIS_MODULE, 510*863d08ecSTakahiro Shimizu .name = "PCH timer", 511*863d08ecSTakahiro Shimizu .max_adj = 50000000, 512*863d08ecSTakahiro Shimizu .n_ext_ts = N_EXT_TS, 513*863d08ecSTakahiro Shimizu .pps = 0, 514*863d08ecSTakahiro Shimizu .adjfreq = ptp_pch_adjfreq, 515*863d08ecSTakahiro Shimizu .adjtime = ptp_pch_adjtime, 516*863d08ecSTakahiro Shimizu .gettime = ptp_pch_gettime, 517*863d08ecSTakahiro Shimizu .settime = ptp_pch_settime, 518*863d08ecSTakahiro Shimizu .enable = ptp_pch_enable, 519*863d08ecSTakahiro Shimizu }; 520*863d08ecSTakahiro Shimizu 521*863d08ecSTakahiro Shimizu 522*863d08ecSTakahiro Shimizu #ifdef CONFIG_PM 523*863d08ecSTakahiro Shimizu static s32 pch_suspend(struct pci_dev *pdev, pm_message_t state) 524*863d08ecSTakahiro Shimizu { 525*863d08ecSTakahiro Shimizu pci_disable_device(pdev); 526*863d08ecSTakahiro Shimizu pci_enable_wake(pdev, PCI_D3hot, 0); 527*863d08ecSTakahiro Shimizu 528*863d08ecSTakahiro Shimizu if (pci_save_state(pdev) != 0) { 529*863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "could not save PCI config state\n"); 530*863d08ecSTakahiro Shimizu return -ENOMEM; 531*863d08ecSTakahiro Shimizu } 532*863d08ecSTakahiro Shimizu pci_set_power_state(pdev, pci_choose_state(pdev, state)); 533*863d08ecSTakahiro Shimizu 534*863d08ecSTakahiro Shimizu return 0; 535*863d08ecSTakahiro Shimizu } 536*863d08ecSTakahiro Shimizu 537*863d08ecSTakahiro Shimizu static s32 pch_resume(struct pci_dev *pdev) 538*863d08ecSTakahiro Shimizu { 539*863d08ecSTakahiro Shimizu s32 ret; 540*863d08ecSTakahiro Shimizu 541*863d08ecSTakahiro Shimizu pci_set_power_state(pdev, PCI_D0); 542*863d08ecSTakahiro Shimizu pci_restore_state(pdev); 543*863d08ecSTakahiro Shimizu ret = pci_enable_device(pdev); 544*863d08ecSTakahiro Shimizu if (ret) { 545*863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "pci_enable_device failed\n"); 546*863d08ecSTakahiro Shimizu return ret; 547*863d08ecSTakahiro Shimizu } 548*863d08ecSTakahiro Shimizu pci_enable_wake(pdev, PCI_D3hot, 0); 549*863d08ecSTakahiro Shimizu return 0; 550*863d08ecSTakahiro Shimizu } 551*863d08ecSTakahiro Shimizu #else 552*863d08ecSTakahiro Shimizu #define pch_suspend NULL 553*863d08ecSTakahiro Shimizu #define pch_resume NULL 554*863d08ecSTakahiro Shimizu #endif 555*863d08ecSTakahiro Shimizu 556*863d08ecSTakahiro Shimizu static void __devexit pch_remove(struct pci_dev *pdev) 557*863d08ecSTakahiro Shimizu { 558*863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 559*863d08ecSTakahiro Shimizu 560*863d08ecSTakahiro Shimizu ptp_clock_unregister(chip->ptp_clock); 561*863d08ecSTakahiro Shimizu /* free the interrupt */ 562*863d08ecSTakahiro Shimizu if (pdev->irq != 0) 563*863d08ecSTakahiro Shimizu free_irq(pdev->irq, chip); 564*863d08ecSTakahiro Shimizu 565*863d08ecSTakahiro Shimizu /* unmap the virtual IO memory space */ 566*863d08ecSTakahiro Shimizu if (chip->regs != 0) { 567*863d08ecSTakahiro Shimizu iounmap(chip->regs); 568*863d08ecSTakahiro Shimizu chip->regs = 0; 569*863d08ecSTakahiro Shimizu } 570*863d08ecSTakahiro Shimizu /* release the reserved IO memory space */ 571*863d08ecSTakahiro Shimizu if (chip->mem_base != 0) { 572*863d08ecSTakahiro Shimizu release_mem_region(chip->mem_base, chip->mem_size); 573*863d08ecSTakahiro Shimizu chip->mem_base = 0; 574*863d08ecSTakahiro Shimizu } 575*863d08ecSTakahiro Shimizu pci_disable_device(pdev); 576*863d08ecSTakahiro Shimizu kfree(chip); 577*863d08ecSTakahiro Shimizu dev_info(&pdev->dev, "complete\n"); 578*863d08ecSTakahiro Shimizu } 579*863d08ecSTakahiro Shimizu 580*863d08ecSTakahiro Shimizu static s32 __devinit 581*863d08ecSTakahiro Shimizu pch_probe(struct pci_dev *pdev, const struct pci_device_id *id) 582*863d08ecSTakahiro Shimizu { 583*863d08ecSTakahiro Shimizu s32 ret; 584*863d08ecSTakahiro Shimizu unsigned long flags; 585*863d08ecSTakahiro Shimizu struct pch_dev *chip; 586*863d08ecSTakahiro Shimizu 587*863d08ecSTakahiro Shimizu chip = kzalloc(sizeof(struct pch_dev), GFP_KERNEL); 588*863d08ecSTakahiro Shimizu if (chip == NULL) 589*863d08ecSTakahiro Shimizu return -ENOMEM; 590*863d08ecSTakahiro Shimizu 591*863d08ecSTakahiro Shimizu /* enable the 1588 pci device */ 592*863d08ecSTakahiro Shimizu ret = pci_enable_device(pdev); 593*863d08ecSTakahiro Shimizu if (ret != 0) { 594*863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "could not enable the pci device\n"); 595*863d08ecSTakahiro Shimizu goto err_pci_en; 596*863d08ecSTakahiro Shimizu } 597*863d08ecSTakahiro Shimizu 598*863d08ecSTakahiro Shimizu chip->mem_base = pci_resource_start(pdev, IO_MEM_BAR); 599*863d08ecSTakahiro Shimizu if (!chip->mem_base) { 600*863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "could not locate IO memory address\n"); 601*863d08ecSTakahiro Shimizu ret = -ENODEV; 602*863d08ecSTakahiro Shimizu goto err_pci_start; 603*863d08ecSTakahiro Shimizu } 604*863d08ecSTakahiro Shimizu 605*863d08ecSTakahiro Shimizu /* retrieve the available length of the IO memory space */ 606*863d08ecSTakahiro Shimizu chip->mem_size = pci_resource_len(pdev, IO_MEM_BAR); 607*863d08ecSTakahiro Shimizu 608*863d08ecSTakahiro Shimizu /* allocate the memory for the device registers */ 609*863d08ecSTakahiro Shimizu if (!request_mem_region(chip->mem_base, chip->mem_size, "1588_regs")) { 610*863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 611*863d08ecSTakahiro Shimizu "could not allocate register memory space\n"); 612*863d08ecSTakahiro Shimizu ret = -EBUSY; 613*863d08ecSTakahiro Shimizu goto err_req_mem_region; 614*863d08ecSTakahiro Shimizu } 615*863d08ecSTakahiro Shimizu 616*863d08ecSTakahiro Shimizu /* get the virtual address to the 1588 registers */ 617*863d08ecSTakahiro Shimizu chip->regs = ioremap(chip->mem_base, chip->mem_size); 618*863d08ecSTakahiro Shimizu 619*863d08ecSTakahiro Shimizu if (!chip->regs) { 620*863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "Could not get virtual address\n"); 621*863d08ecSTakahiro Shimizu ret = -ENOMEM; 622*863d08ecSTakahiro Shimizu goto err_ioremap; 623*863d08ecSTakahiro Shimizu } 624*863d08ecSTakahiro Shimizu 625*863d08ecSTakahiro Shimizu chip->caps = ptp_pch_caps; 626*863d08ecSTakahiro Shimizu chip->ptp_clock = ptp_clock_register(&chip->caps); 627*863d08ecSTakahiro Shimizu 628*863d08ecSTakahiro Shimizu if (IS_ERR(chip->ptp_clock)) 629*863d08ecSTakahiro Shimizu return PTR_ERR(chip->ptp_clock); 630*863d08ecSTakahiro Shimizu 631*863d08ecSTakahiro Shimizu spin_lock_init(&chip->register_lock); 632*863d08ecSTakahiro Shimizu 633*863d08ecSTakahiro Shimizu ret = request_irq(pdev->irq, &isr, IRQF_SHARED, KBUILD_MODNAME, chip); 634*863d08ecSTakahiro Shimizu if (ret != 0) { 635*863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "failed to get irq %d\n", pdev->irq); 636*863d08ecSTakahiro Shimizu goto err_req_irq; 637*863d08ecSTakahiro Shimizu } 638*863d08ecSTakahiro Shimizu 639*863d08ecSTakahiro Shimizu /* indicate success */ 640*863d08ecSTakahiro Shimizu chip->irq = pdev->irq; 641*863d08ecSTakahiro Shimizu chip->pdev = pdev; 642*863d08ecSTakahiro Shimizu pci_set_drvdata(pdev, chip); 643*863d08ecSTakahiro Shimizu 644*863d08ecSTakahiro Shimizu spin_lock_irqsave(&chip->register_lock, flags); 645*863d08ecSTakahiro Shimizu /* reset the ieee1588 h/w */ 646*863d08ecSTakahiro Shimizu pch_reset(chip); 647*863d08ecSTakahiro Shimizu 648*863d08ecSTakahiro Shimizu iowrite32(DEFAULT_ADDEND, &chip->regs->addend); 649*863d08ecSTakahiro Shimizu iowrite32(1, &chip->regs->trgt_lo); 650*863d08ecSTakahiro Shimizu iowrite32(0, &chip->regs->trgt_hi); 651*863d08ecSTakahiro Shimizu iowrite32(PCH_TSE_TTIPEND, &chip->regs->event); 652*863d08ecSTakahiro Shimizu /* Version: IEEE1588 v1 and IEEE1588-2008, Mode: All Evwnt, Locked */ 653*863d08ecSTakahiro Shimizu iowrite32(0x80020000, &chip->regs->ch_control); 654*863d08ecSTakahiro Shimizu 655*863d08ecSTakahiro Shimizu pch_eth_enable_set(chip); 656*863d08ecSTakahiro Shimizu 657*863d08ecSTakahiro Shimizu if (strcmp(pch_param.station, "00:00:00:00:00:00") != 0) { 658*863d08ecSTakahiro Shimizu if (pch_set_station_address(pch_param.station, pdev) != 0) { 659*863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 660*863d08ecSTakahiro Shimizu "Invalid station address parameter\n" 661*863d08ecSTakahiro Shimizu "Module loaded but station address not set correctly\n" 662*863d08ecSTakahiro Shimizu ); 663*863d08ecSTakahiro Shimizu } 664*863d08ecSTakahiro Shimizu } 665*863d08ecSTakahiro Shimizu spin_unlock_irqrestore(&chip->register_lock, flags); 666*863d08ecSTakahiro Shimizu return 0; 667*863d08ecSTakahiro Shimizu 668*863d08ecSTakahiro Shimizu err_req_irq: 669*863d08ecSTakahiro Shimizu ptp_clock_unregister(chip->ptp_clock); 670*863d08ecSTakahiro Shimizu iounmap(chip->regs); 671*863d08ecSTakahiro Shimizu chip->regs = 0; 672*863d08ecSTakahiro Shimizu 673*863d08ecSTakahiro Shimizu err_ioremap: 674*863d08ecSTakahiro Shimizu release_mem_region(chip->mem_base, chip->mem_size); 675*863d08ecSTakahiro Shimizu 676*863d08ecSTakahiro Shimizu err_req_mem_region: 677*863d08ecSTakahiro Shimizu chip->mem_base = 0; 678*863d08ecSTakahiro Shimizu 679*863d08ecSTakahiro Shimizu err_pci_start: 680*863d08ecSTakahiro Shimizu pci_disable_device(pdev); 681*863d08ecSTakahiro Shimizu 682*863d08ecSTakahiro Shimizu err_pci_en: 683*863d08ecSTakahiro Shimizu kfree(chip); 684*863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "probe failed(ret=0x%x)\n", ret); 685*863d08ecSTakahiro Shimizu 686*863d08ecSTakahiro Shimizu return ret; 687*863d08ecSTakahiro Shimizu } 688*863d08ecSTakahiro Shimizu 689*863d08ecSTakahiro Shimizu static DEFINE_PCI_DEVICE_TABLE(pch_ieee1588_pcidev_id) = { 690*863d08ecSTakahiro Shimizu { 691*863d08ecSTakahiro Shimizu .vendor = PCI_VENDOR_ID_INTEL, 692*863d08ecSTakahiro Shimizu .device = PCI_DEVICE_ID_PCH_1588 693*863d08ecSTakahiro Shimizu }, 694*863d08ecSTakahiro Shimizu {0} 695*863d08ecSTakahiro Shimizu }; 696*863d08ecSTakahiro Shimizu 697*863d08ecSTakahiro Shimizu static struct pci_driver pch_pcidev = { 698*863d08ecSTakahiro Shimizu .name = KBUILD_MODNAME, 699*863d08ecSTakahiro Shimizu .id_table = pch_ieee1588_pcidev_id, 700*863d08ecSTakahiro Shimizu .probe = pch_probe, 701*863d08ecSTakahiro Shimizu .remove = pch_remove, 702*863d08ecSTakahiro Shimizu .suspend = pch_suspend, 703*863d08ecSTakahiro Shimizu .resume = pch_resume, 704*863d08ecSTakahiro Shimizu }; 705*863d08ecSTakahiro Shimizu 706*863d08ecSTakahiro Shimizu static void __exit ptp_pch_exit(void) 707*863d08ecSTakahiro Shimizu { 708*863d08ecSTakahiro Shimizu pci_unregister_driver(&pch_pcidev); 709*863d08ecSTakahiro Shimizu } 710*863d08ecSTakahiro Shimizu 711*863d08ecSTakahiro Shimizu static s32 __init ptp_pch_init(void) 712*863d08ecSTakahiro Shimizu { 713*863d08ecSTakahiro Shimizu s32 ret; 714*863d08ecSTakahiro Shimizu 715*863d08ecSTakahiro Shimizu /* register the driver with the pci core */ 716*863d08ecSTakahiro Shimizu ret = pci_register_driver(&pch_pcidev); 717*863d08ecSTakahiro Shimizu 718*863d08ecSTakahiro Shimizu return ret; 719*863d08ecSTakahiro Shimizu } 720*863d08ecSTakahiro Shimizu 721*863d08ecSTakahiro Shimizu module_init(ptp_pch_init); 722*863d08ecSTakahiro Shimizu module_exit(ptp_pch_exit); 723*863d08ecSTakahiro Shimizu 724*863d08ecSTakahiro Shimizu module_param_string(station, pch_param.station, sizeof pch_param.station, 0444); 725*863d08ecSTakahiro Shimizu MODULE_PARM_DESC(station, 726*863d08ecSTakahiro Shimizu "IEEE 1588 station address to use - column separated hex values"); 727*863d08ecSTakahiro Shimizu 728*863d08ecSTakahiro Shimizu MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>"); 729*863d08ecSTakahiro Shimizu MODULE_DESCRIPTION("PTP clock using the EG20T timer"); 730*863d08ecSTakahiro Shimizu MODULE_LICENSE("GPL"); 731