1873e65bcSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2863d08ecSTakahiro Shimizu /* 3863d08ecSTakahiro Shimizu * PTP 1588 clock using the EG20T PCH 4863d08ecSTakahiro Shimizu * 5863d08ecSTakahiro Shimizu * Copyright (C) 2010 OMICRON electronics GmbH 6863d08ecSTakahiro Shimizu * Copyright (C) 2011-2012 LAPIS SEMICONDUCTOR Co., LTD. 7863d08ecSTakahiro Shimizu * 8863d08ecSTakahiro Shimizu * This code was derived from the IXP46X driver. 9863d08ecSTakahiro Shimizu */ 10863d08ecSTakahiro Shimizu 11863d08ecSTakahiro Shimizu #include <linux/device.h> 12863d08ecSTakahiro Shimizu #include <linux/err.h> 13863d08ecSTakahiro Shimizu #include <linux/init.h> 14863d08ecSTakahiro Shimizu #include <linux/interrupt.h> 15863d08ecSTakahiro Shimizu #include <linux/io.h> 16863d08ecSTakahiro Shimizu #include <linux/irq.h> 17863d08ecSTakahiro Shimizu #include <linux/kernel.h> 18863d08ecSTakahiro Shimizu #include <linux/module.h> 19863d08ecSTakahiro Shimizu #include <linux/pci.h> 20863d08ecSTakahiro Shimizu #include <linux/ptp_clock_kernel.h> 21f90fc37fSLee Jones #include <linux/ptp_pch.h> 22769b0dafSGeert Uytterhoeven #include <linux/slab.h> 23863d08ecSTakahiro Shimizu 24863d08ecSTakahiro Shimizu #define STATION_ADDR_LEN 20 25863d08ecSTakahiro Shimizu #define PCI_DEVICE_ID_PCH_1588 0x8819 26863d08ecSTakahiro Shimizu #define IO_MEM_BAR 1 27863d08ecSTakahiro Shimizu 28863d08ecSTakahiro Shimizu #define DEFAULT_ADDEND 0xA0000000 29863d08ecSTakahiro Shimizu #define TICKS_NS_SHIFT 5 30863d08ecSTakahiro Shimizu #define N_EXT_TS 2 31863d08ecSTakahiro Shimizu 32863d08ecSTakahiro Shimizu enum pch_status { 33863d08ecSTakahiro Shimizu PCH_SUCCESS, 34863d08ecSTakahiro Shimizu PCH_INVALIDPARAM, 35863d08ecSTakahiro Shimizu PCH_NOTIMESTAMP, 36863d08ecSTakahiro Shimizu PCH_INTERRUPTMODEINUSE, 37863d08ecSTakahiro Shimizu PCH_FAILED, 38863d08ecSTakahiro Shimizu PCH_UNSUPPORTED, 39863d08ecSTakahiro Shimizu }; 40287f93deSLee Jones 41287f93deSLee Jones /* 42863d08ecSTakahiro Shimizu * struct pch_ts_regs - IEEE 1588 registers 43863d08ecSTakahiro Shimizu */ 44863d08ecSTakahiro Shimizu struct pch_ts_regs { 45863d08ecSTakahiro Shimizu u32 control; 46863d08ecSTakahiro Shimizu u32 event; 47863d08ecSTakahiro Shimizu u32 addend; 48863d08ecSTakahiro Shimizu u32 accum; 49863d08ecSTakahiro Shimizu u32 test; 50863d08ecSTakahiro Shimizu u32 ts_compare; 51863d08ecSTakahiro Shimizu u32 rsystime_lo; 52863d08ecSTakahiro Shimizu u32 rsystime_hi; 53863d08ecSTakahiro Shimizu u32 systime_lo; 54863d08ecSTakahiro Shimizu u32 systime_hi; 55863d08ecSTakahiro Shimizu u32 trgt_lo; 56863d08ecSTakahiro Shimizu u32 trgt_hi; 57863d08ecSTakahiro Shimizu u32 asms_lo; 58863d08ecSTakahiro Shimizu u32 asms_hi; 59863d08ecSTakahiro Shimizu u32 amms_lo; 60863d08ecSTakahiro Shimizu u32 amms_hi; 61863d08ecSTakahiro Shimizu u32 ch_control; 62863d08ecSTakahiro Shimizu u32 ch_event; 63863d08ecSTakahiro Shimizu u32 tx_snap_lo; 64863d08ecSTakahiro Shimizu u32 tx_snap_hi; 65863d08ecSTakahiro Shimizu u32 rx_snap_lo; 66863d08ecSTakahiro Shimizu u32 rx_snap_hi; 67863d08ecSTakahiro Shimizu u32 src_uuid_lo; 68863d08ecSTakahiro Shimizu u32 src_uuid_hi; 69863d08ecSTakahiro Shimizu u32 can_status; 70863d08ecSTakahiro Shimizu u32 can_snap_lo; 71863d08ecSTakahiro Shimizu u32 can_snap_hi; 72863d08ecSTakahiro Shimizu u32 ts_sel; 73863d08ecSTakahiro Shimizu u32 ts_st[6]; 74863d08ecSTakahiro Shimizu u32 reserve1[14]; 75863d08ecSTakahiro Shimizu u32 stl_max_set_en; 76863d08ecSTakahiro Shimizu u32 stl_max_set; 77863d08ecSTakahiro Shimizu u32 reserve2[13]; 78863d08ecSTakahiro Shimizu u32 srst; 79863d08ecSTakahiro Shimizu }; 80863d08ecSTakahiro Shimizu 81863d08ecSTakahiro Shimizu #define PCH_TSC_RESET (1 << 0) 82863d08ecSTakahiro Shimizu #define PCH_TSC_TTM_MASK (1 << 1) 83863d08ecSTakahiro Shimizu #define PCH_TSC_ASMS_MASK (1 << 2) 84863d08ecSTakahiro Shimizu #define PCH_TSC_AMMS_MASK (1 << 3) 85863d08ecSTakahiro Shimizu #define PCH_TSC_PPSM_MASK (1 << 4) 86863d08ecSTakahiro Shimizu #define PCH_TSE_TTIPEND (1 << 1) 87863d08ecSTakahiro Shimizu #define PCH_TSE_SNS (1 << 2) 88863d08ecSTakahiro Shimizu #define PCH_TSE_SNM (1 << 3) 89863d08ecSTakahiro Shimizu #define PCH_TSE_PPS (1 << 4) 90863d08ecSTakahiro Shimizu #define PCH_CC_MM (1 << 0) 91863d08ecSTakahiro Shimizu #define PCH_CC_TA (1 << 1) 92863d08ecSTakahiro Shimizu 93863d08ecSTakahiro Shimizu #define PCH_CC_MODE_SHIFT 16 94863d08ecSTakahiro Shimizu #define PCH_CC_MODE_MASK 0x001F0000 95863d08ecSTakahiro Shimizu #define PCH_CC_VERSION (1 << 31) 96863d08ecSTakahiro Shimizu #define PCH_CE_TXS (1 << 0) 97863d08ecSTakahiro Shimizu #define PCH_CE_RXS (1 << 1) 98863d08ecSTakahiro Shimizu #define PCH_CE_OVR (1 << 0) 99863d08ecSTakahiro Shimizu #define PCH_CE_VAL (1 << 1) 100863d08ecSTakahiro Shimizu #define PCH_ECS_ETH (1 << 0) 101863d08ecSTakahiro Shimizu 102863d08ecSTakahiro Shimizu #define PCH_ECS_CAN (1 << 1) 103863d08ecSTakahiro Shimizu 104863d08ecSTakahiro Shimizu #define PCH_IEEE1588_ETH (1 << 0) 105863d08ecSTakahiro Shimizu #define PCH_IEEE1588_CAN (1 << 1) 106287f93deSLee Jones 107287f93deSLee Jones /* 108863d08ecSTakahiro Shimizu * struct pch_dev - Driver private data 109863d08ecSTakahiro Shimizu */ 110863d08ecSTakahiro Shimizu struct pch_dev { 1117d3ac5c7SSahara struct pch_ts_regs __iomem *regs; 112863d08ecSTakahiro Shimizu struct ptp_clock *ptp_clock; 113863d08ecSTakahiro Shimizu struct ptp_clock_info caps; 114863d08ecSTakahiro Shimizu int exts0_enabled; 115863d08ecSTakahiro Shimizu int exts1_enabled; 116863d08ecSTakahiro Shimizu 117863d08ecSTakahiro Shimizu u32 mem_base; 118863d08ecSTakahiro Shimizu u32 mem_size; 119863d08ecSTakahiro Shimizu u32 irq; 120863d08ecSTakahiro Shimizu struct pci_dev *pdev; 121863d08ecSTakahiro Shimizu spinlock_t register_lock; 122863d08ecSTakahiro Shimizu }; 123863d08ecSTakahiro Shimizu 124287f93deSLee Jones /* 125863d08ecSTakahiro Shimizu * struct pch_params - 1588 module parameter 126863d08ecSTakahiro Shimizu */ 127863d08ecSTakahiro Shimizu struct pch_params { 128863d08ecSTakahiro Shimizu u8 station[STATION_ADDR_LEN]; 129863d08ecSTakahiro Shimizu }; 130863d08ecSTakahiro Shimizu 131863d08ecSTakahiro Shimizu /* structure to hold the module parameters */ 132863d08ecSTakahiro Shimizu static struct pch_params pch_param = { 133863d08ecSTakahiro Shimizu "00:00:00:00:00:00" 134863d08ecSTakahiro Shimizu }; 135863d08ecSTakahiro Shimizu 136863d08ecSTakahiro Shimizu /* 137863d08ecSTakahiro Shimizu * Register access functions 138863d08ecSTakahiro Shimizu */ 139863d08ecSTakahiro Shimizu static inline void pch_eth_enable_set(struct pch_dev *chip) 140863d08ecSTakahiro Shimizu { 141863d08ecSTakahiro Shimizu u32 val; 142863d08ecSTakahiro Shimizu /* SET the eth_enable bit */ 143863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->ts_sel) | (PCH_ECS_ETH); 144863d08ecSTakahiro Shimizu iowrite32(val, (&chip->regs->ts_sel)); 145863d08ecSTakahiro Shimizu } 146863d08ecSTakahiro Shimizu 1477d3ac5c7SSahara static u64 pch_systime_read(struct pch_ts_regs __iomem *regs) 148863d08ecSTakahiro Shimizu { 149863d08ecSTakahiro Shimizu u64 ns; 150863d08ecSTakahiro Shimizu u32 lo, hi; 151863d08ecSTakahiro Shimizu 152863d08ecSTakahiro Shimizu lo = ioread32(®s->systime_lo); 153863d08ecSTakahiro Shimizu hi = ioread32(®s->systime_hi); 154863d08ecSTakahiro Shimizu 155863d08ecSTakahiro Shimizu ns = ((u64) hi) << 32; 156863d08ecSTakahiro Shimizu ns |= lo; 157863d08ecSTakahiro Shimizu ns <<= TICKS_NS_SHIFT; 158863d08ecSTakahiro Shimizu 159863d08ecSTakahiro Shimizu return ns; 160863d08ecSTakahiro Shimizu } 161863d08ecSTakahiro Shimizu 1627d3ac5c7SSahara static void pch_systime_write(struct pch_ts_regs __iomem *regs, u64 ns) 163863d08ecSTakahiro Shimizu { 164863d08ecSTakahiro Shimizu u32 hi, lo; 165863d08ecSTakahiro Shimizu 166863d08ecSTakahiro Shimizu ns >>= TICKS_NS_SHIFT; 167863d08ecSTakahiro Shimizu hi = ns >> 32; 168863d08ecSTakahiro Shimizu lo = ns & 0xffffffff; 169863d08ecSTakahiro Shimizu 170863d08ecSTakahiro Shimizu iowrite32(lo, ®s->systime_lo); 171863d08ecSTakahiro Shimizu iowrite32(hi, ®s->systime_hi); 172863d08ecSTakahiro Shimizu } 173863d08ecSTakahiro Shimizu 174863d08ecSTakahiro Shimizu static inline void pch_block_reset(struct pch_dev *chip) 175863d08ecSTakahiro Shimizu { 176863d08ecSTakahiro Shimizu u32 val; 177863d08ecSTakahiro Shimizu /* Reset Hardware Assist block */ 178863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->control) | PCH_TSC_RESET; 179863d08ecSTakahiro Shimizu iowrite32(val, (&chip->regs->control)); 180863d08ecSTakahiro Shimizu val = val & ~PCH_TSC_RESET; 181863d08ecSTakahiro Shimizu iowrite32(val, (&chip->regs->control)); 182863d08ecSTakahiro Shimizu } 183863d08ecSTakahiro Shimizu 184863d08ecSTakahiro Shimizu void pch_ch_control_write(struct pci_dev *pdev, u32 val) 185863d08ecSTakahiro Shimizu { 186863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 187863d08ecSTakahiro Shimizu 188863d08ecSTakahiro Shimizu iowrite32(val, (&chip->regs->ch_control)); 189863d08ecSTakahiro Shimizu } 190863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_control_write); 191863d08ecSTakahiro Shimizu 192863d08ecSTakahiro Shimizu u32 pch_ch_event_read(struct pci_dev *pdev) 193863d08ecSTakahiro Shimizu { 194863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 195863d08ecSTakahiro Shimizu u32 val; 196863d08ecSTakahiro Shimizu 197863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->ch_event); 198863d08ecSTakahiro Shimizu 199863d08ecSTakahiro Shimizu return val; 200863d08ecSTakahiro Shimizu } 201863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_event_read); 202863d08ecSTakahiro Shimizu 203863d08ecSTakahiro Shimizu void pch_ch_event_write(struct pci_dev *pdev, u32 val) 204863d08ecSTakahiro Shimizu { 205863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 206863d08ecSTakahiro Shimizu 207863d08ecSTakahiro Shimizu iowrite32(val, (&chip->regs->ch_event)); 208863d08ecSTakahiro Shimizu } 209863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_event_write); 210863d08ecSTakahiro Shimizu 211863d08ecSTakahiro Shimizu u32 pch_src_uuid_lo_read(struct pci_dev *pdev) 212863d08ecSTakahiro Shimizu { 213863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 214863d08ecSTakahiro Shimizu u32 val; 215863d08ecSTakahiro Shimizu 216863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->src_uuid_lo); 217863d08ecSTakahiro Shimizu 218863d08ecSTakahiro Shimizu return val; 219863d08ecSTakahiro Shimizu } 220863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_src_uuid_lo_read); 221863d08ecSTakahiro Shimizu 222863d08ecSTakahiro Shimizu u32 pch_src_uuid_hi_read(struct pci_dev *pdev) 223863d08ecSTakahiro Shimizu { 224863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 225863d08ecSTakahiro Shimizu u32 val; 226863d08ecSTakahiro Shimizu 227863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->src_uuid_hi); 228863d08ecSTakahiro Shimizu 229863d08ecSTakahiro Shimizu return val; 230863d08ecSTakahiro Shimizu } 231863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_src_uuid_hi_read); 232863d08ecSTakahiro Shimizu 233863d08ecSTakahiro Shimizu u64 pch_rx_snap_read(struct pci_dev *pdev) 234863d08ecSTakahiro Shimizu { 235863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 236863d08ecSTakahiro Shimizu u64 ns; 237863d08ecSTakahiro Shimizu u32 lo, hi; 238863d08ecSTakahiro Shimizu 239863d08ecSTakahiro Shimizu lo = ioread32(&chip->regs->rx_snap_lo); 240863d08ecSTakahiro Shimizu hi = ioread32(&chip->regs->rx_snap_hi); 241863d08ecSTakahiro Shimizu 242863d08ecSTakahiro Shimizu ns = ((u64) hi) << 32; 243863d08ecSTakahiro Shimizu ns |= lo; 244d50566c7STakahiro Shimizu ns <<= TICKS_NS_SHIFT; 245863d08ecSTakahiro Shimizu 246863d08ecSTakahiro Shimizu return ns; 247863d08ecSTakahiro Shimizu } 248863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_rx_snap_read); 249863d08ecSTakahiro Shimizu 250863d08ecSTakahiro Shimizu u64 pch_tx_snap_read(struct pci_dev *pdev) 251863d08ecSTakahiro Shimizu { 252863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 253863d08ecSTakahiro Shimizu u64 ns; 254863d08ecSTakahiro Shimizu u32 lo, hi; 255863d08ecSTakahiro Shimizu 256863d08ecSTakahiro Shimizu lo = ioread32(&chip->regs->tx_snap_lo); 257863d08ecSTakahiro Shimizu hi = ioread32(&chip->regs->tx_snap_hi); 258863d08ecSTakahiro Shimizu 259863d08ecSTakahiro Shimizu ns = ((u64) hi) << 32; 260863d08ecSTakahiro Shimizu ns |= lo; 261d50566c7STakahiro Shimizu ns <<= TICKS_NS_SHIFT; 262863d08ecSTakahiro Shimizu 263863d08ecSTakahiro Shimizu return ns; 264863d08ecSTakahiro Shimizu } 265863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_tx_snap_read); 266863d08ecSTakahiro Shimizu 267863d08ecSTakahiro Shimizu /* This function enables all 64 bits in system time registers [high & low]. 268863d08ecSTakahiro Shimizu This is a work-around for non continuous value in the SystemTime Register*/ 269863d08ecSTakahiro Shimizu static void pch_set_system_time_count(struct pch_dev *chip) 270863d08ecSTakahiro Shimizu { 271863d08ecSTakahiro Shimizu iowrite32(0x01, &chip->regs->stl_max_set_en); 272863d08ecSTakahiro Shimizu iowrite32(0xFFFFFFFF, &chip->regs->stl_max_set); 273863d08ecSTakahiro Shimizu iowrite32(0x00, &chip->regs->stl_max_set_en); 274863d08ecSTakahiro Shimizu } 275863d08ecSTakahiro Shimizu 276863d08ecSTakahiro Shimizu static void pch_reset(struct pch_dev *chip) 277863d08ecSTakahiro Shimizu { 278863d08ecSTakahiro Shimizu /* Reset Hardware Assist */ 279863d08ecSTakahiro Shimizu pch_block_reset(chip); 280863d08ecSTakahiro Shimizu 281863d08ecSTakahiro Shimizu /* enable all 32 bits in system time registers */ 282863d08ecSTakahiro Shimizu pch_set_system_time_count(chip); 283863d08ecSTakahiro Shimizu } 284863d08ecSTakahiro Shimizu 285863d08ecSTakahiro Shimizu /** 286863d08ecSTakahiro Shimizu * pch_set_station_address() - This API sets the station address used by 287863d08ecSTakahiro Shimizu * IEEE 1588 hardware when looking at PTP 288863d08ecSTakahiro Shimizu * traffic on the ethernet interface 289863d08ecSTakahiro Shimizu * @addr: dress which contain the column separated address to be used. 290287f93deSLee Jones * @pdev: PCI device. 291863d08ecSTakahiro Shimizu */ 29217cdedf3STakahiro Shimizu int pch_set_station_address(u8 *addr, struct pci_dev *pdev) 293863d08ecSTakahiro Shimizu { 294863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 295*4e76b5c1SAndy Shevchenko bool valid; 296*4e76b5c1SAndy Shevchenko u64 mac; 297863d08ecSTakahiro Shimizu 298863d08ecSTakahiro Shimizu /* Verify the parameter */ 2997d3ac5c7SSahara if ((chip->regs == NULL) || addr == (u8 *)NULL) { 300863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 301863d08ecSTakahiro Shimizu "invalid params returning PCH_INVALIDPARAM\n"); 302863d08ecSTakahiro Shimizu return PCH_INVALIDPARAM; 303863d08ecSTakahiro Shimizu } 304863d08ecSTakahiro Shimizu 305*4e76b5c1SAndy Shevchenko valid = mac_pton(addr, (u8 *)&mac); 306*4e76b5c1SAndy Shevchenko if (!valid) { 307*4e76b5c1SAndy Shevchenko dev_err(&pdev->dev, "invalid params returning PCH_INVALIDPARAM\n"); 308863d08ecSTakahiro Shimizu return PCH_INVALIDPARAM; 309863d08ecSTakahiro Shimizu } 310863d08ecSTakahiro Shimizu 311863d08ecSTakahiro Shimizu dev_dbg(&pdev->dev, "invoking pch_station_set\n"); 312*4e76b5c1SAndy Shevchenko iowrite32(lower_32_bits(mac), &chip->regs->ts_st[0]); 313*4e76b5c1SAndy Shevchenko iowrite32(upper_32_bits(mac), &chip->regs->ts_st[4]); 314863d08ecSTakahiro Shimizu return 0; 315863d08ecSTakahiro Shimizu } 31617cdedf3STakahiro Shimizu EXPORT_SYMBOL(pch_set_station_address); 317863d08ecSTakahiro Shimizu 318863d08ecSTakahiro Shimizu /* 319863d08ecSTakahiro Shimizu * Interrupt service routine 320863d08ecSTakahiro Shimizu */ 321863d08ecSTakahiro Shimizu static irqreturn_t isr(int irq, void *priv) 322863d08ecSTakahiro Shimizu { 323863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = priv; 3247d3ac5c7SSahara struct pch_ts_regs __iomem *regs = pch_dev->regs; 325863d08ecSTakahiro Shimizu struct ptp_clock_event event; 326863d08ecSTakahiro Shimizu u32 ack = 0, lo, hi, val; 327863d08ecSTakahiro Shimizu 328863d08ecSTakahiro Shimizu val = ioread32(®s->event); 329863d08ecSTakahiro Shimizu 330863d08ecSTakahiro Shimizu if (val & PCH_TSE_SNS) { 331863d08ecSTakahiro Shimizu ack |= PCH_TSE_SNS; 332863d08ecSTakahiro Shimizu if (pch_dev->exts0_enabled) { 333863d08ecSTakahiro Shimizu hi = ioread32(®s->asms_hi); 334863d08ecSTakahiro Shimizu lo = ioread32(®s->asms_lo); 335863d08ecSTakahiro Shimizu event.type = PTP_CLOCK_EXTTS; 336863d08ecSTakahiro Shimizu event.index = 0; 337863d08ecSTakahiro Shimizu event.timestamp = ((u64) hi) << 32; 338863d08ecSTakahiro Shimizu event.timestamp |= lo; 339863d08ecSTakahiro Shimizu event.timestamp <<= TICKS_NS_SHIFT; 340863d08ecSTakahiro Shimizu ptp_clock_event(pch_dev->ptp_clock, &event); 341863d08ecSTakahiro Shimizu } 342863d08ecSTakahiro Shimizu } 343863d08ecSTakahiro Shimizu 344863d08ecSTakahiro Shimizu if (val & PCH_TSE_SNM) { 345863d08ecSTakahiro Shimizu ack |= PCH_TSE_SNM; 346863d08ecSTakahiro Shimizu if (pch_dev->exts1_enabled) { 347863d08ecSTakahiro Shimizu hi = ioread32(®s->amms_hi); 348863d08ecSTakahiro Shimizu lo = ioread32(®s->amms_lo); 349863d08ecSTakahiro Shimizu event.type = PTP_CLOCK_EXTTS; 350863d08ecSTakahiro Shimizu event.index = 1; 351863d08ecSTakahiro Shimizu event.timestamp = ((u64) hi) << 32; 352863d08ecSTakahiro Shimizu event.timestamp |= lo; 353863d08ecSTakahiro Shimizu event.timestamp <<= TICKS_NS_SHIFT; 354863d08ecSTakahiro Shimizu ptp_clock_event(pch_dev->ptp_clock, &event); 355863d08ecSTakahiro Shimizu } 356863d08ecSTakahiro Shimizu } 357863d08ecSTakahiro Shimizu 358863d08ecSTakahiro Shimizu if (val & PCH_TSE_TTIPEND) 359863d08ecSTakahiro Shimizu ack |= PCH_TSE_TTIPEND; /* this bit seems to be always set */ 360863d08ecSTakahiro Shimizu 361863d08ecSTakahiro Shimizu if (ack) { 362863d08ecSTakahiro Shimizu iowrite32(ack, ®s->event); 363863d08ecSTakahiro Shimizu return IRQ_HANDLED; 364863d08ecSTakahiro Shimizu } else 365863d08ecSTakahiro Shimizu return IRQ_NONE; 366863d08ecSTakahiro Shimizu } 367863d08ecSTakahiro Shimizu 368863d08ecSTakahiro Shimizu /* 369863d08ecSTakahiro Shimizu * PTP clock operations 370863d08ecSTakahiro Shimizu */ 371863d08ecSTakahiro Shimizu 372863d08ecSTakahiro Shimizu static int ptp_pch_adjfreq(struct ptp_clock_info *ptp, s32 ppb) 373863d08ecSTakahiro Shimizu { 374863d08ecSTakahiro Shimizu u64 adj; 375863d08ecSTakahiro Shimizu u32 diff, addend; 376863d08ecSTakahiro Shimizu int neg_adj = 0; 377863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps); 3787d3ac5c7SSahara struct pch_ts_regs __iomem *regs = pch_dev->regs; 379863d08ecSTakahiro Shimizu 380863d08ecSTakahiro Shimizu if (ppb < 0) { 381863d08ecSTakahiro Shimizu neg_adj = 1; 382863d08ecSTakahiro Shimizu ppb = -ppb; 383863d08ecSTakahiro Shimizu } 384863d08ecSTakahiro Shimizu addend = DEFAULT_ADDEND; 385863d08ecSTakahiro Shimizu adj = addend; 386863d08ecSTakahiro Shimizu adj *= ppb; 387863d08ecSTakahiro Shimizu diff = div_u64(adj, 1000000000ULL); 388863d08ecSTakahiro Shimizu 389863d08ecSTakahiro Shimizu addend = neg_adj ? addend - diff : addend + diff; 390863d08ecSTakahiro Shimizu 391863d08ecSTakahiro Shimizu iowrite32(addend, ®s->addend); 392863d08ecSTakahiro Shimizu 393863d08ecSTakahiro Shimizu return 0; 394863d08ecSTakahiro Shimizu } 395863d08ecSTakahiro Shimizu 396863d08ecSTakahiro Shimizu static int ptp_pch_adjtime(struct ptp_clock_info *ptp, s64 delta) 397863d08ecSTakahiro Shimizu { 398863d08ecSTakahiro Shimizu s64 now; 399863d08ecSTakahiro Shimizu unsigned long flags; 400863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps); 4017d3ac5c7SSahara struct pch_ts_regs __iomem *regs = pch_dev->regs; 402863d08ecSTakahiro Shimizu 403863d08ecSTakahiro Shimizu spin_lock_irqsave(&pch_dev->register_lock, flags); 404863d08ecSTakahiro Shimizu now = pch_systime_read(regs); 405863d08ecSTakahiro Shimizu now += delta; 406863d08ecSTakahiro Shimizu pch_systime_write(regs, now); 407863d08ecSTakahiro Shimizu spin_unlock_irqrestore(&pch_dev->register_lock, flags); 408863d08ecSTakahiro Shimizu 409863d08ecSTakahiro Shimizu return 0; 410863d08ecSTakahiro Shimizu } 411863d08ecSTakahiro Shimizu 412a043a729SRichard Cochran static int ptp_pch_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts) 413863d08ecSTakahiro Shimizu { 414863d08ecSTakahiro Shimizu u64 ns; 415863d08ecSTakahiro Shimizu unsigned long flags; 416863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps); 4177d3ac5c7SSahara struct pch_ts_regs __iomem *regs = pch_dev->regs; 418863d08ecSTakahiro Shimizu 419863d08ecSTakahiro Shimizu spin_lock_irqsave(&pch_dev->register_lock, flags); 420863d08ecSTakahiro Shimizu ns = pch_systime_read(regs); 421863d08ecSTakahiro Shimizu spin_unlock_irqrestore(&pch_dev->register_lock, flags); 422863d08ecSTakahiro Shimizu 42380e95f47SYueHaibing *ts = ns_to_timespec64(ns); 424863d08ecSTakahiro Shimizu return 0; 425863d08ecSTakahiro Shimizu } 426863d08ecSTakahiro Shimizu 427863d08ecSTakahiro Shimizu static int ptp_pch_settime(struct ptp_clock_info *ptp, 428a043a729SRichard Cochran const struct timespec64 *ts) 429863d08ecSTakahiro Shimizu { 430863d08ecSTakahiro Shimizu u64 ns; 431863d08ecSTakahiro Shimizu unsigned long flags; 432863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps); 4337d3ac5c7SSahara struct pch_ts_regs __iomem *regs = pch_dev->regs; 434863d08ecSTakahiro Shimizu 43580e95f47SYueHaibing ns = timespec64_to_ns(ts); 436863d08ecSTakahiro Shimizu 437863d08ecSTakahiro Shimizu spin_lock_irqsave(&pch_dev->register_lock, flags); 438863d08ecSTakahiro Shimizu pch_systime_write(regs, ns); 439863d08ecSTakahiro Shimizu spin_unlock_irqrestore(&pch_dev->register_lock, flags); 440863d08ecSTakahiro Shimizu 441863d08ecSTakahiro Shimizu return 0; 442863d08ecSTakahiro Shimizu } 443863d08ecSTakahiro Shimizu 444863d08ecSTakahiro Shimizu static int ptp_pch_enable(struct ptp_clock_info *ptp, 445863d08ecSTakahiro Shimizu struct ptp_clock_request *rq, int on) 446863d08ecSTakahiro Shimizu { 447863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps); 448863d08ecSTakahiro Shimizu 449863d08ecSTakahiro Shimizu switch (rq->type) { 450863d08ecSTakahiro Shimizu case PTP_CLK_REQ_EXTTS: 451863d08ecSTakahiro Shimizu switch (rq->extts.index) { 452863d08ecSTakahiro Shimizu case 0: 453863d08ecSTakahiro Shimizu pch_dev->exts0_enabled = on ? 1 : 0; 454863d08ecSTakahiro Shimizu break; 455863d08ecSTakahiro Shimizu case 1: 456863d08ecSTakahiro Shimizu pch_dev->exts1_enabled = on ? 1 : 0; 457863d08ecSTakahiro Shimizu break; 458863d08ecSTakahiro Shimizu default: 459863d08ecSTakahiro Shimizu return -EINVAL; 460863d08ecSTakahiro Shimizu } 461863d08ecSTakahiro Shimizu return 0; 462863d08ecSTakahiro Shimizu default: 463863d08ecSTakahiro Shimizu break; 464863d08ecSTakahiro Shimizu } 465863d08ecSTakahiro Shimizu 466863d08ecSTakahiro Shimizu return -EOPNOTSUPP; 467863d08ecSTakahiro Shimizu } 468863d08ecSTakahiro Shimizu 4697d47e9a2SBhumika Goyal static const struct ptp_clock_info ptp_pch_caps = { 470863d08ecSTakahiro Shimizu .owner = THIS_MODULE, 471863d08ecSTakahiro Shimizu .name = "PCH timer", 472863d08ecSTakahiro Shimizu .max_adj = 50000000, 473863d08ecSTakahiro Shimizu .n_ext_ts = N_EXT_TS, 4744986b4f0SRichard Cochran .n_pins = 0, 475863d08ecSTakahiro Shimizu .pps = 0, 476863d08ecSTakahiro Shimizu .adjfreq = ptp_pch_adjfreq, 477863d08ecSTakahiro Shimizu .adjtime = ptp_pch_adjtime, 478a043a729SRichard Cochran .gettime64 = ptp_pch_gettime, 479a043a729SRichard Cochran .settime64 = ptp_pch_settime, 480863d08ecSTakahiro Shimizu .enable = ptp_pch_enable, 481863d08ecSTakahiro Shimizu }; 482863d08ecSTakahiro Shimizu 483863d08ecSTakahiro Shimizu #define pch_suspend NULL 484863d08ecSTakahiro Shimizu #define pch_resume NULL 485863d08ecSTakahiro Shimizu 486b1f7c8ccSBill Pemberton static void pch_remove(struct pci_dev *pdev) 487863d08ecSTakahiro Shimizu { 488863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 489863d08ecSTakahiro Shimizu 490863d08ecSTakahiro Shimizu ptp_clock_unregister(chip->ptp_clock); 491863d08ecSTakahiro Shimizu /* free the interrupt */ 492863d08ecSTakahiro Shimizu if (pdev->irq != 0) 493863d08ecSTakahiro Shimizu free_irq(pdev->irq, chip); 494863d08ecSTakahiro Shimizu 495863d08ecSTakahiro Shimizu /* unmap the virtual IO memory space */ 4967d3ac5c7SSahara if (chip->regs != NULL) { 497863d08ecSTakahiro Shimizu iounmap(chip->regs); 4987d3ac5c7SSahara chip->regs = NULL; 499863d08ecSTakahiro Shimizu } 500863d08ecSTakahiro Shimizu /* release the reserved IO memory space */ 501863d08ecSTakahiro Shimizu if (chip->mem_base != 0) { 502863d08ecSTakahiro Shimizu release_mem_region(chip->mem_base, chip->mem_size); 503863d08ecSTakahiro Shimizu chip->mem_base = 0; 504863d08ecSTakahiro Shimizu } 505863d08ecSTakahiro Shimizu pci_disable_device(pdev); 506863d08ecSTakahiro Shimizu kfree(chip); 507863d08ecSTakahiro Shimizu dev_info(&pdev->dev, "complete\n"); 508863d08ecSTakahiro Shimizu } 509863d08ecSTakahiro Shimizu 5105c0a4256SBill Pemberton static s32 511863d08ecSTakahiro Shimizu pch_probe(struct pci_dev *pdev, const struct pci_device_id *id) 512863d08ecSTakahiro Shimizu { 513863d08ecSTakahiro Shimizu s32 ret; 514863d08ecSTakahiro Shimizu unsigned long flags; 515863d08ecSTakahiro Shimizu struct pch_dev *chip; 516863d08ecSTakahiro Shimizu 517863d08ecSTakahiro Shimizu chip = kzalloc(sizeof(struct pch_dev), GFP_KERNEL); 518863d08ecSTakahiro Shimizu if (chip == NULL) 519863d08ecSTakahiro Shimizu return -ENOMEM; 520863d08ecSTakahiro Shimizu 521863d08ecSTakahiro Shimizu /* enable the 1588 pci device */ 522863d08ecSTakahiro Shimizu ret = pci_enable_device(pdev); 523863d08ecSTakahiro Shimizu if (ret != 0) { 524863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "could not enable the pci device\n"); 525863d08ecSTakahiro Shimizu goto err_pci_en; 526863d08ecSTakahiro Shimizu } 527863d08ecSTakahiro Shimizu 528863d08ecSTakahiro Shimizu chip->mem_base = pci_resource_start(pdev, IO_MEM_BAR); 529863d08ecSTakahiro Shimizu if (!chip->mem_base) { 530863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "could not locate IO memory address\n"); 531863d08ecSTakahiro Shimizu ret = -ENODEV; 532863d08ecSTakahiro Shimizu goto err_pci_start; 533863d08ecSTakahiro Shimizu } 534863d08ecSTakahiro Shimizu 535863d08ecSTakahiro Shimizu /* retrieve the available length of the IO memory space */ 536863d08ecSTakahiro Shimizu chip->mem_size = pci_resource_len(pdev, IO_MEM_BAR); 537863d08ecSTakahiro Shimizu 538863d08ecSTakahiro Shimizu /* allocate the memory for the device registers */ 539863d08ecSTakahiro Shimizu if (!request_mem_region(chip->mem_base, chip->mem_size, "1588_regs")) { 540863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 541863d08ecSTakahiro Shimizu "could not allocate register memory space\n"); 542863d08ecSTakahiro Shimizu ret = -EBUSY; 543863d08ecSTakahiro Shimizu goto err_req_mem_region; 544863d08ecSTakahiro Shimizu } 545863d08ecSTakahiro Shimizu 546863d08ecSTakahiro Shimizu /* get the virtual address to the 1588 registers */ 547863d08ecSTakahiro Shimizu chip->regs = ioremap(chip->mem_base, chip->mem_size); 548863d08ecSTakahiro Shimizu 549863d08ecSTakahiro Shimizu if (!chip->regs) { 550863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "Could not get virtual address\n"); 551863d08ecSTakahiro Shimizu ret = -ENOMEM; 552863d08ecSTakahiro Shimizu goto err_ioremap; 553863d08ecSTakahiro Shimizu } 554863d08ecSTakahiro Shimizu 555863d08ecSTakahiro Shimizu chip->caps = ptp_pch_caps; 5561ef76158SRichard Cochran chip->ptp_clock = ptp_clock_register(&chip->caps, &pdev->dev); 5570d8c3e77SWei Yongjun if (IS_ERR(chip->ptp_clock)) { 5580d8c3e77SWei Yongjun ret = PTR_ERR(chip->ptp_clock); 5590d8c3e77SWei Yongjun goto err_ptp_clock_reg; 5600d8c3e77SWei Yongjun } 561863d08ecSTakahiro Shimizu 562863d08ecSTakahiro Shimizu spin_lock_init(&chip->register_lock); 563863d08ecSTakahiro Shimizu 564863d08ecSTakahiro Shimizu ret = request_irq(pdev->irq, &isr, IRQF_SHARED, KBUILD_MODNAME, chip); 565863d08ecSTakahiro Shimizu if (ret != 0) { 566863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "failed to get irq %d\n", pdev->irq); 567863d08ecSTakahiro Shimizu goto err_req_irq; 568863d08ecSTakahiro Shimizu } 569863d08ecSTakahiro Shimizu 570863d08ecSTakahiro Shimizu /* indicate success */ 571863d08ecSTakahiro Shimizu chip->irq = pdev->irq; 572863d08ecSTakahiro Shimizu chip->pdev = pdev; 573863d08ecSTakahiro Shimizu pci_set_drvdata(pdev, chip); 574863d08ecSTakahiro Shimizu 575863d08ecSTakahiro Shimizu spin_lock_irqsave(&chip->register_lock, flags); 576863d08ecSTakahiro Shimizu /* reset the ieee1588 h/w */ 577863d08ecSTakahiro Shimizu pch_reset(chip); 578863d08ecSTakahiro Shimizu 579863d08ecSTakahiro Shimizu iowrite32(DEFAULT_ADDEND, &chip->regs->addend); 580863d08ecSTakahiro Shimizu iowrite32(1, &chip->regs->trgt_lo); 581863d08ecSTakahiro Shimizu iowrite32(0, &chip->regs->trgt_hi); 582863d08ecSTakahiro Shimizu iowrite32(PCH_TSE_TTIPEND, &chip->regs->event); 583863d08ecSTakahiro Shimizu 584863d08ecSTakahiro Shimizu pch_eth_enable_set(chip); 585863d08ecSTakahiro Shimizu 586863d08ecSTakahiro Shimizu if (strcmp(pch_param.station, "00:00:00:00:00:00") != 0) { 587863d08ecSTakahiro Shimizu if (pch_set_station_address(pch_param.station, pdev) != 0) { 588863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 589863d08ecSTakahiro Shimizu "Invalid station address parameter\n" 590863d08ecSTakahiro Shimizu "Module loaded but station address not set correctly\n" 591863d08ecSTakahiro Shimizu ); 592863d08ecSTakahiro Shimizu } 593863d08ecSTakahiro Shimizu } 594863d08ecSTakahiro Shimizu spin_unlock_irqrestore(&chip->register_lock, flags); 595863d08ecSTakahiro Shimizu return 0; 596863d08ecSTakahiro Shimizu 597863d08ecSTakahiro Shimizu err_req_irq: 598863d08ecSTakahiro Shimizu ptp_clock_unregister(chip->ptp_clock); 5990d8c3e77SWei Yongjun err_ptp_clock_reg: 600863d08ecSTakahiro Shimizu iounmap(chip->regs); 6017d3ac5c7SSahara chip->regs = NULL; 602863d08ecSTakahiro Shimizu 603863d08ecSTakahiro Shimizu err_ioremap: 604863d08ecSTakahiro Shimizu release_mem_region(chip->mem_base, chip->mem_size); 605863d08ecSTakahiro Shimizu 606863d08ecSTakahiro Shimizu err_req_mem_region: 607863d08ecSTakahiro Shimizu chip->mem_base = 0; 608863d08ecSTakahiro Shimizu 609863d08ecSTakahiro Shimizu err_pci_start: 610863d08ecSTakahiro Shimizu pci_disable_device(pdev); 611863d08ecSTakahiro Shimizu 612863d08ecSTakahiro Shimizu err_pci_en: 613863d08ecSTakahiro Shimizu kfree(chip); 614863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "probe failed(ret=0x%x)\n", ret); 615863d08ecSTakahiro Shimizu 616863d08ecSTakahiro Shimizu return ret; 617863d08ecSTakahiro Shimizu } 618863d08ecSTakahiro Shimizu 6199baa3c34SBenoit Taine static const struct pci_device_id pch_ieee1588_pcidev_id[] = { 620863d08ecSTakahiro Shimizu { 621863d08ecSTakahiro Shimizu .vendor = PCI_VENDOR_ID_INTEL, 622863d08ecSTakahiro Shimizu .device = PCI_DEVICE_ID_PCH_1588 623863d08ecSTakahiro Shimizu }, 624863d08ecSTakahiro Shimizu {0} 625863d08ecSTakahiro Shimizu }; 6267cd8b154SAndy Shevchenko MODULE_DEVICE_TABLE(pci, pch_ieee1588_pcidev_id); 627863d08ecSTakahiro Shimizu 6284b88b9ceSVaibhav Gupta static SIMPLE_DEV_PM_OPS(pch_pm_ops, pch_suspend, pch_resume); 6294b88b9ceSVaibhav Gupta 630d8d78949SDavid S. Miller static struct pci_driver pch_driver = { 631863d08ecSTakahiro Shimizu .name = KBUILD_MODNAME, 632863d08ecSTakahiro Shimizu .id_table = pch_ieee1588_pcidev_id, 633863d08ecSTakahiro Shimizu .probe = pch_probe, 634863d08ecSTakahiro Shimizu .remove = pch_remove, 6354b88b9ceSVaibhav Gupta .driver.pm = &pch_pm_ops, 636863d08ecSTakahiro Shimizu }; 637863d08ecSTakahiro Shimizu 638863d08ecSTakahiro Shimizu static void __exit ptp_pch_exit(void) 639863d08ecSTakahiro Shimizu { 640d8d78949SDavid S. Miller pci_unregister_driver(&pch_driver); 641863d08ecSTakahiro Shimizu } 642863d08ecSTakahiro Shimizu 643863d08ecSTakahiro Shimizu static s32 __init ptp_pch_init(void) 644863d08ecSTakahiro Shimizu { 645863d08ecSTakahiro Shimizu s32 ret; 646863d08ecSTakahiro Shimizu 647863d08ecSTakahiro Shimizu /* register the driver with the pci core */ 648d8d78949SDavid S. Miller ret = pci_register_driver(&pch_driver); 649863d08ecSTakahiro Shimizu 650863d08ecSTakahiro Shimizu return ret; 651863d08ecSTakahiro Shimizu } 652863d08ecSTakahiro Shimizu 653863d08ecSTakahiro Shimizu module_init(ptp_pch_init); 654863d08ecSTakahiro Shimizu module_exit(ptp_pch_exit); 655863d08ecSTakahiro Shimizu 6567d3ac5c7SSahara module_param_string(station, 6577d3ac5c7SSahara pch_param.station, sizeof(pch_param.station), 0444); 658863d08ecSTakahiro Shimizu MODULE_PARM_DESC(station, 65955c31b5bSJiri Benc "IEEE 1588 station address to use - colon separated hex values"); 660863d08ecSTakahiro Shimizu 661863d08ecSTakahiro Shimizu MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>"); 662863d08ecSTakahiro Shimizu MODULE_DESCRIPTION("PTP clock using the EG20T timer"); 663863d08ecSTakahiro Shimizu MODULE_LICENSE("GPL"); 664