xref: /openbmc/linux/drivers/ptp/ptp_pch.c (revision 3fa66d3d60b9a7c9bb43b708ffed4c3a746d8bd3)
1873e65bcSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2863d08ecSTakahiro Shimizu /*
3863d08ecSTakahiro Shimizu  * PTP 1588 clock using the EG20T PCH
4863d08ecSTakahiro Shimizu  *
5863d08ecSTakahiro Shimizu  * Copyright (C) 2010 OMICRON electronics GmbH
6863d08ecSTakahiro Shimizu  * Copyright (C) 2011-2012 LAPIS SEMICONDUCTOR Co., LTD.
7863d08ecSTakahiro Shimizu  *
8863d08ecSTakahiro Shimizu  * This code was derived from the IXP46X driver.
9863d08ecSTakahiro Shimizu  */
10863d08ecSTakahiro Shimizu 
11863d08ecSTakahiro Shimizu #include <linux/device.h>
12863d08ecSTakahiro Shimizu #include <linux/err.h>
13863d08ecSTakahiro Shimizu #include <linux/interrupt.h>
14863d08ecSTakahiro Shimizu #include <linux/io.h>
158664d49aSAndy Shevchenko #include <linux/io-64-nonatomic-lo-hi.h>
16d09adf61SAndy Shevchenko #include <linux/io-64-nonatomic-hi-lo.h>
17863d08ecSTakahiro Shimizu #include <linux/irq.h>
18863d08ecSTakahiro Shimizu #include <linux/kernel.h>
19863d08ecSTakahiro Shimizu #include <linux/module.h>
20863d08ecSTakahiro Shimizu #include <linux/pci.h>
21863d08ecSTakahiro Shimizu #include <linux/ptp_clock_kernel.h>
22f90fc37fSLee Jones #include <linux/ptp_pch.h>
23769b0dafSGeert Uytterhoeven #include <linux/slab.h>
24863d08ecSTakahiro Shimizu 
25863d08ecSTakahiro Shimizu #define STATION_ADDR_LEN	20
26863d08ecSTakahiro Shimizu #define PCI_DEVICE_ID_PCH_1588	0x8819
27863d08ecSTakahiro Shimizu #define IO_MEM_BAR 1
28863d08ecSTakahiro Shimizu 
29863d08ecSTakahiro Shimizu #define DEFAULT_ADDEND 0xA0000000
30863d08ecSTakahiro Shimizu #define TICKS_NS_SHIFT  5
31863d08ecSTakahiro Shimizu #define N_EXT_TS	2
32863d08ecSTakahiro Shimizu 
33863d08ecSTakahiro Shimizu enum pch_status {
34863d08ecSTakahiro Shimizu 	PCH_SUCCESS,
35863d08ecSTakahiro Shimizu 	PCH_INVALIDPARAM,
36863d08ecSTakahiro Shimizu 	PCH_NOTIMESTAMP,
37863d08ecSTakahiro Shimizu 	PCH_INTERRUPTMODEINUSE,
38863d08ecSTakahiro Shimizu 	PCH_FAILED,
39863d08ecSTakahiro Shimizu 	PCH_UNSUPPORTED,
40863d08ecSTakahiro Shimizu };
41287f93deSLee Jones 
42287f93deSLee Jones /*
43863d08ecSTakahiro Shimizu  * struct pch_ts_regs - IEEE 1588 registers
44863d08ecSTakahiro Shimizu  */
45863d08ecSTakahiro Shimizu struct pch_ts_regs {
46863d08ecSTakahiro Shimizu 	u32 control;
47863d08ecSTakahiro Shimizu 	u32 event;
48863d08ecSTakahiro Shimizu 	u32 addend;
49863d08ecSTakahiro Shimizu 	u32 accum;
50863d08ecSTakahiro Shimizu 	u32 test;
51863d08ecSTakahiro Shimizu 	u32 ts_compare;
52863d08ecSTakahiro Shimizu 	u32 rsystime_lo;
53863d08ecSTakahiro Shimizu 	u32 rsystime_hi;
54863d08ecSTakahiro Shimizu 	u32 systime_lo;
55863d08ecSTakahiro Shimizu 	u32 systime_hi;
56863d08ecSTakahiro Shimizu 	u32 trgt_lo;
57863d08ecSTakahiro Shimizu 	u32 trgt_hi;
58863d08ecSTakahiro Shimizu 	u32 asms_lo;
59863d08ecSTakahiro Shimizu 	u32 asms_hi;
60863d08ecSTakahiro Shimizu 	u32 amms_lo;
61863d08ecSTakahiro Shimizu 	u32 amms_hi;
62863d08ecSTakahiro Shimizu 	u32 ch_control;
63863d08ecSTakahiro Shimizu 	u32 ch_event;
64863d08ecSTakahiro Shimizu 	u32 tx_snap_lo;
65863d08ecSTakahiro Shimizu 	u32 tx_snap_hi;
66863d08ecSTakahiro Shimizu 	u32 rx_snap_lo;
67863d08ecSTakahiro Shimizu 	u32 rx_snap_hi;
68863d08ecSTakahiro Shimizu 	u32 src_uuid_lo;
69863d08ecSTakahiro Shimizu 	u32 src_uuid_hi;
70863d08ecSTakahiro Shimizu 	u32 can_status;
71863d08ecSTakahiro Shimizu 	u32 can_snap_lo;
72863d08ecSTakahiro Shimizu 	u32 can_snap_hi;
73863d08ecSTakahiro Shimizu 	u32 ts_sel;
74863d08ecSTakahiro Shimizu 	u32 ts_st[6];
75863d08ecSTakahiro Shimizu 	u32 reserve1[14];
76863d08ecSTakahiro Shimizu 	u32 stl_max_set_en;
77863d08ecSTakahiro Shimizu 	u32 stl_max_set;
78863d08ecSTakahiro Shimizu 	u32 reserve2[13];
79863d08ecSTakahiro Shimizu 	u32 srst;
80863d08ecSTakahiro Shimizu };
81863d08ecSTakahiro Shimizu 
82863d08ecSTakahiro Shimizu #define PCH_TSC_RESET		(1 << 0)
83863d08ecSTakahiro Shimizu #define PCH_TSC_TTM_MASK	(1 << 1)
84863d08ecSTakahiro Shimizu #define PCH_TSC_ASMS_MASK	(1 << 2)
85863d08ecSTakahiro Shimizu #define PCH_TSC_AMMS_MASK	(1 << 3)
86863d08ecSTakahiro Shimizu #define PCH_TSC_PPSM_MASK	(1 << 4)
87863d08ecSTakahiro Shimizu #define PCH_TSE_TTIPEND		(1 << 1)
88863d08ecSTakahiro Shimizu #define PCH_TSE_SNS		(1 << 2)
89863d08ecSTakahiro Shimizu #define PCH_TSE_SNM		(1 << 3)
90863d08ecSTakahiro Shimizu #define PCH_TSE_PPS		(1 << 4)
91863d08ecSTakahiro Shimizu #define PCH_CC_MM		(1 << 0)
92863d08ecSTakahiro Shimizu #define PCH_CC_TA		(1 << 1)
93863d08ecSTakahiro Shimizu 
94863d08ecSTakahiro Shimizu #define PCH_CC_MODE_SHIFT	16
95863d08ecSTakahiro Shimizu #define PCH_CC_MODE_MASK	0x001F0000
96863d08ecSTakahiro Shimizu #define PCH_CC_VERSION		(1 << 31)
97863d08ecSTakahiro Shimizu #define PCH_CE_TXS		(1 << 0)
98863d08ecSTakahiro Shimizu #define PCH_CE_RXS		(1 << 1)
99863d08ecSTakahiro Shimizu #define PCH_CE_OVR		(1 << 0)
100863d08ecSTakahiro Shimizu #define PCH_CE_VAL		(1 << 1)
101863d08ecSTakahiro Shimizu #define PCH_ECS_ETH		(1 << 0)
102863d08ecSTakahiro Shimizu 
103863d08ecSTakahiro Shimizu #define PCH_ECS_CAN		(1 << 1)
104863d08ecSTakahiro Shimizu 
105863d08ecSTakahiro Shimizu #define PCH_IEEE1588_ETH	(1 << 0)
106863d08ecSTakahiro Shimizu #define PCH_IEEE1588_CAN	(1 << 1)
107287f93deSLee Jones 
108287f93deSLee Jones /*
109863d08ecSTakahiro Shimizu  * struct pch_dev - Driver private data
110863d08ecSTakahiro Shimizu  */
111863d08ecSTakahiro Shimizu struct pch_dev {
1127d3ac5c7SSahara 	struct pch_ts_regs __iomem *regs;
113863d08ecSTakahiro Shimizu 	struct ptp_clock *ptp_clock;
114863d08ecSTakahiro Shimizu 	struct ptp_clock_info caps;
115863d08ecSTakahiro Shimizu 	int exts0_enabled;
116863d08ecSTakahiro Shimizu 	int exts1_enabled;
117863d08ecSTakahiro Shimizu 
118863d08ecSTakahiro Shimizu 	u32 mem_base;
119863d08ecSTakahiro Shimizu 	u32 mem_size;
120863d08ecSTakahiro Shimizu 	u32 irq;
121863d08ecSTakahiro Shimizu 	struct pci_dev *pdev;
122863d08ecSTakahiro Shimizu 	spinlock_t register_lock;
123863d08ecSTakahiro Shimizu };
124863d08ecSTakahiro Shimizu 
125287f93deSLee Jones /*
126863d08ecSTakahiro Shimizu  * struct pch_params - 1588 module parameter
127863d08ecSTakahiro Shimizu  */
128863d08ecSTakahiro Shimizu struct pch_params {
129863d08ecSTakahiro Shimizu 	u8 station[STATION_ADDR_LEN];
130863d08ecSTakahiro Shimizu };
131863d08ecSTakahiro Shimizu 
132863d08ecSTakahiro Shimizu /* structure to hold the module parameters */
133863d08ecSTakahiro Shimizu static struct pch_params pch_param = {
134863d08ecSTakahiro Shimizu 	"00:00:00:00:00:00"
135863d08ecSTakahiro Shimizu };
136863d08ecSTakahiro Shimizu 
137863d08ecSTakahiro Shimizu /*
138863d08ecSTakahiro Shimizu  * Register access functions
139863d08ecSTakahiro Shimizu  */
140863d08ecSTakahiro Shimizu static inline void pch_eth_enable_set(struct pch_dev *chip)
141863d08ecSTakahiro Shimizu {
142863d08ecSTakahiro Shimizu 	u32 val;
143863d08ecSTakahiro Shimizu 	/* SET the eth_enable bit */
144863d08ecSTakahiro Shimizu 	val = ioread32(&chip->regs->ts_sel) | (PCH_ECS_ETH);
145863d08ecSTakahiro Shimizu 	iowrite32(val, (&chip->regs->ts_sel));
146863d08ecSTakahiro Shimizu }
147863d08ecSTakahiro Shimizu 
1487d3ac5c7SSahara static u64 pch_systime_read(struct pch_ts_regs __iomem *regs)
149863d08ecSTakahiro Shimizu {
150863d08ecSTakahiro Shimizu 	u64 ns;
151863d08ecSTakahiro Shimizu 
1528664d49aSAndy Shevchenko 	ns = ioread64_lo_hi(&regs->systime_lo);
153863d08ecSTakahiro Shimizu 
1548664d49aSAndy Shevchenko 	return ns << TICKS_NS_SHIFT;
155863d08ecSTakahiro Shimizu }
156863d08ecSTakahiro Shimizu 
1577d3ac5c7SSahara static void pch_systime_write(struct pch_ts_regs __iomem *regs, u64 ns)
158863d08ecSTakahiro Shimizu {
1598664d49aSAndy Shevchenko 	iowrite64_lo_hi(ns >> TICKS_NS_SHIFT, &regs->systime_lo);
160863d08ecSTakahiro Shimizu }
161863d08ecSTakahiro Shimizu 
162863d08ecSTakahiro Shimizu static inline void pch_block_reset(struct pch_dev *chip)
163863d08ecSTakahiro Shimizu {
164863d08ecSTakahiro Shimizu 	u32 val;
165863d08ecSTakahiro Shimizu 	/* Reset Hardware Assist block */
166863d08ecSTakahiro Shimizu 	val = ioread32(&chip->regs->control) | PCH_TSC_RESET;
167863d08ecSTakahiro Shimizu 	iowrite32(val, (&chip->regs->control));
168863d08ecSTakahiro Shimizu 	val = val & ~PCH_TSC_RESET;
169863d08ecSTakahiro Shimizu 	iowrite32(val, (&chip->regs->control));
170863d08ecSTakahiro Shimizu }
171863d08ecSTakahiro Shimizu 
172863d08ecSTakahiro Shimizu void pch_ch_control_write(struct pci_dev *pdev, u32 val)
173863d08ecSTakahiro Shimizu {
174863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
175863d08ecSTakahiro Shimizu 
176863d08ecSTakahiro Shimizu 	iowrite32(val, (&chip->regs->ch_control));
177863d08ecSTakahiro Shimizu }
178863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_control_write);
179863d08ecSTakahiro Shimizu 
180863d08ecSTakahiro Shimizu u32 pch_ch_event_read(struct pci_dev *pdev)
181863d08ecSTakahiro Shimizu {
182863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
183863d08ecSTakahiro Shimizu 	u32 val;
184863d08ecSTakahiro Shimizu 
185863d08ecSTakahiro Shimizu 	val = ioread32(&chip->regs->ch_event);
186863d08ecSTakahiro Shimizu 
187863d08ecSTakahiro Shimizu 	return val;
188863d08ecSTakahiro Shimizu }
189863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_event_read);
190863d08ecSTakahiro Shimizu 
191863d08ecSTakahiro Shimizu void pch_ch_event_write(struct pci_dev *pdev, u32 val)
192863d08ecSTakahiro Shimizu {
193863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
194863d08ecSTakahiro Shimizu 
195863d08ecSTakahiro Shimizu 	iowrite32(val, (&chip->regs->ch_event));
196863d08ecSTakahiro Shimizu }
197863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_event_write);
198863d08ecSTakahiro Shimizu 
199863d08ecSTakahiro Shimizu u32 pch_src_uuid_lo_read(struct pci_dev *pdev)
200863d08ecSTakahiro Shimizu {
201863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
202863d08ecSTakahiro Shimizu 	u32 val;
203863d08ecSTakahiro Shimizu 
204863d08ecSTakahiro Shimizu 	val = ioread32(&chip->regs->src_uuid_lo);
205863d08ecSTakahiro Shimizu 
206863d08ecSTakahiro Shimizu 	return val;
207863d08ecSTakahiro Shimizu }
208863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_src_uuid_lo_read);
209863d08ecSTakahiro Shimizu 
210863d08ecSTakahiro Shimizu u32 pch_src_uuid_hi_read(struct pci_dev *pdev)
211863d08ecSTakahiro Shimizu {
212863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
213863d08ecSTakahiro Shimizu 	u32 val;
214863d08ecSTakahiro Shimizu 
215863d08ecSTakahiro Shimizu 	val = ioread32(&chip->regs->src_uuid_hi);
216863d08ecSTakahiro Shimizu 
217863d08ecSTakahiro Shimizu 	return val;
218863d08ecSTakahiro Shimizu }
219863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_src_uuid_hi_read);
220863d08ecSTakahiro Shimizu 
221863d08ecSTakahiro Shimizu u64 pch_rx_snap_read(struct pci_dev *pdev)
222863d08ecSTakahiro Shimizu {
223863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
224863d08ecSTakahiro Shimizu 	u64 ns;
225863d08ecSTakahiro Shimizu 
2268664d49aSAndy Shevchenko 	ns = ioread64_lo_hi(&chip->regs->rx_snap_lo);
227863d08ecSTakahiro Shimizu 
2288664d49aSAndy Shevchenko 	return ns << TICKS_NS_SHIFT;
229863d08ecSTakahiro Shimizu }
230863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_rx_snap_read);
231863d08ecSTakahiro Shimizu 
232863d08ecSTakahiro Shimizu u64 pch_tx_snap_read(struct pci_dev *pdev)
233863d08ecSTakahiro Shimizu {
234863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
235863d08ecSTakahiro Shimizu 	u64 ns;
236863d08ecSTakahiro Shimizu 
2378664d49aSAndy Shevchenko 	ns = ioread64_lo_hi(&chip->regs->tx_snap_lo);
238863d08ecSTakahiro Shimizu 
2398664d49aSAndy Shevchenko 	return ns << TICKS_NS_SHIFT;
240863d08ecSTakahiro Shimizu }
241863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_tx_snap_read);
242863d08ecSTakahiro Shimizu 
243863d08ecSTakahiro Shimizu /* This function enables all 64 bits in system time registers [high & low].
244863d08ecSTakahiro Shimizu This is a work-around for non continuous value in the SystemTime Register*/
245863d08ecSTakahiro Shimizu static void pch_set_system_time_count(struct pch_dev *chip)
246863d08ecSTakahiro Shimizu {
247863d08ecSTakahiro Shimizu 	iowrite32(0x01, &chip->regs->stl_max_set_en);
248863d08ecSTakahiro Shimizu 	iowrite32(0xFFFFFFFF, &chip->regs->stl_max_set);
249863d08ecSTakahiro Shimizu 	iowrite32(0x00, &chip->regs->stl_max_set_en);
250863d08ecSTakahiro Shimizu }
251863d08ecSTakahiro Shimizu 
252863d08ecSTakahiro Shimizu static void pch_reset(struct pch_dev *chip)
253863d08ecSTakahiro Shimizu {
254863d08ecSTakahiro Shimizu 	/* Reset Hardware Assist */
255863d08ecSTakahiro Shimizu 	pch_block_reset(chip);
256863d08ecSTakahiro Shimizu 
257863d08ecSTakahiro Shimizu 	/* enable all 32 bits in system time registers */
258863d08ecSTakahiro Shimizu 	pch_set_system_time_count(chip);
259863d08ecSTakahiro Shimizu }
260863d08ecSTakahiro Shimizu 
261863d08ecSTakahiro Shimizu /**
262863d08ecSTakahiro Shimizu  * pch_set_station_address() - This API sets the station address used by
263863d08ecSTakahiro Shimizu  *				    IEEE 1588 hardware when looking at PTP
264863d08ecSTakahiro Shimizu  *				    traffic on the  ethernet interface
265863d08ecSTakahiro Shimizu  * @addr:	dress which contain the column separated address to be used.
266287f93deSLee Jones  * @pdev:	PCI device.
267863d08ecSTakahiro Shimizu  */
26817cdedf3STakahiro Shimizu int pch_set_station_address(u8 *addr, struct pci_dev *pdev)
269863d08ecSTakahiro Shimizu {
270863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
2714e76b5c1SAndy Shevchenko 	bool valid;
2724e76b5c1SAndy Shevchenko 	u64 mac;
273863d08ecSTakahiro Shimizu 
274863d08ecSTakahiro Shimizu 	/* Verify the parameter */
2757d3ac5c7SSahara 	if ((chip->regs == NULL) || addr == (u8 *)NULL) {
276863d08ecSTakahiro Shimizu 		dev_err(&pdev->dev,
277863d08ecSTakahiro Shimizu 			"invalid params returning PCH_INVALIDPARAM\n");
278863d08ecSTakahiro Shimizu 		return PCH_INVALIDPARAM;
279863d08ecSTakahiro Shimizu 	}
280863d08ecSTakahiro Shimizu 
2814e76b5c1SAndy Shevchenko 	valid = mac_pton(addr, (u8 *)&mac);
2824e76b5c1SAndy Shevchenko 	if (!valid) {
2834e76b5c1SAndy Shevchenko 		dev_err(&pdev->dev, "invalid params returning PCH_INVALIDPARAM\n");
284863d08ecSTakahiro Shimizu 		return PCH_INVALIDPARAM;
285863d08ecSTakahiro Shimizu 	}
286863d08ecSTakahiro Shimizu 
287863d08ecSTakahiro Shimizu 	dev_dbg(&pdev->dev, "invoking pch_station_set\n");
2888664d49aSAndy Shevchenko 	iowrite64_lo_hi(mac, &chip->regs->ts_st);
289863d08ecSTakahiro Shimizu 	return 0;
290863d08ecSTakahiro Shimizu }
29117cdedf3STakahiro Shimizu EXPORT_SYMBOL(pch_set_station_address);
292863d08ecSTakahiro Shimizu 
293863d08ecSTakahiro Shimizu /*
294863d08ecSTakahiro Shimizu  * Interrupt service routine
295863d08ecSTakahiro Shimizu  */
296863d08ecSTakahiro Shimizu static irqreturn_t isr(int irq, void *priv)
297863d08ecSTakahiro Shimizu {
298863d08ecSTakahiro Shimizu 	struct pch_dev *pch_dev = priv;
2997d3ac5c7SSahara 	struct pch_ts_regs __iomem *regs = pch_dev->regs;
300863d08ecSTakahiro Shimizu 	struct ptp_clock_event event;
301d09adf61SAndy Shevchenko 	u32 ack = 0, val;
302863d08ecSTakahiro Shimizu 
303863d08ecSTakahiro Shimizu 	val = ioread32(&regs->event);
304863d08ecSTakahiro Shimizu 
305863d08ecSTakahiro Shimizu 	if (val & PCH_TSE_SNS) {
306863d08ecSTakahiro Shimizu 		ack |= PCH_TSE_SNS;
307863d08ecSTakahiro Shimizu 		if (pch_dev->exts0_enabled) {
308863d08ecSTakahiro Shimizu 			event.type = PTP_CLOCK_EXTTS;
309863d08ecSTakahiro Shimizu 			event.index = 0;
310d09adf61SAndy Shevchenko 			event.timestamp = ioread64_hi_lo(&regs->asms_hi);
311863d08ecSTakahiro Shimizu 			event.timestamp <<= TICKS_NS_SHIFT;
312863d08ecSTakahiro Shimizu 			ptp_clock_event(pch_dev->ptp_clock, &event);
313863d08ecSTakahiro Shimizu 		}
314863d08ecSTakahiro Shimizu 	}
315863d08ecSTakahiro Shimizu 
316863d08ecSTakahiro Shimizu 	if (val & PCH_TSE_SNM) {
317863d08ecSTakahiro Shimizu 		ack |= PCH_TSE_SNM;
318863d08ecSTakahiro Shimizu 		if (pch_dev->exts1_enabled) {
319863d08ecSTakahiro Shimizu 			event.type = PTP_CLOCK_EXTTS;
320863d08ecSTakahiro Shimizu 			event.index = 1;
321d09adf61SAndy Shevchenko 			event.timestamp = ioread64_hi_lo(&regs->asms_hi);
322863d08ecSTakahiro Shimizu 			event.timestamp <<= TICKS_NS_SHIFT;
323863d08ecSTakahiro Shimizu 			ptp_clock_event(pch_dev->ptp_clock, &event);
324863d08ecSTakahiro Shimizu 		}
325863d08ecSTakahiro Shimizu 	}
326863d08ecSTakahiro Shimizu 
327863d08ecSTakahiro Shimizu 	if (val & PCH_TSE_TTIPEND)
328863d08ecSTakahiro Shimizu 		ack |= PCH_TSE_TTIPEND; /* this bit seems to be always set */
329863d08ecSTakahiro Shimizu 
330863d08ecSTakahiro Shimizu 	if (ack) {
331863d08ecSTakahiro Shimizu 		iowrite32(ack, &regs->event);
332863d08ecSTakahiro Shimizu 		return IRQ_HANDLED;
333863d08ecSTakahiro Shimizu 	} else
334863d08ecSTakahiro Shimizu 		return IRQ_NONE;
335863d08ecSTakahiro Shimizu }
336863d08ecSTakahiro Shimizu 
337863d08ecSTakahiro Shimizu /*
338863d08ecSTakahiro Shimizu  * PTP clock operations
339863d08ecSTakahiro Shimizu  */
340863d08ecSTakahiro Shimizu 
341863d08ecSTakahiro Shimizu static int ptp_pch_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
342863d08ecSTakahiro Shimizu {
343863d08ecSTakahiro Shimizu 	u64 adj;
344863d08ecSTakahiro Shimizu 	u32 diff, addend;
345863d08ecSTakahiro Shimizu 	int neg_adj = 0;
346863d08ecSTakahiro Shimizu 	struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps);
3477d3ac5c7SSahara 	struct pch_ts_regs __iomem *regs = pch_dev->regs;
348863d08ecSTakahiro Shimizu 
349863d08ecSTakahiro Shimizu 	if (ppb < 0) {
350863d08ecSTakahiro Shimizu 		neg_adj = 1;
351863d08ecSTakahiro Shimizu 		ppb = -ppb;
352863d08ecSTakahiro Shimizu 	}
353863d08ecSTakahiro Shimizu 	addend = DEFAULT_ADDEND;
354863d08ecSTakahiro Shimizu 	adj = addend;
355863d08ecSTakahiro Shimizu 	adj *= ppb;
356863d08ecSTakahiro Shimizu 	diff = div_u64(adj, 1000000000ULL);
357863d08ecSTakahiro Shimizu 
358863d08ecSTakahiro Shimizu 	addend = neg_adj ? addend - diff : addend + diff;
359863d08ecSTakahiro Shimizu 
360863d08ecSTakahiro Shimizu 	iowrite32(addend, &regs->addend);
361863d08ecSTakahiro Shimizu 
362863d08ecSTakahiro Shimizu 	return 0;
363863d08ecSTakahiro Shimizu }
364863d08ecSTakahiro Shimizu 
365863d08ecSTakahiro Shimizu static int ptp_pch_adjtime(struct ptp_clock_info *ptp, s64 delta)
366863d08ecSTakahiro Shimizu {
367863d08ecSTakahiro Shimizu 	s64 now;
368863d08ecSTakahiro Shimizu 	unsigned long flags;
369863d08ecSTakahiro Shimizu 	struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps);
3707d3ac5c7SSahara 	struct pch_ts_regs __iomem *regs = pch_dev->regs;
371863d08ecSTakahiro Shimizu 
372863d08ecSTakahiro Shimizu 	spin_lock_irqsave(&pch_dev->register_lock, flags);
373863d08ecSTakahiro Shimizu 	now = pch_systime_read(regs);
374863d08ecSTakahiro Shimizu 	now += delta;
375863d08ecSTakahiro Shimizu 	pch_systime_write(regs, now);
376863d08ecSTakahiro Shimizu 	spin_unlock_irqrestore(&pch_dev->register_lock, flags);
377863d08ecSTakahiro Shimizu 
378863d08ecSTakahiro Shimizu 	return 0;
379863d08ecSTakahiro Shimizu }
380863d08ecSTakahiro Shimizu 
381a043a729SRichard Cochran static int ptp_pch_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
382863d08ecSTakahiro Shimizu {
383863d08ecSTakahiro Shimizu 	u64 ns;
384863d08ecSTakahiro Shimizu 	unsigned long flags;
385863d08ecSTakahiro Shimizu 	struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps);
3867d3ac5c7SSahara 	struct pch_ts_regs __iomem *regs = pch_dev->regs;
387863d08ecSTakahiro Shimizu 
388863d08ecSTakahiro Shimizu 	spin_lock_irqsave(&pch_dev->register_lock, flags);
389863d08ecSTakahiro Shimizu 	ns = pch_systime_read(regs);
390863d08ecSTakahiro Shimizu 	spin_unlock_irqrestore(&pch_dev->register_lock, flags);
391863d08ecSTakahiro Shimizu 
39280e95f47SYueHaibing 	*ts = ns_to_timespec64(ns);
393863d08ecSTakahiro Shimizu 	return 0;
394863d08ecSTakahiro Shimizu }
395863d08ecSTakahiro Shimizu 
396863d08ecSTakahiro Shimizu static int ptp_pch_settime(struct ptp_clock_info *ptp,
397a043a729SRichard Cochran 			   const struct timespec64 *ts)
398863d08ecSTakahiro Shimizu {
399863d08ecSTakahiro Shimizu 	u64 ns;
400863d08ecSTakahiro Shimizu 	unsigned long flags;
401863d08ecSTakahiro Shimizu 	struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps);
4027d3ac5c7SSahara 	struct pch_ts_regs __iomem *regs = pch_dev->regs;
403863d08ecSTakahiro Shimizu 
40480e95f47SYueHaibing 	ns = timespec64_to_ns(ts);
405863d08ecSTakahiro Shimizu 
406863d08ecSTakahiro Shimizu 	spin_lock_irqsave(&pch_dev->register_lock, flags);
407863d08ecSTakahiro Shimizu 	pch_systime_write(regs, ns);
408863d08ecSTakahiro Shimizu 	spin_unlock_irqrestore(&pch_dev->register_lock, flags);
409863d08ecSTakahiro Shimizu 
410863d08ecSTakahiro Shimizu 	return 0;
411863d08ecSTakahiro Shimizu }
412863d08ecSTakahiro Shimizu 
413863d08ecSTakahiro Shimizu static int ptp_pch_enable(struct ptp_clock_info *ptp,
414863d08ecSTakahiro Shimizu 			  struct ptp_clock_request *rq, int on)
415863d08ecSTakahiro Shimizu {
416863d08ecSTakahiro Shimizu 	struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps);
417863d08ecSTakahiro Shimizu 
418863d08ecSTakahiro Shimizu 	switch (rq->type) {
419863d08ecSTakahiro Shimizu 	case PTP_CLK_REQ_EXTTS:
420863d08ecSTakahiro Shimizu 		switch (rq->extts.index) {
421863d08ecSTakahiro Shimizu 		case 0:
422863d08ecSTakahiro Shimizu 			pch_dev->exts0_enabled = on ? 1 : 0;
423863d08ecSTakahiro Shimizu 			break;
424863d08ecSTakahiro Shimizu 		case 1:
425863d08ecSTakahiro Shimizu 			pch_dev->exts1_enabled = on ? 1 : 0;
426863d08ecSTakahiro Shimizu 			break;
427863d08ecSTakahiro Shimizu 		default:
428863d08ecSTakahiro Shimizu 			return -EINVAL;
429863d08ecSTakahiro Shimizu 		}
430863d08ecSTakahiro Shimizu 		return 0;
431863d08ecSTakahiro Shimizu 	default:
432863d08ecSTakahiro Shimizu 		break;
433863d08ecSTakahiro Shimizu 	}
434863d08ecSTakahiro Shimizu 
435863d08ecSTakahiro Shimizu 	return -EOPNOTSUPP;
436863d08ecSTakahiro Shimizu }
437863d08ecSTakahiro Shimizu 
4387d47e9a2SBhumika Goyal static const struct ptp_clock_info ptp_pch_caps = {
439863d08ecSTakahiro Shimizu 	.owner		= THIS_MODULE,
440863d08ecSTakahiro Shimizu 	.name		= "PCH timer",
441863d08ecSTakahiro Shimizu 	.max_adj	= 50000000,
442863d08ecSTakahiro Shimizu 	.n_ext_ts	= N_EXT_TS,
4434986b4f0SRichard Cochran 	.n_pins		= 0,
444863d08ecSTakahiro Shimizu 	.pps		= 0,
445863d08ecSTakahiro Shimizu 	.adjfreq	= ptp_pch_adjfreq,
446863d08ecSTakahiro Shimizu 	.adjtime	= ptp_pch_adjtime,
447a043a729SRichard Cochran 	.gettime64	= ptp_pch_gettime,
448a043a729SRichard Cochran 	.settime64	= ptp_pch_settime,
449863d08ecSTakahiro Shimizu 	.enable		= ptp_pch_enable,
450863d08ecSTakahiro Shimizu };
451863d08ecSTakahiro Shimizu 
452863d08ecSTakahiro Shimizu #define pch_suspend NULL
453863d08ecSTakahiro Shimizu #define pch_resume NULL
454863d08ecSTakahiro Shimizu 
455b1f7c8ccSBill Pemberton static void pch_remove(struct pci_dev *pdev)
456863d08ecSTakahiro Shimizu {
457863d08ecSTakahiro Shimizu 	struct pch_dev *chip = pci_get_drvdata(pdev);
458863d08ecSTakahiro Shimizu 
459863d08ecSTakahiro Shimizu 	ptp_clock_unregister(chip->ptp_clock);
460863d08ecSTakahiro Shimizu 	/* free the interrupt */
461863d08ecSTakahiro Shimizu 	if (pdev->irq != 0)
462863d08ecSTakahiro Shimizu 		free_irq(pdev->irq, chip);
463863d08ecSTakahiro Shimizu 
464863d08ecSTakahiro Shimizu 	/* unmap the virtual IO memory space */
4657d3ac5c7SSahara 	if (chip->regs != NULL) {
466863d08ecSTakahiro Shimizu 		iounmap(chip->regs);
4677d3ac5c7SSahara 		chip->regs = NULL;
468863d08ecSTakahiro Shimizu 	}
469863d08ecSTakahiro Shimizu 	/* release the reserved IO memory space */
470863d08ecSTakahiro Shimizu 	if (chip->mem_base != 0) {
471863d08ecSTakahiro Shimizu 		release_mem_region(chip->mem_base, chip->mem_size);
472863d08ecSTakahiro Shimizu 		chip->mem_base = 0;
473863d08ecSTakahiro Shimizu 	}
474863d08ecSTakahiro Shimizu 	pci_disable_device(pdev);
475863d08ecSTakahiro Shimizu 	kfree(chip);
476863d08ecSTakahiro Shimizu 	dev_info(&pdev->dev, "complete\n");
477863d08ecSTakahiro Shimizu }
478863d08ecSTakahiro Shimizu 
4795c0a4256SBill Pemberton static s32
480863d08ecSTakahiro Shimizu pch_probe(struct pci_dev *pdev, const struct pci_device_id *id)
481863d08ecSTakahiro Shimizu {
482863d08ecSTakahiro Shimizu 	s32 ret;
483863d08ecSTakahiro Shimizu 	unsigned long flags;
484863d08ecSTakahiro Shimizu 	struct pch_dev *chip;
485863d08ecSTakahiro Shimizu 
486863d08ecSTakahiro Shimizu 	chip = kzalloc(sizeof(struct pch_dev), GFP_KERNEL);
487863d08ecSTakahiro Shimizu 	if (chip == NULL)
488863d08ecSTakahiro Shimizu 		return -ENOMEM;
489863d08ecSTakahiro Shimizu 
490863d08ecSTakahiro Shimizu 	/* enable the 1588 pci device */
491863d08ecSTakahiro Shimizu 	ret = pci_enable_device(pdev);
492863d08ecSTakahiro Shimizu 	if (ret != 0) {
493863d08ecSTakahiro Shimizu 		dev_err(&pdev->dev, "could not enable the pci device\n");
494863d08ecSTakahiro Shimizu 		goto err_pci_en;
495863d08ecSTakahiro Shimizu 	}
496863d08ecSTakahiro Shimizu 
497863d08ecSTakahiro Shimizu 	chip->mem_base = pci_resource_start(pdev, IO_MEM_BAR);
498863d08ecSTakahiro Shimizu 	if (!chip->mem_base) {
499863d08ecSTakahiro Shimizu 		dev_err(&pdev->dev, "could not locate IO memory address\n");
500863d08ecSTakahiro Shimizu 		ret = -ENODEV;
501863d08ecSTakahiro Shimizu 		goto err_pci_start;
502863d08ecSTakahiro Shimizu 	}
503863d08ecSTakahiro Shimizu 
504863d08ecSTakahiro Shimizu 	/* retrieve the available length of the IO memory space */
505863d08ecSTakahiro Shimizu 	chip->mem_size = pci_resource_len(pdev, IO_MEM_BAR);
506863d08ecSTakahiro Shimizu 
507863d08ecSTakahiro Shimizu 	/* allocate the memory for the device registers */
508863d08ecSTakahiro Shimizu 	if (!request_mem_region(chip->mem_base, chip->mem_size, "1588_regs")) {
509863d08ecSTakahiro Shimizu 		dev_err(&pdev->dev,
510863d08ecSTakahiro Shimizu 			"could not allocate register memory space\n");
511863d08ecSTakahiro Shimizu 		ret = -EBUSY;
512863d08ecSTakahiro Shimizu 		goto err_req_mem_region;
513863d08ecSTakahiro Shimizu 	}
514863d08ecSTakahiro Shimizu 
515863d08ecSTakahiro Shimizu 	/* get the virtual address to the 1588 registers */
516863d08ecSTakahiro Shimizu 	chip->regs = ioremap(chip->mem_base, chip->mem_size);
517863d08ecSTakahiro Shimizu 
518863d08ecSTakahiro Shimizu 	if (!chip->regs) {
519863d08ecSTakahiro Shimizu 		dev_err(&pdev->dev, "Could not get virtual address\n");
520863d08ecSTakahiro Shimizu 		ret = -ENOMEM;
521863d08ecSTakahiro Shimizu 		goto err_ioremap;
522863d08ecSTakahiro Shimizu 	}
523863d08ecSTakahiro Shimizu 
524863d08ecSTakahiro Shimizu 	chip->caps = ptp_pch_caps;
5251ef76158SRichard Cochran 	chip->ptp_clock = ptp_clock_register(&chip->caps, &pdev->dev);
5260d8c3e77SWei Yongjun 	if (IS_ERR(chip->ptp_clock)) {
5270d8c3e77SWei Yongjun 		ret = PTR_ERR(chip->ptp_clock);
5280d8c3e77SWei Yongjun 		goto err_ptp_clock_reg;
5290d8c3e77SWei Yongjun 	}
530863d08ecSTakahiro Shimizu 
531863d08ecSTakahiro Shimizu 	spin_lock_init(&chip->register_lock);
532863d08ecSTakahiro Shimizu 
533863d08ecSTakahiro Shimizu 	ret = request_irq(pdev->irq, &isr, IRQF_SHARED, KBUILD_MODNAME, chip);
534863d08ecSTakahiro Shimizu 	if (ret != 0) {
535863d08ecSTakahiro Shimizu 		dev_err(&pdev->dev, "failed to get irq %d\n", pdev->irq);
536863d08ecSTakahiro Shimizu 		goto err_req_irq;
537863d08ecSTakahiro Shimizu 	}
538863d08ecSTakahiro Shimizu 
539863d08ecSTakahiro Shimizu 	/* indicate success */
540863d08ecSTakahiro Shimizu 	chip->irq = pdev->irq;
541863d08ecSTakahiro Shimizu 	chip->pdev = pdev;
542863d08ecSTakahiro Shimizu 	pci_set_drvdata(pdev, chip);
543863d08ecSTakahiro Shimizu 
544863d08ecSTakahiro Shimizu 	spin_lock_irqsave(&chip->register_lock, flags);
545863d08ecSTakahiro Shimizu 	/* reset the ieee1588 h/w */
546863d08ecSTakahiro Shimizu 	pch_reset(chip);
547863d08ecSTakahiro Shimizu 
548863d08ecSTakahiro Shimizu 	iowrite32(DEFAULT_ADDEND, &chip->regs->addend);
5498664d49aSAndy Shevchenko 	iowrite64_lo_hi(1, &chip->regs->trgt_lo);
550863d08ecSTakahiro Shimizu 	iowrite32(PCH_TSE_TTIPEND, &chip->regs->event);
551863d08ecSTakahiro Shimizu 
552863d08ecSTakahiro Shimizu 	pch_eth_enable_set(chip);
553863d08ecSTakahiro Shimizu 
554863d08ecSTakahiro Shimizu 	if (strcmp(pch_param.station, "00:00:00:00:00:00") != 0) {
555863d08ecSTakahiro Shimizu 		if (pch_set_station_address(pch_param.station, pdev) != 0) {
556863d08ecSTakahiro Shimizu 			dev_err(&pdev->dev,
557863d08ecSTakahiro Shimizu 			"Invalid station address parameter\n"
558863d08ecSTakahiro Shimizu 			"Module loaded but station address not set correctly\n"
559863d08ecSTakahiro Shimizu 			);
560863d08ecSTakahiro Shimizu 		}
561863d08ecSTakahiro Shimizu 	}
562863d08ecSTakahiro Shimizu 	spin_unlock_irqrestore(&chip->register_lock, flags);
563863d08ecSTakahiro Shimizu 	return 0;
564863d08ecSTakahiro Shimizu 
565863d08ecSTakahiro Shimizu err_req_irq:
566863d08ecSTakahiro Shimizu 	ptp_clock_unregister(chip->ptp_clock);
5670d8c3e77SWei Yongjun err_ptp_clock_reg:
568863d08ecSTakahiro Shimizu 	iounmap(chip->regs);
5697d3ac5c7SSahara 	chip->regs = NULL;
570863d08ecSTakahiro Shimizu 
571863d08ecSTakahiro Shimizu err_ioremap:
572863d08ecSTakahiro Shimizu 	release_mem_region(chip->mem_base, chip->mem_size);
573863d08ecSTakahiro Shimizu 
574863d08ecSTakahiro Shimizu err_req_mem_region:
575863d08ecSTakahiro Shimizu 	chip->mem_base = 0;
576863d08ecSTakahiro Shimizu 
577863d08ecSTakahiro Shimizu err_pci_start:
578863d08ecSTakahiro Shimizu 	pci_disable_device(pdev);
579863d08ecSTakahiro Shimizu 
580863d08ecSTakahiro Shimizu err_pci_en:
581863d08ecSTakahiro Shimizu 	kfree(chip);
582863d08ecSTakahiro Shimizu 	dev_err(&pdev->dev, "probe failed(ret=0x%x)\n", ret);
583863d08ecSTakahiro Shimizu 
584863d08ecSTakahiro Shimizu 	return ret;
585863d08ecSTakahiro Shimizu }
586863d08ecSTakahiro Shimizu 
5879baa3c34SBenoit Taine static const struct pci_device_id pch_ieee1588_pcidev_id[] = {
588863d08ecSTakahiro Shimizu 	{
589863d08ecSTakahiro Shimizu 	  .vendor = PCI_VENDOR_ID_INTEL,
590863d08ecSTakahiro Shimizu 	  .device = PCI_DEVICE_ID_PCH_1588
591863d08ecSTakahiro Shimizu 	 },
592863d08ecSTakahiro Shimizu 	{0}
593863d08ecSTakahiro Shimizu };
5947cd8b154SAndy Shevchenko MODULE_DEVICE_TABLE(pci, pch_ieee1588_pcidev_id);
595863d08ecSTakahiro Shimizu 
5964b88b9ceSVaibhav Gupta static SIMPLE_DEV_PM_OPS(pch_pm_ops, pch_suspend, pch_resume);
5974b88b9ceSVaibhav Gupta 
598d8d78949SDavid S. Miller static struct pci_driver pch_driver = {
599863d08ecSTakahiro Shimizu 	.name = KBUILD_MODNAME,
600863d08ecSTakahiro Shimizu 	.id_table = pch_ieee1588_pcidev_id,
601863d08ecSTakahiro Shimizu 	.probe = pch_probe,
602863d08ecSTakahiro Shimizu 	.remove = pch_remove,
6034b88b9ceSVaibhav Gupta 	.driver.pm = &pch_pm_ops,
604863d08ecSTakahiro Shimizu };
605*3fa66d3dSAndy Shevchenko module_pci_driver(pch_driver);
606863d08ecSTakahiro Shimizu 
6077d3ac5c7SSahara module_param_string(station,
6087d3ac5c7SSahara 		    pch_param.station, sizeof(pch_param.station), 0444);
609863d08ecSTakahiro Shimizu MODULE_PARM_DESC(station,
61055c31b5bSJiri Benc 	 "IEEE 1588 station address to use - colon separated hex values");
611863d08ecSTakahiro Shimizu 
612863d08ecSTakahiro Shimizu MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>");
613863d08ecSTakahiro Shimizu MODULE_DESCRIPTION("PTP clock using the EG20T timer");
614863d08ecSTakahiro Shimizu MODULE_LICENSE("GPL");
615