1873e65bcSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2863d08ecSTakahiro Shimizu /* 3863d08ecSTakahiro Shimizu * PTP 1588 clock using the EG20T PCH 4863d08ecSTakahiro Shimizu * 5863d08ecSTakahiro Shimizu * Copyright (C) 2010 OMICRON electronics GmbH 6863d08ecSTakahiro Shimizu * Copyright (C) 2011-2012 LAPIS SEMICONDUCTOR Co., LTD. 7863d08ecSTakahiro Shimizu * 8863d08ecSTakahiro Shimizu * This code was derived from the IXP46X driver. 9863d08ecSTakahiro Shimizu */ 10863d08ecSTakahiro Shimizu 11863d08ecSTakahiro Shimizu #include <linux/device.h> 12863d08ecSTakahiro Shimizu #include <linux/err.h> 13863d08ecSTakahiro Shimizu #include <linux/init.h> 14863d08ecSTakahiro Shimizu #include <linux/interrupt.h> 15863d08ecSTakahiro Shimizu #include <linux/io.h> 16863d08ecSTakahiro Shimizu #include <linux/irq.h> 17863d08ecSTakahiro Shimizu #include <linux/kernel.h> 18863d08ecSTakahiro Shimizu #include <linux/module.h> 19863d08ecSTakahiro Shimizu #include <linux/pci.h> 20863d08ecSTakahiro Shimizu #include <linux/ptp_clock_kernel.h> 21f90fc37fSLee Jones #include <linux/ptp_pch.h> 22769b0dafSGeert Uytterhoeven #include <linux/slab.h> 23863d08ecSTakahiro Shimizu 24863d08ecSTakahiro Shimizu #define STATION_ADDR_LEN 20 25863d08ecSTakahiro Shimizu #define PCI_DEVICE_ID_PCH_1588 0x8819 26863d08ecSTakahiro Shimizu #define IO_MEM_BAR 1 27863d08ecSTakahiro Shimizu 28863d08ecSTakahiro Shimizu #define DEFAULT_ADDEND 0xA0000000 29863d08ecSTakahiro Shimizu #define TICKS_NS_SHIFT 5 30863d08ecSTakahiro Shimizu #define N_EXT_TS 2 31863d08ecSTakahiro Shimizu 32863d08ecSTakahiro Shimizu enum pch_status { 33863d08ecSTakahiro Shimizu PCH_SUCCESS, 34863d08ecSTakahiro Shimizu PCH_INVALIDPARAM, 35863d08ecSTakahiro Shimizu PCH_NOTIMESTAMP, 36863d08ecSTakahiro Shimizu PCH_INTERRUPTMODEINUSE, 37863d08ecSTakahiro Shimizu PCH_FAILED, 38863d08ecSTakahiro Shimizu PCH_UNSUPPORTED, 39863d08ecSTakahiro Shimizu }; 40*287f93deSLee Jones 41*287f93deSLee Jones /* 42863d08ecSTakahiro Shimizu * struct pch_ts_regs - IEEE 1588 registers 43863d08ecSTakahiro Shimizu */ 44863d08ecSTakahiro Shimizu struct pch_ts_regs { 45863d08ecSTakahiro Shimizu u32 control; 46863d08ecSTakahiro Shimizu u32 event; 47863d08ecSTakahiro Shimizu u32 addend; 48863d08ecSTakahiro Shimizu u32 accum; 49863d08ecSTakahiro Shimizu u32 test; 50863d08ecSTakahiro Shimizu u32 ts_compare; 51863d08ecSTakahiro Shimizu u32 rsystime_lo; 52863d08ecSTakahiro Shimizu u32 rsystime_hi; 53863d08ecSTakahiro Shimizu u32 systime_lo; 54863d08ecSTakahiro Shimizu u32 systime_hi; 55863d08ecSTakahiro Shimizu u32 trgt_lo; 56863d08ecSTakahiro Shimizu u32 trgt_hi; 57863d08ecSTakahiro Shimizu u32 asms_lo; 58863d08ecSTakahiro Shimizu u32 asms_hi; 59863d08ecSTakahiro Shimizu u32 amms_lo; 60863d08ecSTakahiro Shimizu u32 amms_hi; 61863d08ecSTakahiro Shimizu u32 ch_control; 62863d08ecSTakahiro Shimizu u32 ch_event; 63863d08ecSTakahiro Shimizu u32 tx_snap_lo; 64863d08ecSTakahiro Shimizu u32 tx_snap_hi; 65863d08ecSTakahiro Shimizu u32 rx_snap_lo; 66863d08ecSTakahiro Shimizu u32 rx_snap_hi; 67863d08ecSTakahiro Shimizu u32 src_uuid_lo; 68863d08ecSTakahiro Shimizu u32 src_uuid_hi; 69863d08ecSTakahiro Shimizu u32 can_status; 70863d08ecSTakahiro Shimizu u32 can_snap_lo; 71863d08ecSTakahiro Shimizu u32 can_snap_hi; 72863d08ecSTakahiro Shimizu u32 ts_sel; 73863d08ecSTakahiro Shimizu u32 ts_st[6]; 74863d08ecSTakahiro Shimizu u32 reserve1[14]; 75863d08ecSTakahiro Shimizu u32 stl_max_set_en; 76863d08ecSTakahiro Shimizu u32 stl_max_set; 77863d08ecSTakahiro Shimizu u32 reserve2[13]; 78863d08ecSTakahiro Shimizu u32 srst; 79863d08ecSTakahiro Shimizu }; 80863d08ecSTakahiro Shimizu 81863d08ecSTakahiro Shimizu #define PCH_TSC_RESET (1 << 0) 82863d08ecSTakahiro Shimizu #define PCH_TSC_TTM_MASK (1 << 1) 83863d08ecSTakahiro Shimizu #define PCH_TSC_ASMS_MASK (1 << 2) 84863d08ecSTakahiro Shimizu #define PCH_TSC_AMMS_MASK (1 << 3) 85863d08ecSTakahiro Shimizu #define PCH_TSC_PPSM_MASK (1 << 4) 86863d08ecSTakahiro Shimizu #define PCH_TSE_TTIPEND (1 << 1) 87863d08ecSTakahiro Shimizu #define PCH_TSE_SNS (1 << 2) 88863d08ecSTakahiro Shimizu #define PCH_TSE_SNM (1 << 3) 89863d08ecSTakahiro Shimizu #define PCH_TSE_PPS (1 << 4) 90863d08ecSTakahiro Shimizu #define PCH_CC_MM (1 << 0) 91863d08ecSTakahiro Shimizu #define PCH_CC_TA (1 << 1) 92863d08ecSTakahiro Shimizu 93863d08ecSTakahiro Shimizu #define PCH_CC_MODE_SHIFT 16 94863d08ecSTakahiro Shimizu #define PCH_CC_MODE_MASK 0x001F0000 95863d08ecSTakahiro Shimizu #define PCH_CC_VERSION (1 << 31) 96863d08ecSTakahiro Shimizu #define PCH_CE_TXS (1 << 0) 97863d08ecSTakahiro Shimizu #define PCH_CE_RXS (1 << 1) 98863d08ecSTakahiro Shimizu #define PCH_CE_OVR (1 << 0) 99863d08ecSTakahiro Shimizu #define PCH_CE_VAL (1 << 1) 100863d08ecSTakahiro Shimizu #define PCH_ECS_ETH (1 << 0) 101863d08ecSTakahiro Shimizu 102863d08ecSTakahiro Shimizu #define PCH_ECS_CAN (1 << 1) 103863d08ecSTakahiro Shimizu #define PCH_STATION_BYTES 6 104863d08ecSTakahiro Shimizu 105863d08ecSTakahiro Shimizu #define PCH_IEEE1588_ETH (1 << 0) 106863d08ecSTakahiro Shimizu #define PCH_IEEE1588_CAN (1 << 1) 107*287f93deSLee Jones 108*287f93deSLee Jones /* 109863d08ecSTakahiro Shimizu * struct pch_dev - Driver private data 110863d08ecSTakahiro Shimizu */ 111863d08ecSTakahiro Shimizu struct pch_dev { 1127d3ac5c7SSahara struct pch_ts_regs __iomem *regs; 113863d08ecSTakahiro Shimizu struct ptp_clock *ptp_clock; 114863d08ecSTakahiro Shimizu struct ptp_clock_info caps; 115863d08ecSTakahiro Shimizu int exts0_enabled; 116863d08ecSTakahiro Shimizu int exts1_enabled; 117863d08ecSTakahiro Shimizu 118863d08ecSTakahiro Shimizu u32 mem_base; 119863d08ecSTakahiro Shimizu u32 mem_size; 120863d08ecSTakahiro Shimizu u32 irq; 121863d08ecSTakahiro Shimizu struct pci_dev *pdev; 122863d08ecSTakahiro Shimizu spinlock_t register_lock; 123863d08ecSTakahiro Shimizu }; 124863d08ecSTakahiro Shimizu 125*287f93deSLee Jones /* 126863d08ecSTakahiro Shimizu * struct pch_params - 1588 module parameter 127863d08ecSTakahiro Shimizu */ 128863d08ecSTakahiro Shimizu struct pch_params { 129863d08ecSTakahiro Shimizu u8 station[STATION_ADDR_LEN]; 130863d08ecSTakahiro Shimizu }; 131863d08ecSTakahiro Shimizu 132863d08ecSTakahiro Shimizu /* structure to hold the module parameters */ 133863d08ecSTakahiro Shimizu static struct pch_params pch_param = { 134863d08ecSTakahiro Shimizu "00:00:00:00:00:00" 135863d08ecSTakahiro Shimizu }; 136863d08ecSTakahiro Shimizu 137863d08ecSTakahiro Shimizu /* 138863d08ecSTakahiro Shimizu * Register access functions 139863d08ecSTakahiro Shimizu */ 140863d08ecSTakahiro Shimizu static inline void pch_eth_enable_set(struct pch_dev *chip) 141863d08ecSTakahiro Shimizu { 142863d08ecSTakahiro Shimizu u32 val; 143863d08ecSTakahiro Shimizu /* SET the eth_enable bit */ 144863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->ts_sel) | (PCH_ECS_ETH); 145863d08ecSTakahiro Shimizu iowrite32(val, (&chip->regs->ts_sel)); 146863d08ecSTakahiro Shimizu } 147863d08ecSTakahiro Shimizu 1487d3ac5c7SSahara static u64 pch_systime_read(struct pch_ts_regs __iomem *regs) 149863d08ecSTakahiro Shimizu { 150863d08ecSTakahiro Shimizu u64 ns; 151863d08ecSTakahiro Shimizu u32 lo, hi; 152863d08ecSTakahiro Shimizu 153863d08ecSTakahiro Shimizu lo = ioread32(®s->systime_lo); 154863d08ecSTakahiro Shimizu hi = ioread32(®s->systime_hi); 155863d08ecSTakahiro Shimizu 156863d08ecSTakahiro Shimizu ns = ((u64) hi) << 32; 157863d08ecSTakahiro Shimizu ns |= lo; 158863d08ecSTakahiro Shimizu ns <<= TICKS_NS_SHIFT; 159863d08ecSTakahiro Shimizu 160863d08ecSTakahiro Shimizu return ns; 161863d08ecSTakahiro Shimizu } 162863d08ecSTakahiro Shimizu 1637d3ac5c7SSahara static void pch_systime_write(struct pch_ts_regs __iomem *regs, u64 ns) 164863d08ecSTakahiro Shimizu { 165863d08ecSTakahiro Shimizu u32 hi, lo; 166863d08ecSTakahiro Shimizu 167863d08ecSTakahiro Shimizu ns >>= TICKS_NS_SHIFT; 168863d08ecSTakahiro Shimizu hi = ns >> 32; 169863d08ecSTakahiro Shimizu lo = ns & 0xffffffff; 170863d08ecSTakahiro Shimizu 171863d08ecSTakahiro Shimizu iowrite32(lo, ®s->systime_lo); 172863d08ecSTakahiro Shimizu iowrite32(hi, ®s->systime_hi); 173863d08ecSTakahiro Shimizu } 174863d08ecSTakahiro Shimizu 175863d08ecSTakahiro Shimizu static inline void pch_block_reset(struct pch_dev *chip) 176863d08ecSTakahiro Shimizu { 177863d08ecSTakahiro Shimizu u32 val; 178863d08ecSTakahiro Shimizu /* Reset Hardware Assist block */ 179863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->control) | PCH_TSC_RESET; 180863d08ecSTakahiro Shimizu iowrite32(val, (&chip->regs->control)); 181863d08ecSTakahiro Shimizu val = val & ~PCH_TSC_RESET; 182863d08ecSTakahiro Shimizu iowrite32(val, (&chip->regs->control)); 183863d08ecSTakahiro Shimizu } 184863d08ecSTakahiro Shimizu 185863d08ecSTakahiro Shimizu void pch_ch_control_write(struct pci_dev *pdev, u32 val) 186863d08ecSTakahiro Shimizu { 187863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 188863d08ecSTakahiro Shimizu 189863d08ecSTakahiro Shimizu iowrite32(val, (&chip->regs->ch_control)); 190863d08ecSTakahiro Shimizu } 191863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_control_write); 192863d08ecSTakahiro Shimizu 193863d08ecSTakahiro Shimizu u32 pch_ch_event_read(struct pci_dev *pdev) 194863d08ecSTakahiro Shimizu { 195863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 196863d08ecSTakahiro Shimizu u32 val; 197863d08ecSTakahiro Shimizu 198863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->ch_event); 199863d08ecSTakahiro Shimizu 200863d08ecSTakahiro Shimizu return val; 201863d08ecSTakahiro Shimizu } 202863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_event_read); 203863d08ecSTakahiro Shimizu 204863d08ecSTakahiro Shimizu void pch_ch_event_write(struct pci_dev *pdev, u32 val) 205863d08ecSTakahiro Shimizu { 206863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 207863d08ecSTakahiro Shimizu 208863d08ecSTakahiro Shimizu iowrite32(val, (&chip->regs->ch_event)); 209863d08ecSTakahiro Shimizu } 210863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_ch_event_write); 211863d08ecSTakahiro Shimizu 212863d08ecSTakahiro Shimizu u32 pch_src_uuid_lo_read(struct pci_dev *pdev) 213863d08ecSTakahiro Shimizu { 214863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 215863d08ecSTakahiro Shimizu u32 val; 216863d08ecSTakahiro Shimizu 217863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->src_uuid_lo); 218863d08ecSTakahiro Shimizu 219863d08ecSTakahiro Shimizu return val; 220863d08ecSTakahiro Shimizu } 221863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_src_uuid_lo_read); 222863d08ecSTakahiro Shimizu 223863d08ecSTakahiro Shimizu u32 pch_src_uuid_hi_read(struct pci_dev *pdev) 224863d08ecSTakahiro Shimizu { 225863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 226863d08ecSTakahiro Shimizu u32 val; 227863d08ecSTakahiro Shimizu 228863d08ecSTakahiro Shimizu val = ioread32(&chip->regs->src_uuid_hi); 229863d08ecSTakahiro Shimizu 230863d08ecSTakahiro Shimizu return val; 231863d08ecSTakahiro Shimizu } 232863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_src_uuid_hi_read); 233863d08ecSTakahiro Shimizu 234863d08ecSTakahiro Shimizu u64 pch_rx_snap_read(struct pci_dev *pdev) 235863d08ecSTakahiro Shimizu { 236863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 237863d08ecSTakahiro Shimizu u64 ns; 238863d08ecSTakahiro Shimizu u32 lo, hi; 239863d08ecSTakahiro Shimizu 240863d08ecSTakahiro Shimizu lo = ioread32(&chip->regs->rx_snap_lo); 241863d08ecSTakahiro Shimizu hi = ioread32(&chip->regs->rx_snap_hi); 242863d08ecSTakahiro Shimizu 243863d08ecSTakahiro Shimizu ns = ((u64) hi) << 32; 244863d08ecSTakahiro Shimizu ns |= lo; 245d50566c7STakahiro Shimizu ns <<= TICKS_NS_SHIFT; 246863d08ecSTakahiro Shimizu 247863d08ecSTakahiro Shimizu return ns; 248863d08ecSTakahiro Shimizu } 249863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_rx_snap_read); 250863d08ecSTakahiro Shimizu 251863d08ecSTakahiro Shimizu u64 pch_tx_snap_read(struct pci_dev *pdev) 252863d08ecSTakahiro Shimizu { 253863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 254863d08ecSTakahiro Shimizu u64 ns; 255863d08ecSTakahiro Shimizu u32 lo, hi; 256863d08ecSTakahiro Shimizu 257863d08ecSTakahiro Shimizu lo = ioread32(&chip->regs->tx_snap_lo); 258863d08ecSTakahiro Shimizu hi = ioread32(&chip->regs->tx_snap_hi); 259863d08ecSTakahiro Shimizu 260863d08ecSTakahiro Shimizu ns = ((u64) hi) << 32; 261863d08ecSTakahiro Shimizu ns |= lo; 262d50566c7STakahiro Shimizu ns <<= TICKS_NS_SHIFT; 263863d08ecSTakahiro Shimizu 264863d08ecSTakahiro Shimizu return ns; 265863d08ecSTakahiro Shimizu } 266863d08ecSTakahiro Shimizu EXPORT_SYMBOL(pch_tx_snap_read); 267863d08ecSTakahiro Shimizu 268863d08ecSTakahiro Shimizu /* This function enables all 64 bits in system time registers [high & low]. 269863d08ecSTakahiro Shimizu This is a work-around for non continuous value in the SystemTime Register*/ 270863d08ecSTakahiro Shimizu static void pch_set_system_time_count(struct pch_dev *chip) 271863d08ecSTakahiro Shimizu { 272863d08ecSTakahiro Shimizu iowrite32(0x01, &chip->regs->stl_max_set_en); 273863d08ecSTakahiro Shimizu iowrite32(0xFFFFFFFF, &chip->regs->stl_max_set); 274863d08ecSTakahiro Shimizu iowrite32(0x00, &chip->regs->stl_max_set_en); 275863d08ecSTakahiro Shimizu } 276863d08ecSTakahiro Shimizu 277863d08ecSTakahiro Shimizu static void pch_reset(struct pch_dev *chip) 278863d08ecSTakahiro Shimizu { 279863d08ecSTakahiro Shimizu /* Reset Hardware Assist */ 280863d08ecSTakahiro Shimizu pch_block_reset(chip); 281863d08ecSTakahiro Shimizu 282863d08ecSTakahiro Shimizu /* enable all 32 bits in system time registers */ 283863d08ecSTakahiro Shimizu pch_set_system_time_count(chip); 284863d08ecSTakahiro Shimizu } 285863d08ecSTakahiro Shimizu 286863d08ecSTakahiro Shimizu /** 287863d08ecSTakahiro Shimizu * pch_set_station_address() - This API sets the station address used by 288863d08ecSTakahiro Shimizu * IEEE 1588 hardware when looking at PTP 289863d08ecSTakahiro Shimizu * traffic on the ethernet interface 290863d08ecSTakahiro Shimizu * @addr: dress which contain the column separated address to be used. 291*287f93deSLee Jones * @pdev: PCI device. 292863d08ecSTakahiro Shimizu */ 29317cdedf3STakahiro Shimizu int pch_set_station_address(u8 *addr, struct pci_dev *pdev) 294863d08ecSTakahiro Shimizu { 295863d08ecSTakahiro Shimizu s32 i; 296863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 297863d08ecSTakahiro Shimizu 298863d08ecSTakahiro Shimizu /* Verify the parameter */ 2997d3ac5c7SSahara if ((chip->regs == NULL) || addr == (u8 *)NULL) { 300863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 301863d08ecSTakahiro Shimizu "invalid params returning PCH_INVALIDPARAM\n"); 302863d08ecSTakahiro Shimizu return PCH_INVALIDPARAM; 303863d08ecSTakahiro Shimizu } 304863d08ecSTakahiro Shimizu /* For all station address bytes */ 305863d08ecSTakahiro Shimizu for (i = 0; i < PCH_STATION_BYTES; i++) { 306863d08ecSTakahiro Shimizu u32 val; 307863d08ecSTakahiro Shimizu s32 tmp; 308863d08ecSTakahiro Shimizu 309863d08ecSTakahiro Shimizu tmp = hex_to_bin(addr[i * 3]); 310863d08ecSTakahiro Shimizu if (tmp < 0) { 311863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 312863d08ecSTakahiro Shimizu "invalid params returning PCH_INVALIDPARAM\n"); 313863d08ecSTakahiro Shimizu return PCH_INVALIDPARAM; 314863d08ecSTakahiro Shimizu } 315863d08ecSTakahiro Shimizu val = tmp * 16; 316863d08ecSTakahiro Shimizu tmp = hex_to_bin(addr[(i * 3) + 1]); 317863d08ecSTakahiro Shimizu if (tmp < 0) { 318863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 319863d08ecSTakahiro Shimizu "invalid params returning PCH_INVALIDPARAM\n"); 320863d08ecSTakahiro Shimizu return PCH_INVALIDPARAM; 321863d08ecSTakahiro Shimizu } 322863d08ecSTakahiro Shimizu val += tmp; 323863d08ecSTakahiro Shimizu /* Expects ':' separated addresses */ 324863d08ecSTakahiro Shimizu if ((i < 5) && (addr[(i * 3) + 2] != ':')) { 325863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 326863d08ecSTakahiro Shimizu "invalid params returning PCH_INVALIDPARAM\n"); 327863d08ecSTakahiro Shimizu return PCH_INVALIDPARAM; 328863d08ecSTakahiro Shimizu } 329863d08ecSTakahiro Shimizu 330863d08ecSTakahiro Shimizu /* Ideally we should set the address only after validating 331863d08ecSTakahiro Shimizu entire string */ 332863d08ecSTakahiro Shimizu dev_dbg(&pdev->dev, "invoking pch_station_set\n"); 333863d08ecSTakahiro Shimizu iowrite32(val, &chip->regs->ts_st[i]); 334863d08ecSTakahiro Shimizu } 335863d08ecSTakahiro Shimizu return 0; 336863d08ecSTakahiro Shimizu } 33717cdedf3STakahiro Shimizu EXPORT_SYMBOL(pch_set_station_address); 338863d08ecSTakahiro Shimizu 339863d08ecSTakahiro Shimizu /* 340863d08ecSTakahiro Shimizu * Interrupt service routine 341863d08ecSTakahiro Shimizu */ 342863d08ecSTakahiro Shimizu static irqreturn_t isr(int irq, void *priv) 343863d08ecSTakahiro Shimizu { 344863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = priv; 3457d3ac5c7SSahara struct pch_ts_regs __iomem *regs = pch_dev->regs; 346863d08ecSTakahiro Shimizu struct ptp_clock_event event; 347863d08ecSTakahiro Shimizu u32 ack = 0, lo, hi, val; 348863d08ecSTakahiro Shimizu 349863d08ecSTakahiro Shimizu val = ioread32(®s->event); 350863d08ecSTakahiro Shimizu 351863d08ecSTakahiro Shimizu if (val & PCH_TSE_SNS) { 352863d08ecSTakahiro Shimizu ack |= PCH_TSE_SNS; 353863d08ecSTakahiro Shimizu if (pch_dev->exts0_enabled) { 354863d08ecSTakahiro Shimizu hi = ioread32(®s->asms_hi); 355863d08ecSTakahiro Shimizu lo = ioread32(®s->asms_lo); 356863d08ecSTakahiro Shimizu event.type = PTP_CLOCK_EXTTS; 357863d08ecSTakahiro Shimizu event.index = 0; 358863d08ecSTakahiro Shimizu event.timestamp = ((u64) hi) << 32; 359863d08ecSTakahiro Shimizu event.timestamp |= lo; 360863d08ecSTakahiro Shimizu event.timestamp <<= TICKS_NS_SHIFT; 361863d08ecSTakahiro Shimizu ptp_clock_event(pch_dev->ptp_clock, &event); 362863d08ecSTakahiro Shimizu } 363863d08ecSTakahiro Shimizu } 364863d08ecSTakahiro Shimizu 365863d08ecSTakahiro Shimizu if (val & PCH_TSE_SNM) { 366863d08ecSTakahiro Shimizu ack |= PCH_TSE_SNM; 367863d08ecSTakahiro Shimizu if (pch_dev->exts1_enabled) { 368863d08ecSTakahiro Shimizu hi = ioread32(®s->amms_hi); 369863d08ecSTakahiro Shimizu lo = ioread32(®s->amms_lo); 370863d08ecSTakahiro Shimizu event.type = PTP_CLOCK_EXTTS; 371863d08ecSTakahiro Shimizu event.index = 1; 372863d08ecSTakahiro Shimizu event.timestamp = ((u64) hi) << 32; 373863d08ecSTakahiro Shimizu event.timestamp |= lo; 374863d08ecSTakahiro Shimizu event.timestamp <<= TICKS_NS_SHIFT; 375863d08ecSTakahiro Shimizu ptp_clock_event(pch_dev->ptp_clock, &event); 376863d08ecSTakahiro Shimizu } 377863d08ecSTakahiro Shimizu } 378863d08ecSTakahiro Shimizu 379863d08ecSTakahiro Shimizu if (val & PCH_TSE_TTIPEND) 380863d08ecSTakahiro Shimizu ack |= PCH_TSE_TTIPEND; /* this bit seems to be always set */ 381863d08ecSTakahiro Shimizu 382863d08ecSTakahiro Shimizu if (ack) { 383863d08ecSTakahiro Shimizu iowrite32(ack, ®s->event); 384863d08ecSTakahiro Shimizu return IRQ_HANDLED; 385863d08ecSTakahiro Shimizu } else 386863d08ecSTakahiro Shimizu return IRQ_NONE; 387863d08ecSTakahiro Shimizu } 388863d08ecSTakahiro Shimizu 389863d08ecSTakahiro Shimizu /* 390863d08ecSTakahiro Shimizu * PTP clock operations 391863d08ecSTakahiro Shimizu */ 392863d08ecSTakahiro Shimizu 393863d08ecSTakahiro Shimizu static int ptp_pch_adjfreq(struct ptp_clock_info *ptp, s32 ppb) 394863d08ecSTakahiro Shimizu { 395863d08ecSTakahiro Shimizu u64 adj; 396863d08ecSTakahiro Shimizu u32 diff, addend; 397863d08ecSTakahiro Shimizu int neg_adj = 0; 398863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps); 3997d3ac5c7SSahara struct pch_ts_regs __iomem *regs = pch_dev->regs; 400863d08ecSTakahiro Shimizu 401863d08ecSTakahiro Shimizu if (ppb < 0) { 402863d08ecSTakahiro Shimizu neg_adj = 1; 403863d08ecSTakahiro Shimizu ppb = -ppb; 404863d08ecSTakahiro Shimizu } 405863d08ecSTakahiro Shimizu addend = DEFAULT_ADDEND; 406863d08ecSTakahiro Shimizu adj = addend; 407863d08ecSTakahiro Shimizu adj *= ppb; 408863d08ecSTakahiro Shimizu diff = div_u64(adj, 1000000000ULL); 409863d08ecSTakahiro Shimizu 410863d08ecSTakahiro Shimizu addend = neg_adj ? addend - diff : addend + diff; 411863d08ecSTakahiro Shimizu 412863d08ecSTakahiro Shimizu iowrite32(addend, ®s->addend); 413863d08ecSTakahiro Shimizu 414863d08ecSTakahiro Shimizu return 0; 415863d08ecSTakahiro Shimizu } 416863d08ecSTakahiro Shimizu 417863d08ecSTakahiro Shimizu static int ptp_pch_adjtime(struct ptp_clock_info *ptp, s64 delta) 418863d08ecSTakahiro Shimizu { 419863d08ecSTakahiro Shimizu s64 now; 420863d08ecSTakahiro Shimizu unsigned long flags; 421863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps); 4227d3ac5c7SSahara struct pch_ts_regs __iomem *regs = pch_dev->regs; 423863d08ecSTakahiro Shimizu 424863d08ecSTakahiro Shimizu spin_lock_irqsave(&pch_dev->register_lock, flags); 425863d08ecSTakahiro Shimizu now = pch_systime_read(regs); 426863d08ecSTakahiro Shimizu now += delta; 427863d08ecSTakahiro Shimizu pch_systime_write(regs, now); 428863d08ecSTakahiro Shimizu spin_unlock_irqrestore(&pch_dev->register_lock, flags); 429863d08ecSTakahiro Shimizu 430863d08ecSTakahiro Shimizu return 0; 431863d08ecSTakahiro Shimizu } 432863d08ecSTakahiro Shimizu 433a043a729SRichard Cochran static int ptp_pch_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts) 434863d08ecSTakahiro Shimizu { 435863d08ecSTakahiro Shimizu u64 ns; 436863d08ecSTakahiro Shimizu unsigned long flags; 437863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps); 4387d3ac5c7SSahara struct pch_ts_regs __iomem *regs = pch_dev->regs; 439863d08ecSTakahiro Shimizu 440863d08ecSTakahiro Shimizu spin_lock_irqsave(&pch_dev->register_lock, flags); 441863d08ecSTakahiro Shimizu ns = pch_systime_read(regs); 442863d08ecSTakahiro Shimizu spin_unlock_irqrestore(&pch_dev->register_lock, flags); 443863d08ecSTakahiro Shimizu 44480e95f47SYueHaibing *ts = ns_to_timespec64(ns); 445863d08ecSTakahiro Shimizu return 0; 446863d08ecSTakahiro Shimizu } 447863d08ecSTakahiro Shimizu 448863d08ecSTakahiro Shimizu static int ptp_pch_settime(struct ptp_clock_info *ptp, 449a043a729SRichard Cochran const struct timespec64 *ts) 450863d08ecSTakahiro Shimizu { 451863d08ecSTakahiro Shimizu u64 ns; 452863d08ecSTakahiro Shimizu unsigned long flags; 453863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps); 4547d3ac5c7SSahara struct pch_ts_regs __iomem *regs = pch_dev->regs; 455863d08ecSTakahiro Shimizu 45680e95f47SYueHaibing ns = timespec64_to_ns(ts); 457863d08ecSTakahiro Shimizu 458863d08ecSTakahiro Shimizu spin_lock_irqsave(&pch_dev->register_lock, flags); 459863d08ecSTakahiro Shimizu pch_systime_write(regs, ns); 460863d08ecSTakahiro Shimizu spin_unlock_irqrestore(&pch_dev->register_lock, flags); 461863d08ecSTakahiro Shimizu 462863d08ecSTakahiro Shimizu return 0; 463863d08ecSTakahiro Shimizu } 464863d08ecSTakahiro Shimizu 465863d08ecSTakahiro Shimizu static int ptp_pch_enable(struct ptp_clock_info *ptp, 466863d08ecSTakahiro Shimizu struct ptp_clock_request *rq, int on) 467863d08ecSTakahiro Shimizu { 468863d08ecSTakahiro Shimizu struct pch_dev *pch_dev = container_of(ptp, struct pch_dev, caps); 469863d08ecSTakahiro Shimizu 470863d08ecSTakahiro Shimizu switch (rq->type) { 471863d08ecSTakahiro Shimizu case PTP_CLK_REQ_EXTTS: 472863d08ecSTakahiro Shimizu switch (rq->extts.index) { 473863d08ecSTakahiro Shimizu case 0: 474863d08ecSTakahiro Shimizu pch_dev->exts0_enabled = on ? 1 : 0; 475863d08ecSTakahiro Shimizu break; 476863d08ecSTakahiro Shimizu case 1: 477863d08ecSTakahiro Shimizu pch_dev->exts1_enabled = on ? 1 : 0; 478863d08ecSTakahiro Shimizu break; 479863d08ecSTakahiro Shimizu default: 480863d08ecSTakahiro Shimizu return -EINVAL; 481863d08ecSTakahiro Shimizu } 482863d08ecSTakahiro Shimizu return 0; 483863d08ecSTakahiro Shimizu default: 484863d08ecSTakahiro Shimizu break; 485863d08ecSTakahiro Shimizu } 486863d08ecSTakahiro Shimizu 487863d08ecSTakahiro Shimizu return -EOPNOTSUPP; 488863d08ecSTakahiro Shimizu } 489863d08ecSTakahiro Shimizu 4907d47e9a2SBhumika Goyal static const struct ptp_clock_info ptp_pch_caps = { 491863d08ecSTakahiro Shimizu .owner = THIS_MODULE, 492863d08ecSTakahiro Shimizu .name = "PCH timer", 493863d08ecSTakahiro Shimizu .max_adj = 50000000, 494863d08ecSTakahiro Shimizu .n_ext_ts = N_EXT_TS, 4954986b4f0SRichard Cochran .n_pins = 0, 496863d08ecSTakahiro Shimizu .pps = 0, 497863d08ecSTakahiro Shimizu .adjfreq = ptp_pch_adjfreq, 498863d08ecSTakahiro Shimizu .adjtime = ptp_pch_adjtime, 499a043a729SRichard Cochran .gettime64 = ptp_pch_gettime, 500a043a729SRichard Cochran .settime64 = ptp_pch_settime, 501863d08ecSTakahiro Shimizu .enable = ptp_pch_enable, 502863d08ecSTakahiro Shimizu }; 503863d08ecSTakahiro Shimizu 504863d08ecSTakahiro Shimizu #define pch_suspend NULL 505863d08ecSTakahiro Shimizu #define pch_resume NULL 506863d08ecSTakahiro Shimizu 507b1f7c8ccSBill Pemberton static void pch_remove(struct pci_dev *pdev) 508863d08ecSTakahiro Shimizu { 509863d08ecSTakahiro Shimizu struct pch_dev *chip = pci_get_drvdata(pdev); 510863d08ecSTakahiro Shimizu 511863d08ecSTakahiro Shimizu ptp_clock_unregister(chip->ptp_clock); 512863d08ecSTakahiro Shimizu /* free the interrupt */ 513863d08ecSTakahiro Shimizu if (pdev->irq != 0) 514863d08ecSTakahiro Shimizu free_irq(pdev->irq, chip); 515863d08ecSTakahiro Shimizu 516863d08ecSTakahiro Shimizu /* unmap the virtual IO memory space */ 5177d3ac5c7SSahara if (chip->regs != NULL) { 518863d08ecSTakahiro Shimizu iounmap(chip->regs); 5197d3ac5c7SSahara chip->regs = NULL; 520863d08ecSTakahiro Shimizu } 521863d08ecSTakahiro Shimizu /* release the reserved IO memory space */ 522863d08ecSTakahiro Shimizu if (chip->mem_base != 0) { 523863d08ecSTakahiro Shimizu release_mem_region(chip->mem_base, chip->mem_size); 524863d08ecSTakahiro Shimizu chip->mem_base = 0; 525863d08ecSTakahiro Shimizu } 526863d08ecSTakahiro Shimizu pci_disable_device(pdev); 527863d08ecSTakahiro Shimizu kfree(chip); 528863d08ecSTakahiro Shimizu dev_info(&pdev->dev, "complete\n"); 529863d08ecSTakahiro Shimizu } 530863d08ecSTakahiro Shimizu 5315c0a4256SBill Pemberton static s32 532863d08ecSTakahiro Shimizu pch_probe(struct pci_dev *pdev, const struct pci_device_id *id) 533863d08ecSTakahiro Shimizu { 534863d08ecSTakahiro Shimizu s32 ret; 535863d08ecSTakahiro Shimizu unsigned long flags; 536863d08ecSTakahiro Shimizu struct pch_dev *chip; 537863d08ecSTakahiro Shimizu 538863d08ecSTakahiro Shimizu chip = kzalloc(sizeof(struct pch_dev), GFP_KERNEL); 539863d08ecSTakahiro Shimizu if (chip == NULL) 540863d08ecSTakahiro Shimizu return -ENOMEM; 541863d08ecSTakahiro Shimizu 542863d08ecSTakahiro Shimizu /* enable the 1588 pci device */ 543863d08ecSTakahiro Shimizu ret = pci_enable_device(pdev); 544863d08ecSTakahiro Shimizu if (ret != 0) { 545863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "could not enable the pci device\n"); 546863d08ecSTakahiro Shimizu goto err_pci_en; 547863d08ecSTakahiro Shimizu } 548863d08ecSTakahiro Shimizu 549863d08ecSTakahiro Shimizu chip->mem_base = pci_resource_start(pdev, IO_MEM_BAR); 550863d08ecSTakahiro Shimizu if (!chip->mem_base) { 551863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "could not locate IO memory address\n"); 552863d08ecSTakahiro Shimizu ret = -ENODEV; 553863d08ecSTakahiro Shimizu goto err_pci_start; 554863d08ecSTakahiro Shimizu } 555863d08ecSTakahiro Shimizu 556863d08ecSTakahiro Shimizu /* retrieve the available length of the IO memory space */ 557863d08ecSTakahiro Shimizu chip->mem_size = pci_resource_len(pdev, IO_MEM_BAR); 558863d08ecSTakahiro Shimizu 559863d08ecSTakahiro Shimizu /* allocate the memory for the device registers */ 560863d08ecSTakahiro Shimizu if (!request_mem_region(chip->mem_base, chip->mem_size, "1588_regs")) { 561863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 562863d08ecSTakahiro Shimizu "could not allocate register memory space\n"); 563863d08ecSTakahiro Shimizu ret = -EBUSY; 564863d08ecSTakahiro Shimizu goto err_req_mem_region; 565863d08ecSTakahiro Shimizu } 566863d08ecSTakahiro Shimizu 567863d08ecSTakahiro Shimizu /* get the virtual address to the 1588 registers */ 568863d08ecSTakahiro Shimizu chip->regs = ioremap(chip->mem_base, chip->mem_size); 569863d08ecSTakahiro Shimizu 570863d08ecSTakahiro Shimizu if (!chip->regs) { 571863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "Could not get virtual address\n"); 572863d08ecSTakahiro Shimizu ret = -ENOMEM; 573863d08ecSTakahiro Shimizu goto err_ioremap; 574863d08ecSTakahiro Shimizu } 575863d08ecSTakahiro Shimizu 576863d08ecSTakahiro Shimizu chip->caps = ptp_pch_caps; 5771ef76158SRichard Cochran chip->ptp_clock = ptp_clock_register(&chip->caps, &pdev->dev); 5780d8c3e77SWei Yongjun if (IS_ERR(chip->ptp_clock)) { 5790d8c3e77SWei Yongjun ret = PTR_ERR(chip->ptp_clock); 5800d8c3e77SWei Yongjun goto err_ptp_clock_reg; 5810d8c3e77SWei Yongjun } 582863d08ecSTakahiro Shimizu 583863d08ecSTakahiro Shimizu spin_lock_init(&chip->register_lock); 584863d08ecSTakahiro Shimizu 585863d08ecSTakahiro Shimizu ret = request_irq(pdev->irq, &isr, IRQF_SHARED, KBUILD_MODNAME, chip); 586863d08ecSTakahiro Shimizu if (ret != 0) { 587863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "failed to get irq %d\n", pdev->irq); 588863d08ecSTakahiro Shimizu goto err_req_irq; 589863d08ecSTakahiro Shimizu } 590863d08ecSTakahiro Shimizu 591863d08ecSTakahiro Shimizu /* indicate success */ 592863d08ecSTakahiro Shimizu chip->irq = pdev->irq; 593863d08ecSTakahiro Shimizu chip->pdev = pdev; 594863d08ecSTakahiro Shimizu pci_set_drvdata(pdev, chip); 595863d08ecSTakahiro Shimizu 596863d08ecSTakahiro Shimizu spin_lock_irqsave(&chip->register_lock, flags); 597863d08ecSTakahiro Shimizu /* reset the ieee1588 h/w */ 598863d08ecSTakahiro Shimizu pch_reset(chip); 599863d08ecSTakahiro Shimizu 600863d08ecSTakahiro Shimizu iowrite32(DEFAULT_ADDEND, &chip->regs->addend); 601863d08ecSTakahiro Shimizu iowrite32(1, &chip->regs->trgt_lo); 602863d08ecSTakahiro Shimizu iowrite32(0, &chip->regs->trgt_hi); 603863d08ecSTakahiro Shimizu iowrite32(PCH_TSE_TTIPEND, &chip->regs->event); 604863d08ecSTakahiro Shimizu 605863d08ecSTakahiro Shimizu pch_eth_enable_set(chip); 606863d08ecSTakahiro Shimizu 607863d08ecSTakahiro Shimizu if (strcmp(pch_param.station, "00:00:00:00:00:00") != 0) { 608863d08ecSTakahiro Shimizu if (pch_set_station_address(pch_param.station, pdev) != 0) { 609863d08ecSTakahiro Shimizu dev_err(&pdev->dev, 610863d08ecSTakahiro Shimizu "Invalid station address parameter\n" 611863d08ecSTakahiro Shimizu "Module loaded but station address not set correctly\n" 612863d08ecSTakahiro Shimizu ); 613863d08ecSTakahiro Shimizu } 614863d08ecSTakahiro Shimizu } 615863d08ecSTakahiro Shimizu spin_unlock_irqrestore(&chip->register_lock, flags); 616863d08ecSTakahiro Shimizu return 0; 617863d08ecSTakahiro Shimizu 618863d08ecSTakahiro Shimizu err_req_irq: 619863d08ecSTakahiro Shimizu ptp_clock_unregister(chip->ptp_clock); 6200d8c3e77SWei Yongjun err_ptp_clock_reg: 621863d08ecSTakahiro Shimizu iounmap(chip->regs); 6227d3ac5c7SSahara chip->regs = NULL; 623863d08ecSTakahiro Shimizu 624863d08ecSTakahiro Shimizu err_ioremap: 625863d08ecSTakahiro Shimizu release_mem_region(chip->mem_base, chip->mem_size); 626863d08ecSTakahiro Shimizu 627863d08ecSTakahiro Shimizu err_req_mem_region: 628863d08ecSTakahiro Shimizu chip->mem_base = 0; 629863d08ecSTakahiro Shimizu 630863d08ecSTakahiro Shimizu err_pci_start: 631863d08ecSTakahiro Shimizu pci_disable_device(pdev); 632863d08ecSTakahiro Shimizu 633863d08ecSTakahiro Shimizu err_pci_en: 634863d08ecSTakahiro Shimizu kfree(chip); 635863d08ecSTakahiro Shimizu dev_err(&pdev->dev, "probe failed(ret=0x%x)\n", ret); 636863d08ecSTakahiro Shimizu 637863d08ecSTakahiro Shimizu return ret; 638863d08ecSTakahiro Shimizu } 639863d08ecSTakahiro Shimizu 6409baa3c34SBenoit Taine static const struct pci_device_id pch_ieee1588_pcidev_id[] = { 641863d08ecSTakahiro Shimizu { 642863d08ecSTakahiro Shimizu .vendor = PCI_VENDOR_ID_INTEL, 643863d08ecSTakahiro Shimizu .device = PCI_DEVICE_ID_PCH_1588 644863d08ecSTakahiro Shimizu }, 645863d08ecSTakahiro Shimizu {0} 646863d08ecSTakahiro Shimizu }; 647863d08ecSTakahiro Shimizu 6484b88b9ceSVaibhav Gupta static SIMPLE_DEV_PM_OPS(pch_pm_ops, pch_suspend, pch_resume); 6494b88b9ceSVaibhav Gupta 650d8d78949SDavid S. Miller static struct pci_driver pch_driver = { 651863d08ecSTakahiro Shimizu .name = KBUILD_MODNAME, 652863d08ecSTakahiro Shimizu .id_table = pch_ieee1588_pcidev_id, 653863d08ecSTakahiro Shimizu .probe = pch_probe, 654863d08ecSTakahiro Shimizu .remove = pch_remove, 6554b88b9ceSVaibhav Gupta .driver.pm = &pch_pm_ops, 656863d08ecSTakahiro Shimizu }; 657863d08ecSTakahiro Shimizu 658863d08ecSTakahiro Shimizu static void __exit ptp_pch_exit(void) 659863d08ecSTakahiro Shimizu { 660d8d78949SDavid S. Miller pci_unregister_driver(&pch_driver); 661863d08ecSTakahiro Shimizu } 662863d08ecSTakahiro Shimizu 663863d08ecSTakahiro Shimizu static s32 __init ptp_pch_init(void) 664863d08ecSTakahiro Shimizu { 665863d08ecSTakahiro Shimizu s32 ret; 666863d08ecSTakahiro Shimizu 667863d08ecSTakahiro Shimizu /* register the driver with the pci core */ 668d8d78949SDavid S. Miller ret = pci_register_driver(&pch_driver); 669863d08ecSTakahiro Shimizu 670863d08ecSTakahiro Shimizu return ret; 671863d08ecSTakahiro Shimizu } 672863d08ecSTakahiro Shimizu 673863d08ecSTakahiro Shimizu module_init(ptp_pch_init); 674863d08ecSTakahiro Shimizu module_exit(ptp_pch_exit); 675863d08ecSTakahiro Shimizu 6767d3ac5c7SSahara module_param_string(station, 6777d3ac5c7SSahara pch_param.station, sizeof(pch_param.station), 0444); 678863d08ecSTakahiro Shimizu MODULE_PARM_DESC(station, 67955c31b5bSJiri Benc "IEEE 1588 station address to use - colon separated hex values"); 680863d08ecSTakahiro Shimizu 681863d08ecSTakahiro Shimizu MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>"); 682863d08ecSTakahiro Shimizu MODULE_DESCRIPTION("PTP clock using the EG20T timer"); 683863d08ecSTakahiro Shimizu MODULE_LICENSE("GPL"); 684