1ecfe64d8SMaxime Ripard /*
2bc312cbdSNicolas Ferre * Atmel AT91 SAM9 & SAMA5 SoCs reset code
3ecfe64d8SMaxime Ripard *
4ecfe64d8SMaxime Ripard * Copyright (C) 2007 Atmel Corporation.
5ecfe64d8SMaxime Ripard * Copyright (C) BitBox Ltd 2010
6ecfe64d8SMaxime Ripard * Copyright (C) 2011 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcosoft.com>
7ecfe64d8SMaxime Ripard * Copyright (C) 2014 Free Electrons
8ecfe64d8SMaxime Ripard *
9ecfe64d8SMaxime Ripard * This file is licensed under the terms of the GNU General Public
10ecfe64d8SMaxime Ripard * License version 2. This program is licensed "as is" without any
11ecfe64d8SMaxime Ripard * warranty of any kind, whether express or implied.
12ecfe64d8SMaxime Ripard */
13ecfe64d8SMaxime Ripard
142b2c6148SAlexandre Belloni #include <linux/clk.h>
15ecfe64d8SMaxime Ripard #include <linux/io.h>
16ecfe64d8SMaxime Ripard #include <linux/module.h>
17ecfe64d8SMaxime Ripard #include <linux/of_address.h>
18ecfe64d8SMaxime Ripard #include <linux/platform_device.h>
19ecfe64d8SMaxime Ripard #include <linux/reboot.h>
205f37c797SClaudiu Beznea #include <linux/reset-controller.h>
21*d40befedSKamel Bouhara #include <linux/power/power_on_reason.h>
22ecfe64d8SMaxime Ripard
23f0a0a58eSAlexandre Belloni #include <soc/at91/at91sam9_ddrsdr.h>
24f0a0a58eSAlexandre Belloni #include <soc/at91/at91sam9_sdramc.h>
25ecfe64d8SMaxime Ripard
26a22c8e88SClaudiu Beznea #include <dt-bindings/reset/sama7g5-reset.h>
27a22c8e88SClaudiu Beznea
28ecfe64d8SMaxime Ripard #define AT91_RSTC_CR 0x00 /* Reset Controller Control Register */
29ecfe64d8SMaxime Ripard #define AT91_RSTC_PROCRST BIT(0) /* Processor Reset */
30ecfe64d8SMaxime Ripard #define AT91_RSTC_PERRST BIT(2) /* Peripheral Reset */
31ecfe64d8SMaxime Ripard #define AT91_RSTC_EXTRST BIT(3) /* External Reset */
32ecfe64d8SMaxime Ripard #define AT91_RSTC_KEY (0xa5 << 24) /* KEY Password */
33ecfe64d8SMaxime Ripard
34ecfe64d8SMaxime Ripard #define AT91_RSTC_SR 0x04 /* Reset Controller Status Register */
35ecfe64d8SMaxime Ripard #define AT91_RSTC_URSTS BIT(0) /* User Reset Status */
36ecfe64d8SMaxime Ripard #define AT91_RSTC_RSTTYP GENMASK(10, 8) /* Reset Type */
37ecfe64d8SMaxime Ripard #define AT91_RSTC_NRSTL BIT(16) /* NRST Pin Level */
38ecfe64d8SMaxime Ripard #define AT91_RSTC_SRCMP BIT(17) /* Software Reset Command in Progress */
39ecfe64d8SMaxime Ripard
40ecfe64d8SMaxime Ripard #define AT91_RSTC_MR 0x08 /* Reset Controller Mode Register */
41ecfe64d8SMaxime Ripard #define AT91_RSTC_URSTEN BIT(0) /* User Reset Enable */
42e48bbb52SClaudiu.Beznea@microchip.com #define AT91_RSTC_URSTASYNC BIT(2) /* User Reset Asynchronous Control */
43ecfe64d8SMaxime Ripard #define AT91_RSTC_URSTIEN BIT(4) /* User Reset Interrupt Enable */
44ecfe64d8SMaxime Ripard #define AT91_RSTC_ERSTL GENMASK(11, 8) /* External Reset Length */
45ecfe64d8SMaxime Ripard
46cd4ed0abSClaudiu Beznea /**
47cd4ed0abSClaudiu Beznea * enum reset_type - reset types
48cd4ed0abSClaudiu Beznea * @RESET_TYPE_GENERAL: first power-up reset
49cd4ed0abSClaudiu Beznea * @RESET_TYPE_WAKEUP: return from backup mode
50cd4ed0abSClaudiu Beznea * @RESET_TYPE_WATCHDOG: watchdog fault
51cd4ed0abSClaudiu Beznea * @RESET_TYPE_SOFTWARE: processor reset required by software
52cd4ed0abSClaudiu Beznea * @RESET_TYPE_USER: NRST pin detected low
53cd4ed0abSClaudiu Beznea * @RESET_TYPE_CPU_FAIL: CPU clock failure detection
54cd4ed0abSClaudiu Beznea * @RESET_TYPE_XTAL_FAIL: 32KHz crystal failure dectection fault
55cd4ed0abSClaudiu Beznea * @RESET_TYPE_ULP2: ULP2 reset
56cd4ed0abSClaudiu Beznea */
57ecfe64d8SMaxime Ripard enum reset_type {
58ecfe64d8SMaxime Ripard RESET_TYPE_GENERAL = 0,
59ecfe64d8SMaxime Ripard RESET_TYPE_WAKEUP = 1,
60ecfe64d8SMaxime Ripard RESET_TYPE_WATCHDOG = 2,
61ecfe64d8SMaxime Ripard RESET_TYPE_SOFTWARE = 3,
62ecfe64d8SMaxime Ripard RESET_TYPE_USER = 4,
63655ab0bcSNicolas Ferre RESET_TYPE_CPU_FAIL = 6,
64655ab0bcSNicolas Ferre RESET_TYPE_XTAL_FAIL = 7,
65655ab0bcSNicolas Ferre RESET_TYPE_ULP2 = 8,
66ecfe64d8SMaxime Ripard };
67ecfe64d8SMaxime Ripard
68cd4ed0abSClaudiu Beznea /**
69cd4ed0abSClaudiu Beznea * struct at91_reset - AT91 reset specific data structure
70cd4ed0abSClaudiu Beznea * @rstc_base: base address for system reset
71cd4ed0abSClaudiu Beznea * @ramc_base: array with base addresses of RAM controllers
725f37c797SClaudiu Beznea * @dev_base: base address for devices reset
73cd4ed0abSClaudiu Beznea * @sclk: slow clock
74e17ad25bSClaudiu Beznea * @data: platform specific reset data
755f37c797SClaudiu Beznea * @rcdev: reset controller device
765f37c797SClaudiu Beznea * @lock: lock for devices reset register access
77cd4ed0abSClaudiu Beznea * @nb: reset notifier block
78cd4ed0abSClaudiu Beznea * @args: SoC specific system reset arguments
79cd4ed0abSClaudiu Beznea * @ramc_lpr: SDRAM Controller Low Power Register
80cd4ed0abSClaudiu Beznea */
81b2a16610SClaudiu.Beznea@microchip.com struct at91_reset {
82b2a16610SClaudiu.Beznea@microchip.com void __iomem *rstc_base;
834d9ce0f5SClaudiu.Beznea@microchip.com void __iomem *ramc_base[2];
845f37c797SClaudiu Beznea void __iomem *dev_base;
85f9e6ce74SClaudiu.Beznea@microchip.com struct clk *sclk;
86e17ad25bSClaudiu Beznea const struct at91_reset_data *data;
875f37c797SClaudiu Beznea struct reset_controller_dev rcdev;
885f37c797SClaudiu Beznea spinlock_t lock;
891e3c4af9SClaudiu.Beznea@microchip.com struct notifier_block nb;
9025b80b7dSClaudiu.Beznea@microchip.com u32 args;
9168a84a3eSClaudiu.Beznea@microchip.com u32 ramc_lpr;
92b2a16610SClaudiu.Beznea@microchip.com };
93b2a16610SClaudiu.Beznea@microchip.com
945f37c797SClaudiu Beznea #define to_at91_reset(r) container_of(r, struct at91_reset, rcdev)
955f37c797SClaudiu Beznea
96e17ad25bSClaudiu Beznea /**
97e17ad25bSClaudiu Beznea * struct at91_reset_data - AT91 reset data
98e17ad25bSClaudiu Beznea * @reset_args: SoC specific system reset arguments
99e17ad25bSClaudiu Beznea * @n_device_reset: number of device resets
100e17ad25bSClaudiu Beznea * @device_reset_min_id: min id for device reset
101e17ad25bSClaudiu Beznea * @device_reset_max_id: max id for device reset
102e17ad25bSClaudiu Beznea */
103e17ad25bSClaudiu Beznea struct at91_reset_data {
104e17ad25bSClaudiu Beznea u32 reset_args;
105e17ad25bSClaudiu Beznea u32 n_device_reset;
106e17ad25bSClaudiu Beznea u8 device_reset_min_id;
107e17ad25bSClaudiu Beznea u8 device_reset_max_id;
108e17ad25bSClaudiu Beznea };
109e17ad25bSClaudiu Beznea
110ecfe64d8SMaxime Ripard /*
111ecfe64d8SMaxime Ripard * unless the SDRAM is cleanly shutdown before we hit the
112ecfe64d8SMaxime Ripard * reset register it can be left driving the data bus and
113ecfe64d8SMaxime Ripard * killing the chance of a subsequent boot from NAND
114ecfe64d8SMaxime Ripard */
at91_reset(struct notifier_block * this,unsigned long mode,void * cmd)11551aa7d45SClaudiu.Beznea@microchip.com static int at91_reset(struct notifier_block *this, unsigned long mode,
116481ff6ffSGuenter Roeck void *cmd)
117ecfe64d8SMaxime Ripard {
118583ef884SClaudiu.Beznea@microchip.com struct at91_reset *reset = container_of(this, struct at91_reset, nb);
119583ef884SClaudiu.Beznea@microchip.com
120ecfe64d8SMaxime Ripard asm volatile(
121ecfe64d8SMaxime Ripard /* Align to cache lines */
122ecfe64d8SMaxime Ripard ".balign 32\n\t"
123ecfe64d8SMaxime Ripard
124ecfe64d8SMaxime Ripard /* Disable SDRAM0 accesses */
125fcd0532fSClaudiu.Beznea@microchip.com " tst %0, #0\n\t"
126fcd0532fSClaudiu.Beznea@microchip.com " beq 1f\n\t"
127fcd0532fSClaudiu.Beznea@microchip.com " str %3, [%0, #" __stringify(AT91_DDRSDRC_RTR) "]\n\t"
128ecfe64d8SMaxime Ripard /* Power down SDRAM0 */
12968a84a3eSClaudiu.Beznea@microchip.com " str %4, [%0, %6]\n\t"
130ecfe64d8SMaxime Ripard /* Disable SDRAM1 accesses */
131fcd0532fSClaudiu.Beznea@microchip.com "1: tst %1, #0\n\t"
132fcd0532fSClaudiu.Beznea@microchip.com " beq 2f\n\t"
133ecfe64d8SMaxime Ripard " strne %3, [%1, #" __stringify(AT91_DDRSDRC_RTR) "]\n\t"
134ecfe64d8SMaxime Ripard /* Power down SDRAM1 */
13568a84a3eSClaudiu.Beznea@microchip.com " strne %4, [%1, %6]\n\t"
136ecfe64d8SMaxime Ripard /* Reset CPU */
137fcd0532fSClaudiu.Beznea@microchip.com "2: str %5, [%2, #" __stringify(AT91_RSTC_CR) "]\n\t"
138ecfe64d8SMaxime Ripard
139ecfe64d8SMaxime Ripard " b .\n\t"
140ecfe64d8SMaxime Ripard :
141b7967b79SClaudiu.Beznea@microchip.com : "r" (reset->ramc_base[0]),
142b7967b79SClaudiu.Beznea@microchip.com "r" (reset->ramc_base[1]),
143b7967b79SClaudiu.Beznea@microchip.com "r" (reset->rstc_base),
144ecfe64d8SMaxime Ripard "r" (1),
1457be5ac2cSBen Dooks "r" cpu_to_le32(AT91_DDRSDRC_LPCB_POWER_DOWN),
146e17ad25bSClaudiu Beznea "r" (reset->data->reset_args),
14768a84a3eSClaudiu.Beznea@microchip.com "r" (reset->ramc_lpr)
1487cb290d3SClaudiu.Beznea@microchip.com : "r4");
149481ff6ffSGuenter Roeck
150481ff6ffSGuenter Roeck return NOTIFY_DONE;
151ecfe64d8SMaxime Ripard }
152ecfe64d8SMaxime Ripard
at91_reset_reason(struct at91_reset * reset)153*d40befedSKamel Bouhara static const char *at91_reset_reason(struct at91_reset *reset)
154ecfe64d8SMaxime Ripard {
155cba266a4SMiquel Raynal u32 reg = readl(reset->rstc_base + AT91_RSTC_SR);
156fd73a3e6SLadislav Michl const char *reason;
157ecfe64d8SMaxime Ripard
158ecfe64d8SMaxime Ripard switch ((reg & AT91_RSTC_RSTTYP) >> 8) {
159ecfe64d8SMaxime Ripard case RESET_TYPE_GENERAL:
160*d40befedSKamel Bouhara reason = POWER_ON_REASON_REGULAR;
161ecfe64d8SMaxime Ripard break;
162ecfe64d8SMaxime Ripard case RESET_TYPE_WAKEUP:
163*d40befedSKamel Bouhara reason = POWER_ON_REASON_RTC;
164ecfe64d8SMaxime Ripard break;
165ecfe64d8SMaxime Ripard case RESET_TYPE_WATCHDOG:
166*d40befedSKamel Bouhara reason = POWER_ON_REASON_WATCHDOG;
167ecfe64d8SMaxime Ripard break;
168ecfe64d8SMaxime Ripard case RESET_TYPE_SOFTWARE:
169*d40befedSKamel Bouhara reason = POWER_ON_REASON_SOFTWARE;
170ecfe64d8SMaxime Ripard break;
171ecfe64d8SMaxime Ripard case RESET_TYPE_USER:
172*d40befedSKamel Bouhara reason = POWER_ON_REASON_RST_BTN;
173ecfe64d8SMaxime Ripard break;
174655ab0bcSNicolas Ferre case RESET_TYPE_CPU_FAIL:
175*d40befedSKamel Bouhara reason = POWER_ON_REASON_CPU_CLK_FAIL;
176655ab0bcSNicolas Ferre break;
177655ab0bcSNicolas Ferre case RESET_TYPE_XTAL_FAIL:
178*d40befedSKamel Bouhara reason = POWER_ON_REASON_XTAL_FAIL;
179655ab0bcSNicolas Ferre break;
180655ab0bcSNicolas Ferre case RESET_TYPE_ULP2:
181*d40befedSKamel Bouhara reason = POWER_ON_REASON_BROWN_OUT;
182655ab0bcSNicolas Ferre break;
183ecfe64d8SMaxime Ripard default:
184*d40befedSKamel Bouhara reason = POWER_ON_REASON_UNKNOWN;
185ecfe64d8SMaxime Ripard break;
186ecfe64d8SMaxime Ripard }
187ecfe64d8SMaxime Ripard
188cba266a4SMiquel Raynal return reason;
189ecfe64d8SMaxime Ripard }
190ecfe64d8SMaxime Ripard
power_on_reason_show(struct device * dev,struct device_attribute * attr,char * buf)191*d40befedSKamel Bouhara static ssize_t power_on_reason_show(struct device *dev,
192*d40befedSKamel Bouhara struct device_attribute *attr, char *buf)
193*d40befedSKamel Bouhara {
194*d40befedSKamel Bouhara struct platform_device *pdev = to_platform_device(dev);
195*d40befedSKamel Bouhara struct at91_reset *reset = platform_get_drvdata(pdev);
196*d40befedSKamel Bouhara
197*d40befedSKamel Bouhara return sprintf(buf, "%s\n", at91_reset_reason(reset));
198*d40befedSKamel Bouhara }
199*d40befedSKamel Bouhara static DEVICE_ATTR_RO(power_on_reason);
200*d40befedSKamel Bouhara
2018fb08855SFabian Frederick static const struct of_device_id at91_ramc_of_match[] = {
20268a84a3eSClaudiu.Beznea@microchip.com {
20368a84a3eSClaudiu.Beznea@microchip.com .compatible = "atmel,at91sam9260-sdramc",
20468a84a3eSClaudiu.Beznea@microchip.com .data = (void *)AT91_SDRAMC_LPR,
20568a84a3eSClaudiu.Beznea@microchip.com },
20668a84a3eSClaudiu.Beznea@microchip.com {
20768a84a3eSClaudiu.Beznea@microchip.com .compatible = "atmel,at91sam9g45-ddramc",
20868a84a3eSClaudiu.Beznea@microchip.com .data = (void *)AT91_DDRSDRC_LPR,
20968a84a3eSClaudiu.Beznea@microchip.com },
210ecfe64d8SMaxime Ripard { /* sentinel */ }
211ecfe64d8SMaxime Ripard };
212ecfe64d8SMaxime Ripard
213e17ad25bSClaudiu Beznea static const struct at91_reset_data sam9260 = {
214e17ad25bSClaudiu Beznea .reset_args = AT91_RSTC_KEY | AT91_RSTC_PERRST | AT91_RSTC_PROCRST,
215e17ad25bSClaudiu Beznea };
216e17ad25bSClaudiu Beznea
217e17ad25bSClaudiu Beznea static const struct at91_reset_data samx7 = {
218e17ad25bSClaudiu Beznea .reset_args = AT91_RSTC_KEY | AT91_RSTC_PROCRST,
219e17ad25bSClaudiu Beznea };
220e17ad25bSClaudiu Beznea
221a22c8e88SClaudiu Beznea static const struct at91_reset_data sama7g5 = {
222a22c8e88SClaudiu Beznea .reset_args = AT91_RSTC_KEY | AT91_RSTC_PROCRST,
223a22c8e88SClaudiu Beznea .n_device_reset = 3,
224a22c8e88SClaudiu Beznea .device_reset_min_id = SAMA7G5_RESET_USB_PHY1,
225a22c8e88SClaudiu Beznea .device_reset_max_id = SAMA7G5_RESET_USB_PHY3,
226a22c8e88SClaudiu Beznea };
227a22c8e88SClaudiu Beznea
2288fb08855SFabian Frederick static const struct of_device_id at91_reset_of_match[] = {
229a5bbad25SClaudiu.Beznea@microchip.com {
230a5bbad25SClaudiu.Beznea@microchip.com .compatible = "atmel,at91sam9260-rstc",
231e17ad25bSClaudiu Beznea .data = &sam9260,
232a5bbad25SClaudiu.Beznea@microchip.com },
233a5bbad25SClaudiu.Beznea@microchip.com {
234a5bbad25SClaudiu.Beznea@microchip.com .compatible = "atmel,at91sam9g45-rstc",
235e17ad25bSClaudiu Beznea .data = &sam9260,
236a5bbad25SClaudiu.Beznea@microchip.com },
237a5bbad25SClaudiu.Beznea@microchip.com {
238a5bbad25SClaudiu.Beznea@microchip.com .compatible = "atmel,sama5d3-rstc",
239e17ad25bSClaudiu Beznea .data = &sam9260,
240a5bbad25SClaudiu.Beznea@microchip.com },
241a5bbad25SClaudiu.Beznea@microchip.com {
242a5bbad25SClaudiu.Beznea@microchip.com .compatible = "atmel,samx7-rstc",
243e17ad25bSClaudiu Beznea .data = &samx7,
244a5bbad25SClaudiu.Beznea@microchip.com },
245a5bbad25SClaudiu.Beznea@microchip.com {
246a5bbad25SClaudiu.Beznea@microchip.com .compatible = "microchip,sam9x60-rstc",
247e17ad25bSClaudiu Beznea .data = &samx7,
248a5bbad25SClaudiu.Beznea@microchip.com },
249a22c8e88SClaudiu Beznea {
250a22c8e88SClaudiu Beznea .compatible = "microchip,sama7g5-rstc",
251a22c8e88SClaudiu Beznea .data = &sama7g5,
252a22c8e88SClaudiu Beznea },
253ecfe64d8SMaxime Ripard { /* sentinel */ }
254ecfe64d8SMaxime Ripard };
255991de440SJavier Martinez Canillas MODULE_DEVICE_TABLE(of, at91_reset_of_match);
256ecfe64d8SMaxime Ripard
at91_reset_update(struct reset_controller_dev * rcdev,unsigned long id,bool assert)2575f37c797SClaudiu Beznea static int at91_reset_update(struct reset_controller_dev *rcdev,
2585f37c797SClaudiu Beznea unsigned long id, bool assert)
2595f37c797SClaudiu Beznea {
2605f37c797SClaudiu Beznea struct at91_reset *reset = to_at91_reset(rcdev);
2615f37c797SClaudiu Beznea unsigned long flags;
2625f37c797SClaudiu Beznea u32 val;
2635f37c797SClaudiu Beznea
2645f37c797SClaudiu Beznea spin_lock_irqsave(&reset->lock, flags);
2655f37c797SClaudiu Beznea val = readl_relaxed(reset->dev_base);
2665f37c797SClaudiu Beznea if (assert)
2675f37c797SClaudiu Beznea val |= BIT(id);
2685f37c797SClaudiu Beznea else
2695f37c797SClaudiu Beznea val &= ~BIT(id);
2705f37c797SClaudiu Beznea writel_relaxed(val, reset->dev_base);
2715f37c797SClaudiu Beznea spin_unlock_irqrestore(&reset->lock, flags);
2725f37c797SClaudiu Beznea
2735f37c797SClaudiu Beznea return 0;
2745f37c797SClaudiu Beznea }
2755f37c797SClaudiu Beznea
at91_reset_assert(struct reset_controller_dev * rcdev,unsigned long id)2765f37c797SClaudiu Beznea static int at91_reset_assert(struct reset_controller_dev *rcdev,
2775f37c797SClaudiu Beznea unsigned long id)
2785f37c797SClaudiu Beznea {
2795f37c797SClaudiu Beznea return at91_reset_update(rcdev, id, true);
2805f37c797SClaudiu Beznea }
2815f37c797SClaudiu Beznea
at91_reset_deassert(struct reset_controller_dev * rcdev,unsigned long id)2825f37c797SClaudiu Beznea static int at91_reset_deassert(struct reset_controller_dev *rcdev,
2835f37c797SClaudiu Beznea unsigned long id)
2845f37c797SClaudiu Beznea {
2855f37c797SClaudiu Beznea return at91_reset_update(rcdev, id, false);
2865f37c797SClaudiu Beznea }
2875f37c797SClaudiu Beznea
at91_reset_dev_status(struct reset_controller_dev * rcdev,unsigned long id)2885f37c797SClaudiu Beznea static int at91_reset_dev_status(struct reset_controller_dev *rcdev,
2895f37c797SClaudiu Beznea unsigned long id)
2905f37c797SClaudiu Beznea {
2915f37c797SClaudiu Beznea struct at91_reset *reset = to_at91_reset(rcdev);
2925f37c797SClaudiu Beznea u32 val;
2935f37c797SClaudiu Beznea
2945f37c797SClaudiu Beznea val = readl_relaxed(reset->dev_base);
2955f37c797SClaudiu Beznea
2965f37c797SClaudiu Beznea return !!(val & BIT(id));
2975f37c797SClaudiu Beznea }
2985f37c797SClaudiu Beznea
2995f37c797SClaudiu Beznea static const struct reset_control_ops at91_reset_ops = {
3005f37c797SClaudiu Beznea .assert = at91_reset_assert,
3015f37c797SClaudiu Beznea .deassert = at91_reset_deassert,
3025f37c797SClaudiu Beznea .status = at91_reset_dev_status,
3035f37c797SClaudiu Beznea };
3045f37c797SClaudiu Beznea
at91_reset_of_xlate(struct reset_controller_dev * rcdev,const struct of_phandle_args * reset_spec)3055f37c797SClaudiu Beznea static int at91_reset_of_xlate(struct reset_controller_dev *rcdev,
3065f37c797SClaudiu Beznea const struct of_phandle_args *reset_spec)
3075f37c797SClaudiu Beznea {
3085f37c797SClaudiu Beznea struct at91_reset *reset = to_at91_reset(rcdev);
3095f37c797SClaudiu Beznea
3105f37c797SClaudiu Beznea if (!reset->data->n_device_reset ||
3115f37c797SClaudiu Beznea (reset_spec->args[0] < reset->data->device_reset_min_id ||
3125f37c797SClaudiu Beznea reset_spec->args[0] > reset->data->device_reset_max_id))
3135f37c797SClaudiu Beznea return -EINVAL;
3145f37c797SClaudiu Beznea
3155f37c797SClaudiu Beznea return reset_spec->args[0];
3165f37c797SClaudiu Beznea }
3175f37c797SClaudiu Beznea
at91_rcdev_init(struct at91_reset * reset,struct platform_device * pdev)3185f37c797SClaudiu Beznea static int at91_rcdev_init(struct at91_reset *reset,
3195f37c797SClaudiu Beznea struct platform_device *pdev)
3205f37c797SClaudiu Beznea {
3215f37c797SClaudiu Beznea if (!reset->data->n_device_reset)
3225f37c797SClaudiu Beznea return 0;
3235f37c797SClaudiu Beznea
3245f37c797SClaudiu Beznea reset->dev_base = devm_of_iomap(&pdev->dev, pdev->dev.of_node, 1,
3255f37c797SClaudiu Beznea NULL);
3265f37c797SClaudiu Beznea if (IS_ERR(reset->dev_base))
3275f37c797SClaudiu Beznea return -ENODEV;
3285f37c797SClaudiu Beznea
3295f37c797SClaudiu Beznea spin_lock_init(&reset->lock);
3305f37c797SClaudiu Beznea reset->rcdev.ops = &at91_reset_ops;
3315f37c797SClaudiu Beznea reset->rcdev.owner = THIS_MODULE;
3325f37c797SClaudiu Beznea reset->rcdev.of_node = pdev->dev.of_node;
3335f37c797SClaudiu Beznea reset->rcdev.nr_resets = reset->data->n_device_reset;
3345f37c797SClaudiu Beznea reset->rcdev.of_reset_n_cells = 1;
3355f37c797SClaudiu Beznea reset->rcdev.of_xlate = at91_reset_of_xlate;
3365f37c797SClaudiu Beznea
3375f37c797SClaudiu Beznea return devm_reset_controller_register(&pdev->dev, &reset->rcdev);
3385f37c797SClaudiu Beznea }
3395f37c797SClaudiu Beznea
at91_reset_probe(struct platform_device * pdev)3406e64180aSAlexandre Belloni static int __init at91_reset_probe(struct platform_device *pdev)
341ecfe64d8SMaxime Ripard {
342ecfe64d8SMaxime Ripard const struct of_device_id *match;
343583ef884SClaudiu.Beznea@microchip.com struct at91_reset *reset;
344ecfe64d8SMaxime Ripard struct device_node *np;
345eacd8d09SAlexandre Belloni int ret, idx = 0;
346ecfe64d8SMaxime Ripard
347b7967b79SClaudiu.Beznea@microchip.com reset = devm_kzalloc(&pdev->dev, sizeof(*reset), GFP_KERNEL);
348b7967b79SClaudiu.Beznea@microchip.com if (!reset)
349b7967b79SClaudiu.Beznea@microchip.com return -ENOMEM;
350b7967b79SClaudiu.Beznea@microchip.com
351bd312773SClaudiu Beznea reset->rstc_base = devm_of_iomap(&pdev->dev, pdev->dev.of_node, 0, NULL);
352f558c807SClaudiu Beznea if (IS_ERR(reset->rstc_base)) {
353ecfe64d8SMaxime Ripard dev_err(&pdev->dev, "Could not map reset controller address\n");
354ecfe64d8SMaxime Ripard return -ENODEV;
355ecfe64d8SMaxime Ripard }
356ecfe64d8SMaxime Ripard
3571ae25d62SJosh Wu if (!of_device_is_compatible(pdev->dev.of_node, "atmel,sama5d3-rstc")) {
3581ae25d62SJosh Wu /* we need to shutdown the ddr controller, so get ramc base */
35968a84a3eSClaudiu.Beznea@microchip.com for_each_matching_node_and_match(np, at91_ramc_of_match, &match) {
36068a84a3eSClaudiu.Beznea@microchip.com reset->ramc_lpr = (u32)match->data;
361bd312773SClaudiu Beznea reset->ramc_base[idx] = devm_of_iomap(&pdev->dev, np, 0, NULL);
362f558c807SClaudiu Beznea if (IS_ERR(reset->ramc_base[idx])) {
363ecfe64d8SMaxime Ripard dev_err(&pdev->dev, "Could not map ram controller address\n");
364c4c0edfbSJulia Lawall of_node_put(np);
365ecfe64d8SMaxime Ripard return -ENODEV;
366ecfe64d8SMaxime Ripard }
367ecfe64d8SMaxime Ripard idx++;
368ecfe64d8SMaxime Ripard }
3691ae25d62SJosh Wu }
370ecfe64d8SMaxime Ripard
371e17ad25bSClaudiu Beznea reset->data = device_get_match_data(&pdev->dev);
372e17ad25bSClaudiu Beznea if (!reset->data)
373e17ad25bSClaudiu Beznea return -ENODEV;
374e17ad25bSClaudiu Beznea
37551aa7d45SClaudiu.Beznea@microchip.com reset->nb.notifier_call = at91_reset;
376b7967b79SClaudiu.Beznea@microchip.com reset->nb.priority = 192;
377ecfe64d8SMaxime Ripard
378b7967b79SClaudiu.Beznea@microchip.com reset->sclk = devm_clk_get(&pdev->dev, NULL);
379b7967b79SClaudiu.Beznea@microchip.com if (IS_ERR(reset->sclk))
380b7967b79SClaudiu.Beznea@microchip.com return PTR_ERR(reset->sclk);
3812b2c6148SAlexandre Belloni
382b7967b79SClaudiu.Beznea@microchip.com ret = clk_prepare_enable(reset->sclk);
3832b2c6148SAlexandre Belloni if (ret) {
3842b2c6148SAlexandre Belloni dev_err(&pdev->dev, "Could not enable slow clock\n");
385ecfe64d8SMaxime Ripard return ret;
3862b2c6148SAlexandre Belloni }
3872b2c6148SAlexandre Belloni
388583ef884SClaudiu.Beznea@microchip.com platform_set_drvdata(pdev, reset);
389583ef884SClaudiu.Beznea@microchip.com
3905f37c797SClaudiu Beznea ret = at91_rcdev_init(reset, pdev);
3915f37c797SClaudiu Beznea if (ret)
3925f37c797SClaudiu Beznea goto disable_clk;
3935f37c797SClaudiu Beznea
394e48bbb52SClaudiu.Beznea@microchip.com if (of_device_is_compatible(pdev->dev.of_node, "microchip,sam9x60-rstc")) {
395e48bbb52SClaudiu.Beznea@microchip.com u32 val = readl(reset->rstc_base + AT91_RSTC_MR);
396e48bbb52SClaudiu.Beznea@microchip.com
397e48bbb52SClaudiu.Beznea@microchip.com writel(AT91_RSTC_KEY | AT91_RSTC_URSTASYNC | val,
398e48bbb52SClaudiu.Beznea@microchip.com reset->rstc_base + AT91_RSTC_MR);
399e48bbb52SClaudiu.Beznea@microchip.com }
400e48bbb52SClaudiu.Beznea@microchip.com
401b7967b79SClaudiu.Beznea@microchip.com ret = register_restart_handler(&reset->nb);
4025f37c797SClaudiu Beznea if (ret)
4035f37c797SClaudiu Beznea goto disable_clk;
404ecfe64d8SMaxime Ripard
405*d40befedSKamel Bouhara ret = device_create_file(&pdev->dev, &dev_attr_power_on_reason);
406*d40befedSKamel Bouhara if (ret) {
407*d40befedSKamel Bouhara dev_err(&pdev->dev, "Could not create sysfs entry\n");
408*d40befedSKamel Bouhara return ret;
409*d40befedSKamel Bouhara }
410*d40befedSKamel Bouhara
411cba266a4SMiquel Raynal dev_info(&pdev->dev, "Starting after %s\n", at91_reset_reason(reset));
412ecfe64d8SMaxime Ripard
413ecfe64d8SMaxime Ripard return 0;
4145f37c797SClaudiu Beznea
4155f37c797SClaudiu Beznea disable_clk:
4165f37c797SClaudiu Beznea clk_disable_unprepare(reset->sclk);
4175f37c797SClaudiu Beznea return ret;
418ecfe64d8SMaxime Ripard }
419ecfe64d8SMaxime Ripard
at91_reset_remove(struct platform_device * pdev)4206e64180aSAlexandre Belloni static int __exit at91_reset_remove(struct platform_device *pdev)
4216e64180aSAlexandre Belloni {
422583ef884SClaudiu.Beznea@microchip.com struct at91_reset *reset = platform_get_drvdata(pdev);
423583ef884SClaudiu.Beznea@microchip.com
424b7967b79SClaudiu.Beznea@microchip.com unregister_restart_handler(&reset->nb);
425b7967b79SClaudiu.Beznea@microchip.com clk_disable_unprepare(reset->sclk);
4266e64180aSAlexandre Belloni
4276e64180aSAlexandre Belloni return 0;
4286e64180aSAlexandre Belloni }
4296e64180aSAlexandre Belloni
430ecfe64d8SMaxime Ripard static struct platform_driver at91_reset_driver = {
4316e64180aSAlexandre Belloni .remove = __exit_p(at91_reset_remove),
432ecfe64d8SMaxime Ripard .driver = {
433ecfe64d8SMaxime Ripard .name = "at91-reset",
434ecfe64d8SMaxime Ripard .of_match_table = at91_reset_of_match,
435ecfe64d8SMaxime Ripard },
436ecfe64d8SMaxime Ripard };
4376e64180aSAlexandre Belloni module_platform_driver_probe(at91_reset_driver, at91_reset_probe);
4386e64180aSAlexandre Belloni
4396e64180aSAlexandre Belloni MODULE_AUTHOR("Atmel Corporation");
4406e64180aSAlexandre Belloni MODULE_DESCRIPTION("Reset driver for Atmel SoCs");
4416e64180aSAlexandre Belloni MODULE_LICENSE("GPL v2");
442