xref: /openbmc/linux/drivers/pinctrl/starfive/pinctrl-starfive-jh7110-aon.c (revision 060f03e95454a0f4a1deff3e5f912e461ae0f0c5)
1b1170c42SJianlong Huang // SPDX-License-Identifier: GPL-2.0
2b1170c42SJianlong Huang /*
3b1170c42SJianlong Huang  * Pinctrl / GPIO driver for StarFive JH7110 SoC aon controller
4b1170c42SJianlong Huang  *
5b1170c42SJianlong Huang  * Copyright (C) 2022 StarFive Technology Co., Ltd.
6b1170c42SJianlong Huang  */
7b1170c42SJianlong Huang 
8b1170c42SJianlong Huang #include <linux/err.h>
9b1170c42SJianlong Huang #include <linux/gpio/driver.h>
10b1170c42SJianlong Huang #include <linux/init.h>
11b1170c42SJianlong Huang #include <linux/interrupt.h>
12b1170c42SJianlong Huang #include <linux/io.h>
13*060f03e9SRob Herring #include <linux/mod_devicetable.h>
14b1170c42SJianlong Huang #include <linux/module.h>
15b1170c42SJianlong Huang #include <linux/pinctrl/pinconf.h>
16b1170c42SJianlong Huang #include <linux/pinctrl/pinconf-generic.h>
17b1170c42SJianlong Huang #include <linux/pinctrl/pinctrl.h>
18b1170c42SJianlong Huang #include <linux/pinctrl/pinmux.h>
19b1170c42SJianlong Huang #include <linux/platform_device.h>
20b1170c42SJianlong Huang #include <linux/pm_runtime.h>
21b1170c42SJianlong Huang #include <linux/regmap.h>
22b1170c42SJianlong Huang #include <linux/slab.h>
23b1170c42SJianlong Huang 
24b1170c42SJianlong Huang #include <dt-bindings/pinctrl/starfive,jh7110-pinctrl.h>
25b1170c42SJianlong Huang 
26b1170c42SJianlong Huang #include "../core.h"
27b1170c42SJianlong Huang #include "../pinconf.h"
28b1170c42SJianlong Huang #include "../pinmux.h"
29b1170c42SJianlong Huang #include "pinctrl-starfive-jh7110.h"
30b1170c42SJianlong Huang 
31b1170c42SJianlong Huang #define JH7110_AON_NGPIO		4
32b1170c42SJianlong Huang #define JH7110_AON_GC_BASE		64
33b1170c42SJianlong Huang 
34b1170c42SJianlong Huang /* registers */
35b1170c42SJianlong Huang #define JH7110_AON_DOEN			0x0
36b1170c42SJianlong Huang #define JH7110_AON_DOUT			0x4
37b1170c42SJianlong Huang #define JH7110_AON_GPI			0x8
38b1170c42SJianlong Huang #define JH7110_AON_GPIOIN		0x2c
39b1170c42SJianlong Huang 
40b1170c42SJianlong Huang #define JH7110_AON_GPIOEN		0xc
41b1170c42SJianlong Huang #define JH7110_AON_GPIOIS		0x10
42b1170c42SJianlong Huang #define JH7110_AON_GPIOIC		0x14
43b1170c42SJianlong Huang #define JH7110_AON_GPIOIBE		0x18
44b1170c42SJianlong Huang #define JH7110_AON_GPIOIEV		0x1c
45b1170c42SJianlong Huang #define JH7110_AON_GPIOIE		0x20
46b1170c42SJianlong Huang #define JH7110_AON_GPIORIS		0x28
47b1170c42SJianlong Huang #define JH7110_AON_GPIOMIS		0x28
48b1170c42SJianlong Huang 
49b1170c42SJianlong Huang #define JH7110_AON_GPO_PDA_0_5_CFG	0x30
50b1170c42SJianlong Huang 
51b1170c42SJianlong Huang static const struct pinctrl_pin_desc jh7110_aon_pins[] = {
52b1170c42SJianlong Huang 	PINCTRL_PIN(PAD_TESTEN,		"TESTEN"),
53b1170c42SJianlong Huang 	PINCTRL_PIN(PAD_RGPIO0,		"RGPIO0"),
54b1170c42SJianlong Huang 	PINCTRL_PIN(PAD_RGPIO1,		"RGPIO1"),
55b1170c42SJianlong Huang 	PINCTRL_PIN(PAD_RGPIO2,		"RGPIO2"),
56b1170c42SJianlong Huang 	PINCTRL_PIN(PAD_RGPIO3,		"RGPIO3"),
57b1170c42SJianlong Huang 	PINCTRL_PIN(PAD_RSTN,		"RSTN"),
58b1170c42SJianlong Huang 	PINCTRL_PIN(PAD_GMAC0_MDC,	"GMAC0_MDC"),
59b1170c42SJianlong Huang 	PINCTRL_PIN(PAD_GMAC0_MDIO,	"GMAC0_MDIO"),
60b1170c42SJianlong Huang 	PINCTRL_PIN(PAD_GMAC0_RXD0,	"GMAC0_RXD0"),
61b1170c42SJianlong Huang 	PINCTRL_PIN(PAD_GMAC0_RXD1,	"GMAC0_RXD1"),
62b1170c42SJianlong Huang 	PINCTRL_PIN(PAD_GMAC0_RXD2,	"GMAC0_RXD2"),
63b1170c42SJianlong Huang 	PINCTRL_PIN(PAD_GMAC0_RXD3,	"GMAC0_RXD3"),
64b1170c42SJianlong Huang 	PINCTRL_PIN(PAD_GMAC0_RXDV,	"GMAC0_RXDV"),
65b1170c42SJianlong Huang 	PINCTRL_PIN(PAD_GMAC0_RXC,	"GMAC0_RXC"),
66b1170c42SJianlong Huang 	PINCTRL_PIN(PAD_GMAC0_TXD0,	"GMAC0_TXD0"),
67b1170c42SJianlong Huang 	PINCTRL_PIN(PAD_GMAC0_TXD1,	"GMAC0_TXD1"),
68b1170c42SJianlong Huang 	PINCTRL_PIN(PAD_GMAC0_TXD2,	"GMAC0_TXD2"),
69b1170c42SJianlong Huang 	PINCTRL_PIN(PAD_GMAC0_TXD3,	"GMAC0_TXD3"),
70b1170c42SJianlong Huang 	PINCTRL_PIN(PAD_GMAC0_TXEN,	"GMAC0_TXEN"),
71b1170c42SJianlong Huang 	PINCTRL_PIN(PAD_GMAC0_TXC,	"GMAC0_TXC"),
72b1170c42SJianlong Huang };
73b1170c42SJianlong Huang 
74b1170c42SJianlong Huang static int jh7110_aon_set_one_pin_mux(struct jh7110_pinctrl *sfp,
75b1170c42SJianlong Huang 				      unsigned int pin,
76b1170c42SJianlong Huang 				      unsigned int din, u32 dout,
77b1170c42SJianlong Huang 				      u32 doen, u32 func)
78b1170c42SJianlong Huang {
79b1170c42SJianlong Huang 	if (pin < sfp->gc.ngpio && func == 0)
80b1170c42SJianlong Huang 		jh7110_set_gpiomux(sfp, pin, din, dout, doen);
81b1170c42SJianlong Huang 
82b1170c42SJianlong Huang 	return 0;
83b1170c42SJianlong Huang }
84b1170c42SJianlong Huang 
85b1170c42SJianlong Huang static int jh7110_aon_get_padcfg_base(struct jh7110_pinctrl *sfp,
86b1170c42SJianlong Huang 				      unsigned int pin)
87b1170c42SJianlong Huang {
88b1170c42SJianlong Huang 	if (pin < PAD_GMAC0_MDC)
89b1170c42SJianlong Huang 		return JH7110_AON_GPO_PDA_0_5_CFG;
90b1170c42SJianlong Huang 
91b1170c42SJianlong Huang 	return -1;
92b1170c42SJianlong Huang }
93b1170c42SJianlong Huang 
94b1170c42SJianlong Huang static void jh7110_aon_irq_handler(struct irq_desc *desc)
95b1170c42SJianlong Huang {
96b1170c42SJianlong Huang 	struct jh7110_pinctrl *sfp = jh7110_from_irq_desc(desc);
97b1170c42SJianlong Huang 	struct irq_chip *chip = irq_desc_get_chip(desc);
98b1170c42SJianlong Huang 	unsigned long mis;
99b1170c42SJianlong Huang 	unsigned int pin;
100b1170c42SJianlong Huang 
101b1170c42SJianlong Huang 	chained_irq_enter(chip, desc);
102b1170c42SJianlong Huang 
103b1170c42SJianlong Huang 	mis = readl_relaxed(sfp->base + JH7110_AON_GPIOMIS);
104b1170c42SJianlong Huang 	for_each_set_bit(pin, &mis, JH7110_AON_NGPIO)
105b1170c42SJianlong Huang 		generic_handle_domain_irq(sfp->gc.irq.domain, pin);
106b1170c42SJianlong Huang 
107b1170c42SJianlong Huang 	chained_irq_exit(chip, desc);
108b1170c42SJianlong Huang }
109b1170c42SJianlong Huang 
110b1170c42SJianlong Huang static int jh7110_aon_init_hw(struct gpio_chip *gc)
111b1170c42SJianlong Huang {
112b1170c42SJianlong Huang 	struct jh7110_pinctrl *sfp = container_of(gc,
113b1170c42SJianlong Huang 			struct jh7110_pinctrl, gc);
114b1170c42SJianlong Huang 
115b1170c42SJianlong Huang 	/* mask all GPIO interrupts */
116b1170c42SJianlong Huang 	writel_relaxed(0, sfp->base + JH7110_AON_GPIOIE);
117b1170c42SJianlong Huang 	/* clear edge interrupt flags */
118b1170c42SJianlong Huang 	writel_relaxed(0, sfp->base + JH7110_AON_GPIOIC);
119b1170c42SJianlong Huang 	writel_relaxed(0x0f, sfp->base + JH7110_AON_GPIOIC);
120b1170c42SJianlong Huang 	/* enable GPIO interrupts */
121b1170c42SJianlong Huang 	writel_relaxed(1, sfp->base + JH7110_AON_GPIOEN);
122b1170c42SJianlong Huang 	return 0;
123b1170c42SJianlong Huang }
124b1170c42SJianlong Huang 
125b1170c42SJianlong Huang static const struct jh7110_gpio_irq_reg jh7110_aon_irq_reg = {
126b1170c42SJianlong Huang 	.is_reg_base	= JH7110_AON_GPIOIS,
127b1170c42SJianlong Huang 	.ic_reg_base	= JH7110_AON_GPIOIC,
128b1170c42SJianlong Huang 	.ibe_reg_base	= JH7110_AON_GPIOIBE,
129b1170c42SJianlong Huang 	.iev_reg_base	= JH7110_AON_GPIOIEV,
130b1170c42SJianlong Huang 	.ie_reg_base	= JH7110_AON_GPIOIE,
131b1170c42SJianlong Huang 	.ris_reg_base	= JH7110_AON_GPIORIS,
132b1170c42SJianlong Huang 	.mis_reg_base	= JH7110_AON_GPIOMIS,
133b1170c42SJianlong Huang };
134b1170c42SJianlong Huang 
135b1170c42SJianlong Huang static const struct jh7110_pinctrl_soc_info jh7110_aon_pinctrl_info = {
136b1170c42SJianlong Huang 	.pins		= jh7110_aon_pins,
137b1170c42SJianlong Huang 	.npins		= ARRAY_SIZE(jh7110_aon_pins),
138b1170c42SJianlong Huang 	.ngpios		= JH7110_AON_NGPIO,
139b1170c42SJianlong Huang 	.gc_base	= JH7110_AON_GC_BASE,
140b1170c42SJianlong Huang 	.dout_reg_base	= JH7110_AON_DOUT,
141b1170c42SJianlong Huang 	.dout_mask	= GENMASK(3, 0),
142b1170c42SJianlong Huang 	.doen_reg_base	= JH7110_AON_DOEN,
143b1170c42SJianlong Huang 	.doen_mask	= GENMASK(2, 0),
144b1170c42SJianlong Huang 	.gpi_reg_base	= JH7110_AON_GPI,
145b1170c42SJianlong Huang 	.gpi_mask	= GENMASK(3, 0),
146b1170c42SJianlong Huang 	.gpioin_reg_base	   = JH7110_AON_GPIOIN,
147b1170c42SJianlong Huang 	.irq_reg		   = &jh7110_aon_irq_reg,
148b1170c42SJianlong Huang 	.jh7110_set_one_pin_mux  = jh7110_aon_set_one_pin_mux,
149b1170c42SJianlong Huang 	.jh7110_get_padcfg_base  = jh7110_aon_get_padcfg_base,
150b1170c42SJianlong Huang 	.jh7110_gpio_irq_handler = jh7110_aon_irq_handler,
151b1170c42SJianlong Huang 	.jh7110_gpio_init_hw	 = jh7110_aon_init_hw,
152b1170c42SJianlong Huang };
153b1170c42SJianlong Huang 
154b1170c42SJianlong Huang static const struct of_device_id jh7110_aon_pinctrl_of_match[] = {
155b1170c42SJianlong Huang 	{
156b1170c42SJianlong Huang 		.compatible = "starfive,jh7110-aon-pinctrl",
157b1170c42SJianlong Huang 		.data = &jh7110_aon_pinctrl_info,
158b1170c42SJianlong Huang 	},
159b1170c42SJianlong Huang 	{ /* sentinel */ }
160b1170c42SJianlong Huang };
161b1170c42SJianlong Huang MODULE_DEVICE_TABLE(of, jh7110_aon_pinctrl_of_match);
162b1170c42SJianlong Huang 
163b1170c42SJianlong Huang static struct platform_driver jh7110_aon_pinctrl_driver = {
164b1170c42SJianlong Huang 	.probe = jh7110_pinctrl_probe,
165b1170c42SJianlong Huang 	.driver = {
166b1170c42SJianlong Huang 		.name = "starfive-jh7110-aon-pinctrl",
167b1170c42SJianlong Huang 		.of_match_table = jh7110_aon_pinctrl_of_match,
168b1170c42SJianlong Huang 	},
169b1170c42SJianlong Huang };
170b1170c42SJianlong Huang module_platform_driver(jh7110_aon_pinctrl_driver);
171b1170c42SJianlong Huang 
172b1170c42SJianlong Huang MODULE_DESCRIPTION("Pinctrl driver for the StarFive JH7110 SoC aon controller");
173b1170c42SJianlong Huang MODULE_AUTHOR("Jianlong Huang <jianlong.huang@starfivetech.com>");
174b1170c42SJianlong Huang MODULE_LICENSE("GPL");
175