xref: /openbmc/linux/drivers/pinctrl/meson/pinctrl-meson8b.c (revision 277d14eb815fdfb95a72ea126bc09f75a2bd58fd)
1 /*
2  * Pin controller and GPIO driver for Amlogic Meson8b.
3  *
4  * Copyright (C) 2015 Endless Mobile, Inc.
5  * Author: Carlo Caione <carlo@endlessm.com>
6  *
7  * This program is free software; you can redistribute it and/or
8  * modify it under the terms of the GNU General Public License
9  * version 2 as published by the Free Software Foundation.
10  *
11  * You should have received a copy of the GNU General Public License
12  * along with this program. If not, see <http://www.gnu.org/licenses/>.
13  */
14 
15 #include <dt-bindings/gpio/meson8b-gpio.h>
16 #include "pinctrl-meson.h"
17 
18 static const struct pinctrl_pin_desc meson8b_cbus_pins[] = {
19 	MESON_PIN(GPIOX_0),
20 	MESON_PIN(GPIOX_1),
21 	MESON_PIN(GPIOX_2),
22 	MESON_PIN(GPIOX_3),
23 	MESON_PIN(GPIOX_4),
24 	MESON_PIN(GPIOX_5),
25 	MESON_PIN(GPIOX_6),
26 	MESON_PIN(GPIOX_7),
27 	MESON_PIN(GPIOX_8),
28 	MESON_PIN(GPIOX_9),
29 	MESON_PIN(GPIOX_10),
30 	MESON_PIN(GPIOX_11),
31 	MESON_PIN(GPIOX_16),
32 	MESON_PIN(GPIOX_17),
33 	MESON_PIN(GPIOX_18),
34 	MESON_PIN(GPIOX_19),
35 	MESON_PIN(GPIOX_20),
36 	MESON_PIN(GPIOX_21),
37 
38 	MESON_PIN(GPIOY_0),
39 	MESON_PIN(GPIOY_1),
40 	MESON_PIN(GPIOY_3),
41 	MESON_PIN(GPIOY_6),
42 	MESON_PIN(GPIOY_7),
43 	MESON_PIN(GPIOY_8),
44 	MESON_PIN(GPIOY_9),
45 	MESON_PIN(GPIOY_10),
46 	MESON_PIN(GPIOY_11),
47 	MESON_PIN(GPIOY_12),
48 	MESON_PIN(GPIOY_13),
49 	MESON_PIN(GPIOY_14),
50 
51 	MESON_PIN(GPIODV_9),
52 	MESON_PIN(GPIODV_24),
53 	MESON_PIN(GPIODV_25),
54 	MESON_PIN(GPIODV_26),
55 	MESON_PIN(GPIODV_27),
56 	MESON_PIN(GPIODV_28),
57 	MESON_PIN(GPIODV_29),
58 
59 	MESON_PIN(GPIOH_0),
60 	MESON_PIN(GPIOH_1),
61 	MESON_PIN(GPIOH_2),
62 	MESON_PIN(GPIOH_3),
63 	MESON_PIN(GPIOH_4),
64 	MESON_PIN(GPIOH_5),
65 	MESON_PIN(GPIOH_6),
66 	MESON_PIN(GPIOH_7),
67 	MESON_PIN(GPIOH_8),
68 	MESON_PIN(GPIOH_9),
69 
70 	MESON_PIN(CARD_0),
71 	MESON_PIN(CARD_1),
72 	MESON_PIN(CARD_2),
73 	MESON_PIN(CARD_3),
74 	MESON_PIN(CARD_4),
75 	MESON_PIN(CARD_5),
76 	MESON_PIN(CARD_6),
77 
78 	MESON_PIN(BOOT_0),
79 	MESON_PIN(BOOT_1),
80 	MESON_PIN(BOOT_2),
81 	MESON_PIN(BOOT_3),
82 	MESON_PIN(BOOT_4),
83 	MESON_PIN(BOOT_5),
84 	MESON_PIN(BOOT_6),
85 	MESON_PIN(BOOT_7),
86 	MESON_PIN(BOOT_8),
87 	MESON_PIN(BOOT_9),
88 	MESON_PIN(BOOT_10),
89 	MESON_PIN(BOOT_11),
90 	MESON_PIN(BOOT_12),
91 	MESON_PIN(BOOT_13),
92 	MESON_PIN(BOOT_14),
93 	MESON_PIN(BOOT_15),
94 	MESON_PIN(BOOT_16),
95 	MESON_PIN(BOOT_17),
96 	MESON_PIN(BOOT_18),
97 
98 	MESON_PIN(DIF_0_P),
99 	MESON_PIN(DIF_0_N),
100 	MESON_PIN(DIF_1_P),
101 	MESON_PIN(DIF_1_N),
102 	MESON_PIN(DIF_2_P),
103 	MESON_PIN(DIF_2_N),
104 	MESON_PIN(DIF_3_P),
105 	MESON_PIN(DIF_3_N),
106 	MESON_PIN(DIF_4_P),
107 	MESON_PIN(DIF_4_N),
108 };
109 
110 static const struct pinctrl_pin_desc meson8b_aobus_pins[] = {
111 	MESON_PIN(GPIOAO_0),
112 	MESON_PIN(GPIOAO_1),
113 	MESON_PIN(GPIOAO_2),
114 	MESON_PIN(GPIOAO_3),
115 	MESON_PIN(GPIOAO_4),
116 	MESON_PIN(GPIOAO_5),
117 	MESON_PIN(GPIOAO_6),
118 	MESON_PIN(GPIOAO_7),
119 	MESON_PIN(GPIOAO_8),
120 	MESON_PIN(GPIOAO_9),
121 	MESON_PIN(GPIOAO_10),
122 	MESON_PIN(GPIOAO_11),
123 	MESON_PIN(GPIOAO_12),
124 	MESON_PIN(GPIOAO_13),
125 
126 	/*
127 	 * The following 2 pins are not mentionned in the public datasheet
128 	 * According to this datasheet, they can't be used with the gpio
129 	 * interrupt controller
130 	 */
131 	MESON_PIN(GPIO_BSD_EN),
132 	MESON_PIN(GPIO_TEST_N),
133 };
134 
135 /* bank X */
136 static const unsigned int sd_d0_a_pins[]	= { GPIOX_0 };
137 static const unsigned int sd_d1_a_pins[]	= { GPIOX_1 };
138 static const unsigned int sd_d2_a_pins[]	= { GPIOX_2 };
139 static const unsigned int sd_d3_a_pins[]	= { GPIOX_3 };
140 static const unsigned int sdxc_d0_0_a_pins[]	= { GPIOX_4 };
141 static const unsigned int sdxc_d47_a_pins[]	= { GPIOX_4, GPIOX_5,
142 						    GPIOX_6, GPIOX_7 };
143 static const unsigned int sdxc_d13_0_a_pins[]	= { GPIOX_5, GPIOX_6,
144 						    GPIOX_7 };
145 static const unsigned int sd_clk_a_pins[]	= { GPIOX_8 };
146 static const unsigned int sd_cmd_a_pins[]	= { GPIOX_9 };
147 static const unsigned int xtal_32k_out_pins[]	= { GPIOX_10 };
148 static const unsigned int xtal_24m_out_pins[]	= { GPIOX_11 };
149 static const unsigned int uart_tx_b0_pins[]	= { GPIOX_16 };
150 static const unsigned int uart_rx_b0_pins[]	= { GPIOX_17 };
151 static const unsigned int uart_cts_b0_pins[]	= { GPIOX_18 };
152 static const unsigned int uart_rts_b0_pins[]	= { GPIOX_19 };
153 
154 static const unsigned int sdxc_d0_1_a_pins[]	= { GPIOX_0 };
155 static const unsigned int sdxc_d13_1_a_pins[]	= { GPIOX_1, GPIOX_2,
156 						    GPIOX_3 };
157 static const unsigned int pcm_out_a_pins[]	= { GPIOX_4 };
158 static const unsigned int pcm_in_a_pins[]	= { GPIOX_5 };
159 static const unsigned int pcm_fs_a_pins[]	= { GPIOX_6 };
160 static const unsigned int pcm_clk_a_pins[]	= { GPIOX_7 };
161 static const unsigned int sdxc_clk_a_pins[]	= { GPIOX_8 };
162 static const unsigned int sdxc_cmd_a_pins[]	= { GPIOX_9 };
163 static const unsigned int pwm_vs_0_pins[]	= { GPIOX_10 };
164 static const unsigned int pwm_e_pins[]		= { GPIOX_10 };
165 static const unsigned int pwm_vs_1_pins[]	= { GPIOX_11 };
166 
167 static const unsigned int uart_tx_a_pins[]	= { GPIOX_4 };
168 static const unsigned int uart_rx_a_pins[]	= { GPIOX_5 };
169 static const unsigned int uart_cts_a_pins[]	= { GPIOX_6 };
170 static const unsigned int uart_rts_a_pins[]	= { GPIOX_7 };
171 static const unsigned int uart_tx_b1_pins[]	= { GPIOX_8 };
172 static const unsigned int uart_rx_b1_pins[]	= { GPIOX_9 };
173 static const unsigned int uart_cts_b1_pins[]	= { GPIOX_10 };
174 static const unsigned int uart_rts_b1_pins[]	= { GPIOX_20 };
175 
176 static const unsigned int iso7816_0_clk_pins[]	= { GPIOX_6 };
177 static const unsigned int iso7816_0_data_pins[]	= { GPIOX_7 };
178 static const unsigned int spi_sclk_0_pins[]	= { GPIOX_8 };
179 static const unsigned int spi_miso_0_pins[]	= { GPIOX_9 };
180 static const unsigned int spi_mosi_0_pins[]	= { GPIOX_10 };
181 static const unsigned int iso7816_det_pins[]	= { GPIOX_16 };
182 static const unsigned int iso7816_reset_pins[]	= { GPIOX_17 };
183 static const unsigned int iso7816_1_clk_pins[]	= { GPIOX_18 };
184 static const unsigned int iso7816_1_data_pins[]	= { GPIOX_19 };
185 static const unsigned int spi_ss0_0_pins[]	= { GPIOX_20 };
186 
187 static const unsigned int tsin_clk_b_pins[]	= { GPIOX_8 };
188 static const unsigned int tsin_sop_b_pins[]	= { GPIOX_9 };
189 static const unsigned int tsin_d0_b_pins[]	= { GPIOX_10 };
190 static const unsigned int pwm_b_pins[]		= { GPIOX_11 };
191 static const unsigned int i2c_sda_d0_pins[]	= { GPIOX_16 };
192 static const unsigned int i2c_sck_d0_pins[]	= { GPIOX_17 };
193 static const unsigned int tsin_d_valid_b_pins[] = { GPIOX_20 };
194 
195 /* bank Y */
196 static const unsigned int tsin_d_valid_a_pins[] = { GPIOY_0 };
197 static const unsigned int tsin_sop_a_pins[]	= { GPIOY_1 };
198 static const unsigned int tsin_d17_a_pins[] = {
199 	GPIOY_6, GPIOY_7, GPIOY_10, GPIOY_11, GPIOY_12, GPIOY_13, GPIOY_14,
200 };
201 static const unsigned int tsin_clk_a_pins[]	= { GPIOY_8 };
202 static const unsigned int tsin_d0_a_pins[]	= { GPIOY_9 };
203 
204 static const unsigned int spdif_out_0_pins[]	= { GPIOY_3 };
205 
206 static const unsigned int xtal_24m_pins[]	= { GPIOY_3 };
207 static const unsigned int iso7816_2_clk_pins[]	= { GPIOY_13 };
208 static const unsigned int iso7816_2_data_pins[] = { GPIOY_14 };
209 
210 /* bank DV */
211 static const unsigned int pwm_d_pins[]		= { GPIODV_28 };
212 static const unsigned int pwm_c0_pins[]		= { GPIODV_29 };
213 
214 static const unsigned int pwm_vs_2_pins[]	= { GPIODV_9 };
215 static const unsigned int pwm_vs_3_pins[]	= { GPIODV_28 };
216 static const unsigned int pwm_vs_4_pins[]	= { GPIODV_29 };
217 
218 static const unsigned int xtal24_out_pins[]	= { GPIODV_29 };
219 
220 static const unsigned int uart_tx_c_pins[]	= { GPIODV_24 };
221 static const unsigned int uart_rx_c_pins[]	= { GPIODV_25 };
222 static const unsigned int uart_cts_c_pins[]	= { GPIODV_26 };
223 static const unsigned int uart_rts_c_pins[]	= { GPIODV_27 };
224 
225 static const unsigned int pwm_c1_pins[]		= { GPIODV_9 };
226 
227 static const unsigned int i2c_sda_a_pins[]	= { GPIODV_24 };
228 static const unsigned int i2c_sck_a_pins[]	= { GPIODV_25 };
229 static const unsigned int i2c_sda_b0_pins[]	= { GPIODV_26 };
230 static const unsigned int i2c_sck_b0_pins[]	= { GPIODV_27 };
231 static const unsigned int i2c_sda_c0_pins[]	= { GPIODV_28 };
232 static const unsigned int i2c_sck_c0_pins[]	= { GPIODV_29 };
233 
234 /* bank H */
235 static const unsigned int hdmi_hpd_pins[]	= { GPIOH_0 };
236 static const unsigned int hdmi_sda_pins[]	= { GPIOH_1 };
237 static const unsigned int hdmi_scl_pins[]	= { GPIOH_2 };
238 static const unsigned int hdmi_cec_0_pins[]	= { GPIOH_3 };
239 static const unsigned int eth_txd1_0_pins[]	= { GPIOH_5 };
240 static const unsigned int eth_txd0_0_pins[]	= { GPIOH_6 };
241 static const unsigned int clk_24m_out_pins[]	= { GPIOH_9 };
242 
243 static const unsigned int spi_ss1_pins[]	= { GPIOH_0 };
244 static const unsigned int spi_ss2_pins[]	= { GPIOH_1 };
245 static const unsigned int spi_ss0_1_pins[]	= { GPIOH_3 };
246 static const unsigned int spi_miso_1_pins[]	= { GPIOH_4 };
247 static const unsigned int spi_mosi_1_pins[]	= { GPIOH_5 };
248 static const unsigned int spi_sclk_1_pins[]	= { GPIOH_6 };
249 
250 static const unsigned int eth_txd3_pins[]	= { GPIOH_7 };
251 static const unsigned int eth_txd2_pins[]	= { GPIOH_8 };
252 static const unsigned int eth_tx_clk_pins[]	= { GPIOH_9 };
253 
254 static const unsigned int i2c_sda_b1_pins[]	= { GPIOH_3 };
255 static const unsigned int i2c_sck_b1_pins[]	= { GPIOH_4 };
256 static const unsigned int i2c_sda_c1_pins[]	= { GPIOH_5 };
257 static const unsigned int i2c_sck_c1_pins[]	= { GPIOH_6 };
258 static const unsigned int i2c_sda_d1_pins[]	= { GPIOH_7 };
259 static const unsigned int i2c_sck_d1_pins[]	= { GPIOH_8 };
260 
261 /* bank BOOT */
262 static const unsigned int nand_io_pins[] = {
263 	BOOT_0, BOOT_1, BOOT_2, BOOT_3, BOOT_4, BOOT_5, BOOT_6, BOOT_7
264 };
265 static const unsigned int nand_io_ce0_pins[]	= { BOOT_8 };
266 static const unsigned int nand_io_ce1_pins[]	= { BOOT_9 };
267 static const unsigned int nand_io_rb0_pins[]	= { BOOT_10 };
268 static const unsigned int nand_ale_pins[]	= { BOOT_11 };
269 static const unsigned int nand_cle_pins[]	= { BOOT_12 };
270 static const unsigned int nand_wen_clk_pins[]	= { BOOT_13 };
271 static const unsigned int nand_ren_clk_pins[]	= { BOOT_14 };
272 static const unsigned int nand_dqs_15_pins[]	= { BOOT_15 };
273 static const unsigned int nand_dqs_18_pins[]	= { BOOT_18 };
274 
275 static const unsigned int sdxc_d0_c_pins[]	= { BOOT_0};
276 static const unsigned int sdxc_d13_c_pins[]	= { BOOT_1, BOOT_2,
277 						    BOOT_3 };
278 static const unsigned int sdxc_d47_c_pins[]	= { BOOT_4, BOOT_5,
279 						    BOOT_6, BOOT_7 };
280 static const unsigned int sdxc_clk_c_pins[]	= { BOOT_8 };
281 static const unsigned int sdxc_cmd_c_pins[]	= { BOOT_10 };
282 static const unsigned int nor_d_pins[]		= { BOOT_11 };
283 static const unsigned int nor_q_pins[]		= { BOOT_12 };
284 static const unsigned int nor_c_pins[]		= { BOOT_13 };
285 static const unsigned int nor_cs_pins[]		= { BOOT_18 };
286 
287 static const unsigned int sd_d0_c_pins[]	= { BOOT_0 };
288 static const unsigned int sd_d1_c_pins[]	= { BOOT_1 };
289 static const unsigned int sd_d2_c_pins[]	= { BOOT_2 };
290 static const unsigned int sd_d3_c_pins[]	= { BOOT_3 };
291 static const unsigned int sd_cmd_c_pins[]	= { BOOT_8 };
292 static const unsigned int sd_clk_c_pins[]	= { BOOT_10 };
293 
294 /* bank CARD */
295 static const unsigned int sd_d1_b_pins[]	= { CARD_0 };
296 static const unsigned int sd_d0_b_pins[]	= { CARD_1 };
297 static const unsigned int sd_clk_b_pins[]	= { CARD_2 };
298 static const unsigned int sd_cmd_b_pins[]	= { CARD_3 };
299 static const unsigned int sd_d3_b_pins[]	= { CARD_4 };
300 static const unsigned int sd_d2_b_pins[]	= { CARD_5 };
301 
302 static const unsigned int sdxc_d13_b_pins[]	= { CARD_0,  CARD_4,
303 						    CARD_5 };
304 static const unsigned int sdxc_d0_b_pins[]	= { CARD_1 };
305 static const unsigned int sdxc_clk_b_pins[]	= { CARD_2 };
306 static const unsigned int sdxc_cmd_b_pins[]	= { CARD_3 };
307 
308 /* bank AO */
309 static const unsigned int uart_tx_ao_a_pins[]	= { GPIOAO_0 };
310 static const unsigned int uart_rx_ao_a_pins[]	= { GPIOAO_1 };
311 static const unsigned int uart_cts_ao_a_pins[]	= { GPIOAO_2 };
312 static const unsigned int uart_rts_ao_a_pins[]	= { GPIOAO_3 };
313 static const unsigned int i2c_mst_sck_ao_pins[] = { GPIOAO_4 };
314 static const unsigned int i2c_mst_sda_ao_pins[] = { GPIOAO_5 };
315 static const unsigned int clk_32k_in_out_pins[]	= { GPIOAO_6 };
316 static const unsigned int remote_input_pins[]	= { GPIOAO_7 };
317 static const unsigned int hdmi_cec_1_pins[]	= { GPIOAO_12 };
318 static const unsigned int ir_blaster_pins[]	= { GPIOAO_13 };
319 
320 static const unsigned int pwm_c2_pins[]		= { GPIOAO_3 };
321 static const unsigned int i2c_sck_ao_pins[]	= { GPIOAO_4 };
322 static const unsigned int i2c_sda_ao_pins[]	= { GPIOAO_5 };
323 static const unsigned int ir_remote_out_pins[]	= { GPIOAO_7 };
324 static const unsigned int i2s_am_clk_out_pins[]	= { GPIOAO_8 };
325 static const unsigned int i2s_ao_clk_out_pins[]	= { GPIOAO_9 };
326 static const unsigned int i2s_lr_clk_out_pins[]	= { GPIOAO_10 };
327 static const unsigned int i2s_out_01_pins[]	= { GPIOAO_11 };
328 
329 static const unsigned int uart_tx_ao_b0_pins[]	= { GPIOAO_0 };
330 static const unsigned int uart_rx_ao_b0_pins[]	= { GPIOAO_1 };
331 static const unsigned int uart_cts_ao_b_pins[]	= { GPIOAO_2 };
332 static const unsigned int uart_rts_ao_b_pins[]	= { GPIOAO_3 };
333 static const unsigned int uart_tx_ao_b1_pins[]	= { GPIOAO_4 };
334 static const unsigned int uart_rx_ao_b1_pins[]	= { GPIOAO_5 };
335 static const unsigned int spdif_out_1_pins[]	= { GPIOAO_6 };
336 
337 static const unsigned int i2s_in_ch01_pins[]	= { GPIOAO_6 };
338 static const unsigned int i2s_ao_clk_in_pins[]	= { GPIOAO_9 };
339 static const unsigned int i2s_lr_clk_in_pins[]	= { GPIOAO_10 };
340 
341 /* bank DIF */
342 static const unsigned int eth_rxd1_pins[]	= { DIF_0_P };
343 static const unsigned int eth_rxd0_pins[]	= { DIF_0_N };
344 static const unsigned int eth_rx_dv_pins[]	= { DIF_1_P };
345 static const unsigned int eth_rx_clk_pins[]	= { DIF_1_N };
346 static const unsigned int eth_txd0_1_pins[]	= { DIF_2_P };
347 static const unsigned int eth_txd1_1_pins[]	= { DIF_2_N };
348 static const unsigned int eth_tx_en_pins[]	= { DIF_3_P };
349 static const unsigned int eth_ref_clk_pins[]	= { DIF_3_N };
350 static const unsigned int eth_mdc_pins[]	= { DIF_4_P };
351 static const unsigned int eth_mdio_en_pins[]	= { DIF_4_N };
352 
353 static struct meson_pmx_group meson8b_cbus_groups[] = {
354 	GPIO_GROUP(GPIOX_0),
355 	GPIO_GROUP(GPIOX_1),
356 	GPIO_GROUP(GPIOX_2),
357 	GPIO_GROUP(GPIOX_3),
358 	GPIO_GROUP(GPIOX_4),
359 	GPIO_GROUP(GPIOX_5),
360 	GPIO_GROUP(GPIOX_6),
361 	GPIO_GROUP(GPIOX_7),
362 	GPIO_GROUP(GPIOX_8),
363 	GPIO_GROUP(GPIOX_9),
364 	GPIO_GROUP(GPIOX_10),
365 	GPIO_GROUP(GPIOX_11),
366 	GPIO_GROUP(GPIOX_16),
367 	GPIO_GROUP(GPIOX_17),
368 	GPIO_GROUP(GPIOX_18),
369 	GPIO_GROUP(GPIOX_19),
370 	GPIO_GROUP(GPIOX_20),
371 	GPIO_GROUP(GPIOX_21),
372 
373 	GPIO_GROUP(GPIOY_0),
374 	GPIO_GROUP(GPIOY_1),
375 	GPIO_GROUP(GPIOY_3),
376 	GPIO_GROUP(GPIOY_6),
377 	GPIO_GROUP(GPIOY_7),
378 	GPIO_GROUP(GPIOY_8),
379 	GPIO_GROUP(GPIOY_9),
380 	GPIO_GROUP(GPIOY_10),
381 	GPIO_GROUP(GPIOY_11),
382 	GPIO_GROUP(GPIOY_12),
383 	GPIO_GROUP(GPIOY_13),
384 	GPIO_GROUP(GPIOY_14),
385 
386 	GPIO_GROUP(GPIODV_9),
387 	GPIO_GROUP(GPIODV_24),
388 	GPIO_GROUP(GPIODV_25),
389 	GPIO_GROUP(GPIODV_26),
390 	GPIO_GROUP(GPIODV_27),
391 	GPIO_GROUP(GPIODV_28),
392 	GPIO_GROUP(GPIODV_29),
393 
394 	GPIO_GROUP(GPIOH_0),
395 	GPIO_GROUP(GPIOH_1),
396 	GPIO_GROUP(GPIOH_2),
397 	GPIO_GROUP(GPIOH_3),
398 	GPIO_GROUP(GPIOH_4),
399 	GPIO_GROUP(GPIOH_5),
400 	GPIO_GROUP(GPIOH_6),
401 	GPIO_GROUP(GPIOH_7),
402 	GPIO_GROUP(GPIOH_8),
403 	GPIO_GROUP(GPIOH_9),
404 
405 	GPIO_GROUP(DIF_0_P),
406 	GPIO_GROUP(DIF_0_N),
407 	GPIO_GROUP(DIF_1_P),
408 	GPIO_GROUP(DIF_1_N),
409 	GPIO_GROUP(DIF_2_P),
410 	GPIO_GROUP(DIF_2_N),
411 	GPIO_GROUP(DIF_3_P),
412 	GPIO_GROUP(DIF_3_N),
413 	GPIO_GROUP(DIF_4_P),
414 	GPIO_GROUP(DIF_4_N),
415 
416 	/* bank X */
417 	GROUP(sd_d0_a,		8,	5),
418 	GROUP(sd_d1_a,		8,	4),
419 	GROUP(sd_d2_a,		8,	3),
420 	GROUP(sd_d3_a,		8,	2),
421 	GROUP(sdxc_d0_0_a,	5,	29),
422 	GROUP(sdxc_d47_a,	5,	12),
423 	GROUP(sdxc_d13_0_a,	5,	28),
424 	GROUP(sd_clk_a,		8,	1),
425 	GROUP(sd_cmd_a,		8,	0),
426 	GROUP(xtal_32k_out,	3,	22),
427 	GROUP(xtal_24m_out,	3,	20),
428 	GROUP(uart_tx_b0,	4,	9),
429 	GROUP(uart_rx_b0,	4,	8),
430 	GROUP(uart_cts_b0,	4,	7),
431 	GROUP(uart_rts_b0,	4,	6),
432 	GROUP(sdxc_d0_1_a,	5,	14),
433 	GROUP(sdxc_d13_1_a,	5,	13),
434 	GROUP(pcm_out_a,	3,	30),
435 	GROUP(pcm_in_a,		3,	29),
436 	GROUP(pcm_fs_a,		3,	28),
437 	GROUP(pcm_clk_a,	3,	27),
438 	GROUP(sdxc_clk_a,	5,	11),
439 	GROUP(sdxc_cmd_a,	5,	10),
440 	GROUP(pwm_vs_0,		7,	31),
441 	GROUP(pwm_e,		9,	19),
442 	GROUP(pwm_vs_1,		7,	30),
443 	GROUP(uart_tx_a,	4,	17),
444 	GROUP(uart_rx_a,	4,	16),
445 	GROUP(uart_cts_a,	4,	15),
446 	GROUP(uart_rts_a,	4,	14),
447 	GROUP(uart_tx_b1,	6,	19),
448 	GROUP(uart_rx_b1,	6,	18),
449 	GROUP(uart_cts_b1,	6,	17),
450 	GROUP(uart_rts_b1,	6,	16),
451 	GROUP(iso7816_0_clk,	5,	9),
452 	GROUP(iso7816_0_data,	5,	8),
453 	GROUP(spi_sclk_0,	4,	22),
454 	GROUP(spi_miso_0,	4,	24),
455 	GROUP(spi_mosi_0,	4,	23),
456 	GROUP(iso7816_det,	4,	21),
457 	GROUP(iso7816_reset,	4,	20),
458 	GROUP(iso7816_1_clk,	4,	19),
459 	GROUP(iso7816_1_data,	4,	18),
460 	GROUP(spi_ss0_0,	4,	25),
461 	GROUP(tsin_clk_b,	3,	6),
462 	GROUP(tsin_sop_b,	3,	7),
463 	GROUP(tsin_d0_b,	3,	8),
464 	GROUP(pwm_b,		2,	3),
465 	GROUP(i2c_sda_d0,	4,	5),
466 	GROUP(i2c_sck_d0,	4,	4),
467 	GROUP(tsin_d_valid_b,	3,	9),
468 
469 	/* bank Y */
470 	GROUP(tsin_d_valid_a,	3,	2),
471 	GROUP(tsin_sop_a,	3,	1),
472 	GROUP(tsin_d17_a,	3,	5),
473 	GROUP(tsin_clk_a,	3,	0),
474 	GROUP(tsin_d0_a,	3,	4),
475 	GROUP(spdif_out_0,	1,	7),
476 	GROUP(xtal_24m,		3,	18),
477 	GROUP(iso7816_2_clk,	5,	7),
478 	GROUP(iso7816_2_data,	5,	6),
479 
480 	/* bank DV */
481 	GROUP(pwm_d,		3,	26),
482 	GROUP(pwm_c0,		3,	25),
483 	GROUP(pwm_vs_2,		7,	28),
484 	GROUP(pwm_vs_3,		7,	27),
485 	GROUP(pwm_vs_4,		7,	26),
486 	GROUP(xtal24_out,	7,	25),
487 	GROUP(uart_tx_c,	6,	23),
488 	GROUP(uart_rx_c,	6,	22),
489 	GROUP(uart_cts_c,	6,	21),
490 	GROUP(uart_rts_c,	6,	20),
491 	GROUP(pwm_c1,		3,	24),
492 	GROUP(i2c_sda_a,	9,	31),
493 	GROUP(i2c_sck_a,	9,	30),
494 	GROUP(i2c_sda_b0,	9,	29),
495 	GROUP(i2c_sck_b0,	9,	28),
496 	GROUP(i2c_sda_c0,	9,	27),
497 	GROUP(i2c_sck_c0,	9,	26),
498 
499 	/* bank H */
500 	GROUP(hdmi_hpd,		1,	26),
501 	GROUP(hdmi_sda,		1,	25),
502 	GROUP(hdmi_scl,		1,	24),
503 	GROUP(hdmi_cec_0,	1,	23),
504 	GROUP(eth_txd1_0,	7,	21),
505 	GROUP(eth_txd0_0,	7,	20),
506 	GROUP(clk_24m_out,	4,	1),
507 	GROUP(spi_ss1,		8,	11),
508 	GROUP(spi_ss2,		8,	12),
509 	GROUP(spi_ss0_1,	9,	13),
510 	GROUP(spi_miso_1,	9,	12),
511 	GROUP(spi_mosi_1,	9,	11),
512 	GROUP(spi_sclk_1,	9,	10),
513 	GROUP(eth_txd3,		6,	13),
514 	GROUP(eth_txd2,		6,	12),
515 	GROUP(eth_tx_clk,	6,	11),
516 	GROUP(i2c_sda_b1,	5,	27),
517 	GROUP(i2c_sck_b1,	5,	26),
518 	GROUP(i2c_sda_c1,	5,	25),
519 	GROUP(i2c_sck_c1,	5,	24),
520 	GROUP(i2c_sda_d1,	4,	3),
521 	GROUP(i2c_sck_d1,	4,	2),
522 
523 	/* bank BOOT */
524 	GROUP(nand_io,		2,	26),
525 	GROUP(nand_io_ce0,	2,	25),
526 	GROUP(nand_io_ce1,	2,	24),
527 	GROUP(nand_io_rb0,	2,	17),
528 	GROUP(nand_ale,		2,	21),
529 	GROUP(nand_cle,		2,	20),
530 	GROUP(nand_wen_clk,	2,	19),
531 	GROUP(nand_ren_clk,	2,	18),
532 	GROUP(nand_dqs_15,	2,	27),
533 	GROUP(nand_dqs_18,	2,	28),
534 	GROUP(sdxc_d0_c,	4,	30),
535 	GROUP(sdxc_d13_c,	4,	29),
536 	GROUP(sdxc_d47_c,	4,	28),
537 	GROUP(sdxc_clk_c,	7,	19),
538 	GROUP(sdxc_cmd_c,	7,	18),
539 	GROUP(nor_d,		5,	1),
540 	GROUP(nor_q,		5,	3),
541 	GROUP(nor_c,		5,	2),
542 	GROUP(nor_cs,		5,	0),
543 	GROUP(sd_d0_c,		6,	29),
544 	GROUP(sd_d1_c,		6,	28),
545 	GROUP(sd_d2_c,		6,	27),
546 	GROUP(sd_d3_c,		6,	26),
547 	GROUP(sd_cmd_c,		6,	30),
548 	GROUP(sd_clk_c,		6,	31),
549 
550 	/* bank CARD */
551 	GROUP(sd_d1_b,		2,	14),
552 	GROUP(sd_d0_b,		2,	15),
553 	GROUP(sd_clk_b,		2,	11),
554 	GROUP(sd_cmd_b,		2,	10),
555 	GROUP(sd_d3_b,		2,	12),
556 	GROUP(sd_d2_b,		2,	13),
557 	GROUP(sdxc_d13_b,	2,	6),
558 	GROUP(sdxc_d0_b,	2,	7),
559 	GROUP(sdxc_clk_b,	2,	5),
560 	GROUP(sdxc_cmd_b,	2,	4),
561 
562 	/* bank DIF */
563 	GROUP(eth_rxd1,		6,	0),
564 	GROUP(eth_rxd0,		6,	1),
565 	GROUP(eth_rx_dv,	6,	2),
566 	GROUP(eth_rx_clk,	6,	3),
567 	GROUP(eth_txd0_1,	6,	4),
568 	GROUP(eth_txd1_1,	6,	5),
569 	GROUP(eth_tx_en,	6,	6),
570 	GROUP(eth_ref_clk,	6,	8),
571 	GROUP(eth_mdc,		6,	9),
572 	GROUP(eth_mdio_en,	6,	10),
573 };
574 
575 static struct meson_pmx_group meson8b_aobus_groups[] = {
576 	GPIO_GROUP(GPIOAO_0),
577 	GPIO_GROUP(GPIOAO_1),
578 	GPIO_GROUP(GPIOAO_2),
579 	GPIO_GROUP(GPIOAO_3),
580 	GPIO_GROUP(GPIOAO_4),
581 	GPIO_GROUP(GPIOAO_5),
582 	GPIO_GROUP(GPIOAO_6),
583 	GPIO_GROUP(GPIOAO_7),
584 	GPIO_GROUP(GPIOAO_8),
585 	GPIO_GROUP(GPIOAO_9),
586 	GPIO_GROUP(GPIOAO_10),
587 	GPIO_GROUP(GPIOAO_11),
588 	GPIO_GROUP(GPIOAO_12),
589 	GPIO_GROUP(GPIOAO_13),
590 	GPIO_GROUP(GPIO_BSD_EN),
591 	GPIO_GROUP(GPIO_TEST_N),
592 
593 	/* bank AO */
594 	GROUP(uart_tx_ao_a,	0,	12),
595 	GROUP(uart_rx_ao_a,	0,	11),
596 	GROUP(uart_cts_ao_a,	0,	10),
597 	GROUP(uart_rts_ao_a,	0,	9),
598 	GROUP(i2c_mst_sck_ao,	0,	6),
599 	GROUP(i2c_mst_sda_ao,	0,	5),
600 	GROUP(clk_32k_in_out,	0,	18),
601 	GROUP(remote_input,	0,	0),
602 	GROUP(hdmi_cec_1,	0,	17),
603 	GROUP(ir_blaster,	0,	31),
604 	GROUP(pwm_c2,		0,	22),
605 	GROUP(i2c_sck_ao,	0,	2),
606 	GROUP(i2c_sda_ao,	0,	1),
607 	GROUP(ir_remote_out,	0,	21),
608 	GROUP(i2s_am_clk_out,	0,	30),
609 	GROUP(i2s_ao_clk_out,	0,	29),
610 	GROUP(i2s_lr_clk_out,	0,	28),
611 	GROUP(i2s_out_01,	0,	27),
612 	GROUP(uart_tx_ao_b0,	0,	26),
613 	GROUP(uart_rx_ao_b0,	0,	25),
614 	GROUP(uart_cts_ao_b,	0,	8),
615 	GROUP(uart_rts_ao_b,	0,	7),
616 	GROUP(uart_tx_ao_b1,	0,	24),
617 	GROUP(uart_rx_ao_b1,	0,	23),
618 	GROUP(spdif_out_1,	0,	16),
619 	GROUP(i2s_in_ch01,	0,	13),
620 	GROUP(i2s_ao_clk_in,	0,	15),
621 	GROUP(i2s_lr_clk_in,	0,	14),
622 };
623 
624 static const char * const gpio_groups[] = {
625 	"GPIOX_0", "GPIOX_1", "GPIOX_2", "GPIOX_3", "GPIOX_4",
626 	"GPIOX_5", "GPIOX_6", "GPIOX_7", "GPIOX_8", "GPIOX_9",
627 	"GPIOX_10", "GPIOX_11", "GPIOX_16", "GPIOX_17", "GPIOX_18",
628 	"GPIOX_19", "GPIOX_20", "GPIOX_21",
629 
630 	"GPIOY_0", "GPIOY_1", "GPIOY_3", "GPIOY_6", "GPIOY_7",
631 	"GPIOY_8", "GPIOY_9", "GPIOY_10", "GPIOY_11", "GPIOY_12",
632 	"GPIOY_13", "GPIOY_14",
633 
634 	"GPIODV_9", "GPIODV_24", "GPIODV_25", "GPIODV_26",
635 	"GPIODV_27", "GPIODV_28", "GPIODV_29",
636 
637 	"GPIOH_0", "GPIOH_1", "GPIOH_2", "GPIOH_3", "GPIOH_4",
638 	"GPIOH_5", "GPIOH_6", "GPIOH_7", "GPIOH_8", "GPIOH_9",
639 
640 	"CARD_0", "CARD_1", "CARD_2", "CARD_3", "CARD_4",
641 	"CARD_5", "CARD_6",
642 
643 	"BOOT_0", "BOOT_1", "BOOT_2", "BOOT_3", "BOOT_4",
644 	"BOOT_5", "BOOT_6", "BOOT_7", "BOOT_8", "BOOT_9",
645 	"BOOT_10", "BOOT_11", "BOOT_12", "BOOT_13", "BOOT_14",
646 	"BOOT_15", "BOOT_16", "BOOT_17", "BOOT_18",
647 
648 	"GPIOAO_0", "GPIOAO_1", "GPIOAO_2", "GPIOAO_3",
649 	"GPIOAO_4", "GPIOAO_5", "GPIOAO_6", "GPIOAO_7",
650 	"GPIOAO_8", "GPIOAO_9", "GPIOAO_10", "GPIOAO_11",
651 	"GPIOAO_12", "GPIOAO_13", "GPIO_BSD_EN", "GPIO_TEST_N",
652 
653 	"DIF_0_P", "DIF_0_N", "DIF_1_P", "DIF_1_N",
654 	"DIF_2_P", "DIF_2_N", "DIF_3_P", "DIF_3_N",
655 	"DIF_4_P", "DIF_4_N"
656 };
657 
658 static const char * const sd_a_groups[] = {
659 	"sd_d0_a", "sd_d1_a", "sd_d2_a", "sd_d3_a", "sd_clk_a",
660 	"sd_cmd_a"
661 };
662 
663 static const char * const sdxc_a_groups[] = {
664 	"sdxc_d0_0_a", "sdxc_d13_0_a", "sdxc_d47_a", "sdxc_clk_a",
665 	"sdxc_cmd_a", "sdxc_d0_1_a", "sdxc_d0_13_1_a"
666 };
667 
668 static const char * const pcm_a_groups[] = {
669 	"pcm_out_a", "pcm_in_a", "pcm_fs_a", "pcm_clk_a"
670 };
671 
672 static const char * const uart_a_groups[] = {
673 	"uart_tx_a", "uart_rx_a", "uart_cts_a", "uart_rts_a"
674 };
675 
676 static const char * const uart_b_groups[] = {
677 	"uart_tx_b0", "uart_rx_b0", "uart_cts_b0", "uart_rts_b0",
678 	"uart_tx_b1", "uart_rx_b1", "uart_cts_b1", "uart_rts_b1"
679 };
680 
681 static const char * const iso7816_groups[] = {
682 	"iso7816_det", "iso7816_reset", "iso7816_0_clk", "iso7816_0_data",
683 	"iso7816_1_clk", "iso7816_1_data", "iso7816_2_clk", "iso7816_2_data"
684 };
685 
686 static const char * const i2c_d_groups[] = {
687 	"i2c_sda_d0", "i2c_sck_d0", "i2c_sda_d1", "i2c_sck_d1"
688 };
689 
690 static const char * const xtal_groups[] = {
691 	"xtal_32k_out", "xtal_24m_out", "xtal_24m", "xtal24_out"
692 };
693 
694 static const char * const uart_c_groups[] = {
695 	"uart_tx_c", "uart_rx_c", "uart_cts_c", "uart_rts_c"
696 };
697 
698 static const char * const i2c_c_groups[] = {
699 	"i2c_sda_c0", "i2c_sck_c0", "i2c_sda_c1", "i2c_sck_c1"
700 };
701 
702 static const char * const hdmi_groups[] = {
703 	"hdmi_hpd", "hdmi_sda", "hdmi_scl", "hdmi_cec_0"
704 };
705 
706 static const char * const hdmi_cec_groups[] = {
707 	"hdmi_cec_1"
708 };
709 
710 static const char * const spi_groups[] = {
711 	"spi_ss0_0", "spi_miso_0", "spi_mosi_0", "spi_sclk_0",
712 	"spi_ss0_1", "spi_ss1", "spi_sclk_1", "spi_mosi_1",
713 	"spi_miso_1", "spi_ss2"
714 };
715 
716 static const char * const ethernet_groups[] = {
717 	"eth_tx_clk", "eth_tx_en", "eth_txd1_0", "eth_txd1_1",
718 	"eth_txd0_0", "eth_txd0_1", "eth_rx_clk", "eth_rx_dv",
719 	"eth_rxd1", "eth_rxd0", "eth_mdio_en", "eth_mdc", "eth_ref_clk",
720 	"eth_txd2", "eth_txd3"
721 };
722 
723 static const char * const i2c_a_groups[] = {
724 	"i2c_sda_a", "i2c_sck_a",
725 };
726 
727 static const char * const i2c_b_groups[] = {
728 	"i2c_sda_b0", "i2c_sck_b0", "i2c_sda_b1", "i2c_sck_b1"
729 };
730 
731 static const char * const sd_c_groups[] = {
732 	"sd_d0_c", "sd_d1_c", "sd_d2_c", "sd_d3_c",
733 	"sd_cmd_c", "sd_clk_c"
734 };
735 
736 static const char * const sdxc_c_groups[] = {
737 	"sdxc_d0_c", "sdxc_d13_c", "sdxc_d47_c", "sdxc_cmd_c",
738 	"sdxc_clk_c"
739 };
740 
741 static const char * const nand_groups[] = {
742 	"nand_io", "nand_io_ce0", "nand_io_ce1",
743 	"nand_io_rb0", "nand_ale", "nand_cle",
744 	"nand_wen_clk", "nand_ren_clk", "nand_dqs_15",
745 	"nand_dqs_18"
746 };
747 
748 static const char * const nor_groups[] = {
749 	"nor_d", "nor_q", "nor_c", "nor_cs"
750 };
751 
752 static const char * const sd_b_groups[] = {
753 	"sd_d1_b", "sd_d0_b", "sd_clk_b", "sd_cmd_b",
754 	"sd_d3_b", "sd_d2_b"
755 };
756 
757 static const char * const sdxc_b_groups[] = {
758 	"sdxc_d13_b", "sdxc_d0_b", "sdxc_clk_b", "sdxc_cmd_b"
759 };
760 
761 static const char * const uart_ao_groups[] = {
762 	"uart_tx_ao_a", "uart_rx_ao_a", "uart_cts_ao_a", "uart_rts_ao_a"
763 };
764 
765 static const char * const remote_groups[] = {
766 	"remote_input", "ir_blaster", "ir_remote_out"
767 };
768 
769 static const char * const i2c_slave_ao_groups[] = {
770 	"i2c_sck_ao", "i2c_sda_ao"
771 };
772 
773 static const char * const uart_ao_b_groups[] = {
774 	"uart_tx_ao_b0", "uart_rx_ao_b0", "uart_tx_ao_b1", "uart_rx_ao_b1",
775 	"uart_cts_ao_b", "uart_rts_ao_b"
776 };
777 
778 static const char * const i2c_mst_ao_groups[] = {
779 	"i2c_mst_sck_ao", "i2c_mst_sda_ao"
780 };
781 
782 static const char * const clk_24m_groups[] = {
783 	"clk_24m_out"
784 };
785 
786 static const char * const clk_32k_groups[] = {
787 	"clk_32k_in_out"
788 };
789 
790 static const char * const spdif_0_groups[] = {
791 	"spdif_out_0"
792 };
793 
794 static const char * const spdif_1_groups[] = {
795 	"spdif_out_1"
796 };
797 
798 static const char * const i2s_groups[] = {
799 	"i2s_am_clk_out", "i2s_ao_clk_out", "i2s_lr_clk_out",
800 	"i2s_out_01", "i2s_in_ch01", "i2s_ao_clk_in",
801 	"i2s_lr_clk_in"
802 };
803 
804 static const char * const pwm_b_groups[] = {
805 	"pwm_b"
806 };
807 
808 static const char * const pwm_c_groups[] = {
809 	"pwm_c0", "pwm_c1"
810 };
811 
812 static const char * const pwm_c_ao_groups[] = {
813 	"pwm_c2"
814 };
815 
816 static const char * const pwm_d_groups[] = {
817 	"pwm_d"
818 };
819 
820 static const char * const pwm_e_groups[] = {
821 	"pwm_e"
822 };
823 
824 static const char * const pwm_vs_groups[] = {
825 	"pwm_vs_0", "pwm_vs_1", "pwm_vs_2",
826 	"pwm_vs_3", "pwm_vs_4"
827 };
828 
829 static const char * const tsin_a_groups[] = {
830 	"tsin_d0_a", "tsin_d17_a", "tsin_clk_a", "tsin_sop_a",
831 	"tsin_d_valid_a"
832 };
833 
834 static const char * const tsin_b_groups[] = {
835 	"tsin_d0_b", "tsin_clk_b", "tsin_sop_b", "tsin_d_valid_b"
836 };
837 
838 static struct meson_pmx_func meson8b_cbus_functions[] = {
839 	FUNCTION(gpio),
840 	FUNCTION(sd_a),
841 	FUNCTION(sdxc_a),
842 	FUNCTION(pcm_a),
843 	FUNCTION(uart_a),
844 	FUNCTION(uart_b),
845 	FUNCTION(iso7816),
846 	FUNCTION(i2c_d),
847 	FUNCTION(xtal),
848 	FUNCTION(uart_c),
849 	FUNCTION(i2c_c),
850 	FUNCTION(hdmi),
851 	FUNCTION(spi),
852 	FUNCTION(ethernet),
853 	FUNCTION(i2c_a),
854 	FUNCTION(i2c_b),
855 	FUNCTION(sd_c),
856 	FUNCTION(sdxc_c),
857 	FUNCTION(nand),
858 	FUNCTION(nor),
859 	FUNCTION(sd_b),
860 	FUNCTION(sdxc_b),
861 	FUNCTION(spdif_0),
862 	FUNCTION(pwm_b),
863 	FUNCTION(pwm_c),
864 	FUNCTION(pwm_d),
865 	FUNCTION(pwm_e),
866 	FUNCTION(pwm_vs),
867 	FUNCTION(tsin_a),
868 	FUNCTION(tsin_b),
869 	FUNCTION(clk_24m),
870 };
871 
872 static struct meson_pmx_func meson8b_aobus_functions[] = {
873 	FUNCTION(uart_ao),
874 	FUNCTION(uart_ao_b),
875 	FUNCTION(i2c_slave_ao),
876 	FUNCTION(i2c_mst_ao),
877 	FUNCTION(i2s),
878 	FUNCTION(remote),
879 	FUNCTION(clk_32k),
880 	FUNCTION(pwm_c_ao),
881 	FUNCTION(spdif_1),
882 	FUNCTION(hdmi_cec),
883 };
884 
885 static struct meson_bank meson8b_cbus_banks[] = {
886 	/*   name    first              last        irq      pullen  pull    dir     out     in  */
887 	BANK("X",    GPIOX_0,		GPIOX_21,   97, 118, 4,  0,  4,  0,  0,  0,  1,  0,  2,  0),
888 	BANK("Y",    GPIOY_0,		GPIOY_14,   80,  96, 3,  0,  3,  0,  3,  0,  4,  0,  5,  0),
889 	BANK("DV",   GPIODV_9,		GPIODV_29,  59,  79, 0,  0,  0,  0,  7,  0,  8,  0,  9,  0),
890 	BANK("H",    GPIOH_0,		GPIOH_9,    14,  23, 1, 16,  1, 16,  9, 19, 10, 19, 11, 19),
891 	BANK("CARD", CARD_0,		CARD_6,     43,  49, 2, 20,  2, 20,  0, 22,  1, 22,  2, 22),
892 	BANK("BOOT", BOOT_0,		BOOT_18,    24,  42, 2,  0,  2,  0,  9,  0, 10,  0, 11,  0),
893 
894 	/*
895 	 * The following bank is not mentionned in the public datasheet
896 	 * There is no information whether it can be used with the gpio
897 	 * interrupt controller
898 	 */
899 	BANK("DIF",  DIF_0_P,		DIF_4_N,    -1,  -1, 5,  8,  5,  8, 12, 12, 13, 12, 14, 12),
900 };
901 
902 static struct meson_bank meson8b_aobus_banks[] = {
903 	/*   name    first     lastc        irq    pullen  pull    dir     out     in  */
904 	BANK("AO",   GPIOAO_0, GPIO_TEST_N, 0, 13, 0,  0,  0, 16,  0,  0,  0, 16,  1,  0),
905 };
906 
907 static struct meson_pinctrl_data meson8b_cbus_pinctrl_data = {
908 	.name		= "cbus-banks",
909 	.pins		= meson8b_cbus_pins,
910 	.groups		= meson8b_cbus_groups,
911 	.funcs		= meson8b_cbus_functions,
912 	.banks		= meson8b_cbus_banks,
913 	.num_pins	= ARRAY_SIZE(meson8b_cbus_pins),
914 	.num_groups	= ARRAY_SIZE(meson8b_cbus_groups),
915 	.num_funcs	= ARRAY_SIZE(meson8b_cbus_functions),
916 	.num_banks	= ARRAY_SIZE(meson8b_cbus_banks),
917 };
918 
919 static struct meson_pinctrl_data meson8b_aobus_pinctrl_data = {
920 	.name		= "aobus-banks",
921 	.pins		= meson8b_aobus_pins,
922 	.groups		= meson8b_aobus_groups,
923 	.funcs		= meson8b_aobus_functions,
924 	.banks		= meson8b_aobus_banks,
925 	.num_pins	= ARRAY_SIZE(meson8b_aobus_pins),
926 	.num_groups	= ARRAY_SIZE(meson8b_aobus_groups),
927 	.num_funcs	= ARRAY_SIZE(meson8b_aobus_functions),
928 	.num_banks	= ARRAY_SIZE(meson8b_aobus_banks),
929 };
930 
931 static const struct of_device_id meson8b_pinctrl_dt_match[] = {
932 	{
933 		.compatible = "amlogic,meson8b-cbus-pinctrl",
934 		.data = &meson8b_cbus_pinctrl_data,
935 	},
936 	{
937 		.compatible = "amlogic,meson8b-aobus-pinctrl",
938 		.data = &meson8b_aobus_pinctrl_data,
939 	},
940 	{ },
941 };
942 
943 static struct platform_driver meson8b_pinctrl_driver = {
944 	.probe		= meson_pinctrl_probe,
945 	.driver = {
946 		.name	= "meson8b-pinctrl",
947 		.of_match_table = meson8b_pinctrl_dt_match,
948 	},
949 };
950 builtin_platform_driver(meson8b_pinctrl_driver);
951