1875a92b3SAndy Shevchenko // SPDX-License-Identifier: GPL-2.0
27981c001SMika Westerberg /*
37981c001SMika Westerberg * Intel Sunrisepoint PCH pinctrl/GPIO driver
47981c001SMika Westerberg *
57981c001SMika Westerberg * Copyright (C) 2015, Intel Corporation
67981c001SMika Westerberg * Authors: Mathias Nyman <mathias.nyman@linux.intel.com>
77981c001SMika Westerberg * Mika Westerberg <mika.westerberg@linux.intel.com>
87981c001SMika Westerberg */
97981c001SMika Westerberg
100c03e92eSAndy Shevchenko #include <linux/mod_devicetable.h>
117981c001SMika Westerberg #include <linux/module.h>
127981c001SMika Westerberg #include <linux/platform_device.h>
130c03e92eSAndy Shevchenko
147981c001SMika Westerberg #include <linux/pinctrl/pinctrl.h>
157981c001SMika Westerberg
167981c001SMika Westerberg #include "pinctrl-intel.h"
177981c001SMika Westerberg
18df8467dfSAndy Shevchenko #define SPT_H_PAD_OWN 0x020
196b7275c8SAndy Shevchenko #define SPT_H_PADCFGLOCK 0x090
20df8467dfSAndy Shevchenko #define SPT_H_HOSTSW_OWN 0x0d0
21df8467dfSAndy Shevchenko #define SPT_H_GPI_IS 0x100
22df8467dfSAndy Shevchenko #define SPT_H_GPI_IE 0x120
23df8467dfSAndy Shevchenko
24df8467dfSAndy Shevchenko #define SPT_LP_PAD_OWN 0x020
256b7275c8SAndy Shevchenko #define SPT_LP_PADCFGLOCK 0x0a0
26df8467dfSAndy Shevchenko #define SPT_LP_HOSTSW_OWN 0x0d0
27df8467dfSAndy Shevchenko #define SPT_LP_GPI_IS 0x100
28df8467dfSAndy Shevchenko #define SPT_LP_GPI_IE 0x120
29a0cec28cSAndy Shevchenko
30a0cec28cSAndy Shevchenko #define SPT_H_GPP(r, s, e, g) \
31c41eb2c7SMika Westerberg { \
32c41eb2c7SMika Westerberg .reg_num = (r), \
33c41eb2c7SMika Westerberg .base = (s), \
34c41eb2c7SMika Westerberg .size = ((e) - (s) + 1), \
35c41eb2c7SMika Westerberg .gpio_base = (g), \
36c41eb2c7SMika Westerberg }
37c41eb2c7SMika Westerberg
38a0cec28cSAndy Shevchenko #define SPT_H_COMMUNITY(b, s, e, g) \
39df8467dfSAndy Shevchenko INTEL_COMMUNITY_GPPS(b, s, e, g, SPT_H)
40df8467dfSAndy Shevchenko
41df8467dfSAndy Shevchenko #define SPT_LP_COMMUNITY(b, s, e) \
42df8467dfSAndy Shevchenko INTEL_COMMUNITY_SIZE(b, s, e, 24, 4, SPT_LP)
43c41eb2c7SMika Westerberg
447981c001SMika Westerberg /* Sunrisepoint-LP */
457981c001SMika Westerberg static const struct pinctrl_pin_desc sptlp_pins[] = {
467981c001SMika Westerberg /* GPP_A */
477981c001SMika Westerberg PINCTRL_PIN(0, "RCINB"),
487981c001SMika Westerberg PINCTRL_PIN(1, "LAD_0"),
497981c001SMika Westerberg PINCTRL_PIN(2, "LAD_1"),
507981c001SMika Westerberg PINCTRL_PIN(3, "LAD_2"),
517981c001SMika Westerberg PINCTRL_PIN(4, "LAD_3"),
527981c001SMika Westerberg PINCTRL_PIN(5, "LFRAMEB"),
537981c001SMika Westerberg PINCTRL_PIN(6, "SERIQ"),
547981c001SMika Westerberg PINCTRL_PIN(7, "PIRQAB"),
557981c001SMika Westerberg PINCTRL_PIN(8, "CLKRUNB"),
567981c001SMika Westerberg PINCTRL_PIN(9, "CLKOUT_LPC_0"),
577981c001SMika Westerberg PINCTRL_PIN(10, "CLKOUT_LPC_1"),
587981c001SMika Westerberg PINCTRL_PIN(11, "PMEB"),
597981c001SMika Westerberg PINCTRL_PIN(12, "BM_BUSYB"),
607981c001SMika Westerberg PINCTRL_PIN(13, "SUSWARNB_SUS_PWRDNACK"),
617981c001SMika Westerberg PINCTRL_PIN(14, "SUS_STATB"),
627981c001SMika Westerberg PINCTRL_PIN(15, "SUSACKB"),
637981c001SMika Westerberg PINCTRL_PIN(16, "SD_1P8_SEL"),
647981c001SMika Westerberg PINCTRL_PIN(17, "SD_PWR_EN_B"),
657981c001SMika Westerberg PINCTRL_PIN(18, "ISH_GP_0"),
667981c001SMika Westerberg PINCTRL_PIN(19, "ISH_GP_1"),
677981c001SMika Westerberg PINCTRL_PIN(20, "ISH_GP_2"),
687981c001SMika Westerberg PINCTRL_PIN(21, "ISH_GP_3"),
697981c001SMika Westerberg PINCTRL_PIN(22, "ISH_GP_4"),
707981c001SMika Westerberg PINCTRL_PIN(23, "ISH_GP_5"),
717981c001SMika Westerberg /* GPP_B */
727981c001SMika Westerberg PINCTRL_PIN(24, "CORE_VID_0"),
737981c001SMika Westerberg PINCTRL_PIN(25, "CORE_VID_1"),
747981c001SMika Westerberg PINCTRL_PIN(26, "VRALERTB"),
757981c001SMika Westerberg PINCTRL_PIN(27, "CPU_GP_2"),
767981c001SMika Westerberg PINCTRL_PIN(28, "CPU_GP_3"),
777981c001SMika Westerberg PINCTRL_PIN(29, "SRCCLKREQB_0"),
787981c001SMika Westerberg PINCTRL_PIN(30, "SRCCLKREQB_1"),
797981c001SMika Westerberg PINCTRL_PIN(31, "SRCCLKREQB_2"),
807981c001SMika Westerberg PINCTRL_PIN(32, "SRCCLKREQB_3"),
817981c001SMika Westerberg PINCTRL_PIN(33, "SRCCLKREQB_4"),
827981c001SMika Westerberg PINCTRL_PIN(34, "SRCCLKREQB_5"),
837981c001SMika Westerberg PINCTRL_PIN(35, "EXT_PWR_GATEB"),
847981c001SMika Westerberg PINCTRL_PIN(36, "SLP_S0B"),
857981c001SMika Westerberg PINCTRL_PIN(37, "PLTRSTB"),
867981c001SMika Westerberg PINCTRL_PIN(38, "SPKR"),
877981c001SMika Westerberg PINCTRL_PIN(39, "GSPI0_CSB"),
887981c001SMika Westerberg PINCTRL_PIN(40, "GSPI0_CLK"),
897981c001SMika Westerberg PINCTRL_PIN(41, "GSPI0_MISO"),
907981c001SMika Westerberg PINCTRL_PIN(42, "GSPI0_MOSI"),
917981c001SMika Westerberg PINCTRL_PIN(43, "GSPI1_CSB"),
927981c001SMika Westerberg PINCTRL_PIN(44, "GSPI1_CLK"),
937981c001SMika Westerberg PINCTRL_PIN(45, "GSPI1_MISO"),
947981c001SMika Westerberg PINCTRL_PIN(46, "GSPI1_MOSI"),
957981c001SMika Westerberg PINCTRL_PIN(47, "SML1ALERTB"),
967981c001SMika Westerberg /* GPP_C */
977981c001SMika Westerberg PINCTRL_PIN(48, "SMBCLK"),
987981c001SMika Westerberg PINCTRL_PIN(49, "SMBDATA"),
997981c001SMika Westerberg PINCTRL_PIN(50, "SMBALERTB"),
1007981c001SMika Westerberg PINCTRL_PIN(51, "SML0CLK"),
1017981c001SMika Westerberg PINCTRL_PIN(52, "SML0DATA"),
1027981c001SMika Westerberg PINCTRL_PIN(53, "SML0ALERTB"),
1037981c001SMika Westerberg PINCTRL_PIN(54, "SML1CLK"),
1047981c001SMika Westerberg PINCTRL_PIN(55, "SML1DATA"),
1057981c001SMika Westerberg PINCTRL_PIN(56, "UART0_RXD"),
1067981c001SMika Westerberg PINCTRL_PIN(57, "UART0_TXD"),
1077981c001SMika Westerberg PINCTRL_PIN(58, "UART0_RTSB"),
1087981c001SMika Westerberg PINCTRL_PIN(59, "UART0_CTSB"),
1097981c001SMika Westerberg PINCTRL_PIN(60, "UART1_RXD"),
1107981c001SMika Westerberg PINCTRL_PIN(61, "UART1_TXD"),
1117981c001SMika Westerberg PINCTRL_PIN(62, "UART1_RTSB"),
1127981c001SMika Westerberg PINCTRL_PIN(63, "UART1_CTSB"),
1137981c001SMika Westerberg PINCTRL_PIN(64, "I2C0_SDA"),
1147981c001SMika Westerberg PINCTRL_PIN(65, "I2C0_SCL"),
1157981c001SMika Westerberg PINCTRL_PIN(66, "I2C1_SDA"),
1167981c001SMika Westerberg PINCTRL_PIN(67, "I2C1_SCL"),
1177981c001SMika Westerberg PINCTRL_PIN(68, "UART2_RXD"),
1187981c001SMika Westerberg PINCTRL_PIN(69, "UART2_TXD"),
1197981c001SMika Westerberg PINCTRL_PIN(70, "UART2_RTSB"),
1207981c001SMika Westerberg PINCTRL_PIN(71, "UART2_CTSB"),
1217981c001SMika Westerberg /* GPP_D */
1227981c001SMika Westerberg PINCTRL_PIN(72, "SPI1_CSB"),
1237981c001SMika Westerberg PINCTRL_PIN(73, "SPI1_CLK"),
1247981c001SMika Westerberg PINCTRL_PIN(74, "SPI1_MISO_IO_1"),
1257981c001SMika Westerberg PINCTRL_PIN(75, "SPI1_MOSI_IO_0"),
1267981c001SMika Westerberg PINCTRL_PIN(76, "FLASHTRIG"),
1277981c001SMika Westerberg PINCTRL_PIN(77, "ISH_I2C0_SDA"),
1287981c001SMika Westerberg PINCTRL_PIN(78, "ISH_I2C0_SCL"),
1297981c001SMika Westerberg PINCTRL_PIN(79, "ISH_I2C1_SDA"),
1307981c001SMika Westerberg PINCTRL_PIN(80, "ISH_I2C1_SCL"),
1317981c001SMika Westerberg PINCTRL_PIN(81, "ISH_SPI_CSB"),
1327981c001SMika Westerberg PINCTRL_PIN(82, "ISH_SPI_CLK"),
1337981c001SMika Westerberg PINCTRL_PIN(83, "ISH_SPI_MISO"),
1347981c001SMika Westerberg PINCTRL_PIN(84, "ISH_SPI_MOSI"),
1357981c001SMika Westerberg PINCTRL_PIN(85, "ISH_UART0_RXD"),
1367981c001SMika Westerberg PINCTRL_PIN(86, "ISH_UART0_TXD"),
1377981c001SMika Westerberg PINCTRL_PIN(87, "ISH_UART0_RTSB"),
1387981c001SMika Westerberg PINCTRL_PIN(88, "ISH_UART0_CTSB"),
1397981c001SMika Westerberg PINCTRL_PIN(89, "DMIC_CLK_1"),
1407981c001SMika Westerberg PINCTRL_PIN(90, "DMIC_DATA_1"),
1417981c001SMika Westerberg PINCTRL_PIN(91, "DMIC_CLK_0"),
1427981c001SMika Westerberg PINCTRL_PIN(92, "DMIC_DATA_0"),
1437981c001SMika Westerberg PINCTRL_PIN(93, "SPI1_IO_2"),
1447981c001SMika Westerberg PINCTRL_PIN(94, "SPI1_IO_3"),
1457981c001SMika Westerberg PINCTRL_PIN(95, "SSP_MCLK"),
1467981c001SMika Westerberg /* GPP_E */
1477981c001SMika Westerberg PINCTRL_PIN(96, "SATAXPCIE_0"),
1487981c001SMika Westerberg PINCTRL_PIN(97, "SATAXPCIE_1"),
1497981c001SMika Westerberg PINCTRL_PIN(98, "SATAXPCIE_2"),
1507981c001SMika Westerberg PINCTRL_PIN(99, "CPU_GP_0"),
1517981c001SMika Westerberg PINCTRL_PIN(100, "SATA_DEVSLP_0"),
1527981c001SMika Westerberg PINCTRL_PIN(101, "SATA_DEVSLP_1"),
1537981c001SMika Westerberg PINCTRL_PIN(102, "SATA_DEVSLP_2"),
1547981c001SMika Westerberg PINCTRL_PIN(103, "CPU_GP_1"),
1557981c001SMika Westerberg PINCTRL_PIN(104, "SATA_LEDB"),
1567981c001SMika Westerberg PINCTRL_PIN(105, "USB2_OCB_0"),
1577981c001SMika Westerberg PINCTRL_PIN(106, "USB2_OCB_1"),
1587981c001SMika Westerberg PINCTRL_PIN(107, "USB2_OCB_2"),
1597981c001SMika Westerberg PINCTRL_PIN(108, "USB2_OCB_3"),
1607981c001SMika Westerberg PINCTRL_PIN(109, "DDSP_HPD_0"),
1617981c001SMika Westerberg PINCTRL_PIN(110, "DDSP_HPD_1"),
1627981c001SMika Westerberg PINCTRL_PIN(111, "DDSP_HPD_2"),
1637981c001SMika Westerberg PINCTRL_PIN(112, "DDSP_HPD_3"),
1647981c001SMika Westerberg PINCTRL_PIN(113, "EDP_HPD"),
1657981c001SMika Westerberg PINCTRL_PIN(114, "DDPB_CTRLCLK"),
1667981c001SMika Westerberg PINCTRL_PIN(115, "DDPB_CTRLDATA"),
1677981c001SMika Westerberg PINCTRL_PIN(116, "DDPC_CTRLCLK"),
1687981c001SMika Westerberg PINCTRL_PIN(117, "DDPC_CTRLDATA"),
1697981c001SMika Westerberg PINCTRL_PIN(118, "DDPD_CTRLCLK"),
1707981c001SMika Westerberg PINCTRL_PIN(119, "DDPD_CTRLDATA"),
1717981c001SMika Westerberg /* GPP_F */
1727981c001SMika Westerberg PINCTRL_PIN(120, "SSP2_SCLK"),
1737981c001SMika Westerberg PINCTRL_PIN(121, "SSP2_SFRM"),
1747981c001SMika Westerberg PINCTRL_PIN(122, "SSP2_TXD"),
1757981c001SMika Westerberg PINCTRL_PIN(123, "SSP2_RXD"),
1767981c001SMika Westerberg PINCTRL_PIN(124, "I2C2_SDA"),
1777981c001SMika Westerberg PINCTRL_PIN(125, "I2C2_SCL"),
1787981c001SMika Westerberg PINCTRL_PIN(126, "I2C3_SDA"),
1797981c001SMika Westerberg PINCTRL_PIN(127, "I2C3_SCL"),
1807981c001SMika Westerberg PINCTRL_PIN(128, "I2C4_SDA"),
1817981c001SMika Westerberg PINCTRL_PIN(129, "I2C4_SCL"),
1827981c001SMika Westerberg PINCTRL_PIN(130, "I2C5_SDA"),
1837981c001SMika Westerberg PINCTRL_PIN(131, "I2C5_SCL"),
1847981c001SMika Westerberg PINCTRL_PIN(132, "EMMC_CMD"),
1857981c001SMika Westerberg PINCTRL_PIN(133, "EMMC_DATA_0"),
1867981c001SMika Westerberg PINCTRL_PIN(134, "EMMC_DATA_1"),
1877981c001SMika Westerberg PINCTRL_PIN(135, "EMMC_DATA_2"),
1887981c001SMika Westerberg PINCTRL_PIN(136, "EMMC_DATA_3"),
1897981c001SMika Westerberg PINCTRL_PIN(137, "EMMC_DATA_4"),
1907981c001SMika Westerberg PINCTRL_PIN(138, "EMMC_DATA_5"),
1917981c001SMika Westerberg PINCTRL_PIN(139, "EMMC_DATA_6"),
1927981c001SMika Westerberg PINCTRL_PIN(140, "EMMC_DATA_7"),
1937981c001SMika Westerberg PINCTRL_PIN(141, "EMMC_RCLK"),
1947981c001SMika Westerberg PINCTRL_PIN(142, "EMMC_CLK"),
1957981c001SMika Westerberg PINCTRL_PIN(143, "GPP_F_23"),
1967981c001SMika Westerberg /* GPP_G */
1977981c001SMika Westerberg PINCTRL_PIN(144, "SD_CMD"),
1987981c001SMika Westerberg PINCTRL_PIN(145, "SD_DATA_0"),
1997981c001SMika Westerberg PINCTRL_PIN(146, "SD_DATA_1"),
2007981c001SMika Westerberg PINCTRL_PIN(147, "SD_DATA_2"),
2017981c001SMika Westerberg PINCTRL_PIN(148, "SD_DATA_3"),
2027981c001SMika Westerberg PINCTRL_PIN(149, "SD_CDB"),
2037981c001SMika Westerberg PINCTRL_PIN(150, "SD_CLK"),
2047981c001SMika Westerberg PINCTRL_PIN(151, "SD_WP"),
2057981c001SMika Westerberg };
2067981c001SMika Westerberg
2077981c001SMika Westerberg static const unsigned sptlp_spi0_pins[] = { 39, 40, 41, 42 };
2087981c001SMika Westerberg static const unsigned sptlp_spi1_pins[] = { 43, 44, 45, 46 };
2097981c001SMika Westerberg static const unsigned sptlp_uart0_pins[] = { 56, 57, 58, 59 };
2107981c001SMika Westerberg static const unsigned sptlp_uart1_pins[] = { 60, 61, 62, 63 };
2117981c001SMika Westerberg static const unsigned sptlp_uart2_pins[] = { 68, 69, 71, 71 };
2127981c001SMika Westerberg static const unsigned sptlp_i2c0_pins[] = { 64, 65 };
2137981c001SMika Westerberg static const unsigned sptlp_i2c1_pins[] = { 66, 67 };
2147981c001SMika Westerberg static const unsigned sptlp_i2c2_pins[] = { 124, 125 };
2157981c001SMika Westerberg static const unsigned sptlp_i2c3_pins[] = { 126, 127 };
2167981c001SMika Westerberg static const unsigned sptlp_i2c4_pins[] = { 128, 129 };
2177981c001SMika Westerberg static const unsigned sptlp_i2c4b_pins[] = { 85, 86 };
2187981c001SMika Westerberg static const unsigned sptlp_i2c5_pins[] = { 130, 131 };
2197981c001SMika Westerberg static const unsigned sptlp_ssp2_pins[] = { 120, 121, 122, 123 };
2207981c001SMika Westerberg static const unsigned sptlp_emmc_pins[] = {
2217981c001SMika Westerberg 132, 133, 134, 135, 136, 137, 138, 139, 140, 141, 142,
2227981c001SMika Westerberg };
2237981c001SMika Westerberg static const unsigned sptlp_sd_pins[] = {
2247981c001SMika Westerberg 144, 145, 146, 147, 148, 149, 150, 151,
2257981c001SMika Westerberg };
2267981c001SMika Westerberg
2277981c001SMika Westerberg static const struct intel_pingroup sptlp_groups[] = {
2287981c001SMika Westerberg PIN_GROUP("spi0_grp", sptlp_spi0_pins, 1),
2297981c001SMika Westerberg PIN_GROUP("spi1_grp", sptlp_spi1_pins, 1),
2307981c001SMika Westerberg PIN_GROUP("uart0_grp", sptlp_uart0_pins, 1),
2317981c001SMika Westerberg PIN_GROUP("uart1_grp", sptlp_uart1_pins, 1),
2327981c001SMika Westerberg PIN_GROUP("uart2_grp", sptlp_uart2_pins, 1),
2337981c001SMika Westerberg PIN_GROUP("i2c0_grp", sptlp_i2c0_pins, 1),
2347981c001SMika Westerberg PIN_GROUP("i2c1_grp", sptlp_i2c1_pins, 1),
2357981c001SMika Westerberg PIN_GROUP("i2c2_grp", sptlp_i2c2_pins, 1),
2367981c001SMika Westerberg PIN_GROUP("i2c3_grp", sptlp_i2c3_pins, 1),
2377981c001SMika Westerberg PIN_GROUP("i2c4_grp", sptlp_i2c4_pins, 1),
2387981c001SMika Westerberg PIN_GROUP("i2c4b_grp", sptlp_i2c4b_pins, 3),
2397981c001SMika Westerberg PIN_GROUP("i2c5_grp", sptlp_i2c5_pins, 1),
2407981c001SMika Westerberg PIN_GROUP("ssp2_grp", sptlp_ssp2_pins, 1),
2417981c001SMika Westerberg PIN_GROUP("emmc_grp", sptlp_emmc_pins, 1),
2427981c001SMika Westerberg PIN_GROUP("sd_grp", sptlp_sd_pins, 1),
2437981c001SMika Westerberg };
2447981c001SMika Westerberg
2457981c001SMika Westerberg static const char * const sptlp_spi0_groups[] = { "spi0_grp" };
2467981c001SMika Westerberg static const char * const sptlp_spi1_groups[] = { "spi0_grp" };
2477981c001SMika Westerberg static const char * const sptlp_uart0_groups[] = { "uart0_grp" };
2487981c001SMika Westerberg static const char * const sptlp_uart1_groups[] = { "uart1_grp" };
2497981c001SMika Westerberg static const char * const sptlp_uart2_groups[] = { "uart2_grp" };
2507981c001SMika Westerberg static const char * const sptlp_i2c0_groups[] = { "i2c0_grp" };
2517981c001SMika Westerberg static const char * const sptlp_i2c1_groups[] = { "i2c1_grp" };
2527981c001SMika Westerberg static const char * const sptlp_i2c2_groups[] = { "i2c2_grp" };
2537981c001SMika Westerberg static const char * const sptlp_i2c3_groups[] = { "i2c3_grp" };
2547981c001SMika Westerberg static const char * const sptlp_i2c4_groups[] = { "i2c4_grp", "i2c4b_grp" };
2557981c001SMika Westerberg static const char * const sptlp_i2c5_groups[] = { "i2c5_grp" };
2567981c001SMika Westerberg static const char * const sptlp_ssp2_groups[] = { "ssp2_grp" };
2577981c001SMika Westerberg static const char * const sptlp_emmc_groups[] = { "emmc_grp" };
2587981c001SMika Westerberg static const char * const sptlp_sd_groups[] = { "sd_grp" };
2597981c001SMika Westerberg
2607981c001SMika Westerberg static const struct intel_function sptlp_functions[] = {
2617981c001SMika Westerberg FUNCTION("spi0", sptlp_spi0_groups),
2627981c001SMika Westerberg FUNCTION("spi1", sptlp_spi1_groups),
2637981c001SMika Westerberg FUNCTION("uart0", sptlp_uart0_groups),
2647981c001SMika Westerberg FUNCTION("uart1", sptlp_uart1_groups),
2657981c001SMika Westerberg FUNCTION("uart2", sptlp_uart2_groups),
2667981c001SMika Westerberg FUNCTION("i2c0", sptlp_i2c0_groups),
2677981c001SMika Westerberg FUNCTION("i2c1", sptlp_i2c1_groups),
2687981c001SMika Westerberg FUNCTION("i2c2", sptlp_i2c2_groups),
2697981c001SMika Westerberg FUNCTION("i2c3", sptlp_i2c3_groups),
2707981c001SMika Westerberg FUNCTION("i2c4", sptlp_i2c4_groups),
2717981c001SMika Westerberg FUNCTION("i2c5", sptlp_i2c5_groups),
2727981c001SMika Westerberg FUNCTION("ssp2", sptlp_ssp2_groups),
2737981c001SMika Westerberg FUNCTION("emmc", sptlp_emmc_groups),
2747981c001SMika Westerberg FUNCTION("sd", sptlp_sd_groups),
2757981c001SMika Westerberg };
2767981c001SMika Westerberg
2777981c001SMika Westerberg static const struct intel_community sptlp_communities[] = {
278a0cec28cSAndy Shevchenko SPT_LP_COMMUNITY(0, 0, 47),
279a0cec28cSAndy Shevchenko SPT_LP_COMMUNITY(1, 48, 119),
280a0cec28cSAndy Shevchenko SPT_LP_COMMUNITY(2, 120, 151),
2817981c001SMika Westerberg };
2827981c001SMika Westerberg
2837981c001SMika Westerberg static const struct intel_pinctrl_soc_data sptlp_soc_data = {
2847981c001SMika Westerberg .pins = sptlp_pins,
2857981c001SMika Westerberg .npins = ARRAY_SIZE(sptlp_pins),
2867981c001SMika Westerberg .groups = sptlp_groups,
2877981c001SMika Westerberg .ngroups = ARRAY_SIZE(sptlp_groups),
2887981c001SMika Westerberg .functions = sptlp_functions,
2897981c001SMika Westerberg .nfunctions = ARRAY_SIZE(sptlp_functions),
2907981c001SMika Westerberg .communities = sptlp_communities,
2917981c001SMika Westerberg .ncommunities = ARRAY_SIZE(sptlp_communities),
2927981c001SMika Westerberg };
2937981c001SMika Westerberg
294551fa580SMika Westerberg /* Sunrisepoint-H */
295551fa580SMika Westerberg static const struct pinctrl_pin_desc spth_pins[] = {
296551fa580SMika Westerberg /* GPP_A */
297551fa580SMika Westerberg PINCTRL_PIN(0, "RCINB"),
298551fa580SMika Westerberg PINCTRL_PIN(1, "LAD_0"),
299551fa580SMika Westerberg PINCTRL_PIN(2, "LAD_1"),
300551fa580SMika Westerberg PINCTRL_PIN(3, "LAD_2"),
301551fa580SMika Westerberg PINCTRL_PIN(4, "LAD_3"),
302551fa580SMika Westerberg PINCTRL_PIN(5, "LFRAMEB"),
303551fa580SMika Westerberg PINCTRL_PIN(6, "SERIQ"),
304551fa580SMika Westerberg PINCTRL_PIN(7, "PIRQAB"),
305551fa580SMika Westerberg PINCTRL_PIN(8, "CLKRUNB"),
306551fa580SMika Westerberg PINCTRL_PIN(9, "CLKOUT_LPC_0"),
307551fa580SMika Westerberg PINCTRL_PIN(10, "CLKOUT_LPC_1"),
308551fa580SMika Westerberg PINCTRL_PIN(11, "PMEB"),
309551fa580SMika Westerberg PINCTRL_PIN(12, "BM_BUSYB"),
310551fa580SMika Westerberg PINCTRL_PIN(13, "SUSWARNB_SUS_PWRDNACK"),
311551fa580SMika Westerberg PINCTRL_PIN(14, "SUS_STATB"),
312551fa580SMika Westerberg PINCTRL_PIN(15, "SUSACKB"),
313551fa580SMika Westerberg PINCTRL_PIN(16, "CLKOUT_48"),
314551fa580SMika Westerberg PINCTRL_PIN(17, "ISH_GP_7"),
315551fa580SMika Westerberg PINCTRL_PIN(18, "ISH_GP_0"),
316551fa580SMika Westerberg PINCTRL_PIN(19, "ISH_GP_1"),
317551fa580SMika Westerberg PINCTRL_PIN(20, "ISH_GP_2"),
318551fa580SMika Westerberg PINCTRL_PIN(21, "ISH_GP_3"),
319551fa580SMika Westerberg PINCTRL_PIN(22, "ISH_GP_4"),
320551fa580SMika Westerberg PINCTRL_PIN(23, "ISH_GP_5"),
321551fa580SMika Westerberg /* GPP_B */
322551fa580SMika Westerberg PINCTRL_PIN(24, "CORE_VID_0"),
323551fa580SMika Westerberg PINCTRL_PIN(25, "CORE_VID_1"),
324551fa580SMika Westerberg PINCTRL_PIN(26, "VRALERTB"),
325551fa580SMika Westerberg PINCTRL_PIN(27, "CPU_GP_2"),
326551fa580SMika Westerberg PINCTRL_PIN(28, "CPU_GP_3"),
327551fa580SMika Westerberg PINCTRL_PIN(29, "SRCCLKREQB_0"),
328551fa580SMika Westerberg PINCTRL_PIN(30, "SRCCLKREQB_1"),
329551fa580SMika Westerberg PINCTRL_PIN(31, "SRCCLKREQB_2"),
330551fa580SMika Westerberg PINCTRL_PIN(32, "SRCCLKREQB_3"),
331551fa580SMika Westerberg PINCTRL_PIN(33, "SRCCLKREQB_4"),
332551fa580SMika Westerberg PINCTRL_PIN(34, "SRCCLKREQB_5"),
333551fa580SMika Westerberg PINCTRL_PIN(35, "EXT_PWR_GATEB"),
334551fa580SMika Westerberg PINCTRL_PIN(36, "SLP_S0B"),
335551fa580SMika Westerberg PINCTRL_PIN(37, "PLTRSTB"),
336551fa580SMika Westerberg PINCTRL_PIN(38, "SPKR"),
337551fa580SMika Westerberg PINCTRL_PIN(39, "GSPI0_CSB"),
338551fa580SMika Westerberg PINCTRL_PIN(40, "GSPI0_CLK"),
339551fa580SMika Westerberg PINCTRL_PIN(41, "GSPI0_MISO"),
340551fa580SMika Westerberg PINCTRL_PIN(42, "GSPI0_MOSI"),
341551fa580SMika Westerberg PINCTRL_PIN(43, "GSPI1_CSB"),
342551fa580SMika Westerberg PINCTRL_PIN(44, "GSPI1_CLK"),
343551fa580SMika Westerberg PINCTRL_PIN(45, "GSPI1_MISO"),
344551fa580SMika Westerberg PINCTRL_PIN(46, "GSPI1_MOSI"),
345551fa580SMika Westerberg PINCTRL_PIN(47, "SML1ALERTB"),
346551fa580SMika Westerberg /* GPP_C */
347551fa580SMika Westerberg PINCTRL_PIN(48, "SMBCLK"),
348551fa580SMika Westerberg PINCTRL_PIN(49, "SMBDATA"),
349551fa580SMika Westerberg PINCTRL_PIN(50, "SMBALERTB"),
350551fa580SMika Westerberg PINCTRL_PIN(51, "SML0CLK"),
351551fa580SMika Westerberg PINCTRL_PIN(52, "SML0DATA"),
352551fa580SMika Westerberg PINCTRL_PIN(53, "SML0ALERTB"),
353551fa580SMika Westerberg PINCTRL_PIN(54, "SML1CLK"),
354551fa580SMika Westerberg PINCTRL_PIN(55, "SML1DATA"),
355551fa580SMika Westerberg PINCTRL_PIN(56, "UART0_RXD"),
356551fa580SMika Westerberg PINCTRL_PIN(57, "UART0_TXD"),
357551fa580SMika Westerberg PINCTRL_PIN(58, "UART0_RTSB"),
358551fa580SMika Westerberg PINCTRL_PIN(59, "UART0_CTSB"),
359551fa580SMika Westerberg PINCTRL_PIN(60, "UART1_RXD"),
360551fa580SMika Westerberg PINCTRL_PIN(61, "UART1_TXD"),
361551fa580SMika Westerberg PINCTRL_PIN(62, "UART1_RTSB"),
362551fa580SMika Westerberg PINCTRL_PIN(63, "UART1_CTSB"),
363551fa580SMika Westerberg PINCTRL_PIN(64, "I2C0_SDA"),
364551fa580SMika Westerberg PINCTRL_PIN(65, "I2C0_SCL"),
365551fa580SMika Westerberg PINCTRL_PIN(66, "I2C1_SDA"),
366551fa580SMika Westerberg PINCTRL_PIN(67, "I2C1_SCL"),
367551fa580SMika Westerberg PINCTRL_PIN(68, "UART2_RXD"),
368551fa580SMika Westerberg PINCTRL_PIN(69, "UART2_TXD"),
369551fa580SMika Westerberg PINCTRL_PIN(70, "UART2_RTSB"),
370551fa580SMika Westerberg PINCTRL_PIN(71, "UART2_CTSB"),
371551fa580SMika Westerberg /* GPP_D */
372551fa580SMika Westerberg PINCTRL_PIN(72, "SPI1_CSB"),
373551fa580SMika Westerberg PINCTRL_PIN(73, "SPI1_CLK"),
374551fa580SMika Westerberg PINCTRL_PIN(74, "SPI1_MISO_IO_1"),
375551fa580SMika Westerberg PINCTRL_PIN(75, "SPI1_MOSI_IO_0"),
376551fa580SMika Westerberg PINCTRL_PIN(76, "ISH_I2C2_SDA"),
377551fa580SMika Westerberg PINCTRL_PIN(77, "SSP0_SFRM"),
378551fa580SMika Westerberg PINCTRL_PIN(78, "SSP0_TXD"),
379551fa580SMika Westerberg PINCTRL_PIN(79, "SSP0_RXD"),
380551fa580SMika Westerberg PINCTRL_PIN(80, "SSP0_SCLK"),
381551fa580SMika Westerberg PINCTRL_PIN(81, "ISH_SPI_CSB"),
382551fa580SMika Westerberg PINCTRL_PIN(82, "ISH_SPI_CLK"),
383551fa580SMika Westerberg PINCTRL_PIN(83, "ISH_SPI_MISO"),
384551fa580SMika Westerberg PINCTRL_PIN(84, "ISH_SPI_MOSI"),
385551fa580SMika Westerberg PINCTRL_PIN(85, "ISH_UART0_RXD"),
386551fa580SMika Westerberg PINCTRL_PIN(86, "ISH_UART0_TXD"),
387551fa580SMika Westerberg PINCTRL_PIN(87, "ISH_UART0_RTSB"),
388551fa580SMika Westerberg PINCTRL_PIN(88, "ISH_UART0_CTSB"),
389551fa580SMika Westerberg PINCTRL_PIN(89, "DMIC_CLK_1"),
390551fa580SMika Westerberg PINCTRL_PIN(90, "DMIC_DATA_1"),
391551fa580SMika Westerberg PINCTRL_PIN(91, "DMIC_CLK_0"),
392551fa580SMika Westerberg PINCTRL_PIN(92, "DMIC_DATA_0"),
393551fa580SMika Westerberg PINCTRL_PIN(93, "SPI1_IO_2"),
394551fa580SMika Westerberg PINCTRL_PIN(94, "SPI1_IO_3"),
395551fa580SMika Westerberg PINCTRL_PIN(95, "ISH_I2C2_SCL"),
396551fa580SMika Westerberg /* GPP_E */
397551fa580SMika Westerberg PINCTRL_PIN(96, "SATAXPCIE_0"),
398551fa580SMika Westerberg PINCTRL_PIN(97, "SATAXPCIE_1"),
399551fa580SMika Westerberg PINCTRL_PIN(98, "SATAXPCIE_2"),
400551fa580SMika Westerberg PINCTRL_PIN(99, "CPU_GP_0"),
401551fa580SMika Westerberg PINCTRL_PIN(100, "SATA_DEVSLP_0"),
402551fa580SMika Westerberg PINCTRL_PIN(101, "SATA_DEVSLP_1"),
403551fa580SMika Westerberg PINCTRL_PIN(102, "SATA_DEVSLP_2"),
404551fa580SMika Westerberg PINCTRL_PIN(103, "CPU_GP_1"),
405551fa580SMika Westerberg PINCTRL_PIN(104, "SATA_LEDB"),
406551fa580SMika Westerberg PINCTRL_PIN(105, "USB2_OCB_0"),
407551fa580SMika Westerberg PINCTRL_PIN(106, "USB2_OCB_1"),
408551fa580SMika Westerberg PINCTRL_PIN(107, "USB2_OCB_2"),
409551fa580SMika Westerberg PINCTRL_PIN(108, "USB2_OCB_3"),
410551fa580SMika Westerberg /* GPP_F */
411551fa580SMika Westerberg PINCTRL_PIN(109, "SATAXPCIE_3"),
412551fa580SMika Westerberg PINCTRL_PIN(110, "SATAXPCIE_4"),
413551fa580SMika Westerberg PINCTRL_PIN(111, "SATAXPCIE_5"),
414551fa580SMika Westerberg PINCTRL_PIN(112, "SATAXPCIE_6"),
415551fa580SMika Westerberg PINCTRL_PIN(113, "SATAXPCIE_7"),
416551fa580SMika Westerberg PINCTRL_PIN(114, "SATA_DEVSLP_3"),
417551fa580SMika Westerberg PINCTRL_PIN(115, "SATA_DEVSLP_4"),
418551fa580SMika Westerberg PINCTRL_PIN(116, "SATA_DEVSLP_5"),
419551fa580SMika Westerberg PINCTRL_PIN(117, "SATA_DEVSLP_6"),
420551fa580SMika Westerberg PINCTRL_PIN(118, "SATA_DEVSLP_7"),
421551fa580SMika Westerberg PINCTRL_PIN(119, "SATA_SCLOCK"),
422551fa580SMika Westerberg PINCTRL_PIN(120, "SATA_SLOAD"),
423551fa580SMika Westerberg PINCTRL_PIN(121, "SATA_SDATAOUT1"),
424551fa580SMika Westerberg PINCTRL_PIN(122, "SATA_SDATAOUT0"),
425551fa580SMika Westerberg PINCTRL_PIN(123, "GPP_F_14"),
426551fa580SMika Westerberg PINCTRL_PIN(124, "USB_OCB_4"),
427551fa580SMika Westerberg PINCTRL_PIN(125, "USB_OCB_5"),
428551fa580SMika Westerberg PINCTRL_PIN(126, "USB_OCB_6"),
429551fa580SMika Westerberg PINCTRL_PIN(127, "USB_OCB_7"),
430551fa580SMika Westerberg PINCTRL_PIN(128, "L_VDDEN"),
431551fa580SMika Westerberg PINCTRL_PIN(129, "L_BKLTEN"),
432551fa580SMika Westerberg PINCTRL_PIN(130, "L_BKLTCTL"),
433551fa580SMika Westerberg PINCTRL_PIN(131, "GPP_F_22"),
434551fa580SMika Westerberg PINCTRL_PIN(132, "GPP_F_23"),
435551fa580SMika Westerberg /* GPP_G */
436551fa580SMika Westerberg PINCTRL_PIN(133, "FAN_TACH_0"),
437551fa580SMika Westerberg PINCTRL_PIN(134, "FAN_TACH_1"),
438551fa580SMika Westerberg PINCTRL_PIN(135, "FAN_TACH_2"),
439551fa580SMika Westerberg PINCTRL_PIN(136, "FAN_TACH_3"),
440551fa580SMika Westerberg PINCTRL_PIN(137, "FAN_TACH_4"),
441551fa580SMika Westerberg PINCTRL_PIN(138, "FAN_TACH_5"),
442551fa580SMika Westerberg PINCTRL_PIN(139, "FAN_TACH_6"),
443551fa580SMika Westerberg PINCTRL_PIN(140, "FAN_TACH_7"),
444551fa580SMika Westerberg PINCTRL_PIN(141, "FAN_PWM_0"),
445551fa580SMika Westerberg PINCTRL_PIN(142, "FAN_PWM_1"),
446551fa580SMika Westerberg PINCTRL_PIN(143, "FAN_PWM_2"),
447551fa580SMika Westerberg PINCTRL_PIN(144, "FAN_PWM_3"),
448551fa580SMika Westerberg PINCTRL_PIN(145, "GSXDOUT"),
449551fa580SMika Westerberg PINCTRL_PIN(146, "GSXSLOAD"),
450551fa580SMika Westerberg PINCTRL_PIN(147, "GSXDIN"),
451551fa580SMika Westerberg PINCTRL_PIN(148, "GSXRESETB"),
452551fa580SMika Westerberg PINCTRL_PIN(149, "GSXCLK"),
453551fa580SMika Westerberg PINCTRL_PIN(150, "ADR_COMPLETE"),
454551fa580SMika Westerberg PINCTRL_PIN(151, "NMIB"),
455551fa580SMika Westerberg PINCTRL_PIN(152, "SMIB"),
456551fa580SMika Westerberg PINCTRL_PIN(153, "GPP_G_20"),
457551fa580SMika Westerberg PINCTRL_PIN(154, "GPP_G_21"),
458551fa580SMika Westerberg PINCTRL_PIN(155, "GPP_G_22"),
459551fa580SMika Westerberg PINCTRL_PIN(156, "GPP_G_23"),
460551fa580SMika Westerberg /* GPP_H */
461551fa580SMika Westerberg PINCTRL_PIN(157, "SRCCLKREQB_6"),
462551fa580SMika Westerberg PINCTRL_PIN(158, "SRCCLKREQB_7"),
463551fa580SMika Westerberg PINCTRL_PIN(159, "SRCCLKREQB_8"),
464551fa580SMika Westerberg PINCTRL_PIN(160, "SRCCLKREQB_9"),
465551fa580SMika Westerberg PINCTRL_PIN(161, "SRCCLKREQB_10"),
466551fa580SMika Westerberg PINCTRL_PIN(162, "SRCCLKREQB_11"),
467551fa580SMika Westerberg PINCTRL_PIN(163, "SRCCLKREQB_12"),
468551fa580SMika Westerberg PINCTRL_PIN(164, "SRCCLKREQB_13"),
469551fa580SMika Westerberg PINCTRL_PIN(165, "SRCCLKREQB_14"),
470551fa580SMika Westerberg PINCTRL_PIN(166, "SRCCLKREQB_15"),
471551fa580SMika Westerberg PINCTRL_PIN(167, "SML2CLK"),
472551fa580SMika Westerberg PINCTRL_PIN(168, "SML2DATA"),
473551fa580SMika Westerberg PINCTRL_PIN(169, "SML2ALERTB"),
474551fa580SMika Westerberg PINCTRL_PIN(170, "SML3CLK"),
475551fa580SMika Westerberg PINCTRL_PIN(171, "SML3DATA"),
476551fa580SMika Westerberg PINCTRL_PIN(172, "SML3ALERTB"),
477551fa580SMika Westerberg PINCTRL_PIN(173, "SML4CLK"),
478551fa580SMika Westerberg PINCTRL_PIN(174, "SML4DATA"),
479551fa580SMika Westerberg PINCTRL_PIN(175, "SML4ALERTB"),
480551fa580SMika Westerberg PINCTRL_PIN(176, "ISH_I2C0_SDA"),
481551fa580SMika Westerberg PINCTRL_PIN(177, "ISH_I2C0_SCL"),
482551fa580SMika Westerberg PINCTRL_PIN(178, "ISH_I2C1_SDA"),
483551fa580SMika Westerberg PINCTRL_PIN(179, "ISH_I2C1_SCL"),
484551fa580SMika Westerberg PINCTRL_PIN(180, "GPP_H_23"),
485551fa580SMika Westerberg /* GPP_I */
486551fa580SMika Westerberg PINCTRL_PIN(181, "DDSP_HDP_0"),
487551fa580SMika Westerberg PINCTRL_PIN(182, "DDSP_HDP_1"),
488551fa580SMika Westerberg PINCTRL_PIN(183, "DDSP_HDP_2"),
489551fa580SMika Westerberg PINCTRL_PIN(184, "DDSP_HDP_3"),
490551fa580SMika Westerberg PINCTRL_PIN(185, "EDP_HPD"),
491551fa580SMika Westerberg PINCTRL_PIN(186, "DDPB_CTRLCLK"),
492551fa580SMika Westerberg PINCTRL_PIN(187, "DDPB_CTRLDATA"),
493551fa580SMika Westerberg PINCTRL_PIN(188, "DDPC_CTRLCLK"),
494551fa580SMika Westerberg PINCTRL_PIN(189, "DDPC_CTRLDATA"),
495551fa580SMika Westerberg PINCTRL_PIN(190, "DDPD_CTRLCLK"),
496551fa580SMika Westerberg PINCTRL_PIN(191, "DDPD_CTRLDATA"),
497551fa580SMika Westerberg };
498551fa580SMika Westerberg
499551fa580SMika Westerberg static const unsigned spth_spi0_pins[] = { 39, 40, 41, 42 };
500551fa580SMika Westerberg static const unsigned spth_spi1_pins[] = { 43, 44, 45, 46 };
501551fa580SMika Westerberg static const unsigned spth_uart0_pins[] = { 56, 57, 58, 59 };
502551fa580SMika Westerberg static const unsigned spth_uart1_pins[] = { 60, 61, 62, 63 };
503551fa580SMika Westerberg static const unsigned spth_uart2_pins[] = { 68, 69, 71, 71 };
504551fa580SMika Westerberg static const unsigned spth_i2c0_pins[] = { 64, 65 };
505551fa580SMika Westerberg static const unsigned spth_i2c1_pins[] = { 66, 67 };
506551fa580SMika Westerberg static const unsigned spth_i2c2_pins[] = { 76, 95 };
507551fa580SMika Westerberg
508551fa580SMika Westerberg static const struct intel_pingroup spth_groups[] = {
509551fa580SMika Westerberg PIN_GROUP("spi0_grp", spth_spi0_pins, 1),
510551fa580SMika Westerberg PIN_GROUP("spi1_grp", spth_spi1_pins, 1),
511551fa580SMika Westerberg PIN_GROUP("uart0_grp", spth_uart0_pins, 1),
512551fa580SMika Westerberg PIN_GROUP("uart1_grp", spth_uart1_pins, 1),
513551fa580SMika Westerberg PIN_GROUP("uart2_grp", spth_uart2_pins, 1),
514551fa580SMika Westerberg PIN_GROUP("i2c0_grp", spth_i2c0_pins, 1),
515551fa580SMika Westerberg PIN_GROUP("i2c1_grp", spth_i2c1_pins, 1),
516551fa580SMika Westerberg PIN_GROUP("i2c2_grp", spth_i2c2_pins, 2),
517551fa580SMika Westerberg };
518551fa580SMika Westerberg
519551fa580SMika Westerberg static const char * const spth_spi0_groups[] = { "spi0_grp" };
520551fa580SMika Westerberg static const char * const spth_spi1_groups[] = { "spi0_grp" };
521551fa580SMika Westerberg static const char * const spth_uart0_groups[] = { "uart0_grp" };
522551fa580SMika Westerberg static const char * const spth_uart1_groups[] = { "uart1_grp" };
523551fa580SMika Westerberg static const char * const spth_uart2_groups[] = { "uart2_grp" };
524551fa580SMika Westerberg static const char * const spth_i2c0_groups[] = { "i2c0_grp" };
525551fa580SMika Westerberg static const char * const spth_i2c1_groups[] = { "i2c1_grp" };
526551fa580SMika Westerberg static const char * const spth_i2c2_groups[] = { "i2c2_grp" };
527551fa580SMika Westerberg
528551fa580SMika Westerberg static const struct intel_function spth_functions[] = {
529551fa580SMika Westerberg FUNCTION("spi0", spth_spi0_groups),
530551fa580SMika Westerberg FUNCTION("spi1", spth_spi1_groups),
531551fa580SMika Westerberg FUNCTION("uart0", spth_uart0_groups),
532551fa580SMika Westerberg FUNCTION("uart1", spth_uart1_groups),
533551fa580SMika Westerberg FUNCTION("uart2", spth_uart2_groups),
534551fa580SMika Westerberg FUNCTION("i2c0", spth_i2c0_groups),
535551fa580SMika Westerberg FUNCTION("i2c1", spth_i2c1_groups),
536551fa580SMika Westerberg FUNCTION("i2c2", spth_i2c2_groups),
537551fa580SMika Westerberg };
538551fa580SMika Westerberg
539c41eb2c7SMika Westerberg static const struct intel_padgroup spth_community0_gpps[] = {
540a0cec28cSAndy Shevchenko SPT_H_GPP(0, 0, 23, 0), /* GPP_A */
541a0cec28cSAndy Shevchenko SPT_H_GPP(1, 24, 47, 24), /* GPP_B */
542c41eb2c7SMika Westerberg };
543c41eb2c7SMika Westerberg
544c41eb2c7SMika Westerberg static const struct intel_padgroup spth_community1_gpps[] = {
545a0cec28cSAndy Shevchenko SPT_H_GPP(0, 48, 71, 48), /* GPP_C */
546a0cec28cSAndy Shevchenko SPT_H_GPP(1, 72, 95, 72), /* GPP_D */
547a0cec28cSAndy Shevchenko SPT_H_GPP(2, 96, 108, 96), /* GPP_E */
548a0cec28cSAndy Shevchenko SPT_H_GPP(3, 109, 132, 120), /* GPP_F */
549a0cec28cSAndy Shevchenko SPT_H_GPP(4, 133, 156, 144), /* GPP_G */
550a0cec28cSAndy Shevchenko SPT_H_GPP(5, 157, 180, 168), /* GPP_H */
551c41eb2c7SMika Westerberg };
552c41eb2c7SMika Westerberg
553c41eb2c7SMika Westerberg static const struct intel_padgroup spth_community3_gpps[] = {
554a0cec28cSAndy Shevchenko SPT_H_GPP(0, 181, 191, 192), /* GPP_I */
555c41eb2c7SMika Westerberg };
556c41eb2c7SMika Westerberg
557551fa580SMika Westerberg static const struct intel_community spth_communities[] = {
558a0cec28cSAndy Shevchenko SPT_H_COMMUNITY(0, 0, 47, spth_community0_gpps),
559a0cec28cSAndy Shevchenko SPT_H_COMMUNITY(1, 48, 180, spth_community1_gpps),
560a0cec28cSAndy Shevchenko SPT_H_COMMUNITY(2, 181, 191, spth_community3_gpps),
561551fa580SMika Westerberg };
562551fa580SMika Westerberg
563551fa580SMika Westerberg static const struct intel_pinctrl_soc_data spth_soc_data = {
564551fa580SMika Westerberg .pins = spth_pins,
565551fa580SMika Westerberg .npins = ARRAY_SIZE(spth_pins),
566551fa580SMika Westerberg .groups = spth_groups,
567551fa580SMika Westerberg .ngroups = ARRAY_SIZE(spth_groups),
568551fa580SMika Westerberg .functions = spth_functions,
569551fa580SMika Westerberg .nfunctions = ARRAY_SIZE(spth_functions),
570551fa580SMika Westerberg .communities = spth_communities,
571551fa580SMika Westerberg .ncommunities = ARRAY_SIZE(spth_communities),
572551fa580SMika Westerberg };
573551fa580SMika Westerberg
5747981c001SMika Westerberg static const struct acpi_device_id spt_pinctrl_acpi_match[] = {
5757981c001SMika Westerberg { "INT344B", (kernel_ulong_t)&sptlp_soc_data },
576899b7e33SMika Westerberg { "INT3451", (kernel_ulong_t)&spth_soc_data },
577551fa580SMika Westerberg { "INT345D", (kernel_ulong_t)&spth_soc_data },
5787981c001SMika Westerberg { }
5797981c001SMika Westerberg };
5807981c001SMika Westerberg MODULE_DEVICE_TABLE(acpi, spt_pinctrl_acpi_match);
5817981c001SMika Westerberg
582558b34baSAndy Shevchenko static INTEL_PINCTRL_PM_OPS(spt_pinctrl_pm_ops);
5837981c001SMika Westerberg
5847981c001SMika Westerberg static struct platform_driver spt_pinctrl_driver = {
585c34c1775SAndy Shevchenko .probe = intel_pinctrl_probe_by_hid,
5867981c001SMika Westerberg .driver = {
5877981c001SMika Westerberg .name = "sunrisepoint-pinctrl",
5887981c001SMika Westerberg .acpi_match_table = spt_pinctrl_acpi_match,
5897981c001SMika Westerberg .pm = &spt_pinctrl_pm_ops,
5907981c001SMika Westerberg },
5917981c001SMika Westerberg };
5927981c001SMika Westerberg
spt_pinctrl_init(void)5937981c001SMika Westerberg static int __init spt_pinctrl_init(void)
5947981c001SMika Westerberg {
5957981c001SMika Westerberg return platform_driver_register(&spt_pinctrl_driver);
5967981c001SMika Westerberg }
5977981c001SMika Westerberg subsys_initcall(spt_pinctrl_init);
5987981c001SMika Westerberg
spt_pinctrl_exit(void)5997981c001SMika Westerberg static void __exit spt_pinctrl_exit(void)
6007981c001SMika Westerberg {
6017981c001SMika Westerberg platform_driver_unregister(&spt_pinctrl_driver);
6027981c001SMika Westerberg }
6037981c001SMika Westerberg module_exit(spt_pinctrl_exit);
6047981c001SMika Westerberg
6057981c001SMika Westerberg MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>");
6067981c001SMika Westerberg MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
6077981c001SMika Westerberg MODULE_DESCRIPTION("Intel Sunrisepoint PCH pinctrl/GPIO driver");
6087981c001SMika Westerberg MODULE_LICENSE("GPL v2");
609*34393c36SAndy Shevchenko MODULE_IMPORT_NS(PINCTRL_INTEL);
610