1 /* SPDX-License-Identifier: GPL-2.0 */ 2 /* 3 * Core pinctrl/GPIO driver for Intel GPIO controllers 4 * 5 * Copyright (C) 2015, Intel Corporation 6 * Authors: Mathias Nyman <mathias.nyman@linux.intel.com> 7 * Mika Westerberg <mika.westerberg@linux.intel.com> 8 */ 9 10 #ifndef PINCTRL_INTEL_H 11 #define PINCTRL_INTEL_H 12 13 #include <linux/gpio/driver.h> 14 #include <linux/irq.h> 15 #include <linux/pm.h> 16 #include <linux/spinlock_types.h> 17 18 struct pinctrl_pin_desc; 19 struct platform_device; 20 struct device; 21 22 /** 23 * struct intel_pingroup - Description about group of pins 24 * @name: Name of the groups 25 * @pins: All pins in this group 26 * @npins: Number of pins in this groups 27 * @mode: Native mode in which the group is muxed out @pins. Used if @modes 28 * is %NULL. 29 * @modes: If not %NULL this will hold mode for each pin in @pins 30 */ 31 struct intel_pingroup { 32 const char *name; 33 const unsigned int *pins; 34 size_t npins; 35 unsigned short mode; 36 const unsigned int *modes; 37 }; 38 39 /** 40 * struct intel_function - Description about a function 41 * @name: Name of the function 42 * @groups: An array of groups for this function 43 * @ngroups: Number of groups in @groups 44 */ 45 struct intel_function { 46 const char *name; 47 const char * const *groups; 48 size_t ngroups; 49 }; 50 51 /** 52 * struct intel_padgroup - Hardware pad group information 53 * @reg_num: GPI_IS register number 54 * @base: Starting pin of this group 55 * @size: Size of this group (maximum is 32). 56 * @gpio_base: Starting GPIO base of this group 57 * @padown_num: PAD_OWN register number (assigned by the core driver) 58 * 59 * If pad groups of a community are not the same size, use this structure 60 * to specify them. 61 */ 62 struct intel_padgroup { 63 unsigned int reg_num; 64 unsigned int base; 65 unsigned int size; 66 int gpio_base; 67 unsigned int padown_num; 68 }; 69 70 /** 71 * enum - Special treatment for GPIO base in pad group 72 * 73 * @INTEL_GPIO_BASE_ZERO: force GPIO base to be 0 74 * @INTEL_GPIO_BASE_NOMAP: no GPIO mapping should be created 75 * @INTEL_GPIO_BASE_MATCH: matches with starting pin number 76 */ 77 enum { 78 INTEL_GPIO_BASE_ZERO = -2, 79 INTEL_GPIO_BASE_NOMAP = -1, 80 INTEL_GPIO_BASE_MATCH = 0, 81 }; 82 83 /** 84 * struct intel_community - Intel pin community description 85 * @barno: MMIO BAR number where registers for this community reside 86 * @padown_offset: Register offset of PAD_OWN register from @regs. If %0 87 * then there is no support for owner. 88 * @padcfglock_offset: Register offset of PADCFGLOCK from @regs. If %0 then 89 * locking is not supported. 90 * @hostown_offset: Register offset of HOSTSW_OWN from @regs. If %0 then it 91 * is assumed that the host owns the pin (rather than 92 * ACPI). 93 * @is_offset: Register offset of GPI_IS from @regs. 94 * @ie_offset: Register offset of GPI_IE from @regs. 95 * @features: Additional features supported by the hardware 96 * @pin_base: Starting pin of pins in this community 97 * @gpp_size: Maximum number of pads in each group, such as PADCFGLOCK, 98 * HOSTSW_OWN, GPI_IS, GPI_IE, etc. Used when @gpps is %NULL. 99 * @gpp_num_padown_regs: Number of pad registers each pad group consumes at 100 * minimum. Use %0 if the number of registers can be 101 * determined by the size of the group. 102 * @npins: Number of pins in this community 103 * @gpps: Pad groups if the controller has variable size pad groups 104 * @ngpps: Number of pad groups in this community 105 * @pad_map: Optional non-linear mapping of the pads 106 * @regs: Community specific common registers (reserved for core driver) 107 * @pad_regs: Community specific pad registers (reserved for core driver) 108 * 109 * Most Intel GPIO host controllers this driver supports each pad group is 110 * of equal size (except the last one). In that case the driver can just 111 * fill in @gpp_size field and let the core driver to handle the rest. If 112 * the controller has pad groups of variable size the client driver can 113 * pass custom @gpps and @ngpps instead. 114 */ 115 struct intel_community { 116 unsigned int barno; 117 unsigned int padown_offset; 118 unsigned int padcfglock_offset; 119 unsigned int hostown_offset; 120 unsigned int is_offset; 121 unsigned int ie_offset; 122 unsigned int features; 123 unsigned int pin_base; 124 unsigned int gpp_size; 125 unsigned int gpp_num_padown_regs; 126 size_t npins; 127 const struct intel_padgroup *gpps; 128 size_t ngpps; 129 const unsigned int *pad_map; 130 /* Reserved for the core driver */ 131 void __iomem *regs; 132 void __iomem *pad_regs; 133 }; 134 135 /* Additional features supported by the hardware */ 136 #define PINCTRL_FEATURE_DEBOUNCE BIT(0) 137 #define PINCTRL_FEATURE_1K_PD BIT(1) 138 139 /** 140 * PIN_GROUP - Declare a pin group 141 * @n: Name of the group 142 * @p: An array of pins this group consists 143 * @m: Mode which the pins are put when this group is active. Can be either 144 * a single integer or an array of integers in which case mode is per 145 * pin. 146 */ 147 #define PIN_GROUP(n, p, m) \ 148 { \ 149 .name = (n), \ 150 .pins = (p), \ 151 .npins = ARRAY_SIZE((p)), \ 152 .mode = __builtin_choose_expr( \ 153 __builtin_constant_p((m)), (m), 0), \ 154 .modes = __builtin_choose_expr( \ 155 __builtin_constant_p((m)), NULL, (m)), \ 156 } 157 158 #define FUNCTION(n, g) \ 159 { \ 160 .name = (n), \ 161 .groups = (g), \ 162 .ngroups = ARRAY_SIZE((g)), \ 163 } 164 165 /** 166 * struct intel_pinctrl_soc_data - Intel pin controller per-SoC configuration 167 * @uid: ACPI _UID for the probe driver use if needed 168 * @pins: Array if pins this pinctrl controls 169 * @npins: Number of pins in the array 170 * @groups: Array of pin groups 171 * @ngroups: Number of groups in the array 172 * @functions: Array of functions 173 * @nfunctions: Number of functions in the array 174 * @communities: Array of communities this pinctrl handles 175 * @ncommunities: Number of communities in the array 176 * 177 * The @communities is used as a template by the core driver. It will make 178 * copy of all communities and fill in rest of the information. 179 */ 180 struct intel_pinctrl_soc_data { 181 const char *uid; 182 const struct pinctrl_pin_desc *pins; 183 size_t npins; 184 const struct intel_pingroup *groups; 185 size_t ngroups; 186 const struct intel_function *functions; 187 size_t nfunctions; 188 const struct intel_community *communities; 189 size_t ncommunities; 190 }; 191 192 struct intel_pad_context; 193 struct intel_community_context; 194 195 /** 196 * struct intel_pinctrl_context - context to be saved during suspend-resume 197 * @pads: Opaque context per pad (driver dependent) 198 * @communities: Opaque context per community (driver dependent) 199 */ 200 struct intel_pinctrl_context { 201 struct intel_pad_context *pads; 202 struct intel_community_context *communities; 203 }; 204 205 /** 206 * struct intel_pinctrl - Intel pinctrl private structure 207 * @dev: Pointer to the device structure 208 * @lock: Lock to serialize register access 209 * @pctldesc: Pin controller description 210 * @pctldev: Pointer to the pin controller device 211 * @chip: GPIO chip in this pin controller 212 * @irqchip: IRQ chip in this pin controller 213 * @soc: SoC/PCH specific pin configuration data 214 * @communities: All communities in this pin controller 215 * @ncommunities: Number of communities in this pin controller 216 * @context: Configuration saved over system sleep 217 * @irq: pinctrl/GPIO chip irq number 218 */ 219 struct intel_pinctrl { 220 struct device *dev; 221 raw_spinlock_t lock; 222 struct pinctrl_desc pctldesc; 223 struct pinctrl_dev *pctldev; 224 struct gpio_chip chip; 225 struct irq_chip irqchip; 226 const struct intel_pinctrl_soc_data *soc; 227 struct intel_community *communities; 228 size_t ncommunities; 229 struct intel_pinctrl_context context; 230 int irq; 231 }; 232 233 int intel_pinctrl_probe_by_hid(struct platform_device *pdev); 234 int intel_pinctrl_probe_by_uid(struct platform_device *pdev); 235 236 #ifdef CONFIG_PM_SLEEP 237 int intel_pinctrl_suspend_noirq(struct device *dev); 238 int intel_pinctrl_resume_noirq(struct device *dev); 239 #endif 240 241 #define INTEL_PINCTRL_PM_OPS(_name) \ 242 const struct dev_pm_ops _name = { \ 243 SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(intel_pinctrl_suspend_noirq, \ 244 intel_pinctrl_resume_noirq) \ 245 } 246 247 #endif /* PINCTRL_INTEL_H */ 248