17981c001SMika Westerberg /* 27981c001SMika Westerberg * Intel pinctrl/GPIO core driver. 37981c001SMika Westerberg * 47981c001SMika Westerberg * Copyright (C) 2015, Intel Corporation 57981c001SMika Westerberg * Authors: Mathias Nyman <mathias.nyman@linux.intel.com> 67981c001SMika Westerberg * Mika Westerberg <mika.westerberg@linux.intel.com> 77981c001SMika Westerberg * 87981c001SMika Westerberg * This program is free software; you can redistribute it and/or modify 97981c001SMika Westerberg * it under the terms of the GNU General Public License version 2 as 107981c001SMika Westerberg * published by the Free Software Foundation. 117981c001SMika Westerberg */ 127981c001SMika Westerberg 137981c001SMika Westerberg #include <linux/module.h> 147981c001SMika Westerberg #include <linux/init.h> 157981c001SMika Westerberg #include <linux/acpi.h> 167981c001SMika Westerberg #include <linux/gpio.h> 177981c001SMika Westerberg #include <linux/gpio/driver.h> 187981c001SMika Westerberg #include <linux/platform_device.h> 197981c001SMika Westerberg #include <linux/pm.h> 207981c001SMika Westerberg #include <linux/pinctrl/pinctrl.h> 217981c001SMika Westerberg #include <linux/pinctrl/pinmux.h> 227981c001SMika Westerberg #include <linux/pinctrl/pinconf.h> 237981c001SMika Westerberg #include <linux/pinctrl/pinconf-generic.h> 247981c001SMika Westerberg 257981c001SMika Westerberg #include "pinctrl-intel.h" 267981c001SMika Westerberg 277981c001SMika Westerberg /* Maximum number of pads in each group */ 287981c001SMika Westerberg #define NPADS_IN_GPP 24 297981c001SMika Westerberg 307981c001SMika Westerberg /* Offset from regs */ 317981c001SMika Westerberg #define PADBAR 0x00c 327981c001SMika Westerberg #define GPI_IS 0x100 337981c001SMika Westerberg #define GPI_GPE_STS 0x140 347981c001SMika Westerberg #define GPI_GPE_EN 0x160 357981c001SMika Westerberg 367981c001SMika Westerberg #define PADOWN_BITS 4 377981c001SMika Westerberg #define PADOWN_SHIFT(p) ((p) % 8 * PADOWN_BITS) 387981c001SMika Westerberg #define PADOWN_MASK(p) (0xf << PADOWN_SHIFT(p)) 397981c001SMika Westerberg 407981c001SMika Westerberg /* Offset from pad_regs */ 417981c001SMika Westerberg #define PADCFG0 0x000 427981c001SMika Westerberg #define PADCFG0_RXEVCFG_SHIFT 25 437981c001SMika Westerberg #define PADCFG0_RXEVCFG_MASK (3 << PADCFG0_RXEVCFG_SHIFT) 447981c001SMika Westerberg #define PADCFG0_RXEVCFG_LEVEL 0 457981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE 1 467981c001SMika Westerberg #define PADCFG0_RXEVCFG_DISABLED 2 477981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE_BOTH 3 487981c001SMika Westerberg #define PADCFG0_RXINV BIT(23) 497981c001SMika Westerberg #define PADCFG0_GPIROUTIOXAPIC BIT(20) 507981c001SMika Westerberg #define PADCFG0_GPIROUTSCI BIT(19) 517981c001SMika Westerberg #define PADCFG0_GPIROUTSMI BIT(18) 527981c001SMika Westerberg #define PADCFG0_GPIROUTNMI BIT(17) 537981c001SMika Westerberg #define PADCFG0_PMODE_SHIFT 10 547981c001SMika Westerberg #define PADCFG0_PMODE_MASK (0xf << PADCFG0_PMODE_SHIFT) 557981c001SMika Westerberg #define PADCFG0_GPIORXDIS BIT(9) 567981c001SMika Westerberg #define PADCFG0_GPIOTXDIS BIT(8) 577981c001SMika Westerberg #define PADCFG0_GPIORXSTATE BIT(1) 587981c001SMika Westerberg #define PADCFG0_GPIOTXSTATE BIT(0) 597981c001SMika Westerberg 607981c001SMika Westerberg #define PADCFG1 0x004 617981c001SMika Westerberg #define PADCFG1_TERM_UP BIT(13) 627981c001SMika Westerberg #define PADCFG1_TERM_SHIFT 10 637981c001SMika Westerberg #define PADCFG1_TERM_MASK (7 << PADCFG1_TERM_SHIFT) 647981c001SMika Westerberg #define PADCFG1_TERM_20K 4 657981c001SMika Westerberg #define PADCFG1_TERM_2K 3 667981c001SMika Westerberg #define PADCFG1_TERM_5K 2 677981c001SMika Westerberg #define PADCFG1_TERM_1K 1 687981c001SMika Westerberg 697981c001SMika Westerberg struct intel_pad_context { 707981c001SMika Westerberg u32 padcfg0; 717981c001SMika Westerberg u32 padcfg1; 727981c001SMika Westerberg }; 737981c001SMika Westerberg 747981c001SMika Westerberg struct intel_community_context { 757981c001SMika Westerberg u32 *intmask; 767981c001SMika Westerberg }; 777981c001SMika Westerberg 787981c001SMika Westerberg struct intel_pinctrl_context { 797981c001SMika Westerberg struct intel_pad_context *pads; 807981c001SMika Westerberg struct intel_community_context *communities; 817981c001SMika Westerberg }; 827981c001SMika Westerberg 837981c001SMika Westerberg /** 847981c001SMika Westerberg * struct intel_pinctrl - Intel pinctrl private structure 857981c001SMika Westerberg * @dev: Pointer to the device structure 867981c001SMika Westerberg * @lock: Lock to serialize register access 877981c001SMika Westerberg * @pctldesc: Pin controller description 887981c001SMika Westerberg * @pctldev: Pointer to the pin controller device 897981c001SMika Westerberg * @chip: GPIO chip in this pin controller 907981c001SMika Westerberg * @soc: SoC/PCH specific pin configuration data 917981c001SMika Westerberg * @communities: All communities in this pin controller 927981c001SMika Westerberg * @ncommunities: Number of communities in this pin controller 937981c001SMika Westerberg * @context: Configuration saved over system sleep 947981c001SMika Westerberg */ 957981c001SMika Westerberg struct intel_pinctrl { 967981c001SMika Westerberg struct device *dev; 977981c001SMika Westerberg spinlock_t lock; 987981c001SMika Westerberg struct pinctrl_desc pctldesc; 997981c001SMika Westerberg struct pinctrl_dev *pctldev; 1007981c001SMika Westerberg struct gpio_chip chip; 1017981c001SMika Westerberg const struct intel_pinctrl_soc_data *soc; 1027981c001SMika Westerberg struct intel_community *communities; 1037981c001SMika Westerberg size_t ncommunities; 1047981c001SMika Westerberg struct intel_pinctrl_context context; 1057981c001SMika Westerberg }; 1067981c001SMika Westerberg 1077981c001SMika Westerberg #define gpiochip_to_pinctrl(c) container_of(c, struct intel_pinctrl, chip) 1087981c001SMika Westerberg #define pin_to_padno(c, p) ((p) - (c)->pin_base) 1097981c001SMika Westerberg 1107981c001SMika Westerberg static struct intel_community *intel_get_community(struct intel_pinctrl *pctrl, 1117981c001SMika Westerberg unsigned pin) 1127981c001SMika Westerberg { 1137981c001SMika Westerberg struct intel_community *community; 1147981c001SMika Westerberg int i; 1157981c001SMika Westerberg 1167981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1177981c001SMika Westerberg community = &pctrl->communities[i]; 1187981c001SMika Westerberg if (pin >= community->pin_base && 1197981c001SMika Westerberg pin < community->pin_base + community->npins) 1207981c001SMika Westerberg return community; 1217981c001SMika Westerberg } 1227981c001SMika Westerberg 1237981c001SMika Westerberg dev_warn(pctrl->dev, "failed to find community for pin %u\n", pin); 1247981c001SMika Westerberg return NULL; 1257981c001SMika Westerberg } 1267981c001SMika Westerberg 1277981c001SMika Westerberg static void __iomem *intel_get_padcfg(struct intel_pinctrl *pctrl, unsigned pin, 1287981c001SMika Westerberg unsigned reg) 1297981c001SMika Westerberg { 1307981c001SMika Westerberg const struct intel_community *community; 1317981c001SMika Westerberg unsigned padno; 1327981c001SMika Westerberg 1337981c001SMika Westerberg community = intel_get_community(pctrl, pin); 1347981c001SMika Westerberg if (!community) 1357981c001SMika Westerberg return NULL; 1367981c001SMika Westerberg 1377981c001SMika Westerberg padno = pin_to_padno(community, pin); 1387981c001SMika Westerberg return community->pad_regs + reg + padno * 8; 1397981c001SMika Westerberg } 1407981c001SMika Westerberg 1417981c001SMika Westerberg static bool intel_pad_owned_by_host(struct intel_pinctrl *pctrl, unsigned pin) 1427981c001SMika Westerberg { 1437981c001SMika Westerberg const struct intel_community *community; 1447981c001SMika Westerberg unsigned padno, gpp, gpp_offset, offset; 1457981c001SMika Westerberg void __iomem *padown; 1467981c001SMika Westerberg 1477981c001SMika Westerberg community = intel_get_community(pctrl, pin); 1487981c001SMika Westerberg if (!community) 1497981c001SMika Westerberg return false; 1507981c001SMika Westerberg if (!community->padown_offset) 1517981c001SMika Westerberg return true; 1527981c001SMika Westerberg 1537981c001SMika Westerberg padno = pin_to_padno(community, pin); 1547981c001SMika Westerberg gpp = padno / NPADS_IN_GPP; 1557981c001SMika Westerberg gpp_offset = padno % NPADS_IN_GPP; 1567981c001SMika Westerberg offset = community->padown_offset + gpp * 16 + (gpp_offset / 8) * 4; 1577981c001SMika Westerberg padown = community->regs + offset; 1587981c001SMika Westerberg 1597981c001SMika Westerberg return !(readl(padown) & PADOWN_MASK(padno)); 1607981c001SMika Westerberg } 1617981c001SMika Westerberg 1627981c001SMika Westerberg static bool intel_pad_reserved_for_acpi(struct intel_pinctrl *pctrl, 1637981c001SMika Westerberg unsigned pin) 1647981c001SMika Westerberg { 1657981c001SMika Westerberg const struct intel_community *community; 1667981c001SMika Westerberg unsigned padno, gpp, offset; 1677981c001SMika Westerberg void __iomem *hostown; 1687981c001SMika Westerberg 1697981c001SMika Westerberg community = intel_get_community(pctrl, pin); 1707981c001SMika Westerberg if (!community) 1717981c001SMika Westerberg return true; 1727981c001SMika Westerberg if (!community->hostown_offset) 1737981c001SMika Westerberg return false; 1747981c001SMika Westerberg 1757981c001SMika Westerberg padno = pin_to_padno(community, pin); 1767981c001SMika Westerberg gpp = padno / NPADS_IN_GPP; 1777981c001SMika Westerberg offset = community->hostown_offset + gpp * 4; 1787981c001SMika Westerberg hostown = community->regs + offset; 1797981c001SMika Westerberg 1807981c001SMika Westerberg return !(readl(hostown) & BIT(padno % NPADS_IN_GPP)); 1817981c001SMika Westerberg } 1827981c001SMika Westerberg 1837981c001SMika Westerberg static bool intel_pad_locked(struct intel_pinctrl *pctrl, unsigned pin) 1847981c001SMika Westerberg { 1857981c001SMika Westerberg struct intel_community *community; 1867981c001SMika Westerberg unsigned padno, gpp, offset; 1877981c001SMika Westerberg u32 value; 1887981c001SMika Westerberg 1897981c001SMika Westerberg community = intel_get_community(pctrl, pin); 1907981c001SMika Westerberg if (!community) 1917981c001SMika Westerberg return true; 1927981c001SMika Westerberg if (!community->padcfglock_offset) 1937981c001SMika Westerberg return false; 1947981c001SMika Westerberg 1957981c001SMika Westerberg padno = pin_to_padno(community, pin); 1967981c001SMika Westerberg gpp = padno / NPADS_IN_GPP; 1977981c001SMika Westerberg 1987981c001SMika Westerberg /* 1997981c001SMika Westerberg * If PADCFGLOCK and PADCFGLOCKTX bits are both clear for this pad, 2007981c001SMika Westerberg * the pad is considered unlocked. Any other case means that it is 2017981c001SMika Westerberg * either fully or partially locked and we don't touch it. 2027981c001SMika Westerberg */ 2037981c001SMika Westerberg offset = community->padcfglock_offset + gpp * 8; 2047981c001SMika Westerberg value = readl(community->regs + offset); 2057981c001SMika Westerberg if (value & BIT(pin % NPADS_IN_GPP)) 2067981c001SMika Westerberg return true; 2077981c001SMika Westerberg 2087981c001SMika Westerberg offset = community->padcfglock_offset + 4 + gpp * 8; 2097981c001SMika Westerberg value = readl(community->regs + offset); 2107981c001SMika Westerberg if (value & BIT(pin % NPADS_IN_GPP)) 2117981c001SMika Westerberg return true; 2127981c001SMika Westerberg 2137981c001SMika Westerberg return false; 2147981c001SMika Westerberg } 2157981c001SMika Westerberg 2167981c001SMika Westerberg static bool intel_pad_usable(struct intel_pinctrl *pctrl, unsigned pin) 2177981c001SMika Westerberg { 2187981c001SMika Westerberg return intel_pad_owned_by_host(pctrl, pin) && 2197981c001SMika Westerberg !intel_pad_reserved_for_acpi(pctrl, pin) && 2207981c001SMika Westerberg !intel_pad_locked(pctrl, pin); 2217981c001SMika Westerberg } 2227981c001SMika Westerberg 2237981c001SMika Westerberg static int intel_get_groups_count(struct pinctrl_dev *pctldev) 2247981c001SMika Westerberg { 2257981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2267981c001SMika Westerberg 2277981c001SMika Westerberg return pctrl->soc->ngroups; 2287981c001SMika Westerberg } 2297981c001SMika Westerberg 2307981c001SMika Westerberg static const char *intel_get_group_name(struct pinctrl_dev *pctldev, 2317981c001SMika Westerberg unsigned group) 2327981c001SMika Westerberg { 2337981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2347981c001SMika Westerberg 2357981c001SMika Westerberg return pctrl->soc->groups[group].name; 2367981c001SMika Westerberg } 2377981c001SMika Westerberg 2387981c001SMika Westerberg static int intel_get_group_pins(struct pinctrl_dev *pctldev, unsigned group, 2397981c001SMika Westerberg const unsigned **pins, unsigned *npins) 2407981c001SMika Westerberg { 2417981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2427981c001SMika Westerberg 2437981c001SMika Westerberg *pins = pctrl->soc->groups[group].pins; 2447981c001SMika Westerberg *npins = pctrl->soc->groups[group].npins; 2457981c001SMika Westerberg return 0; 2467981c001SMika Westerberg } 2477981c001SMika Westerberg 2487981c001SMika Westerberg static void intel_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s, 2497981c001SMika Westerberg unsigned pin) 2507981c001SMika Westerberg { 2517981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2527981c001SMika Westerberg u32 cfg0, cfg1, mode; 2537981c001SMika Westerberg bool locked, acpi; 2547981c001SMika Westerberg 2557981c001SMika Westerberg if (!intel_pad_owned_by_host(pctrl, pin)) { 2567981c001SMika Westerberg seq_puts(s, "not available"); 2577981c001SMika Westerberg return; 2587981c001SMika Westerberg } 2597981c001SMika Westerberg 2607981c001SMika Westerberg cfg0 = readl(intel_get_padcfg(pctrl, pin, PADCFG0)); 2617981c001SMika Westerberg cfg1 = readl(intel_get_padcfg(pctrl, pin, PADCFG1)); 2627981c001SMika Westerberg 2637981c001SMika Westerberg mode = (cfg0 & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT; 2647981c001SMika Westerberg if (!mode) 2657981c001SMika Westerberg seq_puts(s, "GPIO "); 2667981c001SMika Westerberg else 2677981c001SMika Westerberg seq_printf(s, "mode %d ", mode); 2687981c001SMika Westerberg 2697981c001SMika Westerberg seq_printf(s, "0x%08x 0x%08x", cfg0, cfg1); 2707981c001SMika Westerberg 2717981c001SMika Westerberg locked = intel_pad_locked(pctrl, pin); 2727981c001SMika Westerberg acpi = intel_pad_reserved_for_acpi(pctrl, pin); 2737981c001SMika Westerberg 2747981c001SMika Westerberg if (locked || acpi) { 2757981c001SMika Westerberg seq_puts(s, " ["); 2767981c001SMika Westerberg if (locked) { 2777981c001SMika Westerberg seq_puts(s, "LOCKED"); 2787981c001SMika Westerberg if (acpi) 2797981c001SMika Westerberg seq_puts(s, ", "); 2807981c001SMika Westerberg } 2817981c001SMika Westerberg if (acpi) 2827981c001SMika Westerberg seq_puts(s, "ACPI"); 2837981c001SMika Westerberg seq_puts(s, "]"); 2847981c001SMika Westerberg } 2857981c001SMika Westerberg } 2867981c001SMika Westerberg 2877981c001SMika Westerberg static const struct pinctrl_ops intel_pinctrl_ops = { 2887981c001SMika Westerberg .get_groups_count = intel_get_groups_count, 2897981c001SMika Westerberg .get_group_name = intel_get_group_name, 2907981c001SMika Westerberg .get_group_pins = intel_get_group_pins, 2917981c001SMika Westerberg .pin_dbg_show = intel_pin_dbg_show, 2927981c001SMika Westerberg }; 2937981c001SMika Westerberg 2947981c001SMika Westerberg static int intel_get_functions_count(struct pinctrl_dev *pctldev) 2957981c001SMika Westerberg { 2967981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2977981c001SMika Westerberg 2987981c001SMika Westerberg return pctrl->soc->nfunctions; 2997981c001SMika Westerberg } 3007981c001SMika Westerberg 3017981c001SMika Westerberg static const char *intel_get_function_name(struct pinctrl_dev *pctldev, 3027981c001SMika Westerberg unsigned function) 3037981c001SMika Westerberg { 3047981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3057981c001SMika Westerberg 3067981c001SMika Westerberg return pctrl->soc->functions[function].name; 3077981c001SMika Westerberg } 3087981c001SMika Westerberg 3097981c001SMika Westerberg static int intel_get_function_groups(struct pinctrl_dev *pctldev, 3107981c001SMika Westerberg unsigned function, 3117981c001SMika Westerberg const char * const **groups, 3127981c001SMika Westerberg unsigned * const ngroups) 3137981c001SMika Westerberg { 3147981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3157981c001SMika Westerberg 3167981c001SMika Westerberg *groups = pctrl->soc->functions[function].groups; 3177981c001SMika Westerberg *ngroups = pctrl->soc->functions[function].ngroups; 3187981c001SMika Westerberg return 0; 3197981c001SMika Westerberg } 3207981c001SMika Westerberg 3217981c001SMika Westerberg static int intel_pinmux_set_mux(struct pinctrl_dev *pctldev, unsigned function, 3227981c001SMika Westerberg unsigned group) 3237981c001SMika Westerberg { 3247981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3257981c001SMika Westerberg const struct intel_pingroup *grp = &pctrl->soc->groups[group]; 3267981c001SMika Westerberg unsigned long flags; 3277981c001SMika Westerberg int i; 3287981c001SMika Westerberg 3297981c001SMika Westerberg spin_lock_irqsave(&pctrl->lock, flags); 3307981c001SMika Westerberg 3317981c001SMika Westerberg /* 3327981c001SMika Westerberg * All pins in the groups needs to be accessible and writable 3337981c001SMika Westerberg * before we can enable the mux for this group. 3347981c001SMika Westerberg */ 3357981c001SMika Westerberg for (i = 0; i < grp->npins; i++) { 3367981c001SMika Westerberg if (!intel_pad_usable(pctrl, grp->pins[i])) { 3377981c001SMika Westerberg spin_unlock_irqrestore(&pctrl->lock, flags); 3387981c001SMika Westerberg return -EBUSY; 3397981c001SMika Westerberg } 3407981c001SMika Westerberg } 3417981c001SMika Westerberg 3427981c001SMika Westerberg /* Now enable the mux setting for each pin in the group */ 3437981c001SMika Westerberg for (i = 0; i < grp->npins; i++) { 3447981c001SMika Westerberg void __iomem *padcfg0; 3457981c001SMika Westerberg u32 value; 3467981c001SMika Westerberg 3477981c001SMika Westerberg padcfg0 = intel_get_padcfg(pctrl, grp->pins[i], PADCFG0); 3487981c001SMika Westerberg value = readl(padcfg0); 3497981c001SMika Westerberg 3507981c001SMika Westerberg value &= ~PADCFG0_PMODE_MASK; 3517981c001SMika Westerberg value |= grp->mode << PADCFG0_PMODE_SHIFT; 3527981c001SMika Westerberg 3537981c001SMika Westerberg writel(value, padcfg0); 3547981c001SMika Westerberg } 3557981c001SMika Westerberg 3567981c001SMika Westerberg spin_unlock_irqrestore(&pctrl->lock, flags); 3577981c001SMika Westerberg 3587981c001SMika Westerberg return 0; 3597981c001SMika Westerberg } 3607981c001SMika Westerberg 3617981c001SMika Westerberg static int intel_gpio_request_enable(struct pinctrl_dev *pctldev, 3627981c001SMika Westerberg struct pinctrl_gpio_range *range, 3637981c001SMika Westerberg unsigned pin) 3647981c001SMika Westerberg { 3657981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3667981c001SMika Westerberg void __iomem *padcfg0; 3677981c001SMika Westerberg unsigned long flags; 3687981c001SMika Westerberg u32 value; 3697981c001SMika Westerberg 3707981c001SMika Westerberg spin_lock_irqsave(&pctrl->lock, flags); 3717981c001SMika Westerberg 3727981c001SMika Westerberg if (!intel_pad_usable(pctrl, pin)) { 3737981c001SMika Westerberg spin_unlock_irqrestore(&pctrl->lock, flags); 3747981c001SMika Westerberg return -EBUSY; 3757981c001SMika Westerberg } 3767981c001SMika Westerberg 3777981c001SMika Westerberg padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 3787981c001SMika Westerberg /* Put the pad into GPIO mode */ 3797981c001SMika Westerberg value = readl(padcfg0) & ~PADCFG0_PMODE_MASK; 3807981c001SMika Westerberg /* Disable SCI/SMI/NMI generation */ 3817981c001SMika Westerberg value &= ~(PADCFG0_GPIROUTIOXAPIC | PADCFG0_GPIROUTSCI); 3827981c001SMika Westerberg value &= ~(PADCFG0_GPIROUTSMI | PADCFG0_GPIROUTNMI); 3837981c001SMika Westerberg /* Disable TX buffer and enable RX (this will be input) */ 3847981c001SMika Westerberg value &= ~PADCFG0_GPIORXDIS; 3857981c001SMika Westerberg value |= PADCFG0_GPIOTXDIS; 3867981c001SMika Westerberg writel(value, padcfg0); 3877981c001SMika Westerberg 3887981c001SMika Westerberg spin_unlock_irqrestore(&pctrl->lock, flags); 3897981c001SMika Westerberg 3907981c001SMika Westerberg return 0; 3917981c001SMika Westerberg } 3927981c001SMika Westerberg 3937981c001SMika Westerberg static int intel_gpio_set_direction(struct pinctrl_dev *pctldev, 3947981c001SMika Westerberg struct pinctrl_gpio_range *range, 3957981c001SMika Westerberg unsigned pin, bool input) 3967981c001SMika Westerberg { 3977981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3987981c001SMika Westerberg void __iomem *padcfg0; 3997981c001SMika Westerberg unsigned long flags; 4007981c001SMika Westerberg u32 value; 4017981c001SMika Westerberg 4027981c001SMika Westerberg spin_lock_irqsave(&pctrl->lock, flags); 4037981c001SMika Westerberg 4047981c001SMika Westerberg padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 4057981c001SMika Westerberg 4067981c001SMika Westerberg value = readl(padcfg0); 4077981c001SMika Westerberg if (input) 4087981c001SMika Westerberg value |= PADCFG0_GPIOTXDIS; 4097981c001SMika Westerberg else 4107981c001SMika Westerberg value &= ~PADCFG0_GPIOTXDIS; 4117981c001SMika Westerberg writel(value, padcfg0); 4127981c001SMika Westerberg 4137981c001SMika Westerberg spin_unlock_irqrestore(&pctrl->lock, flags); 4147981c001SMika Westerberg 4157981c001SMika Westerberg return 0; 4167981c001SMika Westerberg } 4177981c001SMika Westerberg 4187981c001SMika Westerberg static const struct pinmux_ops intel_pinmux_ops = { 4197981c001SMika Westerberg .get_functions_count = intel_get_functions_count, 4207981c001SMika Westerberg .get_function_name = intel_get_function_name, 4217981c001SMika Westerberg .get_function_groups = intel_get_function_groups, 4227981c001SMika Westerberg .set_mux = intel_pinmux_set_mux, 4237981c001SMika Westerberg .gpio_request_enable = intel_gpio_request_enable, 4247981c001SMika Westerberg .gpio_set_direction = intel_gpio_set_direction, 4257981c001SMika Westerberg }; 4267981c001SMika Westerberg 4277981c001SMika Westerberg static int intel_config_get(struct pinctrl_dev *pctldev, unsigned pin, 4287981c001SMika Westerberg unsigned long *config) 4297981c001SMika Westerberg { 4307981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 4317981c001SMika Westerberg enum pin_config_param param = pinconf_to_config_param(*config); 4327981c001SMika Westerberg u32 value, term; 4337981c001SMika Westerberg u16 arg = 0; 4347981c001SMika Westerberg 4357981c001SMika Westerberg if (!intel_pad_owned_by_host(pctrl, pin)) 4367981c001SMika Westerberg return -ENOTSUPP; 4377981c001SMika Westerberg 4387981c001SMika Westerberg value = readl(intel_get_padcfg(pctrl, pin, PADCFG1)); 4397981c001SMika Westerberg term = (value & PADCFG1_TERM_MASK) >> PADCFG1_TERM_SHIFT; 4407981c001SMika Westerberg 4417981c001SMika Westerberg switch (param) { 4427981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 4437981c001SMika Westerberg if (term) 4447981c001SMika Westerberg return -EINVAL; 4457981c001SMika Westerberg break; 4467981c001SMika Westerberg 4477981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 4487981c001SMika Westerberg if (!term || !(value & PADCFG1_TERM_UP)) 4497981c001SMika Westerberg return -EINVAL; 4507981c001SMika Westerberg 4517981c001SMika Westerberg switch (term) { 4527981c001SMika Westerberg case PADCFG1_TERM_1K: 4537981c001SMika Westerberg arg = 1000; 4547981c001SMika Westerberg break; 4557981c001SMika Westerberg case PADCFG1_TERM_2K: 4567981c001SMika Westerberg arg = 2000; 4577981c001SMika Westerberg break; 4587981c001SMika Westerberg case PADCFG1_TERM_5K: 4597981c001SMika Westerberg arg = 5000; 4607981c001SMika Westerberg break; 4617981c001SMika Westerberg case PADCFG1_TERM_20K: 4627981c001SMika Westerberg arg = 20000; 4637981c001SMika Westerberg break; 4647981c001SMika Westerberg } 4657981c001SMika Westerberg 4667981c001SMika Westerberg break; 4677981c001SMika Westerberg 4687981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 4697981c001SMika Westerberg if (!term || value & PADCFG1_TERM_UP) 4707981c001SMika Westerberg return -EINVAL; 4717981c001SMika Westerberg 4727981c001SMika Westerberg switch (term) { 4737981c001SMika Westerberg case PADCFG1_TERM_5K: 4747981c001SMika Westerberg arg = 5000; 4757981c001SMika Westerberg break; 4767981c001SMika Westerberg case PADCFG1_TERM_20K: 4777981c001SMika Westerberg arg = 20000; 4787981c001SMika Westerberg break; 4797981c001SMika Westerberg } 4807981c001SMika Westerberg 4817981c001SMika Westerberg break; 4827981c001SMika Westerberg 4837981c001SMika Westerberg default: 4847981c001SMika Westerberg return -ENOTSUPP; 4857981c001SMika Westerberg } 4867981c001SMika Westerberg 4877981c001SMika Westerberg *config = pinconf_to_config_packed(param, arg); 4887981c001SMika Westerberg return 0; 4897981c001SMika Westerberg } 4907981c001SMika Westerberg 4917981c001SMika Westerberg static int intel_config_set_pull(struct intel_pinctrl *pctrl, unsigned pin, 4927981c001SMika Westerberg unsigned long config) 4937981c001SMika Westerberg { 4947981c001SMika Westerberg unsigned param = pinconf_to_config_param(config); 4957981c001SMika Westerberg unsigned arg = pinconf_to_config_argument(config); 4967981c001SMika Westerberg void __iomem *padcfg1; 4977981c001SMika Westerberg unsigned long flags; 4987981c001SMika Westerberg int ret = 0; 4997981c001SMika Westerberg u32 value; 5007981c001SMika Westerberg 5017981c001SMika Westerberg spin_lock_irqsave(&pctrl->lock, flags); 5027981c001SMika Westerberg 5037981c001SMika Westerberg padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1); 5047981c001SMika Westerberg value = readl(padcfg1); 5057981c001SMika Westerberg 5067981c001SMika Westerberg switch (param) { 5077981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 5087981c001SMika Westerberg value &= ~(PADCFG1_TERM_MASK | PADCFG1_TERM_UP); 5097981c001SMika Westerberg break; 5107981c001SMika Westerberg 5117981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 5127981c001SMika Westerberg value &= ~PADCFG1_TERM_MASK; 5137981c001SMika Westerberg 5147981c001SMika Westerberg value |= PADCFG1_TERM_UP; 5157981c001SMika Westerberg 5167981c001SMika Westerberg switch (arg) { 5177981c001SMika Westerberg case 20000: 5187981c001SMika Westerberg value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT; 5197981c001SMika Westerberg break; 5207981c001SMika Westerberg case 5000: 5217981c001SMika Westerberg value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT; 5227981c001SMika Westerberg break; 5237981c001SMika Westerberg case 2000: 5247981c001SMika Westerberg value |= PADCFG1_TERM_2K << PADCFG1_TERM_SHIFT; 5257981c001SMika Westerberg break; 5267981c001SMika Westerberg case 1000: 5277981c001SMika Westerberg value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT; 5287981c001SMika Westerberg break; 5297981c001SMika Westerberg default: 5307981c001SMika Westerberg ret = -EINVAL; 5317981c001SMika Westerberg } 5327981c001SMika Westerberg 5337981c001SMika Westerberg break; 5347981c001SMika Westerberg 5357981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 5367981c001SMika Westerberg value &= ~(PADCFG1_TERM_UP | PADCFG1_TERM_MASK); 5377981c001SMika Westerberg 5387981c001SMika Westerberg switch (arg) { 5397981c001SMika Westerberg case 20000: 5407981c001SMika Westerberg value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT; 5417981c001SMika Westerberg break; 5427981c001SMika Westerberg case 5000: 5437981c001SMika Westerberg value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT; 5447981c001SMika Westerberg break; 5457981c001SMika Westerberg default: 5467981c001SMika Westerberg ret = -EINVAL; 5477981c001SMika Westerberg } 5487981c001SMika Westerberg 5497981c001SMika Westerberg break; 5507981c001SMika Westerberg } 5517981c001SMika Westerberg 5527981c001SMika Westerberg if (!ret) 5537981c001SMika Westerberg writel(value, padcfg1); 5547981c001SMika Westerberg 5557981c001SMika Westerberg spin_unlock_irqrestore(&pctrl->lock, flags); 5567981c001SMika Westerberg 5577981c001SMika Westerberg return ret; 5587981c001SMika Westerberg } 5597981c001SMika Westerberg 5607981c001SMika Westerberg static int intel_config_set(struct pinctrl_dev *pctldev, unsigned pin, 5617981c001SMika Westerberg unsigned long *configs, unsigned nconfigs) 5627981c001SMika Westerberg { 5637981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 5647981c001SMika Westerberg int i, ret; 5657981c001SMika Westerberg 5667981c001SMika Westerberg if (!intel_pad_usable(pctrl, pin)) 5677981c001SMika Westerberg return -ENOTSUPP; 5687981c001SMika Westerberg 5697981c001SMika Westerberg for (i = 0; i < nconfigs; i++) { 5707981c001SMika Westerberg switch (pinconf_to_config_param(configs[i])) { 5717981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 5727981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 5737981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 5747981c001SMika Westerberg ret = intel_config_set_pull(pctrl, pin, configs[i]); 5757981c001SMika Westerberg if (ret) 5767981c001SMika Westerberg return ret; 5777981c001SMika Westerberg break; 5787981c001SMika Westerberg 5797981c001SMika Westerberg default: 5807981c001SMika Westerberg return -ENOTSUPP; 5817981c001SMika Westerberg } 5827981c001SMika Westerberg } 5837981c001SMika Westerberg 5847981c001SMika Westerberg return 0; 5857981c001SMika Westerberg } 5867981c001SMika Westerberg 5877981c001SMika Westerberg static const struct pinconf_ops intel_pinconf_ops = { 5887981c001SMika Westerberg .is_generic = true, 5897981c001SMika Westerberg .pin_config_get = intel_config_get, 5907981c001SMika Westerberg .pin_config_set = intel_config_set, 5917981c001SMika Westerberg }; 5927981c001SMika Westerberg 5937981c001SMika Westerberg static const struct pinctrl_desc intel_pinctrl_desc = { 5947981c001SMika Westerberg .pctlops = &intel_pinctrl_ops, 5957981c001SMika Westerberg .pmxops = &intel_pinmux_ops, 5967981c001SMika Westerberg .confops = &intel_pinconf_ops, 5977981c001SMika Westerberg .owner = THIS_MODULE, 5987981c001SMika Westerberg }; 5997981c001SMika Westerberg 6007981c001SMika Westerberg static int intel_gpio_request(struct gpio_chip *chip, unsigned offset) 6017981c001SMika Westerberg { 6027981c001SMika Westerberg return pinctrl_request_gpio(chip->base + offset); 6037981c001SMika Westerberg } 6047981c001SMika Westerberg 6057981c001SMika Westerberg static void intel_gpio_free(struct gpio_chip *chip, unsigned offset) 6067981c001SMika Westerberg { 6077981c001SMika Westerberg pinctrl_free_gpio(chip->base + offset); 6087981c001SMika Westerberg } 6097981c001SMika Westerberg 6107981c001SMika Westerberg static int intel_gpio_get(struct gpio_chip *chip, unsigned offset) 6117981c001SMika Westerberg { 6127981c001SMika Westerberg struct intel_pinctrl *pctrl = gpiochip_to_pinctrl(chip); 6137981c001SMika Westerberg void __iomem *reg; 6147981c001SMika Westerberg 6157981c001SMika Westerberg reg = intel_get_padcfg(pctrl, offset, PADCFG0); 6167981c001SMika Westerberg if (!reg) 6177981c001SMika Westerberg return -EINVAL; 6187981c001SMika Westerberg 6197981c001SMika Westerberg return !!(readl(reg) & PADCFG0_GPIORXSTATE); 6207981c001SMika Westerberg } 6217981c001SMika Westerberg 6227981c001SMika Westerberg static void intel_gpio_set(struct gpio_chip *chip, unsigned offset, int value) 6237981c001SMika Westerberg { 6247981c001SMika Westerberg struct intel_pinctrl *pctrl = gpiochip_to_pinctrl(chip); 6257981c001SMika Westerberg void __iomem *reg; 6267981c001SMika Westerberg 6277981c001SMika Westerberg reg = intel_get_padcfg(pctrl, offset, PADCFG0); 6287981c001SMika Westerberg if (reg) { 6297981c001SMika Westerberg unsigned long flags; 6307981c001SMika Westerberg u32 padcfg0; 6317981c001SMika Westerberg 6327981c001SMika Westerberg spin_lock_irqsave(&pctrl->lock, flags); 6337981c001SMika Westerberg padcfg0 = readl(reg); 6347981c001SMika Westerberg if (value) 6357981c001SMika Westerberg padcfg0 |= PADCFG0_GPIOTXSTATE; 6367981c001SMika Westerberg else 6377981c001SMika Westerberg padcfg0 &= ~PADCFG0_GPIOTXSTATE; 6387981c001SMika Westerberg writel(padcfg0, reg); 6397981c001SMika Westerberg spin_unlock_irqrestore(&pctrl->lock, flags); 6407981c001SMika Westerberg } 6417981c001SMika Westerberg } 6427981c001SMika Westerberg 6437981c001SMika Westerberg static int intel_gpio_direction_input(struct gpio_chip *chip, unsigned offset) 6447981c001SMika Westerberg { 6457981c001SMika Westerberg return pinctrl_gpio_direction_input(chip->base + offset); 6467981c001SMika Westerberg } 6477981c001SMika Westerberg 6487981c001SMika Westerberg static int intel_gpio_direction_output(struct gpio_chip *chip, unsigned offset, 6497981c001SMika Westerberg int value) 6507981c001SMika Westerberg { 6517981c001SMika Westerberg intel_gpio_set(chip, offset, value); 6527981c001SMika Westerberg return pinctrl_gpio_direction_output(chip->base + offset); 6537981c001SMika Westerberg } 6547981c001SMika Westerberg 6557981c001SMika Westerberg static const struct gpio_chip intel_gpio_chip = { 6567981c001SMika Westerberg .owner = THIS_MODULE, 6577981c001SMika Westerberg .request = intel_gpio_request, 6587981c001SMika Westerberg .free = intel_gpio_free, 6597981c001SMika Westerberg .direction_input = intel_gpio_direction_input, 6607981c001SMika Westerberg .direction_output = intel_gpio_direction_output, 6617981c001SMika Westerberg .get = intel_gpio_get, 6627981c001SMika Westerberg .set = intel_gpio_set, 6637981c001SMika Westerberg }; 6647981c001SMika Westerberg 6657981c001SMika Westerberg static void intel_gpio_irq_ack(struct irq_data *d) 6667981c001SMika Westerberg { 6677981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 6687981c001SMika Westerberg struct intel_pinctrl *pctrl = gpiochip_to_pinctrl(gc); 6697981c001SMika Westerberg const struct intel_community *community; 6707981c001SMika Westerberg unsigned pin = irqd_to_hwirq(d); 6717981c001SMika Westerberg 6727981c001SMika Westerberg spin_lock(&pctrl->lock); 6737981c001SMika Westerberg 6747981c001SMika Westerberg community = intel_get_community(pctrl, pin); 6757981c001SMika Westerberg if (community) { 6767981c001SMika Westerberg unsigned padno = pin_to_padno(community, pin); 6777981c001SMika Westerberg unsigned gpp_offset = padno % NPADS_IN_GPP; 6787981c001SMika Westerberg unsigned gpp = padno / NPADS_IN_GPP; 6797981c001SMika Westerberg 6807981c001SMika Westerberg writel(BIT(gpp_offset), community->regs + GPI_IS + gpp * 4); 6817981c001SMika Westerberg } 6827981c001SMika Westerberg 6837981c001SMika Westerberg spin_unlock(&pctrl->lock); 6847981c001SMika Westerberg } 6857981c001SMika Westerberg 6867981c001SMika Westerberg static void intel_gpio_irq_mask_unmask(struct irq_data *d, bool mask) 6877981c001SMika Westerberg { 6887981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 6897981c001SMika Westerberg struct intel_pinctrl *pctrl = gpiochip_to_pinctrl(gc); 6907981c001SMika Westerberg const struct intel_community *community; 6917981c001SMika Westerberg unsigned pin = irqd_to_hwirq(d); 6927981c001SMika Westerberg unsigned long flags; 6937981c001SMika Westerberg 6947981c001SMika Westerberg spin_lock_irqsave(&pctrl->lock, flags); 6957981c001SMika Westerberg 6967981c001SMika Westerberg community = intel_get_community(pctrl, pin); 6977981c001SMika Westerberg if (community) { 6987981c001SMika Westerberg unsigned padno = pin_to_padno(community, pin); 6997981c001SMika Westerberg unsigned gpp_offset = padno % NPADS_IN_GPP; 7007981c001SMika Westerberg unsigned gpp = padno / NPADS_IN_GPP; 7017981c001SMika Westerberg void __iomem *reg; 7027981c001SMika Westerberg u32 value; 7037981c001SMika Westerberg 7047981c001SMika Westerberg reg = community->regs + community->ie_offset + gpp * 4; 7057981c001SMika Westerberg value = readl(reg); 7067981c001SMika Westerberg if (mask) 7077981c001SMika Westerberg value &= ~BIT(gpp_offset); 7087981c001SMika Westerberg else 7097981c001SMika Westerberg value |= BIT(gpp_offset); 7107981c001SMika Westerberg writel(value, reg); 7117981c001SMika Westerberg } 7127981c001SMika Westerberg 7137981c001SMika Westerberg spin_unlock_irqrestore(&pctrl->lock, flags); 7147981c001SMika Westerberg } 7157981c001SMika Westerberg 7167981c001SMika Westerberg static void intel_gpio_irq_mask(struct irq_data *d) 7177981c001SMika Westerberg { 7187981c001SMika Westerberg intel_gpio_irq_mask_unmask(d, true); 7197981c001SMika Westerberg } 7207981c001SMika Westerberg 7217981c001SMika Westerberg static void intel_gpio_irq_unmask(struct irq_data *d) 7227981c001SMika Westerberg { 7237981c001SMika Westerberg intel_gpio_irq_mask_unmask(d, false); 7247981c001SMika Westerberg } 7257981c001SMika Westerberg 7267981c001SMika Westerberg static int intel_gpio_irq_type(struct irq_data *d, unsigned type) 7277981c001SMika Westerberg { 7287981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 7297981c001SMika Westerberg struct intel_pinctrl *pctrl = gpiochip_to_pinctrl(gc); 7307981c001SMika Westerberg unsigned pin = irqd_to_hwirq(d); 7317981c001SMika Westerberg unsigned long flags; 7327981c001SMika Westerberg void __iomem *reg; 7337981c001SMika Westerberg u32 value; 7347981c001SMika Westerberg 7357981c001SMika Westerberg reg = intel_get_padcfg(pctrl, pin, PADCFG0); 7367981c001SMika Westerberg if (!reg) 7377981c001SMika Westerberg return -EINVAL; 7387981c001SMika Westerberg 7397981c001SMika Westerberg spin_lock_irqsave(&pctrl->lock, flags); 7407981c001SMika Westerberg 7417981c001SMika Westerberg value = readl(reg); 7427981c001SMika Westerberg 7437981c001SMika Westerberg value &= ~(PADCFG0_RXEVCFG_MASK | PADCFG0_RXINV); 7447981c001SMika Westerberg 7457981c001SMika Westerberg if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) { 7467981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE_BOTH << PADCFG0_RXEVCFG_SHIFT; 7477981c001SMika Westerberg } else if (type & IRQ_TYPE_EDGE_FALLING) { 7487981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT; 7497981c001SMika Westerberg value |= PADCFG0_RXINV; 7507981c001SMika Westerberg } else if (type & IRQ_TYPE_EDGE_RISING) { 7517981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT; 7527981c001SMika Westerberg } else if (type & IRQ_TYPE_LEVEL_LOW) { 7537981c001SMika Westerberg value |= PADCFG0_RXINV; 7547981c001SMika Westerberg } else { 7557981c001SMika Westerberg value |= PADCFG0_RXEVCFG_DISABLED << PADCFG0_RXEVCFG_SHIFT; 7567981c001SMika Westerberg } 7577981c001SMika Westerberg 7587981c001SMika Westerberg writel(value, reg); 7597981c001SMika Westerberg 7607981c001SMika Westerberg if (type & IRQ_TYPE_EDGE_BOTH) 761fc756bcdSThomas Gleixner irq_set_handler_locked(d, handle_edge_irq); 7627981c001SMika Westerberg else if (type & IRQ_TYPE_LEVEL_MASK) 763fc756bcdSThomas Gleixner irq_set_handler_locked(d, handle_level_irq); 7647981c001SMika Westerberg 7657981c001SMika Westerberg spin_unlock_irqrestore(&pctrl->lock, flags); 7667981c001SMika Westerberg 7677981c001SMika Westerberg return 0; 7687981c001SMika Westerberg } 7697981c001SMika Westerberg 7707981c001SMika Westerberg static int intel_gpio_irq_wake(struct irq_data *d, unsigned int on) 7717981c001SMika Westerberg { 7727981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 7737981c001SMika Westerberg struct intel_pinctrl *pctrl = gpiochip_to_pinctrl(gc); 7747981c001SMika Westerberg const struct intel_community *community; 7757981c001SMika Westerberg unsigned pin = irqd_to_hwirq(d); 7767981c001SMika Westerberg unsigned padno, gpp, gpp_offset; 7777981c001SMika Westerberg u32 gpe_en; 7787981c001SMika Westerberg 7797981c001SMika Westerberg community = intel_get_community(pctrl, pin); 7807981c001SMika Westerberg if (!community) 7817981c001SMika Westerberg return -EINVAL; 7827981c001SMika Westerberg 7837981c001SMika Westerberg padno = pin_to_padno(community, pin); 7847981c001SMika Westerberg gpp = padno / NPADS_IN_GPP; 7857981c001SMika Westerberg gpp_offset = padno % NPADS_IN_GPP; 7867981c001SMika Westerberg 7877981c001SMika Westerberg /* Clear the existing wake status */ 7887981c001SMika Westerberg writel(BIT(gpp_offset), community->regs + GPI_GPE_STS + gpp * 4); 7897981c001SMika Westerberg 7907981c001SMika Westerberg /* 7917981c001SMika Westerberg * The controller will generate wake when GPE of the corresponding 7927981c001SMika Westerberg * pad is enabled and it is not routed to SCI (GPIROUTSCI is not 7937981c001SMika Westerberg * set). 7947981c001SMika Westerberg */ 7957981c001SMika Westerberg gpe_en = readl(community->regs + GPI_GPE_EN + gpp * 4); 7967981c001SMika Westerberg if (on) 7977981c001SMika Westerberg gpe_en |= BIT(gpp_offset); 7987981c001SMika Westerberg else 7997981c001SMika Westerberg gpe_en &= ~BIT(gpp_offset); 8007981c001SMika Westerberg writel(gpe_en, community->regs + GPI_GPE_EN + gpp * 4); 8017981c001SMika Westerberg 8027981c001SMika Westerberg dev_dbg(pctrl->dev, "%sable wake for pin %u\n", on ? "en" : "dis", pin); 8037981c001SMika Westerberg return 0; 8047981c001SMika Westerberg } 8057981c001SMika Westerberg 8067981c001SMika Westerberg static void intel_gpio_community_irq_handler(struct gpio_chip *gc, 8077981c001SMika Westerberg const struct intel_community *community) 8087981c001SMika Westerberg { 8097981c001SMika Westerberg int gpp; 8107981c001SMika Westerberg 8117981c001SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) { 8127981c001SMika Westerberg unsigned long pending, enabled, gpp_offset; 8137981c001SMika Westerberg 8147981c001SMika Westerberg pending = readl(community->regs + GPI_IS + gpp * 4); 8157981c001SMika Westerberg enabled = readl(community->regs + community->ie_offset + 8167981c001SMika Westerberg gpp * 4); 8177981c001SMika Westerberg 8187981c001SMika Westerberg /* Only interrupts that are enabled */ 8197981c001SMika Westerberg pending &= enabled; 8207981c001SMika Westerberg 8217981c001SMika Westerberg for_each_set_bit(gpp_offset, &pending, NPADS_IN_GPP) { 8227981c001SMika Westerberg unsigned padno, irq; 8237981c001SMika Westerberg 8247981c001SMika Westerberg /* 8257981c001SMika Westerberg * The last group in community can have less pins 8267981c001SMika Westerberg * than NPADS_IN_GPP. 8277981c001SMika Westerberg */ 8287981c001SMika Westerberg padno = gpp_offset + gpp * NPADS_IN_GPP; 8297981c001SMika Westerberg if (padno >= community->npins) 8307981c001SMika Westerberg break; 8317981c001SMika Westerberg 8327981c001SMika Westerberg irq = irq_find_mapping(gc->irqdomain, 8337981c001SMika Westerberg community->pin_base + padno); 8347981c001SMika Westerberg generic_handle_irq(irq); 8357981c001SMika Westerberg } 8367981c001SMika Westerberg } 8377981c001SMika Westerberg } 8387981c001SMika Westerberg 839bd0b9ac4SThomas Gleixner static void intel_gpio_irq_handler(struct irq_desc *desc) 8407981c001SMika Westerberg { 8417981c001SMika Westerberg struct gpio_chip *gc = irq_desc_get_handler_data(desc); 8427981c001SMika Westerberg struct intel_pinctrl *pctrl = gpiochip_to_pinctrl(gc); 8435663bb27SJiang Liu struct irq_chip *chip = irq_desc_get_chip(desc); 8447981c001SMika Westerberg int i; 8457981c001SMika Westerberg 8467981c001SMika Westerberg chained_irq_enter(chip, desc); 8477981c001SMika Westerberg 8487981c001SMika Westerberg /* Need to check all communities for pending interrupts */ 8497981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) 8507981c001SMika Westerberg intel_gpio_community_irq_handler(gc, &pctrl->communities[i]); 8517981c001SMika Westerberg 8527981c001SMika Westerberg chained_irq_exit(chip, desc); 8537981c001SMika Westerberg } 8547981c001SMika Westerberg 8557981c001SMika Westerberg static struct irq_chip intel_gpio_irqchip = { 8567981c001SMika Westerberg .name = "intel-gpio", 8577981c001SMika Westerberg .irq_ack = intel_gpio_irq_ack, 8587981c001SMika Westerberg .irq_mask = intel_gpio_irq_mask, 8597981c001SMika Westerberg .irq_unmask = intel_gpio_irq_unmask, 8607981c001SMika Westerberg .irq_set_type = intel_gpio_irq_type, 8617981c001SMika Westerberg .irq_set_wake = intel_gpio_irq_wake, 8627981c001SMika Westerberg }; 8637981c001SMika Westerberg 8647981c001SMika Westerberg static int intel_gpio_probe(struct intel_pinctrl *pctrl, int irq) 8657981c001SMika Westerberg { 8667981c001SMika Westerberg int ret; 8677981c001SMika Westerberg 8687981c001SMika Westerberg pctrl->chip = intel_gpio_chip; 8697981c001SMika Westerberg 8707981c001SMika Westerberg pctrl->chip.ngpio = pctrl->soc->npins; 8717981c001SMika Westerberg pctrl->chip.label = dev_name(pctrl->dev); 8727981c001SMika Westerberg pctrl->chip.dev = pctrl->dev; 8737981c001SMika Westerberg pctrl->chip.base = -1; 8747981c001SMika Westerberg 8757981c001SMika Westerberg ret = gpiochip_add(&pctrl->chip); 8767981c001SMika Westerberg if (ret) { 8777981c001SMika Westerberg dev_err(pctrl->dev, "failed to register gpiochip\n"); 8787981c001SMika Westerberg return ret; 8797981c001SMika Westerberg } 8807981c001SMika Westerberg 8817981c001SMika Westerberg ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev), 8827981c001SMika Westerberg 0, 0, pctrl->soc->npins); 8837981c001SMika Westerberg if (ret) { 8847981c001SMika Westerberg dev_err(pctrl->dev, "failed to add GPIO pin range\n"); 8857981c001SMika Westerberg gpiochip_remove(&pctrl->chip); 8867981c001SMika Westerberg return ret; 8877981c001SMika Westerberg } 8887981c001SMika Westerberg 8897981c001SMika Westerberg ret = gpiochip_irqchip_add(&pctrl->chip, &intel_gpio_irqchip, 0, 8907981c001SMika Westerberg handle_simple_irq, IRQ_TYPE_NONE); 8917981c001SMika Westerberg if (ret) { 8927981c001SMika Westerberg dev_err(pctrl->dev, "failed to add irqchip\n"); 8937981c001SMika Westerberg gpiochip_remove(&pctrl->chip); 8947981c001SMika Westerberg return ret; 8957981c001SMika Westerberg } 8967981c001SMika Westerberg 8977981c001SMika Westerberg gpiochip_set_chained_irqchip(&pctrl->chip, &intel_gpio_irqchip, irq, 8987981c001SMika Westerberg intel_gpio_irq_handler); 8997981c001SMika Westerberg return 0; 9007981c001SMika Westerberg } 9017981c001SMika Westerberg 9027981c001SMika Westerberg static int intel_pinctrl_pm_init(struct intel_pinctrl *pctrl) 9037981c001SMika Westerberg { 9047981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP 9057981c001SMika Westerberg const struct intel_pinctrl_soc_data *soc = pctrl->soc; 9067981c001SMika Westerberg struct intel_community_context *communities; 9077981c001SMika Westerberg struct intel_pad_context *pads; 9087981c001SMika Westerberg int i; 9097981c001SMika Westerberg 9107981c001SMika Westerberg pads = devm_kcalloc(pctrl->dev, soc->npins, sizeof(*pads), GFP_KERNEL); 9117981c001SMika Westerberg if (!pads) 9127981c001SMika Westerberg return -ENOMEM; 9137981c001SMika Westerberg 9147981c001SMika Westerberg communities = devm_kcalloc(pctrl->dev, pctrl->ncommunities, 9157981c001SMika Westerberg sizeof(*communities), GFP_KERNEL); 9167981c001SMika Westerberg if (!communities) 9177981c001SMika Westerberg return -ENOMEM; 9187981c001SMika Westerberg 9197981c001SMika Westerberg 9207981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 9217981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 9227981c001SMika Westerberg u32 *intmask; 9237981c001SMika Westerberg 9247981c001SMika Westerberg intmask = devm_kcalloc(pctrl->dev, community->ngpps, 9257981c001SMika Westerberg sizeof(*intmask), GFP_KERNEL); 9267981c001SMika Westerberg if (!intmask) 9277981c001SMika Westerberg return -ENOMEM; 9287981c001SMika Westerberg 9297981c001SMika Westerberg communities[i].intmask = intmask; 9307981c001SMika Westerberg } 9317981c001SMika Westerberg 9327981c001SMika Westerberg pctrl->context.pads = pads; 9337981c001SMika Westerberg pctrl->context.communities = communities; 9347981c001SMika Westerberg #endif 9357981c001SMika Westerberg 9367981c001SMika Westerberg return 0; 9377981c001SMika Westerberg } 9387981c001SMika Westerberg 9397981c001SMika Westerberg int intel_pinctrl_probe(struct platform_device *pdev, 9407981c001SMika Westerberg const struct intel_pinctrl_soc_data *soc_data) 9417981c001SMika Westerberg { 9427981c001SMika Westerberg struct intel_pinctrl *pctrl; 9437981c001SMika Westerberg int i, ret, irq; 9447981c001SMika Westerberg 9457981c001SMika Westerberg if (!soc_data) 9467981c001SMika Westerberg return -EINVAL; 9477981c001SMika Westerberg 9487981c001SMika Westerberg pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL); 9497981c001SMika Westerberg if (!pctrl) 9507981c001SMika Westerberg return -ENOMEM; 9517981c001SMika Westerberg 9527981c001SMika Westerberg pctrl->dev = &pdev->dev; 9537981c001SMika Westerberg pctrl->soc = soc_data; 9547981c001SMika Westerberg spin_lock_init(&pctrl->lock); 9557981c001SMika Westerberg 9567981c001SMika Westerberg /* 9577981c001SMika Westerberg * Make a copy of the communities which we can use to hold pointers 9587981c001SMika Westerberg * to the registers. 9597981c001SMika Westerberg */ 9607981c001SMika Westerberg pctrl->ncommunities = pctrl->soc->ncommunities; 9617981c001SMika Westerberg pctrl->communities = devm_kcalloc(&pdev->dev, pctrl->ncommunities, 9627981c001SMika Westerberg sizeof(*pctrl->communities), GFP_KERNEL); 9637981c001SMika Westerberg if (!pctrl->communities) 9647981c001SMika Westerberg return -ENOMEM; 9657981c001SMika Westerberg 9667981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 9677981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 9687981c001SMika Westerberg struct resource *res; 9697981c001SMika Westerberg void __iomem *regs; 9707981c001SMika Westerberg u32 padbar; 9717981c001SMika Westerberg 9727981c001SMika Westerberg *community = pctrl->soc->communities[i]; 9737981c001SMika Westerberg 9747981c001SMika Westerberg res = platform_get_resource(pdev, IORESOURCE_MEM, 9757981c001SMika Westerberg community->barno); 9767981c001SMika Westerberg regs = devm_ioremap_resource(&pdev->dev, res); 9777981c001SMika Westerberg if (IS_ERR(regs)) 9787981c001SMika Westerberg return PTR_ERR(regs); 9797981c001SMika Westerberg 9807981c001SMika Westerberg /* Read offset of the pad configuration registers */ 9817981c001SMika Westerberg padbar = readl(regs + PADBAR); 9827981c001SMika Westerberg 9837981c001SMika Westerberg community->regs = regs; 9847981c001SMika Westerberg community->pad_regs = regs + padbar; 9857981c001SMika Westerberg community->ngpps = DIV_ROUND_UP(community->npins, NPADS_IN_GPP); 9867981c001SMika Westerberg } 9877981c001SMika Westerberg 9887981c001SMika Westerberg irq = platform_get_irq(pdev, 0); 9897981c001SMika Westerberg if (irq < 0) { 9907981c001SMika Westerberg dev_err(&pdev->dev, "failed to get interrupt number\n"); 9917981c001SMika Westerberg return irq; 9927981c001SMika Westerberg } 9937981c001SMika Westerberg 9947981c001SMika Westerberg ret = intel_pinctrl_pm_init(pctrl); 9957981c001SMika Westerberg if (ret) 9967981c001SMika Westerberg return ret; 9977981c001SMika Westerberg 9987981c001SMika Westerberg pctrl->pctldesc = intel_pinctrl_desc; 9997981c001SMika Westerberg pctrl->pctldesc.name = dev_name(&pdev->dev); 10007981c001SMika Westerberg pctrl->pctldesc.pins = pctrl->soc->pins; 10017981c001SMika Westerberg pctrl->pctldesc.npins = pctrl->soc->npins; 10027981c001SMika Westerberg 10037981c001SMika Westerberg pctrl->pctldev = pinctrl_register(&pctrl->pctldesc, &pdev->dev, pctrl); 1004323de9efSMasahiro Yamada if (IS_ERR(pctrl->pctldev)) { 10057981c001SMika Westerberg dev_err(&pdev->dev, "failed to register pinctrl driver\n"); 1006323de9efSMasahiro Yamada return PTR_ERR(pctrl->pctldev); 10077981c001SMika Westerberg } 10087981c001SMika Westerberg 10097981c001SMika Westerberg ret = intel_gpio_probe(pctrl, irq); 10107981c001SMika Westerberg if (ret) { 10117981c001SMika Westerberg pinctrl_unregister(pctrl->pctldev); 10127981c001SMika Westerberg return ret; 10137981c001SMika Westerberg } 10147981c001SMika Westerberg 10157981c001SMika Westerberg platform_set_drvdata(pdev, pctrl); 10167981c001SMika Westerberg 10177981c001SMika Westerberg return 0; 10187981c001SMika Westerberg } 10197981c001SMika Westerberg EXPORT_SYMBOL_GPL(intel_pinctrl_probe); 10207981c001SMika Westerberg 10217981c001SMika Westerberg int intel_pinctrl_remove(struct platform_device *pdev) 10227981c001SMika Westerberg { 10237981c001SMika Westerberg struct intel_pinctrl *pctrl = platform_get_drvdata(pdev); 10247981c001SMika Westerberg 10257981c001SMika Westerberg gpiochip_remove(&pctrl->chip); 10267981c001SMika Westerberg pinctrl_unregister(pctrl->pctldev); 10277981c001SMika Westerberg 10287981c001SMika Westerberg return 0; 10297981c001SMika Westerberg } 10307981c001SMika Westerberg EXPORT_SYMBOL_GPL(intel_pinctrl_remove); 10317981c001SMika Westerberg 10327981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP 10337981c001SMika Westerberg int intel_pinctrl_suspend(struct device *dev) 10347981c001SMika Westerberg { 10357981c001SMika Westerberg struct platform_device *pdev = to_platform_device(dev); 10367981c001SMika Westerberg struct intel_pinctrl *pctrl = platform_get_drvdata(pdev); 10377981c001SMika Westerberg struct intel_community_context *communities; 10387981c001SMika Westerberg struct intel_pad_context *pads; 10397981c001SMika Westerberg int i; 10407981c001SMika Westerberg 10417981c001SMika Westerberg pads = pctrl->context.pads; 10427981c001SMika Westerberg for (i = 0; i < pctrl->soc->npins; i++) { 10437981c001SMika Westerberg const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i]; 10447981c001SMika Westerberg u32 val; 10457981c001SMika Westerberg 10467981c001SMika Westerberg if (!intel_pad_usable(pctrl, desc->number)) 10477981c001SMika Westerberg continue; 10487981c001SMika Westerberg 10497981c001SMika Westerberg val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG0)); 10507981c001SMika Westerberg pads[i].padcfg0 = val & ~PADCFG0_GPIORXSTATE; 10517981c001SMika Westerberg val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG1)); 10527981c001SMika Westerberg pads[i].padcfg1 = val; 10537981c001SMika Westerberg } 10547981c001SMika Westerberg 10557981c001SMika Westerberg communities = pctrl->context.communities; 10567981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 10577981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 10587981c001SMika Westerberg void __iomem *base; 10597981c001SMika Westerberg unsigned gpp; 10607981c001SMika Westerberg 10617981c001SMika Westerberg base = community->regs + community->ie_offset; 10627981c001SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) 10637981c001SMika Westerberg communities[i].intmask[gpp] = readl(base + gpp * 4); 10647981c001SMika Westerberg } 10657981c001SMika Westerberg 10667981c001SMika Westerberg return 0; 10677981c001SMika Westerberg } 10687981c001SMika Westerberg EXPORT_SYMBOL_GPL(intel_pinctrl_suspend); 10697981c001SMika Westerberg 1070*f487bbf3SMika Westerberg static void intel_gpio_irq_init(struct intel_pinctrl *pctrl) 1071*f487bbf3SMika Westerberg { 1072*f487bbf3SMika Westerberg size_t i; 1073*f487bbf3SMika Westerberg 1074*f487bbf3SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1075*f487bbf3SMika Westerberg const struct intel_community *community; 1076*f487bbf3SMika Westerberg void __iomem *base; 1077*f487bbf3SMika Westerberg unsigned gpp; 1078*f487bbf3SMika Westerberg 1079*f487bbf3SMika Westerberg community = &pctrl->communities[i]; 1080*f487bbf3SMika Westerberg base = community->regs; 1081*f487bbf3SMika Westerberg 1082*f487bbf3SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) { 1083*f487bbf3SMika Westerberg /* Mask and clear all interrupts */ 1084*f487bbf3SMika Westerberg writel(0, base + community->ie_offset + gpp * 4); 1085*f487bbf3SMika Westerberg writel(0xffff, base + GPI_IS + gpp * 4); 1086*f487bbf3SMika Westerberg } 1087*f487bbf3SMika Westerberg } 1088*f487bbf3SMika Westerberg } 1089*f487bbf3SMika Westerberg 10907981c001SMika Westerberg int intel_pinctrl_resume(struct device *dev) 10917981c001SMika Westerberg { 10927981c001SMika Westerberg struct platform_device *pdev = to_platform_device(dev); 10937981c001SMika Westerberg struct intel_pinctrl *pctrl = platform_get_drvdata(pdev); 10947981c001SMika Westerberg const struct intel_community_context *communities; 10957981c001SMika Westerberg const struct intel_pad_context *pads; 10967981c001SMika Westerberg int i; 10977981c001SMika Westerberg 10987981c001SMika Westerberg /* Mask all interrupts */ 10997981c001SMika Westerberg intel_gpio_irq_init(pctrl); 11007981c001SMika Westerberg 11017981c001SMika Westerberg pads = pctrl->context.pads; 11027981c001SMika Westerberg for (i = 0; i < pctrl->soc->npins; i++) { 11037981c001SMika Westerberg const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i]; 11047981c001SMika Westerberg void __iomem *padcfg; 11057981c001SMika Westerberg u32 val; 11067981c001SMika Westerberg 11077981c001SMika Westerberg if (!intel_pad_usable(pctrl, desc->number)) 11087981c001SMika Westerberg continue; 11097981c001SMika Westerberg 11107981c001SMika Westerberg padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG0); 11117981c001SMika Westerberg val = readl(padcfg) & ~PADCFG0_GPIORXSTATE; 11127981c001SMika Westerberg if (val != pads[i].padcfg0) { 11137981c001SMika Westerberg writel(pads[i].padcfg0, padcfg); 11147981c001SMika Westerberg dev_dbg(dev, "restored pin %u padcfg0 %#08x\n", 11157981c001SMika Westerberg desc->number, readl(padcfg)); 11167981c001SMika Westerberg } 11177981c001SMika Westerberg 11187981c001SMika Westerberg padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG1); 11197981c001SMika Westerberg val = readl(padcfg); 11207981c001SMika Westerberg if (val != pads[i].padcfg1) { 11217981c001SMika Westerberg writel(pads[i].padcfg1, padcfg); 11227981c001SMika Westerberg dev_dbg(dev, "restored pin %u padcfg1 %#08x\n", 11237981c001SMika Westerberg desc->number, readl(padcfg)); 11247981c001SMika Westerberg } 11257981c001SMika Westerberg } 11267981c001SMika Westerberg 11277981c001SMika Westerberg communities = pctrl->context.communities; 11287981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 11297981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 11307981c001SMika Westerberg void __iomem *base; 11317981c001SMika Westerberg unsigned gpp; 11327981c001SMika Westerberg 11337981c001SMika Westerberg base = community->regs + community->ie_offset; 11347981c001SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) { 11357981c001SMika Westerberg writel(communities[i].intmask[gpp], base + gpp * 4); 11367981c001SMika Westerberg dev_dbg(dev, "restored mask %d/%u %#08x\n", i, gpp, 11377981c001SMika Westerberg readl(base + gpp * 4)); 11387981c001SMika Westerberg } 11397981c001SMika Westerberg } 11407981c001SMika Westerberg 11417981c001SMika Westerberg return 0; 11427981c001SMika Westerberg } 11437981c001SMika Westerberg EXPORT_SYMBOL_GPL(intel_pinctrl_resume); 11447981c001SMika Westerberg #endif 11457981c001SMika Westerberg 11467981c001SMika Westerberg MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>"); 11477981c001SMika Westerberg MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>"); 11487981c001SMika Westerberg MODULE_DESCRIPTION("Intel pinctrl/GPIO core driver"); 11497981c001SMika Westerberg MODULE_LICENSE("GPL v2"); 1150