1875a92b3SAndy Shevchenko // SPDX-License-Identifier: GPL-2.0 27981c001SMika Westerberg /* 37981c001SMika Westerberg * Intel pinctrl/GPIO core driver. 47981c001SMika Westerberg * 57981c001SMika Westerberg * Copyright (C) 2015, Intel Corporation 67981c001SMika Westerberg * Authors: Mathias Nyman <mathias.nyman@linux.intel.com> 77981c001SMika Westerberg * Mika Westerberg <mika.westerberg@linux.intel.com> 87981c001SMika Westerberg */ 97981c001SMika Westerberg 10924cf800SAndy Shevchenko #include <linux/acpi.h> 117981c001SMika Westerberg #include <linux/gpio/driver.h> 1266c812d2SAndy Shevchenko #include <linux/interrupt.h> 13e57725eaSMika Westerberg #include <linux/log2.h> 146a33a1d6SAndy Shevchenko #include <linux/module.h> 157981c001SMika Westerberg #include <linux/platform_device.h> 16924cf800SAndy Shevchenko #include <linux/property.h> 176a33a1d6SAndy Shevchenko #include <linux/time.h> 18924cf800SAndy Shevchenko 197981c001SMika Westerberg #include <linux/pinctrl/pinctrl.h> 207981c001SMika Westerberg #include <linux/pinctrl/pinmux.h> 217981c001SMika Westerberg #include <linux/pinctrl/pinconf.h> 227981c001SMika Westerberg #include <linux/pinctrl/pinconf-generic.h> 237981c001SMika Westerberg 24*eb78d360SAndy Shevchenko #include <linux/platform_data/x86/pwm-lpss.h> 25*eb78d360SAndy Shevchenko 26c538b943SMika Westerberg #include "../core.h" 277981c001SMika Westerberg #include "pinctrl-intel.h" 287981c001SMika Westerberg 297981c001SMika Westerberg /* Offset from regs */ 30e57725eaSMika Westerberg #define REVID 0x000 31e57725eaSMika Westerberg #define REVID_SHIFT 16 32e57725eaSMika Westerberg #define REVID_MASK GENMASK(31, 16) 33e57725eaSMika Westerberg 3491d898e5SAndy Shevchenko #define CAPLIST 0x004 3591d898e5SAndy Shevchenko #define CAPLIST_ID_SHIFT 16 3691d898e5SAndy Shevchenko #define CAPLIST_ID_MASK GENMASK(23, 16) 3791d898e5SAndy Shevchenko #define CAPLIST_ID_GPIO_HW_INFO 1 3891d898e5SAndy Shevchenko #define CAPLIST_ID_PWM 2 3991d898e5SAndy Shevchenko #define CAPLIST_ID_BLINK 3 4091d898e5SAndy Shevchenko #define CAPLIST_ID_EXP 4 4191d898e5SAndy Shevchenko #define CAPLIST_NEXT_SHIFT 0 4291d898e5SAndy Shevchenko #define CAPLIST_NEXT_MASK GENMASK(15, 0) 4391d898e5SAndy Shevchenko 447981c001SMika Westerberg #define PADBAR 0x00c 457981c001SMika Westerberg 467981c001SMika Westerberg #define PADOWN_BITS 4 477981c001SMika Westerberg #define PADOWN_SHIFT(p) ((p) % 8 * PADOWN_BITS) 48e58926e7SAndy Shevchenko #define PADOWN_MASK(p) (GENMASK(3, 0) << PADOWN_SHIFT(p)) 4999a735b3SQipeng Zha #define PADOWN_GPP(p) ((p) / 8) 507981c001SMika Westerberg 51*eb78d360SAndy Shevchenko #define PWMC 0x204 52*eb78d360SAndy Shevchenko 537981c001SMika Westerberg /* Offset from pad_regs */ 547981c001SMika Westerberg #define PADCFG0 0x000 557981c001SMika Westerberg #define PADCFG0_RXEVCFG_SHIFT 25 56e58926e7SAndy Shevchenko #define PADCFG0_RXEVCFG_MASK GENMASK(26, 25) 577981c001SMika Westerberg #define PADCFG0_RXEVCFG_LEVEL 0 587981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE 1 597981c001SMika Westerberg #define PADCFG0_RXEVCFG_DISABLED 2 607981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE_BOTH 3 61e57725eaSMika Westerberg #define PADCFG0_PREGFRXSEL BIT(24) 627981c001SMika Westerberg #define PADCFG0_RXINV BIT(23) 637981c001SMika Westerberg #define PADCFG0_GPIROUTIOXAPIC BIT(20) 647981c001SMika Westerberg #define PADCFG0_GPIROUTSCI BIT(19) 657981c001SMika Westerberg #define PADCFG0_GPIROUTSMI BIT(18) 667981c001SMika Westerberg #define PADCFG0_GPIROUTNMI BIT(17) 677981c001SMika Westerberg #define PADCFG0_PMODE_SHIFT 10 68e58926e7SAndy Shevchenko #define PADCFG0_PMODE_MASK GENMASK(13, 10) 694973ddc8SAndy Shevchenko #define PADCFG0_PMODE_GPIO 0 707981c001SMika Westerberg #define PADCFG0_GPIORXDIS BIT(9) 717981c001SMika Westerberg #define PADCFG0_GPIOTXDIS BIT(8) 727981c001SMika Westerberg #define PADCFG0_GPIORXSTATE BIT(1) 737981c001SMika Westerberg #define PADCFG0_GPIOTXSTATE BIT(0) 747981c001SMika Westerberg 757981c001SMika Westerberg #define PADCFG1 0x004 767981c001SMika Westerberg #define PADCFG1_TERM_UP BIT(13) 777981c001SMika Westerberg #define PADCFG1_TERM_SHIFT 10 78e58926e7SAndy Shevchenko #define PADCFG1_TERM_MASK GENMASK(12, 10) 79dd26209bSAndy Shevchenko #define PADCFG1_TERM_20K BIT(2) 80dd26209bSAndy Shevchenko #define PADCFG1_TERM_5K BIT(1) 81dd26209bSAndy Shevchenko #define PADCFG1_TERM_1K BIT(0) 82dd26209bSAndy Shevchenko #define PADCFG1_TERM_833 (BIT(1) | BIT(0)) 837981c001SMika Westerberg 84e57725eaSMika Westerberg #define PADCFG2 0x008 85e57725eaSMika Westerberg #define PADCFG2_DEBEN BIT(0) 86e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_SHIFT 1 87e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_MASK GENMASK(4, 1) 88e57725eaSMika Westerberg 896a33a1d6SAndy Shevchenko #define DEBOUNCE_PERIOD_NSEC 31250 90e57725eaSMika Westerberg 917981c001SMika Westerberg struct intel_pad_context { 927981c001SMika Westerberg u32 padcfg0; 937981c001SMika Westerberg u32 padcfg1; 94e57725eaSMika Westerberg u32 padcfg2; 957981c001SMika Westerberg }; 967981c001SMika Westerberg 977981c001SMika Westerberg struct intel_community_context { 987981c001SMika Westerberg u32 *intmask; 99a0a5f766SChris Chiu u32 *hostown; 1007981c001SMika Westerberg }; 1017981c001SMika Westerberg 1027981c001SMika Westerberg #define pin_to_padno(c, p) ((p) - (c)->pin_base) 103919eb475SMika Westerberg #define padgroup_offset(g, p) ((p) - (g)->base) 1047981c001SMika Westerberg 1057981c001SMika Westerberg static struct intel_community *intel_get_community(struct intel_pinctrl *pctrl, 10604035f7fSAndy Shevchenko unsigned int pin) 1077981c001SMika Westerberg { 1087981c001SMika Westerberg struct intel_community *community; 1097981c001SMika Westerberg int i; 1107981c001SMika Westerberg 1117981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1127981c001SMika Westerberg community = &pctrl->communities[i]; 1137981c001SMika Westerberg if (pin >= community->pin_base && 1147981c001SMika Westerberg pin < community->pin_base + community->npins) 1157981c001SMika Westerberg return community; 1167981c001SMika Westerberg } 1177981c001SMika Westerberg 1187981c001SMika Westerberg dev_warn(pctrl->dev, "failed to find community for pin %u\n", pin); 1197981c001SMika Westerberg return NULL; 1207981c001SMika Westerberg } 1217981c001SMika Westerberg 122919eb475SMika Westerberg static const struct intel_padgroup * 123919eb475SMika Westerberg intel_community_get_padgroup(const struct intel_community *community, 12404035f7fSAndy Shevchenko unsigned int pin) 125919eb475SMika Westerberg { 126919eb475SMika Westerberg int i; 127919eb475SMika Westerberg 128919eb475SMika Westerberg for (i = 0; i < community->ngpps; i++) { 129919eb475SMika Westerberg const struct intel_padgroup *padgrp = &community->gpps[i]; 130919eb475SMika Westerberg 131919eb475SMika Westerberg if (pin >= padgrp->base && pin < padgrp->base + padgrp->size) 132919eb475SMika Westerberg return padgrp; 133919eb475SMika Westerberg } 134919eb475SMika Westerberg 135919eb475SMika Westerberg return NULL; 136919eb475SMika Westerberg } 137919eb475SMika Westerberg 13804035f7fSAndy Shevchenko static void __iomem *intel_get_padcfg(struct intel_pinctrl *pctrl, 13904035f7fSAndy Shevchenko unsigned int pin, unsigned int reg) 1407981c001SMika Westerberg { 1417981c001SMika Westerberg const struct intel_community *community; 14204035f7fSAndy Shevchenko unsigned int padno; 143e57725eaSMika Westerberg size_t nregs; 1447981c001SMika Westerberg 1457981c001SMika Westerberg community = intel_get_community(pctrl, pin); 1467981c001SMika Westerberg if (!community) 1477981c001SMika Westerberg return NULL; 1487981c001SMika Westerberg 1497981c001SMika Westerberg padno = pin_to_padno(community, pin); 150e57725eaSMika Westerberg nregs = (community->features & PINCTRL_FEATURE_DEBOUNCE) ? 4 : 2; 151e57725eaSMika Westerberg 1527eb7ecddSAndy Shevchenko if (reg >= nregs * 4) 153e57725eaSMika Westerberg return NULL; 154e57725eaSMika Westerberg 155e57725eaSMika Westerberg return community->pad_regs + reg + padno * nregs * 4; 1567981c001SMika Westerberg } 1577981c001SMika Westerberg 15804035f7fSAndy Shevchenko static bool intel_pad_owned_by_host(struct intel_pinctrl *pctrl, unsigned int pin) 1597981c001SMika Westerberg { 1607981c001SMika Westerberg const struct intel_community *community; 161919eb475SMika Westerberg const struct intel_padgroup *padgrp; 16204035f7fSAndy Shevchenko unsigned int gpp, offset, gpp_offset; 1637981c001SMika Westerberg void __iomem *padown; 1647981c001SMika Westerberg 1657981c001SMika Westerberg community = intel_get_community(pctrl, pin); 1667981c001SMika Westerberg if (!community) 1677981c001SMika Westerberg return false; 1687981c001SMika Westerberg if (!community->padown_offset) 1697981c001SMika Westerberg return true; 1707981c001SMika Westerberg 171919eb475SMika Westerberg padgrp = intel_community_get_padgroup(community, pin); 172919eb475SMika Westerberg if (!padgrp) 173919eb475SMika Westerberg return false; 174919eb475SMika Westerberg 175919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 176919eb475SMika Westerberg gpp = PADOWN_GPP(gpp_offset); 177919eb475SMika Westerberg offset = community->padown_offset + padgrp->padown_num * 4 + gpp * 4; 1787981c001SMika Westerberg padown = community->regs + offset; 1797981c001SMika Westerberg 180919eb475SMika Westerberg return !(readl(padown) & PADOWN_MASK(gpp_offset)); 1817981c001SMika Westerberg } 1827981c001SMika Westerberg 18304035f7fSAndy Shevchenko static bool intel_pad_acpi_mode(struct intel_pinctrl *pctrl, unsigned int pin) 1847981c001SMika Westerberg { 1857981c001SMika Westerberg const struct intel_community *community; 186919eb475SMika Westerberg const struct intel_padgroup *padgrp; 18704035f7fSAndy Shevchenko unsigned int offset, gpp_offset; 1887981c001SMika Westerberg void __iomem *hostown; 1897981c001SMika Westerberg 1907981c001SMika Westerberg community = intel_get_community(pctrl, pin); 1917981c001SMika Westerberg if (!community) 1927981c001SMika Westerberg return true; 1937981c001SMika Westerberg if (!community->hostown_offset) 1947981c001SMika Westerberg return false; 1957981c001SMika Westerberg 196919eb475SMika Westerberg padgrp = intel_community_get_padgroup(community, pin); 197919eb475SMika Westerberg if (!padgrp) 198919eb475SMika Westerberg return true; 199919eb475SMika Westerberg 200919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 201919eb475SMika Westerberg offset = community->hostown_offset + padgrp->reg_num * 4; 2027981c001SMika Westerberg hostown = community->regs + offset; 2037981c001SMika Westerberg 204919eb475SMika Westerberg return !(readl(hostown) & BIT(gpp_offset)); 2057981c001SMika Westerberg } 2067981c001SMika Westerberg 2071bd23153SAndy Shevchenko /** 2081bd23153SAndy Shevchenko * enum - Locking variants of the pad configuration 2091bd23153SAndy Shevchenko * 2101bd23153SAndy Shevchenko * @PAD_UNLOCKED: pad is fully controlled by the configuration registers 2111bd23153SAndy Shevchenko * @PAD_LOCKED: pad configuration registers, except TX state, are locked 2121bd23153SAndy Shevchenko * @PAD_LOCKED_TX: pad configuration TX state is locked 2131bd23153SAndy Shevchenko * @PAD_LOCKED_FULL: pad configuration registers are locked completely 2141bd23153SAndy Shevchenko * 2151bd23153SAndy Shevchenko * Locking is considered as read-only mode for corresponding registers and 2161bd23153SAndy Shevchenko * their respective fields. That said, TX state bit is locked separately from 2171bd23153SAndy Shevchenko * the main locking scheme. 2181bd23153SAndy Shevchenko */ 2191bd23153SAndy Shevchenko enum { 2201bd23153SAndy Shevchenko PAD_UNLOCKED = 0, 2211bd23153SAndy Shevchenko PAD_LOCKED = 1, 2221bd23153SAndy Shevchenko PAD_LOCKED_TX = 2, 2231bd23153SAndy Shevchenko PAD_LOCKED_FULL = PAD_LOCKED | PAD_LOCKED_TX, 2241bd23153SAndy Shevchenko }; 2251bd23153SAndy Shevchenko 2261bd23153SAndy Shevchenko static int intel_pad_locked(struct intel_pinctrl *pctrl, unsigned int pin) 2277981c001SMika Westerberg { 2287981c001SMika Westerberg struct intel_community *community; 229919eb475SMika Westerberg const struct intel_padgroup *padgrp; 23004035f7fSAndy Shevchenko unsigned int offset, gpp_offset; 2317981c001SMika Westerberg u32 value; 2321bd23153SAndy Shevchenko int ret = PAD_UNLOCKED; 2337981c001SMika Westerberg 2347981c001SMika Westerberg community = intel_get_community(pctrl, pin); 2357981c001SMika Westerberg if (!community) 2361bd23153SAndy Shevchenko return PAD_LOCKED_FULL; 2377981c001SMika Westerberg if (!community->padcfglock_offset) 2381bd23153SAndy Shevchenko return PAD_UNLOCKED; 2397981c001SMika Westerberg 240919eb475SMika Westerberg padgrp = intel_community_get_padgroup(community, pin); 241919eb475SMika Westerberg if (!padgrp) 2421bd23153SAndy Shevchenko return PAD_LOCKED_FULL; 243919eb475SMika Westerberg 244919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 2457981c001SMika Westerberg 2467981c001SMika Westerberg /* 2477981c001SMika Westerberg * If PADCFGLOCK and PADCFGLOCKTX bits are both clear for this pad, 2487981c001SMika Westerberg * the pad is considered unlocked. Any other case means that it is 2491bd23153SAndy Shevchenko * either fully or partially locked. 2507981c001SMika Westerberg */ 2511bd23153SAndy Shevchenko offset = community->padcfglock_offset + 0 + padgrp->reg_num * 8; 2527981c001SMika Westerberg value = readl(community->regs + offset); 253919eb475SMika Westerberg if (value & BIT(gpp_offset)) 2541bd23153SAndy Shevchenko ret |= PAD_LOCKED; 2557981c001SMika Westerberg 256919eb475SMika Westerberg offset = community->padcfglock_offset + 4 + padgrp->reg_num * 8; 2577981c001SMika Westerberg value = readl(community->regs + offset); 258919eb475SMika Westerberg if (value & BIT(gpp_offset)) 2591bd23153SAndy Shevchenko ret |= PAD_LOCKED_TX; 2607981c001SMika Westerberg 2611bd23153SAndy Shevchenko return ret; 2621bd23153SAndy Shevchenko } 2631bd23153SAndy Shevchenko 2641bd23153SAndy Shevchenko static bool intel_pad_is_unlocked(struct intel_pinctrl *pctrl, unsigned int pin) 2651bd23153SAndy Shevchenko { 2661bd23153SAndy Shevchenko return (intel_pad_locked(pctrl, pin) & PAD_LOCKED) == PAD_UNLOCKED; 2677981c001SMika Westerberg } 2687981c001SMika Westerberg 26904035f7fSAndy Shevchenko static bool intel_pad_usable(struct intel_pinctrl *pctrl, unsigned int pin) 2707981c001SMika Westerberg { 2711bd23153SAndy Shevchenko return intel_pad_owned_by_host(pctrl, pin) && intel_pad_is_unlocked(pctrl, pin); 2727981c001SMika Westerberg } 2737981c001SMika Westerberg 2747981c001SMika Westerberg static int intel_get_groups_count(struct pinctrl_dev *pctldev) 2757981c001SMika Westerberg { 2767981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2777981c001SMika Westerberg 2787981c001SMika Westerberg return pctrl->soc->ngroups; 2797981c001SMika Westerberg } 2807981c001SMika Westerberg 2817981c001SMika Westerberg static const char *intel_get_group_name(struct pinctrl_dev *pctldev, 28204035f7fSAndy Shevchenko unsigned int group) 2837981c001SMika Westerberg { 2847981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2857981c001SMika Westerberg 2864426be36SAndy Shevchenko return pctrl->soc->groups[group].grp.name; 2877981c001SMika Westerberg } 2887981c001SMika Westerberg 28904035f7fSAndy Shevchenko static int intel_get_group_pins(struct pinctrl_dev *pctldev, unsigned int group, 29004035f7fSAndy Shevchenko const unsigned int **pins, unsigned int *npins) 2917981c001SMika Westerberg { 2927981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2937981c001SMika Westerberg 2944426be36SAndy Shevchenko *pins = pctrl->soc->groups[group].grp.pins; 2954426be36SAndy Shevchenko *npins = pctrl->soc->groups[group].grp.npins; 2967981c001SMika Westerberg return 0; 2977981c001SMika Westerberg } 2987981c001SMika Westerberg 2997981c001SMika Westerberg static void intel_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s, 30004035f7fSAndy Shevchenko unsigned int pin) 3017981c001SMika Westerberg { 3027981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 303e57725eaSMika Westerberg void __iomem *padcfg; 3047981c001SMika Westerberg u32 cfg0, cfg1, mode; 3051bd23153SAndy Shevchenko int locked; 3061bd23153SAndy Shevchenko bool acpi; 3077981c001SMika Westerberg 3087981c001SMika Westerberg if (!intel_pad_owned_by_host(pctrl, pin)) { 3097981c001SMika Westerberg seq_puts(s, "not available"); 3107981c001SMika Westerberg return; 3117981c001SMika Westerberg } 3127981c001SMika Westerberg 3137981c001SMika Westerberg cfg0 = readl(intel_get_padcfg(pctrl, pin, PADCFG0)); 3147981c001SMika Westerberg cfg1 = readl(intel_get_padcfg(pctrl, pin, PADCFG1)); 3157981c001SMika Westerberg 3167981c001SMika Westerberg mode = (cfg0 & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT; 3174973ddc8SAndy Shevchenko if (mode == PADCFG0_PMODE_GPIO) 3187981c001SMika Westerberg seq_puts(s, "GPIO "); 3197981c001SMika Westerberg else 3207981c001SMika Westerberg seq_printf(s, "mode %d ", mode); 3217981c001SMika Westerberg 3227981c001SMika Westerberg seq_printf(s, "0x%08x 0x%08x", cfg0, cfg1); 3237981c001SMika Westerberg 324e57725eaSMika Westerberg /* Dump the additional PADCFG registers if available */ 325e57725eaSMika Westerberg padcfg = intel_get_padcfg(pctrl, pin, PADCFG2); 326e57725eaSMika Westerberg if (padcfg) 327e57725eaSMika Westerberg seq_printf(s, " 0x%08x", readl(padcfg)); 328e57725eaSMika Westerberg 3297981c001SMika Westerberg locked = intel_pad_locked(pctrl, pin); 3304341e8a5SMika Westerberg acpi = intel_pad_acpi_mode(pctrl, pin); 3317981c001SMika Westerberg 3327981c001SMika Westerberg if (locked || acpi) { 3337981c001SMika Westerberg seq_puts(s, " ["); 3341bd23153SAndy Shevchenko if (locked) 3357981c001SMika Westerberg seq_puts(s, "LOCKED"); 3361bd23153SAndy Shevchenko if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_TX) 3371bd23153SAndy Shevchenko seq_puts(s, " tx"); 3381bd23153SAndy Shevchenko else if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_FULL) 3391bd23153SAndy Shevchenko seq_puts(s, " full"); 3401bd23153SAndy Shevchenko 3411bd23153SAndy Shevchenko if (locked && acpi) 3427981c001SMika Westerberg seq_puts(s, ", "); 3431bd23153SAndy Shevchenko 3447981c001SMika Westerberg if (acpi) 3457981c001SMika Westerberg seq_puts(s, "ACPI"); 3467981c001SMika Westerberg seq_puts(s, "]"); 3477981c001SMika Westerberg } 3487981c001SMika Westerberg } 3497981c001SMika Westerberg 3507981c001SMika Westerberg static const struct pinctrl_ops intel_pinctrl_ops = { 3517981c001SMika Westerberg .get_groups_count = intel_get_groups_count, 3527981c001SMika Westerberg .get_group_name = intel_get_group_name, 3537981c001SMika Westerberg .get_group_pins = intel_get_group_pins, 3547981c001SMika Westerberg .pin_dbg_show = intel_pin_dbg_show, 3557981c001SMika Westerberg }; 3567981c001SMika Westerberg 3577981c001SMika Westerberg static int intel_get_functions_count(struct pinctrl_dev *pctldev) 3587981c001SMika Westerberg { 3597981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3607981c001SMika Westerberg 3617981c001SMika Westerberg return pctrl->soc->nfunctions; 3627981c001SMika Westerberg } 3637981c001SMika Westerberg 3647981c001SMika Westerberg static const char *intel_get_function_name(struct pinctrl_dev *pctldev, 36504035f7fSAndy Shevchenko unsigned int function) 3667981c001SMika Westerberg { 3677981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3687981c001SMika Westerberg 3697981c001SMika Westerberg return pctrl->soc->functions[function].name; 3707981c001SMika Westerberg } 3717981c001SMika Westerberg 3727981c001SMika Westerberg static int intel_get_function_groups(struct pinctrl_dev *pctldev, 37304035f7fSAndy Shevchenko unsigned int function, 3747981c001SMika Westerberg const char * const **groups, 37504035f7fSAndy Shevchenko unsigned int * const ngroups) 3767981c001SMika Westerberg { 3777981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3787981c001SMika Westerberg 3797981c001SMika Westerberg *groups = pctrl->soc->functions[function].groups; 3807981c001SMika Westerberg *ngroups = pctrl->soc->functions[function].ngroups; 3817981c001SMika Westerberg return 0; 3827981c001SMika Westerberg } 3837981c001SMika Westerberg 38404035f7fSAndy Shevchenko static int intel_pinmux_set_mux(struct pinctrl_dev *pctldev, 38504035f7fSAndy Shevchenko unsigned int function, unsigned int group) 3867981c001SMika Westerberg { 3877981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3887981c001SMika Westerberg const struct intel_pingroup *grp = &pctrl->soc->groups[group]; 3897981c001SMika Westerberg unsigned long flags; 3907981c001SMika Westerberg int i; 3917981c001SMika Westerberg 39227d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 3937981c001SMika Westerberg 3947981c001SMika Westerberg /* 3957981c001SMika Westerberg * All pins in the groups needs to be accessible and writable 3967981c001SMika Westerberg * before we can enable the mux for this group. 3977981c001SMika Westerberg */ 3984426be36SAndy Shevchenko for (i = 0; i < grp->grp.npins; i++) { 3994426be36SAndy Shevchenko if (!intel_pad_usable(pctrl, grp->grp.pins[i])) { 40027d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4017981c001SMika Westerberg return -EBUSY; 4027981c001SMika Westerberg } 4037981c001SMika Westerberg } 4047981c001SMika Westerberg 4057981c001SMika Westerberg /* Now enable the mux setting for each pin in the group */ 4064426be36SAndy Shevchenko for (i = 0; i < grp->grp.npins; i++) { 4077981c001SMika Westerberg void __iomem *padcfg0; 4087981c001SMika Westerberg u32 value; 4097981c001SMika Westerberg 4104426be36SAndy Shevchenko padcfg0 = intel_get_padcfg(pctrl, grp->grp.pins[i], PADCFG0); 4117981c001SMika Westerberg value = readl(padcfg0); 4127981c001SMika Westerberg 4137981c001SMika Westerberg value &= ~PADCFG0_PMODE_MASK; 4141f6b419bSMika Westerberg 4151f6b419bSMika Westerberg if (grp->modes) 4161f6b419bSMika Westerberg value |= grp->modes[i] << PADCFG0_PMODE_SHIFT; 4171f6b419bSMika Westerberg else 4187981c001SMika Westerberg value |= grp->mode << PADCFG0_PMODE_SHIFT; 4197981c001SMika Westerberg 4207981c001SMika Westerberg writel(value, padcfg0); 4217981c001SMika Westerberg } 4227981c001SMika Westerberg 42327d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4247981c001SMika Westerberg 4257981c001SMika Westerberg return 0; 4267981c001SMika Westerberg } 4277981c001SMika Westerberg 42817fab473SAndy Shevchenko static void __intel_gpio_set_direction(void __iomem *padcfg0, bool input) 42917fab473SAndy Shevchenko { 43017fab473SAndy Shevchenko u32 value; 43117fab473SAndy Shevchenko 43217fab473SAndy Shevchenko value = readl(padcfg0); 43317fab473SAndy Shevchenko if (input) { 43417fab473SAndy Shevchenko value &= ~PADCFG0_GPIORXDIS; 43517fab473SAndy Shevchenko value |= PADCFG0_GPIOTXDIS; 43617fab473SAndy Shevchenko } else { 43717fab473SAndy Shevchenko value &= ~PADCFG0_GPIOTXDIS; 43817fab473SAndy Shevchenko value |= PADCFG0_GPIORXDIS; 43917fab473SAndy Shevchenko } 44017fab473SAndy Shevchenko writel(value, padcfg0); 44117fab473SAndy Shevchenko } 44217fab473SAndy Shevchenko 4434973ddc8SAndy Shevchenko static int intel_gpio_get_gpio_mode(void __iomem *padcfg0) 4444973ddc8SAndy Shevchenko { 4454973ddc8SAndy Shevchenko return (readl(padcfg0) & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT; 4464973ddc8SAndy Shevchenko } 4474973ddc8SAndy Shevchenko 448f5a26acfSMika Westerberg static void intel_gpio_set_gpio_mode(void __iomem *padcfg0) 449f5a26acfSMika Westerberg { 450f5a26acfSMika Westerberg u32 value; 451f5a26acfSMika Westerberg 452af7e3eebSAndy Shevchenko value = readl(padcfg0); 453af7e3eebSAndy Shevchenko 454f5a26acfSMika Westerberg /* Put the pad into GPIO mode */ 455af7e3eebSAndy Shevchenko value &= ~PADCFG0_PMODE_MASK; 456af7e3eebSAndy Shevchenko value |= PADCFG0_PMODE_GPIO; 457af7e3eebSAndy Shevchenko 458e12963c4SAndy Shevchenko /* Disable TX buffer and enable RX (this will be input) */ 459e12963c4SAndy Shevchenko value &= ~PADCFG0_GPIORXDIS; 460e8873c0aSAndy Shevchenko value |= PADCFG0_GPIOTXDIS; 461af7e3eebSAndy Shevchenko 462f5a26acfSMika Westerberg /* Disable SCI/SMI/NMI generation */ 463f5a26acfSMika Westerberg value &= ~(PADCFG0_GPIROUTIOXAPIC | PADCFG0_GPIROUTSCI); 464f5a26acfSMika Westerberg value &= ~(PADCFG0_GPIROUTSMI | PADCFG0_GPIROUTNMI); 465af7e3eebSAndy Shevchenko 466f5a26acfSMika Westerberg writel(value, padcfg0); 467f5a26acfSMika Westerberg } 468f5a26acfSMika Westerberg 4697981c001SMika Westerberg static int intel_gpio_request_enable(struct pinctrl_dev *pctldev, 4707981c001SMika Westerberg struct pinctrl_gpio_range *range, 47104035f7fSAndy Shevchenko unsigned int pin) 4727981c001SMika Westerberg { 4737981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 4747981c001SMika Westerberg void __iomem *padcfg0; 4757981c001SMika Westerberg unsigned long flags; 4767981c001SMika Westerberg 477f62cdde5SAndy Shevchenko padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 478f62cdde5SAndy Shevchenko 47927d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 4807981c001SMika Westerberg 4811bd23153SAndy Shevchenko if (!intel_pad_owned_by_host(pctrl, pin)) { 48227d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4837981c001SMika Westerberg return -EBUSY; 4847981c001SMika Westerberg } 4857981c001SMika Westerberg 4861bd23153SAndy Shevchenko if (!intel_pad_is_unlocked(pctrl, pin)) { 4871bd23153SAndy Shevchenko raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4881bd23153SAndy Shevchenko return 0; 4891bd23153SAndy Shevchenko } 4901bd23153SAndy Shevchenko 4914973ddc8SAndy Shevchenko /* 4924973ddc8SAndy Shevchenko * If pin is already configured in GPIO mode, we assume that 4934973ddc8SAndy Shevchenko * firmware provides correct settings. In such case we avoid 4944973ddc8SAndy Shevchenko * potential glitches on the pin. Otherwise, for the pin in 4954973ddc8SAndy Shevchenko * alternative mode, consumer has to supply respective flags. 4964973ddc8SAndy Shevchenko */ 4974973ddc8SAndy Shevchenko if (intel_gpio_get_gpio_mode(padcfg0) == PADCFG0_PMODE_GPIO) { 4984973ddc8SAndy Shevchenko raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4994973ddc8SAndy Shevchenko return 0; 5004973ddc8SAndy Shevchenko } 5014973ddc8SAndy Shevchenko 502f5a26acfSMika Westerberg intel_gpio_set_gpio_mode(padcfg0); 5034973ddc8SAndy Shevchenko 50427d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 5057981c001SMika Westerberg 5067981c001SMika Westerberg return 0; 5077981c001SMika Westerberg } 5087981c001SMika Westerberg 5097981c001SMika Westerberg static int intel_gpio_set_direction(struct pinctrl_dev *pctldev, 5107981c001SMika Westerberg struct pinctrl_gpio_range *range, 51104035f7fSAndy Shevchenko unsigned int pin, bool input) 5127981c001SMika Westerberg { 5137981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 5147981c001SMika Westerberg void __iomem *padcfg0; 5157981c001SMika Westerberg unsigned long flags; 5167981c001SMika Westerberg 5177981c001SMika Westerberg padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 5187981c001SMika Westerberg 519f62cdde5SAndy Shevchenko raw_spin_lock_irqsave(&pctrl->lock, flags); 520f62cdde5SAndy Shevchenko __intel_gpio_set_direction(padcfg0, input); 52127d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 5227981c001SMika Westerberg 5237981c001SMika Westerberg return 0; 5247981c001SMika Westerberg } 5257981c001SMika Westerberg 5267981c001SMika Westerberg static const struct pinmux_ops intel_pinmux_ops = { 5277981c001SMika Westerberg .get_functions_count = intel_get_functions_count, 5287981c001SMika Westerberg .get_function_name = intel_get_function_name, 5297981c001SMika Westerberg .get_function_groups = intel_get_function_groups, 5307981c001SMika Westerberg .set_mux = intel_pinmux_set_mux, 5317981c001SMika Westerberg .gpio_request_enable = intel_gpio_request_enable, 5327981c001SMika Westerberg .gpio_set_direction = intel_gpio_set_direction, 5337981c001SMika Westerberg }; 5347981c001SMika Westerberg 53581ab5542SAndy Shevchenko static int intel_config_get_pull(struct intel_pinctrl *pctrl, unsigned int pin, 53681ab5542SAndy Shevchenko enum pin_config_param param, u32 *arg) 5377981c001SMika Westerberg { 53804cc058fSMika Westerberg const struct intel_community *community; 53981ab5542SAndy Shevchenko void __iomem *padcfg1; 540e64fbfa5SAndy Shevchenko unsigned long flags; 5417981c001SMika Westerberg u32 value, term; 5427981c001SMika Westerberg 54304cc058fSMika Westerberg community = intel_get_community(pctrl, pin); 54481ab5542SAndy Shevchenko padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1); 545e64fbfa5SAndy Shevchenko 546e64fbfa5SAndy Shevchenko raw_spin_lock_irqsave(&pctrl->lock, flags); 54781ab5542SAndy Shevchenko value = readl(padcfg1); 548e64fbfa5SAndy Shevchenko raw_spin_unlock_irqrestore(&pctrl->lock, flags); 54981ab5542SAndy Shevchenko 5507981c001SMika Westerberg term = (value & PADCFG1_TERM_MASK) >> PADCFG1_TERM_SHIFT; 5517981c001SMika Westerberg 5527981c001SMika Westerberg switch (param) { 5537981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 5547981c001SMika Westerberg if (term) 5557981c001SMika Westerberg return -EINVAL; 5567981c001SMika Westerberg break; 5577981c001SMika Westerberg 5587981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 5597981c001SMika Westerberg if (!term || !(value & PADCFG1_TERM_UP)) 5607981c001SMika Westerberg return -EINVAL; 5617981c001SMika Westerberg 5627981c001SMika Westerberg switch (term) { 563dd26209bSAndy Shevchenko case PADCFG1_TERM_833: 564dd26209bSAndy Shevchenko *arg = 833; 565dd26209bSAndy Shevchenko break; 5667981c001SMika Westerberg case PADCFG1_TERM_1K: 56781ab5542SAndy Shevchenko *arg = 1000; 5687981c001SMika Westerberg break; 5697981c001SMika Westerberg case PADCFG1_TERM_5K: 57081ab5542SAndy Shevchenko *arg = 5000; 5717981c001SMika Westerberg break; 5727981c001SMika Westerberg case PADCFG1_TERM_20K: 57381ab5542SAndy Shevchenko *arg = 20000; 5747981c001SMika Westerberg break; 5757981c001SMika Westerberg } 5767981c001SMika Westerberg 5777981c001SMika Westerberg break; 5787981c001SMika Westerberg 5797981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 5807981c001SMika Westerberg if (!term || value & PADCFG1_TERM_UP) 5817981c001SMika Westerberg return -EINVAL; 5827981c001SMika Westerberg 5837981c001SMika Westerberg switch (term) { 584dd26209bSAndy Shevchenko case PADCFG1_TERM_833: 585dd26209bSAndy Shevchenko if (!(community->features & PINCTRL_FEATURE_1K_PD)) 586dd26209bSAndy Shevchenko return -EINVAL; 587dd26209bSAndy Shevchenko *arg = 833; 588dd26209bSAndy Shevchenko break; 58904cc058fSMika Westerberg case PADCFG1_TERM_1K: 59004cc058fSMika Westerberg if (!(community->features & PINCTRL_FEATURE_1K_PD)) 59104cc058fSMika Westerberg return -EINVAL; 59281ab5542SAndy Shevchenko *arg = 1000; 59304cc058fSMika Westerberg break; 5947981c001SMika Westerberg case PADCFG1_TERM_5K: 59581ab5542SAndy Shevchenko *arg = 5000; 5967981c001SMika Westerberg break; 5977981c001SMika Westerberg case PADCFG1_TERM_20K: 59881ab5542SAndy Shevchenko *arg = 20000; 5997981c001SMika Westerberg break; 6007981c001SMika Westerberg } 6017981c001SMika Westerberg 6027981c001SMika Westerberg break; 6037981c001SMika Westerberg 60481ab5542SAndy Shevchenko default: 60581ab5542SAndy Shevchenko return -EINVAL; 60681ab5542SAndy Shevchenko } 60781ab5542SAndy Shevchenko 60881ab5542SAndy Shevchenko return 0; 60981ab5542SAndy Shevchenko } 61081ab5542SAndy Shevchenko 61181ab5542SAndy Shevchenko static int intel_config_get_debounce(struct intel_pinctrl *pctrl, unsigned int pin, 61281ab5542SAndy Shevchenko enum pin_config_param param, u32 *arg) 61381ab5542SAndy Shevchenko { 614e57725eaSMika Westerberg void __iomem *padcfg2; 615e64fbfa5SAndy Shevchenko unsigned long flags; 61681ab5542SAndy Shevchenko unsigned long v; 61781ab5542SAndy Shevchenko u32 value2; 618e57725eaSMika Westerberg 619e57725eaSMika Westerberg padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2); 620e57725eaSMika Westerberg if (!padcfg2) 621e57725eaSMika Westerberg return -ENOTSUPP; 622e57725eaSMika Westerberg 623e64fbfa5SAndy Shevchenko raw_spin_lock_irqsave(&pctrl->lock, flags); 62481ab5542SAndy Shevchenko value2 = readl(padcfg2); 625e64fbfa5SAndy Shevchenko raw_spin_unlock_irqrestore(&pctrl->lock, flags); 62681ab5542SAndy Shevchenko if (!(value2 & PADCFG2_DEBEN)) 627e57725eaSMika Westerberg return -EINVAL; 628e57725eaSMika Westerberg 62981ab5542SAndy Shevchenko v = (value2 & PADCFG2_DEBOUNCE_MASK) >> PADCFG2_DEBOUNCE_SHIFT; 63081ab5542SAndy Shevchenko *arg = BIT(v) * DEBOUNCE_PERIOD_NSEC / NSEC_PER_USEC; 631e57725eaSMika Westerberg 63281ab5542SAndy Shevchenko return 0; 633e57725eaSMika Westerberg } 634e57725eaSMika Westerberg 63581ab5542SAndy Shevchenko static int intel_config_get(struct pinctrl_dev *pctldev, unsigned int pin, 63681ab5542SAndy Shevchenko unsigned long *config) 63781ab5542SAndy Shevchenko { 63881ab5542SAndy Shevchenko struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 63981ab5542SAndy Shevchenko enum pin_config_param param = pinconf_to_config_param(*config); 64081ab5542SAndy Shevchenko u32 arg = 0; 64181ab5542SAndy Shevchenko int ret; 64281ab5542SAndy Shevchenko 64381ab5542SAndy Shevchenko if (!intel_pad_owned_by_host(pctrl, pin)) 64481ab5542SAndy Shevchenko return -ENOTSUPP; 64581ab5542SAndy Shevchenko 64681ab5542SAndy Shevchenko switch (param) { 64781ab5542SAndy Shevchenko case PIN_CONFIG_BIAS_DISABLE: 64881ab5542SAndy Shevchenko case PIN_CONFIG_BIAS_PULL_UP: 64981ab5542SAndy Shevchenko case PIN_CONFIG_BIAS_PULL_DOWN: 65081ab5542SAndy Shevchenko ret = intel_config_get_pull(pctrl, pin, param, &arg); 65181ab5542SAndy Shevchenko if (ret) 65281ab5542SAndy Shevchenko return ret; 65381ab5542SAndy Shevchenko break; 65481ab5542SAndy Shevchenko 65581ab5542SAndy Shevchenko case PIN_CONFIG_INPUT_DEBOUNCE: 65681ab5542SAndy Shevchenko ret = intel_config_get_debounce(pctrl, pin, param, &arg); 65781ab5542SAndy Shevchenko if (ret) 65881ab5542SAndy Shevchenko return ret; 65981ab5542SAndy Shevchenko break; 66081ab5542SAndy Shevchenko 6617981c001SMika Westerberg default: 6627981c001SMika Westerberg return -ENOTSUPP; 6637981c001SMika Westerberg } 6647981c001SMika Westerberg 6657981c001SMika Westerberg *config = pinconf_to_config_packed(param, arg); 6667981c001SMika Westerberg return 0; 6677981c001SMika Westerberg } 6687981c001SMika Westerberg 66904035f7fSAndy Shevchenko static int intel_config_set_pull(struct intel_pinctrl *pctrl, unsigned int pin, 6707981c001SMika Westerberg unsigned long config) 6717981c001SMika Westerberg { 67204035f7fSAndy Shevchenko unsigned int param = pinconf_to_config_param(config); 67304035f7fSAndy Shevchenko unsigned int arg = pinconf_to_config_argument(config); 67404cc058fSMika Westerberg const struct intel_community *community; 6757981c001SMika Westerberg void __iomem *padcfg1; 6767981c001SMika Westerberg unsigned long flags; 6777981c001SMika Westerberg int ret = 0; 6787981c001SMika Westerberg u32 value; 6797981c001SMika Westerberg 68004cc058fSMika Westerberg community = intel_get_community(pctrl, pin); 6817981c001SMika Westerberg padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1); 682f62cdde5SAndy Shevchenko 683f62cdde5SAndy Shevchenko raw_spin_lock_irqsave(&pctrl->lock, flags); 684f62cdde5SAndy Shevchenko 6857981c001SMika Westerberg value = readl(padcfg1); 6867981c001SMika Westerberg 6877981c001SMika Westerberg switch (param) { 6887981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 6897981c001SMika Westerberg value &= ~(PADCFG1_TERM_MASK | PADCFG1_TERM_UP); 6907981c001SMika Westerberg break; 6917981c001SMika Westerberg 6927981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 6937981c001SMika Westerberg value &= ~PADCFG1_TERM_MASK; 6947981c001SMika Westerberg 6957981c001SMika Westerberg value |= PADCFG1_TERM_UP; 6967981c001SMika Westerberg 697f3c75e7aSAndy Shevchenko /* Set default strength value in case none is given */ 698f3c75e7aSAndy Shevchenko if (arg == 1) 699f3c75e7aSAndy Shevchenko arg = 5000; 700f3c75e7aSAndy Shevchenko 7017981c001SMika Westerberg switch (arg) { 7027981c001SMika Westerberg case 20000: 7037981c001SMika Westerberg value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT; 7047981c001SMika Westerberg break; 7057981c001SMika Westerberg case 5000: 7067981c001SMika Westerberg value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT; 7077981c001SMika Westerberg break; 7087981c001SMika Westerberg case 1000: 7097981c001SMika Westerberg value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT; 7107981c001SMika Westerberg break; 711dd26209bSAndy Shevchenko case 833: 712dd26209bSAndy Shevchenko value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT; 713dd26209bSAndy Shevchenko break; 7147981c001SMika Westerberg default: 7157981c001SMika Westerberg ret = -EINVAL; 7167981c001SMika Westerberg } 7177981c001SMika Westerberg 7187981c001SMika Westerberg break; 7197981c001SMika Westerberg 7207981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 7217981c001SMika Westerberg value &= ~(PADCFG1_TERM_UP | PADCFG1_TERM_MASK); 7227981c001SMika Westerberg 723f3c75e7aSAndy Shevchenko /* Set default strength value in case none is given */ 724f3c75e7aSAndy Shevchenko if (arg == 1) 725f3c75e7aSAndy Shevchenko arg = 5000; 726f3c75e7aSAndy Shevchenko 7277981c001SMika Westerberg switch (arg) { 7287981c001SMika Westerberg case 20000: 7297981c001SMika Westerberg value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT; 7307981c001SMika Westerberg break; 7317981c001SMika Westerberg case 5000: 7327981c001SMika Westerberg value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT; 7337981c001SMika Westerberg break; 73404cc058fSMika Westerberg case 1000: 735aa1dd80fSDan Carpenter if (!(community->features & PINCTRL_FEATURE_1K_PD)) { 736aa1dd80fSDan Carpenter ret = -EINVAL; 737aa1dd80fSDan Carpenter break; 738aa1dd80fSDan Carpenter } 73904cc058fSMika Westerberg value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT; 74004cc058fSMika Westerberg break; 741dd26209bSAndy Shevchenko case 833: 742dd26209bSAndy Shevchenko if (!(community->features & PINCTRL_FEATURE_1K_PD)) { 743dd26209bSAndy Shevchenko ret = -EINVAL; 744dd26209bSAndy Shevchenko break; 745dd26209bSAndy Shevchenko } 746dd26209bSAndy Shevchenko value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT; 747dd26209bSAndy Shevchenko break; 7487981c001SMika Westerberg default: 7497981c001SMika Westerberg ret = -EINVAL; 7507981c001SMika Westerberg } 7517981c001SMika Westerberg 7527981c001SMika Westerberg break; 7537981c001SMika Westerberg } 7547981c001SMika Westerberg 7557981c001SMika Westerberg if (!ret) 7567981c001SMika Westerberg writel(value, padcfg1); 7577981c001SMika Westerberg 75827d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 7597981c001SMika Westerberg 7607981c001SMika Westerberg return ret; 7617981c001SMika Westerberg } 7627981c001SMika Westerberg 76304035f7fSAndy Shevchenko static int intel_config_set_debounce(struct intel_pinctrl *pctrl, 76404035f7fSAndy Shevchenko unsigned int pin, unsigned int debounce) 765e57725eaSMika Westerberg { 766e57725eaSMika Westerberg void __iomem *padcfg0, *padcfg2; 767e57725eaSMika Westerberg unsigned long flags; 768e57725eaSMika Westerberg u32 value0, value2; 769e57725eaSMika Westerberg 770e57725eaSMika Westerberg padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2); 771e57725eaSMika Westerberg if (!padcfg2) 772e57725eaSMika Westerberg return -ENOTSUPP; 773e57725eaSMika Westerberg 774e57725eaSMika Westerberg padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 775e57725eaSMika Westerberg 776e57725eaSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 777e57725eaSMika Westerberg 778e57725eaSMika Westerberg value0 = readl(padcfg0); 779e57725eaSMika Westerberg value2 = readl(padcfg2); 780e57725eaSMika Westerberg 781e57725eaSMika Westerberg /* Disable glitch filter and debouncer */ 782e57725eaSMika Westerberg value0 &= ~PADCFG0_PREGFRXSEL; 783e57725eaSMika Westerberg value2 &= ~(PADCFG2_DEBEN | PADCFG2_DEBOUNCE_MASK); 784e57725eaSMika Westerberg 785e57725eaSMika Westerberg if (debounce) { 786e57725eaSMika Westerberg unsigned long v; 787e57725eaSMika Westerberg 7886a33a1d6SAndy Shevchenko v = order_base_2(debounce * NSEC_PER_USEC / DEBOUNCE_PERIOD_NSEC); 789e57725eaSMika Westerberg if (v < 3 || v > 15) { 7908fff0427SAndy Shevchenko raw_spin_unlock_irqrestore(&pctrl->lock, flags); 7918fff0427SAndy Shevchenko return -EINVAL; 792bb2f43d4SAndy Shevchenko } 793bb2f43d4SAndy Shevchenko 794e57725eaSMika Westerberg /* Enable glitch filter and debouncer */ 795e57725eaSMika Westerberg value0 |= PADCFG0_PREGFRXSEL; 796e57725eaSMika Westerberg value2 |= v << PADCFG2_DEBOUNCE_SHIFT; 797e57725eaSMika Westerberg value2 |= PADCFG2_DEBEN; 798e57725eaSMika Westerberg } 799e57725eaSMika Westerberg 800e57725eaSMika Westerberg writel(value0, padcfg0); 801e57725eaSMika Westerberg writel(value2, padcfg2); 802e57725eaSMika Westerberg 803e57725eaSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 804e57725eaSMika Westerberg 8058fff0427SAndy Shevchenko return 0; 806e57725eaSMika Westerberg } 807e57725eaSMika Westerberg 80804035f7fSAndy Shevchenko static int intel_config_set(struct pinctrl_dev *pctldev, unsigned int pin, 80904035f7fSAndy Shevchenko unsigned long *configs, unsigned int nconfigs) 8107981c001SMika Westerberg { 8117981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 8127981c001SMika Westerberg int i, ret; 8137981c001SMika Westerberg 8147981c001SMika Westerberg if (!intel_pad_usable(pctrl, pin)) 8157981c001SMika Westerberg return -ENOTSUPP; 8167981c001SMika Westerberg 8177981c001SMika Westerberg for (i = 0; i < nconfigs; i++) { 8187981c001SMika Westerberg switch (pinconf_to_config_param(configs[i])) { 8197981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 8207981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 8217981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 8227981c001SMika Westerberg ret = intel_config_set_pull(pctrl, pin, configs[i]); 8237981c001SMika Westerberg if (ret) 8247981c001SMika Westerberg return ret; 8257981c001SMika Westerberg break; 8267981c001SMika Westerberg 827e57725eaSMika Westerberg case PIN_CONFIG_INPUT_DEBOUNCE: 828e57725eaSMika Westerberg ret = intel_config_set_debounce(pctrl, pin, 829e57725eaSMika Westerberg pinconf_to_config_argument(configs[i])); 830e57725eaSMika Westerberg if (ret) 831e57725eaSMika Westerberg return ret; 832e57725eaSMika Westerberg break; 833e57725eaSMika Westerberg 8347981c001SMika Westerberg default: 8357981c001SMika Westerberg return -ENOTSUPP; 8367981c001SMika Westerberg } 8377981c001SMika Westerberg } 8387981c001SMika Westerberg 8397981c001SMika Westerberg return 0; 8407981c001SMika Westerberg } 8417981c001SMika Westerberg 8427981c001SMika Westerberg static const struct pinconf_ops intel_pinconf_ops = { 8437981c001SMika Westerberg .is_generic = true, 8447981c001SMika Westerberg .pin_config_get = intel_config_get, 8457981c001SMika Westerberg .pin_config_set = intel_config_set, 8467981c001SMika Westerberg }; 8477981c001SMika Westerberg 8487981c001SMika Westerberg static const struct pinctrl_desc intel_pinctrl_desc = { 8497981c001SMika Westerberg .pctlops = &intel_pinctrl_ops, 8507981c001SMika Westerberg .pmxops = &intel_pinmux_ops, 8517981c001SMika Westerberg .confops = &intel_pinconf_ops, 8527981c001SMika Westerberg .owner = THIS_MODULE, 8537981c001SMika Westerberg }; 8547981c001SMika Westerberg 855a60eac32SMika Westerberg /** 856a60eac32SMika Westerberg * intel_gpio_to_pin() - Translate from GPIO offset to pin number 857a60eac32SMika Westerberg * @pctrl: Pinctrl structure 858a60eac32SMika Westerberg * @offset: GPIO offset from gpiolib 859946ffefcSAndy Shevchenko * @community: Community is filled here if not %NULL 860a60eac32SMika Westerberg * @padgrp: Pad group is filled here if not %NULL 861a60eac32SMika Westerberg * 862a60eac32SMika Westerberg * When coming through gpiolib irqchip, the GPIO offset is not 863a60eac32SMika Westerberg * automatically translated to pinctrl pin number. This function can be 864a60eac32SMika Westerberg * used to find out the corresponding pinctrl pin. 8657b923e67SAndy Shevchenko * 8667b923e67SAndy Shevchenko * Return: a pin number and pointers to the community and pad group, which 8677b923e67SAndy Shevchenko * the pin belongs to, or negative error code if translation can't be done. 868a60eac32SMika Westerberg */ 86904035f7fSAndy Shevchenko static int intel_gpio_to_pin(struct intel_pinctrl *pctrl, unsigned int offset, 870a60eac32SMika Westerberg const struct intel_community **community, 871a60eac32SMika Westerberg const struct intel_padgroup **padgrp) 872a60eac32SMika Westerberg { 873a60eac32SMika Westerberg int i; 874a60eac32SMika Westerberg 875a60eac32SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 876a60eac32SMika Westerberg const struct intel_community *comm = &pctrl->communities[i]; 877a60eac32SMika Westerberg int j; 878a60eac32SMika Westerberg 879a60eac32SMika Westerberg for (j = 0; j < comm->ngpps; j++) { 880a60eac32SMika Westerberg const struct intel_padgroup *pgrp = &comm->gpps[j]; 881a60eac32SMika Westerberg 882e5a4ab6aSAndy Shevchenko if (pgrp->gpio_base == INTEL_GPIO_BASE_NOMAP) 883a60eac32SMika Westerberg continue; 884a60eac32SMika Westerberg 885a60eac32SMika Westerberg if (offset >= pgrp->gpio_base && 886a60eac32SMika Westerberg offset < pgrp->gpio_base + pgrp->size) { 887a60eac32SMika Westerberg int pin; 888a60eac32SMika Westerberg 889a60eac32SMika Westerberg pin = pgrp->base + offset - pgrp->gpio_base; 890a60eac32SMika Westerberg if (community) 891a60eac32SMika Westerberg *community = comm; 892a60eac32SMika Westerberg if (padgrp) 893a60eac32SMika Westerberg *padgrp = pgrp; 894a60eac32SMika Westerberg 895a60eac32SMika Westerberg return pin; 896a60eac32SMika Westerberg } 897a60eac32SMika Westerberg } 898a60eac32SMika Westerberg } 899a60eac32SMika Westerberg 900a60eac32SMika Westerberg return -EINVAL; 901a60eac32SMika Westerberg } 902a60eac32SMika Westerberg 9036cb0880fSChris Chiu /** 9046cb0880fSChris Chiu * intel_pin_to_gpio() - Translate from pin number to GPIO offset 9056cb0880fSChris Chiu * @pctrl: Pinctrl structure 9066cb0880fSChris Chiu * @pin: pin number 9076cb0880fSChris Chiu * 9086cb0880fSChris Chiu * Translate the pin number of pinctrl to GPIO offset 9097b923e67SAndy Shevchenko * 9107b923e67SAndy Shevchenko * Return: a GPIO offset, or negative error code if translation can't be done. 9116cb0880fSChris Chiu */ 91255dac437SArnd Bergmann static __maybe_unused int intel_pin_to_gpio(struct intel_pinctrl *pctrl, int pin) 9136cb0880fSChris Chiu { 9146cb0880fSChris Chiu const struct intel_community *community; 9156cb0880fSChris Chiu const struct intel_padgroup *padgrp; 9166cb0880fSChris Chiu 9176cb0880fSChris Chiu community = intel_get_community(pctrl, pin); 9186cb0880fSChris Chiu if (!community) 9196cb0880fSChris Chiu return -EINVAL; 9206cb0880fSChris Chiu 9216cb0880fSChris Chiu padgrp = intel_community_get_padgroup(community, pin); 9226cb0880fSChris Chiu if (!padgrp) 9236cb0880fSChris Chiu return -EINVAL; 9246cb0880fSChris Chiu 9256cb0880fSChris Chiu return pin - padgrp->base + padgrp->gpio_base; 9266cb0880fSChris Chiu } 9276cb0880fSChris Chiu 92804035f7fSAndy Shevchenko static int intel_gpio_get(struct gpio_chip *chip, unsigned int offset) 92955aedef5SAndy Shevchenko { 93096147db1SMika Westerberg struct intel_pinctrl *pctrl = gpiochip_get_data(chip); 93196147db1SMika Westerberg void __iomem *reg; 93296147db1SMika Westerberg u32 padcfg0; 93355aedef5SAndy Shevchenko int pin; 93455aedef5SAndy Shevchenko 93596147db1SMika Westerberg pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL); 93696147db1SMika Westerberg if (pin < 0) 93796147db1SMika Westerberg return -EINVAL; 93896147db1SMika Westerberg 93996147db1SMika Westerberg reg = intel_get_padcfg(pctrl, pin, PADCFG0); 94096147db1SMika Westerberg if (!reg) 94196147db1SMika Westerberg return -EINVAL; 94296147db1SMika Westerberg 94396147db1SMika Westerberg padcfg0 = readl(reg); 94496147db1SMika Westerberg if (!(padcfg0 & PADCFG0_GPIOTXDIS)) 94596147db1SMika Westerberg return !!(padcfg0 & PADCFG0_GPIOTXSTATE); 94696147db1SMika Westerberg 94796147db1SMika Westerberg return !!(padcfg0 & PADCFG0_GPIORXSTATE); 94855aedef5SAndy Shevchenko } 94955aedef5SAndy Shevchenko 95004035f7fSAndy Shevchenko static void intel_gpio_set(struct gpio_chip *chip, unsigned int offset, 95104035f7fSAndy Shevchenko int value) 95296147db1SMika Westerberg { 95396147db1SMika Westerberg struct intel_pinctrl *pctrl = gpiochip_get_data(chip); 95496147db1SMika Westerberg unsigned long flags; 95596147db1SMika Westerberg void __iomem *reg; 95696147db1SMika Westerberg u32 padcfg0; 95796147db1SMika Westerberg int pin; 95896147db1SMika Westerberg 95996147db1SMika Westerberg pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL); 96096147db1SMika Westerberg if (pin < 0) 96196147db1SMika Westerberg return; 96296147db1SMika Westerberg 96396147db1SMika Westerberg reg = intel_get_padcfg(pctrl, pin, PADCFG0); 96496147db1SMika Westerberg if (!reg) 96596147db1SMika Westerberg return; 96696147db1SMika Westerberg 96796147db1SMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 96896147db1SMika Westerberg padcfg0 = readl(reg); 96996147db1SMika Westerberg if (value) 97096147db1SMika Westerberg padcfg0 |= PADCFG0_GPIOTXSTATE; 97196147db1SMika Westerberg else 97296147db1SMika Westerberg padcfg0 &= ~PADCFG0_GPIOTXSTATE; 97396147db1SMika Westerberg writel(padcfg0, reg); 97496147db1SMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 97596147db1SMika Westerberg } 97696147db1SMika Westerberg 97796147db1SMika Westerberg static int intel_gpio_get_direction(struct gpio_chip *chip, unsigned int offset) 97896147db1SMika Westerberg { 97996147db1SMika Westerberg struct intel_pinctrl *pctrl = gpiochip_get_data(chip); 980e64fbfa5SAndy Shevchenko unsigned long flags; 98196147db1SMika Westerberg void __iomem *reg; 98296147db1SMika Westerberg u32 padcfg0; 98396147db1SMika Westerberg int pin; 98496147db1SMika Westerberg 98596147db1SMika Westerberg pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL); 98696147db1SMika Westerberg if (pin < 0) 98796147db1SMika Westerberg return -EINVAL; 98896147db1SMika Westerberg 98996147db1SMika Westerberg reg = intel_get_padcfg(pctrl, pin, PADCFG0); 99096147db1SMika Westerberg if (!reg) 99196147db1SMika Westerberg return -EINVAL; 99296147db1SMika Westerberg 993e64fbfa5SAndy Shevchenko raw_spin_lock_irqsave(&pctrl->lock, flags); 99496147db1SMika Westerberg padcfg0 = readl(reg); 995e64fbfa5SAndy Shevchenko raw_spin_unlock_irqrestore(&pctrl->lock, flags); 99696147db1SMika Westerberg if (padcfg0 & PADCFG0_PMODE_MASK) 99796147db1SMika Westerberg return -EINVAL; 99896147db1SMika Westerberg 9996a304752SMatti Vaittinen if (padcfg0 & PADCFG0_GPIOTXDIS) 10006a304752SMatti Vaittinen return GPIO_LINE_DIRECTION_IN; 10016a304752SMatti Vaittinen 10026a304752SMatti Vaittinen return GPIO_LINE_DIRECTION_OUT; 100396147db1SMika Westerberg } 100496147db1SMika Westerberg 100504035f7fSAndy Shevchenko static int intel_gpio_direction_input(struct gpio_chip *chip, unsigned int offset) 100696147db1SMika Westerberg { 100796147db1SMika Westerberg return pinctrl_gpio_direction_input(chip->base + offset); 100896147db1SMika Westerberg } 100996147db1SMika Westerberg 101004035f7fSAndy Shevchenko static int intel_gpio_direction_output(struct gpio_chip *chip, unsigned int offset, 101196147db1SMika Westerberg int value) 101296147db1SMika Westerberg { 101396147db1SMika Westerberg intel_gpio_set(chip, offset, value); 101496147db1SMika Westerberg return pinctrl_gpio_direction_output(chip->base + offset); 101596147db1SMika Westerberg } 101696147db1SMika Westerberg 101796147db1SMika Westerberg static const struct gpio_chip intel_gpio_chip = { 101896147db1SMika Westerberg .owner = THIS_MODULE, 101996147db1SMika Westerberg .request = gpiochip_generic_request, 102096147db1SMika Westerberg .free = gpiochip_generic_free, 102196147db1SMika Westerberg .get_direction = intel_gpio_get_direction, 102296147db1SMika Westerberg .direction_input = intel_gpio_direction_input, 102396147db1SMika Westerberg .direction_output = intel_gpio_direction_output, 102496147db1SMika Westerberg .get = intel_gpio_get, 102596147db1SMika Westerberg .set = intel_gpio_set, 102696147db1SMika Westerberg .set_config = gpiochip_generic_config, 102796147db1SMika Westerberg }; 102896147db1SMika Westerberg 10297981c001SMika Westerberg static void intel_gpio_irq_ack(struct irq_data *d) 10307981c001SMika Westerberg { 10317981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 1032acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 10337981c001SMika Westerberg const struct intel_community *community; 1034919eb475SMika Westerberg const struct intel_padgroup *padgrp; 1035a60eac32SMika Westerberg int pin; 10367981c001SMika Westerberg 1037a60eac32SMika Westerberg pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp); 1038a60eac32SMika Westerberg if (pin >= 0) { 103904035f7fSAndy Shevchenko unsigned int gpp, gpp_offset, is_offset; 1040919eb475SMika Westerberg 1041919eb475SMika Westerberg gpp = padgrp->reg_num; 1042919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 1043cf769bd8SMika Westerberg is_offset = community->is_offset + gpp * 4; 1044919eb475SMika Westerberg 1045919eb475SMika Westerberg raw_spin_lock(&pctrl->lock); 1046cf769bd8SMika Westerberg writel(BIT(gpp_offset), community->regs + is_offset); 104727d9098cSMika Westerberg raw_spin_unlock(&pctrl->lock); 10487981c001SMika Westerberg } 1049919eb475SMika Westerberg } 10507981c001SMika Westerberg 10516fb6f8bfSAndy Shevchenko static void intel_gpio_irq_mask_unmask(struct gpio_chip *gc, irq_hw_number_t hwirq, bool mask) 10527981c001SMika Westerberg { 1053acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 10547981c001SMika Westerberg const struct intel_community *community; 1055919eb475SMika Westerberg const struct intel_padgroup *padgrp; 1056a60eac32SMika Westerberg int pin; 1057a60eac32SMika Westerberg 10586fb6f8bfSAndy Shevchenko pin = intel_gpio_to_pin(pctrl, hwirq, &community, &padgrp); 1059a60eac32SMika Westerberg if (pin >= 0) { 106004035f7fSAndy Shevchenko unsigned int gpp, gpp_offset; 1061919eb475SMika Westerberg unsigned long flags; 1062670784fbSKai-Heng Feng void __iomem *reg, *is; 10637981c001SMika Westerberg u32 value; 10647981c001SMika Westerberg 1065919eb475SMika Westerberg gpp = padgrp->reg_num; 1066919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 1067919eb475SMika Westerberg 10687981c001SMika Westerberg reg = community->regs + community->ie_offset + gpp * 4; 1069670784fbSKai-Heng Feng is = community->regs + community->is_offset + gpp * 4; 1070919eb475SMika Westerberg 1071919eb475SMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 1072670784fbSKai-Heng Feng 1073670784fbSKai-Heng Feng /* Clear interrupt status first to avoid unexpected interrupt */ 1074670784fbSKai-Heng Feng writel(BIT(gpp_offset), is); 1075670784fbSKai-Heng Feng 10767981c001SMika Westerberg value = readl(reg); 10777981c001SMika Westerberg if (mask) 10787981c001SMika Westerberg value &= ~BIT(gpp_offset); 10797981c001SMika Westerberg else 10807981c001SMika Westerberg value |= BIT(gpp_offset); 10817981c001SMika Westerberg writel(value, reg); 108227d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 10837981c001SMika Westerberg } 1084919eb475SMika Westerberg } 10857981c001SMika Westerberg 10867981c001SMika Westerberg static void intel_gpio_irq_mask(struct irq_data *d) 10877981c001SMika Westerberg { 10886fb6f8bfSAndy Shevchenko struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 10896fb6f8bfSAndy Shevchenko irq_hw_number_t hwirq = irqd_to_hwirq(d); 10906fb6f8bfSAndy Shevchenko 10916fb6f8bfSAndy Shevchenko intel_gpio_irq_mask_unmask(gc, hwirq, true); 10926fb6f8bfSAndy Shevchenko gpiochip_disable_irq(gc, hwirq); 10937981c001SMika Westerberg } 10947981c001SMika Westerberg 10957981c001SMika Westerberg static void intel_gpio_irq_unmask(struct irq_data *d) 10967981c001SMika Westerberg { 10976fb6f8bfSAndy Shevchenko struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 10986fb6f8bfSAndy Shevchenko irq_hw_number_t hwirq = irqd_to_hwirq(d); 10996fb6f8bfSAndy Shevchenko 11006fb6f8bfSAndy Shevchenko gpiochip_enable_irq(gc, hwirq); 11016fb6f8bfSAndy Shevchenko intel_gpio_irq_mask_unmask(gc, hwirq, false); 11027981c001SMika Westerberg } 11037981c001SMika Westerberg 110404035f7fSAndy Shevchenko static int intel_gpio_irq_type(struct irq_data *d, unsigned int type) 11057981c001SMika Westerberg { 11067981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 1107acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 110804035f7fSAndy Shevchenko unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL); 11097981c001SMika Westerberg unsigned long flags; 11107981c001SMika Westerberg void __iomem *reg; 11117981c001SMika Westerberg u32 value; 11127981c001SMika Westerberg 11137981c001SMika Westerberg reg = intel_get_padcfg(pctrl, pin, PADCFG0); 11147981c001SMika Westerberg if (!reg) 11157981c001SMika Westerberg return -EINVAL; 11167981c001SMika Westerberg 11174341e8a5SMika Westerberg /* 11184341e8a5SMika Westerberg * If the pin is in ACPI mode it is still usable as a GPIO but it 11194341e8a5SMika Westerberg * cannot be used as IRQ because GPI_IS status bit will not be 11204341e8a5SMika Westerberg * updated by the host controller hardware. 11214341e8a5SMika Westerberg */ 11224341e8a5SMika Westerberg if (intel_pad_acpi_mode(pctrl, pin)) { 11234341e8a5SMika Westerberg dev_warn(pctrl->dev, "pin %u cannot be used as IRQ\n", pin); 11244341e8a5SMika Westerberg return -EPERM; 11254341e8a5SMika Westerberg } 11264341e8a5SMika Westerberg 112727d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 11287981c001SMika Westerberg 1129f5a26acfSMika Westerberg intel_gpio_set_gpio_mode(reg); 1130f5a26acfSMika Westerberg 11317981c001SMika Westerberg value = readl(reg); 11327981c001SMika Westerberg 11337981c001SMika Westerberg value &= ~(PADCFG0_RXEVCFG_MASK | PADCFG0_RXINV); 11347981c001SMika Westerberg 11357981c001SMika Westerberg if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) { 11367981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE_BOTH << PADCFG0_RXEVCFG_SHIFT; 11377981c001SMika Westerberg } else if (type & IRQ_TYPE_EDGE_FALLING) { 11387981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT; 11397981c001SMika Westerberg value |= PADCFG0_RXINV; 11407981c001SMika Westerberg } else if (type & IRQ_TYPE_EDGE_RISING) { 11417981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT; 1142bf380cfaSQipeng Zha } else if (type & IRQ_TYPE_LEVEL_MASK) { 1143bf380cfaSQipeng Zha if (type & IRQ_TYPE_LEVEL_LOW) 11447981c001SMika Westerberg value |= PADCFG0_RXINV; 11457981c001SMika Westerberg } else { 11467981c001SMika Westerberg value |= PADCFG0_RXEVCFG_DISABLED << PADCFG0_RXEVCFG_SHIFT; 11477981c001SMika Westerberg } 11487981c001SMika Westerberg 11497981c001SMika Westerberg writel(value, reg); 11507981c001SMika Westerberg 11517981c001SMika Westerberg if (type & IRQ_TYPE_EDGE_BOTH) 1152fc756bcdSThomas Gleixner irq_set_handler_locked(d, handle_edge_irq); 11537981c001SMika Westerberg else if (type & IRQ_TYPE_LEVEL_MASK) 1154fc756bcdSThomas Gleixner irq_set_handler_locked(d, handle_level_irq); 11557981c001SMika Westerberg 115627d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 11577981c001SMika Westerberg 11587981c001SMika Westerberg return 0; 11597981c001SMika Westerberg } 11607981c001SMika Westerberg 11617981c001SMika Westerberg static int intel_gpio_irq_wake(struct irq_data *d, unsigned int on) 11627981c001SMika Westerberg { 11637981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 1164acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 116504035f7fSAndy Shevchenko unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL); 11667981c001SMika Westerberg 11677981c001SMika Westerberg if (on) 116801dabe91SNilesh Bacchewar enable_irq_wake(pctrl->irq); 11697981c001SMika Westerberg else 117001dabe91SNilesh Bacchewar disable_irq_wake(pctrl->irq); 11719a520fd9SAndy Shevchenko 11727981c001SMika Westerberg dev_dbg(pctrl->dev, "%sable wake for pin %u\n", on ? "en" : "dis", pin); 11737981c001SMika Westerberg return 0; 11747981c001SMika Westerberg } 11757981c001SMika Westerberg 11766fb6f8bfSAndy Shevchenko static const struct irq_chip intel_gpio_irq_chip = { 11776fb6f8bfSAndy Shevchenko .name = "intel-gpio", 11786fb6f8bfSAndy Shevchenko .irq_ack = intel_gpio_irq_ack, 11796fb6f8bfSAndy Shevchenko .irq_mask = intel_gpio_irq_mask, 11806fb6f8bfSAndy Shevchenko .irq_unmask = intel_gpio_irq_unmask, 11816fb6f8bfSAndy Shevchenko .irq_set_type = intel_gpio_irq_type, 11826fb6f8bfSAndy Shevchenko .irq_set_wake = intel_gpio_irq_wake, 11836fb6f8bfSAndy Shevchenko .flags = IRQCHIP_MASK_ON_SUSPEND | IRQCHIP_IMMUTABLE, 11846fb6f8bfSAndy Shevchenko GPIOCHIP_IRQ_RESOURCE_HELPERS, 11856fb6f8bfSAndy Shevchenko }; 11866fb6f8bfSAndy Shevchenko 118786851bbcSAndy Shevchenko static int intel_gpio_community_irq_handler(struct intel_pinctrl *pctrl, 11887981c001SMika Westerberg const struct intel_community *community) 11897981c001SMika Westerberg { 1190193b40c8SMika Westerberg struct gpio_chip *gc = &pctrl->chip; 119186851bbcSAndy Shevchenko unsigned int gpp; 119286851bbcSAndy Shevchenko int ret = 0; 11937981c001SMika Westerberg 11947981c001SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) { 1195919eb475SMika Westerberg const struct intel_padgroup *padgrp = &community->gpps[gpp]; 11967981c001SMika Westerberg unsigned long pending, enabled, gpp_offset; 1197e64fbfa5SAndy Shevchenko 11985b613df3SAndy Shevchenko raw_spin_lock(&pctrl->lock); 11997981c001SMika Westerberg 1200cf769bd8SMika Westerberg pending = readl(community->regs + community->is_offset + 1201cf769bd8SMika Westerberg padgrp->reg_num * 4); 12027981c001SMika Westerberg enabled = readl(community->regs + community->ie_offset + 1203919eb475SMika Westerberg padgrp->reg_num * 4); 12047981c001SMika Westerberg 12055b613df3SAndy Shevchenko raw_spin_unlock(&pctrl->lock); 1206e64fbfa5SAndy Shevchenko 12077981c001SMika Westerberg /* Only interrupts that are enabled */ 12087981c001SMika Westerberg pending &= enabled; 12097981c001SMika Westerberg 1210919eb475SMika Westerberg for_each_set_bit(gpp_offset, &pending, padgrp->size) { 121111b389ccSAndy Shevchenko unsigned int irq; 12127981c001SMika Westerberg 1213f0fbe7bcSThierry Reding irq = irq_find_mapping(gc->irq.domain, 1214a60eac32SMika Westerberg padgrp->gpio_base + gpp_offset); 12157981c001SMika Westerberg generic_handle_irq(irq); 12167981c001SMika Westerberg } 121786851bbcSAndy Shevchenko 121886851bbcSAndy Shevchenko ret += pending ? 1 : 0; 12197981c001SMika Westerberg } 12207981c001SMika Westerberg 1221193b40c8SMika Westerberg return ret; 1222193b40c8SMika Westerberg } 1223193b40c8SMika Westerberg 1224193b40c8SMika Westerberg static irqreturn_t intel_gpio_irq(int irq, void *data) 12257981c001SMika Westerberg { 1226193b40c8SMika Westerberg const struct intel_community *community; 1227193b40c8SMika Westerberg struct intel_pinctrl *pctrl = data; 122886851bbcSAndy Shevchenko unsigned int i; 122986851bbcSAndy Shevchenko int ret = 0; 12307981c001SMika Westerberg 12317981c001SMika Westerberg /* Need to check all communities for pending interrupts */ 1232193b40c8SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1233193b40c8SMika Westerberg community = &pctrl->communities[i]; 123486851bbcSAndy Shevchenko ret += intel_gpio_community_irq_handler(pctrl, community); 1235193b40c8SMika Westerberg } 12367981c001SMika Westerberg 123786851bbcSAndy Shevchenko return IRQ_RETVAL(ret); 12387981c001SMika Westerberg } 12397981c001SMika Westerberg 1240e986f0e6SŁukasz Bartosik static void intel_gpio_irq_init(struct intel_pinctrl *pctrl) 1241e986f0e6SŁukasz Bartosik { 1242e986f0e6SŁukasz Bartosik int i; 1243e986f0e6SŁukasz Bartosik 1244e986f0e6SŁukasz Bartosik for (i = 0; i < pctrl->ncommunities; i++) { 1245e986f0e6SŁukasz Bartosik const struct intel_community *community; 1246e986f0e6SŁukasz Bartosik void __iomem *base; 1247e986f0e6SŁukasz Bartosik unsigned int gpp; 1248e986f0e6SŁukasz Bartosik 1249e986f0e6SŁukasz Bartosik community = &pctrl->communities[i]; 1250e986f0e6SŁukasz Bartosik base = community->regs; 1251e986f0e6SŁukasz Bartosik 1252e986f0e6SŁukasz Bartosik for (gpp = 0; gpp < community->ngpps; gpp++) { 1253e986f0e6SŁukasz Bartosik /* Mask and clear all interrupts */ 1254e986f0e6SŁukasz Bartosik writel(0, base + community->ie_offset + gpp * 4); 1255e986f0e6SŁukasz Bartosik writel(0xffff, base + community->is_offset + gpp * 4); 1256e986f0e6SŁukasz Bartosik } 1257e986f0e6SŁukasz Bartosik } 1258e986f0e6SŁukasz Bartosik } 1259e986f0e6SŁukasz Bartosik 1260e986f0e6SŁukasz Bartosik static int intel_gpio_irq_init_hw(struct gpio_chip *gc) 1261e986f0e6SŁukasz Bartosik { 1262e986f0e6SŁukasz Bartosik struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 1263e986f0e6SŁukasz Bartosik 1264e986f0e6SŁukasz Bartosik /* 1265e986f0e6SŁukasz Bartosik * Make sure the interrupt lines are in a proper state before 1266e986f0e6SŁukasz Bartosik * further configuration. 1267e986f0e6SŁukasz Bartosik */ 1268e986f0e6SŁukasz Bartosik intel_gpio_irq_init(pctrl); 1269e986f0e6SŁukasz Bartosik 1270e986f0e6SŁukasz Bartosik return 0; 1271e986f0e6SŁukasz Bartosik } 1272e986f0e6SŁukasz Bartosik 12736d416b9bSLinus Walleij static int intel_gpio_add_community_ranges(struct intel_pinctrl *pctrl, 1274a60eac32SMika Westerberg const struct intel_community *community) 1275a60eac32SMika Westerberg { 127633b6cb58SColin Ian King int ret = 0, i; 1277a60eac32SMika Westerberg 1278a60eac32SMika Westerberg for (i = 0; i < community->ngpps; i++) { 1279a60eac32SMika Westerberg const struct intel_padgroup *gpp = &community->gpps[i]; 1280a60eac32SMika Westerberg 1281e5a4ab6aSAndy Shevchenko if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP) 1282a60eac32SMika Westerberg continue; 1283a60eac32SMika Westerberg 1284a60eac32SMika Westerberg ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev), 1285a60eac32SMika Westerberg gpp->gpio_base, gpp->base, 1286a60eac32SMika Westerberg gpp->size); 1287a60eac32SMika Westerberg if (ret) 1288a60eac32SMika Westerberg return ret; 1289a60eac32SMika Westerberg } 1290a60eac32SMika Westerberg 1291a60eac32SMika Westerberg return ret; 1292a60eac32SMika Westerberg } 1293a60eac32SMika Westerberg 12946d416b9bSLinus Walleij static int intel_gpio_add_pin_ranges(struct gpio_chip *gc) 12956d416b9bSLinus Walleij { 12966d416b9bSLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 12976d416b9bSLinus Walleij int ret, i; 12986d416b9bSLinus Walleij 12996d416b9bSLinus Walleij for (i = 0; i < pctrl->ncommunities; i++) { 13006d416b9bSLinus Walleij struct intel_community *community = &pctrl->communities[i]; 13016d416b9bSLinus Walleij 13026d416b9bSLinus Walleij ret = intel_gpio_add_community_ranges(pctrl, community); 13036d416b9bSLinus Walleij if (ret) { 13046d416b9bSLinus Walleij dev_err(pctrl->dev, "failed to add GPIO pin range\n"); 13056d416b9bSLinus Walleij return ret; 13066d416b9bSLinus Walleij } 13076d416b9bSLinus Walleij } 13086d416b9bSLinus Walleij 13096d416b9bSLinus Walleij return 0; 13106d416b9bSLinus Walleij } 13116d416b9bSLinus Walleij 131211b389ccSAndy Shevchenko static unsigned int intel_gpio_ngpio(const struct intel_pinctrl *pctrl) 1313a60eac32SMika Westerberg { 1314a60eac32SMika Westerberg const struct intel_community *community; 131504035f7fSAndy Shevchenko unsigned int ngpio = 0; 1316a60eac32SMika Westerberg int i, j; 1317a60eac32SMika Westerberg 1318a60eac32SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1319a60eac32SMika Westerberg community = &pctrl->communities[i]; 1320a60eac32SMika Westerberg for (j = 0; j < community->ngpps; j++) { 1321a60eac32SMika Westerberg const struct intel_padgroup *gpp = &community->gpps[j]; 1322a60eac32SMika Westerberg 1323e5a4ab6aSAndy Shevchenko if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP) 1324a60eac32SMika Westerberg continue; 1325a60eac32SMika Westerberg 1326a60eac32SMika Westerberg if (gpp->gpio_base + gpp->size > ngpio) 1327a60eac32SMika Westerberg ngpio = gpp->gpio_base + gpp->size; 1328a60eac32SMika Westerberg } 1329a60eac32SMika Westerberg } 1330a60eac32SMika Westerberg 1331a60eac32SMika Westerberg return ngpio; 1332a60eac32SMika Westerberg } 1333a60eac32SMika Westerberg 13347981c001SMika Westerberg static int intel_gpio_probe(struct intel_pinctrl *pctrl, int irq) 13357981c001SMika Westerberg { 13366d416b9bSLinus Walleij int ret; 1337af0c5330SLinus Walleij struct gpio_irq_chip *girq; 13387981c001SMika Westerberg 13397981c001SMika Westerberg pctrl->chip = intel_gpio_chip; 13407981c001SMika Westerberg 134157ff2df1SAndy Shevchenko /* Setup GPIO chip */ 1342a60eac32SMika Westerberg pctrl->chip.ngpio = intel_gpio_ngpio(pctrl); 13437981c001SMika Westerberg pctrl->chip.label = dev_name(pctrl->dev); 134458383c78SLinus Walleij pctrl->chip.parent = pctrl->dev; 13457981c001SMika Westerberg pctrl->chip.base = -1; 13466d416b9bSLinus Walleij pctrl->chip.add_pin_ranges = intel_gpio_add_pin_ranges; 134701dabe91SNilesh Bacchewar pctrl->irq = irq; 13487981c001SMika Westerberg 1349193b40c8SMika Westerberg /* 1350af0c5330SLinus Walleij * On some platforms several GPIO controllers share the same interrupt 1351af0c5330SLinus Walleij * line. 1352193b40c8SMika Westerberg */ 13531a7d1cb8SMika Westerberg ret = devm_request_irq(pctrl->dev, irq, intel_gpio_irq, 13541a7d1cb8SMika Westerberg IRQF_SHARED | IRQF_NO_THREAD, 1355193b40c8SMika Westerberg dev_name(pctrl->dev), pctrl); 1356193b40c8SMika Westerberg if (ret) { 1357193b40c8SMika Westerberg dev_err(pctrl->dev, "failed to request interrupt\n"); 1358f25c3aa9SMika Westerberg return ret; 13597981c001SMika Westerberg } 13607981c001SMika Westerberg 13616fb6f8bfSAndy Shevchenko /* Setup IRQ chip */ 1362af0c5330SLinus Walleij girq = &pctrl->chip.irq; 13636fb6f8bfSAndy Shevchenko gpio_irq_chip_set_chip(girq, &intel_gpio_irq_chip); 1364af0c5330SLinus Walleij /* This will let us handle the IRQ in the driver */ 1365af0c5330SLinus Walleij girq->parent_handler = NULL; 1366af0c5330SLinus Walleij girq->num_parents = 0; 1367af0c5330SLinus Walleij girq->default_type = IRQ_TYPE_NONE; 1368af0c5330SLinus Walleij girq->handler = handle_bad_irq; 1369e986f0e6SŁukasz Bartosik girq->init_hw = intel_gpio_irq_init_hw; 1370af0c5330SLinus Walleij 1371af0c5330SLinus Walleij ret = devm_gpiochip_add_data(pctrl->dev, &pctrl->chip, pctrl); 13727981c001SMika Westerberg if (ret) { 1373af0c5330SLinus Walleij dev_err(pctrl->dev, "failed to register gpiochip\n"); 1374f25c3aa9SMika Westerberg return ret; 13757981c001SMika Westerberg } 13767981c001SMika Westerberg 13777981c001SMika Westerberg return 0; 13787981c001SMika Westerberg } 13797981c001SMika Westerberg 1380036e126cSAndy Shevchenko static int intel_pinctrl_add_padgroups_by_gpps(struct intel_pinctrl *pctrl, 1381919eb475SMika Westerberg struct intel_community *community) 1382919eb475SMika Westerberg { 1383919eb475SMika Westerberg struct intel_padgroup *gpps; 138404035f7fSAndy Shevchenko unsigned int padown_num = 0; 1385036e126cSAndy Shevchenko size_t i, ngpps = community->ngpps; 1386919eb475SMika Westerberg 1387919eb475SMika Westerberg gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL); 1388919eb475SMika Westerberg if (!gpps) 1389919eb475SMika Westerberg return -ENOMEM; 1390919eb475SMika Westerberg 1391919eb475SMika Westerberg for (i = 0; i < ngpps; i++) { 1392919eb475SMika Westerberg gpps[i] = community->gpps[i]; 1393919eb475SMika Westerberg 1394919eb475SMika Westerberg if (gpps[i].size > 32) 1395919eb475SMika Westerberg return -EINVAL; 1396919eb475SMika Westerberg 1397e5a4ab6aSAndy Shevchenko /* Special treatment for GPIO base */ 1398e5a4ab6aSAndy Shevchenko switch (gpps[i].gpio_base) { 1399e5a4ab6aSAndy Shevchenko case INTEL_GPIO_BASE_MATCH: 1400a60eac32SMika Westerberg gpps[i].gpio_base = gpps[i].base; 1401e5a4ab6aSAndy Shevchenko break; 14029bd59157SAndy Shevchenko case INTEL_GPIO_BASE_ZERO: 14039bd59157SAndy Shevchenko gpps[i].gpio_base = 0; 14049bd59157SAndy Shevchenko break; 1405e5a4ab6aSAndy Shevchenko case INTEL_GPIO_BASE_NOMAP: 140677e14126SAndy Shevchenko break; 1407e5a4ab6aSAndy Shevchenko default: 1408e5a4ab6aSAndy Shevchenko break; 1409e5a4ab6aSAndy Shevchenko } 1410a60eac32SMika Westerberg 1411919eb475SMika Westerberg gpps[i].padown_num = padown_num; 1412036e126cSAndy Shevchenko padown_num += DIV_ROUND_UP(gpps[i].size * 4, 32); 1413036e126cSAndy Shevchenko } 1414036e126cSAndy Shevchenko 1415036e126cSAndy Shevchenko community->gpps = gpps; 1416036e126cSAndy Shevchenko 1417036e126cSAndy Shevchenko return 0; 1418036e126cSAndy Shevchenko } 1419036e126cSAndy Shevchenko 1420036e126cSAndy Shevchenko static int intel_pinctrl_add_padgroups_by_size(struct intel_pinctrl *pctrl, 1421036e126cSAndy Shevchenko struct intel_community *community) 1422036e126cSAndy Shevchenko { 1423036e126cSAndy Shevchenko struct intel_padgroup *gpps; 1424036e126cSAndy Shevchenko unsigned int npins = community->npins; 1425036e126cSAndy Shevchenko unsigned int padown_num = 0; 1426036e126cSAndy Shevchenko size_t i, ngpps = DIV_ROUND_UP(npins, community->gpp_size); 1427036e126cSAndy Shevchenko 1428036e126cSAndy Shevchenko if (community->gpp_size > 32) 1429036e126cSAndy Shevchenko return -EINVAL; 1430036e126cSAndy Shevchenko 1431036e126cSAndy Shevchenko gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL); 1432036e126cSAndy Shevchenko if (!gpps) 1433036e126cSAndy Shevchenko return -ENOMEM; 1434036e126cSAndy Shevchenko 1435036e126cSAndy Shevchenko for (i = 0; i < ngpps; i++) { 1436036e126cSAndy Shevchenko unsigned int gpp_size = community->gpp_size; 1437036e126cSAndy Shevchenko 1438036e126cSAndy Shevchenko gpps[i].reg_num = i; 1439036e126cSAndy Shevchenko gpps[i].base = community->pin_base + i * gpp_size; 1440036e126cSAndy Shevchenko gpps[i].size = min(gpp_size, npins); 1441036e126cSAndy Shevchenko npins -= gpps[i].size; 1442036e126cSAndy Shevchenko 144377e14126SAndy Shevchenko gpps[i].gpio_base = gpps[i].base; 1444036e126cSAndy Shevchenko gpps[i].padown_num = padown_num; 1445919eb475SMika Westerberg 1446919eb475SMika Westerberg /* 1447919eb475SMika Westerberg * In older hardware the number of padown registers per 1448919eb475SMika Westerberg * group is fixed regardless of the group size. 1449919eb475SMika Westerberg */ 1450919eb475SMika Westerberg if (community->gpp_num_padown_regs) 1451919eb475SMika Westerberg padown_num += community->gpp_num_padown_regs; 1452919eb475SMika Westerberg else 1453919eb475SMika Westerberg padown_num += DIV_ROUND_UP(gpps[i].size * 4, 32); 1454919eb475SMika Westerberg } 1455919eb475SMika Westerberg 1456919eb475SMika Westerberg community->ngpps = ngpps; 1457919eb475SMika Westerberg community->gpps = gpps; 1458919eb475SMika Westerberg 1459919eb475SMika Westerberg return 0; 1460919eb475SMika Westerberg } 1461919eb475SMika Westerberg 14627981c001SMika Westerberg static int intel_pinctrl_pm_init(struct intel_pinctrl *pctrl) 14637981c001SMika Westerberg { 14647981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP 14657981c001SMika Westerberg const struct intel_pinctrl_soc_data *soc = pctrl->soc; 14667981c001SMika Westerberg struct intel_community_context *communities; 14677981c001SMika Westerberg struct intel_pad_context *pads; 14687981c001SMika Westerberg int i; 14697981c001SMika Westerberg 14707981c001SMika Westerberg pads = devm_kcalloc(pctrl->dev, soc->npins, sizeof(*pads), GFP_KERNEL); 14717981c001SMika Westerberg if (!pads) 14727981c001SMika Westerberg return -ENOMEM; 14737981c001SMika Westerberg 14747981c001SMika Westerberg communities = devm_kcalloc(pctrl->dev, pctrl->ncommunities, 14757981c001SMika Westerberg sizeof(*communities), GFP_KERNEL); 14767981c001SMika Westerberg if (!communities) 14777981c001SMika Westerberg return -ENOMEM; 14787981c001SMika Westerberg 14797981c001SMika Westerberg 14807981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 14817981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 1482a0a5f766SChris Chiu u32 *intmask, *hostown; 14837981c001SMika Westerberg 14847981c001SMika Westerberg intmask = devm_kcalloc(pctrl->dev, community->ngpps, 14857981c001SMika Westerberg sizeof(*intmask), GFP_KERNEL); 14867981c001SMika Westerberg if (!intmask) 14877981c001SMika Westerberg return -ENOMEM; 14887981c001SMika Westerberg 14897981c001SMika Westerberg communities[i].intmask = intmask; 1490a0a5f766SChris Chiu 1491a0a5f766SChris Chiu hostown = devm_kcalloc(pctrl->dev, community->ngpps, 1492a0a5f766SChris Chiu sizeof(*hostown), GFP_KERNEL); 1493a0a5f766SChris Chiu if (!hostown) 1494a0a5f766SChris Chiu return -ENOMEM; 1495a0a5f766SChris Chiu 1496a0a5f766SChris Chiu communities[i].hostown = hostown; 14977981c001SMika Westerberg } 14987981c001SMika Westerberg 14997981c001SMika Westerberg pctrl->context.pads = pads; 15007981c001SMika Westerberg pctrl->context.communities = communities; 15017981c001SMika Westerberg #endif 15027981c001SMika Westerberg 15037981c001SMika Westerberg return 0; 15047981c001SMika Westerberg } 15057981c001SMika Westerberg 1506*eb78d360SAndy Shevchenko static int intel_pinctrl_probe_pwm(struct intel_pinctrl *pctrl, 1507*eb78d360SAndy Shevchenko struct intel_community *community) 1508*eb78d360SAndy Shevchenko { 1509*eb78d360SAndy Shevchenko static const struct pwm_lpss_boardinfo info = { 1510*eb78d360SAndy Shevchenko .clk_rate = 19200000, 1511*eb78d360SAndy Shevchenko .npwm = 1, 1512*eb78d360SAndy Shevchenko .base_unit_bits = 22, 1513*eb78d360SAndy Shevchenko .bypass = true, 1514*eb78d360SAndy Shevchenko }; 1515*eb78d360SAndy Shevchenko struct pwm_lpss_chip *pwm; 1516*eb78d360SAndy Shevchenko 1517*eb78d360SAndy Shevchenko if (!(community->features & PINCTRL_FEATURE_PWM)) 1518*eb78d360SAndy Shevchenko return 0; 1519*eb78d360SAndy Shevchenko 1520*eb78d360SAndy Shevchenko if (!IS_REACHABLE(CONFIG_PWM_LPSS)) 1521*eb78d360SAndy Shevchenko return 0; 1522*eb78d360SAndy Shevchenko 1523*eb78d360SAndy Shevchenko pwm = devm_pwm_lpss_probe(pctrl->dev, community->regs + PWMC, &info); 1524*eb78d360SAndy Shevchenko return PTR_ERR_OR_ZERO(pwm); 1525*eb78d360SAndy Shevchenko } 1526*eb78d360SAndy Shevchenko 15270dd519e3SAndy Shevchenko static int intel_pinctrl_probe(struct platform_device *pdev, 15287981c001SMika Westerberg const struct intel_pinctrl_soc_data *soc_data) 15297981c001SMika Westerberg { 15307981c001SMika Westerberg struct intel_pinctrl *pctrl; 15317981c001SMika Westerberg int i, ret, irq; 15327981c001SMika Westerberg 15337981c001SMika Westerberg pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL); 15347981c001SMika Westerberg if (!pctrl) 15357981c001SMika Westerberg return -ENOMEM; 15367981c001SMika Westerberg 15377981c001SMika Westerberg pctrl->dev = &pdev->dev; 15387981c001SMika Westerberg pctrl->soc = soc_data; 153927d9098cSMika Westerberg raw_spin_lock_init(&pctrl->lock); 15407981c001SMika Westerberg 15417981c001SMika Westerberg /* 15427981c001SMika Westerberg * Make a copy of the communities which we can use to hold pointers 15437981c001SMika Westerberg * to the registers. 15447981c001SMika Westerberg */ 15457981c001SMika Westerberg pctrl->ncommunities = pctrl->soc->ncommunities; 15467981c001SMika Westerberg pctrl->communities = devm_kcalloc(&pdev->dev, pctrl->ncommunities, 15477981c001SMika Westerberg sizeof(*pctrl->communities), GFP_KERNEL); 15487981c001SMika Westerberg if (!pctrl->communities) 15497981c001SMika Westerberg return -ENOMEM; 15507981c001SMika Westerberg 15517981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 15527981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 15537981c001SMika Westerberg void __iomem *regs; 155491d898e5SAndy Shevchenko u32 offset; 1555998c49e8SAndy Shevchenko u32 value; 15567981c001SMika Westerberg 15577981c001SMika Westerberg *community = pctrl->soc->communities[i]; 15587981c001SMika Westerberg 15599d5b6a95SAndy Shevchenko regs = devm_platform_ioremap_resource(pdev, community->barno); 15607981c001SMika Westerberg if (IS_ERR(regs)) 15617981c001SMika Westerberg return PTR_ERR(regs); 15627981c001SMika Westerberg 156339c1f1bdSRoger Pau Monne /* 156439c1f1bdSRoger Pau Monne * Determine community features based on the revision. 156539c1f1bdSRoger Pau Monne * A value of all ones means the device is not present. 156639c1f1bdSRoger Pau Monne */ 1567998c49e8SAndy Shevchenko value = readl(regs + REVID); 156839c1f1bdSRoger Pau Monne if (value == ~0u) 156939c1f1bdSRoger Pau Monne return -ENODEV; 1570998c49e8SAndy Shevchenko if (((value & REVID_MASK) >> REVID_SHIFT) >= 0x94) { 1571e57725eaSMika Westerberg community->features |= PINCTRL_FEATURE_DEBOUNCE; 157204cc058fSMika Westerberg community->features |= PINCTRL_FEATURE_1K_PD; 157304cc058fSMika Westerberg } 1574e57725eaSMika Westerberg 157591d898e5SAndy Shevchenko /* Determine community features based on the capabilities */ 157691d898e5SAndy Shevchenko offset = CAPLIST; 157791d898e5SAndy Shevchenko do { 157891d898e5SAndy Shevchenko value = readl(regs + offset); 157991d898e5SAndy Shevchenko switch ((value & CAPLIST_ID_MASK) >> CAPLIST_ID_SHIFT) { 158091d898e5SAndy Shevchenko case CAPLIST_ID_GPIO_HW_INFO: 158191d898e5SAndy Shevchenko community->features |= PINCTRL_FEATURE_GPIO_HW_INFO; 158291d898e5SAndy Shevchenko break; 158391d898e5SAndy Shevchenko case CAPLIST_ID_PWM: 158491d898e5SAndy Shevchenko community->features |= PINCTRL_FEATURE_PWM; 158591d898e5SAndy Shevchenko break; 158691d898e5SAndy Shevchenko case CAPLIST_ID_BLINK: 158791d898e5SAndy Shevchenko community->features |= PINCTRL_FEATURE_BLINK; 158891d898e5SAndy Shevchenko break; 158991d898e5SAndy Shevchenko case CAPLIST_ID_EXP: 159091d898e5SAndy Shevchenko community->features |= PINCTRL_FEATURE_EXP; 159191d898e5SAndy Shevchenko break; 159291d898e5SAndy Shevchenko default: 159391d898e5SAndy Shevchenko break; 159491d898e5SAndy Shevchenko } 159591d898e5SAndy Shevchenko offset = (value & CAPLIST_NEXT_MASK) >> CAPLIST_NEXT_SHIFT; 159691d898e5SAndy Shevchenko } while (offset); 159791d898e5SAndy Shevchenko 159891d898e5SAndy Shevchenko dev_dbg(&pdev->dev, "Community%d features: %#08x\n", i, community->features); 159991d898e5SAndy Shevchenko 16007981c001SMika Westerberg /* Read offset of the pad configuration registers */ 160191d898e5SAndy Shevchenko offset = readl(regs + PADBAR); 16027981c001SMika Westerberg 16037981c001SMika Westerberg community->regs = regs; 160491d898e5SAndy Shevchenko community->pad_regs = regs + offset; 1605919eb475SMika Westerberg 1606036e126cSAndy Shevchenko if (community->gpps) 1607036e126cSAndy Shevchenko ret = intel_pinctrl_add_padgroups_by_gpps(pctrl, community); 1608036e126cSAndy Shevchenko else 1609036e126cSAndy Shevchenko ret = intel_pinctrl_add_padgroups_by_size(pctrl, community); 1610919eb475SMika Westerberg if (ret) 1611919eb475SMika Westerberg return ret; 1612*eb78d360SAndy Shevchenko 1613*eb78d360SAndy Shevchenko ret = intel_pinctrl_probe_pwm(pctrl, community); 1614*eb78d360SAndy Shevchenko if (ret) 1615*eb78d360SAndy Shevchenko return ret; 16167981c001SMika Westerberg } 16177981c001SMika Westerberg 16187981c001SMika Westerberg irq = platform_get_irq(pdev, 0); 16194e73d02fSStephen Boyd if (irq < 0) 16207981c001SMika Westerberg return irq; 16217981c001SMika Westerberg 16227981c001SMika Westerberg ret = intel_pinctrl_pm_init(pctrl); 16237981c001SMika Westerberg if (ret) 16247981c001SMika Westerberg return ret; 16257981c001SMika Westerberg 16267981c001SMika Westerberg pctrl->pctldesc = intel_pinctrl_desc; 16277981c001SMika Westerberg pctrl->pctldesc.name = dev_name(&pdev->dev); 16287981c001SMika Westerberg pctrl->pctldesc.pins = pctrl->soc->pins; 16297981c001SMika Westerberg pctrl->pctldesc.npins = pctrl->soc->npins; 16307981c001SMika Westerberg 163154d46cd7SLaxman Dewangan pctrl->pctldev = devm_pinctrl_register(&pdev->dev, &pctrl->pctldesc, 163254d46cd7SLaxman Dewangan pctrl); 1633323de9efSMasahiro Yamada if (IS_ERR(pctrl->pctldev)) { 16347981c001SMika Westerberg dev_err(&pdev->dev, "failed to register pinctrl driver\n"); 1635323de9efSMasahiro Yamada return PTR_ERR(pctrl->pctldev); 16367981c001SMika Westerberg } 16377981c001SMika Westerberg 16387981c001SMika Westerberg ret = intel_gpio_probe(pctrl, irq); 163954d46cd7SLaxman Dewangan if (ret) 16407981c001SMika Westerberg return ret; 16417981c001SMika Westerberg 16427981c001SMika Westerberg platform_set_drvdata(pdev, pctrl); 16437981c001SMika Westerberg 16447981c001SMika Westerberg return 0; 16457981c001SMika Westerberg } 16467981c001SMika Westerberg 164770c263c4SAndy Shevchenko int intel_pinctrl_probe_by_hid(struct platform_device *pdev) 164870c263c4SAndy Shevchenko { 164970c263c4SAndy Shevchenko const struct intel_pinctrl_soc_data *data; 165070c263c4SAndy Shevchenko 165170c263c4SAndy Shevchenko data = device_get_match_data(&pdev->dev); 1652ff360d62SAndy Shevchenko if (!data) 1653ff360d62SAndy Shevchenko return -ENODATA; 1654ff360d62SAndy Shevchenko 165570c263c4SAndy Shevchenko return intel_pinctrl_probe(pdev, data); 165670c263c4SAndy Shevchenko } 165770c263c4SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_hid); 165870c263c4SAndy Shevchenko 1659924cf800SAndy Shevchenko int intel_pinctrl_probe_by_uid(struct platform_device *pdev) 1660924cf800SAndy Shevchenko { 1661ff360d62SAndy Shevchenko const struct intel_pinctrl_soc_data *data; 1662ff360d62SAndy Shevchenko 1663ff360d62SAndy Shevchenko data = intel_pinctrl_get_soc_data(pdev); 1664ff360d62SAndy Shevchenko if (IS_ERR(data)) 1665ff360d62SAndy Shevchenko return PTR_ERR(data); 1666ff360d62SAndy Shevchenko 1667ff360d62SAndy Shevchenko return intel_pinctrl_probe(pdev, data); 1668ff360d62SAndy Shevchenko } 1669ff360d62SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_uid); 1670ff360d62SAndy Shevchenko 1671ff360d62SAndy Shevchenko const struct intel_pinctrl_soc_data *intel_pinctrl_get_soc_data(struct platform_device *pdev) 1672ff360d62SAndy Shevchenko { 1673c551bd81SAndy Shevchenko const struct intel_pinctrl_soc_data * const *table; 1674924cf800SAndy Shevchenko const struct intel_pinctrl_soc_data *data = NULL; 1675c551bd81SAndy Shevchenko 1676c551bd81SAndy Shevchenko table = device_get_match_data(&pdev->dev); 1677c551bd81SAndy Shevchenko if (table) { 1678c551bd81SAndy Shevchenko struct acpi_device *adev = ACPI_COMPANION(&pdev->dev); 1679924cf800SAndy Shevchenko unsigned int i; 1680924cf800SAndy Shevchenko 1681924cf800SAndy Shevchenko for (i = 0; table[i]; i++) { 1682924cf800SAndy Shevchenko if (!strcmp(adev->pnp.unique_id, table[i]->uid)) { 1683924cf800SAndy Shevchenko data = table[i]; 1684924cf800SAndy Shevchenko break; 1685924cf800SAndy Shevchenko } 1686924cf800SAndy Shevchenko } 1687924cf800SAndy Shevchenko } else { 1688924cf800SAndy Shevchenko const struct platform_device_id *id; 1689924cf800SAndy Shevchenko 1690924cf800SAndy Shevchenko id = platform_get_device_id(pdev); 1691924cf800SAndy Shevchenko if (!id) 1692ff360d62SAndy Shevchenko return ERR_PTR(-ENODEV); 1693924cf800SAndy Shevchenko 1694c551bd81SAndy Shevchenko table = (const struct intel_pinctrl_soc_data * const *)id->driver_data; 1695924cf800SAndy Shevchenko data = table[pdev->id]; 1696924cf800SAndy Shevchenko } 1697924cf800SAndy Shevchenko 1698ff360d62SAndy Shevchenko return data ?: ERR_PTR(-ENODATA); 1699924cf800SAndy Shevchenko } 1700ff360d62SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_get_soc_data); 1701924cf800SAndy Shevchenko 17027981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP 170304035f7fSAndy Shevchenko static bool intel_pinctrl_should_save(struct intel_pinctrl *pctrl, unsigned int pin) 1704c538b943SMika Westerberg { 1705c538b943SMika Westerberg const struct pin_desc *pd = pin_desc_get(pctrl->pctldev, pin); 1706c538b943SMika Westerberg 1707c538b943SMika Westerberg if (!pd || !intel_pad_usable(pctrl, pin)) 1708c538b943SMika Westerberg return false; 1709c538b943SMika Westerberg 1710c538b943SMika Westerberg /* 1711c538b943SMika Westerberg * Only restore the pin if it is actually in use by the kernel (or 1712c538b943SMika Westerberg * by userspace). It is possible that some pins are used by the 1713c538b943SMika Westerberg * BIOS during resume and those are not always locked down so leave 1714c538b943SMika Westerberg * them alone. 1715c538b943SMika Westerberg */ 1716c538b943SMika Westerberg if (pd->mux_owner || pd->gpio_owner || 17176cb0880fSChris Chiu gpiochip_line_is_irq(&pctrl->chip, intel_pin_to_gpio(pctrl, pin))) 1718c538b943SMika Westerberg return true; 1719c538b943SMika Westerberg 1720c538b943SMika Westerberg return false; 1721c538b943SMika Westerberg } 1722c538b943SMika Westerberg 17232fef3276SBinbin Wu int intel_pinctrl_suspend_noirq(struct device *dev) 17247981c001SMika Westerberg { 1725cb035d74SWolfram Sang struct intel_pinctrl *pctrl = dev_get_drvdata(dev); 17267981c001SMika Westerberg struct intel_community_context *communities; 17277981c001SMika Westerberg struct intel_pad_context *pads; 17287981c001SMika Westerberg int i; 17297981c001SMika Westerberg 17307981c001SMika Westerberg pads = pctrl->context.pads; 17317981c001SMika Westerberg for (i = 0; i < pctrl->soc->npins; i++) { 17327981c001SMika Westerberg const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i]; 1733e57725eaSMika Westerberg void __iomem *padcfg; 17347981c001SMika Westerberg u32 val; 17357981c001SMika Westerberg 1736c538b943SMika Westerberg if (!intel_pinctrl_should_save(pctrl, desc->number)) 17377981c001SMika Westerberg continue; 17387981c001SMika Westerberg 17397981c001SMika Westerberg val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG0)); 17407981c001SMika Westerberg pads[i].padcfg0 = val & ~PADCFG0_GPIORXSTATE; 17417981c001SMika Westerberg val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG1)); 17427981c001SMika Westerberg pads[i].padcfg1 = val; 1743e57725eaSMika Westerberg 1744e57725eaSMika Westerberg padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2); 1745e57725eaSMika Westerberg if (padcfg) 1746e57725eaSMika Westerberg pads[i].padcfg2 = readl(padcfg); 17477981c001SMika Westerberg } 17487981c001SMika Westerberg 17497981c001SMika Westerberg communities = pctrl->context.communities; 17507981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 17517981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 17527981c001SMika Westerberg void __iomem *base; 175304035f7fSAndy Shevchenko unsigned int gpp; 17547981c001SMika Westerberg 17557981c001SMika Westerberg base = community->regs + community->ie_offset; 17567981c001SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) 17577981c001SMika Westerberg communities[i].intmask[gpp] = readl(base + gpp * 4); 1758a0a5f766SChris Chiu 1759a0a5f766SChris Chiu base = community->regs + community->hostown_offset; 1760a0a5f766SChris Chiu for (gpp = 0; gpp < community->ngpps; gpp++) 1761a0a5f766SChris Chiu communities[i].hostown[gpp] = readl(base + gpp * 4); 17627981c001SMika Westerberg } 17637981c001SMika Westerberg 17647981c001SMika Westerberg return 0; 17657981c001SMika Westerberg } 17662fef3276SBinbin Wu EXPORT_SYMBOL_GPL(intel_pinctrl_suspend_noirq); 17677981c001SMika Westerberg 1768942c5ea4SAndy Shevchenko static bool intel_gpio_update_reg(void __iomem *reg, u32 mask, u32 value) 1769a0a5f766SChris Chiu { 17705f61d951SAndy Shevchenko u32 curr, updated; 1771a0a5f766SChris Chiu 1772942c5ea4SAndy Shevchenko curr = readl(reg); 17735f61d951SAndy Shevchenko 1774942c5ea4SAndy Shevchenko updated = (curr & ~mask) | (value & mask); 1775942c5ea4SAndy Shevchenko if (curr == updated) 1776942c5ea4SAndy Shevchenko return false; 1777942c5ea4SAndy Shevchenko 1778942c5ea4SAndy Shevchenko writel(updated, reg); 1779942c5ea4SAndy Shevchenko return true; 1780a0a5f766SChris Chiu } 1781a0a5f766SChris Chiu 17827101e022SAndy Shevchenko static void intel_restore_hostown(struct intel_pinctrl *pctrl, unsigned int c, 17837101e022SAndy Shevchenko void __iomem *base, unsigned int gpp, u32 saved) 17847101e022SAndy Shevchenko { 17857101e022SAndy Shevchenko const struct intel_community *community = &pctrl->communities[c]; 17867101e022SAndy Shevchenko const struct intel_padgroup *padgrp = &community->gpps[gpp]; 17877101e022SAndy Shevchenko struct device *dev = pctrl->dev; 1788d1bfd022SAndy Shevchenko const char *dummy; 1789d1bfd022SAndy Shevchenko u32 requested = 0; 1790d1bfd022SAndy Shevchenko unsigned int i; 17917101e022SAndy Shevchenko 1792e5a4ab6aSAndy Shevchenko if (padgrp->gpio_base == INTEL_GPIO_BASE_NOMAP) 17937101e022SAndy Shevchenko return; 17947101e022SAndy Shevchenko 1795d1bfd022SAndy Shevchenko for_each_requested_gpio_in_range(&pctrl->chip, i, padgrp->gpio_base, padgrp->size, dummy) 1796d1bfd022SAndy Shevchenko requested |= BIT(i); 1797d1bfd022SAndy Shevchenko 1798942c5ea4SAndy Shevchenko if (!intel_gpio_update_reg(base + gpp * 4, requested, saved)) 17997101e022SAndy Shevchenko return; 18007101e022SAndy Shevchenko 1801764cfe33SAndy Shevchenko dev_dbg(dev, "restored hostown %u/%u %#08x\n", c, gpp, readl(base + gpp * 4)); 18027101e022SAndy Shevchenko } 18037101e022SAndy Shevchenko 1804471dd9a9SAndy Shevchenko static void intel_restore_intmask(struct intel_pinctrl *pctrl, unsigned int c, 1805471dd9a9SAndy Shevchenko void __iomem *base, unsigned int gpp, u32 saved) 1806471dd9a9SAndy Shevchenko { 1807471dd9a9SAndy Shevchenko struct device *dev = pctrl->dev; 1808471dd9a9SAndy Shevchenko 1809942c5ea4SAndy Shevchenko if (!intel_gpio_update_reg(base + gpp * 4, ~0U, saved)) 1810942c5ea4SAndy Shevchenko return; 1811942c5ea4SAndy Shevchenko 1812471dd9a9SAndy Shevchenko dev_dbg(dev, "restored mask %u/%u %#08x\n", c, gpp, readl(base + gpp * 4)); 1813471dd9a9SAndy Shevchenko } 1814471dd9a9SAndy Shevchenko 1815f78f152aSAndy Shevchenko static void intel_restore_padcfg(struct intel_pinctrl *pctrl, unsigned int pin, 1816f78f152aSAndy Shevchenko unsigned int reg, u32 saved) 1817f78f152aSAndy Shevchenko { 1818f78f152aSAndy Shevchenko u32 mask = (reg == PADCFG0) ? PADCFG0_GPIORXSTATE : 0; 1819f78f152aSAndy Shevchenko unsigned int n = reg / sizeof(u32); 1820f78f152aSAndy Shevchenko struct device *dev = pctrl->dev; 1821f78f152aSAndy Shevchenko void __iomem *padcfg; 1822f78f152aSAndy Shevchenko 1823f78f152aSAndy Shevchenko padcfg = intel_get_padcfg(pctrl, pin, reg); 1824f78f152aSAndy Shevchenko if (!padcfg) 1825f78f152aSAndy Shevchenko return; 1826f78f152aSAndy Shevchenko 1827942c5ea4SAndy Shevchenko if (!intel_gpio_update_reg(padcfg, ~mask, saved)) 1828f78f152aSAndy Shevchenko return; 1829f78f152aSAndy Shevchenko 1830f78f152aSAndy Shevchenko dev_dbg(dev, "restored pin %u padcfg%u %#08x\n", pin, n, readl(padcfg)); 1831f78f152aSAndy Shevchenko } 1832f78f152aSAndy Shevchenko 18332fef3276SBinbin Wu int intel_pinctrl_resume_noirq(struct device *dev) 18347981c001SMika Westerberg { 1835cb035d74SWolfram Sang struct intel_pinctrl *pctrl = dev_get_drvdata(dev); 18367981c001SMika Westerberg const struct intel_community_context *communities; 18377981c001SMika Westerberg const struct intel_pad_context *pads; 18387981c001SMika Westerberg int i; 18397981c001SMika Westerberg 18407981c001SMika Westerberg /* Mask all interrupts */ 18417981c001SMika Westerberg intel_gpio_irq_init(pctrl); 18427981c001SMika Westerberg 18437981c001SMika Westerberg pads = pctrl->context.pads; 18447981c001SMika Westerberg for (i = 0; i < pctrl->soc->npins; i++) { 18457981c001SMika Westerberg const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i]; 18467981c001SMika Westerberg 1847c538b943SMika Westerberg if (!intel_pinctrl_should_save(pctrl, desc->number)) 18487981c001SMika Westerberg continue; 18497981c001SMika Westerberg 1850f78f152aSAndy Shevchenko intel_restore_padcfg(pctrl, desc->number, PADCFG0, pads[i].padcfg0); 1851f78f152aSAndy Shevchenko intel_restore_padcfg(pctrl, desc->number, PADCFG1, pads[i].padcfg1); 1852f78f152aSAndy Shevchenko intel_restore_padcfg(pctrl, desc->number, PADCFG2, pads[i].padcfg2); 18537981c001SMika Westerberg } 18547981c001SMika Westerberg 18557981c001SMika Westerberg communities = pctrl->context.communities; 18567981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 18577981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 18587981c001SMika Westerberg void __iomem *base; 185904035f7fSAndy Shevchenko unsigned int gpp; 18607981c001SMika Westerberg 18617981c001SMika Westerberg base = community->regs + community->ie_offset; 1862471dd9a9SAndy Shevchenko for (gpp = 0; gpp < community->ngpps; gpp++) 1863471dd9a9SAndy Shevchenko intel_restore_intmask(pctrl, i, base, gpp, communities[i].intmask[gpp]); 1864a0a5f766SChris Chiu 1865a0a5f766SChris Chiu base = community->regs + community->hostown_offset; 18667101e022SAndy Shevchenko for (gpp = 0; gpp < community->ngpps; gpp++) 18677101e022SAndy Shevchenko intel_restore_hostown(pctrl, i, base, gpp, communities[i].hostown[gpp]); 18687981c001SMika Westerberg } 18697981c001SMika Westerberg 18707981c001SMika Westerberg return 0; 18717981c001SMika Westerberg } 18722fef3276SBinbin Wu EXPORT_SYMBOL_GPL(intel_pinctrl_resume_noirq); 18737981c001SMika Westerberg #endif 18747981c001SMika Westerberg 18757981c001SMika Westerberg MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>"); 18767981c001SMika Westerberg MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>"); 18777981c001SMika Westerberg MODULE_DESCRIPTION("Intel pinctrl/GPIO core driver"); 18787981c001SMika Westerberg MODULE_LICENSE("GPL v2"); 1879