17981c001SMika Westerberg /* 27981c001SMika Westerberg * Intel pinctrl/GPIO core driver. 37981c001SMika Westerberg * 47981c001SMika Westerberg * Copyright (C) 2015, Intel Corporation 57981c001SMika Westerberg * Authors: Mathias Nyman <mathias.nyman@linux.intel.com> 67981c001SMika Westerberg * Mika Westerberg <mika.westerberg@linux.intel.com> 77981c001SMika Westerberg * 87981c001SMika Westerberg * This program is free software; you can redistribute it and/or modify 97981c001SMika Westerberg * it under the terms of the GNU General Public License version 2 as 107981c001SMika Westerberg * published by the Free Software Foundation. 117981c001SMika Westerberg */ 127981c001SMika Westerberg 137981c001SMika Westerberg #include <linux/module.h> 14193b40c8SMika Westerberg #include <linux/interrupt.h> 157981c001SMika Westerberg #include <linux/gpio/driver.h> 16*e57725eaSMika Westerberg #include <linux/log2.h> 177981c001SMika Westerberg #include <linux/platform_device.h> 187981c001SMika Westerberg #include <linux/pinctrl/pinctrl.h> 197981c001SMika Westerberg #include <linux/pinctrl/pinmux.h> 207981c001SMika Westerberg #include <linux/pinctrl/pinconf.h> 217981c001SMika Westerberg #include <linux/pinctrl/pinconf-generic.h> 227981c001SMika Westerberg 23c538b943SMika Westerberg #include "../core.h" 247981c001SMika Westerberg #include "pinctrl-intel.h" 257981c001SMika Westerberg 267981c001SMika Westerberg /* Offset from regs */ 27*e57725eaSMika Westerberg #define REVID 0x000 28*e57725eaSMika Westerberg #define REVID_SHIFT 16 29*e57725eaSMika Westerberg #define REVID_MASK GENMASK(31, 16) 30*e57725eaSMika Westerberg 317981c001SMika Westerberg #define PADBAR 0x00c 327981c001SMika Westerberg #define GPI_IS 0x100 337981c001SMika Westerberg #define GPI_GPE_STS 0x140 347981c001SMika Westerberg #define GPI_GPE_EN 0x160 357981c001SMika Westerberg 367981c001SMika Westerberg #define PADOWN_BITS 4 377981c001SMika Westerberg #define PADOWN_SHIFT(p) ((p) % 8 * PADOWN_BITS) 387981c001SMika Westerberg #define PADOWN_MASK(p) (0xf << PADOWN_SHIFT(p)) 3999a735b3SQipeng Zha #define PADOWN_GPP(p) ((p) / 8) 407981c001SMika Westerberg 417981c001SMika Westerberg /* Offset from pad_regs */ 427981c001SMika Westerberg #define PADCFG0 0x000 437981c001SMika Westerberg #define PADCFG0_RXEVCFG_SHIFT 25 447981c001SMika Westerberg #define PADCFG0_RXEVCFG_MASK (3 << PADCFG0_RXEVCFG_SHIFT) 457981c001SMika Westerberg #define PADCFG0_RXEVCFG_LEVEL 0 467981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE 1 477981c001SMika Westerberg #define PADCFG0_RXEVCFG_DISABLED 2 487981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE_BOTH 3 49*e57725eaSMika Westerberg #define PADCFG0_PREGFRXSEL BIT(24) 507981c001SMika Westerberg #define PADCFG0_RXINV BIT(23) 517981c001SMika Westerberg #define PADCFG0_GPIROUTIOXAPIC BIT(20) 527981c001SMika Westerberg #define PADCFG0_GPIROUTSCI BIT(19) 537981c001SMika Westerberg #define PADCFG0_GPIROUTSMI BIT(18) 547981c001SMika Westerberg #define PADCFG0_GPIROUTNMI BIT(17) 557981c001SMika Westerberg #define PADCFG0_PMODE_SHIFT 10 567981c001SMika Westerberg #define PADCFG0_PMODE_MASK (0xf << PADCFG0_PMODE_SHIFT) 577981c001SMika Westerberg #define PADCFG0_GPIORXDIS BIT(9) 587981c001SMika Westerberg #define PADCFG0_GPIOTXDIS BIT(8) 597981c001SMika Westerberg #define PADCFG0_GPIORXSTATE BIT(1) 607981c001SMika Westerberg #define PADCFG0_GPIOTXSTATE BIT(0) 617981c001SMika Westerberg 627981c001SMika Westerberg #define PADCFG1 0x004 637981c001SMika Westerberg #define PADCFG1_TERM_UP BIT(13) 647981c001SMika Westerberg #define PADCFG1_TERM_SHIFT 10 657981c001SMika Westerberg #define PADCFG1_TERM_MASK (7 << PADCFG1_TERM_SHIFT) 667981c001SMika Westerberg #define PADCFG1_TERM_20K 4 677981c001SMika Westerberg #define PADCFG1_TERM_2K 3 687981c001SMika Westerberg #define PADCFG1_TERM_5K 2 697981c001SMika Westerberg #define PADCFG1_TERM_1K 1 707981c001SMika Westerberg 71*e57725eaSMika Westerberg #define PADCFG2 0x008 72*e57725eaSMika Westerberg #define PADCFG2_DEBEN BIT(0) 73*e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_SHIFT 1 74*e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_MASK GENMASK(4, 1) 75*e57725eaSMika Westerberg 76*e57725eaSMika Westerberg #define DEBOUNCE_PERIOD 31250 /* ns */ 77*e57725eaSMika Westerberg 787981c001SMika Westerberg struct intel_pad_context { 797981c001SMika Westerberg u32 padcfg0; 807981c001SMika Westerberg u32 padcfg1; 81*e57725eaSMika Westerberg u32 padcfg2; 827981c001SMika Westerberg }; 837981c001SMika Westerberg 847981c001SMika Westerberg struct intel_community_context { 857981c001SMika Westerberg u32 *intmask; 867981c001SMika Westerberg }; 877981c001SMika Westerberg 887981c001SMika Westerberg struct intel_pinctrl_context { 897981c001SMika Westerberg struct intel_pad_context *pads; 907981c001SMika Westerberg struct intel_community_context *communities; 917981c001SMika Westerberg }; 927981c001SMika Westerberg 937981c001SMika Westerberg /** 947981c001SMika Westerberg * struct intel_pinctrl - Intel pinctrl private structure 957981c001SMika Westerberg * @dev: Pointer to the device structure 967981c001SMika Westerberg * @lock: Lock to serialize register access 977981c001SMika Westerberg * @pctldesc: Pin controller description 987981c001SMika Westerberg * @pctldev: Pointer to the pin controller device 997981c001SMika Westerberg * @chip: GPIO chip in this pin controller 1007981c001SMika Westerberg * @soc: SoC/PCH specific pin configuration data 1017981c001SMika Westerberg * @communities: All communities in this pin controller 1027981c001SMika Westerberg * @ncommunities: Number of communities in this pin controller 1037981c001SMika Westerberg * @context: Configuration saved over system sleep 10401dabe91SNilesh Bacchewar * @irq: pinctrl/GPIO chip irq number 1057981c001SMika Westerberg */ 1067981c001SMika Westerberg struct intel_pinctrl { 1077981c001SMika Westerberg struct device *dev; 10827d9098cSMika Westerberg raw_spinlock_t lock; 1097981c001SMika Westerberg struct pinctrl_desc pctldesc; 1107981c001SMika Westerberg struct pinctrl_dev *pctldev; 1117981c001SMika Westerberg struct gpio_chip chip; 1127981c001SMika Westerberg const struct intel_pinctrl_soc_data *soc; 1137981c001SMika Westerberg struct intel_community *communities; 1147981c001SMika Westerberg size_t ncommunities; 1157981c001SMika Westerberg struct intel_pinctrl_context context; 11601dabe91SNilesh Bacchewar int irq; 1177981c001SMika Westerberg }; 1187981c001SMika Westerberg 1197981c001SMika Westerberg #define pin_to_padno(c, p) ((p) - (c)->pin_base) 1207981c001SMika Westerberg 1217981c001SMika Westerberg static struct intel_community *intel_get_community(struct intel_pinctrl *pctrl, 1227981c001SMika Westerberg unsigned pin) 1237981c001SMika Westerberg { 1247981c001SMika Westerberg struct intel_community *community; 1257981c001SMika Westerberg int i; 1267981c001SMika Westerberg 1277981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1287981c001SMika Westerberg community = &pctrl->communities[i]; 1297981c001SMika Westerberg if (pin >= community->pin_base && 1307981c001SMika Westerberg pin < community->pin_base + community->npins) 1317981c001SMika Westerberg return community; 1327981c001SMika Westerberg } 1337981c001SMika Westerberg 1347981c001SMika Westerberg dev_warn(pctrl->dev, "failed to find community for pin %u\n", pin); 1357981c001SMika Westerberg return NULL; 1367981c001SMika Westerberg } 1377981c001SMika Westerberg 1387981c001SMika Westerberg static void __iomem *intel_get_padcfg(struct intel_pinctrl *pctrl, unsigned pin, 1397981c001SMika Westerberg unsigned reg) 1407981c001SMika Westerberg { 1417981c001SMika Westerberg const struct intel_community *community; 1427981c001SMika Westerberg unsigned padno; 143*e57725eaSMika Westerberg size_t nregs; 1447981c001SMika Westerberg 1457981c001SMika Westerberg community = intel_get_community(pctrl, pin); 1467981c001SMika Westerberg if (!community) 1477981c001SMika Westerberg return NULL; 1487981c001SMika Westerberg 1497981c001SMika Westerberg padno = pin_to_padno(community, pin); 150*e57725eaSMika Westerberg nregs = (community->features & PINCTRL_FEATURE_DEBOUNCE) ? 4 : 2; 151*e57725eaSMika Westerberg 152*e57725eaSMika Westerberg if (reg == PADCFG2 && !(community->features & PINCTRL_FEATURE_DEBOUNCE)) 153*e57725eaSMika Westerberg return NULL; 154*e57725eaSMika Westerberg 155*e57725eaSMika Westerberg return community->pad_regs + reg + padno * nregs * 4; 1567981c001SMika Westerberg } 1577981c001SMika Westerberg 1587981c001SMika Westerberg static bool intel_pad_owned_by_host(struct intel_pinctrl *pctrl, unsigned pin) 1597981c001SMika Westerberg { 1607981c001SMika Westerberg const struct intel_community *community; 16199a735b3SQipeng Zha unsigned padno, gpp, offset, group; 1627981c001SMika Westerberg void __iomem *padown; 1637981c001SMika Westerberg 1647981c001SMika Westerberg community = intel_get_community(pctrl, pin); 1657981c001SMika Westerberg if (!community) 1667981c001SMika Westerberg return false; 1677981c001SMika Westerberg if (!community->padown_offset) 1687981c001SMika Westerberg return true; 1697981c001SMika Westerberg 1707981c001SMika Westerberg padno = pin_to_padno(community, pin); 17199a735b3SQipeng Zha group = padno / community->gpp_size; 17299a735b3SQipeng Zha gpp = PADOWN_GPP(padno % community->gpp_size); 17399a735b3SQipeng Zha offset = community->padown_offset + 0x10 * group + gpp * 4; 1747981c001SMika Westerberg padown = community->regs + offset; 1757981c001SMika Westerberg 1767981c001SMika Westerberg return !(readl(padown) & PADOWN_MASK(padno)); 1777981c001SMika Westerberg } 1787981c001SMika Westerberg 1794341e8a5SMika Westerberg static bool intel_pad_acpi_mode(struct intel_pinctrl *pctrl, unsigned pin) 1807981c001SMika Westerberg { 1817981c001SMika Westerberg const struct intel_community *community; 1827981c001SMika Westerberg unsigned padno, gpp, offset; 1837981c001SMika Westerberg void __iomem *hostown; 1847981c001SMika Westerberg 1857981c001SMika Westerberg community = intel_get_community(pctrl, pin); 1867981c001SMika Westerberg if (!community) 1877981c001SMika Westerberg return true; 1887981c001SMika Westerberg if (!community->hostown_offset) 1897981c001SMika Westerberg return false; 1907981c001SMika Westerberg 1917981c001SMika Westerberg padno = pin_to_padno(community, pin); 192618a919bSQipeng Zha gpp = padno / community->gpp_size; 1937981c001SMika Westerberg offset = community->hostown_offset + gpp * 4; 1947981c001SMika Westerberg hostown = community->regs + offset; 1957981c001SMika Westerberg 196618a919bSQipeng Zha return !(readl(hostown) & BIT(padno % community->gpp_size)); 1977981c001SMika Westerberg } 1987981c001SMika Westerberg 1997981c001SMika Westerberg static bool intel_pad_locked(struct intel_pinctrl *pctrl, unsigned pin) 2007981c001SMika Westerberg { 2017981c001SMika Westerberg struct intel_community *community; 2027981c001SMika Westerberg unsigned padno, gpp, offset; 2037981c001SMika Westerberg u32 value; 2047981c001SMika Westerberg 2057981c001SMika Westerberg community = intel_get_community(pctrl, pin); 2067981c001SMika Westerberg if (!community) 2077981c001SMika Westerberg return true; 2087981c001SMika Westerberg if (!community->padcfglock_offset) 2097981c001SMika Westerberg return false; 2107981c001SMika Westerberg 2117981c001SMika Westerberg padno = pin_to_padno(community, pin); 212618a919bSQipeng Zha gpp = padno / community->gpp_size; 2137981c001SMika Westerberg 2147981c001SMika Westerberg /* 2157981c001SMika Westerberg * If PADCFGLOCK and PADCFGLOCKTX bits are both clear for this pad, 2167981c001SMika Westerberg * the pad is considered unlocked. Any other case means that it is 2177981c001SMika Westerberg * either fully or partially locked and we don't touch it. 2187981c001SMika Westerberg */ 2197981c001SMika Westerberg offset = community->padcfglock_offset + gpp * 8; 2207981c001SMika Westerberg value = readl(community->regs + offset); 221618a919bSQipeng Zha if (value & BIT(pin % community->gpp_size)) 2227981c001SMika Westerberg return true; 2237981c001SMika Westerberg 2247981c001SMika Westerberg offset = community->padcfglock_offset + 4 + gpp * 8; 2257981c001SMika Westerberg value = readl(community->regs + offset); 226618a919bSQipeng Zha if (value & BIT(pin % community->gpp_size)) 2277981c001SMika Westerberg return true; 2287981c001SMika Westerberg 2297981c001SMika Westerberg return false; 2307981c001SMika Westerberg } 2317981c001SMika Westerberg 2327981c001SMika Westerberg static bool intel_pad_usable(struct intel_pinctrl *pctrl, unsigned pin) 2337981c001SMika Westerberg { 2347981c001SMika Westerberg return intel_pad_owned_by_host(pctrl, pin) && 2357981c001SMika Westerberg !intel_pad_locked(pctrl, pin); 2367981c001SMika Westerberg } 2377981c001SMika Westerberg 2387981c001SMika Westerberg static int intel_get_groups_count(struct pinctrl_dev *pctldev) 2397981c001SMika Westerberg { 2407981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2417981c001SMika Westerberg 2427981c001SMika Westerberg return pctrl->soc->ngroups; 2437981c001SMika Westerberg } 2447981c001SMika Westerberg 2457981c001SMika Westerberg static const char *intel_get_group_name(struct pinctrl_dev *pctldev, 2467981c001SMika Westerberg unsigned group) 2477981c001SMika Westerberg { 2487981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2497981c001SMika Westerberg 2507981c001SMika Westerberg return pctrl->soc->groups[group].name; 2517981c001SMika Westerberg } 2527981c001SMika Westerberg 2537981c001SMika Westerberg static int intel_get_group_pins(struct pinctrl_dev *pctldev, unsigned group, 2547981c001SMika Westerberg const unsigned **pins, unsigned *npins) 2557981c001SMika Westerberg { 2567981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2577981c001SMika Westerberg 2587981c001SMika Westerberg *pins = pctrl->soc->groups[group].pins; 2597981c001SMika Westerberg *npins = pctrl->soc->groups[group].npins; 2607981c001SMika Westerberg return 0; 2617981c001SMika Westerberg } 2627981c001SMika Westerberg 2637981c001SMika Westerberg static void intel_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s, 2647981c001SMika Westerberg unsigned pin) 2657981c001SMika Westerberg { 2667981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 267*e57725eaSMika Westerberg void __iomem *padcfg; 2687981c001SMika Westerberg u32 cfg0, cfg1, mode; 2697981c001SMika Westerberg bool locked, acpi; 2707981c001SMika Westerberg 2717981c001SMika Westerberg if (!intel_pad_owned_by_host(pctrl, pin)) { 2727981c001SMika Westerberg seq_puts(s, "not available"); 2737981c001SMika Westerberg return; 2747981c001SMika Westerberg } 2757981c001SMika Westerberg 2767981c001SMika Westerberg cfg0 = readl(intel_get_padcfg(pctrl, pin, PADCFG0)); 2777981c001SMika Westerberg cfg1 = readl(intel_get_padcfg(pctrl, pin, PADCFG1)); 2787981c001SMika Westerberg 2797981c001SMika Westerberg mode = (cfg0 & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT; 2807981c001SMika Westerberg if (!mode) 2817981c001SMika Westerberg seq_puts(s, "GPIO "); 2827981c001SMika Westerberg else 2837981c001SMika Westerberg seq_printf(s, "mode %d ", mode); 2847981c001SMika Westerberg 2857981c001SMika Westerberg seq_printf(s, "0x%08x 0x%08x", cfg0, cfg1); 2867981c001SMika Westerberg 287*e57725eaSMika Westerberg /* Dump the additional PADCFG registers if available */ 288*e57725eaSMika Westerberg padcfg = intel_get_padcfg(pctrl, pin, PADCFG2); 289*e57725eaSMika Westerberg if (padcfg) 290*e57725eaSMika Westerberg seq_printf(s, " 0x%08x", readl(padcfg)); 291*e57725eaSMika Westerberg 2927981c001SMika Westerberg locked = intel_pad_locked(pctrl, pin); 2934341e8a5SMika Westerberg acpi = intel_pad_acpi_mode(pctrl, pin); 2947981c001SMika Westerberg 2957981c001SMika Westerberg if (locked || acpi) { 2967981c001SMika Westerberg seq_puts(s, " ["); 2977981c001SMika Westerberg if (locked) { 2987981c001SMika Westerberg seq_puts(s, "LOCKED"); 2997981c001SMika Westerberg if (acpi) 3007981c001SMika Westerberg seq_puts(s, ", "); 3017981c001SMika Westerberg } 3027981c001SMika Westerberg if (acpi) 3037981c001SMika Westerberg seq_puts(s, "ACPI"); 3047981c001SMika Westerberg seq_puts(s, "]"); 3057981c001SMika Westerberg } 3067981c001SMika Westerberg } 3077981c001SMika Westerberg 3087981c001SMika Westerberg static const struct pinctrl_ops intel_pinctrl_ops = { 3097981c001SMika Westerberg .get_groups_count = intel_get_groups_count, 3107981c001SMika Westerberg .get_group_name = intel_get_group_name, 3117981c001SMika Westerberg .get_group_pins = intel_get_group_pins, 3127981c001SMika Westerberg .pin_dbg_show = intel_pin_dbg_show, 3137981c001SMika Westerberg }; 3147981c001SMika Westerberg 3157981c001SMika Westerberg static int intel_get_functions_count(struct pinctrl_dev *pctldev) 3167981c001SMika Westerberg { 3177981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3187981c001SMika Westerberg 3197981c001SMika Westerberg return pctrl->soc->nfunctions; 3207981c001SMika Westerberg } 3217981c001SMika Westerberg 3227981c001SMika Westerberg static const char *intel_get_function_name(struct pinctrl_dev *pctldev, 3237981c001SMika Westerberg unsigned function) 3247981c001SMika Westerberg { 3257981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3267981c001SMika Westerberg 3277981c001SMika Westerberg return pctrl->soc->functions[function].name; 3287981c001SMika Westerberg } 3297981c001SMika Westerberg 3307981c001SMika Westerberg static int intel_get_function_groups(struct pinctrl_dev *pctldev, 3317981c001SMika Westerberg unsigned function, 3327981c001SMika Westerberg const char * const **groups, 3337981c001SMika Westerberg unsigned * const ngroups) 3347981c001SMika Westerberg { 3357981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3367981c001SMika Westerberg 3377981c001SMika Westerberg *groups = pctrl->soc->functions[function].groups; 3387981c001SMika Westerberg *ngroups = pctrl->soc->functions[function].ngroups; 3397981c001SMika Westerberg return 0; 3407981c001SMika Westerberg } 3417981c001SMika Westerberg 3427981c001SMika Westerberg static int intel_pinmux_set_mux(struct pinctrl_dev *pctldev, unsigned function, 3437981c001SMika Westerberg unsigned group) 3447981c001SMika Westerberg { 3457981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3467981c001SMika Westerberg const struct intel_pingroup *grp = &pctrl->soc->groups[group]; 3477981c001SMika Westerberg unsigned long flags; 3487981c001SMika Westerberg int i; 3497981c001SMika Westerberg 35027d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 3517981c001SMika Westerberg 3527981c001SMika Westerberg /* 3537981c001SMika Westerberg * All pins in the groups needs to be accessible and writable 3547981c001SMika Westerberg * before we can enable the mux for this group. 3557981c001SMika Westerberg */ 3567981c001SMika Westerberg for (i = 0; i < grp->npins; i++) { 3577981c001SMika Westerberg if (!intel_pad_usable(pctrl, grp->pins[i])) { 35827d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 3597981c001SMika Westerberg return -EBUSY; 3607981c001SMika Westerberg } 3617981c001SMika Westerberg } 3627981c001SMika Westerberg 3637981c001SMika Westerberg /* Now enable the mux setting for each pin in the group */ 3647981c001SMika Westerberg for (i = 0; i < grp->npins; i++) { 3657981c001SMika Westerberg void __iomem *padcfg0; 3667981c001SMika Westerberg u32 value; 3677981c001SMika Westerberg 3687981c001SMika Westerberg padcfg0 = intel_get_padcfg(pctrl, grp->pins[i], PADCFG0); 3697981c001SMika Westerberg value = readl(padcfg0); 3707981c001SMika Westerberg 3717981c001SMika Westerberg value &= ~PADCFG0_PMODE_MASK; 3727981c001SMika Westerberg value |= grp->mode << PADCFG0_PMODE_SHIFT; 3737981c001SMika Westerberg 3747981c001SMika Westerberg writel(value, padcfg0); 3757981c001SMika Westerberg } 3767981c001SMika Westerberg 37727d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 3787981c001SMika Westerberg 3797981c001SMika Westerberg return 0; 3807981c001SMika Westerberg } 3817981c001SMika Westerberg 38217fab473SAndy Shevchenko static void __intel_gpio_set_direction(void __iomem *padcfg0, bool input) 38317fab473SAndy Shevchenko { 38417fab473SAndy Shevchenko u32 value; 38517fab473SAndy Shevchenko 38617fab473SAndy Shevchenko value = readl(padcfg0); 38717fab473SAndy Shevchenko if (input) { 38817fab473SAndy Shevchenko value &= ~PADCFG0_GPIORXDIS; 38917fab473SAndy Shevchenko value |= PADCFG0_GPIOTXDIS; 39017fab473SAndy Shevchenko } else { 39117fab473SAndy Shevchenko value &= ~PADCFG0_GPIOTXDIS; 39217fab473SAndy Shevchenko value |= PADCFG0_GPIORXDIS; 39317fab473SAndy Shevchenko } 39417fab473SAndy Shevchenko writel(value, padcfg0); 39517fab473SAndy Shevchenko } 39617fab473SAndy Shevchenko 3977981c001SMika Westerberg static int intel_gpio_request_enable(struct pinctrl_dev *pctldev, 3987981c001SMika Westerberg struct pinctrl_gpio_range *range, 3997981c001SMika Westerberg unsigned pin) 4007981c001SMika Westerberg { 4017981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 4027981c001SMika Westerberg void __iomem *padcfg0; 4037981c001SMika Westerberg unsigned long flags; 4047981c001SMika Westerberg u32 value; 4057981c001SMika Westerberg 40627d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 4077981c001SMika Westerberg 4087981c001SMika Westerberg if (!intel_pad_usable(pctrl, pin)) { 40927d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4107981c001SMika Westerberg return -EBUSY; 4117981c001SMika Westerberg } 4127981c001SMika Westerberg 4137981c001SMika Westerberg padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 4147981c001SMika Westerberg /* Put the pad into GPIO mode */ 4157981c001SMika Westerberg value = readl(padcfg0) & ~PADCFG0_PMODE_MASK; 4167981c001SMika Westerberg /* Disable SCI/SMI/NMI generation */ 4177981c001SMika Westerberg value &= ~(PADCFG0_GPIROUTIOXAPIC | PADCFG0_GPIROUTSCI); 4187981c001SMika Westerberg value &= ~(PADCFG0_GPIROUTSMI | PADCFG0_GPIROUTNMI); 4197981c001SMika Westerberg writel(value, padcfg0); 4207981c001SMika Westerberg 42117fab473SAndy Shevchenko /* Disable TX buffer and enable RX (this will be input) */ 42217fab473SAndy Shevchenko __intel_gpio_set_direction(padcfg0, true); 42317fab473SAndy Shevchenko 42427d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4257981c001SMika Westerberg 4267981c001SMika Westerberg return 0; 4277981c001SMika Westerberg } 4287981c001SMika Westerberg 4297981c001SMika Westerberg static int intel_gpio_set_direction(struct pinctrl_dev *pctldev, 4307981c001SMika Westerberg struct pinctrl_gpio_range *range, 4317981c001SMika Westerberg unsigned pin, bool input) 4327981c001SMika Westerberg { 4337981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 4347981c001SMika Westerberg void __iomem *padcfg0; 4357981c001SMika Westerberg unsigned long flags; 4367981c001SMika Westerberg 43727d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 4387981c001SMika Westerberg 4397981c001SMika Westerberg padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 44017fab473SAndy Shevchenko __intel_gpio_set_direction(padcfg0, input); 4417981c001SMika Westerberg 44227d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4437981c001SMika Westerberg 4447981c001SMika Westerberg return 0; 4457981c001SMika Westerberg } 4467981c001SMika Westerberg 4477981c001SMika Westerberg static const struct pinmux_ops intel_pinmux_ops = { 4487981c001SMika Westerberg .get_functions_count = intel_get_functions_count, 4497981c001SMika Westerberg .get_function_name = intel_get_function_name, 4507981c001SMika Westerberg .get_function_groups = intel_get_function_groups, 4517981c001SMika Westerberg .set_mux = intel_pinmux_set_mux, 4527981c001SMika Westerberg .gpio_request_enable = intel_gpio_request_enable, 4537981c001SMika Westerberg .gpio_set_direction = intel_gpio_set_direction, 4547981c001SMika Westerberg }; 4557981c001SMika Westerberg 4567981c001SMika Westerberg static int intel_config_get(struct pinctrl_dev *pctldev, unsigned pin, 4577981c001SMika Westerberg unsigned long *config) 4587981c001SMika Westerberg { 4597981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 4607981c001SMika Westerberg enum pin_config_param param = pinconf_to_config_param(*config); 4617981c001SMika Westerberg u32 value, term; 462*e57725eaSMika Westerberg u32 arg = 0; 4637981c001SMika Westerberg 4647981c001SMika Westerberg if (!intel_pad_owned_by_host(pctrl, pin)) 4657981c001SMika Westerberg return -ENOTSUPP; 4667981c001SMika Westerberg 4677981c001SMika Westerberg value = readl(intel_get_padcfg(pctrl, pin, PADCFG1)); 4687981c001SMika Westerberg term = (value & PADCFG1_TERM_MASK) >> PADCFG1_TERM_SHIFT; 4697981c001SMika Westerberg 4707981c001SMika Westerberg switch (param) { 4717981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 4727981c001SMika Westerberg if (term) 4737981c001SMika Westerberg return -EINVAL; 4747981c001SMika Westerberg break; 4757981c001SMika Westerberg 4767981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 4777981c001SMika Westerberg if (!term || !(value & PADCFG1_TERM_UP)) 4787981c001SMika Westerberg return -EINVAL; 4797981c001SMika Westerberg 4807981c001SMika Westerberg switch (term) { 4817981c001SMika Westerberg case PADCFG1_TERM_1K: 4827981c001SMika Westerberg arg = 1000; 4837981c001SMika Westerberg break; 4847981c001SMika Westerberg case PADCFG1_TERM_2K: 4857981c001SMika Westerberg arg = 2000; 4867981c001SMika Westerberg break; 4877981c001SMika Westerberg case PADCFG1_TERM_5K: 4887981c001SMika Westerberg arg = 5000; 4897981c001SMika Westerberg break; 4907981c001SMika Westerberg case PADCFG1_TERM_20K: 4917981c001SMika Westerberg arg = 20000; 4927981c001SMika Westerberg break; 4937981c001SMika Westerberg } 4947981c001SMika Westerberg 4957981c001SMika Westerberg break; 4967981c001SMika Westerberg 4977981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 4987981c001SMika Westerberg if (!term || value & PADCFG1_TERM_UP) 4997981c001SMika Westerberg return -EINVAL; 5007981c001SMika Westerberg 5017981c001SMika Westerberg switch (term) { 5027981c001SMika Westerberg case PADCFG1_TERM_5K: 5037981c001SMika Westerberg arg = 5000; 5047981c001SMika Westerberg break; 5057981c001SMika Westerberg case PADCFG1_TERM_20K: 5067981c001SMika Westerberg arg = 20000; 5077981c001SMika Westerberg break; 5087981c001SMika Westerberg } 5097981c001SMika Westerberg 5107981c001SMika Westerberg break; 5117981c001SMika Westerberg 512*e57725eaSMika Westerberg case PIN_CONFIG_INPUT_DEBOUNCE: { 513*e57725eaSMika Westerberg void __iomem *padcfg2; 514*e57725eaSMika Westerberg u32 v; 515*e57725eaSMika Westerberg 516*e57725eaSMika Westerberg padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2); 517*e57725eaSMika Westerberg if (!padcfg2) 518*e57725eaSMika Westerberg return -ENOTSUPP; 519*e57725eaSMika Westerberg 520*e57725eaSMika Westerberg v = readl(padcfg2); 521*e57725eaSMika Westerberg if (!(v & PADCFG2_DEBEN)) 522*e57725eaSMika Westerberg return -EINVAL; 523*e57725eaSMika Westerberg 524*e57725eaSMika Westerberg v = (v & PADCFG2_DEBOUNCE_MASK) >> PADCFG2_DEBOUNCE_SHIFT; 525*e57725eaSMika Westerberg arg = BIT(v) * DEBOUNCE_PERIOD / 1000; 526*e57725eaSMika Westerberg 527*e57725eaSMika Westerberg break; 528*e57725eaSMika Westerberg } 529*e57725eaSMika Westerberg 5307981c001SMika Westerberg default: 5317981c001SMika Westerberg return -ENOTSUPP; 5327981c001SMika Westerberg } 5337981c001SMika Westerberg 5347981c001SMika Westerberg *config = pinconf_to_config_packed(param, arg); 5357981c001SMika Westerberg return 0; 5367981c001SMika Westerberg } 5377981c001SMika Westerberg 5387981c001SMika Westerberg static int intel_config_set_pull(struct intel_pinctrl *pctrl, unsigned pin, 5397981c001SMika Westerberg unsigned long config) 5407981c001SMika Westerberg { 5417981c001SMika Westerberg unsigned param = pinconf_to_config_param(config); 5427981c001SMika Westerberg unsigned arg = pinconf_to_config_argument(config); 5437981c001SMika Westerberg void __iomem *padcfg1; 5447981c001SMika Westerberg unsigned long flags; 5457981c001SMika Westerberg int ret = 0; 5467981c001SMika Westerberg u32 value; 5477981c001SMika Westerberg 54827d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 5497981c001SMika Westerberg 5507981c001SMika Westerberg padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1); 5517981c001SMika Westerberg value = readl(padcfg1); 5527981c001SMika Westerberg 5537981c001SMika Westerberg switch (param) { 5547981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 5557981c001SMika Westerberg value &= ~(PADCFG1_TERM_MASK | PADCFG1_TERM_UP); 5567981c001SMika Westerberg break; 5577981c001SMika Westerberg 5587981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 5597981c001SMika Westerberg value &= ~PADCFG1_TERM_MASK; 5607981c001SMika Westerberg 5617981c001SMika Westerberg value |= PADCFG1_TERM_UP; 5627981c001SMika Westerberg 5637981c001SMika Westerberg switch (arg) { 5647981c001SMika Westerberg case 20000: 5657981c001SMika Westerberg value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT; 5667981c001SMika Westerberg break; 5677981c001SMika Westerberg case 5000: 5687981c001SMika Westerberg value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT; 5697981c001SMika Westerberg break; 5707981c001SMika Westerberg case 2000: 5717981c001SMika Westerberg value |= PADCFG1_TERM_2K << PADCFG1_TERM_SHIFT; 5727981c001SMika Westerberg break; 5737981c001SMika Westerberg case 1000: 5747981c001SMika Westerberg value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT; 5757981c001SMika Westerberg break; 5767981c001SMika Westerberg default: 5777981c001SMika Westerberg ret = -EINVAL; 5787981c001SMika Westerberg } 5797981c001SMika Westerberg 5807981c001SMika Westerberg break; 5817981c001SMika Westerberg 5827981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 5837981c001SMika Westerberg value &= ~(PADCFG1_TERM_UP | PADCFG1_TERM_MASK); 5847981c001SMika Westerberg 5857981c001SMika Westerberg switch (arg) { 5867981c001SMika Westerberg case 20000: 5877981c001SMika Westerberg value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT; 5887981c001SMika Westerberg break; 5897981c001SMika Westerberg case 5000: 5907981c001SMika Westerberg value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT; 5917981c001SMika Westerberg break; 5927981c001SMika Westerberg default: 5937981c001SMika Westerberg ret = -EINVAL; 5947981c001SMika Westerberg } 5957981c001SMika Westerberg 5967981c001SMika Westerberg break; 5977981c001SMika Westerberg } 5987981c001SMika Westerberg 5997981c001SMika Westerberg if (!ret) 6007981c001SMika Westerberg writel(value, padcfg1); 6017981c001SMika Westerberg 60227d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 6037981c001SMika Westerberg 6047981c001SMika Westerberg return ret; 6057981c001SMika Westerberg } 6067981c001SMika Westerberg 607*e57725eaSMika Westerberg static int intel_config_set_debounce(struct intel_pinctrl *pctrl, unsigned pin, 608*e57725eaSMika Westerberg unsigned debounce) 609*e57725eaSMika Westerberg { 610*e57725eaSMika Westerberg void __iomem *padcfg0, *padcfg2; 611*e57725eaSMika Westerberg unsigned long flags; 612*e57725eaSMika Westerberg u32 value0, value2; 613*e57725eaSMika Westerberg int ret = 0; 614*e57725eaSMika Westerberg 615*e57725eaSMika Westerberg padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2); 616*e57725eaSMika Westerberg if (!padcfg2) 617*e57725eaSMika Westerberg return -ENOTSUPP; 618*e57725eaSMika Westerberg 619*e57725eaSMika Westerberg padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 620*e57725eaSMika Westerberg 621*e57725eaSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 622*e57725eaSMika Westerberg 623*e57725eaSMika Westerberg value0 = readl(padcfg0); 624*e57725eaSMika Westerberg value2 = readl(padcfg2); 625*e57725eaSMika Westerberg 626*e57725eaSMika Westerberg /* Disable glitch filter and debouncer */ 627*e57725eaSMika Westerberg value0 &= ~PADCFG0_PREGFRXSEL; 628*e57725eaSMika Westerberg value2 &= ~(PADCFG2_DEBEN | PADCFG2_DEBOUNCE_MASK); 629*e57725eaSMika Westerberg 630*e57725eaSMika Westerberg if (debounce) { 631*e57725eaSMika Westerberg unsigned long v; 632*e57725eaSMika Westerberg 633*e57725eaSMika Westerberg v = order_base_2(debounce * 1000 / DEBOUNCE_PERIOD); 634*e57725eaSMika Westerberg if (v < 3 || v > 15) { 635*e57725eaSMika Westerberg ret = -EINVAL; 636*e57725eaSMika Westerberg goto exit_unlock; 637*e57725eaSMika Westerberg } else { 638*e57725eaSMika Westerberg /* Enable glitch filter and debouncer */ 639*e57725eaSMika Westerberg value0 |= PADCFG0_PREGFRXSEL; 640*e57725eaSMika Westerberg value2 |= v << PADCFG2_DEBOUNCE_SHIFT; 641*e57725eaSMika Westerberg value2 |= PADCFG2_DEBEN; 642*e57725eaSMika Westerberg } 643*e57725eaSMika Westerberg } 644*e57725eaSMika Westerberg 645*e57725eaSMika Westerberg writel(value0, padcfg0); 646*e57725eaSMika Westerberg writel(value2, padcfg2); 647*e57725eaSMika Westerberg 648*e57725eaSMika Westerberg exit_unlock: 649*e57725eaSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 650*e57725eaSMika Westerberg 651*e57725eaSMika Westerberg return ret; 652*e57725eaSMika Westerberg } 653*e57725eaSMika Westerberg 6547981c001SMika Westerberg static int intel_config_set(struct pinctrl_dev *pctldev, unsigned pin, 6557981c001SMika Westerberg unsigned long *configs, unsigned nconfigs) 6567981c001SMika Westerberg { 6577981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 6587981c001SMika Westerberg int i, ret; 6597981c001SMika Westerberg 6607981c001SMika Westerberg if (!intel_pad_usable(pctrl, pin)) 6617981c001SMika Westerberg return -ENOTSUPP; 6627981c001SMika Westerberg 6637981c001SMika Westerberg for (i = 0; i < nconfigs; i++) { 6647981c001SMika Westerberg switch (pinconf_to_config_param(configs[i])) { 6657981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 6667981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 6677981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 6687981c001SMika Westerberg ret = intel_config_set_pull(pctrl, pin, configs[i]); 6697981c001SMika Westerberg if (ret) 6707981c001SMika Westerberg return ret; 6717981c001SMika Westerberg break; 6727981c001SMika Westerberg 673*e57725eaSMika Westerberg case PIN_CONFIG_INPUT_DEBOUNCE: 674*e57725eaSMika Westerberg ret = intel_config_set_debounce(pctrl, pin, 675*e57725eaSMika Westerberg pinconf_to_config_argument(configs[i])); 676*e57725eaSMika Westerberg if (ret) 677*e57725eaSMika Westerberg return ret; 678*e57725eaSMika Westerberg break; 679*e57725eaSMika Westerberg 6807981c001SMika Westerberg default: 6817981c001SMika Westerberg return -ENOTSUPP; 6827981c001SMika Westerberg } 6837981c001SMika Westerberg } 6847981c001SMika Westerberg 6857981c001SMika Westerberg return 0; 6867981c001SMika Westerberg } 6877981c001SMika Westerberg 6887981c001SMika Westerberg static const struct pinconf_ops intel_pinconf_ops = { 6897981c001SMika Westerberg .is_generic = true, 6907981c001SMika Westerberg .pin_config_get = intel_config_get, 6917981c001SMika Westerberg .pin_config_set = intel_config_set, 6927981c001SMika Westerberg }; 6937981c001SMika Westerberg 6947981c001SMika Westerberg static const struct pinctrl_desc intel_pinctrl_desc = { 6957981c001SMika Westerberg .pctlops = &intel_pinctrl_ops, 6967981c001SMika Westerberg .pmxops = &intel_pinmux_ops, 6977981c001SMika Westerberg .confops = &intel_pinconf_ops, 6987981c001SMika Westerberg .owner = THIS_MODULE, 6997981c001SMika Westerberg }; 7007981c001SMika Westerberg 7017981c001SMika Westerberg static int intel_gpio_get(struct gpio_chip *chip, unsigned offset) 7027981c001SMika Westerberg { 703acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(chip); 7047981c001SMika Westerberg void __iomem *reg; 7057981c001SMika Westerberg 7067981c001SMika Westerberg reg = intel_get_padcfg(pctrl, offset, PADCFG0); 7077981c001SMika Westerberg if (!reg) 7087981c001SMika Westerberg return -EINVAL; 7097981c001SMika Westerberg 7107981c001SMika Westerberg return !!(readl(reg) & PADCFG0_GPIORXSTATE); 7117981c001SMika Westerberg } 7127981c001SMika Westerberg 7137981c001SMika Westerberg static void intel_gpio_set(struct gpio_chip *chip, unsigned offset, int value) 7147981c001SMika Westerberg { 715acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(chip); 7167981c001SMika Westerberg void __iomem *reg; 7177981c001SMika Westerberg 7187981c001SMika Westerberg reg = intel_get_padcfg(pctrl, offset, PADCFG0); 7197981c001SMika Westerberg if (reg) { 7207981c001SMika Westerberg unsigned long flags; 7217981c001SMika Westerberg u32 padcfg0; 7227981c001SMika Westerberg 72327d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 7247981c001SMika Westerberg padcfg0 = readl(reg); 7257981c001SMika Westerberg if (value) 7267981c001SMika Westerberg padcfg0 |= PADCFG0_GPIOTXSTATE; 7277981c001SMika Westerberg else 7287981c001SMika Westerberg padcfg0 &= ~PADCFG0_GPIOTXSTATE; 7297981c001SMika Westerberg writel(padcfg0, reg); 73027d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 7317981c001SMika Westerberg } 7327981c001SMika Westerberg } 7337981c001SMika Westerberg 7347981c001SMika Westerberg static int intel_gpio_direction_input(struct gpio_chip *chip, unsigned offset) 7357981c001SMika Westerberg { 7367981c001SMika Westerberg return pinctrl_gpio_direction_input(chip->base + offset); 7377981c001SMika Westerberg } 7387981c001SMika Westerberg 7397981c001SMika Westerberg static int intel_gpio_direction_output(struct gpio_chip *chip, unsigned offset, 7407981c001SMika Westerberg int value) 7417981c001SMika Westerberg { 7427981c001SMika Westerberg intel_gpio_set(chip, offset, value); 7437981c001SMika Westerberg return pinctrl_gpio_direction_output(chip->base + offset); 7447981c001SMika Westerberg } 7457981c001SMika Westerberg 7467981c001SMika Westerberg static const struct gpio_chip intel_gpio_chip = { 7477981c001SMika Westerberg .owner = THIS_MODULE, 74898c85d58SJonas Gorski .request = gpiochip_generic_request, 74998c85d58SJonas Gorski .free = gpiochip_generic_free, 7507981c001SMika Westerberg .direction_input = intel_gpio_direction_input, 7517981c001SMika Westerberg .direction_output = intel_gpio_direction_output, 7527981c001SMika Westerberg .get = intel_gpio_get, 7537981c001SMika Westerberg .set = intel_gpio_set, 754*e57725eaSMika Westerberg .set_config = gpiochip_generic_config, 7557981c001SMika Westerberg }; 7567981c001SMika Westerberg 7577981c001SMika Westerberg static void intel_gpio_irq_ack(struct irq_data *d) 7587981c001SMika Westerberg { 7597981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 760acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 7617981c001SMika Westerberg const struct intel_community *community; 7627981c001SMika Westerberg unsigned pin = irqd_to_hwirq(d); 7637981c001SMika Westerberg 76427d9098cSMika Westerberg raw_spin_lock(&pctrl->lock); 7657981c001SMika Westerberg 7667981c001SMika Westerberg community = intel_get_community(pctrl, pin); 7677981c001SMika Westerberg if (community) { 7687981c001SMika Westerberg unsigned padno = pin_to_padno(community, pin); 769618a919bSQipeng Zha unsigned gpp_offset = padno % community->gpp_size; 770618a919bSQipeng Zha unsigned gpp = padno / community->gpp_size; 7717981c001SMika Westerberg 7727981c001SMika Westerberg writel(BIT(gpp_offset), community->regs + GPI_IS + gpp * 4); 7737981c001SMika Westerberg } 7747981c001SMika Westerberg 77527d9098cSMika Westerberg raw_spin_unlock(&pctrl->lock); 7767981c001SMika Westerberg } 7777981c001SMika Westerberg 778a939bb57SQi Zheng static void intel_gpio_irq_enable(struct irq_data *d) 779a939bb57SQi Zheng { 780a939bb57SQi Zheng struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 781a939bb57SQi Zheng struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 782a939bb57SQi Zheng const struct intel_community *community; 783a939bb57SQi Zheng unsigned pin = irqd_to_hwirq(d); 784a939bb57SQi Zheng unsigned long flags; 785a939bb57SQi Zheng 78627d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 787a939bb57SQi Zheng 788a939bb57SQi Zheng community = intel_get_community(pctrl, pin); 789a939bb57SQi Zheng if (community) { 790a939bb57SQi Zheng unsigned padno = pin_to_padno(community, pin); 791a939bb57SQi Zheng unsigned gpp_size = community->gpp_size; 792a939bb57SQi Zheng unsigned gpp_offset = padno % gpp_size; 793a939bb57SQi Zheng unsigned gpp = padno / gpp_size; 794a939bb57SQi Zheng u32 value; 795a939bb57SQi Zheng 796a939bb57SQi Zheng /* Clear interrupt status first to avoid unexpected interrupt */ 797a939bb57SQi Zheng writel(BIT(gpp_offset), community->regs + GPI_IS + gpp * 4); 798a939bb57SQi Zheng 799a939bb57SQi Zheng value = readl(community->regs + community->ie_offset + gpp * 4); 800a939bb57SQi Zheng value |= BIT(gpp_offset); 801a939bb57SQi Zheng writel(value, community->regs + community->ie_offset + gpp * 4); 802a939bb57SQi Zheng } 803a939bb57SQi Zheng 80427d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 805a939bb57SQi Zheng } 806a939bb57SQi Zheng 8077981c001SMika Westerberg static void intel_gpio_irq_mask_unmask(struct irq_data *d, bool mask) 8087981c001SMika Westerberg { 8097981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 810acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 8117981c001SMika Westerberg const struct intel_community *community; 8127981c001SMika Westerberg unsigned pin = irqd_to_hwirq(d); 8137981c001SMika Westerberg unsigned long flags; 8147981c001SMika Westerberg 81527d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 8167981c001SMika Westerberg 8177981c001SMika Westerberg community = intel_get_community(pctrl, pin); 8187981c001SMika Westerberg if (community) { 8197981c001SMika Westerberg unsigned padno = pin_to_padno(community, pin); 820618a919bSQipeng Zha unsigned gpp_offset = padno % community->gpp_size; 821618a919bSQipeng Zha unsigned gpp = padno / community->gpp_size; 8227981c001SMika Westerberg void __iomem *reg; 8237981c001SMika Westerberg u32 value; 8247981c001SMika Westerberg 8257981c001SMika Westerberg reg = community->regs + community->ie_offset + gpp * 4; 8267981c001SMika Westerberg value = readl(reg); 8277981c001SMika Westerberg if (mask) 8287981c001SMika Westerberg value &= ~BIT(gpp_offset); 8297981c001SMika Westerberg else 8307981c001SMika Westerberg value |= BIT(gpp_offset); 8317981c001SMika Westerberg writel(value, reg); 8327981c001SMika Westerberg } 8337981c001SMika Westerberg 83427d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 8357981c001SMika Westerberg } 8367981c001SMika Westerberg 8377981c001SMika Westerberg static void intel_gpio_irq_mask(struct irq_data *d) 8387981c001SMika Westerberg { 8397981c001SMika Westerberg intel_gpio_irq_mask_unmask(d, true); 8407981c001SMika Westerberg } 8417981c001SMika Westerberg 8427981c001SMika Westerberg static void intel_gpio_irq_unmask(struct irq_data *d) 8437981c001SMika Westerberg { 8447981c001SMika Westerberg intel_gpio_irq_mask_unmask(d, false); 8457981c001SMika Westerberg } 8467981c001SMika Westerberg 8477981c001SMika Westerberg static int intel_gpio_irq_type(struct irq_data *d, unsigned type) 8487981c001SMika Westerberg { 8497981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 850acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 8517981c001SMika Westerberg unsigned pin = irqd_to_hwirq(d); 8527981c001SMika Westerberg unsigned long flags; 8537981c001SMika Westerberg void __iomem *reg; 8547981c001SMika Westerberg u32 value; 8557981c001SMika Westerberg 8567981c001SMika Westerberg reg = intel_get_padcfg(pctrl, pin, PADCFG0); 8577981c001SMika Westerberg if (!reg) 8587981c001SMika Westerberg return -EINVAL; 8597981c001SMika Westerberg 8604341e8a5SMika Westerberg /* 8614341e8a5SMika Westerberg * If the pin is in ACPI mode it is still usable as a GPIO but it 8624341e8a5SMika Westerberg * cannot be used as IRQ because GPI_IS status bit will not be 8634341e8a5SMika Westerberg * updated by the host controller hardware. 8644341e8a5SMika Westerberg */ 8654341e8a5SMika Westerberg if (intel_pad_acpi_mode(pctrl, pin)) { 8664341e8a5SMika Westerberg dev_warn(pctrl->dev, "pin %u cannot be used as IRQ\n", pin); 8674341e8a5SMika Westerberg return -EPERM; 8684341e8a5SMika Westerberg } 8694341e8a5SMika Westerberg 87027d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 8717981c001SMika Westerberg 8727981c001SMika Westerberg value = readl(reg); 8737981c001SMika Westerberg 8747981c001SMika Westerberg value &= ~(PADCFG0_RXEVCFG_MASK | PADCFG0_RXINV); 8757981c001SMika Westerberg 8767981c001SMika Westerberg if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) { 8777981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE_BOTH << PADCFG0_RXEVCFG_SHIFT; 8787981c001SMika Westerberg } else if (type & IRQ_TYPE_EDGE_FALLING) { 8797981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT; 8807981c001SMika Westerberg value |= PADCFG0_RXINV; 8817981c001SMika Westerberg } else if (type & IRQ_TYPE_EDGE_RISING) { 8827981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT; 883bf380cfaSQipeng Zha } else if (type & IRQ_TYPE_LEVEL_MASK) { 884bf380cfaSQipeng Zha if (type & IRQ_TYPE_LEVEL_LOW) 8857981c001SMika Westerberg value |= PADCFG0_RXINV; 8867981c001SMika Westerberg } else { 8877981c001SMika Westerberg value |= PADCFG0_RXEVCFG_DISABLED << PADCFG0_RXEVCFG_SHIFT; 8887981c001SMika Westerberg } 8897981c001SMika Westerberg 8907981c001SMika Westerberg writel(value, reg); 8917981c001SMika Westerberg 8927981c001SMika Westerberg if (type & IRQ_TYPE_EDGE_BOTH) 893fc756bcdSThomas Gleixner irq_set_handler_locked(d, handle_edge_irq); 8947981c001SMika Westerberg else if (type & IRQ_TYPE_LEVEL_MASK) 895fc756bcdSThomas Gleixner irq_set_handler_locked(d, handle_level_irq); 8967981c001SMika Westerberg 89727d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 8987981c001SMika Westerberg 8997981c001SMika Westerberg return 0; 9007981c001SMika Westerberg } 9017981c001SMika Westerberg 9027981c001SMika Westerberg static int intel_gpio_irq_wake(struct irq_data *d, unsigned int on) 9037981c001SMika Westerberg { 9047981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 905acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 9067981c001SMika Westerberg unsigned pin = irqd_to_hwirq(d); 9077981c001SMika Westerberg 9087981c001SMika Westerberg if (on) 90901dabe91SNilesh Bacchewar enable_irq_wake(pctrl->irq); 9107981c001SMika Westerberg else 91101dabe91SNilesh Bacchewar disable_irq_wake(pctrl->irq); 9129a520fd9SAndy Shevchenko 9137981c001SMika Westerberg dev_dbg(pctrl->dev, "%sable wake for pin %u\n", on ? "en" : "dis", pin); 9147981c001SMika Westerberg return 0; 9157981c001SMika Westerberg } 9167981c001SMika Westerberg 917193b40c8SMika Westerberg static irqreturn_t intel_gpio_community_irq_handler(struct intel_pinctrl *pctrl, 9187981c001SMika Westerberg const struct intel_community *community) 9197981c001SMika Westerberg { 920193b40c8SMika Westerberg struct gpio_chip *gc = &pctrl->chip; 921193b40c8SMika Westerberg irqreturn_t ret = IRQ_NONE; 9227981c001SMika Westerberg int gpp; 9237981c001SMika Westerberg 9247981c001SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) { 9257981c001SMika Westerberg unsigned long pending, enabled, gpp_offset; 9267981c001SMika Westerberg 9277981c001SMika Westerberg pending = readl(community->regs + GPI_IS + gpp * 4); 9287981c001SMika Westerberg enabled = readl(community->regs + community->ie_offset + 9297981c001SMika Westerberg gpp * 4); 9307981c001SMika Westerberg 9317981c001SMika Westerberg /* Only interrupts that are enabled */ 9327981c001SMika Westerberg pending &= enabled; 9337981c001SMika Westerberg 934618a919bSQipeng Zha for_each_set_bit(gpp_offset, &pending, community->gpp_size) { 9357981c001SMika Westerberg unsigned padno, irq; 9367981c001SMika Westerberg 9377981c001SMika Westerberg /* 9387981c001SMika Westerberg * The last group in community can have less pins 9397981c001SMika Westerberg * than NPADS_IN_GPP. 9407981c001SMika Westerberg */ 941618a919bSQipeng Zha padno = gpp_offset + gpp * community->gpp_size; 9427981c001SMika Westerberg if (padno >= community->npins) 9437981c001SMika Westerberg break; 9447981c001SMika Westerberg 9457981c001SMika Westerberg irq = irq_find_mapping(gc->irqdomain, 9467981c001SMika Westerberg community->pin_base + padno); 9477981c001SMika Westerberg generic_handle_irq(irq); 948193b40c8SMika Westerberg 949193b40c8SMika Westerberg ret |= IRQ_HANDLED; 9507981c001SMika Westerberg } 9517981c001SMika Westerberg } 9527981c001SMika Westerberg 953193b40c8SMika Westerberg return ret; 954193b40c8SMika Westerberg } 955193b40c8SMika Westerberg 956193b40c8SMika Westerberg static irqreturn_t intel_gpio_irq(int irq, void *data) 9577981c001SMika Westerberg { 958193b40c8SMika Westerberg const struct intel_community *community; 959193b40c8SMika Westerberg struct intel_pinctrl *pctrl = data; 960193b40c8SMika Westerberg irqreturn_t ret = IRQ_NONE; 9617981c001SMika Westerberg int i; 9627981c001SMika Westerberg 9637981c001SMika Westerberg /* Need to check all communities for pending interrupts */ 964193b40c8SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 965193b40c8SMika Westerberg community = &pctrl->communities[i]; 966193b40c8SMika Westerberg ret |= intel_gpio_community_irq_handler(pctrl, community); 967193b40c8SMika Westerberg } 9687981c001SMika Westerberg 969193b40c8SMika Westerberg return ret; 9707981c001SMika Westerberg } 9717981c001SMika Westerberg 9727981c001SMika Westerberg static struct irq_chip intel_gpio_irqchip = { 9737981c001SMika Westerberg .name = "intel-gpio", 974a939bb57SQi Zheng .irq_enable = intel_gpio_irq_enable, 9757981c001SMika Westerberg .irq_ack = intel_gpio_irq_ack, 9767981c001SMika Westerberg .irq_mask = intel_gpio_irq_mask, 9777981c001SMika Westerberg .irq_unmask = intel_gpio_irq_unmask, 9787981c001SMika Westerberg .irq_set_type = intel_gpio_irq_type, 9797981c001SMika Westerberg .irq_set_wake = intel_gpio_irq_wake, 9807981c001SMika Westerberg }; 9817981c001SMika Westerberg 9827981c001SMika Westerberg static int intel_gpio_probe(struct intel_pinctrl *pctrl, int irq) 9837981c001SMika Westerberg { 9847981c001SMika Westerberg int ret; 9857981c001SMika Westerberg 9867981c001SMika Westerberg pctrl->chip = intel_gpio_chip; 9877981c001SMika Westerberg 9887981c001SMika Westerberg pctrl->chip.ngpio = pctrl->soc->npins; 9897981c001SMika Westerberg pctrl->chip.label = dev_name(pctrl->dev); 99058383c78SLinus Walleij pctrl->chip.parent = pctrl->dev; 9917981c001SMika Westerberg pctrl->chip.base = -1; 99201dabe91SNilesh Bacchewar pctrl->irq = irq; 9937981c001SMika Westerberg 994f25c3aa9SMika Westerberg ret = devm_gpiochip_add_data(pctrl->dev, &pctrl->chip, pctrl); 9957981c001SMika Westerberg if (ret) { 9967981c001SMika Westerberg dev_err(pctrl->dev, "failed to register gpiochip\n"); 9977981c001SMika Westerberg return ret; 9987981c001SMika Westerberg } 9997981c001SMika Westerberg 10007981c001SMika Westerberg ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev), 10017981c001SMika Westerberg 0, 0, pctrl->soc->npins); 10027981c001SMika Westerberg if (ret) { 10037981c001SMika Westerberg dev_err(pctrl->dev, "failed to add GPIO pin range\n"); 1004f25c3aa9SMika Westerberg return ret; 1005193b40c8SMika Westerberg } 1006193b40c8SMika Westerberg 1007193b40c8SMika Westerberg /* 1008193b40c8SMika Westerberg * We need to request the interrupt here (instead of providing chip 1009193b40c8SMika Westerberg * to the irq directly) because on some platforms several GPIO 1010193b40c8SMika Westerberg * controllers share the same interrupt line. 1011193b40c8SMika Westerberg */ 10121a7d1cb8SMika Westerberg ret = devm_request_irq(pctrl->dev, irq, intel_gpio_irq, 10131a7d1cb8SMika Westerberg IRQF_SHARED | IRQF_NO_THREAD, 1014193b40c8SMika Westerberg dev_name(pctrl->dev), pctrl); 1015193b40c8SMika Westerberg if (ret) { 1016193b40c8SMika Westerberg dev_err(pctrl->dev, "failed to request interrupt\n"); 1017f25c3aa9SMika Westerberg return ret; 10187981c001SMika Westerberg } 10197981c001SMika Westerberg 10207981c001SMika Westerberg ret = gpiochip_irqchip_add(&pctrl->chip, &intel_gpio_irqchip, 0, 10213ae02c14SAndy Shevchenko handle_bad_irq, IRQ_TYPE_NONE); 10227981c001SMika Westerberg if (ret) { 10237981c001SMika Westerberg dev_err(pctrl->dev, "failed to add irqchip\n"); 1024f25c3aa9SMika Westerberg return ret; 10257981c001SMika Westerberg } 10267981c001SMika Westerberg 10277981c001SMika Westerberg gpiochip_set_chained_irqchip(&pctrl->chip, &intel_gpio_irqchip, irq, 1028193b40c8SMika Westerberg NULL); 10297981c001SMika Westerberg return 0; 10307981c001SMika Westerberg } 10317981c001SMika Westerberg 10327981c001SMika Westerberg static int intel_pinctrl_pm_init(struct intel_pinctrl *pctrl) 10337981c001SMika Westerberg { 10347981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP 10357981c001SMika Westerberg const struct intel_pinctrl_soc_data *soc = pctrl->soc; 10367981c001SMika Westerberg struct intel_community_context *communities; 10377981c001SMika Westerberg struct intel_pad_context *pads; 10387981c001SMika Westerberg int i; 10397981c001SMika Westerberg 10407981c001SMika Westerberg pads = devm_kcalloc(pctrl->dev, soc->npins, sizeof(*pads), GFP_KERNEL); 10417981c001SMika Westerberg if (!pads) 10427981c001SMika Westerberg return -ENOMEM; 10437981c001SMika Westerberg 10447981c001SMika Westerberg communities = devm_kcalloc(pctrl->dev, pctrl->ncommunities, 10457981c001SMika Westerberg sizeof(*communities), GFP_KERNEL); 10467981c001SMika Westerberg if (!communities) 10477981c001SMika Westerberg return -ENOMEM; 10487981c001SMika Westerberg 10497981c001SMika Westerberg 10507981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 10517981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 10527981c001SMika Westerberg u32 *intmask; 10537981c001SMika Westerberg 10547981c001SMika Westerberg intmask = devm_kcalloc(pctrl->dev, community->ngpps, 10557981c001SMika Westerberg sizeof(*intmask), GFP_KERNEL); 10567981c001SMika Westerberg if (!intmask) 10577981c001SMika Westerberg return -ENOMEM; 10587981c001SMika Westerberg 10597981c001SMika Westerberg communities[i].intmask = intmask; 10607981c001SMika Westerberg } 10617981c001SMika Westerberg 10627981c001SMika Westerberg pctrl->context.pads = pads; 10637981c001SMika Westerberg pctrl->context.communities = communities; 10647981c001SMika Westerberg #endif 10657981c001SMika Westerberg 10667981c001SMika Westerberg return 0; 10677981c001SMika Westerberg } 10687981c001SMika Westerberg 10697981c001SMika Westerberg int intel_pinctrl_probe(struct platform_device *pdev, 10707981c001SMika Westerberg const struct intel_pinctrl_soc_data *soc_data) 10717981c001SMika Westerberg { 10727981c001SMika Westerberg struct intel_pinctrl *pctrl; 10737981c001SMika Westerberg int i, ret, irq; 10747981c001SMika Westerberg 10757981c001SMika Westerberg if (!soc_data) 10767981c001SMika Westerberg return -EINVAL; 10777981c001SMika Westerberg 10787981c001SMika Westerberg pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL); 10797981c001SMika Westerberg if (!pctrl) 10807981c001SMika Westerberg return -ENOMEM; 10817981c001SMika Westerberg 10827981c001SMika Westerberg pctrl->dev = &pdev->dev; 10837981c001SMika Westerberg pctrl->soc = soc_data; 108427d9098cSMika Westerberg raw_spin_lock_init(&pctrl->lock); 10857981c001SMika Westerberg 10867981c001SMika Westerberg /* 10877981c001SMika Westerberg * Make a copy of the communities which we can use to hold pointers 10887981c001SMika Westerberg * to the registers. 10897981c001SMika Westerberg */ 10907981c001SMika Westerberg pctrl->ncommunities = pctrl->soc->ncommunities; 10917981c001SMika Westerberg pctrl->communities = devm_kcalloc(&pdev->dev, pctrl->ncommunities, 10927981c001SMika Westerberg sizeof(*pctrl->communities), GFP_KERNEL); 10937981c001SMika Westerberg if (!pctrl->communities) 10947981c001SMika Westerberg return -ENOMEM; 10957981c001SMika Westerberg 10967981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 10977981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 10987981c001SMika Westerberg struct resource *res; 10997981c001SMika Westerberg void __iomem *regs; 11007981c001SMika Westerberg u32 padbar; 11017981c001SMika Westerberg 11027981c001SMika Westerberg *community = pctrl->soc->communities[i]; 11037981c001SMika Westerberg 11047981c001SMika Westerberg res = platform_get_resource(pdev, IORESOURCE_MEM, 11057981c001SMika Westerberg community->barno); 11067981c001SMika Westerberg regs = devm_ioremap_resource(&pdev->dev, res); 11077981c001SMika Westerberg if (IS_ERR(regs)) 11087981c001SMika Westerberg return PTR_ERR(regs); 11097981c001SMika Westerberg 1110*e57725eaSMika Westerberg /* 1111*e57725eaSMika Westerberg * Determine community features based on the revision if 1112*e57725eaSMika Westerberg * not specified already. 1113*e57725eaSMika Westerberg */ 1114*e57725eaSMika Westerberg if (!community->features) { 1115*e57725eaSMika Westerberg u32 rev; 1116*e57725eaSMika Westerberg 1117*e57725eaSMika Westerberg rev = (readl(regs + REVID) & REVID_MASK) >> REVID_SHIFT; 1118*e57725eaSMika Westerberg if (rev >= 0x94) 1119*e57725eaSMika Westerberg community->features |= PINCTRL_FEATURE_DEBOUNCE; 1120*e57725eaSMika Westerberg } 1121*e57725eaSMika Westerberg 11227981c001SMika Westerberg /* Read offset of the pad configuration registers */ 11237981c001SMika Westerberg padbar = readl(regs + PADBAR); 11247981c001SMika Westerberg 11257981c001SMika Westerberg community->regs = regs; 11267981c001SMika Westerberg community->pad_regs = regs + padbar; 1127618a919bSQipeng Zha community->ngpps = DIV_ROUND_UP(community->npins, 1128618a919bSQipeng Zha community->gpp_size); 11297981c001SMika Westerberg } 11307981c001SMika Westerberg 11317981c001SMika Westerberg irq = platform_get_irq(pdev, 0); 11327981c001SMika Westerberg if (irq < 0) { 11337981c001SMika Westerberg dev_err(&pdev->dev, "failed to get interrupt number\n"); 11347981c001SMika Westerberg return irq; 11357981c001SMika Westerberg } 11367981c001SMika Westerberg 11377981c001SMika Westerberg ret = intel_pinctrl_pm_init(pctrl); 11387981c001SMika Westerberg if (ret) 11397981c001SMika Westerberg return ret; 11407981c001SMika Westerberg 11417981c001SMika Westerberg pctrl->pctldesc = intel_pinctrl_desc; 11427981c001SMika Westerberg pctrl->pctldesc.name = dev_name(&pdev->dev); 11437981c001SMika Westerberg pctrl->pctldesc.pins = pctrl->soc->pins; 11447981c001SMika Westerberg pctrl->pctldesc.npins = pctrl->soc->npins; 11457981c001SMika Westerberg 114654d46cd7SLaxman Dewangan pctrl->pctldev = devm_pinctrl_register(&pdev->dev, &pctrl->pctldesc, 114754d46cd7SLaxman Dewangan pctrl); 1148323de9efSMasahiro Yamada if (IS_ERR(pctrl->pctldev)) { 11497981c001SMika Westerberg dev_err(&pdev->dev, "failed to register pinctrl driver\n"); 1150323de9efSMasahiro Yamada return PTR_ERR(pctrl->pctldev); 11517981c001SMika Westerberg } 11527981c001SMika Westerberg 11537981c001SMika Westerberg ret = intel_gpio_probe(pctrl, irq); 115454d46cd7SLaxman Dewangan if (ret) 11557981c001SMika Westerberg return ret; 11567981c001SMika Westerberg 11577981c001SMika Westerberg platform_set_drvdata(pdev, pctrl); 11587981c001SMika Westerberg 11597981c001SMika Westerberg return 0; 11607981c001SMika Westerberg } 11617981c001SMika Westerberg EXPORT_SYMBOL_GPL(intel_pinctrl_probe); 11627981c001SMika Westerberg 11637981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP 1164c538b943SMika Westerberg static bool intel_pinctrl_should_save(struct intel_pinctrl *pctrl, unsigned pin) 1165c538b943SMika Westerberg { 1166c538b943SMika Westerberg const struct pin_desc *pd = pin_desc_get(pctrl->pctldev, pin); 1167c538b943SMika Westerberg 1168c538b943SMika Westerberg if (!pd || !intel_pad_usable(pctrl, pin)) 1169c538b943SMika Westerberg return false; 1170c538b943SMika Westerberg 1171c538b943SMika Westerberg /* 1172c538b943SMika Westerberg * Only restore the pin if it is actually in use by the kernel (or 1173c538b943SMika Westerberg * by userspace). It is possible that some pins are used by the 1174c538b943SMika Westerberg * BIOS during resume and those are not always locked down so leave 1175c538b943SMika Westerberg * them alone. 1176c538b943SMika Westerberg */ 1177c538b943SMika Westerberg if (pd->mux_owner || pd->gpio_owner || 1178c538b943SMika Westerberg gpiochip_line_is_irq(&pctrl->chip, pin)) 1179c538b943SMika Westerberg return true; 1180c538b943SMika Westerberg 1181c538b943SMika Westerberg return false; 1182c538b943SMika Westerberg } 1183c538b943SMika Westerberg 11847981c001SMika Westerberg int intel_pinctrl_suspend(struct device *dev) 11857981c001SMika Westerberg { 11867981c001SMika Westerberg struct platform_device *pdev = to_platform_device(dev); 11877981c001SMika Westerberg struct intel_pinctrl *pctrl = platform_get_drvdata(pdev); 11887981c001SMika Westerberg struct intel_community_context *communities; 11897981c001SMika Westerberg struct intel_pad_context *pads; 11907981c001SMika Westerberg int i; 11917981c001SMika Westerberg 11927981c001SMika Westerberg pads = pctrl->context.pads; 11937981c001SMika Westerberg for (i = 0; i < pctrl->soc->npins; i++) { 11947981c001SMika Westerberg const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i]; 1195*e57725eaSMika Westerberg void __iomem *padcfg; 11967981c001SMika Westerberg u32 val; 11977981c001SMika Westerberg 1198c538b943SMika Westerberg if (!intel_pinctrl_should_save(pctrl, desc->number)) 11997981c001SMika Westerberg continue; 12007981c001SMika Westerberg 12017981c001SMika Westerberg val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG0)); 12027981c001SMika Westerberg pads[i].padcfg0 = val & ~PADCFG0_GPIORXSTATE; 12037981c001SMika Westerberg val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG1)); 12047981c001SMika Westerberg pads[i].padcfg1 = val; 1205*e57725eaSMika Westerberg 1206*e57725eaSMika Westerberg padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2); 1207*e57725eaSMika Westerberg if (padcfg) 1208*e57725eaSMika Westerberg pads[i].padcfg2 = readl(padcfg); 12097981c001SMika Westerberg } 12107981c001SMika Westerberg 12117981c001SMika Westerberg communities = pctrl->context.communities; 12127981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 12137981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 12147981c001SMika Westerberg void __iomem *base; 12157981c001SMika Westerberg unsigned gpp; 12167981c001SMika Westerberg 12177981c001SMika Westerberg base = community->regs + community->ie_offset; 12187981c001SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) 12197981c001SMika Westerberg communities[i].intmask[gpp] = readl(base + gpp * 4); 12207981c001SMika Westerberg } 12217981c001SMika Westerberg 12227981c001SMika Westerberg return 0; 12237981c001SMika Westerberg } 12247981c001SMika Westerberg EXPORT_SYMBOL_GPL(intel_pinctrl_suspend); 12257981c001SMika Westerberg 1226f487bbf3SMika Westerberg static void intel_gpio_irq_init(struct intel_pinctrl *pctrl) 1227f487bbf3SMika Westerberg { 1228f487bbf3SMika Westerberg size_t i; 1229f487bbf3SMika Westerberg 1230f487bbf3SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1231f487bbf3SMika Westerberg const struct intel_community *community; 1232f487bbf3SMika Westerberg void __iomem *base; 1233f487bbf3SMika Westerberg unsigned gpp; 1234f487bbf3SMika Westerberg 1235f487bbf3SMika Westerberg community = &pctrl->communities[i]; 1236f487bbf3SMika Westerberg base = community->regs; 1237f487bbf3SMika Westerberg 1238f487bbf3SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) { 1239f487bbf3SMika Westerberg /* Mask and clear all interrupts */ 1240f487bbf3SMika Westerberg writel(0, base + community->ie_offset + gpp * 4); 1241f487bbf3SMika Westerberg writel(0xffff, base + GPI_IS + gpp * 4); 1242f487bbf3SMika Westerberg } 1243f487bbf3SMika Westerberg } 1244f487bbf3SMika Westerberg } 1245f487bbf3SMika Westerberg 12467981c001SMika Westerberg int intel_pinctrl_resume(struct device *dev) 12477981c001SMika Westerberg { 12487981c001SMika Westerberg struct platform_device *pdev = to_platform_device(dev); 12497981c001SMika Westerberg struct intel_pinctrl *pctrl = platform_get_drvdata(pdev); 12507981c001SMika Westerberg const struct intel_community_context *communities; 12517981c001SMika Westerberg const struct intel_pad_context *pads; 12527981c001SMika Westerberg int i; 12537981c001SMika Westerberg 12547981c001SMika Westerberg /* Mask all interrupts */ 12557981c001SMika Westerberg intel_gpio_irq_init(pctrl); 12567981c001SMika Westerberg 12577981c001SMika Westerberg pads = pctrl->context.pads; 12587981c001SMika Westerberg for (i = 0; i < pctrl->soc->npins; i++) { 12597981c001SMika Westerberg const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i]; 12607981c001SMika Westerberg void __iomem *padcfg; 12617981c001SMika Westerberg u32 val; 12627981c001SMika Westerberg 1263c538b943SMika Westerberg if (!intel_pinctrl_should_save(pctrl, desc->number)) 12647981c001SMika Westerberg continue; 12657981c001SMika Westerberg 12667981c001SMika Westerberg padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG0); 12677981c001SMika Westerberg val = readl(padcfg) & ~PADCFG0_GPIORXSTATE; 12687981c001SMika Westerberg if (val != pads[i].padcfg0) { 12697981c001SMika Westerberg writel(pads[i].padcfg0, padcfg); 12707981c001SMika Westerberg dev_dbg(dev, "restored pin %u padcfg0 %#08x\n", 12717981c001SMika Westerberg desc->number, readl(padcfg)); 12727981c001SMika Westerberg } 12737981c001SMika Westerberg 12747981c001SMika Westerberg padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG1); 12757981c001SMika Westerberg val = readl(padcfg); 12767981c001SMika Westerberg if (val != pads[i].padcfg1) { 12777981c001SMika Westerberg writel(pads[i].padcfg1, padcfg); 12787981c001SMika Westerberg dev_dbg(dev, "restored pin %u padcfg1 %#08x\n", 12797981c001SMika Westerberg desc->number, readl(padcfg)); 12807981c001SMika Westerberg } 1281*e57725eaSMika Westerberg 1282*e57725eaSMika Westerberg padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2); 1283*e57725eaSMika Westerberg if (padcfg) { 1284*e57725eaSMika Westerberg val = readl(padcfg); 1285*e57725eaSMika Westerberg if (val != pads[i].padcfg2) { 1286*e57725eaSMika Westerberg writel(pads[i].padcfg2, padcfg); 1287*e57725eaSMika Westerberg dev_dbg(dev, "restored pin %u padcfg2 %#08x\n", 1288*e57725eaSMika Westerberg desc->number, readl(padcfg)); 1289*e57725eaSMika Westerberg } 1290*e57725eaSMika Westerberg } 12917981c001SMika Westerberg } 12927981c001SMika Westerberg 12937981c001SMika Westerberg communities = pctrl->context.communities; 12947981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 12957981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 12967981c001SMika Westerberg void __iomem *base; 12977981c001SMika Westerberg unsigned gpp; 12987981c001SMika Westerberg 12997981c001SMika Westerberg base = community->regs + community->ie_offset; 13007981c001SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) { 13017981c001SMika Westerberg writel(communities[i].intmask[gpp], base + gpp * 4); 13027981c001SMika Westerberg dev_dbg(dev, "restored mask %d/%u %#08x\n", i, gpp, 13037981c001SMika Westerberg readl(base + gpp * 4)); 13047981c001SMika Westerberg } 13057981c001SMika Westerberg } 13067981c001SMika Westerberg 13077981c001SMika Westerberg return 0; 13087981c001SMika Westerberg } 13097981c001SMika Westerberg EXPORT_SYMBOL_GPL(intel_pinctrl_resume); 13107981c001SMika Westerberg #endif 13117981c001SMika Westerberg 13127981c001SMika Westerberg MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>"); 13137981c001SMika Westerberg MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>"); 13147981c001SMika Westerberg MODULE_DESCRIPTION("Intel pinctrl/GPIO core driver"); 13157981c001SMika Westerberg MODULE_LICENSE("GPL v2"); 1316