xref: /openbmc/linux/drivers/pinctrl/intel/pinctrl-intel.c (revision e12963c453263d5321a2c610e98cbc731233b685)
1875a92b3SAndy Shevchenko // SPDX-License-Identifier: GPL-2.0
27981c001SMika Westerberg /*
37981c001SMika Westerberg  * Intel pinctrl/GPIO core driver.
47981c001SMika Westerberg  *
57981c001SMika Westerberg  * Copyright (C) 2015, Intel Corporation
67981c001SMika Westerberg  * Authors: Mathias Nyman <mathias.nyman@linux.intel.com>
77981c001SMika Westerberg  *          Mika Westerberg <mika.westerberg@linux.intel.com>
87981c001SMika Westerberg  */
97981c001SMika Westerberg 
10924cf800SAndy Shevchenko #include <linux/acpi.h>
117981c001SMika Westerberg #include <linux/gpio/driver.h>
1266c812d2SAndy Shevchenko #include <linux/interrupt.h>
13e57725eaSMika Westerberg #include <linux/log2.h>
146a33a1d6SAndy Shevchenko #include <linux/module.h>
157981c001SMika Westerberg #include <linux/platform_device.h>
16924cf800SAndy Shevchenko #include <linux/property.h>
176a33a1d6SAndy Shevchenko #include <linux/time.h>
18924cf800SAndy Shevchenko 
197981c001SMika Westerberg #include <linux/pinctrl/pinctrl.h>
207981c001SMika Westerberg #include <linux/pinctrl/pinmux.h>
217981c001SMika Westerberg #include <linux/pinctrl/pinconf.h>
227981c001SMika Westerberg #include <linux/pinctrl/pinconf-generic.h>
237981c001SMika Westerberg 
24c538b943SMika Westerberg #include "../core.h"
257981c001SMika Westerberg #include "pinctrl-intel.h"
267981c001SMika Westerberg 
277981c001SMika Westerberg /* Offset from regs */
28e57725eaSMika Westerberg #define REVID				0x000
29e57725eaSMika Westerberg #define REVID_SHIFT			16
30e57725eaSMika Westerberg #define REVID_MASK			GENMASK(31, 16)
31e57725eaSMika Westerberg 
3291d898e5SAndy Shevchenko #define CAPLIST				0x004
3391d898e5SAndy Shevchenko #define CAPLIST_ID_SHIFT		16
3491d898e5SAndy Shevchenko #define CAPLIST_ID_MASK			GENMASK(23, 16)
3591d898e5SAndy Shevchenko #define CAPLIST_ID_GPIO_HW_INFO		1
3691d898e5SAndy Shevchenko #define CAPLIST_ID_PWM			2
3791d898e5SAndy Shevchenko #define CAPLIST_ID_BLINK		3
3891d898e5SAndy Shevchenko #define CAPLIST_ID_EXP			4
3991d898e5SAndy Shevchenko #define CAPLIST_NEXT_SHIFT		0
4091d898e5SAndy Shevchenko #define CAPLIST_NEXT_MASK		GENMASK(15, 0)
4191d898e5SAndy Shevchenko 
427981c001SMika Westerberg #define PADBAR				0x00c
437981c001SMika Westerberg 
447981c001SMika Westerberg #define PADOWN_BITS			4
457981c001SMika Westerberg #define PADOWN_SHIFT(p)			((p) % 8 * PADOWN_BITS)
46e58926e7SAndy Shevchenko #define PADOWN_MASK(p)			(GENMASK(3, 0) << PADOWN_SHIFT(p))
4799a735b3SQipeng Zha #define PADOWN_GPP(p)			((p) / 8)
487981c001SMika Westerberg 
497981c001SMika Westerberg /* Offset from pad_regs */
507981c001SMika Westerberg #define PADCFG0				0x000
517981c001SMika Westerberg #define PADCFG0_RXEVCFG_SHIFT		25
52e58926e7SAndy Shevchenko #define PADCFG0_RXEVCFG_MASK		GENMASK(26, 25)
537981c001SMika Westerberg #define PADCFG0_RXEVCFG_LEVEL		0
547981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE		1
557981c001SMika Westerberg #define PADCFG0_RXEVCFG_DISABLED	2
567981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE_BOTH	3
57e57725eaSMika Westerberg #define PADCFG0_PREGFRXSEL		BIT(24)
587981c001SMika Westerberg #define PADCFG0_RXINV			BIT(23)
597981c001SMika Westerberg #define PADCFG0_GPIROUTIOXAPIC		BIT(20)
607981c001SMika Westerberg #define PADCFG0_GPIROUTSCI		BIT(19)
617981c001SMika Westerberg #define PADCFG0_GPIROUTSMI		BIT(18)
627981c001SMika Westerberg #define PADCFG0_GPIROUTNMI		BIT(17)
637981c001SMika Westerberg #define PADCFG0_PMODE_SHIFT		10
64e58926e7SAndy Shevchenko #define PADCFG0_PMODE_MASK		GENMASK(13, 10)
654973ddc8SAndy Shevchenko #define PADCFG0_PMODE_GPIO		0
667981c001SMika Westerberg #define PADCFG0_GPIORXDIS		BIT(9)
677981c001SMika Westerberg #define PADCFG0_GPIOTXDIS		BIT(8)
687981c001SMika Westerberg #define PADCFG0_GPIORXSTATE		BIT(1)
697981c001SMika Westerberg #define PADCFG0_GPIOTXSTATE		BIT(0)
707981c001SMika Westerberg 
717981c001SMika Westerberg #define PADCFG1				0x004
727981c001SMika Westerberg #define PADCFG1_TERM_UP			BIT(13)
737981c001SMika Westerberg #define PADCFG1_TERM_SHIFT		10
74e58926e7SAndy Shevchenko #define PADCFG1_TERM_MASK		GENMASK(12, 10)
75dd26209bSAndy Shevchenko #define PADCFG1_TERM_20K		BIT(2)
76dd26209bSAndy Shevchenko #define PADCFG1_TERM_5K			BIT(1)
77dd26209bSAndy Shevchenko #define PADCFG1_TERM_1K			BIT(0)
78dd26209bSAndy Shevchenko #define PADCFG1_TERM_833		(BIT(1) | BIT(0))
797981c001SMika Westerberg 
80e57725eaSMika Westerberg #define PADCFG2				0x008
81e57725eaSMika Westerberg #define PADCFG2_DEBEN			BIT(0)
82e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_SHIFT		1
83e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_MASK		GENMASK(4, 1)
84e57725eaSMika Westerberg 
856a33a1d6SAndy Shevchenko #define DEBOUNCE_PERIOD_NSEC		31250
86e57725eaSMika Westerberg 
877981c001SMika Westerberg struct intel_pad_context {
887981c001SMika Westerberg 	u32 padcfg0;
897981c001SMika Westerberg 	u32 padcfg1;
90e57725eaSMika Westerberg 	u32 padcfg2;
917981c001SMika Westerberg };
927981c001SMika Westerberg 
937981c001SMika Westerberg struct intel_community_context {
947981c001SMika Westerberg 	u32 *intmask;
95a0a5f766SChris Chiu 	u32 *hostown;
967981c001SMika Westerberg };
977981c001SMika Westerberg 
987981c001SMika Westerberg #define pin_to_padno(c, p)	((p) - (c)->pin_base)
99919eb475SMika Westerberg #define padgroup_offset(g, p)	((p) - (g)->base)
1007981c001SMika Westerberg 
1017981c001SMika Westerberg static struct intel_community *intel_get_community(struct intel_pinctrl *pctrl,
10204035f7fSAndy Shevchenko 						   unsigned int pin)
1037981c001SMika Westerberg {
1047981c001SMika Westerberg 	struct intel_community *community;
1057981c001SMika Westerberg 	int i;
1067981c001SMika Westerberg 
1077981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
1087981c001SMika Westerberg 		community = &pctrl->communities[i];
1097981c001SMika Westerberg 		if (pin >= community->pin_base &&
1107981c001SMika Westerberg 		    pin < community->pin_base + community->npins)
1117981c001SMika Westerberg 			return community;
1127981c001SMika Westerberg 	}
1137981c001SMika Westerberg 
1147981c001SMika Westerberg 	dev_warn(pctrl->dev, "failed to find community for pin %u\n", pin);
1157981c001SMika Westerberg 	return NULL;
1167981c001SMika Westerberg }
1177981c001SMika Westerberg 
118919eb475SMika Westerberg static const struct intel_padgroup *
119919eb475SMika Westerberg intel_community_get_padgroup(const struct intel_community *community,
12004035f7fSAndy Shevchenko 			     unsigned int pin)
121919eb475SMika Westerberg {
122919eb475SMika Westerberg 	int i;
123919eb475SMika Westerberg 
124919eb475SMika Westerberg 	for (i = 0; i < community->ngpps; i++) {
125919eb475SMika Westerberg 		const struct intel_padgroup *padgrp = &community->gpps[i];
126919eb475SMika Westerberg 
127919eb475SMika Westerberg 		if (pin >= padgrp->base && pin < padgrp->base + padgrp->size)
128919eb475SMika Westerberg 			return padgrp;
129919eb475SMika Westerberg 	}
130919eb475SMika Westerberg 
131919eb475SMika Westerberg 	return NULL;
132919eb475SMika Westerberg }
133919eb475SMika Westerberg 
13404035f7fSAndy Shevchenko static void __iomem *intel_get_padcfg(struct intel_pinctrl *pctrl,
13504035f7fSAndy Shevchenko 				      unsigned int pin, unsigned int reg)
1367981c001SMika Westerberg {
1377981c001SMika Westerberg 	const struct intel_community *community;
13804035f7fSAndy Shevchenko 	unsigned int padno;
139e57725eaSMika Westerberg 	size_t nregs;
1407981c001SMika Westerberg 
1417981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
1427981c001SMika Westerberg 	if (!community)
1437981c001SMika Westerberg 		return NULL;
1447981c001SMika Westerberg 
1457981c001SMika Westerberg 	padno = pin_to_padno(community, pin);
146e57725eaSMika Westerberg 	nregs = (community->features & PINCTRL_FEATURE_DEBOUNCE) ? 4 : 2;
147e57725eaSMika Westerberg 
1487eb7ecddSAndy Shevchenko 	if (reg >= nregs * 4)
149e57725eaSMika Westerberg 		return NULL;
150e57725eaSMika Westerberg 
151e57725eaSMika Westerberg 	return community->pad_regs + reg + padno * nregs * 4;
1527981c001SMika Westerberg }
1537981c001SMika Westerberg 
15404035f7fSAndy Shevchenko static bool intel_pad_owned_by_host(struct intel_pinctrl *pctrl, unsigned int pin)
1557981c001SMika Westerberg {
1567981c001SMika Westerberg 	const struct intel_community *community;
157919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
15804035f7fSAndy Shevchenko 	unsigned int gpp, offset, gpp_offset;
1597981c001SMika Westerberg 	void __iomem *padown;
1607981c001SMika Westerberg 
1617981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
1627981c001SMika Westerberg 	if (!community)
1637981c001SMika Westerberg 		return false;
1647981c001SMika Westerberg 	if (!community->padown_offset)
1657981c001SMika Westerberg 		return true;
1667981c001SMika Westerberg 
167919eb475SMika Westerberg 	padgrp = intel_community_get_padgroup(community, pin);
168919eb475SMika Westerberg 	if (!padgrp)
169919eb475SMika Westerberg 		return false;
170919eb475SMika Westerberg 
171919eb475SMika Westerberg 	gpp_offset = padgroup_offset(padgrp, pin);
172919eb475SMika Westerberg 	gpp = PADOWN_GPP(gpp_offset);
173919eb475SMika Westerberg 	offset = community->padown_offset + padgrp->padown_num * 4 + gpp * 4;
1747981c001SMika Westerberg 	padown = community->regs + offset;
1757981c001SMika Westerberg 
176919eb475SMika Westerberg 	return !(readl(padown) & PADOWN_MASK(gpp_offset));
1777981c001SMika Westerberg }
1787981c001SMika Westerberg 
17904035f7fSAndy Shevchenko static bool intel_pad_acpi_mode(struct intel_pinctrl *pctrl, unsigned int pin)
1807981c001SMika Westerberg {
1817981c001SMika Westerberg 	const struct intel_community *community;
182919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
18304035f7fSAndy Shevchenko 	unsigned int offset, gpp_offset;
1847981c001SMika Westerberg 	void __iomem *hostown;
1857981c001SMika Westerberg 
1867981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
1877981c001SMika Westerberg 	if (!community)
1887981c001SMika Westerberg 		return true;
1897981c001SMika Westerberg 	if (!community->hostown_offset)
1907981c001SMika Westerberg 		return false;
1917981c001SMika Westerberg 
192919eb475SMika Westerberg 	padgrp = intel_community_get_padgroup(community, pin);
193919eb475SMika Westerberg 	if (!padgrp)
194919eb475SMika Westerberg 		return true;
195919eb475SMika Westerberg 
196919eb475SMika Westerberg 	gpp_offset = padgroup_offset(padgrp, pin);
197919eb475SMika Westerberg 	offset = community->hostown_offset + padgrp->reg_num * 4;
1987981c001SMika Westerberg 	hostown = community->regs + offset;
1997981c001SMika Westerberg 
200919eb475SMika Westerberg 	return !(readl(hostown) & BIT(gpp_offset));
2017981c001SMika Westerberg }
2027981c001SMika Westerberg 
2031bd23153SAndy Shevchenko /**
2041bd23153SAndy Shevchenko  * enum - Locking variants of the pad configuration
2051bd23153SAndy Shevchenko  *
2061bd23153SAndy Shevchenko  * @PAD_UNLOCKED:	pad is fully controlled by the configuration registers
2071bd23153SAndy Shevchenko  * @PAD_LOCKED:		pad configuration registers, except TX state, are locked
2081bd23153SAndy Shevchenko  * @PAD_LOCKED_TX:	pad configuration TX state is locked
2091bd23153SAndy Shevchenko  * @PAD_LOCKED_FULL:	pad configuration registers are locked completely
2101bd23153SAndy Shevchenko  *
2111bd23153SAndy Shevchenko  * Locking is considered as read-only mode for corresponding registers and
2121bd23153SAndy Shevchenko  * their respective fields. That said, TX state bit is locked separately from
2131bd23153SAndy Shevchenko  * the main locking scheme.
2141bd23153SAndy Shevchenko  */
2151bd23153SAndy Shevchenko enum {
2161bd23153SAndy Shevchenko 	PAD_UNLOCKED	= 0,
2171bd23153SAndy Shevchenko 	PAD_LOCKED	= 1,
2181bd23153SAndy Shevchenko 	PAD_LOCKED_TX	= 2,
2191bd23153SAndy Shevchenko 	PAD_LOCKED_FULL	= PAD_LOCKED | PAD_LOCKED_TX,
2201bd23153SAndy Shevchenko };
2211bd23153SAndy Shevchenko 
2221bd23153SAndy Shevchenko static int intel_pad_locked(struct intel_pinctrl *pctrl, unsigned int pin)
2237981c001SMika Westerberg {
2247981c001SMika Westerberg 	struct intel_community *community;
225919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
22604035f7fSAndy Shevchenko 	unsigned int offset, gpp_offset;
2277981c001SMika Westerberg 	u32 value;
2281bd23153SAndy Shevchenko 	int ret = PAD_UNLOCKED;
2297981c001SMika Westerberg 
2307981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
2317981c001SMika Westerberg 	if (!community)
2321bd23153SAndy Shevchenko 		return PAD_LOCKED_FULL;
2337981c001SMika Westerberg 	if (!community->padcfglock_offset)
2341bd23153SAndy Shevchenko 		return PAD_UNLOCKED;
2357981c001SMika Westerberg 
236919eb475SMika Westerberg 	padgrp = intel_community_get_padgroup(community, pin);
237919eb475SMika Westerberg 	if (!padgrp)
2381bd23153SAndy Shevchenko 		return PAD_LOCKED_FULL;
239919eb475SMika Westerberg 
240919eb475SMika Westerberg 	gpp_offset = padgroup_offset(padgrp, pin);
2417981c001SMika Westerberg 
2427981c001SMika Westerberg 	/*
2437981c001SMika Westerberg 	 * If PADCFGLOCK and PADCFGLOCKTX bits are both clear for this pad,
2447981c001SMika Westerberg 	 * the pad is considered unlocked. Any other case means that it is
2451bd23153SAndy Shevchenko 	 * either fully or partially locked.
2467981c001SMika Westerberg 	 */
2471bd23153SAndy Shevchenko 	offset = community->padcfglock_offset + 0 + padgrp->reg_num * 8;
2487981c001SMika Westerberg 	value = readl(community->regs + offset);
249919eb475SMika Westerberg 	if (value & BIT(gpp_offset))
2501bd23153SAndy Shevchenko 		ret |= PAD_LOCKED;
2517981c001SMika Westerberg 
252919eb475SMika Westerberg 	offset = community->padcfglock_offset + 4 + padgrp->reg_num * 8;
2537981c001SMika Westerberg 	value = readl(community->regs + offset);
254919eb475SMika Westerberg 	if (value & BIT(gpp_offset))
2551bd23153SAndy Shevchenko 		ret |= PAD_LOCKED_TX;
2567981c001SMika Westerberg 
2571bd23153SAndy Shevchenko 	return ret;
2581bd23153SAndy Shevchenko }
2591bd23153SAndy Shevchenko 
2601bd23153SAndy Shevchenko static bool intel_pad_is_unlocked(struct intel_pinctrl *pctrl, unsigned int pin)
2611bd23153SAndy Shevchenko {
2621bd23153SAndy Shevchenko 	return (intel_pad_locked(pctrl, pin) & PAD_LOCKED) == PAD_UNLOCKED;
2637981c001SMika Westerberg }
2647981c001SMika Westerberg 
26504035f7fSAndy Shevchenko static bool intel_pad_usable(struct intel_pinctrl *pctrl, unsigned int pin)
2667981c001SMika Westerberg {
2671bd23153SAndy Shevchenko 	return intel_pad_owned_by_host(pctrl, pin) && intel_pad_is_unlocked(pctrl, pin);
2687981c001SMika Westerberg }
2697981c001SMika Westerberg 
2707981c001SMika Westerberg static int intel_get_groups_count(struct pinctrl_dev *pctldev)
2717981c001SMika Westerberg {
2727981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
2737981c001SMika Westerberg 
2747981c001SMika Westerberg 	return pctrl->soc->ngroups;
2757981c001SMika Westerberg }
2767981c001SMika Westerberg 
2777981c001SMika Westerberg static const char *intel_get_group_name(struct pinctrl_dev *pctldev,
27804035f7fSAndy Shevchenko 				      unsigned int group)
2797981c001SMika Westerberg {
2807981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
2817981c001SMika Westerberg 
2827981c001SMika Westerberg 	return pctrl->soc->groups[group].name;
2837981c001SMika Westerberg }
2847981c001SMika Westerberg 
28504035f7fSAndy Shevchenko static int intel_get_group_pins(struct pinctrl_dev *pctldev, unsigned int group,
28604035f7fSAndy Shevchenko 			      const unsigned int **pins, unsigned int *npins)
2877981c001SMika Westerberg {
2887981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
2897981c001SMika Westerberg 
2907981c001SMika Westerberg 	*pins = pctrl->soc->groups[group].pins;
2917981c001SMika Westerberg 	*npins = pctrl->soc->groups[group].npins;
2927981c001SMika Westerberg 	return 0;
2937981c001SMika Westerberg }
2947981c001SMika Westerberg 
2957981c001SMika Westerberg static void intel_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
29604035f7fSAndy Shevchenko 			       unsigned int pin)
2977981c001SMika Westerberg {
2987981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
299e57725eaSMika Westerberg 	void __iomem *padcfg;
3007981c001SMika Westerberg 	u32 cfg0, cfg1, mode;
3011bd23153SAndy Shevchenko 	int locked;
3021bd23153SAndy Shevchenko 	bool acpi;
3037981c001SMika Westerberg 
3047981c001SMika Westerberg 	if (!intel_pad_owned_by_host(pctrl, pin)) {
3057981c001SMika Westerberg 		seq_puts(s, "not available");
3067981c001SMika Westerberg 		return;
3077981c001SMika Westerberg 	}
3087981c001SMika Westerberg 
3097981c001SMika Westerberg 	cfg0 = readl(intel_get_padcfg(pctrl, pin, PADCFG0));
3107981c001SMika Westerberg 	cfg1 = readl(intel_get_padcfg(pctrl, pin, PADCFG1));
3117981c001SMika Westerberg 
3127981c001SMika Westerberg 	mode = (cfg0 & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT;
3134973ddc8SAndy Shevchenko 	if (mode == PADCFG0_PMODE_GPIO)
3147981c001SMika Westerberg 		seq_puts(s, "GPIO ");
3157981c001SMika Westerberg 	else
3167981c001SMika Westerberg 		seq_printf(s, "mode %d ", mode);
3177981c001SMika Westerberg 
3187981c001SMika Westerberg 	seq_printf(s, "0x%08x 0x%08x", cfg0, cfg1);
3197981c001SMika Westerberg 
320e57725eaSMika Westerberg 	/* Dump the additional PADCFG registers if available */
321e57725eaSMika Westerberg 	padcfg = intel_get_padcfg(pctrl, pin, PADCFG2);
322e57725eaSMika Westerberg 	if (padcfg)
323e57725eaSMika Westerberg 		seq_printf(s, " 0x%08x", readl(padcfg));
324e57725eaSMika Westerberg 
3257981c001SMika Westerberg 	locked = intel_pad_locked(pctrl, pin);
3264341e8a5SMika Westerberg 	acpi = intel_pad_acpi_mode(pctrl, pin);
3277981c001SMika Westerberg 
3287981c001SMika Westerberg 	if (locked || acpi) {
3297981c001SMika Westerberg 		seq_puts(s, " [");
3301bd23153SAndy Shevchenko 		if (locked)
3317981c001SMika Westerberg 			seq_puts(s, "LOCKED");
3321bd23153SAndy Shevchenko 		if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_TX)
3331bd23153SAndy Shevchenko 			seq_puts(s, " tx");
3341bd23153SAndy Shevchenko 		else if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_FULL)
3351bd23153SAndy Shevchenko 			seq_puts(s, " full");
3361bd23153SAndy Shevchenko 
3371bd23153SAndy Shevchenko 		if (locked && acpi)
3387981c001SMika Westerberg 			seq_puts(s, ", ");
3391bd23153SAndy Shevchenko 
3407981c001SMika Westerberg 		if (acpi)
3417981c001SMika Westerberg 			seq_puts(s, "ACPI");
3427981c001SMika Westerberg 		seq_puts(s, "]");
3437981c001SMika Westerberg 	}
3447981c001SMika Westerberg }
3457981c001SMika Westerberg 
3467981c001SMika Westerberg static const struct pinctrl_ops intel_pinctrl_ops = {
3477981c001SMika Westerberg 	.get_groups_count = intel_get_groups_count,
3487981c001SMika Westerberg 	.get_group_name = intel_get_group_name,
3497981c001SMika Westerberg 	.get_group_pins = intel_get_group_pins,
3507981c001SMika Westerberg 	.pin_dbg_show = intel_pin_dbg_show,
3517981c001SMika Westerberg };
3527981c001SMika Westerberg 
3537981c001SMika Westerberg static int intel_get_functions_count(struct pinctrl_dev *pctldev)
3547981c001SMika Westerberg {
3557981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3567981c001SMika Westerberg 
3577981c001SMika Westerberg 	return pctrl->soc->nfunctions;
3587981c001SMika Westerberg }
3597981c001SMika Westerberg 
3607981c001SMika Westerberg static const char *intel_get_function_name(struct pinctrl_dev *pctldev,
36104035f7fSAndy Shevchenko 					   unsigned int function)
3627981c001SMika Westerberg {
3637981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3647981c001SMika Westerberg 
3657981c001SMika Westerberg 	return pctrl->soc->functions[function].name;
3667981c001SMika Westerberg }
3677981c001SMika Westerberg 
3687981c001SMika Westerberg static int intel_get_function_groups(struct pinctrl_dev *pctldev,
36904035f7fSAndy Shevchenko 				     unsigned int function,
3707981c001SMika Westerberg 				     const char * const **groups,
37104035f7fSAndy Shevchenko 				     unsigned int * const ngroups)
3727981c001SMika Westerberg {
3737981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3747981c001SMika Westerberg 
3757981c001SMika Westerberg 	*groups = pctrl->soc->functions[function].groups;
3767981c001SMika Westerberg 	*ngroups = pctrl->soc->functions[function].ngroups;
3777981c001SMika Westerberg 	return 0;
3787981c001SMika Westerberg }
3797981c001SMika Westerberg 
38004035f7fSAndy Shevchenko static int intel_pinmux_set_mux(struct pinctrl_dev *pctldev,
38104035f7fSAndy Shevchenko 				unsigned int function, unsigned int group)
3827981c001SMika Westerberg {
3837981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3847981c001SMika Westerberg 	const struct intel_pingroup *grp = &pctrl->soc->groups[group];
3857981c001SMika Westerberg 	unsigned long flags;
3867981c001SMika Westerberg 	int i;
3877981c001SMika Westerberg 
38827d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
3897981c001SMika Westerberg 
3907981c001SMika Westerberg 	/*
3917981c001SMika Westerberg 	 * All pins in the groups needs to be accessible and writable
3927981c001SMika Westerberg 	 * before we can enable the mux for this group.
3937981c001SMika Westerberg 	 */
3947981c001SMika Westerberg 	for (i = 0; i < grp->npins; i++) {
3957981c001SMika Westerberg 		if (!intel_pad_usable(pctrl, grp->pins[i])) {
39627d9098cSMika Westerberg 			raw_spin_unlock_irqrestore(&pctrl->lock, flags);
3977981c001SMika Westerberg 			return -EBUSY;
3987981c001SMika Westerberg 		}
3997981c001SMika Westerberg 	}
4007981c001SMika Westerberg 
4017981c001SMika Westerberg 	/* Now enable the mux setting for each pin in the group */
4027981c001SMika Westerberg 	for (i = 0; i < grp->npins; i++) {
4037981c001SMika Westerberg 		void __iomem *padcfg0;
4047981c001SMika Westerberg 		u32 value;
4057981c001SMika Westerberg 
4067981c001SMika Westerberg 		padcfg0 = intel_get_padcfg(pctrl, grp->pins[i], PADCFG0);
4077981c001SMika Westerberg 		value = readl(padcfg0);
4087981c001SMika Westerberg 
4097981c001SMika Westerberg 		value &= ~PADCFG0_PMODE_MASK;
4101f6b419bSMika Westerberg 
4111f6b419bSMika Westerberg 		if (grp->modes)
4121f6b419bSMika Westerberg 			value |= grp->modes[i] << PADCFG0_PMODE_SHIFT;
4131f6b419bSMika Westerberg 		else
4147981c001SMika Westerberg 			value |= grp->mode << PADCFG0_PMODE_SHIFT;
4157981c001SMika Westerberg 
4167981c001SMika Westerberg 		writel(value, padcfg0);
4177981c001SMika Westerberg 	}
4187981c001SMika Westerberg 
41927d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4207981c001SMika Westerberg 
4217981c001SMika Westerberg 	return 0;
4227981c001SMika Westerberg }
4237981c001SMika Westerberg 
42417fab473SAndy Shevchenko static void __intel_gpio_set_direction(void __iomem *padcfg0, bool input)
42517fab473SAndy Shevchenko {
42617fab473SAndy Shevchenko 	u32 value;
42717fab473SAndy Shevchenko 
42817fab473SAndy Shevchenko 	value = readl(padcfg0);
42917fab473SAndy Shevchenko 	if (input) {
43017fab473SAndy Shevchenko 		value &= ~PADCFG0_GPIORXDIS;
43117fab473SAndy Shevchenko 		value |= PADCFG0_GPIOTXDIS;
43217fab473SAndy Shevchenko 	} else {
43317fab473SAndy Shevchenko 		value &= ~PADCFG0_GPIOTXDIS;
43417fab473SAndy Shevchenko 		value |= PADCFG0_GPIORXDIS;
43517fab473SAndy Shevchenko 	}
43617fab473SAndy Shevchenko 	writel(value, padcfg0);
43717fab473SAndy Shevchenko }
43817fab473SAndy Shevchenko 
4394973ddc8SAndy Shevchenko static int intel_gpio_get_gpio_mode(void __iomem *padcfg0)
4404973ddc8SAndy Shevchenko {
4414973ddc8SAndy Shevchenko 	return (readl(padcfg0) & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT;
4424973ddc8SAndy Shevchenko }
4434973ddc8SAndy Shevchenko 
444f5a26acfSMika Westerberg static void intel_gpio_set_gpio_mode(void __iomem *padcfg0)
445f5a26acfSMika Westerberg {
446f5a26acfSMika Westerberg 	u32 value;
447f5a26acfSMika Westerberg 
448af7e3eebSAndy Shevchenko 	value = readl(padcfg0);
449af7e3eebSAndy Shevchenko 
450f5a26acfSMika Westerberg 	/* Put the pad into GPIO mode */
451af7e3eebSAndy Shevchenko 	value &= ~PADCFG0_PMODE_MASK;
452af7e3eebSAndy Shevchenko 	value |= PADCFG0_PMODE_GPIO;
453af7e3eebSAndy Shevchenko 
454*e12963c4SAndy Shevchenko 	/* Disable TX buffer and enable RX (this will be input) */
455*e12963c4SAndy Shevchenko 	value &= ~PADCFG0_GPIORXDIS;
456e8873c0aSAndy Shevchenko 	value |= PADCFG0_GPIOTXDIS;
457af7e3eebSAndy Shevchenko 
458f5a26acfSMika Westerberg 	/* Disable SCI/SMI/NMI generation */
459f5a26acfSMika Westerberg 	value &= ~(PADCFG0_GPIROUTIOXAPIC | PADCFG0_GPIROUTSCI);
460f5a26acfSMika Westerberg 	value &= ~(PADCFG0_GPIROUTSMI | PADCFG0_GPIROUTNMI);
461af7e3eebSAndy Shevchenko 
462f5a26acfSMika Westerberg 	writel(value, padcfg0);
463f5a26acfSMika Westerberg }
464f5a26acfSMika Westerberg 
4657981c001SMika Westerberg static int intel_gpio_request_enable(struct pinctrl_dev *pctldev,
4667981c001SMika Westerberg 				     struct pinctrl_gpio_range *range,
46704035f7fSAndy Shevchenko 				     unsigned int pin)
4687981c001SMika Westerberg {
4697981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
4707981c001SMika Westerberg 	void __iomem *padcfg0;
4717981c001SMika Westerberg 	unsigned long flags;
4727981c001SMika Westerberg 
473f62cdde5SAndy Shevchenko 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
474f62cdde5SAndy Shevchenko 
47527d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
4767981c001SMika Westerberg 
4771bd23153SAndy Shevchenko 	if (!intel_pad_owned_by_host(pctrl, pin)) {
47827d9098cSMika Westerberg 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4797981c001SMika Westerberg 		return -EBUSY;
4807981c001SMika Westerberg 	}
4817981c001SMika Westerberg 
4821bd23153SAndy Shevchenko 	if (!intel_pad_is_unlocked(pctrl, pin)) {
4831bd23153SAndy Shevchenko 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4841bd23153SAndy Shevchenko 		return 0;
4851bd23153SAndy Shevchenko 	}
4861bd23153SAndy Shevchenko 
4874973ddc8SAndy Shevchenko 	/*
4884973ddc8SAndy Shevchenko 	 * If pin is already configured in GPIO mode, we assume that
4894973ddc8SAndy Shevchenko 	 * firmware provides correct settings. In such case we avoid
4904973ddc8SAndy Shevchenko 	 * potential glitches on the pin. Otherwise, for the pin in
4914973ddc8SAndy Shevchenko 	 * alternative mode, consumer has to supply respective flags.
4924973ddc8SAndy Shevchenko 	 */
4934973ddc8SAndy Shevchenko 	if (intel_gpio_get_gpio_mode(padcfg0) == PADCFG0_PMODE_GPIO) {
4944973ddc8SAndy Shevchenko 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4954973ddc8SAndy Shevchenko 		return 0;
4964973ddc8SAndy Shevchenko 	}
4974973ddc8SAndy Shevchenko 
498f5a26acfSMika Westerberg 	intel_gpio_set_gpio_mode(padcfg0);
4994973ddc8SAndy Shevchenko 
50027d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
5017981c001SMika Westerberg 
5027981c001SMika Westerberg 	return 0;
5037981c001SMika Westerberg }
5047981c001SMika Westerberg 
5057981c001SMika Westerberg static int intel_gpio_set_direction(struct pinctrl_dev *pctldev,
5067981c001SMika Westerberg 				    struct pinctrl_gpio_range *range,
50704035f7fSAndy Shevchenko 				    unsigned int pin, bool input)
5087981c001SMika Westerberg {
5097981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
5107981c001SMika Westerberg 	void __iomem *padcfg0;
5117981c001SMika Westerberg 	unsigned long flags;
5127981c001SMika Westerberg 
5137981c001SMika Westerberg 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
5147981c001SMika Westerberg 
515f62cdde5SAndy Shevchenko 	raw_spin_lock_irqsave(&pctrl->lock, flags);
516f62cdde5SAndy Shevchenko 	__intel_gpio_set_direction(padcfg0, input);
51727d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
5187981c001SMika Westerberg 
5197981c001SMika Westerberg 	return 0;
5207981c001SMika Westerberg }
5217981c001SMika Westerberg 
5227981c001SMika Westerberg static const struct pinmux_ops intel_pinmux_ops = {
5237981c001SMika Westerberg 	.get_functions_count = intel_get_functions_count,
5247981c001SMika Westerberg 	.get_function_name = intel_get_function_name,
5257981c001SMika Westerberg 	.get_function_groups = intel_get_function_groups,
5267981c001SMika Westerberg 	.set_mux = intel_pinmux_set_mux,
5277981c001SMika Westerberg 	.gpio_request_enable = intel_gpio_request_enable,
5287981c001SMika Westerberg 	.gpio_set_direction = intel_gpio_set_direction,
5297981c001SMika Westerberg };
5307981c001SMika Westerberg 
53181ab5542SAndy Shevchenko static int intel_config_get_pull(struct intel_pinctrl *pctrl, unsigned int pin,
53281ab5542SAndy Shevchenko 				 enum pin_config_param param, u32 *arg)
5337981c001SMika Westerberg {
53404cc058fSMika Westerberg 	const struct intel_community *community;
53581ab5542SAndy Shevchenko 	void __iomem *padcfg1;
536e64fbfa5SAndy Shevchenko 	unsigned long flags;
5377981c001SMika Westerberg 	u32 value, term;
5387981c001SMika Westerberg 
53904cc058fSMika Westerberg 	community = intel_get_community(pctrl, pin);
54081ab5542SAndy Shevchenko 	padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1);
541e64fbfa5SAndy Shevchenko 
542e64fbfa5SAndy Shevchenko 	raw_spin_lock_irqsave(&pctrl->lock, flags);
54381ab5542SAndy Shevchenko 	value = readl(padcfg1);
544e64fbfa5SAndy Shevchenko 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
54581ab5542SAndy Shevchenko 
5467981c001SMika Westerberg 	term = (value & PADCFG1_TERM_MASK) >> PADCFG1_TERM_SHIFT;
5477981c001SMika Westerberg 
5487981c001SMika Westerberg 	switch (param) {
5497981c001SMika Westerberg 	case PIN_CONFIG_BIAS_DISABLE:
5507981c001SMika Westerberg 		if (term)
5517981c001SMika Westerberg 			return -EINVAL;
5527981c001SMika Westerberg 		break;
5537981c001SMika Westerberg 
5547981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_UP:
5557981c001SMika Westerberg 		if (!term || !(value & PADCFG1_TERM_UP))
5567981c001SMika Westerberg 			return -EINVAL;
5577981c001SMika Westerberg 
5587981c001SMika Westerberg 		switch (term) {
559dd26209bSAndy Shevchenko 		case PADCFG1_TERM_833:
560dd26209bSAndy Shevchenko 			*arg = 833;
561dd26209bSAndy Shevchenko 			break;
5627981c001SMika Westerberg 		case PADCFG1_TERM_1K:
56381ab5542SAndy Shevchenko 			*arg = 1000;
5647981c001SMika Westerberg 			break;
5657981c001SMika Westerberg 		case PADCFG1_TERM_5K:
56681ab5542SAndy Shevchenko 			*arg = 5000;
5677981c001SMika Westerberg 			break;
5687981c001SMika Westerberg 		case PADCFG1_TERM_20K:
56981ab5542SAndy Shevchenko 			*arg = 20000;
5707981c001SMika Westerberg 			break;
5717981c001SMika Westerberg 		}
5727981c001SMika Westerberg 
5737981c001SMika Westerberg 		break;
5747981c001SMika Westerberg 
5757981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_DOWN:
5767981c001SMika Westerberg 		if (!term || value & PADCFG1_TERM_UP)
5777981c001SMika Westerberg 			return -EINVAL;
5787981c001SMika Westerberg 
5797981c001SMika Westerberg 		switch (term) {
580dd26209bSAndy Shevchenko 		case PADCFG1_TERM_833:
581dd26209bSAndy Shevchenko 			if (!(community->features & PINCTRL_FEATURE_1K_PD))
582dd26209bSAndy Shevchenko 				return -EINVAL;
583dd26209bSAndy Shevchenko 			*arg = 833;
584dd26209bSAndy Shevchenko 			break;
58504cc058fSMika Westerberg 		case PADCFG1_TERM_1K:
58604cc058fSMika Westerberg 			if (!(community->features & PINCTRL_FEATURE_1K_PD))
58704cc058fSMika Westerberg 				return -EINVAL;
58881ab5542SAndy Shevchenko 			*arg = 1000;
58904cc058fSMika Westerberg 			break;
5907981c001SMika Westerberg 		case PADCFG1_TERM_5K:
59181ab5542SAndy Shevchenko 			*arg = 5000;
5927981c001SMika Westerberg 			break;
5937981c001SMika Westerberg 		case PADCFG1_TERM_20K:
59481ab5542SAndy Shevchenko 			*arg = 20000;
5957981c001SMika Westerberg 			break;
5967981c001SMika Westerberg 		}
5977981c001SMika Westerberg 
5987981c001SMika Westerberg 		break;
5997981c001SMika Westerberg 
60081ab5542SAndy Shevchenko 	default:
60181ab5542SAndy Shevchenko 		return -EINVAL;
60281ab5542SAndy Shevchenko 	}
60381ab5542SAndy Shevchenko 
60481ab5542SAndy Shevchenko 	return 0;
60581ab5542SAndy Shevchenko }
60681ab5542SAndy Shevchenko 
60781ab5542SAndy Shevchenko static int intel_config_get_debounce(struct intel_pinctrl *pctrl, unsigned int pin,
60881ab5542SAndy Shevchenko 				     enum pin_config_param param, u32 *arg)
60981ab5542SAndy Shevchenko {
610e57725eaSMika Westerberg 	void __iomem *padcfg2;
611e64fbfa5SAndy Shevchenko 	unsigned long flags;
61281ab5542SAndy Shevchenko 	unsigned long v;
61381ab5542SAndy Shevchenko 	u32 value2;
614e57725eaSMika Westerberg 
615e57725eaSMika Westerberg 	padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2);
616e57725eaSMika Westerberg 	if (!padcfg2)
617e57725eaSMika Westerberg 		return -ENOTSUPP;
618e57725eaSMika Westerberg 
619e64fbfa5SAndy Shevchenko 	raw_spin_lock_irqsave(&pctrl->lock, flags);
62081ab5542SAndy Shevchenko 	value2 = readl(padcfg2);
621e64fbfa5SAndy Shevchenko 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
62281ab5542SAndy Shevchenko 	if (!(value2 & PADCFG2_DEBEN))
623e57725eaSMika Westerberg 		return -EINVAL;
624e57725eaSMika Westerberg 
62581ab5542SAndy Shevchenko 	v = (value2 & PADCFG2_DEBOUNCE_MASK) >> PADCFG2_DEBOUNCE_SHIFT;
62681ab5542SAndy Shevchenko 	*arg = BIT(v) * DEBOUNCE_PERIOD_NSEC / NSEC_PER_USEC;
627e57725eaSMika Westerberg 
62881ab5542SAndy Shevchenko 	return 0;
629e57725eaSMika Westerberg }
630e57725eaSMika Westerberg 
63181ab5542SAndy Shevchenko static int intel_config_get(struct pinctrl_dev *pctldev, unsigned int pin,
63281ab5542SAndy Shevchenko 			    unsigned long *config)
63381ab5542SAndy Shevchenko {
63481ab5542SAndy Shevchenko 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
63581ab5542SAndy Shevchenko 	enum pin_config_param param = pinconf_to_config_param(*config);
63681ab5542SAndy Shevchenko 	u32 arg = 0;
63781ab5542SAndy Shevchenko 	int ret;
63881ab5542SAndy Shevchenko 
63981ab5542SAndy Shevchenko 	if (!intel_pad_owned_by_host(pctrl, pin))
64081ab5542SAndy Shevchenko 		return -ENOTSUPP;
64181ab5542SAndy Shevchenko 
64281ab5542SAndy Shevchenko 	switch (param) {
64381ab5542SAndy Shevchenko 	case PIN_CONFIG_BIAS_DISABLE:
64481ab5542SAndy Shevchenko 	case PIN_CONFIG_BIAS_PULL_UP:
64581ab5542SAndy Shevchenko 	case PIN_CONFIG_BIAS_PULL_DOWN:
64681ab5542SAndy Shevchenko 		ret = intel_config_get_pull(pctrl, pin, param, &arg);
64781ab5542SAndy Shevchenko 		if (ret)
64881ab5542SAndy Shevchenko 			return ret;
64981ab5542SAndy Shevchenko 		break;
65081ab5542SAndy Shevchenko 
65181ab5542SAndy Shevchenko 	case PIN_CONFIG_INPUT_DEBOUNCE:
65281ab5542SAndy Shevchenko 		ret = intel_config_get_debounce(pctrl, pin, param, &arg);
65381ab5542SAndy Shevchenko 		if (ret)
65481ab5542SAndy Shevchenko 			return ret;
65581ab5542SAndy Shevchenko 		break;
65681ab5542SAndy Shevchenko 
6577981c001SMika Westerberg 	default:
6587981c001SMika Westerberg 		return -ENOTSUPP;
6597981c001SMika Westerberg 	}
6607981c001SMika Westerberg 
6617981c001SMika Westerberg 	*config = pinconf_to_config_packed(param, arg);
6627981c001SMika Westerberg 	return 0;
6637981c001SMika Westerberg }
6647981c001SMika Westerberg 
66504035f7fSAndy Shevchenko static int intel_config_set_pull(struct intel_pinctrl *pctrl, unsigned int pin,
6667981c001SMika Westerberg 				 unsigned long config)
6677981c001SMika Westerberg {
66804035f7fSAndy Shevchenko 	unsigned int param = pinconf_to_config_param(config);
66904035f7fSAndy Shevchenko 	unsigned int arg = pinconf_to_config_argument(config);
67004cc058fSMika Westerberg 	const struct intel_community *community;
6717981c001SMika Westerberg 	void __iomem *padcfg1;
6727981c001SMika Westerberg 	unsigned long flags;
6737981c001SMika Westerberg 	int ret = 0;
6747981c001SMika Westerberg 	u32 value;
6757981c001SMika Westerberg 
67604cc058fSMika Westerberg 	community = intel_get_community(pctrl, pin);
6777981c001SMika Westerberg 	padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1);
678f62cdde5SAndy Shevchenko 
679f62cdde5SAndy Shevchenko 	raw_spin_lock_irqsave(&pctrl->lock, flags);
680f62cdde5SAndy Shevchenko 
6817981c001SMika Westerberg 	value = readl(padcfg1);
6827981c001SMika Westerberg 
6837981c001SMika Westerberg 	switch (param) {
6847981c001SMika Westerberg 	case PIN_CONFIG_BIAS_DISABLE:
6857981c001SMika Westerberg 		value &= ~(PADCFG1_TERM_MASK | PADCFG1_TERM_UP);
6867981c001SMika Westerberg 		break;
6877981c001SMika Westerberg 
6887981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_UP:
6897981c001SMika Westerberg 		value &= ~PADCFG1_TERM_MASK;
6907981c001SMika Westerberg 
6917981c001SMika Westerberg 		value |= PADCFG1_TERM_UP;
6927981c001SMika Westerberg 
693f3c75e7aSAndy Shevchenko 		/* Set default strength value in case none is given */
694f3c75e7aSAndy Shevchenko 		if (arg == 1)
695f3c75e7aSAndy Shevchenko 			arg = 5000;
696f3c75e7aSAndy Shevchenko 
6977981c001SMika Westerberg 		switch (arg) {
6987981c001SMika Westerberg 		case 20000:
6997981c001SMika Westerberg 			value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT;
7007981c001SMika Westerberg 			break;
7017981c001SMika Westerberg 		case 5000:
7027981c001SMika Westerberg 			value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT;
7037981c001SMika Westerberg 			break;
7047981c001SMika Westerberg 		case 1000:
7057981c001SMika Westerberg 			value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT;
7067981c001SMika Westerberg 			break;
707dd26209bSAndy Shevchenko 		case 833:
708dd26209bSAndy Shevchenko 			value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT;
709dd26209bSAndy Shevchenko 			break;
7107981c001SMika Westerberg 		default:
7117981c001SMika Westerberg 			ret = -EINVAL;
7127981c001SMika Westerberg 		}
7137981c001SMika Westerberg 
7147981c001SMika Westerberg 		break;
7157981c001SMika Westerberg 
7167981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_DOWN:
7177981c001SMika Westerberg 		value &= ~(PADCFG1_TERM_UP | PADCFG1_TERM_MASK);
7187981c001SMika Westerberg 
719f3c75e7aSAndy Shevchenko 		/* Set default strength value in case none is given */
720f3c75e7aSAndy Shevchenko 		if (arg == 1)
721f3c75e7aSAndy Shevchenko 			arg = 5000;
722f3c75e7aSAndy Shevchenko 
7237981c001SMika Westerberg 		switch (arg) {
7247981c001SMika Westerberg 		case 20000:
7257981c001SMika Westerberg 			value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT;
7267981c001SMika Westerberg 			break;
7277981c001SMika Westerberg 		case 5000:
7287981c001SMika Westerberg 			value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT;
7297981c001SMika Westerberg 			break;
73004cc058fSMika Westerberg 		case 1000:
731aa1dd80fSDan Carpenter 			if (!(community->features & PINCTRL_FEATURE_1K_PD)) {
732aa1dd80fSDan Carpenter 				ret = -EINVAL;
733aa1dd80fSDan Carpenter 				break;
734aa1dd80fSDan Carpenter 			}
73504cc058fSMika Westerberg 			value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT;
73604cc058fSMika Westerberg 			break;
737dd26209bSAndy Shevchenko 		case 833:
738dd26209bSAndy Shevchenko 			if (!(community->features & PINCTRL_FEATURE_1K_PD)) {
739dd26209bSAndy Shevchenko 				ret = -EINVAL;
740dd26209bSAndy Shevchenko 				break;
741dd26209bSAndy Shevchenko 			}
742dd26209bSAndy Shevchenko 			value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT;
743dd26209bSAndy Shevchenko 			break;
7447981c001SMika Westerberg 		default:
7457981c001SMika Westerberg 			ret = -EINVAL;
7467981c001SMika Westerberg 		}
7477981c001SMika Westerberg 
7487981c001SMika Westerberg 		break;
7497981c001SMika Westerberg 	}
7507981c001SMika Westerberg 
7517981c001SMika Westerberg 	if (!ret)
7527981c001SMika Westerberg 		writel(value, padcfg1);
7537981c001SMika Westerberg 
75427d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
7557981c001SMika Westerberg 
7567981c001SMika Westerberg 	return ret;
7577981c001SMika Westerberg }
7587981c001SMika Westerberg 
75904035f7fSAndy Shevchenko static int intel_config_set_debounce(struct intel_pinctrl *pctrl,
76004035f7fSAndy Shevchenko 				     unsigned int pin, unsigned int debounce)
761e57725eaSMika Westerberg {
762e57725eaSMika Westerberg 	void __iomem *padcfg0, *padcfg2;
763e57725eaSMika Westerberg 	unsigned long flags;
764e57725eaSMika Westerberg 	u32 value0, value2;
765e57725eaSMika Westerberg 
766e57725eaSMika Westerberg 	padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2);
767e57725eaSMika Westerberg 	if (!padcfg2)
768e57725eaSMika Westerberg 		return -ENOTSUPP;
769e57725eaSMika Westerberg 
770e57725eaSMika Westerberg 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
771e57725eaSMika Westerberg 
772e57725eaSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
773e57725eaSMika Westerberg 
774e57725eaSMika Westerberg 	value0 = readl(padcfg0);
775e57725eaSMika Westerberg 	value2 = readl(padcfg2);
776e57725eaSMika Westerberg 
777e57725eaSMika Westerberg 	/* Disable glitch filter and debouncer */
778e57725eaSMika Westerberg 	value0 &= ~PADCFG0_PREGFRXSEL;
779e57725eaSMika Westerberg 	value2 &= ~(PADCFG2_DEBEN | PADCFG2_DEBOUNCE_MASK);
780e57725eaSMika Westerberg 
781e57725eaSMika Westerberg 	if (debounce) {
782e57725eaSMika Westerberg 		unsigned long v;
783e57725eaSMika Westerberg 
7846a33a1d6SAndy Shevchenko 		v = order_base_2(debounce * NSEC_PER_USEC / DEBOUNCE_PERIOD_NSEC);
785e57725eaSMika Westerberg 		if (v < 3 || v > 15) {
7868fff0427SAndy Shevchenko 			raw_spin_unlock_irqrestore(&pctrl->lock, flags);
7878fff0427SAndy Shevchenko 			return -EINVAL;
788bb2f43d4SAndy Shevchenko 		}
789bb2f43d4SAndy Shevchenko 
790e57725eaSMika Westerberg 		/* Enable glitch filter and debouncer */
791e57725eaSMika Westerberg 		value0 |= PADCFG0_PREGFRXSEL;
792e57725eaSMika Westerberg 		value2 |= v << PADCFG2_DEBOUNCE_SHIFT;
793e57725eaSMika Westerberg 		value2 |= PADCFG2_DEBEN;
794e57725eaSMika Westerberg 	}
795e57725eaSMika Westerberg 
796e57725eaSMika Westerberg 	writel(value0, padcfg0);
797e57725eaSMika Westerberg 	writel(value2, padcfg2);
798e57725eaSMika Westerberg 
799e57725eaSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
800e57725eaSMika Westerberg 
8018fff0427SAndy Shevchenko 	return 0;
802e57725eaSMika Westerberg }
803e57725eaSMika Westerberg 
80404035f7fSAndy Shevchenko static int intel_config_set(struct pinctrl_dev *pctldev, unsigned int pin,
80504035f7fSAndy Shevchenko 			  unsigned long *configs, unsigned int nconfigs)
8067981c001SMika Westerberg {
8077981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
8087981c001SMika Westerberg 	int i, ret;
8097981c001SMika Westerberg 
8107981c001SMika Westerberg 	if (!intel_pad_usable(pctrl, pin))
8117981c001SMika Westerberg 		return -ENOTSUPP;
8127981c001SMika Westerberg 
8137981c001SMika Westerberg 	for (i = 0; i < nconfigs; i++) {
8147981c001SMika Westerberg 		switch (pinconf_to_config_param(configs[i])) {
8157981c001SMika Westerberg 		case PIN_CONFIG_BIAS_DISABLE:
8167981c001SMika Westerberg 		case PIN_CONFIG_BIAS_PULL_UP:
8177981c001SMika Westerberg 		case PIN_CONFIG_BIAS_PULL_DOWN:
8187981c001SMika Westerberg 			ret = intel_config_set_pull(pctrl, pin, configs[i]);
8197981c001SMika Westerberg 			if (ret)
8207981c001SMika Westerberg 				return ret;
8217981c001SMika Westerberg 			break;
8227981c001SMika Westerberg 
823e57725eaSMika Westerberg 		case PIN_CONFIG_INPUT_DEBOUNCE:
824e57725eaSMika Westerberg 			ret = intel_config_set_debounce(pctrl, pin,
825e57725eaSMika Westerberg 				pinconf_to_config_argument(configs[i]));
826e57725eaSMika Westerberg 			if (ret)
827e57725eaSMika Westerberg 				return ret;
828e57725eaSMika Westerberg 			break;
829e57725eaSMika Westerberg 
8307981c001SMika Westerberg 		default:
8317981c001SMika Westerberg 			return -ENOTSUPP;
8327981c001SMika Westerberg 		}
8337981c001SMika Westerberg 	}
8347981c001SMika Westerberg 
8357981c001SMika Westerberg 	return 0;
8367981c001SMika Westerberg }
8377981c001SMika Westerberg 
8387981c001SMika Westerberg static const struct pinconf_ops intel_pinconf_ops = {
8397981c001SMika Westerberg 	.is_generic = true,
8407981c001SMika Westerberg 	.pin_config_get = intel_config_get,
8417981c001SMika Westerberg 	.pin_config_set = intel_config_set,
8427981c001SMika Westerberg };
8437981c001SMika Westerberg 
8447981c001SMika Westerberg static const struct pinctrl_desc intel_pinctrl_desc = {
8457981c001SMika Westerberg 	.pctlops = &intel_pinctrl_ops,
8467981c001SMika Westerberg 	.pmxops = &intel_pinmux_ops,
8477981c001SMika Westerberg 	.confops = &intel_pinconf_ops,
8487981c001SMika Westerberg 	.owner = THIS_MODULE,
8497981c001SMika Westerberg };
8507981c001SMika Westerberg 
851a60eac32SMika Westerberg /**
852a60eac32SMika Westerberg  * intel_gpio_to_pin() - Translate from GPIO offset to pin number
853a60eac32SMika Westerberg  * @pctrl: Pinctrl structure
854a60eac32SMika Westerberg  * @offset: GPIO offset from gpiolib
855946ffefcSAndy Shevchenko  * @community: Community is filled here if not %NULL
856a60eac32SMika Westerberg  * @padgrp: Pad group is filled here if not %NULL
857a60eac32SMika Westerberg  *
858a60eac32SMika Westerberg  * When coming through gpiolib irqchip, the GPIO offset is not
859a60eac32SMika Westerberg  * automatically translated to pinctrl pin number. This function can be
860a60eac32SMika Westerberg  * used to find out the corresponding pinctrl pin.
861a60eac32SMika Westerberg  */
86204035f7fSAndy Shevchenko static int intel_gpio_to_pin(struct intel_pinctrl *pctrl, unsigned int offset,
863a60eac32SMika Westerberg 			     const struct intel_community **community,
864a60eac32SMika Westerberg 			     const struct intel_padgroup **padgrp)
865a60eac32SMika Westerberg {
866a60eac32SMika Westerberg 	int i;
867a60eac32SMika Westerberg 
868a60eac32SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
869a60eac32SMika Westerberg 		const struct intel_community *comm = &pctrl->communities[i];
870a60eac32SMika Westerberg 		int j;
871a60eac32SMika Westerberg 
872a60eac32SMika Westerberg 		for (j = 0; j < comm->ngpps; j++) {
873a60eac32SMika Westerberg 			const struct intel_padgroup *pgrp = &comm->gpps[j];
874a60eac32SMika Westerberg 
875e5a4ab6aSAndy Shevchenko 			if (pgrp->gpio_base == INTEL_GPIO_BASE_NOMAP)
876a60eac32SMika Westerberg 				continue;
877a60eac32SMika Westerberg 
878a60eac32SMika Westerberg 			if (offset >= pgrp->gpio_base &&
879a60eac32SMika Westerberg 			    offset < pgrp->gpio_base + pgrp->size) {
880a60eac32SMika Westerberg 				int pin;
881a60eac32SMika Westerberg 
882a60eac32SMika Westerberg 				pin = pgrp->base + offset - pgrp->gpio_base;
883a60eac32SMika Westerberg 				if (community)
884a60eac32SMika Westerberg 					*community = comm;
885a60eac32SMika Westerberg 				if (padgrp)
886a60eac32SMika Westerberg 					*padgrp = pgrp;
887a60eac32SMika Westerberg 
888a60eac32SMika Westerberg 				return pin;
889a60eac32SMika Westerberg 			}
890a60eac32SMika Westerberg 		}
891a60eac32SMika Westerberg 	}
892a60eac32SMika Westerberg 
893a60eac32SMika Westerberg 	return -EINVAL;
894a60eac32SMika Westerberg }
895a60eac32SMika Westerberg 
8966cb0880fSChris Chiu /**
8976cb0880fSChris Chiu  * intel_pin_to_gpio() - Translate from pin number to GPIO offset
8986cb0880fSChris Chiu  * @pctrl: Pinctrl structure
8996cb0880fSChris Chiu  * @pin: pin number
9006cb0880fSChris Chiu  *
9016cb0880fSChris Chiu  * Translate the pin number of pinctrl to GPIO offset
9026cb0880fSChris Chiu  */
90355dac437SArnd Bergmann static __maybe_unused int intel_pin_to_gpio(struct intel_pinctrl *pctrl, int pin)
9046cb0880fSChris Chiu {
9056cb0880fSChris Chiu 	const struct intel_community *community;
9066cb0880fSChris Chiu 	const struct intel_padgroup *padgrp;
9076cb0880fSChris Chiu 
9086cb0880fSChris Chiu 	community = intel_get_community(pctrl, pin);
9096cb0880fSChris Chiu 	if (!community)
9106cb0880fSChris Chiu 		return -EINVAL;
9116cb0880fSChris Chiu 
9126cb0880fSChris Chiu 	padgrp = intel_community_get_padgroup(community, pin);
9136cb0880fSChris Chiu 	if (!padgrp)
9146cb0880fSChris Chiu 		return -EINVAL;
9156cb0880fSChris Chiu 
9166cb0880fSChris Chiu 	return pin - padgrp->base + padgrp->gpio_base;
9176cb0880fSChris Chiu }
9186cb0880fSChris Chiu 
91904035f7fSAndy Shevchenko static int intel_gpio_get(struct gpio_chip *chip, unsigned int offset)
92055aedef5SAndy Shevchenko {
92196147db1SMika Westerberg 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
92296147db1SMika Westerberg 	void __iomem *reg;
92396147db1SMika Westerberg 	u32 padcfg0;
92455aedef5SAndy Shevchenko 	int pin;
92555aedef5SAndy Shevchenko 
92696147db1SMika Westerberg 	pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
92796147db1SMika Westerberg 	if (pin < 0)
92896147db1SMika Westerberg 		return -EINVAL;
92996147db1SMika Westerberg 
93096147db1SMika Westerberg 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
93196147db1SMika Westerberg 	if (!reg)
93296147db1SMika Westerberg 		return -EINVAL;
93396147db1SMika Westerberg 
93496147db1SMika Westerberg 	padcfg0 = readl(reg);
93596147db1SMika Westerberg 	if (!(padcfg0 & PADCFG0_GPIOTXDIS))
93696147db1SMika Westerberg 		return !!(padcfg0 & PADCFG0_GPIOTXSTATE);
93796147db1SMika Westerberg 
93896147db1SMika Westerberg 	return !!(padcfg0 & PADCFG0_GPIORXSTATE);
93955aedef5SAndy Shevchenko }
94055aedef5SAndy Shevchenko 
94104035f7fSAndy Shevchenko static void intel_gpio_set(struct gpio_chip *chip, unsigned int offset,
94204035f7fSAndy Shevchenko 			   int value)
94396147db1SMika Westerberg {
94496147db1SMika Westerberg 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
94596147db1SMika Westerberg 	unsigned long flags;
94696147db1SMika Westerberg 	void __iomem *reg;
94796147db1SMika Westerberg 	u32 padcfg0;
94896147db1SMika Westerberg 	int pin;
94996147db1SMika Westerberg 
95096147db1SMika Westerberg 	pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
95196147db1SMika Westerberg 	if (pin < 0)
95296147db1SMika Westerberg 		return;
95396147db1SMika Westerberg 
95496147db1SMika Westerberg 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
95596147db1SMika Westerberg 	if (!reg)
95696147db1SMika Westerberg 		return;
95796147db1SMika Westerberg 
95896147db1SMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
95996147db1SMika Westerberg 	padcfg0 = readl(reg);
96096147db1SMika Westerberg 	if (value)
96196147db1SMika Westerberg 		padcfg0 |= PADCFG0_GPIOTXSTATE;
96296147db1SMika Westerberg 	else
96396147db1SMika Westerberg 		padcfg0 &= ~PADCFG0_GPIOTXSTATE;
96496147db1SMika Westerberg 	writel(padcfg0, reg);
96596147db1SMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
96696147db1SMika Westerberg }
96796147db1SMika Westerberg 
96896147db1SMika Westerberg static int intel_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
96996147db1SMika Westerberg {
97096147db1SMika Westerberg 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
971e64fbfa5SAndy Shevchenko 	unsigned long flags;
97296147db1SMika Westerberg 	void __iomem *reg;
97396147db1SMika Westerberg 	u32 padcfg0;
97496147db1SMika Westerberg 	int pin;
97596147db1SMika Westerberg 
97696147db1SMika Westerberg 	pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
97796147db1SMika Westerberg 	if (pin < 0)
97896147db1SMika Westerberg 		return -EINVAL;
97996147db1SMika Westerberg 
98096147db1SMika Westerberg 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
98196147db1SMika Westerberg 	if (!reg)
98296147db1SMika Westerberg 		return -EINVAL;
98396147db1SMika Westerberg 
984e64fbfa5SAndy Shevchenko 	raw_spin_lock_irqsave(&pctrl->lock, flags);
98596147db1SMika Westerberg 	padcfg0 = readl(reg);
986e64fbfa5SAndy Shevchenko 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
98796147db1SMika Westerberg 	if (padcfg0 & PADCFG0_PMODE_MASK)
98896147db1SMika Westerberg 		return -EINVAL;
98996147db1SMika Westerberg 
9906a304752SMatti Vaittinen 	if (padcfg0 & PADCFG0_GPIOTXDIS)
9916a304752SMatti Vaittinen 		return GPIO_LINE_DIRECTION_IN;
9926a304752SMatti Vaittinen 
9936a304752SMatti Vaittinen 	return GPIO_LINE_DIRECTION_OUT;
99496147db1SMika Westerberg }
99596147db1SMika Westerberg 
99604035f7fSAndy Shevchenko static int intel_gpio_direction_input(struct gpio_chip *chip, unsigned int offset)
99796147db1SMika Westerberg {
99896147db1SMika Westerberg 	return pinctrl_gpio_direction_input(chip->base + offset);
99996147db1SMika Westerberg }
100096147db1SMika Westerberg 
100104035f7fSAndy Shevchenko static int intel_gpio_direction_output(struct gpio_chip *chip, unsigned int offset,
100296147db1SMika Westerberg 				       int value)
100396147db1SMika Westerberg {
100496147db1SMika Westerberg 	intel_gpio_set(chip, offset, value);
100596147db1SMika Westerberg 	return pinctrl_gpio_direction_output(chip->base + offset);
100696147db1SMika Westerberg }
100796147db1SMika Westerberg 
100896147db1SMika Westerberg static const struct gpio_chip intel_gpio_chip = {
100996147db1SMika Westerberg 	.owner = THIS_MODULE,
101096147db1SMika Westerberg 	.request = gpiochip_generic_request,
101196147db1SMika Westerberg 	.free = gpiochip_generic_free,
101296147db1SMika Westerberg 	.get_direction = intel_gpio_get_direction,
101396147db1SMika Westerberg 	.direction_input = intel_gpio_direction_input,
101496147db1SMika Westerberg 	.direction_output = intel_gpio_direction_output,
101596147db1SMika Westerberg 	.get = intel_gpio_get,
101696147db1SMika Westerberg 	.set = intel_gpio_set,
101796147db1SMika Westerberg 	.set_config = gpiochip_generic_config,
101896147db1SMika Westerberg };
101996147db1SMika Westerberg 
10207981c001SMika Westerberg static void intel_gpio_irq_ack(struct irq_data *d)
10217981c001SMika Westerberg {
10227981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1023acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
10247981c001SMika Westerberg 	const struct intel_community *community;
1025919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
1026a60eac32SMika Westerberg 	int pin;
10277981c001SMika Westerberg 
1028a60eac32SMika Westerberg 	pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp);
1029a60eac32SMika Westerberg 	if (pin >= 0) {
103004035f7fSAndy Shevchenko 		unsigned int gpp, gpp_offset, is_offset;
1031919eb475SMika Westerberg 
1032919eb475SMika Westerberg 		gpp = padgrp->reg_num;
1033919eb475SMika Westerberg 		gpp_offset = padgroup_offset(padgrp, pin);
1034cf769bd8SMika Westerberg 		is_offset = community->is_offset + gpp * 4;
1035919eb475SMika Westerberg 
1036919eb475SMika Westerberg 		raw_spin_lock(&pctrl->lock);
1037cf769bd8SMika Westerberg 		writel(BIT(gpp_offset), community->regs + is_offset);
103827d9098cSMika Westerberg 		raw_spin_unlock(&pctrl->lock);
10397981c001SMika Westerberg 	}
1040919eb475SMika Westerberg }
10417981c001SMika Westerberg 
10427981c001SMika Westerberg static void intel_gpio_irq_mask_unmask(struct irq_data *d, bool mask)
10437981c001SMika Westerberg {
10447981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1045acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
10467981c001SMika Westerberg 	const struct intel_community *community;
1047919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
1048a60eac32SMika Westerberg 	int pin;
1049a60eac32SMika Westerberg 
1050a60eac32SMika Westerberg 	pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp);
1051a60eac32SMika Westerberg 	if (pin >= 0) {
105204035f7fSAndy Shevchenko 		unsigned int gpp, gpp_offset;
1053919eb475SMika Westerberg 		unsigned long flags;
1054670784fbSKai-Heng Feng 		void __iomem *reg, *is;
10557981c001SMika Westerberg 		u32 value;
10567981c001SMika Westerberg 
1057919eb475SMika Westerberg 		gpp = padgrp->reg_num;
1058919eb475SMika Westerberg 		gpp_offset = padgroup_offset(padgrp, pin);
1059919eb475SMika Westerberg 
10607981c001SMika Westerberg 		reg = community->regs + community->ie_offset + gpp * 4;
1061670784fbSKai-Heng Feng 		is = community->regs + community->is_offset + gpp * 4;
1062919eb475SMika Westerberg 
1063919eb475SMika Westerberg 		raw_spin_lock_irqsave(&pctrl->lock, flags);
1064670784fbSKai-Heng Feng 
1065670784fbSKai-Heng Feng 		/* Clear interrupt status first to avoid unexpected interrupt */
1066670784fbSKai-Heng Feng 		writel(BIT(gpp_offset), is);
1067670784fbSKai-Heng Feng 
10687981c001SMika Westerberg 		value = readl(reg);
10697981c001SMika Westerberg 		if (mask)
10707981c001SMika Westerberg 			value &= ~BIT(gpp_offset);
10717981c001SMika Westerberg 		else
10727981c001SMika Westerberg 			value |= BIT(gpp_offset);
10737981c001SMika Westerberg 		writel(value, reg);
107427d9098cSMika Westerberg 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
10757981c001SMika Westerberg 	}
1076919eb475SMika Westerberg }
10777981c001SMika Westerberg 
10787981c001SMika Westerberg static void intel_gpio_irq_mask(struct irq_data *d)
10797981c001SMika Westerberg {
10807981c001SMika Westerberg 	intel_gpio_irq_mask_unmask(d, true);
10817981c001SMika Westerberg }
10827981c001SMika Westerberg 
10837981c001SMika Westerberg static void intel_gpio_irq_unmask(struct irq_data *d)
10847981c001SMika Westerberg {
10857981c001SMika Westerberg 	intel_gpio_irq_mask_unmask(d, false);
10867981c001SMika Westerberg }
10877981c001SMika Westerberg 
108804035f7fSAndy Shevchenko static int intel_gpio_irq_type(struct irq_data *d, unsigned int type)
10897981c001SMika Westerberg {
10907981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1091acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
109204035f7fSAndy Shevchenko 	unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL);
10937981c001SMika Westerberg 	unsigned long flags;
10947981c001SMika Westerberg 	void __iomem *reg;
10957981c001SMika Westerberg 	u32 value;
10967981c001SMika Westerberg 
10977981c001SMika Westerberg 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
10987981c001SMika Westerberg 	if (!reg)
10997981c001SMika Westerberg 		return -EINVAL;
11007981c001SMika Westerberg 
11014341e8a5SMika Westerberg 	/*
11024341e8a5SMika Westerberg 	 * If the pin is in ACPI mode it is still usable as a GPIO but it
11034341e8a5SMika Westerberg 	 * cannot be used as IRQ because GPI_IS status bit will not be
11044341e8a5SMika Westerberg 	 * updated by the host controller hardware.
11054341e8a5SMika Westerberg 	 */
11064341e8a5SMika Westerberg 	if (intel_pad_acpi_mode(pctrl, pin)) {
11074341e8a5SMika Westerberg 		dev_warn(pctrl->dev, "pin %u cannot be used as IRQ\n", pin);
11084341e8a5SMika Westerberg 		return -EPERM;
11094341e8a5SMika Westerberg 	}
11104341e8a5SMika Westerberg 
111127d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
11127981c001SMika Westerberg 
1113f5a26acfSMika Westerberg 	intel_gpio_set_gpio_mode(reg);
1114f5a26acfSMika Westerberg 
11157981c001SMika Westerberg 	value = readl(reg);
11167981c001SMika Westerberg 
11177981c001SMika Westerberg 	value &= ~(PADCFG0_RXEVCFG_MASK | PADCFG0_RXINV);
11187981c001SMika Westerberg 
11197981c001SMika Westerberg 	if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
11207981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_EDGE_BOTH << PADCFG0_RXEVCFG_SHIFT;
11217981c001SMika Westerberg 	} else if (type & IRQ_TYPE_EDGE_FALLING) {
11227981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT;
11237981c001SMika Westerberg 		value |= PADCFG0_RXINV;
11247981c001SMika Westerberg 	} else if (type & IRQ_TYPE_EDGE_RISING) {
11257981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT;
1126bf380cfaSQipeng Zha 	} else if (type & IRQ_TYPE_LEVEL_MASK) {
1127bf380cfaSQipeng Zha 		if (type & IRQ_TYPE_LEVEL_LOW)
11287981c001SMika Westerberg 			value |= PADCFG0_RXINV;
11297981c001SMika Westerberg 	} else {
11307981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_DISABLED << PADCFG0_RXEVCFG_SHIFT;
11317981c001SMika Westerberg 	}
11327981c001SMika Westerberg 
11337981c001SMika Westerberg 	writel(value, reg);
11347981c001SMika Westerberg 
11357981c001SMika Westerberg 	if (type & IRQ_TYPE_EDGE_BOTH)
1136fc756bcdSThomas Gleixner 		irq_set_handler_locked(d, handle_edge_irq);
11377981c001SMika Westerberg 	else if (type & IRQ_TYPE_LEVEL_MASK)
1138fc756bcdSThomas Gleixner 		irq_set_handler_locked(d, handle_level_irq);
11397981c001SMika Westerberg 
114027d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
11417981c001SMika Westerberg 
11427981c001SMika Westerberg 	return 0;
11437981c001SMika Westerberg }
11447981c001SMika Westerberg 
11457981c001SMika Westerberg static int intel_gpio_irq_wake(struct irq_data *d, unsigned int on)
11467981c001SMika Westerberg {
11477981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1148acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
114904035f7fSAndy Shevchenko 	unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL);
11507981c001SMika Westerberg 
11517981c001SMika Westerberg 	if (on)
115201dabe91SNilesh Bacchewar 		enable_irq_wake(pctrl->irq);
11537981c001SMika Westerberg 	else
115401dabe91SNilesh Bacchewar 		disable_irq_wake(pctrl->irq);
11559a520fd9SAndy Shevchenko 
11567981c001SMika Westerberg 	dev_dbg(pctrl->dev, "%sable wake for pin %u\n", on ? "en" : "dis", pin);
11577981c001SMika Westerberg 	return 0;
11587981c001SMika Westerberg }
11597981c001SMika Westerberg 
116086851bbcSAndy Shevchenko static int intel_gpio_community_irq_handler(struct intel_pinctrl *pctrl,
11617981c001SMika Westerberg 					    const struct intel_community *community)
11627981c001SMika Westerberg {
1163193b40c8SMika Westerberg 	struct gpio_chip *gc = &pctrl->chip;
116486851bbcSAndy Shevchenko 	unsigned int gpp;
116586851bbcSAndy Shevchenko 	int ret = 0;
11667981c001SMika Westerberg 
11677981c001SMika Westerberg 	for (gpp = 0; gpp < community->ngpps; gpp++) {
1168919eb475SMika Westerberg 		const struct intel_padgroup *padgrp = &community->gpps[gpp];
11697981c001SMika Westerberg 		unsigned long pending, enabled, gpp_offset;
1170e64fbfa5SAndy Shevchenko 
11715b613df3SAndy Shevchenko 		raw_spin_lock(&pctrl->lock);
11727981c001SMika Westerberg 
1173cf769bd8SMika Westerberg 		pending = readl(community->regs + community->is_offset +
1174cf769bd8SMika Westerberg 				padgrp->reg_num * 4);
11757981c001SMika Westerberg 		enabled = readl(community->regs + community->ie_offset +
1176919eb475SMika Westerberg 				padgrp->reg_num * 4);
11777981c001SMika Westerberg 
11785b613df3SAndy Shevchenko 		raw_spin_unlock(&pctrl->lock);
1179e64fbfa5SAndy Shevchenko 
11807981c001SMika Westerberg 		/* Only interrupts that are enabled */
11817981c001SMika Westerberg 		pending &= enabled;
11827981c001SMika Westerberg 
1183919eb475SMika Westerberg 		for_each_set_bit(gpp_offset, &pending, padgrp->size) {
118411b389ccSAndy Shevchenko 			unsigned int irq;
11857981c001SMika Westerberg 
1186f0fbe7bcSThierry Reding 			irq = irq_find_mapping(gc->irq.domain,
1187a60eac32SMika Westerberg 					       padgrp->gpio_base + gpp_offset);
11887981c001SMika Westerberg 			generic_handle_irq(irq);
11897981c001SMika Westerberg 		}
119086851bbcSAndy Shevchenko 
119186851bbcSAndy Shevchenko 		ret += pending ? 1 : 0;
11927981c001SMika Westerberg 	}
11937981c001SMika Westerberg 
1194193b40c8SMika Westerberg 	return ret;
1195193b40c8SMika Westerberg }
1196193b40c8SMika Westerberg 
1197193b40c8SMika Westerberg static irqreturn_t intel_gpio_irq(int irq, void *data)
11987981c001SMika Westerberg {
1199193b40c8SMika Westerberg 	const struct intel_community *community;
1200193b40c8SMika Westerberg 	struct intel_pinctrl *pctrl = data;
120186851bbcSAndy Shevchenko 	unsigned int i;
120286851bbcSAndy Shevchenko 	int ret = 0;
12037981c001SMika Westerberg 
12047981c001SMika Westerberg 	/* Need to check all communities for pending interrupts */
1205193b40c8SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
1206193b40c8SMika Westerberg 		community = &pctrl->communities[i];
120786851bbcSAndy Shevchenko 		ret += intel_gpio_community_irq_handler(pctrl, community);
1208193b40c8SMika Westerberg 	}
12097981c001SMika Westerberg 
121086851bbcSAndy Shevchenko 	return IRQ_RETVAL(ret);
12117981c001SMika Westerberg }
12127981c001SMika Westerberg 
1213e986f0e6SŁukasz Bartosik static void intel_gpio_irq_init(struct intel_pinctrl *pctrl)
1214e986f0e6SŁukasz Bartosik {
1215e986f0e6SŁukasz Bartosik 	int i;
1216e986f0e6SŁukasz Bartosik 
1217e986f0e6SŁukasz Bartosik 	for (i = 0; i < pctrl->ncommunities; i++) {
1218e986f0e6SŁukasz Bartosik 		const struct intel_community *community;
1219e986f0e6SŁukasz Bartosik 		void __iomem *base;
1220e986f0e6SŁukasz Bartosik 		unsigned int gpp;
1221e986f0e6SŁukasz Bartosik 
1222e986f0e6SŁukasz Bartosik 		community = &pctrl->communities[i];
1223e986f0e6SŁukasz Bartosik 		base = community->regs;
1224e986f0e6SŁukasz Bartosik 
1225e986f0e6SŁukasz Bartosik 		for (gpp = 0; gpp < community->ngpps; gpp++) {
1226e986f0e6SŁukasz Bartosik 			/* Mask and clear all interrupts */
1227e986f0e6SŁukasz Bartosik 			writel(0, base + community->ie_offset + gpp * 4);
1228e986f0e6SŁukasz Bartosik 			writel(0xffff, base + community->is_offset + gpp * 4);
1229e986f0e6SŁukasz Bartosik 		}
1230e986f0e6SŁukasz Bartosik 	}
1231e986f0e6SŁukasz Bartosik }
1232e986f0e6SŁukasz Bartosik 
1233e986f0e6SŁukasz Bartosik static int intel_gpio_irq_init_hw(struct gpio_chip *gc)
1234e986f0e6SŁukasz Bartosik {
1235e986f0e6SŁukasz Bartosik 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1236e986f0e6SŁukasz Bartosik 
1237e986f0e6SŁukasz Bartosik 	/*
1238e986f0e6SŁukasz Bartosik 	 * Make sure the interrupt lines are in a proper state before
1239e986f0e6SŁukasz Bartosik 	 * further configuration.
1240e986f0e6SŁukasz Bartosik 	 */
1241e986f0e6SŁukasz Bartosik 	intel_gpio_irq_init(pctrl);
1242e986f0e6SŁukasz Bartosik 
1243e986f0e6SŁukasz Bartosik 	return 0;
1244e986f0e6SŁukasz Bartosik }
1245e986f0e6SŁukasz Bartosik 
12466d416b9bSLinus Walleij static int intel_gpio_add_community_ranges(struct intel_pinctrl *pctrl,
1247a60eac32SMika Westerberg 				const struct intel_community *community)
1248a60eac32SMika Westerberg {
124933b6cb58SColin Ian King 	int ret = 0, i;
1250a60eac32SMika Westerberg 
1251a60eac32SMika Westerberg 	for (i = 0; i < community->ngpps; i++) {
1252a60eac32SMika Westerberg 		const struct intel_padgroup *gpp = &community->gpps[i];
1253a60eac32SMika Westerberg 
1254e5a4ab6aSAndy Shevchenko 		if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP)
1255a60eac32SMika Westerberg 			continue;
1256a60eac32SMika Westerberg 
1257a60eac32SMika Westerberg 		ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev),
1258a60eac32SMika Westerberg 					     gpp->gpio_base, gpp->base,
1259a60eac32SMika Westerberg 					     gpp->size);
1260a60eac32SMika Westerberg 		if (ret)
1261a60eac32SMika Westerberg 			return ret;
1262a60eac32SMika Westerberg 	}
1263a60eac32SMika Westerberg 
1264a60eac32SMika Westerberg 	return ret;
1265a60eac32SMika Westerberg }
1266a60eac32SMika Westerberg 
12676d416b9bSLinus Walleij static int intel_gpio_add_pin_ranges(struct gpio_chip *gc)
12686d416b9bSLinus Walleij {
12696d416b9bSLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
12706d416b9bSLinus Walleij 	int ret, i;
12716d416b9bSLinus Walleij 
12726d416b9bSLinus Walleij 	for (i = 0; i < pctrl->ncommunities; i++) {
12736d416b9bSLinus Walleij 		struct intel_community *community = &pctrl->communities[i];
12746d416b9bSLinus Walleij 
12756d416b9bSLinus Walleij 		ret = intel_gpio_add_community_ranges(pctrl, community);
12766d416b9bSLinus Walleij 		if (ret) {
12776d416b9bSLinus Walleij 			dev_err(pctrl->dev, "failed to add GPIO pin range\n");
12786d416b9bSLinus Walleij 			return ret;
12796d416b9bSLinus Walleij 		}
12806d416b9bSLinus Walleij 	}
12816d416b9bSLinus Walleij 
12826d416b9bSLinus Walleij 	return 0;
12836d416b9bSLinus Walleij }
12846d416b9bSLinus Walleij 
128511b389ccSAndy Shevchenko static unsigned int intel_gpio_ngpio(const struct intel_pinctrl *pctrl)
1286a60eac32SMika Westerberg {
1287a60eac32SMika Westerberg 	const struct intel_community *community;
128804035f7fSAndy Shevchenko 	unsigned int ngpio = 0;
1289a60eac32SMika Westerberg 	int i, j;
1290a60eac32SMika Westerberg 
1291a60eac32SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
1292a60eac32SMika Westerberg 		community = &pctrl->communities[i];
1293a60eac32SMika Westerberg 		for (j = 0; j < community->ngpps; j++) {
1294a60eac32SMika Westerberg 			const struct intel_padgroup *gpp = &community->gpps[j];
1295a60eac32SMika Westerberg 
1296e5a4ab6aSAndy Shevchenko 			if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP)
1297a60eac32SMika Westerberg 				continue;
1298a60eac32SMika Westerberg 
1299a60eac32SMika Westerberg 			if (gpp->gpio_base + gpp->size > ngpio)
1300a60eac32SMika Westerberg 				ngpio = gpp->gpio_base + gpp->size;
1301a60eac32SMika Westerberg 		}
1302a60eac32SMika Westerberg 	}
1303a60eac32SMika Westerberg 
1304a60eac32SMika Westerberg 	return ngpio;
1305a60eac32SMika Westerberg }
1306a60eac32SMika Westerberg 
13077981c001SMika Westerberg static int intel_gpio_probe(struct intel_pinctrl *pctrl, int irq)
13087981c001SMika Westerberg {
13096d416b9bSLinus Walleij 	int ret;
1310af0c5330SLinus Walleij 	struct gpio_irq_chip *girq;
13117981c001SMika Westerberg 
13127981c001SMika Westerberg 	pctrl->chip = intel_gpio_chip;
13137981c001SMika Westerberg 
131457ff2df1SAndy Shevchenko 	/* Setup GPIO chip */
1315a60eac32SMika Westerberg 	pctrl->chip.ngpio = intel_gpio_ngpio(pctrl);
13167981c001SMika Westerberg 	pctrl->chip.label = dev_name(pctrl->dev);
131758383c78SLinus Walleij 	pctrl->chip.parent = pctrl->dev;
13187981c001SMika Westerberg 	pctrl->chip.base = -1;
13196d416b9bSLinus Walleij 	pctrl->chip.add_pin_ranges = intel_gpio_add_pin_ranges;
132001dabe91SNilesh Bacchewar 	pctrl->irq = irq;
13217981c001SMika Westerberg 
132257ff2df1SAndy Shevchenko 	/* Setup IRQ chip */
132357ff2df1SAndy Shevchenko 	pctrl->irqchip.name = dev_name(pctrl->dev);
132457ff2df1SAndy Shevchenko 	pctrl->irqchip.irq_ack = intel_gpio_irq_ack;
132557ff2df1SAndy Shevchenko 	pctrl->irqchip.irq_mask = intel_gpio_irq_mask;
132657ff2df1SAndy Shevchenko 	pctrl->irqchip.irq_unmask = intel_gpio_irq_unmask;
132757ff2df1SAndy Shevchenko 	pctrl->irqchip.irq_set_type = intel_gpio_irq_type;
132857ff2df1SAndy Shevchenko 	pctrl->irqchip.irq_set_wake = intel_gpio_irq_wake;
132957ff2df1SAndy Shevchenko 	pctrl->irqchip.flags = IRQCHIP_MASK_ON_SUSPEND;
133057ff2df1SAndy Shevchenko 
1331193b40c8SMika Westerberg 	/*
1332af0c5330SLinus Walleij 	 * On some platforms several GPIO controllers share the same interrupt
1333af0c5330SLinus Walleij 	 * line.
1334193b40c8SMika Westerberg 	 */
13351a7d1cb8SMika Westerberg 	ret = devm_request_irq(pctrl->dev, irq, intel_gpio_irq,
13361a7d1cb8SMika Westerberg 			       IRQF_SHARED | IRQF_NO_THREAD,
1337193b40c8SMika Westerberg 			       dev_name(pctrl->dev), pctrl);
1338193b40c8SMika Westerberg 	if (ret) {
1339193b40c8SMika Westerberg 		dev_err(pctrl->dev, "failed to request interrupt\n");
1340f25c3aa9SMika Westerberg 		return ret;
13417981c001SMika Westerberg 	}
13427981c001SMika Westerberg 
1343af0c5330SLinus Walleij 	girq = &pctrl->chip.irq;
1344af0c5330SLinus Walleij 	girq->chip = &pctrl->irqchip;
1345af0c5330SLinus Walleij 	/* This will let us handle the IRQ in the driver */
1346af0c5330SLinus Walleij 	girq->parent_handler = NULL;
1347af0c5330SLinus Walleij 	girq->num_parents = 0;
1348af0c5330SLinus Walleij 	girq->default_type = IRQ_TYPE_NONE;
1349af0c5330SLinus Walleij 	girq->handler = handle_bad_irq;
1350e986f0e6SŁukasz Bartosik 	girq->init_hw = intel_gpio_irq_init_hw;
1351af0c5330SLinus Walleij 
1352af0c5330SLinus Walleij 	ret = devm_gpiochip_add_data(pctrl->dev, &pctrl->chip, pctrl);
13537981c001SMika Westerberg 	if (ret) {
1354af0c5330SLinus Walleij 		dev_err(pctrl->dev, "failed to register gpiochip\n");
1355f25c3aa9SMika Westerberg 		return ret;
13567981c001SMika Westerberg 	}
13577981c001SMika Westerberg 
13587981c001SMika Westerberg 	return 0;
13597981c001SMika Westerberg }
13607981c001SMika Westerberg 
1361036e126cSAndy Shevchenko static int intel_pinctrl_add_padgroups_by_gpps(struct intel_pinctrl *pctrl,
1362919eb475SMika Westerberg 					       struct intel_community *community)
1363919eb475SMika Westerberg {
1364919eb475SMika Westerberg 	struct intel_padgroup *gpps;
136504035f7fSAndy Shevchenko 	unsigned int padown_num = 0;
1366036e126cSAndy Shevchenko 	size_t i, ngpps = community->ngpps;
1367919eb475SMika Westerberg 
1368919eb475SMika Westerberg 	gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL);
1369919eb475SMika Westerberg 	if (!gpps)
1370919eb475SMika Westerberg 		return -ENOMEM;
1371919eb475SMika Westerberg 
1372919eb475SMika Westerberg 	for (i = 0; i < ngpps; i++) {
1373919eb475SMika Westerberg 		gpps[i] = community->gpps[i];
1374919eb475SMika Westerberg 
1375919eb475SMika Westerberg 		if (gpps[i].size > 32)
1376919eb475SMika Westerberg 			return -EINVAL;
1377919eb475SMika Westerberg 
1378e5a4ab6aSAndy Shevchenko 		/* Special treatment for GPIO base */
1379e5a4ab6aSAndy Shevchenko 		switch (gpps[i].gpio_base) {
1380e5a4ab6aSAndy Shevchenko 			case INTEL_GPIO_BASE_MATCH:
1381a60eac32SMika Westerberg 				gpps[i].gpio_base = gpps[i].base;
1382e5a4ab6aSAndy Shevchenko 				break;
13839bd59157SAndy Shevchenko 			case INTEL_GPIO_BASE_ZERO:
13849bd59157SAndy Shevchenko 				gpps[i].gpio_base = 0;
13859bd59157SAndy Shevchenko 				break;
1386e5a4ab6aSAndy Shevchenko 			case INTEL_GPIO_BASE_NOMAP:
138777e14126SAndy Shevchenko 				break;
1388e5a4ab6aSAndy Shevchenko 			default:
1389e5a4ab6aSAndy Shevchenko 				break;
1390e5a4ab6aSAndy Shevchenko 		}
1391a60eac32SMika Westerberg 
1392919eb475SMika Westerberg 		gpps[i].padown_num = padown_num;
1393036e126cSAndy Shevchenko 		padown_num += DIV_ROUND_UP(gpps[i].size * 4, 32);
1394036e126cSAndy Shevchenko 	}
1395036e126cSAndy Shevchenko 
1396036e126cSAndy Shevchenko 	community->gpps = gpps;
1397036e126cSAndy Shevchenko 
1398036e126cSAndy Shevchenko 	return 0;
1399036e126cSAndy Shevchenko }
1400036e126cSAndy Shevchenko 
1401036e126cSAndy Shevchenko static int intel_pinctrl_add_padgroups_by_size(struct intel_pinctrl *pctrl,
1402036e126cSAndy Shevchenko 					       struct intel_community *community)
1403036e126cSAndy Shevchenko {
1404036e126cSAndy Shevchenko 	struct intel_padgroup *gpps;
1405036e126cSAndy Shevchenko 	unsigned int npins = community->npins;
1406036e126cSAndy Shevchenko 	unsigned int padown_num = 0;
1407036e126cSAndy Shevchenko 	size_t i, ngpps = DIV_ROUND_UP(npins, community->gpp_size);
1408036e126cSAndy Shevchenko 
1409036e126cSAndy Shevchenko 	if (community->gpp_size > 32)
1410036e126cSAndy Shevchenko 		return -EINVAL;
1411036e126cSAndy Shevchenko 
1412036e126cSAndy Shevchenko 	gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL);
1413036e126cSAndy Shevchenko 	if (!gpps)
1414036e126cSAndy Shevchenko 		return -ENOMEM;
1415036e126cSAndy Shevchenko 
1416036e126cSAndy Shevchenko 	for (i = 0; i < ngpps; i++) {
1417036e126cSAndy Shevchenko 		unsigned int gpp_size = community->gpp_size;
1418036e126cSAndy Shevchenko 
1419036e126cSAndy Shevchenko 		gpps[i].reg_num = i;
1420036e126cSAndy Shevchenko 		gpps[i].base = community->pin_base + i * gpp_size;
1421036e126cSAndy Shevchenko 		gpps[i].size = min(gpp_size, npins);
1422036e126cSAndy Shevchenko 		npins -= gpps[i].size;
1423036e126cSAndy Shevchenko 
142477e14126SAndy Shevchenko 		gpps[i].gpio_base = gpps[i].base;
1425036e126cSAndy Shevchenko 		gpps[i].padown_num = padown_num;
1426919eb475SMika Westerberg 
1427919eb475SMika Westerberg 		/*
1428919eb475SMika Westerberg 		 * In older hardware the number of padown registers per
1429919eb475SMika Westerberg 		 * group is fixed regardless of the group size.
1430919eb475SMika Westerberg 		 */
1431919eb475SMika Westerberg 		if (community->gpp_num_padown_regs)
1432919eb475SMika Westerberg 			padown_num += community->gpp_num_padown_regs;
1433919eb475SMika Westerberg 		else
1434919eb475SMika Westerberg 			padown_num += DIV_ROUND_UP(gpps[i].size * 4, 32);
1435919eb475SMika Westerberg 	}
1436919eb475SMika Westerberg 
1437919eb475SMika Westerberg 	community->ngpps = ngpps;
1438919eb475SMika Westerberg 	community->gpps = gpps;
1439919eb475SMika Westerberg 
1440919eb475SMika Westerberg 	return 0;
1441919eb475SMika Westerberg }
1442919eb475SMika Westerberg 
14437981c001SMika Westerberg static int intel_pinctrl_pm_init(struct intel_pinctrl *pctrl)
14447981c001SMika Westerberg {
14457981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP
14467981c001SMika Westerberg 	const struct intel_pinctrl_soc_data *soc = pctrl->soc;
14477981c001SMika Westerberg 	struct intel_community_context *communities;
14487981c001SMika Westerberg 	struct intel_pad_context *pads;
14497981c001SMika Westerberg 	int i;
14507981c001SMika Westerberg 
14517981c001SMika Westerberg 	pads = devm_kcalloc(pctrl->dev, soc->npins, sizeof(*pads), GFP_KERNEL);
14527981c001SMika Westerberg 	if (!pads)
14537981c001SMika Westerberg 		return -ENOMEM;
14547981c001SMika Westerberg 
14557981c001SMika Westerberg 	communities = devm_kcalloc(pctrl->dev, pctrl->ncommunities,
14567981c001SMika Westerberg 				   sizeof(*communities), GFP_KERNEL);
14577981c001SMika Westerberg 	if (!communities)
14587981c001SMika Westerberg 		return -ENOMEM;
14597981c001SMika Westerberg 
14607981c001SMika Westerberg 
14617981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
14627981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
1463a0a5f766SChris Chiu 		u32 *intmask, *hostown;
14647981c001SMika Westerberg 
14657981c001SMika Westerberg 		intmask = devm_kcalloc(pctrl->dev, community->ngpps,
14667981c001SMika Westerberg 				       sizeof(*intmask), GFP_KERNEL);
14677981c001SMika Westerberg 		if (!intmask)
14687981c001SMika Westerberg 			return -ENOMEM;
14697981c001SMika Westerberg 
14707981c001SMika Westerberg 		communities[i].intmask = intmask;
1471a0a5f766SChris Chiu 
1472a0a5f766SChris Chiu 		hostown = devm_kcalloc(pctrl->dev, community->ngpps,
1473a0a5f766SChris Chiu 				       sizeof(*hostown), GFP_KERNEL);
1474a0a5f766SChris Chiu 		if (!hostown)
1475a0a5f766SChris Chiu 			return -ENOMEM;
1476a0a5f766SChris Chiu 
1477a0a5f766SChris Chiu 		communities[i].hostown = hostown;
14787981c001SMika Westerberg 	}
14797981c001SMika Westerberg 
14807981c001SMika Westerberg 	pctrl->context.pads = pads;
14817981c001SMika Westerberg 	pctrl->context.communities = communities;
14827981c001SMika Westerberg #endif
14837981c001SMika Westerberg 
14847981c001SMika Westerberg 	return 0;
14857981c001SMika Westerberg }
14867981c001SMika Westerberg 
14870dd519e3SAndy Shevchenko static int intel_pinctrl_probe(struct platform_device *pdev,
14887981c001SMika Westerberg 			       const struct intel_pinctrl_soc_data *soc_data)
14897981c001SMika Westerberg {
14907981c001SMika Westerberg 	struct intel_pinctrl *pctrl;
14917981c001SMika Westerberg 	int i, ret, irq;
14927981c001SMika Westerberg 
14937981c001SMika Westerberg 	pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL);
14947981c001SMika Westerberg 	if (!pctrl)
14957981c001SMika Westerberg 		return -ENOMEM;
14967981c001SMika Westerberg 
14977981c001SMika Westerberg 	pctrl->dev = &pdev->dev;
14987981c001SMika Westerberg 	pctrl->soc = soc_data;
149927d9098cSMika Westerberg 	raw_spin_lock_init(&pctrl->lock);
15007981c001SMika Westerberg 
15017981c001SMika Westerberg 	/*
15027981c001SMika Westerberg 	 * Make a copy of the communities which we can use to hold pointers
15037981c001SMika Westerberg 	 * to the registers.
15047981c001SMika Westerberg 	 */
15057981c001SMika Westerberg 	pctrl->ncommunities = pctrl->soc->ncommunities;
15067981c001SMika Westerberg 	pctrl->communities = devm_kcalloc(&pdev->dev, pctrl->ncommunities,
15077981c001SMika Westerberg 				  sizeof(*pctrl->communities), GFP_KERNEL);
15087981c001SMika Westerberg 	if (!pctrl->communities)
15097981c001SMika Westerberg 		return -ENOMEM;
15107981c001SMika Westerberg 
15117981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
15127981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
15137981c001SMika Westerberg 		void __iomem *regs;
151491d898e5SAndy Shevchenko 		u32 offset;
1515998c49e8SAndy Shevchenko 		u32 value;
15167981c001SMika Westerberg 
15177981c001SMika Westerberg 		*community = pctrl->soc->communities[i];
15187981c001SMika Westerberg 
15199d5b6a95SAndy Shevchenko 		regs = devm_platform_ioremap_resource(pdev, community->barno);
15207981c001SMika Westerberg 		if (IS_ERR(regs))
15217981c001SMika Westerberg 			return PTR_ERR(regs);
15227981c001SMika Westerberg 
152339c1f1bdSRoger Pau Monne 		/*
152439c1f1bdSRoger Pau Monne 		 * Determine community features based on the revision.
152539c1f1bdSRoger Pau Monne 		 * A value of all ones means the device is not present.
152639c1f1bdSRoger Pau Monne 		 */
1527998c49e8SAndy Shevchenko 		value = readl(regs + REVID);
152839c1f1bdSRoger Pau Monne 		if (value == ~0u)
152939c1f1bdSRoger Pau Monne 			return -ENODEV;
1530998c49e8SAndy Shevchenko 		if (((value & REVID_MASK) >> REVID_SHIFT) >= 0x94) {
1531e57725eaSMika Westerberg 			community->features |= PINCTRL_FEATURE_DEBOUNCE;
153204cc058fSMika Westerberg 			community->features |= PINCTRL_FEATURE_1K_PD;
153304cc058fSMika Westerberg 		}
1534e57725eaSMika Westerberg 
153591d898e5SAndy Shevchenko 		/* Determine community features based on the capabilities */
153691d898e5SAndy Shevchenko 		offset = CAPLIST;
153791d898e5SAndy Shevchenko 		do {
153891d898e5SAndy Shevchenko 			value = readl(regs + offset);
153991d898e5SAndy Shevchenko 			switch ((value & CAPLIST_ID_MASK) >> CAPLIST_ID_SHIFT) {
154091d898e5SAndy Shevchenko 			case CAPLIST_ID_GPIO_HW_INFO:
154191d898e5SAndy Shevchenko 				community->features |= PINCTRL_FEATURE_GPIO_HW_INFO;
154291d898e5SAndy Shevchenko 				break;
154391d898e5SAndy Shevchenko 			case CAPLIST_ID_PWM:
154491d898e5SAndy Shevchenko 				community->features |= PINCTRL_FEATURE_PWM;
154591d898e5SAndy Shevchenko 				break;
154691d898e5SAndy Shevchenko 			case CAPLIST_ID_BLINK:
154791d898e5SAndy Shevchenko 				community->features |= PINCTRL_FEATURE_BLINK;
154891d898e5SAndy Shevchenko 				break;
154991d898e5SAndy Shevchenko 			case CAPLIST_ID_EXP:
155091d898e5SAndy Shevchenko 				community->features |= PINCTRL_FEATURE_EXP;
155191d898e5SAndy Shevchenko 				break;
155291d898e5SAndy Shevchenko 			default:
155391d898e5SAndy Shevchenko 				break;
155491d898e5SAndy Shevchenko 			}
155591d898e5SAndy Shevchenko 			offset = (value & CAPLIST_NEXT_MASK) >> CAPLIST_NEXT_SHIFT;
155691d898e5SAndy Shevchenko 		} while (offset);
155791d898e5SAndy Shevchenko 
155891d898e5SAndy Shevchenko 		dev_dbg(&pdev->dev, "Community%d features: %#08x\n", i, community->features);
155991d898e5SAndy Shevchenko 
15607981c001SMika Westerberg 		/* Read offset of the pad configuration registers */
156191d898e5SAndy Shevchenko 		offset = readl(regs + PADBAR);
15627981c001SMika Westerberg 
15637981c001SMika Westerberg 		community->regs = regs;
156491d898e5SAndy Shevchenko 		community->pad_regs = regs + offset;
1565919eb475SMika Westerberg 
1566036e126cSAndy Shevchenko 		if (community->gpps)
1567036e126cSAndy Shevchenko 			ret = intel_pinctrl_add_padgroups_by_gpps(pctrl, community);
1568036e126cSAndy Shevchenko 		else
1569036e126cSAndy Shevchenko 			ret = intel_pinctrl_add_padgroups_by_size(pctrl, community);
1570919eb475SMika Westerberg 		if (ret)
1571919eb475SMika Westerberg 			return ret;
15727981c001SMika Westerberg 	}
15737981c001SMika Westerberg 
15747981c001SMika Westerberg 	irq = platform_get_irq(pdev, 0);
15754e73d02fSStephen Boyd 	if (irq < 0)
15767981c001SMika Westerberg 		return irq;
15777981c001SMika Westerberg 
15787981c001SMika Westerberg 	ret = intel_pinctrl_pm_init(pctrl);
15797981c001SMika Westerberg 	if (ret)
15807981c001SMika Westerberg 		return ret;
15817981c001SMika Westerberg 
15827981c001SMika Westerberg 	pctrl->pctldesc = intel_pinctrl_desc;
15837981c001SMika Westerberg 	pctrl->pctldesc.name = dev_name(&pdev->dev);
15847981c001SMika Westerberg 	pctrl->pctldesc.pins = pctrl->soc->pins;
15857981c001SMika Westerberg 	pctrl->pctldesc.npins = pctrl->soc->npins;
15867981c001SMika Westerberg 
158754d46cd7SLaxman Dewangan 	pctrl->pctldev = devm_pinctrl_register(&pdev->dev, &pctrl->pctldesc,
158854d46cd7SLaxman Dewangan 					       pctrl);
1589323de9efSMasahiro Yamada 	if (IS_ERR(pctrl->pctldev)) {
15907981c001SMika Westerberg 		dev_err(&pdev->dev, "failed to register pinctrl driver\n");
1591323de9efSMasahiro Yamada 		return PTR_ERR(pctrl->pctldev);
15927981c001SMika Westerberg 	}
15937981c001SMika Westerberg 
15947981c001SMika Westerberg 	ret = intel_gpio_probe(pctrl, irq);
159554d46cd7SLaxman Dewangan 	if (ret)
15967981c001SMika Westerberg 		return ret;
15977981c001SMika Westerberg 
15987981c001SMika Westerberg 	platform_set_drvdata(pdev, pctrl);
15997981c001SMika Westerberg 
16007981c001SMika Westerberg 	return 0;
16017981c001SMika Westerberg }
16027981c001SMika Westerberg 
160370c263c4SAndy Shevchenko int intel_pinctrl_probe_by_hid(struct platform_device *pdev)
160470c263c4SAndy Shevchenko {
160570c263c4SAndy Shevchenko 	const struct intel_pinctrl_soc_data *data;
160670c263c4SAndy Shevchenko 
160770c263c4SAndy Shevchenko 	data = device_get_match_data(&pdev->dev);
1608ff360d62SAndy Shevchenko 	if (!data)
1609ff360d62SAndy Shevchenko 		return -ENODATA;
1610ff360d62SAndy Shevchenko 
161170c263c4SAndy Shevchenko 	return intel_pinctrl_probe(pdev, data);
161270c263c4SAndy Shevchenko }
161370c263c4SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_hid);
161470c263c4SAndy Shevchenko 
1615924cf800SAndy Shevchenko int intel_pinctrl_probe_by_uid(struct platform_device *pdev)
1616924cf800SAndy Shevchenko {
1617ff360d62SAndy Shevchenko 	const struct intel_pinctrl_soc_data *data;
1618ff360d62SAndy Shevchenko 
1619ff360d62SAndy Shevchenko 	data = intel_pinctrl_get_soc_data(pdev);
1620ff360d62SAndy Shevchenko 	if (IS_ERR(data))
1621ff360d62SAndy Shevchenko 		return PTR_ERR(data);
1622ff360d62SAndy Shevchenko 
1623ff360d62SAndy Shevchenko 	return intel_pinctrl_probe(pdev, data);
1624ff360d62SAndy Shevchenko }
1625ff360d62SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_uid);
1626ff360d62SAndy Shevchenko 
1627ff360d62SAndy Shevchenko const struct intel_pinctrl_soc_data *intel_pinctrl_get_soc_data(struct platform_device *pdev)
1628ff360d62SAndy Shevchenko {
1629924cf800SAndy Shevchenko 	const struct intel_pinctrl_soc_data *data = NULL;
1630924cf800SAndy Shevchenko 	const struct intel_pinctrl_soc_data **table;
1631924cf800SAndy Shevchenko 	struct acpi_device *adev;
1632924cf800SAndy Shevchenko 	unsigned int i;
1633924cf800SAndy Shevchenko 
1634924cf800SAndy Shevchenko 	adev = ACPI_COMPANION(&pdev->dev);
1635924cf800SAndy Shevchenko 	if (adev) {
1636924cf800SAndy Shevchenko 		const void *match = device_get_match_data(&pdev->dev);
1637924cf800SAndy Shevchenko 
1638924cf800SAndy Shevchenko 		table = (const struct intel_pinctrl_soc_data **)match;
1639924cf800SAndy Shevchenko 		for (i = 0; table[i]; i++) {
1640924cf800SAndy Shevchenko 			if (!strcmp(adev->pnp.unique_id, table[i]->uid)) {
1641924cf800SAndy Shevchenko 				data = table[i];
1642924cf800SAndy Shevchenko 				break;
1643924cf800SAndy Shevchenko 			}
1644924cf800SAndy Shevchenko 		}
1645924cf800SAndy Shevchenko 	} else {
1646924cf800SAndy Shevchenko 		const struct platform_device_id *id;
1647924cf800SAndy Shevchenko 
1648924cf800SAndy Shevchenko 		id = platform_get_device_id(pdev);
1649924cf800SAndy Shevchenko 		if (!id)
1650ff360d62SAndy Shevchenko 			return ERR_PTR(-ENODEV);
1651924cf800SAndy Shevchenko 
1652924cf800SAndy Shevchenko 		table = (const struct intel_pinctrl_soc_data **)id->driver_data;
1653924cf800SAndy Shevchenko 		data = table[pdev->id];
1654924cf800SAndy Shevchenko 	}
1655924cf800SAndy Shevchenko 
1656ff360d62SAndy Shevchenko 	return data ?: ERR_PTR(-ENODATA);
1657924cf800SAndy Shevchenko }
1658ff360d62SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_get_soc_data);
1659924cf800SAndy Shevchenko 
16607981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP
166104035f7fSAndy Shevchenko static bool intel_pinctrl_should_save(struct intel_pinctrl *pctrl, unsigned int pin)
1662c538b943SMika Westerberg {
1663c538b943SMika Westerberg 	const struct pin_desc *pd = pin_desc_get(pctrl->pctldev, pin);
1664c538b943SMika Westerberg 
1665c538b943SMika Westerberg 	if (!pd || !intel_pad_usable(pctrl, pin))
1666c538b943SMika Westerberg 		return false;
1667c538b943SMika Westerberg 
1668c538b943SMika Westerberg 	/*
1669c538b943SMika Westerberg 	 * Only restore the pin if it is actually in use by the kernel (or
1670c538b943SMika Westerberg 	 * by userspace). It is possible that some pins are used by the
1671c538b943SMika Westerberg 	 * BIOS during resume and those are not always locked down so leave
1672c538b943SMika Westerberg 	 * them alone.
1673c538b943SMika Westerberg 	 */
1674c538b943SMika Westerberg 	if (pd->mux_owner || pd->gpio_owner ||
16756cb0880fSChris Chiu 	    gpiochip_line_is_irq(&pctrl->chip, intel_pin_to_gpio(pctrl, pin)))
1676c538b943SMika Westerberg 		return true;
1677c538b943SMika Westerberg 
1678c538b943SMika Westerberg 	return false;
1679c538b943SMika Westerberg }
1680c538b943SMika Westerberg 
16812fef3276SBinbin Wu int intel_pinctrl_suspend_noirq(struct device *dev)
16827981c001SMika Westerberg {
1683cb035d74SWolfram Sang 	struct intel_pinctrl *pctrl = dev_get_drvdata(dev);
16847981c001SMika Westerberg 	struct intel_community_context *communities;
16857981c001SMika Westerberg 	struct intel_pad_context *pads;
16867981c001SMika Westerberg 	int i;
16877981c001SMika Westerberg 
16887981c001SMika Westerberg 	pads = pctrl->context.pads;
16897981c001SMika Westerberg 	for (i = 0; i < pctrl->soc->npins; i++) {
16907981c001SMika Westerberg 		const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i];
1691e57725eaSMika Westerberg 		void __iomem *padcfg;
16927981c001SMika Westerberg 		u32 val;
16937981c001SMika Westerberg 
1694c538b943SMika Westerberg 		if (!intel_pinctrl_should_save(pctrl, desc->number))
16957981c001SMika Westerberg 			continue;
16967981c001SMika Westerberg 
16977981c001SMika Westerberg 		val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG0));
16987981c001SMika Westerberg 		pads[i].padcfg0 = val & ~PADCFG0_GPIORXSTATE;
16997981c001SMika Westerberg 		val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG1));
17007981c001SMika Westerberg 		pads[i].padcfg1 = val;
1701e57725eaSMika Westerberg 
1702e57725eaSMika Westerberg 		padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2);
1703e57725eaSMika Westerberg 		if (padcfg)
1704e57725eaSMika Westerberg 			pads[i].padcfg2 = readl(padcfg);
17057981c001SMika Westerberg 	}
17067981c001SMika Westerberg 
17077981c001SMika Westerberg 	communities = pctrl->context.communities;
17087981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
17097981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
17107981c001SMika Westerberg 		void __iomem *base;
171104035f7fSAndy Shevchenko 		unsigned int gpp;
17127981c001SMika Westerberg 
17137981c001SMika Westerberg 		base = community->regs + community->ie_offset;
17147981c001SMika Westerberg 		for (gpp = 0; gpp < community->ngpps; gpp++)
17157981c001SMika Westerberg 			communities[i].intmask[gpp] = readl(base + gpp * 4);
1716a0a5f766SChris Chiu 
1717a0a5f766SChris Chiu 		base = community->regs + community->hostown_offset;
1718a0a5f766SChris Chiu 		for (gpp = 0; gpp < community->ngpps; gpp++)
1719a0a5f766SChris Chiu 			communities[i].hostown[gpp] = readl(base + gpp * 4);
17207981c001SMika Westerberg 	}
17217981c001SMika Westerberg 
17227981c001SMika Westerberg 	return 0;
17237981c001SMika Westerberg }
17242fef3276SBinbin Wu EXPORT_SYMBOL_GPL(intel_pinctrl_suspend_noirq);
17257981c001SMika Westerberg 
1726942c5ea4SAndy Shevchenko static bool intel_gpio_update_reg(void __iomem *reg, u32 mask, u32 value)
1727a0a5f766SChris Chiu {
17285f61d951SAndy Shevchenko 	u32 curr, updated;
1729a0a5f766SChris Chiu 
1730942c5ea4SAndy Shevchenko 	curr = readl(reg);
17315f61d951SAndy Shevchenko 
1732942c5ea4SAndy Shevchenko 	updated = (curr & ~mask) | (value & mask);
1733942c5ea4SAndy Shevchenko 	if (curr == updated)
1734942c5ea4SAndy Shevchenko 		return false;
1735942c5ea4SAndy Shevchenko 
1736942c5ea4SAndy Shevchenko 	writel(updated, reg);
1737942c5ea4SAndy Shevchenko 	return true;
1738a0a5f766SChris Chiu }
1739a0a5f766SChris Chiu 
17407101e022SAndy Shevchenko static void intel_restore_hostown(struct intel_pinctrl *pctrl, unsigned int c,
17417101e022SAndy Shevchenko 				  void __iomem *base, unsigned int gpp, u32 saved)
17427101e022SAndy Shevchenko {
17437101e022SAndy Shevchenko 	const struct intel_community *community = &pctrl->communities[c];
17447101e022SAndy Shevchenko 	const struct intel_padgroup *padgrp = &community->gpps[gpp];
17457101e022SAndy Shevchenko 	struct device *dev = pctrl->dev;
1746d1bfd022SAndy Shevchenko 	const char *dummy;
1747d1bfd022SAndy Shevchenko 	u32 requested = 0;
1748d1bfd022SAndy Shevchenko 	unsigned int i;
17497101e022SAndy Shevchenko 
1750e5a4ab6aSAndy Shevchenko 	if (padgrp->gpio_base == INTEL_GPIO_BASE_NOMAP)
17517101e022SAndy Shevchenko 		return;
17527101e022SAndy Shevchenko 
1753d1bfd022SAndy Shevchenko 	for_each_requested_gpio_in_range(&pctrl->chip, i, padgrp->gpio_base, padgrp->size, dummy)
1754d1bfd022SAndy Shevchenko 		requested |= BIT(i);
1755d1bfd022SAndy Shevchenko 
1756942c5ea4SAndy Shevchenko 	if (!intel_gpio_update_reg(base + gpp * 4, requested, saved))
17577101e022SAndy Shevchenko 		return;
17587101e022SAndy Shevchenko 
1759764cfe33SAndy Shevchenko 	dev_dbg(dev, "restored hostown %u/%u %#08x\n", c, gpp, readl(base + gpp * 4));
17607101e022SAndy Shevchenko }
17617101e022SAndy Shevchenko 
1762471dd9a9SAndy Shevchenko static void intel_restore_intmask(struct intel_pinctrl *pctrl, unsigned int c,
1763471dd9a9SAndy Shevchenko 				  void __iomem *base, unsigned int gpp, u32 saved)
1764471dd9a9SAndy Shevchenko {
1765471dd9a9SAndy Shevchenko 	struct device *dev = pctrl->dev;
1766471dd9a9SAndy Shevchenko 
1767942c5ea4SAndy Shevchenko 	if (!intel_gpio_update_reg(base + gpp * 4, ~0U, saved))
1768942c5ea4SAndy Shevchenko 		return;
1769942c5ea4SAndy Shevchenko 
1770471dd9a9SAndy Shevchenko 	dev_dbg(dev, "restored mask %u/%u %#08x\n", c, gpp, readl(base + gpp * 4));
1771471dd9a9SAndy Shevchenko }
1772471dd9a9SAndy Shevchenko 
1773f78f152aSAndy Shevchenko static void intel_restore_padcfg(struct intel_pinctrl *pctrl, unsigned int pin,
1774f78f152aSAndy Shevchenko 				 unsigned int reg, u32 saved)
1775f78f152aSAndy Shevchenko {
1776f78f152aSAndy Shevchenko 	u32 mask = (reg == PADCFG0) ? PADCFG0_GPIORXSTATE : 0;
1777f78f152aSAndy Shevchenko 	unsigned int n = reg / sizeof(u32);
1778f78f152aSAndy Shevchenko 	struct device *dev = pctrl->dev;
1779f78f152aSAndy Shevchenko 	void __iomem *padcfg;
1780f78f152aSAndy Shevchenko 
1781f78f152aSAndy Shevchenko 	padcfg = intel_get_padcfg(pctrl, pin, reg);
1782f78f152aSAndy Shevchenko 	if (!padcfg)
1783f78f152aSAndy Shevchenko 		return;
1784f78f152aSAndy Shevchenko 
1785942c5ea4SAndy Shevchenko 	if (!intel_gpio_update_reg(padcfg, ~mask, saved))
1786f78f152aSAndy Shevchenko 		return;
1787f78f152aSAndy Shevchenko 
1788f78f152aSAndy Shevchenko 	dev_dbg(dev, "restored pin %u padcfg%u %#08x\n", pin, n, readl(padcfg));
1789f78f152aSAndy Shevchenko }
1790f78f152aSAndy Shevchenko 
17912fef3276SBinbin Wu int intel_pinctrl_resume_noirq(struct device *dev)
17927981c001SMika Westerberg {
1793cb035d74SWolfram Sang 	struct intel_pinctrl *pctrl = dev_get_drvdata(dev);
17947981c001SMika Westerberg 	const struct intel_community_context *communities;
17957981c001SMika Westerberg 	const struct intel_pad_context *pads;
17967981c001SMika Westerberg 	int i;
17977981c001SMika Westerberg 
17987981c001SMika Westerberg 	/* Mask all interrupts */
17997981c001SMika Westerberg 	intel_gpio_irq_init(pctrl);
18007981c001SMika Westerberg 
18017981c001SMika Westerberg 	pads = pctrl->context.pads;
18027981c001SMika Westerberg 	for (i = 0; i < pctrl->soc->npins; i++) {
18037981c001SMika Westerberg 		const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i];
18047981c001SMika Westerberg 
1805c538b943SMika Westerberg 		if (!intel_pinctrl_should_save(pctrl, desc->number))
18067981c001SMika Westerberg 			continue;
18077981c001SMika Westerberg 
1808f78f152aSAndy Shevchenko 		intel_restore_padcfg(pctrl, desc->number, PADCFG0, pads[i].padcfg0);
1809f78f152aSAndy Shevchenko 		intel_restore_padcfg(pctrl, desc->number, PADCFG1, pads[i].padcfg1);
1810f78f152aSAndy Shevchenko 		intel_restore_padcfg(pctrl, desc->number, PADCFG2, pads[i].padcfg2);
18117981c001SMika Westerberg 	}
18127981c001SMika Westerberg 
18137981c001SMika Westerberg 	communities = pctrl->context.communities;
18147981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
18157981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
18167981c001SMika Westerberg 		void __iomem *base;
181704035f7fSAndy Shevchenko 		unsigned int gpp;
18187981c001SMika Westerberg 
18197981c001SMika Westerberg 		base = community->regs + community->ie_offset;
1820471dd9a9SAndy Shevchenko 		for (gpp = 0; gpp < community->ngpps; gpp++)
1821471dd9a9SAndy Shevchenko 			intel_restore_intmask(pctrl, i, base, gpp, communities[i].intmask[gpp]);
1822a0a5f766SChris Chiu 
1823a0a5f766SChris Chiu 		base = community->regs + community->hostown_offset;
18247101e022SAndy Shevchenko 		for (gpp = 0; gpp < community->ngpps; gpp++)
18257101e022SAndy Shevchenko 			intel_restore_hostown(pctrl, i, base, gpp, communities[i].hostown[gpp]);
18267981c001SMika Westerberg 	}
18277981c001SMika Westerberg 
18287981c001SMika Westerberg 	return 0;
18297981c001SMika Westerberg }
18302fef3276SBinbin Wu EXPORT_SYMBOL_GPL(intel_pinctrl_resume_noirq);
18317981c001SMika Westerberg #endif
18327981c001SMika Westerberg 
18337981c001SMika Westerberg MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>");
18347981c001SMika Westerberg MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
18357981c001SMika Westerberg MODULE_DESCRIPTION("Intel pinctrl/GPIO core driver");
18367981c001SMika Westerberg MODULE_LICENSE("GPL v2");
1837