1875a92b3SAndy Shevchenko // SPDX-License-Identifier: GPL-2.0 27981c001SMika Westerberg /* 37981c001SMika Westerberg * Intel pinctrl/GPIO core driver. 47981c001SMika Westerberg * 57981c001SMika Westerberg * Copyright (C) 2015, Intel Corporation 67981c001SMika Westerberg * Authors: Mathias Nyman <mathias.nyman@linux.intel.com> 77981c001SMika Westerberg * Mika Westerberg <mika.westerberg@linux.intel.com> 87981c001SMika Westerberg */ 97981c001SMika Westerberg 10924cf800SAndy Shevchenko #include <linux/acpi.h> 117981c001SMika Westerberg #include <linux/gpio/driver.h> 1266c812d2SAndy Shevchenko #include <linux/interrupt.h> 13e57725eaSMika Westerberg #include <linux/log2.h> 146a33a1d6SAndy Shevchenko #include <linux/module.h> 157981c001SMika Westerberg #include <linux/platform_device.h> 16924cf800SAndy Shevchenko #include <linux/property.h> 176a33a1d6SAndy Shevchenko #include <linux/time.h> 18924cf800SAndy Shevchenko 197981c001SMika Westerberg #include <linux/pinctrl/pinctrl.h> 207981c001SMika Westerberg #include <linux/pinctrl/pinmux.h> 217981c001SMika Westerberg #include <linux/pinctrl/pinconf.h> 227981c001SMika Westerberg #include <linux/pinctrl/pinconf-generic.h> 237981c001SMika Westerberg 24c538b943SMika Westerberg #include "../core.h" 257981c001SMika Westerberg #include "pinctrl-intel.h" 267981c001SMika Westerberg 277981c001SMika Westerberg /* Offset from regs */ 28e57725eaSMika Westerberg #define REVID 0x000 29e57725eaSMika Westerberg #define REVID_SHIFT 16 30e57725eaSMika Westerberg #define REVID_MASK GENMASK(31, 16) 31e57725eaSMika Westerberg 327981c001SMika Westerberg #define PADBAR 0x00c 337981c001SMika Westerberg 347981c001SMika Westerberg #define PADOWN_BITS 4 357981c001SMika Westerberg #define PADOWN_SHIFT(p) ((p) % 8 * PADOWN_BITS) 36e58926e7SAndy Shevchenko #define PADOWN_MASK(p) (GENMASK(3, 0) << PADOWN_SHIFT(p)) 3799a735b3SQipeng Zha #define PADOWN_GPP(p) ((p) / 8) 387981c001SMika Westerberg 397981c001SMika Westerberg /* Offset from pad_regs */ 407981c001SMika Westerberg #define PADCFG0 0x000 417981c001SMika Westerberg #define PADCFG0_RXEVCFG_SHIFT 25 42e58926e7SAndy Shevchenko #define PADCFG0_RXEVCFG_MASK GENMASK(26, 25) 437981c001SMika Westerberg #define PADCFG0_RXEVCFG_LEVEL 0 447981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE 1 457981c001SMika Westerberg #define PADCFG0_RXEVCFG_DISABLED 2 467981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE_BOTH 3 47e57725eaSMika Westerberg #define PADCFG0_PREGFRXSEL BIT(24) 487981c001SMika Westerberg #define PADCFG0_RXINV BIT(23) 497981c001SMika Westerberg #define PADCFG0_GPIROUTIOXAPIC BIT(20) 507981c001SMika Westerberg #define PADCFG0_GPIROUTSCI BIT(19) 517981c001SMika Westerberg #define PADCFG0_GPIROUTSMI BIT(18) 527981c001SMika Westerberg #define PADCFG0_GPIROUTNMI BIT(17) 537981c001SMika Westerberg #define PADCFG0_PMODE_SHIFT 10 54e58926e7SAndy Shevchenko #define PADCFG0_PMODE_MASK GENMASK(13, 10) 554973ddc8SAndy Shevchenko #define PADCFG0_PMODE_GPIO 0 567981c001SMika Westerberg #define PADCFG0_GPIORXDIS BIT(9) 577981c001SMika Westerberg #define PADCFG0_GPIOTXDIS BIT(8) 587981c001SMika Westerberg #define PADCFG0_GPIORXSTATE BIT(1) 597981c001SMika Westerberg #define PADCFG0_GPIOTXSTATE BIT(0) 607981c001SMika Westerberg 617981c001SMika Westerberg #define PADCFG1 0x004 627981c001SMika Westerberg #define PADCFG1_TERM_UP BIT(13) 637981c001SMika Westerberg #define PADCFG1_TERM_SHIFT 10 64e58926e7SAndy Shevchenko #define PADCFG1_TERM_MASK GENMASK(12, 10) 65*dd26209bSAndy Shevchenko #define PADCFG1_TERM_20K BIT(2) 66*dd26209bSAndy Shevchenko #define PADCFG1_TERM_5K BIT(1) 67*dd26209bSAndy Shevchenko #define PADCFG1_TERM_1K BIT(0) 68*dd26209bSAndy Shevchenko #define PADCFG1_TERM_833 (BIT(1) | BIT(0)) 697981c001SMika Westerberg 70e57725eaSMika Westerberg #define PADCFG2 0x008 71e57725eaSMika Westerberg #define PADCFG2_DEBEN BIT(0) 72e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_SHIFT 1 73e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_MASK GENMASK(4, 1) 74e57725eaSMika Westerberg 756a33a1d6SAndy Shevchenko #define DEBOUNCE_PERIOD_NSEC 31250 76e57725eaSMika Westerberg 777981c001SMika Westerberg struct intel_pad_context { 787981c001SMika Westerberg u32 padcfg0; 797981c001SMika Westerberg u32 padcfg1; 80e57725eaSMika Westerberg u32 padcfg2; 817981c001SMika Westerberg }; 827981c001SMika Westerberg 837981c001SMika Westerberg struct intel_community_context { 847981c001SMika Westerberg u32 *intmask; 85a0a5f766SChris Chiu u32 *hostown; 867981c001SMika Westerberg }; 877981c001SMika Westerberg 887981c001SMika Westerberg #define pin_to_padno(c, p) ((p) - (c)->pin_base) 89919eb475SMika Westerberg #define padgroup_offset(g, p) ((p) - (g)->base) 907981c001SMika Westerberg 917981c001SMika Westerberg static struct intel_community *intel_get_community(struct intel_pinctrl *pctrl, 9204035f7fSAndy Shevchenko unsigned int pin) 937981c001SMika Westerberg { 947981c001SMika Westerberg struct intel_community *community; 957981c001SMika Westerberg int i; 967981c001SMika Westerberg 977981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 987981c001SMika Westerberg community = &pctrl->communities[i]; 997981c001SMika Westerberg if (pin >= community->pin_base && 1007981c001SMika Westerberg pin < community->pin_base + community->npins) 1017981c001SMika Westerberg return community; 1027981c001SMika Westerberg } 1037981c001SMika Westerberg 1047981c001SMika Westerberg dev_warn(pctrl->dev, "failed to find community for pin %u\n", pin); 1057981c001SMika Westerberg return NULL; 1067981c001SMika Westerberg } 1077981c001SMika Westerberg 108919eb475SMika Westerberg static const struct intel_padgroup * 109919eb475SMika Westerberg intel_community_get_padgroup(const struct intel_community *community, 11004035f7fSAndy Shevchenko unsigned int pin) 111919eb475SMika Westerberg { 112919eb475SMika Westerberg int i; 113919eb475SMika Westerberg 114919eb475SMika Westerberg for (i = 0; i < community->ngpps; i++) { 115919eb475SMika Westerberg const struct intel_padgroup *padgrp = &community->gpps[i]; 116919eb475SMika Westerberg 117919eb475SMika Westerberg if (pin >= padgrp->base && pin < padgrp->base + padgrp->size) 118919eb475SMika Westerberg return padgrp; 119919eb475SMika Westerberg } 120919eb475SMika Westerberg 121919eb475SMika Westerberg return NULL; 122919eb475SMika Westerberg } 123919eb475SMika Westerberg 12404035f7fSAndy Shevchenko static void __iomem *intel_get_padcfg(struct intel_pinctrl *pctrl, 12504035f7fSAndy Shevchenko unsigned int pin, unsigned int reg) 1267981c001SMika Westerberg { 1277981c001SMika Westerberg const struct intel_community *community; 12804035f7fSAndy Shevchenko unsigned int padno; 129e57725eaSMika Westerberg size_t nregs; 1307981c001SMika Westerberg 1317981c001SMika Westerberg community = intel_get_community(pctrl, pin); 1327981c001SMika Westerberg if (!community) 1337981c001SMika Westerberg return NULL; 1347981c001SMika Westerberg 1357981c001SMika Westerberg padno = pin_to_padno(community, pin); 136e57725eaSMika Westerberg nregs = (community->features & PINCTRL_FEATURE_DEBOUNCE) ? 4 : 2; 137e57725eaSMika Westerberg 1387eb7ecddSAndy Shevchenko if (reg >= nregs * 4) 139e57725eaSMika Westerberg return NULL; 140e57725eaSMika Westerberg 141e57725eaSMika Westerberg return community->pad_regs + reg + padno * nregs * 4; 1427981c001SMika Westerberg } 1437981c001SMika Westerberg 14404035f7fSAndy Shevchenko static bool intel_pad_owned_by_host(struct intel_pinctrl *pctrl, unsigned int pin) 1457981c001SMika Westerberg { 1467981c001SMika Westerberg const struct intel_community *community; 147919eb475SMika Westerberg const struct intel_padgroup *padgrp; 14804035f7fSAndy Shevchenko unsigned int gpp, offset, gpp_offset; 1497981c001SMika Westerberg void __iomem *padown; 1507981c001SMika Westerberg 1517981c001SMika Westerberg community = intel_get_community(pctrl, pin); 1527981c001SMika Westerberg if (!community) 1537981c001SMika Westerberg return false; 1547981c001SMika Westerberg if (!community->padown_offset) 1557981c001SMika Westerberg return true; 1567981c001SMika Westerberg 157919eb475SMika Westerberg padgrp = intel_community_get_padgroup(community, pin); 158919eb475SMika Westerberg if (!padgrp) 159919eb475SMika Westerberg return false; 160919eb475SMika Westerberg 161919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 162919eb475SMika Westerberg gpp = PADOWN_GPP(gpp_offset); 163919eb475SMika Westerberg offset = community->padown_offset + padgrp->padown_num * 4 + gpp * 4; 1647981c001SMika Westerberg padown = community->regs + offset; 1657981c001SMika Westerberg 166919eb475SMika Westerberg return !(readl(padown) & PADOWN_MASK(gpp_offset)); 1677981c001SMika Westerberg } 1687981c001SMika Westerberg 16904035f7fSAndy Shevchenko static bool intel_pad_acpi_mode(struct intel_pinctrl *pctrl, unsigned int pin) 1707981c001SMika Westerberg { 1717981c001SMika Westerberg const struct intel_community *community; 172919eb475SMika Westerberg const struct intel_padgroup *padgrp; 17304035f7fSAndy Shevchenko unsigned int offset, gpp_offset; 1747981c001SMika Westerberg void __iomem *hostown; 1757981c001SMika Westerberg 1767981c001SMika Westerberg community = intel_get_community(pctrl, pin); 1777981c001SMika Westerberg if (!community) 1787981c001SMika Westerberg return true; 1797981c001SMika Westerberg if (!community->hostown_offset) 1807981c001SMika Westerberg return false; 1817981c001SMika Westerberg 182919eb475SMika Westerberg padgrp = intel_community_get_padgroup(community, pin); 183919eb475SMika Westerberg if (!padgrp) 184919eb475SMika Westerberg return true; 185919eb475SMika Westerberg 186919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 187919eb475SMika Westerberg offset = community->hostown_offset + padgrp->reg_num * 4; 1887981c001SMika Westerberg hostown = community->regs + offset; 1897981c001SMika Westerberg 190919eb475SMika Westerberg return !(readl(hostown) & BIT(gpp_offset)); 1917981c001SMika Westerberg } 1927981c001SMika Westerberg 1931bd23153SAndy Shevchenko /** 1941bd23153SAndy Shevchenko * enum - Locking variants of the pad configuration 1951bd23153SAndy Shevchenko * 1961bd23153SAndy Shevchenko * @PAD_UNLOCKED: pad is fully controlled by the configuration registers 1971bd23153SAndy Shevchenko * @PAD_LOCKED: pad configuration registers, except TX state, are locked 1981bd23153SAndy Shevchenko * @PAD_LOCKED_TX: pad configuration TX state is locked 1991bd23153SAndy Shevchenko * @PAD_LOCKED_FULL: pad configuration registers are locked completely 2001bd23153SAndy Shevchenko * 2011bd23153SAndy Shevchenko * Locking is considered as read-only mode for corresponding registers and 2021bd23153SAndy Shevchenko * their respective fields. That said, TX state bit is locked separately from 2031bd23153SAndy Shevchenko * the main locking scheme. 2041bd23153SAndy Shevchenko */ 2051bd23153SAndy Shevchenko enum { 2061bd23153SAndy Shevchenko PAD_UNLOCKED = 0, 2071bd23153SAndy Shevchenko PAD_LOCKED = 1, 2081bd23153SAndy Shevchenko PAD_LOCKED_TX = 2, 2091bd23153SAndy Shevchenko PAD_LOCKED_FULL = PAD_LOCKED | PAD_LOCKED_TX, 2101bd23153SAndy Shevchenko }; 2111bd23153SAndy Shevchenko 2121bd23153SAndy Shevchenko static int intel_pad_locked(struct intel_pinctrl *pctrl, unsigned int pin) 2137981c001SMika Westerberg { 2147981c001SMika Westerberg struct intel_community *community; 215919eb475SMika Westerberg const struct intel_padgroup *padgrp; 21604035f7fSAndy Shevchenko unsigned int offset, gpp_offset; 2177981c001SMika Westerberg u32 value; 2181bd23153SAndy Shevchenko int ret = PAD_UNLOCKED; 2197981c001SMika Westerberg 2207981c001SMika Westerberg community = intel_get_community(pctrl, pin); 2217981c001SMika Westerberg if (!community) 2221bd23153SAndy Shevchenko return PAD_LOCKED_FULL; 2237981c001SMika Westerberg if (!community->padcfglock_offset) 2241bd23153SAndy Shevchenko return PAD_UNLOCKED; 2257981c001SMika Westerberg 226919eb475SMika Westerberg padgrp = intel_community_get_padgroup(community, pin); 227919eb475SMika Westerberg if (!padgrp) 2281bd23153SAndy Shevchenko return PAD_LOCKED_FULL; 229919eb475SMika Westerberg 230919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 2317981c001SMika Westerberg 2327981c001SMika Westerberg /* 2337981c001SMika Westerberg * If PADCFGLOCK and PADCFGLOCKTX bits are both clear for this pad, 2347981c001SMika Westerberg * the pad is considered unlocked. Any other case means that it is 2351bd23153SAndy Shevchenko * either fully or partially locked. 2367981c001SMika Westerberg */ 2371bd23153SAndy Shevchenko offset = community->padcfglock_offset + 0 + padgrp->reg_num * 8; 2387981c001SMika Westerberg value = readl(community->regs + offset); 239919eb475SMika Westerberg if (value & BIT(gpp_offset)) 2401bd23153SAndy Shevchenko ret |= PAD_LOCKED; 2417981c001SMika Westerberg 242919eb475SMika Westerberg offset = community->padcfglock_offset + 4 + padgrp->reg_num * 8; 2437981c001SMika Westerberg value = readl(community->regs + offset); 244919eb475SMika Westerberg if (value & BIT(gpp_offset)) 2451bd23153SAndy Shevchenko ret |= PAD_LOCKED_TX; 2467981c001SMika Westerberg 2471bd23153SAndy Shevchenko return ret; 2481bd23153SAndy Shevchenko } 2491bd23153SAndy Shevchenko 2501bd23153SAndy Shevchenko static bool intel_pad_is_unlocked(struct intel_pinctrl *pctrl, unsigned int pin) 2511bd23153SAndy Shevchenko { 2521bd23153SAndy Shevchenko return (intel_pad_locked(pctrl, pin) & PAD_LOCKED) == PAD_UNLOCKED; 2537981c001SMika Westerberg } 2547981c001SMika Westerberg 25504035f7fSAndy Shevchenko static bool intel_pad_usable(struct intel_pinctrl *pctrl, unsigned int pin) 2567981c001SMika Westerberg { 2571bd23153SAndy Shevchenko return intel_pad_owned_by_host(pctrl, pin) && intel_pad_is_unlocked(pctrl, pin); 2587981c001SMika Westerberg } 2597981c001SMika Westerberg 2607981c001SMika Westerberg static int intel_get_groups_count(struct pinctrl_dev *pctldev) 2617981c001SMika Westerberg { 2627981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2637981c001SMika Westerberg 2647981c001SMika Westerberg return pctrl->soc->ngroups; 2657981c001SMika Westerberg } 2667981c001SMika Westerberg 2677981c001SMika Westerberg static const char *intel_get_group_name(struct pinctrl_dev *pctldev, 26804035f7fSAndy Shevchenko unsigned int group) 2697981c001SMika Westerberg { 2707981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2717981c001SMika Westerberg 2727981c001SMika Westerberg return pctrl->soc->groups[group].name; 2737981c001SMika Westerberg } 2747981c001SMika Westerberg 27504035f7fSAndy Shevchenko static int intel_get_group_pins(struct pinctrl_dev *pctldev, unsigned int group, 27604035f7fSAndy Shevchenko const unsigned int **pins, unsigned int *npins) 2777981c001SMika Westerberg { 2787981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2797981c001SMika Westerberg 2807981c001SMika Westerberg *pins = pctrl->soc->groups[group].pins; 2817981c001SMika Westerberg *npins = pctrl->soc->groups[group].npins; 2827981c001SMika Westerberg return 0; 2837981c001SMika Westerberg } 2847981c001SMika Westerberg 2857981c001SMika Westerberg static void intel_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s, 28604035f7fSAndy Shevchenko unsigned int pin) 2877981c001SMika Westerberg { 2887981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 289e57725eaSMika Westerberg void __iomem *padcfg; 2907981c001SMika Westerberg u32 cfg0, cfg1, mode; 2911bd23153SAndy Shevchenko int locked; 2921bd23153SAndy Shevchenko bool acpi; 2937981c001SMika Westerberg 2947981c001SMika Westerberg if (!intel_pad_owned_by_host(pctrl, pin)) { 2957981c001SMika Westerberg seq_puts(s, "not available"); 2967981c001SMika Westerberg return; 2977981c001SMika Westerberg } 2987981c001SMika Westerberg 2997981c001SMika Westerberg cfg0 = readl(intel_get_padcfg(pctrl, pin, PADCFG0)); 3007981c001SMika Westerberg cfg1 = readl(intel_get_padcfg(pctrl, pin, PADCFG1)); 3017981c001SMika Westerberg 3027981c001SMika Westerberg mode = (cfg0 & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT; 3034973ddc8SAndy Shevchenko if (mode == PADCFG0_PMODE_GPIO) 3047981c001SMika Westerberg seq_puts(s, "GPIO "); 3057981c001SMika Westerberg else 3067981c001SMika Westerberg seq_printf(s, "mode %d ", mode); 3077981c001SMika Westerberg 3087981c001SMika Westerberg seq_printf(s, "0x%08x 0x%08x", cfg0, cfg1); 3097981c001SMika Westerberg 310e57725eaSMika Westerberg /* Dump the additional PADCFG registers if available */ 311e57725eaSMika Westerberg padcfg = intel_get_padcfg(pctrl, pin, PADCFG2); 312e57725eaSMika Westerberg if (padcfg) 313e57725eaSMika Westerberg seq_printf(s, " 0x%08x", readl(padcfg)); 314e57725eaSMika Westerberg 3157981c001SMika Westerberg locked = intel_pad_locked(pctrl, pin); 3164341e8a5SMika Westerberg acpi = intel_pad_acpi_mode(pctrl, pin); 3177981c001SMika Westerberg 3187981c001SMika Westerberg if (locked || acpi) { 3197981c001SMika Westerberg seq_puts(s, " ["); 3201bd23153SAndy Shevchenko if (locked) 3217981c001SMika Westerberg seq_puts(s, "LOCKED"); 3221bd23153SAndy Shevchenko if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_TX) 3231bd23153SAndy Shevchenko seq_puts(s, " tx"); 3241bd23153SAndy Shevchenko else if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_FULL) 3251bd23153SAndy Shevchenko seq_puts(s, " full"); 3261bd23153SAndy Shevchenko 3271bd23153SAndy Shevchenko if (locked && acpi) 3287981c001SMika Westerberg seq_puts(s, ", "); 3291bd23153SAndy Shevchenko 3307981c001SMika Westerberg if (acpi) 3317981c001SMika Westerberg seq_puts(s, "ACPI"); 3327981c001SMika Westerberg seq_puts(s, "]"); 3337981c001SMika Westerberg } 3347981c001SMika Westerberg } 3357981c001SMika Westerberg 3367981c001SMika Westerberg static const struct pinctrl_ops intel_pinctrl_ops = { 3377981c001SMika Westerberg .get_groups_count = intel_get_groups_count, 3387981c001SMika Westerberg .get_group_name = intel_get_group_name, 3397981c001SMika Westerberg .get_group_pins = intel_get_group_pins, 3407981c001SMika Westerberg .pin_dbg_show = intel_pin_dbg_show, 3417981c001SMika Westerberg }; 3427981c001SMika Westerberg 3437981c001SMika Westerberg static int intel_get_functions_count(struct pinctrl_dev *pctldev) 3447981c001SMika Westerberg { 3457981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3467981c001SMika Westerberg 3477981c001SMika Westerberg return pctrl->soc->nfunctions; 3487981c001SMika Westerberg } 3497981c001SMika Westerberg 3507981c001SMika Westerberg static const char *intel_get_function_name(struct pinctrl_dev *pctldev, 35104035f7fSAndy Shevchenko unsigned int function) 3527981c001SMika Westerberg { 3537981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3547981c001SMika Westerberg 3557981c001SMika Westerberg return pctrl->soc->functions[function].name; 3567981c001SMika Westerberg } 3577981c001SMika Westerberg 3587981c001SMika Westerberg static int intel_get_function_groups(struct pinctrl_dev *pctldev, 35904035f7fSAndy Shevchenko unsigned int function, 3607981c001SMika Westerberg const char * const **groups, 36104035f7fSAndy Shevchenko unsigned int * const ngroups) 3627981c001SMika Westerberg { 3637981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3647981c001SMika Westerberg 3657981c001SMika Westerberg *groups = pctrl->soc->functions[function].groups; 3667981c001SMika Westerberg *ngroups = pctrl->soc->functions[function].ngroups; 3677981c001SMika Westerberg return 0; 3687981c001SMika Westerberg } 3697981c001SMika Westerberg 37004035f7fSAndy Shevchenko static int intel_pinmux_set_mux(struct pinctrl_dev *pctldev, 37104035f7fSAndy Shevchenko unsigned int function, unsigned int group) 3727981c001SMika Westerberg { 3737981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3747981c001SMika Westerberg const struct intel_pingroup *grp = &pctrl->soc->groups[group]; 3757981c001SMika Westerberg unsigned long flags; 3767981c001SMika Westerberg int i; 3777981c001SMika Westerberg 37827d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 3797981c001SMika Westerberg 3807981c001SMika Westerberg /* 3817981c001SMika Westerberg * All pins in the groups needs to be accessible and writable 3827981c001SMika Westerberg * before we can enable the mux for this group. 3837981c001SMika Westerberg */ 3847981c001SMika Westerberg for (i = 0; i < grp->npins; i++) { 3857981c001SMika Westerberg if (!intel_pad_usable(pctrl, grp->pins[i])) { 38627d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 3877981c001SMika Westerberg return -EBUSY; 3887981c001SMika Westerberg } 3897981c001SMika Westerberg } 3907981c001SMika Westerberg 3917981c001SMika Westerberg /* Now enable the mux setting for each pin in the group */ 3927981c001SMika Westerberg for (i = 0; i < grp->npins; i++) { 3937981c001SMika Westerberg void __iomem *padcfg0; 3947981c001SMika Westerberg u32 value; 3957981c001SMika Westerberg 3967981c001SMika Westerberg padcfg0 = intel_get_padcfg(pctrl, grp->pins[i], PADCFG0); 3977981c001SMika Westerberg value = readl(padcfg0); 3987981c001SMika Westerberg 3997981c001SMika Westerberg value &= ~PADCFG0_PMODE_MASK; 4001f6b419bSMika Westerberg 4011f6b419bSMika Westerberg if (grp->modes) 4021f6b419bSMika Westerberg value |= grp->modes[i] << PADCFG0_PMODE_SHIFT; 4031f6b419bSMika Westerberg else 4047981c001SMika Westerberg value |= grp->mode << PADCFG0_PMODE_SHIFT; 4057981c001SMika Westerberg 4067981c001SMika Westerberg writel(value, padcfg0); 4077981c001SMika Westerberg } 4087981c001SMika Westerberg 40927d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4107981c001SMika Westerberg 4117981c001SMika Westerberg return 0; 4127981c001SMika Westerberg } 4137981c001SMika Westerberg 41417fab473SAndy Shevchenko static void __intel_gpio_set_direction(void __iomem *padcfg0, bool input) 41517fab473SAndy Shevchenko { 41617fab473SAndy Shevchenko u32 value; 41717fab473SAndy Shevchenko 41817fab473SAndy Shevchenko value = readl(padcfg0); 41917fab473SAndy Shevchenko if (input) { 42017fab473SAndy Shevchenko value &= ~PADCFG0_GPIORXDIS; 42117fab473SAndy Shevchenko value |= PADCFG0_GPIOTXDIS; 42217fab473SAndy Shevchenko } else { 42317fab473SAndy Shevchenko value &= ~PADCFG0_GPIOTXDIS; 42417fab473SAndy Shevchenko value |= PADCFG0_GPIORXDIS; 42517fab473SAndy Shevchenko } 42617fab473SAndy Shevchenko writel(value, padcfg0); 42717fab473SAndy Shevchenko } 42817fab473SAndy Shevchenko 4294973ddc8SAndy Shevchenko static int intel_gpio_get_gpio_mode(void __iomem *padcfg0) 4304973ddc8SAndy Shevchenko { 4314973ddc8SAndy Shevchenko return (readl(padcfg0) & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT; 4324973ddc8SAndy Shevchenko } 4334973ddc8SAndy Shevchenko 434f5a26acfSMika Westerberg static void intel_gpio_set_gpio_mode(void __iomem *padcfg0) 435f5a26acfSMika Westerberg { 436f5a26acfSMika Westerberg u32 value; 437f5a26acfSMika Westerberg 438af7e3eebSAndy Shevchenko value = readl(padcfg0); 439af7e3eebSAndy Shevchenko 440f5a26acfSMika Westerberg /* Put the pad into GPIO mode */ 441af7e3eebSAndy Shevchenko value &= ~PADCFG0_PMODE_MASK; 442af7e3eebSAndy Shevchenko value |= PADCFG0_PMODE_GPIO; 443af7e3eebSAndy Shevchenko 444af7e3eebSAndy Shevchenko /* Disable input and output buffers */ 445af7e3eebSAndy Shevchenko value &= ~PADCFG0_GPIORXDIS; 446af7e3eebSAndy Shevchenko value &= ~PADCFG0_GPIOTXDIS; 447af7e3eebSAndy Shevchenko 448f5a26acfSMika Westerberg /* Disable SCI/SMI/NMI generation */ 449f5a26acfSMika Westerberg value &= ~(PADCFG0_GPIROUTIOXAPIC | PADCFG0_GPIROUTSCI); 450f5a26acfSMika Westerberg value &= ~(PADCFG0_GPIROUTSMI | PADCFG0_GPIROUTNMI); 451af7e3eebSAndy Shevchenko 452f5a26acfSMika Westerberg writel(value, padcfg0); 453f5a26acfSMika Westerberg } 454f5a26acfSMika Westerberg 4557981c001SMika Westerberg static int intel_gpio_request_enable(struct pinctrl_dev *pctldev, 4567981c001SMika Westerberg struct pinctrl_gpio_range *range, 45704035f7fSAndy Shevchenko unsigned int pin) 4587981c001SMika Westerberg { 4597981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 4607981c001SMika Westerberg void __iomem *padcfg0; 4617981c001SMika Westerberg unsigned long flags; 4627981c001SMika Westerberg 463f62cdde5SAndy Shevchenko padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 464f62cdde5SAndy Shevchenko 46527d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 4667981c001SMika Westerberg 4671bd23153SAndy Shevchenko if (!intel_pad_owned_by_host(pctrl, pin)) { 46827d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4697981c001SMika Westerberg return -EBUSY; 4707981c001SMika Westerberg } 4717981c001SMika Westerberg 4721bd23153SAndy Shevchenko if (!intel_pad_is_unlocked(pctrl, pin)) { 4731bd23153SAndy Shevchenko raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4741bd23153SAndy Shevchenko return 0; 4751bd23153SAndy Shevchenko } 4761bd23153SAndy Shevchenko 4774973ddc8SAndy Shevchenko /* 4784973ddc8SAndy Shevchenko * If pin is already configured in GPIO mode, we assume that 4794973ddc8SAndy Shevchenko * firmware provides correct settings. In such case we avoid 4804973ddc8SAndy Shevchenko * potential glitches on the pin. Otherwise, for the pin in 4814973ddc8SAndy Shevchenko * alternative mode, consumer has to supply respective flags. 4824973ddc8SAndy Shevchenko */ 4834973ddc8SAndy Shevchenko if (intel_gpio_get_gpio_mode(padcfg0) == PADCFG0_PMODE_GPIO) { 4844973ddc8SAndy Shevchenko raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4854973ddc8SAndy Shevchenko return 0; 4864973ddc8SAndy Shevchenko } 4874973ddc8SAndy Shevchenko 488f5a26acfSMika Westerberg intel_gpio_set_gpio_mode(padcfg0); 4894973ddc8SAndy Shevchenko 49017fab473SAndy Shevchenko /* Disable TX buffer and enable RX (this will be input) */ 49117fab473SAndy Shevchenko __intel_gpio_set_direction(padcfg0, true); 49217fab473SAndy Shevchenko 49327d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4947981c001SMika Westerberg 4957981c001SMika Westerberg return 0; 4967981c001SMika Westerberg } 4977981c001SMika Westerberg 4987981c001SMika Westerberg static int intel_gpio_set_direction(struct pinctrl_dev *pctldev, 4997981c001SMika Westerberg struct pinctrl_gpio_range *range, 50004035f7fSAndy Shevchenko unsigned int pin, bool input) 5017981c001SMika Westerberg { 5027981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 5037981c001SMika Westerberg void __iomem *padcfg0; 5047981c001SMika Westerberg unsigned long flags; 5057981c001SMika Westerberg 5067981c001SMika Westerberg padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 5077981c001SMika Westerberg 508f62cdde5SAndy Shevchenko raw_spin_lock_irqsave(&pctrl->lock, flags); 509f62cdde5SAndy Shevchenko __intel_gpio_set_direction(padcfg0, input); 51027d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 5117981c001SMika Westerberg 5127981c001SMika Westerberg return 0; 5137981c001SMika Westerberg } 5147981c001SMika Westerberg 5157981c001SMika Westerberg static const struct pinmux_ops intel_pinmux_ops = { 5167981c001SMika Westerberg .get_functions_count = intel_get_functions_count, 5177981c001SMika Westerberg .get_function_name = intel_get_function_name, 5187981c001SMika Westerberg .get_function_groups = intel_get_function_groups, 5197981c001SMika Westerberg .set_mux = intel_pinmux_set_mux, 5207981c001SMika Westerberg .gpio_request_enable = intel_gpio_request_enable, 5217981c001SMika Westerberg .gpio_set_direction = intel_gpio_set_direction, 5227981c001SMika Westerberg }; 5237981c001SMika Westerberg 52481ab5542SAndy Shevchenko static int intel_config_get_pull(struct intel_pinctrl *pctrl, unsigned int pin, 52581ab5542SAndy Shevchenko enum pin_config_param param, u32 *arg) 5267981c001SMika Westerberg { 52704cc058fSMika Westerberg const struct intel_community *community; 52881ab5542SAndy Shevchenko void __iomem *padcfg1; 529e64fbfa5SAndy Shevchenko unsigned long flags; 5307981c001SMika Westerberg u32 value, term; 5317981c001SMika Westerberg 53204cc058fSMika Westerberg community = intel_get_community(pctrl, pin); 53381ab5542SAndy Shevchenko padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1); 534e64fbfa5SAndy Shevchenko 535e64fbfa5SAndy Shevchenko raw_spin_lock_irqsave(&pctrl->lock, flags); 53681ab5542SAndy Shevchenko value = readl(padcfg1); 537e64fbfa5SAndy Shevchenko raw_spin_unlock_irqrestore(&pctrl->lock, flags); 53881ab5542SAndy Shevchenko 5397981c001SMika Westerberg term = (value & PADCFG1_TERM_MASK) >> PADCFG1_TERM_SHIFT; 5407981c001SMika Westerberg 5417981c001SMika Westerberg switch (param) { 5427981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 5437981c001SMika Westerberg if (term) 5447981c001SMika Westerberg return -EINVAL; 5457981c001SMika Westerberg break; 5467981c001SMika Westerberg 5477981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 5487981c001SMika Westerberg if (!term || !(value & PADCFG1_TERM_UP)) 5497981c001SMika Westerberg return -EINVAL; 5507981c001SMika Westerberg 5517981c001SMika Westerberg switch (term) { 552*dd26209bSAndy Shevchenko case PADCFG1_TERM_833: 553*dd26209bSAndy Shevchenko *arg = 833; 554*dd26209bSAndy Shevchenko break; 5557981c001SMika Westerberg case PADCFG1_TERM_1K: 55681ab5542SAndy Shevchenko *arg = 1000; 5577981c001SMika Westerberg break; 5587981c001SMika Westerberg case PADCFG1_TERM_5K: 55981ab5542SAndy Shevchenko *arg = 5000; 5607981c001SMika Westerberg break; 5617981c001SMika Westerberg case PADCFG1_TERM_20K: 56281ab5542SAndy Shevchenko *arg = 20000; 5637981c001SMika Westerberg break; 5647981c001SMika Westerberg } 5657981c001SMika Westerberg 5667981c001SMika Westerberg break; 5677981c001SMika Westerberg 5687981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 5697981c001SMika Westerberg if (!term || value & PADCFG1_TERM_UP) 5707981c001SMika Westerberg return -EINVAL; 5717981c001SMika Westerberg 5727981c001SMika Westerberg switch (term) { 573*dd26209bSAndy Shevchenko case PADCFG1_TERM_833: 574*dd26209bSAndy Shevchenko if (!(community->features & PINCTRL_FEATURE_1K_PD)) 575*dd26209bSAndy Shevchenko return -EINVAL; 576*dd26209bSAndy Shevchenko *arg = 833; 577*dd26209bSAndy Shevchenko break; 57804cc058fSMika Westerberg case PADCFG1_TERM_1K: 57904cc058fSMika Westerberg if (!(community->features & PINCTRL_FEATURE_1K_PD)) 58004cc058fSMika Westerberg return -EINVAL; 58181ab5542SAndy Shevchenko *arg = 1000; 58204cc058fSMika Westerberg break; 5837981c001SMika Westerberg case PADCFG1_TERM_5K: 58481ab5542SAndy Shevchenko *arg = 5000; 5857981c001SMika Westerberg break; 5867981c001SMika Westerberg case PADCFG1_TERM_20K: 58781ab5542SAndy Shevchenko *arg = 20000; 5887981c001SMika Westerberg break; 5897981c001SMika Westerberg } 5907981c001SMika Westerberg 5917981c001SMika Westerberg break; 5927981c001SMika Westerberg 59381ab5542SAndy Shevchenko default: 59481ab5542SAndy Shevchenko return -EINVAL; 59581ab5542SAndy Shevchenko } 59681ab5542SAndy Shevchenko 59781ab5542SAndy Shevchenko return 0; 59881ab5542SAndy Shevchenko } 59981ab5542SAndy Shevchenko 60081ab5542SAndy Shevchenko static int intel_config_get_debounce(struct intel_pinctrl *pctrl, unsigned int pin, 60181ab5542SAndy Shevchenko enum pin_config_param param, u32 *arg) 60281ab5542SAndy Shevchenko { 603e57725eaSMika Westerberg void __iomem *padcfg2; 604e64fbfa5SAndy Shevchenko unsigned long flags; 60581ab5542SAndy Shevchenko unsigned long v; 60681ab5542SAndy Shevchenko u32 value2; 607e57725eaSMika Westerberg 608e57725eaSMika Westerberg padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2); 609e57725eaSMika Westerberg if (!padcfg2) 610e57725eaSMika Westerberg return -ENOTSUPP; 611e57725eaSMika Westerberg 612e64fbfa5SAndy Shevchenko raw_spin_lock_irqsave(&pctrl->lock, flags); 61381ab5542SAndy Shevchenko value2 = readl(padcfg2); 614e64fbfa5SAndy Shevchenko raw_spin_unlock_irqrestore(&pctrl->lock, flags); 61581ab5542SAndy Shevchenko if (!(value2 & PADCFG2_DEBEN)) 616e57725eaSMika Westerberg return -EINVAL; 617e57725eaSMika Westerberg 61881ab5542SAndy Shevchenko v = (value2 & PADCFG2_DEBOUNCE_MASK) >> PADCFG2_DEBOUNCE_SHIFT; 61981ab5542SAndy Shevchenko *arg = BIT(v) * DEBOUNCE_PERIOD_NSEC / NSEC_PER_USEC; 620e57725eaSMika Westerberg 62181ab5542SAndy Shevchenko return 0; 622e57725eaSMika Westerberg } 623e57725eaSMika Westerberg 62481ab5542SAndy Shevchenko static int intel_config_get(struct pinctrl_dev *pctldev, unsigned int pin, 62581ab5542SAndy Shevchenko unsigned long *config) 62681ab5542SAndy Shevchenko { 62781ab5542SAndy Shevchenko struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 62881ab5542SAndy Shevchenko enum pin_config_param param = pinconf_to_config_param(*config); 62981ab5542SAndy Shevchenko u32 arg = 0; 63081ab5542SAndy Shevchenko int ret; 63181ab5542SAndy Shevchenko 63281ab5542SAndy Shevchenko if (!intel_pad_owned_by_host(pctrl, pin)) 63381ab5542SAndy Shevchenko return -ENOTSUPP; 63481ab5542SAndy Shevchenko 63581ab5542SAndy Shevchenko switch (param) { 63681ab5542SAndy Shevchenko case PIN_CONFIG_BIAS_DISABLE: 63781ab5542SAndy Shevchenko case PIN_CONFIG_BIAS_PULL_UP: 63881ab5542SAndy Shevchenko case PIN_CONFIG_BIAS_PULL_DOWN: 63981ab5542SAndy Shevchenko ret = intel_config_get_pull(pctrl, pin, param, &arg); 64081ab5542SAndy Shevchenko if (ret) 64181ab5542SAndy Shevchenko return ret; 64281ab5542SAndy Shevchenko break; 64381ab5542SAndy Shevchenko 64481ab5542SAndy Shevchenko case PIN_CONFIG_INPUT_DEBOUNCE: 64581ab5542SAndy Shevchenko ret = intel_config_get_debounce(pctrl, pin, param, &arg); 64681ab5542SAndy Shevchenko if (ret) 64781ab5542SAndy Shevchenko return ret; 64881ab5542SAndy Shevchenko break; 64981ab5542SAndy Shevchenko 6507981c001SMika Westerberg default: 6517981c001SMika Westerberg return -ENOTSUPP; 6527981c001SMika Westerberg } 6537981c001SMika Westerberg 6547981c001SMika Westerberg *config = pinconf_to_config_packed(param, arg); 6557981c001SMika Westerberg return 0; 6567981c001SMika Westerberg } 6577981c001SMika Westerberg 65804035f7fSAndy Shevchenko static int intel_config_set_pull(struct intel_pinctrl *pctrl, unsigned int pin, 6597981c001SMika Westerberg unsigned long config) 6607981c001SMika Westerberg { 66104035f7fSAndy Shevchenko unsigned int param = pinconf_to_config_param(config); 66204035f7fSAndy Shevchenko unsigned int arg = pinconf_to_config_argument(config); 66304cc058fSMika Westerberg const struct intel_community *community; 6647981c001SMika Westerberg void __iomem *padcfg1; 6657981c001SMika Westerberg unsigned long flags; 6667981c001SMika Westerberg int ret = 0; 6677981c001SMika Westerberg u32 value; 6687981c001SMika Westerberg 66904cc058fSMika Westerberg community = intel_get_community(pctrl, pin); 6707981c001SMika Westerberg padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1); 671f62cdde5SAndy Shevchenko 672f62cdde5SAndy Shevchenko raw_spin_lock_irqsave(&pctrl->lock, flags); 673f62cdde5SAndy Shevchenko 6747981c001SMika Westerberg value = readl(padcfg1); 6757981c001SMika Westerberg 6767981c001SMika Westerberg switch (param) { 6777981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 6787981c001SMika Westerberg value &= ~(PADCFG1_TERM_MASK | PADCFG1_TERM_UP); 6797981c001SMika Westerberg break; 6807981c001SMika Westerberg 6817981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 6827981c001SMika Westerberg value &= ~PADCFG1_TERM_MASK; 6837981c001SMika Westerberg 6847981c001SMika Westerberg value |= PADCFG1_TERM_UP; 6857981c001SMika Westerberg 6867981c001SMika Westerberg switch (arg) { 6877981c001SMika Westerberg case 20000: 6887981c001SMika Westerberg value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT; 6897981c001SMika Westerberg break; 6907981c001SMika Westerberg case 5000: 6917981c001SMika Westerberg value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT; 6927981c001SMika Westerberg break; 6937981c001SMika Westerberg case 1000: 6947981c001SMika Westerberg value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT; 6957981c001SMika Westerberg break; 696*dd26209bSAndy Shevchenko case 833: 697*dd26209bSAndy Shevchenko value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT; 698*dd26209bSAndy Shevchenko break; 6997981c001SMika Westerberg default: 7007981c001SMika Westerberg ret = -EINVAL; 7017981c001SMika Westerberg } 7027981c001SMika Westerberg 7037981c001SMika Westerberg break; 7047981c001SMika Westerberg 7057981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 7067981c001SMika Westerberg value &= ~(PADCFG1_TERM_UP | PADCFG1_TERM_MASK); 7077981c001SMika Westerberg 7087981c001SMika Westerberg switch (arg) { 7097981c001SMika Westerberg case 20000: 7107981c001SMika Westerberg value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT; 7117981c001SMika Westerberg break; 7127981c001SMika Westerberg case 5000: 7137981c001SMika Westerberg value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT; 7147981c001SMika Westerberg break; 71504cc058fSMika Westerberg case 1000: 716aa1dd80fSDan Carpenter if (!(community->features & PINCTRL_FEATURE_1K_PD)) { 717aa1dd80fSDan Carpenter ret = -EINVAL; 718aa1dd80fSDan Carpenter break; 719aa1dd80fSDan Carpenter } 72004cc058fSMika Westerberg value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT; 72104cc058fSMika Westerberg break; 722*dd26209bSAndy Shevchenko case 833: 723*dd26209bSAndy Shevchenko if (!(community->features & PINCTRL_FEATURE_1K_PD)) { 724*dd26209bSAndy Shevchenko ret = -EINVAL; 725*dd26209bSAndy Shevchenko break; 726*dd26209bSAndy Shevchenko } 727*dd26209bSAndy Shevchenko value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT; 728*dd26209bSAndy Shevchenko break; 7297981c001SMika Westerberg default: 7307981c001SMika Westerberg ret = -EINVAL; 7317981c001SMika Westerberg } 7327981c001SMika Westerberg 7337981c001SMika Westerberg break; 7347981c001SMika Westerberg } 7357981c001SMika Westerberg 7367981c001SMika Westerberg if (!ret) 7377981c001SMika Westerberg writel(value, padcfg1); 7387981c001SMika Westerberg 73927d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 7407981c001SMika Westerberg 7417981c001SMika Westerberg return ret; 7427981c001SMika Westerberg } 7437981c001SMika Westerberg 74404035f7fSAndy Shevchenko static int intel_config_set_debounce(struct intel_pinctrl *pctrl, 74504035f7fSAndy Shevchenko unsigned int pin, unsigned int debounce) 746e57725eaSMika Westerberg { 747e57725eaSMika Westerberg void __iomem *padcfg0, *padcfg2; 748e57725eaSMika Westerberg unsigned long flags; 749e57725eaSMika Westerberg u32 value0, value2; 750e57725eaSMika Westerberg 751e57725eaSMika Westerberg padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2); 752e57725eaSMika Westerberg if (!padcfg2) 753e57725eaSMika Westerberg return -ENOTSUPP; 754e57725eaSMika Westerberg 755e57725eaSMika Westerberg padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 756e57725eaSMika Westerberg 757e57725eaSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 758e57725eaSMika Westerberg 759e57725eaSMika Westerberg value0 = readl(padcfg0); 760e57725eaSMika Westerberg value2 = readl(padcfg2); 761e57725eaSMika Westerberg 762e57725eaSMika Westerberg /* Disable glitch filter and debouncer */ 763e57725eaSMika Westerberg value0 &= ~PADCFG0_PREGFRXSEL; 764e57725eaSMika Westerberg value2 &= ~(PADCFG2_DEBEN | PADCFG2_DEBOUNCE_MASK); 765e57725eaSMika Westerberg 766e57725eaSMika Westerberg if (debounce) { 767e57725eaSMika Westerberg unsigned long v; 768e57725eaSMika Westerberg 7696a33a1d6SAndy Shevchenko v = order_base_2(debounce * NSEC_PER_USEC / DEBOUNCE_PERIOD_NSEC); 770e57725eaSMika Westerberg if (v < 3 || v > 15) { 7718fff0427SAndy Shevchenko raw_spin_unlock_irqrestore(&pctrl->lock, flags); 7728fff0427SAndy Shevchenko return -EINVAL; 773bb2f43d4SAndy Shevchenko } 774bb2f43d4SAndy Shevchenko 775e57725eaSMika Westerberg /* Enable glitch filter and debouncer */ 776e57725eaSMika Westerberg value0 |= PADCFG0_PREGFRXSEL; 777e57725eaSMika Westerberg value2 |= v << PADCFG2_DEBOUNCE_SHIFT; 778e57725eaSMika Westerberg value2 |= PADCFG2_DEBEN; 779e57725eaSMika Westerberg } 780e57725eaSMika Westerberg 781e57725eaSMika Westerberg writel(value0, padcfg0); 782e57725eaSMika Westerberg writel(value2, padcfg2); 783e57725eaSMika Westerberg 784e57725eaSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 785e57725eaSMika Westerberg 7868fff0427SAndy Shevchenko return 0; 787e57725eaSMika Westerberg } 788e57725eaSMika Westerberg 78904035f7fSAndy Shevchenko static int intel_config_set(struct pinctrl_dev *pctldev, unsigned int pin, 79004035f7fSAndy Shevchenko unsigned long *configs, unsigned int nconfigs) 7917981c001SMika Westerberg { 7927981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 7937981c001SMika Westerberg int i, ret; 7947981c001SMika Westerberg 7957981c001SMika Westerberg if (!intel_pad_usable(pctrl, pin)) 7967981c001SMika Westerberg return -ENOTSUPP; 7977981c001SMika Westerberg 7987981c001SMika Westerberg for (i = 0; i < nconfigs; i++) { 7997981c001SMika Westerberg switch (pinconf_to_config_param(configs[i])) { 8007981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 8017981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 8027981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 8037981c001SMika Westerberg ret = intel_config_set_pull(pctrl, pin, configs[i]); 8047981c001SMika Westerberg if (ret) 8057981c001SMika Westerberg return ret; 8067981c001SMika Westerberg break; 8077981c001SMika Westerberg 808e57725eaSMika Westerberg case PIN_CONFIG_INPUT_DEBOUNCE: 809e57725eaSMika Westerberg ret = intel_config_set_debounce(pctrl, pin, 810e57725eaSMika Westerberg pinconf_to_config_argument(configs[i])); 811e57725eaSMika Westerberg if (ret) 812e57725eaSMika Westerberg return ret; 813e57725eaSMika Westerberg break; 814e57725eaSMika Westerberg 8157981c001SMika Westerberg default: 8167981c001SMika Westerberg return -ENOTSUPP; 8177981c001SMika Westerberg } 8187981c001SMika Westerberg } 8197981c001SMika Westerberg 8207981c001SMika Westerberg return 0; 8217981c001SMika Westerberg } 8227981c001SMika Westerberg 8237981c001SMika Westerberg static const struct pinconf_ops intel_pinconf_ops = { 8247981c001SMika Westerberg .is_generic = true, 8257981c001SMika Westerberg .pin_config_get = intel_config_get, 8267981c001SMika Westerberg .pin_config_set = intel_config_set, 8277981c001SMika Westerberg }; 8287981c001SMika Westerberg 8297981c001SMika Westerberg static const struct pinctrl_desc intel_pinctrl_desc = { 8307981c001SMika Westerberg .pctlops = &intel_pinctrl_ops, 8317981c001SMika Westerberg .pmxops = &intel_pinmux_ops, 8327981c001SMika Westerberg .confops = &intel_pinconf_ops, 8337981c001SMika Westerberg .owner = THIS_MODULE, 8347981c001SMika Westerberg }; 8357981c001SMika Westerberg 836a60eac32SMika Westerberg /** 837a60eac32SMika Westerberg * intel_gpio_to_pin() - Translate from GPIO offset to pin number 838a60eac32SMika Westerberg * @pctrl: Pinctrl structure 839a60eac32SMika Westerberg * @offset: GPIO offset from gpiolib 840946ffefcSAndy Shevchenko * @community: Community is filled here if not %NULL 841a60eac32SMika Westerberg * @padgrp: Pad group is filled here if not %NULL 842a60eac32SMika Westerberg * 843a60eac32SMika Westerberg * When coming through gpiolib irqchip, the GPIO offset is not 844a60eac32SMika Westerberg * automatically translated to pinctrl pin number. This function can be 845a60eac32SMika Westerberg * used to find out the corresponding pinctrl pin. 846a60eac32SMika Westerberg */ 84704035f7fSAndy Shevchenko static int intel_gpio_to_pin(struct intel_pinctrl *pctrl, unsigned int offset, 848a60eac32SMika Westerberg const struct intel_community **community, 849a60eac32SMika Westerberg const struct intel_padgroup **padgrp) 850a60eac32SMika Westerberg { 851a60eac32SMika Westerberg int i; 852a60eac32SMika Westerberg 853a60eac32SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 854a60eac32SMika Westerberg const struct intel_community *comm = &pctrl->communities[i]; 855a60eac32SMika Westerberg int j; 856a60eac32SMika Westerberg 857a60eac32SMika Westerberg for (j = 0; j < comm->ngpps; j++) { 858a60eac32SMika Westerberg const struct intel_padgroup *pgrp = &comm->gpps[j]; 859a60eac32SMika Westerberg 860e5a4ab6aSAndy Shevchenko if (pgrp->gpio_base == INTEL_GPIO_BASE_NOMAP) 861a60eac32SMika Westerberg continue; 862a60eac32SMika Westerberg 863a60eac32SMika Westerberg if (offset >= pgrp->gpio_base && 864a60eac32SMika Westerberg offset < pgrp->gpio_base + pgrp->size) { 865a60eac32SMika Westerberg int pin; 866a60eac32SMika Westerberg 867a60eac32SMika Westerberg pin = pgrp->base + offset - pgrp->gpio_base; 868a60eac32SMika Westerberg if (community) 869a60eac32SMika Westerberg *community = comm; 870a60eac32SMika Westerberg if (padgrp) 871a60eac32SMika Westerberg *padgrp = pgrp; 872a60eac32SMika Westerberg 873a60eac32SMika Westerberg return pin; 874a60eac32SMika Westerberg } 875a60eac32SMika Westerberg } 876a60eac32SMika Westerberg } 877a60eac32SMika Westerberg 878a60eac32SMika Westerberg return -EINVAL; 879a60eac32SMika Westerberg } 880a60eac32SMika Westerberg 8816cb0880fSChris Chiu /** 8826cb0880fSChris Chiu * intel_pin_to_gpio() - Translate from pin number to GPIO offset 8836cb0880fSChris Chiu * @pctrl: Pinctrl structure 8846cb0880fSChris Chiu * @pin: pin number 8856cb0880fSChris Chiu * 8866cb0880fSChris Chiu * Translate the pin number of pinctrl to GPIO offset 8876cb0880fSChris Chiu */ 88855dac437SArnd Bergmann static __maybe_unused int intel_pin_to_gpio(struct intel_pinctrl *pctrl, int pin) 8896cb0880fSChris Chiu { 8906cb0880fSChris Chiu const struct intel_community *community; 8916cb0880fSChris Chiu const struct intel_padgroup *padgrp; 8926cb0880fSChris Chiu 8936cb0880fSChris Chiu community = intel_get_community(pctrl, pin); 8946cb0880fSChris Chiu if (!community) 8956cb0880fSChris Chiu return -EINVAL; 8966cb0880fSChris Chiu 8976cb0880fSChris Chiu padgrp = intel_community_get_padgroup(community, pin); 8986cb0880fSChris Chiu if (!padgrp) 8996cb0880fSChris Chiu return -EINVAL; 9006cb0880fSChris Chiu 9016cb0880fSChris Chiu return pin - padgrp->base + padgrp->gpio_base; 9026cb0880fSChris Chiu } 9036cb0880fSChris Chiu 90404035f7fSAndy Shevchenko static int intel_gpio_get(struct gpio_chip *chip, unsigned int offset) 90555aedef5SAndy Shevchenko { 90696147db1SMika Westerberg struct intel_pinctrl *pctrl = gpiochip_get_data(chip); 90796147db1SMika Westerberg void __iomem *reg; 90896147db1SMika Westerberg u32 padcfg0; 90955aedef5SAndy Shevchenko int pin; 91055aedef5SAndy Shevchenko 91196147db1SMika Westerberg pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL); 91296147db1SMika Westerberg if (pin < 0) 91396147db1SMika Westerberg return -EINVAL; 91496147db1SMika Westerberg 91596147db1SMika Westerberg reg = intel_get_padcfg(pctrl, pin, PADCFG0); 91696147db1SMika Westerberg if (!reg) 91796147db1SMika Westerberg return -EINVAL; 91896147db1SMika Westerberg 91996147db1SMika Westerberg padcfg0 = readl(reg); 92096147db1SMika Westerberg if (!(padcfg0 & PADCFG0_GPIOTXDIS)) 92196147db1SMika Westerberg return !!(padcfg0 & PADCFG0_GPIOTXSTATE); 92296147db1SMika Westerberg 92396147db1SMika Westerberg return !!(padcfg0 & PADCFG0_GPIORXSTATE); 92455aedef5SAndy Shevchenko } 92555aedef5SAndy Shevchenko 92604035f7fSAndy Shevchenko static void intel_gpio_set(struct gpio_chip *chip, unsigned int offset, 92704035f7fSAndy Shevchenko int value) 92896147db1SMika Westerberg { 92996147db1SMika Westerberg struct intel_pinctrl *pctrl = gpiochip_get_data(chip); 93096147db1SMika Westerberg unsigned long flags; 93196147db1SMika Westerberg void __iomem *reg; 93296147db1SMika Westerberg u32 padcfg0; 93396147db1SMika Westerberg int pin; 93496147db1SMika Westerberg 93596147db1SMika Westerberg pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL); 93696147db1SMika Westerberg if (pin < 0) 93796147db1SMika Westerberg return; 93896147db1SMika Westerberg 93996147db1SMika Westerberg reg = intel_get_padcfg(pctrl, pin, PADCFG0); 94096147db1SMika Westerberg if (!reg) 94196147db1SMika Westerberg return; 94296147db1SMika Westerberg 94396147db1SMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 94496147db1SMika Westerberg padcfg0 = readl(reg); 94596147db1SMika Westerberg if (value) 94696147db1SMika Westerberg padcfg0 |= PADCFG0_GPIOTXSTATE; 94796147db1SMika Westerberg else 94896147db1SMika Westerberg padcfg0 &= ~PADCFG0_GPIOTXSTATE; 94996147db1SMika Westerberg writel(padcfg0, reg); 95096147db1SMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 95196147db1SMika Westerberg } 95296147db1SMika Westerberg 95396147db1SMika Westerberg static int intel_gpio_get_direction(struct gpio_chip *chip, unsigned int offset) 95496147db1SMika Westerberg { 95596147db1SMika Westerberg struct intel_pinctrl *pctrl = gpiochip_get_data(chip); 956e64fbfa5SAndy Shevchenko unsigned long flags; 95796147db1SMika Westerberg void __iomem *reg; 95896147db1SMika Westerberg u32 padcfg0; 95996147db1SMika Westerberg int pin; 96096147db1SMika Westerberg 96196147db1SMika Westerberg pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL); 96296147db1SMika Westerberg if (pin < 0) 96396147db1SMika Westerberg return -EINVAL; 96496147db1SMika Westerberg 96596147db1SMika Westerberg reg = intel_get_padcfg(pctrl, pin, PADCFG0); 96696147db1SMika Westerberg if (!reg) 96796147db1SMika Westerberg return -EINVAL; 96896147db1SMika Westerberg 969e64fbfa5SAndy Shevchenko raw_spin_lock_irqsave(&pctrl->lock, flags); 97096147db1SMika Westerberg padcfg0 = readl(reg); 971e64fbfa5SAndy Shevchenko raw_spin_unlock_irqrestore(&pctrl->lock, flags); 97296147db1SMika Westerberg if (padcfg0 & PADCFG0_PMODE_MASK) 97396147db1SMika Westerberg return -EINVAL; 97496147db1SMika Westerberg 9756a304752SMatti Vaittinen if (padcfg0 & PADCFG0_GPIOTXDIS) 9766a304752SMatti Vaittinen return GPIO_LINE_DIRECTION_IN; 9776a304752SMatti Vaittinen 9786a304752SMatti Vaittinen return GPIO_LINE_DIRECTION_OUT; 97996147db1SMika Westerberg } 98096147db1SMika Westerberg 98104035f7fSAndy Shevchenko static int intel_gpio_direction_input(struct gpio_chip *chip, unsigned int offset) 98296147db1SMika Westerberg { 98396147db1SMika Westerberg return pinctrl_gpio_direction_input(chip->base + offset); 98496147db1SMika Westerberg } 98596147db1SMika Westerberg 98604035f7fSAndy Shevchenko static int intel_gpio_direction_output(struct gpio_chip *chip, unsigned int offset, 98796147db1SMika Westerberg int value) 98896147db1SMika Westerberg { 98996147db1SMika Westerberg intel_gpio_set(chip, offset, value); 99096147db1SMika Westerberg return pinctrl_gpio_direction_output(chip->base + offset); 99196147db1SMika Westerberg } 99296147db1SMika Westerberg 99396147db1SMika Westerberg static const struct gpio_chip intel_gpio_chip = { 99496147db1SMika Westerberg .owner = THIS_MODULE, 99596147db1SMika Westerberg .request = gpiochip_generic_request, 99696147db1SMika Westerberg .free = gpiochip_generic_free, 99796147db1SMika Westerberg .get_direction = intel_gpio_get_direction, 99896147db1SMika Westerberg .direction_input = intel_gpio_direction_input, 99996147db1SMika Westerberg .direction_output = intel_gpio_direction_output, 100096147db1SMika Westerberg .get = intel_gpio_get, 100196147db1SMika Westerberg .set = intel_gpio_set, 100296147db1SMika Westerberg .set_config = gpiochip_generic_config, 100396147db1SMika Westerberg }; 100496147db1SMika Westerberg 10057981c001SMika Westerberg static void intel_gpio_irq_ack(struct irq_data *d) 10067981c001SMika Westerberg { 10077981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 1008acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 10097981c001SMika Westerberg const struct intel_community *community; 1010919eb475SMika Westerberg const struct intel_padgroup *padgrp; 1011a60eac32SMika Westerberg int pin; 10127981c001SMika Westerberg 1013a60eac32SMika Westerberg pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp); 1014a60eac32SMika Westerberg if (pin >= 0) { 101504035f7fSAndy Shevchenko unsigned int gpp, gpp_offset, is_offset; 1016919eb475SMika Westerberg 1017919eb475SMika Westerberg gpp = padgrp->reg_num; 1018919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 1019cf769bd8SMika Westerberg is_offset = community->is_offset + gpp * 4; 1020919eb475SMika Westerberg 1021919eb475SMika Westerberg raw_spin_lock(&pctrl->lock); 1022cf769bd8SMika Westerberg writel(BIT(gpp_offset), community->regs + is_offset); 102327d9098cSMika Westerberg raw_spin_unlock(&pctrl->lock); 10247981c001SMika Westerberg } 1025919eb475SMika Westerberg } 10267981c001SMika Westerberg 10277981c001SMika Westerberg static void intel_gpio_irq_mask_unmask(struct irq_data *d, bool mask) 10287981c001SMika Westerberg { 10297981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 1030acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 10317981c001SMika Westerberg const struct intel_community *community; 1032919eb475SMika Westerberg const struct intel_padgroup *padgrp; 1033a60eac32SMika Westerberg int pin; 1034a60eac32SMika Westerberg 1035a60eac32SMika Westerberg pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp); 1036a60eac32SMika Westerberg if (pin >= 0) { 103704035f7fSAndy Shevchenko unsigned int gpp, gpp_offset; 1038919eb475SMika Westerberg unsigned long flags; 1039670784fbSKai-Heng Feng void __iomem *reg, *is; 10407981c001SMika Westerberg u32 value; 10417981c001SMika Westerberg 1042919eb475SMika Westerberg gpp = padgrp->reg_num; 1043919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 1044919eb475SMika Westerberg 10457981c001SMika Westerberg reg = community->regs + community->ie_offset + gpp * 4; 1046670784fbSKai-Heng Feng is = community->regs + community->is_offset + gpp * 4; 1047919eb475SMika Westerberg 1048919eb475SMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 1049670784fbSKai-Heng Feng 1050670784fbSKai-Heng Feng /* Clear interrupt status first to avoid unexpected interrupt */ 1051670784fbSKai-Heng Feng writel(BIT(gpp_offset), is); 1052670784fbSKai-Heng Feng 10537981c001SMika Westerberg value = readl(reg); 10547981c001SMika Westerberg if (mask) 10557981c001SMika Westerberg value &= ~BIT(gpp_offset); 10567981c001SMika Westerberg else 10577981c001SMika Westerberg value |= BIT(gpp_offset); 10587981c001SMika Westerberg writel(value, reg); 105927d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 10607981c001SMika Westerberg } 1061919eb475SMika Westerberg } 10627981c001SMika Westerberg 10637981c001SMika Westerberg static void intel_gpio_irq_mask(struct irq_data *d) 10647981c001SMika Westerberg { 10657981c001SMika Westerberg intel_gpio_irq_mask_unmask(d, true); 10667981c001SMika Westerberg } 10677981c001SMika Westerberg 10687981c001SMika Westerberg static void intel_gpio_irq_unmask(struct irq_data *d) 10697981c001SMika Westerberg { 10707981c001SMika Westerberg intel_gpio_irq_mask_unmask(d, false); 10717981c001SMika Westerberg } 10727981c001SMika Westerberg 107304035f7fSAndy Shevchenko static int intel_gpio_irq_type(struct irq_data *d, unsigned int type) 10747981c001SMika Westerberg { 10757981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 1076acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 107704035f7fSAndy Shevchenko unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL); 10787981c001SMika Westerberg unsigned long flags; 10797981c001SMika Westerberg void __iomem *reg; 10807981c001SMika Westerberg u32 value; 10817981c001SMika Westerberg 10827981c001SMika Westerberg reg = intel_get_padcfg(pctrl, pin, PADCFG0); 10837981c001SMika Westerberg if (!reg) 10847981c001SMika Westerberg return -EINVAL; 10857981c001SMika Westerberg 10864341e8a5SMika Westerberg /* 10874341e8a5SMika Westerberg * If the pin is in ACPI mode it is still usable as a GPIO but it 10884341e8a5SMika Westerberg * cannot be used as IRQ because GPI_IS status bit will not be 10894341e8a5SMika Westerberg * updated by the host controller hardware. 10904341e8a5SMika Westerberg */ 10914341e8a5SMika Westerberg if (intel_pad_acpi_mode(pctrl, pin)) { 10924341e8a5SMika Westerberg dev_warn(pctrl->dev, "pin %u cannot be used as IRQ\n", pin); 10934341e8a5SMika Westerberg return -EPERM; 10944341e8a5SMika Westerberg } 10954341e8a5SMika Westerberg 109627d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 10977981c001SMika Westerberg 1098f5a26acfSMika Westerberg intel_gpio_set_gpio_mode(reg); 1099f5a26acfSMika Westerberg 1100af7e3eebSAndy Shevchenko /* Disable TX buffer and enable RX (this will be input) */ 1101af7e3eebSAndy Shevchenko __intel_gpio_set_direction(reg, true); 1102af7e3eebSAndy Shevchenko 11037981c001SMika Westerberg value = readl(reg); 11047981c001SMika Westerberg 11057981c001SMika Westerberg value &= ~(PADCFG0_RXEVCFG_MASK | PADCFG0_RXINV); 11067981c001SMika Westerberg 11077981c001SMika Westerberg if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) { 11087981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE_BOTH << PADCFG0_RXEVCFG_SHIFT; 11097981c001SMika Westerberg } else if (type & IRQ_TYPE_EDGE_FALLING) { 11107981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT; 11117981c001SMika Westerberg value |= PADCFG0_RXINV; 11127981c001SMika Westerberg } else if (type & IRQ_TYPE_EDGE_RISING) { 11137981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT; 1114bf380cfaSQipeng Zha } else if (type & IRQ_TYPE_LEVEL_MASK) { 1115bf380cfaSQipeng Zha if (type & IRQ_TYPE_LEVEL_LOW) 11167981c001SMika Westerberg value |= PADCFG0_RXINV; 11177981c001SMika Westerberg } else { 11187981c001SMika Westerberg value |= PADCFG0_RXEVCFG_DISABLED << PADCFG0_RXEVCFG_SHIFT; 11197981c001SMika Westerberg } 11207981c001SMika Westerberg 11217981c001SMika Westerberg writel(value, reg); 11227981c001SMika Westerberg 11237981c001SMika Westerberg if (type & IRQ_TYPE_EDGE_BOTH) 1124fc756bcdSThomas Gleixner irq_set_handler_locked(d, handle_edge_irq); 11257981c001SMika Westerberg else if (type & IRQ_TYPE_LEVEL_MASK) 1126fc756bcdSThomas Gleixner irq_set_handler_locked(d, handle_level_irq); 11277981c001SMika Westerberg 112827d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 11297981c001SMika Westerberg 11307981c001SMika Westerberg return 0; 11317981c001SMika Westerberg } 11327981c001SMika Westerberg 11337981c001SMika Westerberg static int intel_gpio_irq_wake(struct irq_data *d, unsigned int on) 11347981c001SMika Westerberg { 11357981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 1136acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 113704035f7fSAndy Shevchenko unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL); 11387981c001SMika Westerberg 11397981c001SMika Westerberg if (on) 114001dabe91SNilesh Bacchewar enable_irq_wake(pctrl->irq); 11417981c001SMika Westerberg else 114201dabe91SNilesh Bacchewar disable_irq_wake(pctrl->irq); 11439a520fd9SAndy Shevchenko 11447981c001SMika Westerberg dev_dbg(pctrl->dev, "%sable wake for pin %u\n", on ? "en" : "dis", pin); 11457981c001SMika Westerberg return 0; 11467981c001SMika Westerberg } 11477981c001SMika Westerberg 114886851bbcSAndy Shevchenko static int intel_gpio_community_irq_handler(struct intel_pinctrl *pctrl, 11497981c001SMika Westerberg const struct intel_community *community) 11507981c001SMika Westerberg { 1151193b40c8SMika Westerberg struct gpio_chip *gc = &pctrl->chip; 115286851bbcSAndy Shevchenko unsigned int gpp; 115386851bbcSAndy Shevchenko int ret = 0; 11547981c001SMika Westerberg 11557981c001SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) { 1156919eb475SMika Westerberg const struct intel_padgroup *padgrp = &community->gpps[gpp]; 11577981c001SMika Westerberg unsigned long pending, enabled, gpp_offset; 1158e64fbfa5SAndy Shevchenko unsigned long flags; 1159e64fbfa5SAndy Shevchenko 1160e64fbfa5SAndy Shevchenko raw_spin_lock_irqsave(&pctrl->lock, flags); 11617981c001SMika Westerberg 1162cf769bd8SMika Westerberg pending = readl(community->regs + community->is_offset + 1163cf769bd8SMika Westerberg padgrp->reg_num * 4); 11647981c001SMika Westerberg enabled = readl(community->regs + community->ie_offset + 1165919eb475SMika Westerberg padgrp->reg_num * 4); 11667981c001SMika Westerberg 1167e64fbfa5SAndy Shevchenko raw_spin_unlock_irqrestore(&pctrl->lock, flags); 1168e64fbfa5SAndy Shevchenko 11697981c001SMika Westerberg /* Only interrupts that are enabled */ 11707981c001SMika Westerberg pending &= enabled; 11717981c001SMika Westerberg 1172919eb475SMika Westerberg for_each_set_bit(gpp_offset, &pending, padgrp->size) { 117311b389ccSAndy Shevchenko unsigned int irq; 11747981c001SMika Westerberg 1175f0fbe7bcSThierry Reding irq = irq_find_mapping(gc->irq.domain, 1176a60eac32SMika Westerberg padgrp->gpio_base + gpp_offset); 11777981c001SMika Westerberg generic_handle_irq(irq); 11787981c001SMika Westerberg } 117986851bbcSAndy Shevchenko 118086851bbcSAndy Shevchenko ret += pending ? 1 : 0; 11817981c001SMika Westerberg } 11827981c001SMika Westerberg 1183193b40c8SMika Westerberg return ret; 1184193b40c8SMika Westerberg } 1185193b40c8SMika Westerberg 1186193b40c8SMika Westerberg static irqreturn_t intel_gpio_irq(int irq, void *data) 11877981c001SMika Westerberg { 1188193b40c8SMika Westerberg const struct intel_community *community; 1189193b40c8SMika Westerberg struct intel_pinctrl *pctrl = data; 119086851bbcSAndy Shevchenko unsigned int i; 119186851bbcSAndy Shevchenko int ret = 0; 11927981c001SMika Westerberg 11937981c001SMika Westerberg /* Need to check all communities for pending interrupts */ 1194193b40c8SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1195193b40c8SMika Westerberg community = &pctrl->communities[i]; 119686851bbcSAndy Shevchenko ret += intel_gpio_community_irq_handler(pctrl, community); 1197193b40c8SMika Westerberg } 11987981c001SMika Westerberg 119986851bbcSAndy Shevchenko return IRQ_RETVAL(ret); 12007981c001SMika Westerberg } 12017981c001SMika Westerberg 12026d416b9bSLinus Walleij static int intel_gpio_add_community_ranges(struct intel_pinctrl *pctrl, 1203a60eac32SMika Westerberg const struct intel_community *community) 1204a60eac32SMika Westerberg { 120533b6cb58SColin Ian King int ret = 0, i; 1206a60eac32SMika Westerberg 1207a60eac32SMika Westerberg for (i = 0; i < community->ngpps; i++) { 1208a60eac32SMika Westerberg const struct intel_padgroup *gpp = &community->gpps[i]; 1209a60eac32SMika Westerberg 1210e5a4ab6aSAndy Shevchenko if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP) 1211a60eac32SMika Westerberg continue; 1212a60eac32SMika Westerberg 1213a60eac32SMika Westerberg ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev), 1214a60eac32SMika Westerberg gpp->gpio_base, gpp->base, 1215a60eac32SMika Westerberg gpp->size); 1216a60eac32SMika Westerberg if (ret) 1217a60eac32SMika Westerberg return ret; 1218a60eac32SMika Westerberg } 1219a60eac32SMika Westerberg 1220a60eac32SMika Westerberg return ret; 1221a60eac32SMika Westerberg } 1222a60eac32SMika Westerberg 12236d416b9bSLinus Walleij static int intel_gpio_add_pin_ranges(struct gpio_chip *gc) 12246d416b9bSLinus Walleij { 12256d416b9bSLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 12266d416b9bSLinus Walleij int ret, i; 12276d416b9bSLinus Walleij 12286d416b9bSLinus Walleij for (i = 0; i < pctrl->ncommunities; i++) { 12296d416b9bSLinus Walleij struct intel_community *community = &pctrl->communities[i]; 12306d416b9bSLinus Walleij 12316d416b9bSLinus Walleij ret = intel_gpio_add_community_ranges(pctrl, community); 12326d416b9bSLinus Walleij if (ret) { 12336d416b9bSLinus Walleij dev_err(pctrl->dev, "failed to add GPIO pin range\n"); 12346d416b9bSLinus Walleij return ret; 12356d416b9bSLinus Walleij } 12366d416b9bSLinus Walleij } 12376d416b9bSLinus Walleij 12386d416b9bSLinus Walleij return 0; 12396d416b9bSLinus Walleij } 12406d416b9bSLinus Walleij 124111b389ccSAndy Shevchenko static unsigned int intel_gpio_ngpio(const struct intel_pinctrl *pctrl) 1242a60eac32SMika Westerberg { 1243a60eac32SMika Westerberg const struct intel_community *community; 124404035f7fSAndy Shevchenko unsigned int ngpio = 0; 1245a60eac32SMika Westerberg int i, j; 1246a60eac32SMika Westerberg 1247a60eac32SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1248a60eac32SMika Westerberg community = &pctrl->communities[i]; 1249a60eac32SMika Westerberg for (j = 0; j < community->ngpps; j++) { 1250a60eac32SMika Westerberg const struct intel_padgroup *gpp = &community->gpps[j]; 1251a60eac32SMika Westerberg 1252e5a4ab6aSAndy Shevchenko if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP) 1253a60eac32SMika Westerberg continue; 1254a60eac32SMika Westerberg 1255a60eac32SMika Westerberg if (gpp->gpio_base + gpp->size > ngpio) 1256a60eac32SMika Westerberg ngpio = gpp->gpio_base + gpp->size; 1257a60eac32SMika Westerberg } 1258a60eac32SMika Westerberg } 1259a60eac32SMika Westerberg 1260a60eac32SMika Westerberg return ngpio; 1261a60eac32SMika Westerberg } 1262a60eac32SMika Westerberg 12637981c001SMika Westerberg static int intel_gpio_probe(struct intel_pinctrl *pctrl, int irq) 12647981c001SMika Westerberg { 12656d416b9bSLinus Walleij int ret; 1266af0c5330SLinus Walleij struct gpio_irq_chip *girq; 12677981c001SMika Westerberg 12687981c001SMika Westerberg pctrl->chip = intel_gpio_chip; 12697981c001SMika Westerberg 127057ff2df1SAndy Shevchenko /* Setup GPIO chip */ 1271a60eac32SMika Westerberg pctrl->chip.ngpio = intel_gpio_ngpio(pctrl); 12727981c001SMika Westerberg pctrl->chip.label = dev_name(pctrl->dev); 127358383c78SLinus Walleij pctrl->chip.parent = pctrl->dev; 12747981c001SMika Westerberg pctrl->chip.base = -1; 12756d416b9bSLinus Walleij pctrl->chip.add_pin_ranges = intel_gpio_add_pin_ranges; 127601dabe91SNilesh Bacchewar pctrl->irq = irq; 12777981c001SMika Westerberg 127857ff2df1SAndy Shevchenko /* Setup IRQ chip */ 127957ff2df1SAndy Shevchenko pctrl->irqchip.name = dev_name(pctrl->dev); 128057ff2df1SAndy Shevchenko pctrl->irqchip.irq_ack = intel_gpio_irq_ack; 128157ff2df1SAndy Shevchenko pctrl->irqchip.irq_mask = intel_gpio_irq_mask; 128257ff2df1SAndy Shevchenko pctrl->irqchip.irq_unmask = intel_gpio_irq_unmask; 128357ff2df1SAndy Shevchenko pctrl->irqchip.irq_set_type = intel_gpio_irq_type; 128457ff2df1SAndy Shevchenko pctrl->irqchip.irq_set_wake = intel_gpio_irq_wake; 128557ff2df1SAndy Shevchenko pctrl->irqchip.flags = IRQCHIP_MASK_ON_SUSPEND; 128657ff2df1SAndy Shevchenko 1287193b40c8SMika Westerberg /* 1288af0c5330SLinus Walleij * On some platforms several GPIO controllers share the same interrupt 1289af0c5330SLinus Walleij * line. 1290193b40c8SMika Westerberg */ 12911a7d1cb8SMika Westerberg ret = devm_request_irq(pctrl->dev, irq, intel_gpio_irq, 12921a7d1cb8SMika Westerberg IRQF_SHARED | IRQF_NO_THREAD, 1293193b40c8SMika Westerberg dev_name(pctrl->dev), pctrl); 1294193b40c8SMika Westerberg if (ret) { 1295193b40c8SMika Westerberg dev_err(pctrl->dev, "failed to request interrupt\n"); 1296f25c3aa9SMika Westerberg return ret; 12977981c001SMika Westerberg } 12987981c001SMika Westerberg 1299af0c5330SLinus Walleij girq = &pctrl->chip.irq; 1300af0c5330SLinus Walleij girq->chip = &pctrl->irqchip; 1301af0c5330SLinus Walleij /* This will let us handle the IRQ in the driver */ 1302af0c5330SLinus Walleij girq->parent_handler = NULL; 1303af0c5330SLinus Walleij girq->num_parents = 0; 1304af0c5330SLinus Walleij girq->default_type = IRQ_TYPE_NONE; 1305af0c5330SLinus Walleij girq->handler = handle_bad_irq; 1306af0c5330SLinus Walleij 1307af0c5330SLinus Walleij ret = devm_gpiochip_add_data(pctrl->dev, &pctrl->chip, pctrl); 13087981c001SMika Westerberg if (ret) { 1309af0c5330SLinus Walleij dev_err(pctrl->dev, "failed to register gpiochip\n"); 1310f25c3aa9SMika Westerberg return ret; 13117981c001SMika Westerberg } 13127981c001SMika Westerberg 13137981c001SMika Westerberg return 0; 13147981c001SMika Westerberg } 13157981c001SMika Westerberg 1316919eb475SMika Westerberg static int intel_pinctrl_add_padgroups(struct intel_pinctrl *pctrl, 1317919eb475SMika Westerberg struct intel_community *community) 1318919eb475SMika Westerberg { 1319919eb475SMika Westerberg struct intel_padgroup *gpps; 132004035f7fSAndy Shevchenko unsigned int npins = community->npins; 132104035f7fSAndy Shevchenko unsigned int padown_num = 0; 1322919eb475SMika Westerberg size_t ngpps, i; 1323919eb475SMika Westerberg 1324919eb475SMika Westerberg if (community->gpps) 1325919eb475SMika Westerberg ngpps = community->ngpps; 1326919eb475SMika Westerberg else 1327919eb475SMika Westerberg ngpps = DIV_ROUND_UP(community->npins, community->gpp_size); 1328919eb475SMika Westerberg 1329919eb475SMika Westerberg gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL); 1330919eb475SMika Westerberg if (!gpps) 1331919eb475SMika Westerberg return -ENOMEM; 1332919eb475SMika Westerberg 1333919eb475SMika Westerberg for (i = 0; i < ngpps; i++) { 1334919eb475SMika Westerberg if (community->gpps) { 1335919eb475SMika Westerberg gpps[i] = community->gpps[i]; 1336919eb475SMika Westerberg } else { 133704035f7fSAndy Shevchenko unsigned int gpp_size = community->gpp_size; 1338919eb475SMika Westerberg 1339919eb475SMika Westerberg gpps[i].reg_num = i; 1340919eb475SMika Westerberg gpps[i].base = community->pin_base + i * gpp_size; 1341919eb475SMika Westerberg gpps[i].size = min(gpp_size, npins); 1342919eb475SMika Westerberg npins -= gpps[i].size; 1343919eb475SMika Westerberg } 1344919eb475SMika Westerberg 1345919eb475SMika Westerberg if (gpps[i].size > 32) 1346919eb475SMika Westerberg return -EINVAL; 1347919eb475SMika Westerberg 1348e5a4ab6aSAndy Shevchenko /* Special treatment for GPIO base */ 1349e5a4ab6aSAndy Shevchenko switch (gpps[i].gpio_base) { 1350e5a4ab6aSAndy Shevchenko case INTEL_GPIO_BASE_MATCH: 1351a60eac32SMika Westerberg gpps[i].gpio_base = gpps[i].base; 1352e5a4ab6aSAndy Shevchenko break; 13539bd59157SAndy Shevchenko case INTEL_GPIO_BASE_ZERO: 13549bd59157SAndy Shevchenko gpps[i].gpio_base = 0; 13559bd59157SAndy Shevchenko break; 1356e5a4ab6aSAndy Shevchenko case INTEL_GPIO_BASE_NOMAP: 1357e5a4ab6aSAndy Shevchenko default: 1358e5a4ab6aSAndy Shevchenko break; 1359e5a4ab6aSAndy Shevchenko } 1360a60eac32SMika Westerberg 1361919eb475SMika Westerberg gpps[i].padown_num = padown_num; 1362919eb475SMika Westerberg 1363919eb475SMika Westerberg /* 1364919eb475SMika Westerberg * In older hardware the number of padown registers per 1365919eb475SMika Westerberg * group is fixed regardless of the group size. 1366919eb475SMika Westerberg */ 1367919eb475SMika Westerberg if (community->gpp_num_padown_regs) 1368919eb475SMika Westerberg padown_num += community->gpp_num_padown_regs; 1369919eb475SMika Westerberg else 1370919eb475SMika Westerberg padown_num += DIV_ROUND_UP(gpps[i].size * 4, 32); 1371919eb475SMika Westerberg } 1372919eb475SMika Westerberg 1373919eb475SMika Westerberg community->ngpps = ngpps; 1374919eb475SMika Westerberg community->gpps = gpps; 1375919eb475SMika Westerberg 1376919eb475SMika Westerberg return 0; 1377919eb475SMika Westerberg } 1378919eb475SMika Westerberg 13797981c001SMika Westerberg static int intel_pinctrl_pm_init(struct intel_pinctrl *pctrl) 13807981c001SMika Westerberg { 13817981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP 13827981c001SMika Westerberg const struct intel_pinctrl_soc_data *soc = pctrl->soc; 13837981c001SMika Westerberg struct intel_community_context *communities; 13847981c001SMika Westerberg struct intel_pad_context *pads; 13857981c001SMika Westerberg int i; 13867981c001SMika Westerberg 13877981c001SMika Westerberg pads = devm_kcalloc(pctrl->dev, soc->npins, sizeof(*pads), GFP_KERNEL); 13887981c001SMika Westerberg if (!pads) 13897981c001SMika Westerberg return -ENOMEM; 13907981c001SMika Westerberg 13917981c001SMika Westerberg communities = devm_kcalloc(pctrl->dev, pctrl->ncommunities, 13927981c001SMika Westerberg sizeof(*communities), GFP_KERNEL); 13937981c001SMika Westerberg if (!communities) 13947981c001SMika Westerberg return -ENOMEM; 13957981c001SMika Westerberg 13967981c001SMika Westerberg 13977981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 13987981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 1399a0a5f766SChris Chiu u32 *intmask, *hostown; 14007981c001SMika Westerberg 14017981c001SMika Westerberg intmask = devm_kcalloc(pctrl->dev, community->ngpps, 14027981c001SMika Westerberg sizeof(*intmask), GFP_KERNEL); 14037981c001SMika Westerberg if (!intmask) 14047981c001SMika Westerberg return -ENOMEM; 14057981c001SMika Westerberg 14067981c001SMika Westerberg communities[i].intmask = intmask; 1407a0a5f766SChris Chiu 1408a0a5f766SChris Chiu hostown = devm_kcalloc(pctrl->dev, community->ngpps, 1409a0a5f766SChris Chiu sizeof(*hostown), GFP_KERNEL); 1410a0a5f766SChris Chiu if (!hostown) 1411a0a5f766SChris Chiu return -ENOMEM; 1412a0a5f766SChris Chiu 1413a0a5f766SChris Chiu communities[i].hostown = hostown; 14147981c001SMika Westerberg } 14157981c001SMika Westerberg 14167981c001SMika Westerberg pctrl->context.pads = pads; 14177981c001SMika Westerberg pctrl->context.communities = communities; 14187981c001SMika Westerberg #endif 14197981c001SMika Westerberg 14207981c001SMika Westerberg return 0; 14217981c001SMika Westerberg } 14227981c001SMika Westerberg 14230dd519e3SAndy Shevchenko static int intel_pinctrl_probe(struct platform_device *pdev, 14247981c001SMika Westerberg const struct intel_pinctrl_soc_data *soc_data) 14257981c001SMika Westerberg { 14267981c001SMika Westerberg struct intel_pinctrl *pctrl; 14277981c001SMika Westerberg int i, ret, irq; 14287981c001SMika Westerberg 14297981c001SMika Westerberg pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL); 14307981c001SMika Westerberg if (!pctrl) 14317981c001SMika Westerberg return -ENOMEM; 14327981c001SMika Westerberg 14337981c001SMika Westerberg pctrl->dev = &pdev->dev; 14347981c001SMika Westerberg pctrl->soc = soc_data; 143527d9098cSMika Westerberg raw_spin_lock_init(&pctrl->lock); 14367981c001SMika Westerberg 14377981c001SMika Westerberg /* 14387981c001SMika Westerberg * Make a copy of the communities which we can use to hold pointers 14397981c001SMika Westerberg * to the registers. 14407981c001SMika Westerberg */ 14417981c001SMika Westerberg pctrl->ncommunities = pctrl->soc->ncommunities; 14427981c001SMika Westerberg pctrl->communities = devm_kcalloc(&pdev->dev, pctrl->ncommunities, 14437981c001SMika Westerberg sizeof(*pctrl->communities), GFP_KERNEL); 14447981c001SMika Westerberg if (!pctrl->communities) 14457981c001SMika Westerberg return -ENOMEM; 14467981c001SMika Westerberg 14477981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 14487981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 14497981c001SMika Westerberg void __iomem *regs; 14507981c001SMika Westerberg u32 padbar; 14517981c001SMika Westerberg 14527981c001SMika Westerberg *community = pctrl->soc->communities[i]; 14537981c001SMika Westerberg 14549d5b6a95SAndy Shevchenko regs = devm_platform_ioremap_resource(pdev, community->barno); 14557981c001SMika Westerberg if (IS_ERR(regs)) 14567981c001SMika Westerberg return PTR_ERR(regs); 14577981c001SMika Westerberg 1458e57725eaSMika Westerberg /* 1459e57725eaSMika Westerberg * Determine community features based on the revision if 1460e57725eaSMika Westerberg * not specified already. 1461e57725eaSMika Westerberg */ 1462e57725eaSMika Westerberg if (!community->features) { 1463e57725eaSMika Westerberg u32 rev; 1464e57725eaSMika Westerberg 1465e57725eaSMika Westerberg rev = (readl(regs + REVID) & REVID_MASK) >> REVID_SHIFT; 146604cc058fSMika Westerberg if (rev >= 0x94) { 1467e57725eaSMika Westerberg community->features |= PINCTRL_FEATURE_DEBOUNCE; 146804cc058fSMika Westerberg community->features |= PINCTRL_FEATURE_1K_PD; 146904cc058fSMika Westerberg } 1470e57725eaSMika Westerberg } 1471e57725eaSMika Westerberg 14727981c001SMika Westerberg /* Read offset of the pad configuration registers */ 14737981c001SMika Westerberg padbar = readl(regs + PADBAR); 14747981c001SMika Westerberg 14757981c001SMika Westerberg community->regs = regs; 14767981c001SMika Westerberg community->pad_regs = regs + padbar; 1477919eb475SMika Westerberg 1478919eb475SMika Westerberg ret = intel_pinctrl_add_padgroups(pctrl, community); 1479919eb475SMika Westerberg if (ret) 1480919eb475SMika Westerberg return ret; 14817981c001SMika Westerberg } 14827981c001SMika Westerberg 14837981c001SMika Westerberg irq = platform_get_irq(pdev, 0); 14844e73d02fSStephen Boyd if (irq < 0) 14857981c001SMika Westerberg return irq; 14867981c001SMika Westerberg 14877981c001SMika Westerberg ret = intel_pinctrl_pm_init(pctrl); 14887981c001SMika Westerberg if (ret) 14897981c001SMika Westerberg return ret; 14907981c001SMika Westerberg 14917981c001SMika Westerberg pctrl->pctldesc = intel_pinctrl_desc; 14927981c001SMika Westerberg pctrl->pctldesc.name = dev_name(&pdev->dev); 14937981c001SMika Westerberg pctrl->pctldesc.pins = pctrl->soc->pins; 14947981c001SMika Westerberg pctrl->pctldesc.npins = pctrl->soc->npins; 14957981c001SMika Westerberg 149654d46cd7SLaxman Dewangan pctrl->pctldev = devm_pinctrl_register(&pdev->dev, &pctrl->pctldesc, 149754d46cd7SLaxman Dewangan pctrl); 1498323de9efSMasahiro Yamada if (IS_ERR(pctrl->pctldev)) { 14997981c001SMika Westerberg dev_err(&pdev->dev, "failed to register pinctrl driver\n"); 1500323de9efSMasahiro Yamada return PTR_ERR(pctrl->pctldev); 15017981c001SMika Westerberg } 15027981c001SMika Westerberg 15037981c001SMika Westerberg ret = intel_gpio_probe(pctrl, irq); 150454d46cd7SLaxman Dewangan if (ret) 15057981c001SMika Westerberg return ret; 15067981c001SMika Westerberg 15077981c001SMika Westerberg platform_set_drvdata(pdev, pctrl); 15087981c001SMika Westerberg 15097981c001SMika Westerberg return 0; 15107981c001SMika Westerberg } 15117981c001SMika Westerberg 151270c263c4SAndy Shevchenko int intel_pinctrl_probe_by_hid(struct platform_device *pdev) 151370c263c4SAndy Shevchenko { 151470c263c4SAndy Shevchenko const struct intel_pinctrl_soc_data *data; 151570c263c4SAndy Shevchenko 151670c263c4SAndy Shevchenko data = device_get_match_data(&pdev->dev); 1517ff360d62SAndy Shevchenko if (!data) 1518ff360d62SAndy Shevchenko return -ENODATA; 1519ff360d62SAndy Shevchenko 152070c263c4SAndy Shevchenko return intel_pinctrl_probe(pdev, data); 152170c263c4SAndy Shevchenko } 152270c263c4SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_hid); 152370c263c4SAndy Shevchenko 1524924cf800SAndy Shevchenko int intel_pinctrl_probe_by_uid(struct platform_device *pdev) 1525924cf800SAndy Shevchenko { 1526ff360d62SAndy Shevchenko const struct intel_pinctrl_soc_data *data; 1527ff360d62SAndy Shevchenko 1528ff360d62SAndy Shevchenko data = intel_pinctrl_get_soc_data(pdev); 1529ff360d62SAndy Shevchenko if (IS_ERR(data)) 1530ff360d62SAndy Shevchenko return PTR_ERR(data); 1531ff360d62SAndy Shevchenko 1532ff360d62SAndy Shevchenko return intel_pinctrl_probe(pdev, data); 1533ff360d62SAndy Shevchenko } 1534ff360d62SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_uid); 1535ff360d62SAndy Shevchenko 1536ff360d62SAndy Shevchenko const struct intel_pinctrl_soc_data *intel_pinctrl_get_soc_data(struct platform_device *pdev) 1537ff360d62SAndy Shevchenko { 1538924cf800SAndy Shevchenko const struct intel_pinctrl_soc_data *data = NULL; 1539924cf800SAndy Shevchenko const struct intel_pinctrl_soc_data **table; 1540924cf800SAndy Shevchenko struct acpi_device *adev; 1541924cf800SAndy Shevchenko unsigned int i; 1542924cf800SAndy Shevchenko 1543924cf800SAndy Shevchenko adev = ACPI_COMPANION(&pdev->dev); 1544924cf800SAndy Shevchenko if (adev) { 1545924cf800SAndy Shevchenko const void *match = device_get_match_data(&pdev->dev); 1546924cf800SAndy Shevchenko 1547924cf800SAndy Shevchenko table = (const struct intel_pinctrl_soc_data **)match; 1548924cf800SAndy Shevchenko for (i = 0; table[i]; i++) { 1549924cf800SAndy Shevchenko if (!strcmp(adev->pnp.unique_id, table[i]->uid)) { 1550924cf800SAndy Shevchenko data = table[i]; 1551924cf800SAndy Shevchenko break; 1552924cf800SAndy Shevchenko } 1553924cf800SAndy Shevchenko } 1554924cf800SAndy Shevchenko } else { 1555924cf800SAndy Shevchenko const struct platform_device_id *id; 1556924cf800SAndy Shevchenko 1557924cf800SAndy Shevchenko id = platform_get_device_id(pdev); 1558924cf800SAndy Shevchenko if (!id) 1559ff360d62SAndy Shevchenko return ERR_PTR(-ENODEV); 1560924cf800SAndy Shevchenko 1561924cf800SAndy Shevchenko table = (const struct intel_pinctrl_soc_data **)id->driver_data; 1562924cf800SAndy Shevchenko data = table[pdev->id]; 1563924cf800SAndy Shevchenko } 1564924cf800SAndy Shevchenko 1565ff360d62SAndy Shevchenko return data ?: ERR_PTR(-ENODATA); 1566924cf800SAndy Shevchenko } 1567ff360d62SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_get_soc_data); 1568924cf800SAndy Shevchenko 15697981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP 157004035f7fSAndy Shevchenko static bool intel_pinctrl_should_save(struct intel_pinctrl *pctrl, unsigned int pin) 1571c538b943SMika Westerberg { 1572c538b943SMika Westerberg const struct pin_desc *pd = pin_desc_get(pctrl->pctldev, pin); 1573c538b943SMika Westerberg 1574c538b943SMika Westerberg if (!pd || !intel_pad_usable(pctrl, pin)) 1575c538b943SMika Westerberg return false; 1576c538b943SMika Westerberg 1577c538b943SMika Westerberg /* 1578c538b943SMika Westerberg * Only restore the pin if it is actually in use by the kernel (or 1579c538b943SMika Westerberg * by userspace). It is possible that some pins are used by the 1580c538b943SMika Westerberg * BIOS during resume and those are not always locked down so leave 1581c538b943SMika Westerberg * them alone. 1582c538b943SMika Westerberg */ 1583c538b943SMika Westerberg if (pd->mux_owner || pd->gpio_owner || 15846cb0880fSChris Chiu gpiochip_line_is_irq(&pctrl->chip, intel_pin_to_gpio(pctrl, pin))) 1585c538b943SMika Westerberg return true; 1586c538b943SMika Westerberg 1587c538b943SMika Westerberg return false; 1588c538b943SMika Westerberg } 1589c538b943SMika Westerberg 15902fef3276SBinbin Wu int intel_pinctrl_suspend_noirq(struct device *dev) 15917981c001SMika Westerberg { 1592cb035d74SWolfram Sang struct intel_pinctrl *pctrl = dev_get_drvdata(dev); 15937981c001SMika Westerberg struct intel_community_context *communities; 15947981c001SMika Westerberg struct intel_pad_context *pads; 15957981c001SMika Westerberg int i; 15967981c001SMika Westerberg 15977981c001SMika Westerberg pads = pctrl->context.pads; 15987981c001SMika Westerberg for (i = 0; i < pctrl->soc->npins; i++) { 15997981c001SMika Westerberg const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i]; 1600e57725eaSMika Westerberg void __iomem *padcfg; 16017981c001SMika Westerberg u32 val; 16027981c001SMika Westerberg 1603c538b943SMika Westerberg if (!intel_pinctrl_should_save(pctrl, desc->number)) 16047981c001SMika Westerberg continue; 16057981c001SMika Westerberg 16067981c001SMika Westerberg val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG0)); 16077981c001SMika Westerberg pads[i].padcfg0 = val & ~PADCFG0_GPIORXSTATE; 16087981c001SMika Westerberg val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG1)); 16097981c001SMika Westerberg pads[i].padcfg1 = val; 1610e57725eaSMika Westerberg 1611e57725eaSMika Westerberg padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2); 1612e57725eaSMika Westerberg if (padcfg) 1613e57725eaSMika Westerberg pads[i].padcfg2 = readl(padcfg); 16147981c001SMika Westerberg } 16157981c001SMika Westerberg 16167981c001SMika Westerberg communities = pctrl->context.communities; 16177981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 16187981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 16197981c001SMika Westerberg void __iomem *base; 162004035f7fSAndy Shevchenko unsigned int gpp; 16217981c001SMika Westerberg 16227981c001SMika Westerberg base = community->regs + community->ie_offset; 16237981c001SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) 16247981c001SMika Westerberg communities[i].intmask[gpp] = readl(base + gpp * 4); 1625a0a5f766SChris Chiu 1626a0a5f766SChris Chiu base = community->regs + community->hostown_offset; 1627a0a5f766SChris Chiu for (gpp = 0; gpp < community->ngpps; gpp++) 1628a0a5f766SChris Chiu communities[i].hostown[gpp] = readl(base + gpp * 4); 16297981c001SMika Westerberg } 16307981c001SMika Westerberg 16317981c001SMika Westerberg return 0; 16327981c001SMika Westerberg } 16332fef3276SBinbin Wu EXPORT_SYMBOL_GPL(intel_pinctrl_suspend_noirq); 16347981c001SMika Westerberg 1635f487bbf3SMika Westerberg static void intel_gpio_irq_init(struct intel_pinctrl *pctrl) 1636f487bbf3SMika Westerberg { 1637f487bbf3SMika Westerberg size_t i; 1638f487bbf3SMika Westerberg 1639f487bbf3SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1640f487bbf3SMika Westerberg const struct intel_community *community; 1641f487bbf3SMika Westerberg void __iomem *base; 164204035f7fSAndy Shevchenko unsigned int gpp; 1643f487bbf3SMika Westerberg 1644f487bbf3SMika Westerberg community = &pctrl->communities[i]; 1645f487bbf3SMika Westerberg base = community->regs; 1646f487bbf3SMika Westerberg 1647f487bbf3SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) { 1648f487bbf3SMika Westerberg /* Mask and clear all interrupts */ 1649f487bbf3SMika Westerberg writel(0, base + community->ie_offset + gpp * 4); 1650cf769bd8SMika Westerberg writel(0xffff, base + community->is_offset + gpp * 4); 1651f487bbf3SMika Westerberg } 1652f487bbf3SMika Westerberg } 1653f487bbf3SMika Westerberg } 1654f487bbf3SMika Westerberg 1655942c5ea4SAndy Shevchenko static bool intel_gpio_update_reg(void __iomem *reg, u32 mask, u32 value) 1656a0a5f766SChris Chiu { 16575f61d951SAndy Shevchenko u32 curr, updated; 1658a0a5f766SChris Chiu 1659942c5ea4SAndy Shevchenko curr = readl(reg); 16605f61d951SAndy Shevchenko 1661942c5ea4SAndy Shevchenko updated = (curr & ~mask) | (value & mask); 1662942c5ea4SAndy Shevchenko if (curr == updated) 1663942c5ea4SAndy Shevchenko return false; 1664942c5ea4SAndy Shevchenko 1665942c5ea4SAndy Shevchenko writel(updated, reg); 1666942c5ea4SAndy Shevchenko return true; 1667a0a5f766SChris Chiu } 1668a0a5f766SChris Chiu 16697101e022SAndy Shevchenko static void intel_restore_hostown(struct intel_pinctrl *pctrl, unsigned int c, 16707101e022SAndy Shevchenko void __iomem *base, unsigned int gpp, u32 saved) 16717101e022SAndy Shevchenko { 16727101e022SAndy Shevchenko const struct intel_community *community = &pctrl->communities[c]; 16737101e022SAndy Shevchenko const struct intel_padgroup *padgrp = &community->gpps[gpp]; 16747101e022SAndy Shevchenko struct device *dev = pctrl->dev; 1675d1bfd022SAndy Shevchenko const char *dummy; 1676d1bfd022SAndy Shevchenko u32 requested = 0; 1677d1bfd022SAndy Shevchenko unsigned int i; 16787101e022SAndy Shevchenko 1679e5a4ab6aSAndy Shevchenko if (padgrp->gpio_base == INTEL_GPIO_BASE_NOMAP) 16807101e022SAndy Shevchenko return; 16817101e022SAndy Shevchenko 1682d1bfd022SAndy Shevchenko for_each_requested_gpio_in_range(&pctrl->chip, i, padgrp->gpio_base, padgrp->size, dummy) 1683d1bfd022SAndy Shevchenko requested |= BIT(i); 1684d1bfd022SAndy Shevchenko 1685942c5ea4SAndy Shevchenko if (!intel_gpio_update_reg(base + gpp * 4, requested, saved)) 16867101e022SAndy Shevchenko return; 16877101e022SAndy Shevchenko 1688764cfe33SAndy Shevchenko dev_dbg(dev, "restored hostown %u/%u %#08x\n", c, gpp, readl(base + gpp * 4)); 16897101e022SAndy Shevchenko } 16907101e022SAndy Shevchenko 1691471dd9a9SAndy Shevchenko static void intel_restore_intmask(struct intel_pinctrl *pctrl, unsigned int c, 1692471dd9a9SAndy Shevchenko void __iomem *base, unsigned int gpp, u32 saved) 1693471dd9a9SAndy Shevchenko { 1694471dd9a9SAndy Shevchenko struct device *dev = pctrl->dev; 1695471dd9a9SAndy Shevchenko 1696942c5ea4SAndy Shevchenko if (!intel_gpio_update_reg(base + gpp * 4, ~0U, saved)) 1697942c5ea4SAndy Shevchenko return; 1698942c5ea4SAndy Shevchenko 1699471dd9a9SAndy Shevchenko dev_dbg(dev, "restored mask %u/%u %#08x\n", c, gpp, readl(base + gpp * 4)); 1700471dd9a9SAndy Shevchenko } 1701471dd9a9SAndy Shevchenko 1702f78f152aSAndy Shevchenko static void intel_restore_padcfg(struct intel_pinctrl *pctrl, unsigned int pin, 1703f78f152aSAndy Shevchenko unsigned int reg, u32 saved) 1704f78f152aSAndy Shevchenko { 1705f78f152aSAndy Shevchenko u32 mask = (reg == PADCFG0) ? PADCFG0_GPIORXSTATE : 0; 1706f78f152aSAndy Shevchenko unsigned int n = reg / sizeof(u32); 1707f78f152aSAndy Shevchenko struct device *dev = pctrl->dev; 1708f78f152aSAndy Shevchenko void __iomem *padcfg; 1709f78f152aSAndy Shevchenko 1710f78f152aSAndy Shevchenko padcfg = intel_get_padcfg(pctrl, pin, reg); 1711f78f152aSAndy Shevchenko if (!padcfg) 1712f78f152aSAndy Shevchenko return; 1713f78f152aSAndy Shevchenko 1714942c5ea4SAndy Shevchenko if (!intel_gpio_update_reg(padcfg, ~mask, saved)) 1715f78f152aSAndy Shevchenko return; 1716f78f152aSAndy Shevchenko 1717f78f152aSAndy Shevchenko dev_dbg(dev, "restored pin %u padcfg%u %#08x\n", pin, n, readl(padcfg)); 1718f78f152aSAndy Shevchenko } 1719f78f152aSAndy Shevchenko 17202fef3276SBinbin Wu int intel_pinctrl_resume_noirq(struct device *dev) 17217981c001SMika Westerberg { 1722cb035d74SWolfram Sang struct intel_pinctrl *pctrl = dev_get_drvdata(dev); 17237981c001SMika Westerberg const struct intel_community_context *communities; 17247981c001SMika Westerberg const struct intel_pad_context *pads; 17257981c001SMika Westerberg int i; 17267981c001SMika Westerberg 17277981c001SMika Westerberg /* Mask all interrupts */ 17287981c001SMika Westerberg intel_gpio_irq_init(pctrl); 17297981c001SMika Westerberg 17307981c001SMika Westerberg pads = pctrl->context.pads; 17317981c001SMika Westerberg for (i = 0; i < pctrl->soc->npins; i++) { 17327981c001SMika Westerberg const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i]; 17337981c001SMika Westerberg 1734c538b943SMika Westerberg if (!intel_pinctrl_should_save(pctrl, desc->number)) 17357981c001SMika Westerberg continue; 17367981c001SMika Westerberg 1737f78f152aSAndy Shevchenko intel_restore_padcfg(pctrl, desc->number, PADCFG0, pads[i].padcfg0); 1738f78f152aSAndy Shevchenko intel_restore_padcfg(pctrl, desc->number, PADCFG1, pads[i].padcfg1); 1739f78f152aSAndy Shevchenko intel_restore_padcfg(pctrl, desc->number, PADCFG2, pads[i].padcfg2); 17407981c001SMika Westerberg } 17417981c001SMika Westerberg 17427981c001SMika Westerberg communities = pctrl->context.communities; 17437981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 17447981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 17457981c001SMika Westerberg void __iomem *base; 174604035f7fSAndy Shevchenko unsigned int gpp; 17477981c001SMika Westerberg 17487981c001SMika Westerberg base = community->regs + community->ie_offset; 1749471dd9a9SAndy Shevchenko for (gpp = 0; gpp < community->ngpps; gpp++) 1750471dd9a9SAndy Shevchenko intel_restore_intmask(pctrl, i, base, gpp, communities[i].intmask[gpp]); 1751a0a5f766SChris Chiu 1752a0a5f766SChris Chiu base = community->regs + community->hostown_offset; 17537101e022SAndy Shevchenko for (gpp = 0; gpp < community->ngpps; gpp++) 17547101e022SAndy Shevchenko intel_restore_hostown(pctrl, i, base, gpp, communities[i].hostown[gpp]); 17557981c001SMika Westerberg } 17567981c001SMika Westerberg 17577981c001SMika Westerberg return 0; 17587981c001SMika Westerberg } 17592fef3276SBinbin Wu EXPORT_SYMBOL_GPL(intel_pinctrl_resume_noirq); 17607981c001SMika Westerberg #endif 17617981c001SMika Westerberg 17627981c001SMika Westerberg MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>"); 17637981c001SMika Westerberg MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>"); 17647981c001SMika Westerberg MODULE_DESCRIPTION("Intel pinctrl/GPIO core driver"); 17657981c001SMika Westerberg MODULE_LICENSE("GPL v2"); 1766