xref: /openbmc/linux/drivers/pinctrl/intel/pinctrl-intel.c (revision a8520be3ffef3d25b53bf171a7ebe17ee0154175)
1875a92b3SAndy Shevchenko // SPDX-License-Identifier: GPL-2.0
27981c001SMika Westerberg /*
37981c001SMika Westerberg  * Intel pinctrl/GPIO core driver.
47981c001SMika Westerberg  *
57981c001SMika Westerberg  * Copyright (C) 2015, Intel Corporation
67981c001SMika Westerberg  * Authors: Mathias Nyman <mathias.nyman@linux.intel.com>
77981c001SMika Westerberg  *          Mika Westerberg <mika.westerberg@linux.intel.com>
87981c001SMika Westerberg  */
97981c001SMika Westerberg 
10924cf800SAndy Shevchenko #include <linux/acpi.h>
117981c001SMika Westerberg #include <linux/gpio/driver.h>
1266c812d2SAndy Shevchenko #include <linux/interrupt.h>
13e57725eaSMika Westerberg #include <linux/log2.h>
146a33a1d6SAndy Shevchenko #include <linux/module.h>
157981c001SMika Westerberg #include <linux/platform_device.h>
16924cf800SAndy Shevchenko #include <linux/property.h>
17de23ccb1SAndy Shevchenko #include <linux/seq_file.h>
1898e63c11SAndy Shevchenko #include <linux/string_helpers.h>
196a33a1d6SAndy Shevchenko #include <linux/time.h>
20924cf800SAndy Shevchenko 
21de23ccb1SAndy Shevchenko #include <linux/pinctrl/consumer.h>
227981c001SMika Westerberg #include <linux/pinctrl/pinconf.h>
237981c001SMika Westerberg #include <linux/pinctrl/pinconf-generic.h>
24de23ccb1SAndy Shevchenko #include <linux/pinctrl/pinctrl.h>
25de23ccb1SAndy Shevchenko #include <linux/pinctrl/pinmux.h>
267981c001SMika Westerberg 
27eb78d360SAndy Shevchenko #include <linux/platform_data/x86/pwm-lpss.h>
287981c001SMika Westerberg 
29c538b943SMika Westerberg #include "../core.h"
307981c001SMika Westerberg #include "pinctrl-intel.h"
317981c001SMika Westerberg 
327981c001SMika Westerberg /* Offset from regs */
33e57725eaSMika Westerberg #define REVID				0x000
34e57725eaSMika Westerberg #define REVID_SHIFT			16
35e57725eaSMika Westerberg #define REVID_MASK			GENMASK(31, 16)
36e57725eaSMika Westerberg 
3791d898e5SAndy Shevchenko #define CAPLIST				0x004
3891d898e5SAndy Shevchenko #define CAPLIST_ID_SHIFT		16
3991d898e5SAndy Shevchenko #define CAPLIST_ID_MASK			GENMASK(23, 16)
4091d898e5SAndy Shevchenko #define CAPLIST_ID_GPIO_HW_INFO		1
4191d898e5SAndy Shevchenko #define CAPLIST_ID_PWM			2
4291d898e5SAndy Shevchenko #define CAPLIST_ID_BLINK		3
4391d898e5SAndy Shevchenko #define CAPLIST_ID_EXP			4
4491d898e5SAndy Shevchenko #define CAPLIST_NEXT_SHIFT		0
4591d898e5SAndy Shevchenko #define CAPLIST_NEXT_MASK		GENMASK(15, 0)
4691d898e5SAndy Shevchenko 
477981c001SMika Westerberg #define PADBAR				0x00c
487981c001SMika Westerberg 
497981c001SMika Westerberg #define PADOWN_BITS			4
507981c001SMika Westerberg #define PADOWN_SHIFT(p)			((p) % 8 * PADOWN_BITS)
51e58926e7SAndy Shevchenko #define PADOWN_MASK(p)			(GENMASK(3, 0) << PADOWN_SHIFT(p))
5299a735b3SQipeng Zha #define PADOWN_GPP(p)			((p) / 8)
537981c001SMika Westerberg 
54eb78d360SAndy Shevchenko #define PWMC				0x204
55eb78d360SAndy Shevchenko 
567981c001SMika Westerberg /* Offset from pad_regs */
577981c001SMika Westerberg #define PADCFG0				0x000
587981c001SMika Westerberg #define PADCFG0_RXEVCFG_SHIFT		25
59e58926e7SAndy Shevchenko #define PADCFG0_RXEVCFG_MASK		GENMASK(26, 25)
607981c001SMika Westerberg #define PADCFG0_RXEVCFG_LEVEL		0
617981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE		1
627981c001SMika Westerberg #define PADCFG0_RXEVCFG_DISABLED	2
637981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE_BOTH	3
64e57725eaSMika Westerberg #define PADCFG0_PREGFRXSEL		BIT(24)
657981c001SMika Westerberg #define PADCFG0_RXINV			BIT(23)
667981c001SMika Westerberg #define PADCFG0_GPIROUTIOXAPIC		BIT(20)
677981c001SMika Westerberg #define PADCFG0_GPIROUTSCI		BIT(19)
687981c001SMika Westerberg #define PADCFG0_GPIROUTSMI		BIT(18)
697981c001SMika Westerberg #define PADCFG0_GPIROUTNMI		BIT(17)
707981c001SMika Westerberg #define PADCFG0_PMODE_SHIFT		10
71e58926e7SAndy Shevchenko #define PADCFG0_PMODE_MASK		GENMASK(13, 10)
724973ddc8SAndy Shevchenko #define PADCFG0_PMODE_GPIO		0
737981c001SMika Westerberg #define PADCFG0_GPIORXDIS		BIT(9)
747981c001SMika Westerberg #define PADCFG0_GPIOTXDIS		BIT(8)
757981c001SMika Westerberg #define PADCFG0_GPIORXSTATE		BIT(1)
767981c001SMika Westerberg #define PADCFG0_GPIOTXSTATE		BIT(0)
777981c001SMika Westerberg 
787981c001SMika Westerberg #define PADCFG1				0x004
797981c001SMika Westerberg #define PADCFG1_TERM_UP			BIT(13)
807981c001SMika Westerberg #define PADCFG1_TERM_SHIFT		10
81e58926e7SAndy Shevchenko #define PADCFG1_TERM_MASK		GENMASK(12, 10)
82dd26209bSAndy Shevchenko #define PADCFG1_TERM_20K		BIT(2)
83dd26209bSAndy Shevchenko #define PADCFG1_TERM_5K			BIT(1)
84dd26209bSAndy Shevchenko #define PADCFG1_TERM_1K			BIT(0)
85dd26209bSAndy Shevchenko #define PADCFG1_TERM_833		(BIT(1) | BIT(0))
867981c001SMika Westerberg 
87e57725eaSMika Westerberg #define PADCFG2				0x008
88e57725eaSMika Westerberg #define PADCFG2_DEBEN			BIT(0)
89e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_SHIFT		1
90e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_MASK		GENMASK(4, 1)
91e57725eaSMika Westerberg 
926a33a1d6SAndy Shevchenko #define DEBOUNCE_PERIOD_NSEC		31250
93e57725eaSMika Westerberg 
947981c001SMika Westerberg struct intel_pad_context {
957981c001SMika Westerberg 	u32 padcfg0;
967981c001SMika Westerberg 	u32 padcfg1;
97e57725eaSMika Westerberg 	u32 padcfg2;
987981c001SMika Westerberg };
997981c001SMika Westerberg 
1007981c001SMika Westerberg struct intel_community_context {
1017981c001SMika Westerberg 	u32 *intmask;
102a0a5f766SChris Chiu 	u32 *hostown;
1037981c001SMika Westerberg };
1047981c001SMika Westerberg 
1057981c001SMika Westerberg #define pin_to_padno(c, p)	((p) - (c)->pin_base)
106919eb475SMika Westerberg #define padgroup_offset(g, p)	((p) - (g)->base)
1077981c001SMika Westerberg 
1087981c001SMika Westerberg static struct intel_community *intel_get_community(struct intel_pinctrl *pctrl,
10904035f7fSAndy Shevchenko 						   unsigned int pin)
1107981c001SMika Westerberg {
1117981c001SMika Westerberg 	struct intel_community *community;
1127981c001SMika Westerberg 	int i;
1137981c001SMika Westerberg 
1147981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
1157981c001SMika Westerberg 		community = &pctrl->communities[i];
1167981c001SMika Westerberg 		if (pin >= community->pin_base &&
1177981c001SMika Westerberg 		    pin < community->pin_base + community->npins)
1187981c001SMika Westerberg 			return community;
1197981c001SMika Westerberg 	}
1207981c001SMika Westerberg 
1217981c001SMika Westerberg 	dev_warn(pctrl->dev, "failed to find community for pin %u\n", pin);
1227981c001SMika Westerberg 	return NULL;
1237981c001SMika Westerberg }
1247981c001SMika Westerberg 
125919eb475SMika Westerberg static const struct intel_padgroup *
126919eb475SMika Westerberg intel_community_get_padgroup(const struct intel_community *community,
12704035f7fSAndy Shevchenko 			     unsigned int pin)
128919eb475SMika Westerberg {
129919eb475SMika Westerberg 	int i;
130919eb475SMika Westerberg 
131919eb475SMika Westerberg 	for (i = 0; i < community->ngpps; i++) {
132919eb475SMika Westerberg 		const struct intel_padgroup *padgrp = &community->gpps[i];
133919eb475SMika Westerberg 
134919eb475SMika Westerberg 		if (pin >= padgrp->base && pin < padgrp->base + padgrp->size)
135919eb475SMika Westerberg 			return padgrp;
136919eb475SMika Westerberg 	}
137919eb475SMika Westerberg 
138919eb475SMika Westerberg 	return NULL;
139919eb475SMika Westerberg }
140919eb475SMika Westerberg 
14104035f7fSAndy Shevchenko static void __iomem *intel_get_padcfg(struct intel_pinctrl *pctrl,
14204035f7fSAndy Shevchenko 				      unsigned int pin, unsigned int reg)
1437981c001SMika Westerberg {
1447981c001SMika Westerberg 	const struct intel_community *community;
14504035f7fSAndy Shevchenko 	unsigned int padno;
146e57725eaSMika Westerberg 	size_t nregs;
1477981c001SMika Westerberg 
1487981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
1497981c001SMika Westerberg 	if (!community)
1507981c001SMika Westerberg 		return NULL;
1517981c001SMika Westerberg 
1527981c001SMika Westerberg 	padno = pin_to_padno(community, pin);
153e57725eaSMika Westerberg 	nregs = (community->features & PINCTRL_FEATURE_DEBOUNCE) ? 4 : 2;
154e57725eaSMika Westerberg 
1557eb7ecddSAndy Shevchenko 	if (reg >= nregs * 4)
156e57725eaSMika Westerberg 		return NULL;
157e57725eaSMika Westerberg 
158e57725eaSMika Westerberg 	return community->pad_regs + reg + padno * nregs * 4;
1597981c001SMika Westerberg }
1607981c001SMika Westerberg 
16104035f7fSAndy Shevchenko static bool intel_pad_owned_by_host(struct intel_pinctrl *pctrl, unsigned int pin)
1627981c001SMika Westerberg {
1637981c001SMika Westerberg 	const struct intel_community *community;
164919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
16504035f7fSAndy Shevchenko 	unsigned int gpp, offset, gpp_offset;
1667981c001SMika Westerberg 	void __iomem *padown;
1677981c001SMika Westerberg 
1687981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
1697981c001SMika Westerberg 	if (!community)
1707981c001SMika Westerberg 		return false;
1717981c001SMika Westerberg 	if (!community->padown_offset)
1727981c001SMika Westerberg 		return true;
1737981c001SMika Westerberg 
174919eb475SMika Westerberg 	padgrp = intel_community_get_padgroup(community, pin);
175919eb475SMika Westerberg 	if (!padgrp)
176919eb475SMika Westerberg 		return false;
177919eb475SMika Westerberg 
178919eb475SMika Westerberg 	gpp_offset = padgroup_offset(padgrp, pin);
179919eb475SMika Westerberg 	gpp = PADOWN_GPP(gpp_offset);
180919eb475SMika Westerberg 	offset = community->padown_offset + padgrp->padown_num * 4 + gpp * 4;
1817981c001SMika Westerberg 	padown = community->regs + offset;
1827981c001SMika Westerberg 
183919eb475SMika Westerberg 	return !(readl(padown) & PADOWN_MASK(gpp_offset));
1847981c001SMika Westerberg }
1857981c001SMika Westerberg 
18604035f7fSAndy Shevchenko static bool intel_pad_acpi_mode(struct intel_pinctrl *pctrl, unsigned int pin)
1877981c001SMika Westerberg {
1887981c001SMika Westerberg 	const struct intel_community *community;
189919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
19004035f7fSAndy Shevchenko 	unsigned int offset, gpp_offset;
1917981c001SMika Westerberg 	void __iomem *hostown;
1927981c001SMika Westerberg 
1937981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
1947981c001SMika Westerberg 	if (!community)
1957981c001SMika Westerberg 		return true;
1967981c001SMika Westerberg 	if (!community->hostown_offset)
1977981c001SMika Westerberg 		return false;
1987981c001SMika Westerberg 
199919eb475SMika Westerberg 	padgrp = intel_community_get_padgroup(community, pin);
200919eb475SMika Westerberg 	if (!padgrp)
201919eb475SMika Westerberg 		return true;
202919eb475SMika Westerberg 
203919eb475SMika Westerberg 	gpp_offset = padgroup_offset(padgrp, pin);
204919eb475SMika Westerberg 	offset = community->hostown_offset + padgrp->reg_num * 4;
2057981c001SMika Westerberg 	hostown = community->regs + offset;
2067981c001SMika Westerberg 
207919eb475SMika Westerberg 	return !(readl(hostown) & BIT(gpp_offset));
2087981c001SMika Westerberg }
2097981c001SMika Westerberg 
2101bd23153SAndy Shevchenko /**
2111bd23153SAndy Shevchenko  * enum - Locking variants of the pad configuration
2121bd23153SAndy Shevchenko  *
2131bd23153SAndy Shevchenko  * @PAD_UNLOCKED:	pad is fully controlled by the configuration registers
2141bd23153SAndy Shevchenko  * @PAD_LOCKED:		pad configuration registers, except TX state, are locked
2151bd23153SAndy Shevchenko  * @PAD_LOCKED_TX:	pad configuration TX state is locked
2161bd23153SAndy Shevchenko  * @PAD_LOCKED_FULL:	pad configuration registers are locked completely
2171bd23153SAndy Shevchenko  *
2181bd23153SAndy Shevchenko  * Locking is considered as read-only mode for corresponding registers and
2191bd23153SAndy Shevchenko  * their respective fields. That said, TX state bit is locked separately from
2201bd23153SAndy Shevchenko  * the main locking scheme.
2211bd23153SAndy Shevchenko  */
2221bd23153SAndy Shevchenko enum {
2231bd23153SAndy Shevchenko 	PAD_UNLOCKED	= 0,
2241bd23153SAndy Shevchenko 	PAD_LOCKED	= 1,
2251bd23153SAndy Shevchenko 	PAD_LOCKED_TX	= 2,
2261bd23153SAndy Shevchenko 	PAD_LOCKED_FULL	= PAD_LOCKED | PAD_LOCKED_TX,
2271bd23153SAndy Shevchenko };
2281bd23153SAndy Shevchenko 
2291bd23153SAndy Shevchenko static int intel_pad_locked(struct intel_pinctrl *pctrl, unsigned int pin)
2307981c001SMika Westerberg {
2317981c001SMika Westerberg 	struct intel_community *community;
232919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
23304035f7fSAndy Shevchenko 	unsigned int offset, gpp_offset;
2347981c001SMika Westerberg 	u32 value;
2351bd23153SAndy Shevchenko 	int ret = PAD_UNLOCKED;
2367981c001SMika Westerberg 
2377981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
2387981c001SMika Westerberg 	if (!community)
2391bd23153SAndy Shevchenko 		return PAD_LOCKED_FULL;
2407981c001SMika Westerberg 	if (!community->padcfglock_offset)
2411bd23153SAndy Shevchenko 		return PAD_UNLOCKED;
2427981c001SMika Westerberg 
243919eb475SMika Westerberg 	padgrp = intel_community_get_padgroup(community, pin);
244919eb475SMika Westerberg 	if (!padgrp)
2451bd23153SAndy Shevchenko 		return PAD_LOCKED_FULL;
246919eb475SMika Westerberg 
247919eb475SMika Westerberg 	gpp_offset = padgroup_offset(padgrp, pin);
2487981c001SMika Westerberg 
2497981c001SMika Westerberg 	/*
2507981c001SMika Westerberg 	 * If PADCFGLOCK and PADCFGLOCKTX bits are both clear for this pad,
2517981c001SMika Westerberg 	 * the pad is considered unlocked. Any other case means that it is
2521bd23153SAndy Shevchenko 	 * either fully or partially locked.
2537981c001SMika Westerberg 	 */
2541bd23153SAndy Shevchenko 	offset = community->padcfglock_offset + 0 + padgrp->reg_num * 8;
2557981c001SMika Westerberg 	value = readl(community->regs + offset);
256919eb475SMika Westerberg 	if (value & BIT(gpp_offset))
2571bd23153SAndy Shevchenko 		ret |= PAD_LOCKED;
2587981c001SMika Westerberg 
259919eb475SMika Westerberg 	offset = community->padcfglock_offset + 4 + padgrp->reg_num * 8;
2607981c001SMika Westerberg 	value = readl(community->regs + offset);
261919eb475SMika Westerberg 	if (value & BIT(gpp_offset))
2621bd23153SAndy Shevchenko 		ret |= PAD_LOCKED_TX;
2637981c001SMika Westerberg 
2641bd23153SAndy Shevchenko 	return ret;
2651bd23153SAndy Shevchenko }
2661bd23153SAndy Shevchenko 
2671bd23153SAndy Shevchenko static bool intel_pad_is_unlocked(struct intel_pinctrl *pctrl, unsigned int pin)
2681bd23153SAndy Shevchenko {
2691bd23153SAndy Shevchenko 	return (intel_pad_locked(pctrl, pin) & PAD_LOCKED) == PAD_UNLOCKED;
2707981c001SMika Westerberg }
2717981c001SMika Westerberg 
27204035f7fSAndy Shevchenko static bool intel_pad_usable(struct intel_pinctrl *pctrl, unsigned int pin)
2737981c001SMika Westerberg {
2741bd23153SAndy Shevchenko 	return intel_pad_owned_by_host(pctrl, pin) && intel_pad_is_unlocked(pctrl, pin);
2757981c001SMika Westerberg }
2767981c001SMika Westerberg 
2777981c001SMika Westerberg static int intel_get_groups_count(struct pinctrl_dev *pctldev)
2787981c001SMika Westerberg {
2797981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
2807981c001SMika Westerberg 
2817981c001SMika Westerberg 	return pctrl->soc->ngroups;
2827981c001SMika Westerberg }
2837981c001SMika Westerberg 
2847981c001SMika Westerberg static const char *intel_get_group_name(struct pinctrl_dev *pctldev,
28504035f7fSAndy Shevchenko 				      unsigned int group)
2867981c001SMika Westerberg {
2877981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
2887981c001SMika Westerberg 
2894426be36SAndy Shevchenko 	return pctrl->soc->groups[group].grp.name;
2907981c001SMika Westerberg }
2917981c001SMika Westerberg 
29204035f7fSAndy Shevchenko static int intel_get_group_pins(struct pinctrl_dev *pctldev, unsigned int group,
29304035f7fSAndy Shevchenko 			      const unsigned int **pins, unsigned int *npins)
2947981c001SMika Westerberg {
2957981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
2967981c001SMika Westerberg 
2974426be36SAndy Shevchenko 	*pins = pctrl->soc->groups[group].grp.pins;
2984426be36SAndy Shevchenko 	*npins = pctrl->soc->groups[group].grp.npins;
2997981c001SMika Westerberg 	return 0;
3007981c001SMika Westerberg }
3017981c001SMika Westerberg 
3027981c001SMika Westerberg static void intel_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
30304035f7fSAndy Shevchenko 			       unsigned int pin)
3047981c001SMika Westerberg {
3057981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
306e57725eaSMika Westerberg 	void __iomem *padcfg;
3077981c001SMika Westerberg 	u32 cfg0, cfg1, mode;
3081bd23153SAndy Shevchenko 	int locked;
3091bd23153SAndy Shevchenko 	bool acpi;
3107981c001SMika Westerberg 
3117981c001SMika Westerberg 	if (!intel_pad_owned_by_host(pctrl, pin)) {
3127981c001SMika Westerberg 		seq_puts(s, "not available");
3137981c001SMika Westerberg 		return;
3147981c001SMika Westerberg 	}
3157981c001SMika Westerberg 
3167981c001SMika Westerberg 	cfg0 = readl(intel_get_padcfg(pctrl, pin, PADCFG0));
3177981c001SMika Westerberg 	cfg1 = readl(intel_get_padcfg(pctrl, pin, PADCFG1));
3187981c001SMika Westerberg 
3197981c001SMika Westerberg 	mode = (cfg0 & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT;
3204973ddc8SAndy Shevchenko 	if (mode == PADCFG0_PMODE_GPIO)
3217981c001SMika Westerberg 		seq_puts(s, "GPIO ");
3227981c001SMika Westerberg 	else
3237981c001SMika Westerberg 		seq_printf(s, "mode %d ", mode);
3247981c001SMika Westerberg 
3257981c001SMika Westerberg 	seq_printf(s, "0x%08x 0x%08x", cfg0, cfg1);
3267981c001SMika Westerberg 
327e57725eaSMika Westerberg 	/* Dump the additional PADCFG registers if available */
328e57725eaSMika Westerberg 	padcfg = intel_get_padcfg(pctrl, pin, PADCFG2);
329e57725eaSMika Westerberg 	if (padcfg)
330e57725eaSMika Westerberg 		seq_printf(s, " 0x%08x", readl(padcfg));
331e57725eaSMika Westerberg 
3327981c001SMika Westerberg 	locked = intel_pad_locked(pctrl, pin);
3334341e8a5SMika Westerberg 	acpi = intel_pad_acpi_mode(pctrl, pin);
3347981c001SMika Westerberg 
3357981c001SMika Westerberg 	if (locked || acpi) {
3367981c001SMika Westerberg 		seq_puts(s, " [");
3371bd23153SAndy Shevchenko 		if (locked)
3387981c001SMika Westerberg 			seq_puts(s, "LOCKED");
3391bd23153SAndy Shevchenko 		if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_TX)
3401bd23153SAndy Shevchenko 			seq_puts(s, " tx");
3411bd23153SAndy Shevchenko 		else if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_FULL)
3421bd23153SAndy Shevchenko 			seq_puts(s, " full");
3431bd23153SAndy Shevchenko 
3441bd23153SAndy Shevchenko 		if (locked && acpi)
3457981c001SMika Westerberg 			seq_puts(s, ", ");
3461bd23153SAndy Shevchenko 
3477981c001SMika Westerberg 		if (acpi)
3487981c001SMika Westerberg 			seq_puts(s, "ACPI");
3497981c001SMika Westerberg 		seq_puts(s, "]");
3507981c001SMika Westerberg 	}
3517981c001SMika Westerberg }
3527981c001SMika Westerberg 
3537981c001SMika Westerberg static const struct pinctrl_ops intel_pinctrl_ops = {
3547981c001SMika Westerberg 	.get_groups_count = intel_get_groups_count,
3557981c001SMika Westerberg 	.get_group_name = intel_get_group_name,
3567981c001SMika Westerberg 	.get_group_pins = intel_get_group_pins,
3577981c001SMika Westerberg 	.pin_dbg_show = intel_pin_dbg_show,
3587981c001SMika Westerberg };
3597981c001SMika Westerberg 
3607981c001SMika Westerberg static int intel_get_functions_count(struct pinctrl_dev *pctldev)
3617981c001SMika Westerberg {
3627981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3637981c001SMika Westerberg 
3647981c001SMika Westerberg 	return pctrl->soc->nfunctions;
3657981c001SMika Westerberg }
3667981c001SMika Westerberg 
3677981c001SMika Westerberg static const char *intel_get_function_name(struct pinctrl_dev *pctldev,
36804035f7fSAndy Shevchenko 					   unsigned int function)
3697981c001SMika Westerberg {
3707981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3717981c001SMika Westerberg 
3727981c001SMika Westerberg 	return pctrl->soc->functions[function].name;
3737981c001SMika Westerberg }
3747981c001SMika Westerberg 
3757981c001SMika Westerberg static int intel_get_function_groups(struct pinctrl_dev *pctldev,
37604035f7fSAndy Shevchenko 				     unsigned int function,
3777981c001SMika Westerberg 				     const char * const **groups,
37804035f7fSAndy Shevchenko 				     unsigned int * const ngroups)
3797981c001SMika Westerberg {
3807981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3817981c001SMika Westerberg 
3827981c001SMika Westerberg 	*groups = pctrl->soc->functions[function].groups;
3837981c001SMika Westerberg 	*ngroups = pctrl->soc->functions[function].ngroups;
3847981c001SMika Westerberg 	return 0;
3857981c001SMika Westerberg }
3867981c001SMika Westerberg 
38704035f7fSAndy Shevchenko static int intel_pinmux_set_mux(struct pinctrl_dev *pctldev,
38804035f7fSAndy Shevchenko 				unsigned int function, unsigned int group)
3897981c001SMika Westerberg {
3907981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3917981c001SMika Westerberg 	const struct intel_pingroup *grp = &pctrl->soc->groups[group];
3927981c001SMika Westerberg 	unsigned long flags;
3937981c001SMika Westerberg 	int i;
3947981c001SMika Westerberg 
39527d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
3967981c001SMika Westerberg 
3977981c001SMika Westerberg 	/*
3987981c001SMika Westerberg 	 * All pins in the groups needs to be accessible and writable
3997981c001SMika Westerberg 	 * before we can enable the mux for this group.
4007981c001SMika Westerberg 	 */
4014426be36SAndy Shevchenko 	for (i = 0; i < grp->grp.npins; i++) {
4024426be36SAndy Shevchenko 		if (!intel_pad_usable(pctrl, grp->grp.pins[i])) {
40327d9098cSMika Westerberg 			raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4047981c001SMika Westerberg 			return -EBUSY;
4057981c001SMika Westerberg 		}
4067981c001SMika Westerberg 	}
4077981c001SMika Westerberg 
4087981c001SMika Westerberg 	/* Now enable the mux setting for each pin in the group */
4094426be36SAndy Shevchenko 	for (i = 0; i < grp->grp.npins; i++) {
4107981c001SMika Westerberg 		void __iomem *padcfg0;
4117981c001SMika Westerberg 		u32 value;
4127981c001SMika Westerberg 
4134426be36SAndy Shevchenko 		padcfg0 = intel_get_padcfg(pctrl, grp->grp.pins[i], PADCFG0);
4147981c001SMika Westerberg 		value = readl(padcfg0);
4157981c001SMika Westerberg 
4167981c001SMika Westerberg 		value &= ~PADCFG0_PMODE_MASK;
4171f6b419bSMika Westerberg 
4181f6b419bSMika Westerberg 		if (grp->modes)
4191f6b419bSMika Westerberg 			value |= grp->modes[i] << PADCFG0_PMODE_SHIFT;
4201f6b419bSMika Westerberg 		else
4217981c001SMika Westerberg 			value |= grp->mode << PADCFG0_PMODE_SHIFT;
4227981c001SMika Westerberg 
4237981c001SMika Westerberg 		writel(value, padcfg0);
4247981c001SMika Westerberg 	}
4257981c001SMika Westerberg 
42627d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4277981c001SMika Westerberg 
4287981c001SMika Westerberg 	return 0;
4297981c001SMika Westerberg }
4307981c001SMika Westerberg 
43117fab473SAndy Shevchenko static void __intel_gpio_set_direction(void __iomem *padcfg0, bool input)
43217fab473SAndy Shevchenko {
43317fab473SAndy Shevchenko 	u32 value;
43417fab473SAndy Shevchenko 
43517fab473SAndy Shevchenko 	value = readl(padcfg0);
43617fab473SAndy Shevchenko 	if (input) {
43717fab473SAndy Shevchenko 		value &= ~PADCFG0_GPIORXDIS;
43817fab473SAndy Shevchenko 		value |= PADCFG0_GPIOTXDIS;
43917fab473SAndy Shevchenko 	} else {
44017fab473SAndy Shevchenko 		value &= ~PADCFG0_GPIOTXDIS;
44117fab473SAndy Shevchenko 		value |= PADCFG0_GPIORXDIS;
44217fab473SAndy Shevchenko 	}
44317fab473SAndy Shevchenko 	writel(value, padcfg0);
44417fab473SAndy Shevchenko }
44517fab473SAndy Shevchenko 
4466989ea48SAndy Shevchenko static int __intel_gpio_get_gpio_mode(u32 value)
4476989ea48SAndy Shevchenko {
4486989ea48SAndy Shevchenko 	return (value & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT;
4496989ea48SAndy Shevchenko }
4506989ea48SAndy Shevchenko 
4514973ddc8SAndy Shevchenko static int intel_gpio_get_gpio_mode(void __iomem *padcfg0)
4524973ddc8SAndy Shevchenko {
4536989ea48SAndy Shevchenko 	return __intel_gpio_get_gpio_mode(readl(padcfg0));
4544973ddc8SAndy Shevchenko }
4554973ddc8SAndy Shevchenko 
456f5a26acfSMika Westerberg static void intel_gpio_set_gpio_mode(void __iomem *padcfg0)
457f5a26acfSMika Westerberg {
458f5a26acfSMika Westerberg 	u32 value;
459f5a26acfSMika Westerberg 
460af7e3eebSAndy Shevchenko 	value = readl(padcfg0);
461af7e3eebSAndy Shevchenko 
462f5a26acfSMika Westerberg 	/* Put the pad into GPIO mode */
463af7e3eebSAndy Shevchenko 	value &= ~PADCFG0_PMODE_MASK;
464af7e3eebSAndy Shevchenko 	value |= PADCFG0_PMODE_GPIO;
465af7e3eebSAndy Shevchenko 
466e12963c4SAndy Shevchenko 	/* Disable TX buffer and enable RX (this will be input) */
467e12963c4SAndy Shevchenko 	value &= ~PADCFG0_GPIORXDIS;
468e8873c0aSAndy Shevchenko 	value |= PADCFG0_GPIOTXDIS;
469af7e3eebSAndy Shevchenko 
470f5a26acfSMika Westerberg 	/* Disable SCI/SMI/NMI generation */
471f5a26acfSMika Westerberg 	value &= ~(PADCFG0_GPIROUTIOXAPIC | PADCFG0_GPIROUTSCI);
472f5a26acfSMika Westerberg 	value &= ~(PADCFG0_GPIROUTSMI | PADCFG0_GPIROUTNMI);
473af7e3eebSAndy Shevchenko 
474f5a26acfSMika Westerberg 	writel(value, padcfg0);
475f5a26acfSMika Westerberg }
476f5a26acfSMika Westerberg 
4777981c001SMika Westerberg static int intel_gpio_request_enable(struct pinctrl_dev *pctldev,
4787981c001SMika Westerberg 				     struct pinctrl_gpio_range *range,
47904035f7fSAndy Shevchenko 				     unsigned int pin)
4807981c001SMika Westerberg {
4817981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
4827981c001SMika Westerberg 	void __iomem *padcfg0;
4837981c001SMika Westerberg 	unsigned long flags;
4847981c001SMika Westerberg 
485f62cdde5SAndy Shevchenko 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
486f62cdde5SAndy Shevchenko 
48727d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
4887981c001SMika Westerberg 
4891bd23153SAndy Shevchenko 	if (!intel_pad_owned_by_host(pctrl, pin)) {
49027d9098cSMika Westerberg 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4917981c001SMika Westerberg 		return -EBUSY;
4927981c001SMika Westerberg 	}
4937981c001SMika Westerberg 
4941bd23153SAndy Shevchenko 	if (!intel_pad_is_unlocked(pctrl, pin)) {
4951bd23153SAndy Shevchenko 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4961bd23153SAndy Shevchenko 		return 0;
4971bd23153SAndy Shevchenko 	}
4981bd23153SAndy Shevchenko 
4994973ddc8SAndy Shevchenko 	/*
5004973ddc8SAndy Shevchenko 	 * If pin is already configured in GPIO mode, we assume that
5014973ddc8SAndy Shevchenko 	 * firmware provides correct settings. In such case we avoid
5024973ddc8SAndy Shevchenko 	 * potential glitches on the pin. Otherwise, for the pin in
5034973ddc8SAndy Shevchenko 	 * alternative mode, consumer has to supply respective flags.
5044973ddc8SAndy Shevchenko 	 */
5054973ddc8SAndy Shevchenko 	if (intel_gpio_get_gpio_mode(padcfg0) == PADCFG0_PMODE_GPIO) {
5064973ddc8SAndy Shevchenko 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
5074973ddc8SAndy Shevchenko 		return 0;
5084973ddc8SAndy Shevchenko 	}
5094973ddc8SAndy Shevchenko 
510f5a26acfSMika Westerberg 	intel_gpio_set_gpio_mode(padcfg0);
5114973ddc8SAndy Shevchenko 
51227d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
5137981c001SMika Westerberg 
5147981c001SMika Westerberg 	return 0;
5157981c001SMika Westerberg }
5167981c001SMika Westerberg 
5177981c001SMika Westerberg static int intel_gpio_set_direction(struct pinctrl_dev *pctldev,
5187981c001SMika Westerberg 				    struct pinctrl_gpio_range *range,
51904035f7fSAndy Shevchenko 				    unsigned int pin, bool input)
5207981c001SMika Westerberg {
5217981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
5227981c001SMika Westerberg 	void __iomem *padcfg0;
5237981c001SMika Westerberg 	unsigned long flags;
5247981c001SMika Westerberg 
5257981c001SMika Westerberg 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
5267981c001SMika Westerberg 
527f62cdde5SAndy Shevchenko 	raw_spin_lock_irqsave(&pctrl->lock, flags);
528f62cdde5SAndy Shevchenko 	__intel_gpio_set_direction(padcfg0, input);
52927d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
5307981c001SMika Westerberg 
5317981c001SMika Westerberg 	return 0;
5327981c001SMika Westerberg }
5337981c001SMika Westerberg 
5347981c001SMika Westerberg static const struct pinmux_ops intel_pinmux_ops = {
5357981c001SMika Westerberg 	.get_functions_count = intel_get_functions_count,
5367981c001SMika Westerberg 	.get_function_name = intel_get_function_name,
5377981c001SMika Westerberg 	.get_function_groups = intel_get_function_groups,
5387981c001SMika Westerberg 	.set_mux = intel_pinmux_set_mux,
5397981c001SMika Westerberg 	.gpio_request_enable = intel_gpio_request_enable,
5407981c001SMika Westerberg 	.gpio_set_direction = intel_gpio_set_direction,
5417981c001SMika Westerberg };
5427981c001SMika Westerberg 
54381ab5542SAndy Shevchenko static int intel_config_get_pull(struct intel_pinctrl *pctrl, unsigned int pin,
54481ab5542SAndy Shevchenko 				 enum pin_config_param param, u32 *arg)
5457981c001SMika Westerberg {
54604cc058fSMika Westerberg 	const struct intel_community *community;
54781ab5542SAndy Shevchenko 	void __iomem *padcfg1;
548e64fbfa5SAndy Shevchenko 	unsigned long flags;
5497981c001SMika Westerberg 	u32 value, term;
5507981c001SMika Westerberg 
55104cc058fSMika Westerberg 	community = intel_get_community(pctrl, pin);
55281ab5542SAndy Shevchenko 	padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1);
553e64fbfa5SAndy Shevchenko 
554e64fbfa5SAndy Shevchenko 	raw_spin_lock_irqsave(&pctrl->lock, flags);
55581ab5542SAndy Shevchenko 	value = readl(padcfg1);
556e64fbfa5SAndy Shevchenko 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
55781ab5542SAndy Shevchenko 
5587981c001SMika Westerberg 	term = (value & PADCFG1_TERM_MASK) >> PADCFG1_TERM_SHIFT;
5597981c001SMika Westerberg 
5607981c001SMika Westerberg 	switch (param) {
5617981c001SMika Westerberg 	case PIN_CONFIG_BIAS_DISABLE:
5627981c001SMika Westerberg 		if (term)
5637981c001SMika Westerberg 			return -EINVAL;
5647981c001SMika Westerberg 		break;
5657981c001SMika Westerberg 
5667981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_UP:
5677981c001SMika Westerberg 		if (!term || !(value & PADCFG1_TERM_UP))
5687981c001SMika Westerberg 			return -EINVAL;
5697981c001SMika Westerberg 
5707981c001SMika Westerberg 		switch (term) {
571dd26209bSAndy Shevchenko 		case PADCFG1_TERM_833:
572dd26209bSAndy Shevchenko 			*arg = 833;
573dd26209bSAndy Shevchenko 			break;
5747981c001SMika Westerberg 		case PADCFG1_TERM_1K:
57581ab5542SAndy Shevchenko 			*arg = 1000;
5767981c001SMika Westerberg 			break;
5777981c001SMika Westerberg 		case PADCFG1_TERM_5K:
57881ab5542SAndy Shevchenko 			*arg = 5000;
5797981c001SMika Westerberg 			break;
5807981c001SMika Westerberg 		case PADCFG1_TERM_20K:
58181ab5542SAndy Shevchenko 			*arg = 20000;
5827981c001SMika Westerberg 			break;
5837981c001SMika Westerberg 		}
5847981c001SMika Westerberg 
5857981c001SMika Westerberg 		break;
5867981c001SMika Westerberg 
5877981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_DOWN:
5887981c001SMika Westerberg 		if (!term || value & PADCFG1_TERM_UP)
5897981c001SMika Westerberg 			return -EINVAL;
5907981c001SMika Westerberg 
5917981c001SMika Westerberg 		switch (term) {
592dd26209bSAndy Shevchenko 		case PADCFG1_TERM_833:
593dd26209bSAndy Shevchenko 			if (!(community->features & PINCTRL_FEATURE_1K_PD))
594dd26209bSAndy Shevchenko 				return -EINVAL;
595dd26209bSAndy Shevchenko 			*arg = 833;
596dd26209bSAndy Shevchenko 			break;
59704cc058fSMika Westerberg 		case PADCFG1_TERM_1K:
59804cc058fSMika Westerberg 			if (!(community->features & PINCTRL_FEATURE_1K_PD))
59904cc058fSMika Westerberg 				return -EINVAL;
60081ab5542SAndy Shevchenko 			*arg = 1000;
60104cc058fSMika Westerberg 			break;
6027981c001SMika Westerberg 		case PADCFG1_TERM_5K:
60381ab5542SAndy Shevchenko 			*arg = 5000;
6047981c001SMika Westerberg 			break;
6057981c001SMika Westerberg 		case PADCFG1_TERM_20K:
60681ab5542SAndy Shevchenko 			*arg = 20000;
6077981c001SMika Westerberg 			break;
6087981c001SMika Westerberg 		}
6097981c001SMika Westerberg 
6107981c001SMika Westerberg 		break;
6117981c001SMika Westerberg 
61281ab5542SAndy Shevchenko 	default:
61381ab5542SAndy Shevchenko 		return -EINVAL;
61481ab5542SAndy Shevchenko 	}
61581ab5542SAndy Shevchenko 
61681ab5542SAndy Shevchenko 	return 0;
61781ab5542SAndy Shevchenko }
61881ab5542SAndy Shevchenko 
61981ab5542SAndy Shevchenko static int intel_config_get_debounce(struct intel_pinctrl *pctrl, unsigned int pin,
62081ab5542SAndy Shevchenko 				     enum pin_config_param param, u32 *arg)
62181ab5542SAndy Shevchenko {
622e57725eaSMika Westerberg 	void __iomem *padcfg2;
623e64fbfa5SAndy Shevchenko 	unsigned long flags;
62481ab5542SAndy Shevchenko 	unsigned long v;
62581ab5542SAndy Shevchenko 	u32 value2;
626e57725eaSMika Westerberg 
627e57725eaSMika Westerberg 	padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2);
628e57725eaSMika Westerberg 	if (!padcfg2)
629e57725eaSMika Westerberg 		return -ENOTSUPP;
630e57725eaSMika Westerberg 
631e64fbfa5SAndy Shevchenko 	raw_spin_lock_irqsave(&pctrl->lock, flags);
63281ab5542SAndy Shevchenko 	value2 = readl(padcfg2);
633e64fbfa5SAndy Shevchenko 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
63481ab5542SAndy Shevchenko 	if (!(value2 & PADCFG2_DEBEN))
635e57725eaSMika Westerberg 		return -EINVAL;
636e57725eaSMika Westerberg 
63781ab5542SAndy Shevchenko 	v = (value2 & PADCFG2_DEBOUNCE_MASK) >> PADCFG2_DEBOUNCE_SHIFT;
63881ab5542SAndy Shevchenko 	*arg = BIT(v) * DEBOUNCE_PERIOD_NSEC / NSEC_PER_USEC;
639e57725eaSMika Westerberg 
64081ab5542SAndy Shevchenko 	return 0;
641e57725eaSMika Westerberg }
642e57725eaSMika Westerberg 
64381ab5542SAndy Shevchenko static int intel_config_get(struct pinctrl_dev *pctldev, unsigned int pin,
64481ab5542SAndy Shevchenko 			    unsigned long *config)
64581ab5542SAndy Shevchenko {
64681ab5542SAndy Shevchenko 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
64781ab5542SAndy Shevchenko 	enum pin_config_param param = pinconf_to_config_param(*config);
64881ab5542SAndy Shevchenko 	u32 arg = 0;
64981ab5542SAndy Shevchenko 	int ret;
65081ab5542SAndy Shevchenko 
65181ab5542SAndy Shevchenko 	if (!intel_pad_owned_by_host(pctrl, pin))
65281ab5542SAndy Shevchenko 		return -ENOTSUPP;
65381ab5542SAndy Shevchenko 
65481ab5542SAndy Shevchenko 	switch (param) {
65581ab5542SAndy Shevchenko 	case PIN_CONFIG_BIAS_DISABLE:
65681ab5542SAndy Shevchenko 	case PIN_CONFIG_BIAS_PULL_UP:
65781ab5542SAndy Shevchenko 	case PIN_CONFIG_BIAS_PULL_DOWN:
65881ab5542SAndy Shevchenko 		ret = intel_config_get_pull(pctrl, pin, param, &arg);
65981ab5542SAndy Shevchenko 		if (ret)
66081ab5542SAndy Shevchenko 			return ret;
66181ab5542SAndy Shevchenko 		break;
66281ab5542SAndy Shevchenko 
66381ab5542SAndy Shevchenko 	case PIN_CONFIG_INPUT_DEBOUNCE:
66481ab5542SAndy Shevchenko 		ret = intel_config_get_debounce(pctrl, pin, param, &arg);
66581ab5542SAndy Shevchenko 		if (ret)
66681ab5542SAndy Shevchenko 			return ret;
66781ab5542SAndy Shevchenko 		break;
66881ab5542SAndy Shevchenko 
6697981c001SMika Westerberg 	default:
6707981c001SMika Westerberg 		return -ENOTSUPP;
6717981c001SMika Westerberg 	}
6727981c001SMika Westerberg 
6737981c001SMika Westerberg 	*config = pinconf_to_config_packed(param, arg);
6747981c001SMika Westerberg 	return 0;
6757981c001SMika Westerberg }
6767981c001SMika Westerberg 
67704035f7fSAndy Shevchenko static int intel_config_set_pull(struct intel_pinctrl *pctrl, unsigned int pin,
6787981c001SMika Westerberg 				 unsigned long config)
6797981c001SMika Westerberg {
68004035f7fSAndy Shevchenko 	unsigned int param = pinconf_to_config_param(config);
68104035f7fSAndy Shevchenko 	unsigned int arg = pinconf_to_config_argument(config);
68204cc058fSMika Westerberg 	const struct intel_community *community;
6837981c001SMika Westerberg 	void __iomem *padcfg1;
6847981c001SMika Westerberg 	unsigned long flags;
6857981c001SMika Westerberg 	int ret = 0;
6867981c001SMika Westerberg 	u32 value;
6877981c001SMika Westerberg 
68804cc058fSMika Westerberg 	community = intel_get_community(pctrl, pin);
6897981c001SMika Westerberg 	padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1);
690f62cdde5SAndy Shevchenko 
691f62cdde5SAndy Shevchenko 	raw_spin_lock_irqsave(&pctrl->lock, flags);
692f62cdde5SAndy Shevchenko 
6937981c001SMika Westerberg 	value = readl(padcfg1);
6947981c001SMika Westerberg 
6957981c001SMika Westerberg 	switch (param) {
6967981c001SMika Westerberg 	case PIN_CONFIG_BIAS_DISABLE:
6977981c001SMika Westerberg 		value &= ~(PADCFG1_TERM_MASK | PADCFG1_TERM_UP);
6987981c001SMika Westerberg 		break;
6997981c001SMika Westerberg 
7007981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_UP:
7017981c001SMika Westerberg 		value &= ~PADCFG1_TERM_MASK;
7027981c001SMika Westerberg 
7037981c001SMika Westerberg 		value |= PADCFG1_TERM_UP;
7047981c001SMika Westerberg 
705f3c75e7aSAndy Shevchenko 		/* Set default strength value in case none is given */
706f3c75e7aSAndy Shevchenko 		if (arg == 1)
707f3c75e7aSAndy Shevchenko 			arg = 5000;
708f3c75e7aSAndy Shevchenko 
7097981c001SMika Westerberg 		switch (arg) {
7107981c001SMika Westerberg 		case 20000:
7117981c001SMika Westerberg 			value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT;
7127981c001SMika Westerberg 			break;
7137981c001SMika Westerberg 		case 5000:
7147981c001SMika Westerberg 			value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT;
7157981c001SMika Westerberg 			break;
7167981c001SMika Westerberg 		case 1000:
7177981c001SMika Westerberg 			value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT;
7187981c001SMika Westerberg 			break;
719dd26209bSAndy Shevchenko 		case 833:
720dd26209bSAndy Shevchenko 			value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT;
721dd26209bSAndy Shevchenko 			break;
7227981c001SMika Westerberg 		default:
7237981c001SMika Westerberg 			ret = -EINVAL;
7247981c001SMika Westerberg 		}
7257981c001SMika Westerberg 
7267981c001SMika Westerberg 		break;
7277981c001SMika Westerberg 
7287981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_DOWN:
7297981c001SMika Westerberg 		value &= ~(PADCFG1_TERM_UP | PADCFG1_TERM_MASK);
7307981c001SMika Westerberg 
731f3c75e7aSAndy Shevchenko 		/* Set default strength value in case none is given */
732f3c75e7aSAndy Shevchenko 		if (arg == 1)
733f3c75e7aSAndy Shevchenko 			arg = 5000;
734f3c75e7aSAndy Shevchenko 
7357981c001SMika Westerberg 		switch (arg) {
7367981c001SMika Westerberg 		case 20000:
7377981c001SMika Westerberg 			value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT;
7387981c001SMika Westerberg 			break;
7397981c001SMika Westerberg 		case 5000:
7407981c001SMika Westerberg 			value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT;
7417981c001SMika Westerberg 			break;
74204cc058fSMika Westerberg 		case 1000:
743aa1dd80fSDan Carpenter 			if (!(community->features & PINCTRL_FEATURE_1K_PD)) {
744aa1dd80fSDan Carpenter 				ret = -EINVAL;
745aa1dd80fSDan Carpenter 				break;
746aa1dd80fSDan Carpenter 			}
74704cc058fSMika Westerberg 			value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT;
74804cc058fSMika Westerberg 			break;
749dd26209bSAndy Shevchenko 		case 833:
750dd26209bSAndy Shevchenko 			if (!(community->features & PINCTRL_FEATURE_1K_PD)) {
751dd26209bSAndy Shevchenko 				ret = -EINVAL;
752dd26209bSAndy Shevchenko 				break;
753dd26209bSAndy Shevchenko 			}
754dd26209bSAndy Shevchenko 			value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT;
755dd26209bSAndy Shevchenko 			break;
7567981c001SMika Westerberg 		default:
7577981c001SMika Westerberg 			ret = -EINVAL;
7587981c001SMika Westerberg 		}
7597981c001SMika Westerberg 
7607981c001SMika Westerberg 		break;
7617981c001SMika Westerberg 	}
7627981c001SMika Westerberg 
7637981c001SMika Westerberg 	if (!ret)
7647981c001SMika Westerberg 		writel(value, padcfg1);
7657981c001SMika Westerberg 
76627d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
7677981c001SMika Westerberg 
7687981c001SMika Westerberg 	return ret;
7697981c001SMika Westerberg }
7707981c001SMika Westerberg 
77104035f7fSAndy Shevchenko static int intel_config_set_debounce(struct intel_pinctrl *pctrl,
77204035f7fSAndy Shevchenko 				     unsigned int pin, unsigned int debounce)
773e57725eaSMika Westerberg {
774e57725eaSMika Westerberg 	void __iomem *padcfg0, *padcfg2;
775e57725eaSMika Westerberg 	unsigned long flags;
776e57725eaSMika Westerberg 	u32 value0, value2;
777e57725eaSMika Westerberg 
778e57725eaSMika Westerberg 	padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2);
779e57725eaSMika Westerberg 	if (!padcfg2)
780e57725eaSMika Westerberg 		return -ENOTSUPP;
781e57725eaSMika Westerberg 
782e57725eaSMika Westerberg 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
783e57725eaSMika Westerberg 
784e57725eaSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
785e57725eaSMika Westerberg 
786e57725eaSMika Westerberg 	value0 = readl(padcfg0);
787e57725eaSMika Westerberg 	value2 = readl(padcfg2);
788e57725eaSMika Westerberg 
789e57725eaSMika Westerberg 	/* Disable glitch filter and debouncer */
790e57725eaSMika Westerberg 	value0 &= ~PADCFG0_PREGFRXSEL;
791e57725eaSMika Westerberg 	value2 &= ~(PADCFG2_DEBEN | PADCFG2_DEBOUNCE_MASK);
792e57725eaSMika Westerberg 
793e57725eaSMika Westerberg 	if (debounce) {
794e57725eaSMika Westerberg 		unsigned long v;
795e57725eaSMika Westerberg 
7966a33a1d6SAndy Shevchenko 		v = order_base_2(debounce * NSEC_PER_USEC / DEBOUNCE_PERIOD_NSEC);
797e57725eaSMika Westerberg 		if (v < 3 || v > 15) {
7988fff0427SAndy Shevchenko 			raw_spin_unlock_irqrestore(&pctrl->lock, flags);
7998fff0427SAndy Shevchenko 			return -EINVAL;
800bb2f43d4SAndy Shevchenko 		}
801bb2f43d4SAndy Shevchenko 
802e57725eaSMika Westerberg 		/* Enable glitch filter and debouncer */
803e57725eaSMika Westerberg 		value0 |= PADCFG0_PREGFRXSEL;
804e57725eaSMika Westerberg 		value2 |= v << PADCFG2_DEBOUNCE_SHIFT;
805e57725eaSMika Westerberg 		value2 |= PADCFG2_DEBEN;
806e57725eaSMika Westerberg 	}
807e57725eaSMika Westerberg 
808e57725eaSMika Westerberg 	writel(value0, padcfg0);
809e57725eaSMika Westerberg 	writel(value2, padcfg2);
810e57725eaSMika Westerberg 
811e57725eaSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
812e57725eaSMika Westerberg 
8138fff0427SAndy Shevchenko 	return 0;
814e57725eaSMika Westerberg }
815e57725eaSMika Westerberg 
81604035f7fSAndy Shevchenko static int intel_config_set(struct pinctrl_dev *pctldev, unsigned int pin,
81704035f7fSAndy Shevchenko 			  unsigned long *configs, unsigned int nconfigs)
8187981c001SMika Westerberg {
8197981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
8207981c001SMika Westerberg 	int i, ret;
8217981c001SMika Westerberg 
8227981c001SMika Westerberg 	if (!intel_pad_usable(pctrl, pin))
8237981c001SMika Westerberg 		return -ENOTSUPP;
8247981c001SMika Westerberg 
8257981c001SMika Westerberg 	for (i = 0; i < nconfigs; i++) {
8267981c001SMika Westerberg 		switch (pinconf_to_config_param(configs[i])) {
8277981c001SMika Westerberg 		case PIN_CONFIG_BIAS_DISABLE:
8287981c001SMika Westerberg 		case PIN_CONFIG_BIAS_PULL_UP:
8297981c001SMika Westerberg 		case PIN_CONFIG_BIAS_PULL_DOWN:
8307981c001SMika Westerberg 			ret = intel_config_set_pull(pctrl, pin, configs[i]);
8317981c001SMika Westerberg 			if (ret)
8327981c001SMika Westerberg 				return ret;
8337981c001SMika Westerberg 			break;
8347981c001SMika Westerberg 
835e57725eaSMika Westerberg 		case PIN_CONFIG_INPUT_DEBOUNCE:
836e57725eaSMika Westerberg 			ret = intel_config_set_debounce(pctrl, pin,
837e57725eaSMika Westerberg 				pinconf_to_config_argument(configs[i]));
838e57725eaSMika Westerberg 			if (ret)
839e57725eaSMika Westerberg 				return ret;
840e57725eaSMika Westerberg 			break;
841e57725eaSMika Westerberg 
8427981c001SMika Westerberg 		default:
8437981c001SMika Westerberg 			return -ENOTSUPP;
8447981c001SMika Westerberg 		}
8457981c001SMika Westerberg 	}
8467981c001SMika Westerberg 
8477981c001SMika Westerberg 	return 0;
8487981c001SMika Westerberg }
8497981c001SMika Westerberg 
8507981c001SMika Westerberg static const struct pinconf_ops intel_pinconf_ops = {
8517981c001SMika Westerberg 	.is_generic = true,
8527981c001SMika Westerberg 	.pin_config_get = intel_config_get,
8537981c001SMika Westerberg 	.pin_config_set = intel_config_set,
8547981c001SMika Westerberg };
8557981c001SMika Westerberg 
8567981c001SMika Westerberg static const struct pinctrl_desc intel_pinctrl_desc = {
8577981c001SMika Westerberg 	.pctlops = &intel_pinctrl_ops,
8587981c001SMika Westerberg 	.pmxops = &intel_pinmux_ops,
8597981c001SMika Westerberg 	.confops = &intel_pinconf_ops,
8607981c001SMika Westerberg 	.owner = THIS_MODULE,
8617981c001SMika Westerberg };
8627981c001SMika Westerberg 
863a60eac32SMika Westerberg /**
864a60eac32SMika Westerberg  * intel_gpio_to_pin() - Translate from GPIO offset to pin number
865a60eac32SMika Westerberg  * @pctrl: Pinctrl structure
866a60eac32SMika Westerberg  * @offset: GPIO offset from gpiolib
867946ffefcSAndy Shevchenko  * @community: Community is filled here if not %NULL
868a60eac32SMika Westerberg  * @padgrp: Pad group is filled here if not %NULL
869a60eac32SMika Westerberg  *
870a60eac32SMika Westerberg  * When coming through gpiolib irqchip, the GPIO offset is not
871a60eac32SMika Westerberg  * automatically translated to pinctrl pin number. This function can be
872a60eac32SMika Westerberg  * used to find out the corresponding pinctrl pin.
8737b923e67SAndy Shevchenko  *
8747b923e67SAndy Shevchenko  * Return: a pin number and pointers to the community and pad group, which
8757b923e67SAndy Shevchenko  * the pin belongs to, or negative error code if translation can't be done.
876a60eac32SMika Westerberg  */
87704035f7fSAndy Shevchenko static int intel_gpio_to_pin(struct intel_pinctrl *pctrl, unsigned int offset,
878a60eac32SMika Westerberg 			     const struct intel_community **community,
879a60eac32SMika Westerberg 			     const struct intel_padgroup **padgrp)
880a60eac32SMika Westerberg {
881a60eac32SMika Westerberg 	int i;
882a60eac32SMika Westerberg 
883a60eac32SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
884a60eac32SMika Westerberg 		const struct intel_community *comm = &pctrl->communities[i];
885a60eac32SMika Westerberg 		int j;
886a60eac32SMika Westerberg 
887a60eac32SMika Westerberg 		for (j = 0; j < comm->ngpps; j++) {
888a60eac32SMika Westerberg 			const struct intel_padgroup *pgrp = &comm->gpps[j];
889a60eac32SMika Westerberg 
890e5a4ab6aSAndy Shevchenko 			if (pgrp->gpio_base == INTEL_GPIO_BASE_NOMAP)
891a60eac32SMika Westerberg 				continue;
892a60eac32SMika Westerberg 
893a60eac32SMika Westerberg 			if (offset >= pgrp->gpio_base &&
894a60eac32SMika Westerberg 			    offset < pgrp->gpio_base + pgrp->size) {
895a60eac32SMika Westerberg 				int pin;
896a60eac32SMika Westerberg 
897a60eac32SMika Westerberg 				pin = pgrp->base + offset - pgrp->gpio_base;
898a60eac32SMika Westerberg 				if (community)
899a60eac32SMika Westerberg 					*community = comm;
900a60eac32SMika Westerberg 				if (padgrp)
901a60eac32SMika Westerberg 					*padgrp = pgrp;
902a60eac32SMika Westerberg 
903a60eac32SMika Westerberg 				return pin;
904a60eac32SMika Westerberg 			}
905a60eac32SMika Westerberg 		}
906a60eac32SMika Westerberg 	}
907a60eac32SMika Westerberg 
908a60eac32SMika Westerberg 	return -EINVAL;
909a60eac32SMika Westerberg }
910a60eac32SMika Westerberg 
9116cb0880fSChris Chiu /**
9126cb0880fSChris Chiu  * intel_pin_to_gpio() - Translate from pin number to GPIO offset
9136cb0880fSChris Chiu  * @pctrl: Pinctrl structure
9146cb0880fSChris Chiu  * @pin: pin number
9156cb0880fSChris Chiu  *
9166cb0880fSChris Chiu  * Translate the pin number of pinctrl to GPIO offset
9177b923e67SAndy Shevchenko  *
9187b923e67SAndy Shevchenko  * Return: a GPIO offset, or negative error code if translation can't be done.
9196cb0880fSChris Chiu  */
92055dac437SArnd Bergmann static __maybe_unused int intel_pin_to_gpio(struct intel_pinctrl *pctrl, int pin)
9216cb0880fSChris Chiu {
9226cb0880fSChris Chiu 	const struct intel_community *community;
9236cb0880fSChris Chiu 	const struct intel_padgroup *padgrp;
9246cb0880fSChris Chiu 
9256cb0880fSChris Chiu 	community = intel_get_community(pctrl, pin);
9266cb0880fSChris Chiu 	if (!community)
9276cb0880fSChris Chiu 		return -EINVAL;
9286cb0880fSChris Chiu 
9296cb0880fSChris Chiu 	padgrp = intel_community_get_padgroup(community, pin);
9306cb0880fSChris Chiu 	if (!padgrp)
9316cb0880fSChris Chiu 		return -EINVAL;
9326cb0880fSChris Chiu 
9336cb0880fSChris Chiu 	return pin - padgrp->base + padgrp->gpio_base;
9346cb0880fSChris Chiu }
9356cb0880fSChris Chiu 
93604035f7fSAndy Shevchenko static int intel_gpio_get(struct gpio_chip *chip, unsigned int offset)
93755aedef5SAndy Shevchenko {
93896147db1SMika Westerberg 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
93996147db1SMika Westerberg 	void __iomem *reg;
94096147db1SMika Westerberg 	u32 padcfg0;
94155aedef5SAndy Shevchenko 	int pin;
94255aedef5SAndy Shevchenko 
94396147db1SMika Westerberg 	pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
94496147db1SMika Westerberg 	if (pin < 0)
94596147db1SMika Westerberg 		return -EINVAL;
94696147db1SMika Westerberg 
94796147db1SMika Westerberg 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
94896147db1SMika Westerberg 	if (!reg)
94996147db1SMika Westerberg 		return -EINVAL;
95096147db1SMika Westerberg 
95196147db1SMika Westerberg 	padcfg0 = readl(reg);
95296147db1SMika Westerberg 	if (!(padcfg0 & PADCFG0_GPIOTXDIS))
95396147db1SMika Westerberg 		return !!(padcfg0 & PADCFG0_GPIOTXSTATE);
95496147db1SMika Westerberg 
95596147db1SMika Westerberg 	return !!(padcfg0 & PADCFG0_GPIORXSTATE);
95655aedef5SAndy Shevchenko }
95755aedef5SAndy Shevchenko 
95804035f7fSAndy Shevchenko static void intel_gpio_set(struct gpio_chip *chip, unsigned int offset,
95904035f7fSAndy Shevchenko 			   int value)
96096147db1SMika Westerberg {
96196147db1SMika Westerberg 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
96296147db1SMika Westerberg 	unsigned long flags;
96396147db1SMika Westerberg 	void __iomem *reg;
96496147db1SMika Westerberg 	u32 padcfg0;
96596147db1SMika Westerberg 	int pin;
96696147db1SMika Westerberg 
96796147db1SMika Westerberg 	pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
96896147db1SMika Westerberg 	if (pin < 0)
96996147db1SMika Westerberg 		return;
97096147db1SMika Westerberg 
97196147db1SMika Westerberg 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
97296147db1SMika Westerberg 	if (!reg)
97396147db1SMika Westerberg 		return;
97496147db1SMika Westerberg 
97596147db1SMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
97696147db1SMika Westerberg 	padcfg0 = readl(reg);
97796147db1SMika Westerberg 	if (value)
97896147db1SMika Westerberg 		padcfg0 |= PADCFG0_GPIOTXSTATE;
97996147db1SMika Westerberg 	else
98096147db1SMika Westerberg 		padcfg0 &= ~PADCFG0_GPIOTXSTATE;
98196147db1SMika Westerberg 	writel(padcfg0, reg);
98296147db1SMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
98396147db1SMika Westerberg }
98496147db1SMika Westerberg 
98596147db1SMika Westerberg static int intel_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
98696147db1SMika Westerberg {
98796147db1SMika Westerberg 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
988e64fbfa5SAndy Shevchenko 	unsigned long flags;
98996147db1SMika Westerberg 	void __iomem *reg;
99096147db1SMika Westerberg 	u32 padcfg0;
99196147db1SMika Westerberg 	int pin;
99296147db1SMika Westerberg 
99396147db1SMika Westerberg 	pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
99496147db1SMika Westerberg 	if (pin < 0)
99596147db1SMika Westerberg 		return -EINVAL;
99696147db1SMika Westerberg 
99796147db1SMika Westerberg 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
99896147db1SMika Westerberg 	if (!reg)
99996147db1SMika Westerberg 		return -EINVAL;
100096147db1SMika Westerberg 
1001e64fbfa5SAndy Shevchenko 	raw_spin_lock_irqsave(&pctrl->lock, flags);
100296147db1SMika Westerberg 	padcfg0 = readl(reg);
1003e64fbfa5SAndy Shevchenko 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
100496147db1SMika Westerberg 	if (padcfg0 & PADCFG0_PMODE_MASK)
100596147db1SMika Westerberg 		return -EINVAL;
100696147db1SMika Westerberg 
10076a304752SMatti Vaittinen 	if (padcfg0 & PADCFG0_GPIOTXDIS)
10086a304752SMatti Vaittinen 		return GPIO_LINE_DIRECTION_IN;
10096a304752SMatti Vaittinen 
10106a304752SMatti Vaittinen 	return GPIO_LINE_DIRECTION_OUT;
101196147db1SMika Westerberg }
101296147db1SMika Westerberg 
101304035f7fSAndy Shevchenko static int intel_gpio_direction_input(struct gpio_chip *chip, unsigned int offset)
101496147db1SMika Westerberg {
101596147db1SMika Westerberg 	return pinctrl_gpio_direction_input(chip->base + offset);
101696147db1SMika Westerberg }
101796147db1SMika Westerberg 
101804035f7fSAndy Shevchenko static int intel_gpio_direction_output(struct gpio_chip *chip, unsigned int offset,
101996147db1SMika Westerberg 				       int value)
102096147db1SMika Westerberg {
102196147db1SMika Westerberg 	intel_gpio_set(chip, offset, value);
102296147db1SMika Westerberg 	return pinctrl_gpio_direction_output(chip->base + offset);
102396147db1SMika Westerberg }
102496147db1SMika Westerberg 
102596147db1SMika Westerberg static const struct gpio_chip intel_gpio_chip = {
102696147db1SMika Westerberg 	.owner = THIS_MODULE,
102796147db1SMika Westerberg 	.request = gpiochip_generic_request,
102896147db1SMika Westerberg 	.free = gpiochip_generic_free,
102996147db1SMika Westerberg 	.get_direction = intel_gpio_get_direction,
103096147db1SMika Westerberg 	.direction_input = intel_gpio_direction_input,
103196147db1SMika Westerberg 	.direction_output = intel_gpio_direction_output,
103296147db1SMika Westerberg 	.get = intel_gpio_get,
103396147db1SMika Westerberg 	.set = intel_gpio_set,
103496147db1SMika Westerberg 	.set_config = gpiochip_generic_config,
103596147db1SMika Westerberg };
103696147db1SMika Westerberg 
10377981c001SMika Westerberg static void intel_gpio_irq_ack(struct irq_data *d)
10387981c001SMika Westerberg {
10397981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1040acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
10417981c001SMika Westerberg 	const struct intel_community *community;
1042919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
1043a60eac32SMika Westerberg 	int pin;
10447981c001SMika Westerberg 
1045a60eac32SMika Westerberg 	pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp);
1046a60eac32SMika Westerberg 	if (pin >= 0) {
104704035f7fSAndy Shevchenko 		unsigned int gpp, gpp_offset, is_offset;
1048919eb475SMika Westerberg 
1049919eb475SMika Westerberg 		gpp = padgrp->reg_num;
1050919eb475SMika Westerberg 		gpp_offset = padgroup_offset(padgrp, pin);
1051cf769bd8SMika Westerberg 		is_offset = community->is_offset + gpp * 4;
1052919eb475SMika Westerberg 
1053919eb475SMika Westerberg 		raw_spin_lock(&pctrl->lock);
1054cf769bd8SMika Westerberg 		writel(BIT(gpp_offset), community->regs + is_offset);
105527d9098cSMika Westerberg 		raw_spin_unlock(&pctrl->lock);
10567981c001SMika Westerberg 	}
1057919eb475SMika Westerberg }
10587981c001SMika Westerberg 
10596fb6f8bfSAndy Shevchenko static void intel_gpio_irq_mask_unmask(struct gpio_chip *gc, irq_hw_number_t hwirq, bool mask)
10607981c001SMika Westerberg {
1061acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
10627981c001SMika Westerberg 	const struct intel_community *community;
1063919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
1064a60eac32SMika Westerberg 	int pin;
1065a60eac32SMika Westerberg 
10666fb6f8bfSAndy Shevchenko 	pin = intel_gpio_to_pin(pctrl, hwirq, &community, &padgrp);
1067a60eac32SMika Westerberg 	if (pin >= 0) {
106804035f7fSAndy Shevchenko 		unsigned int gpp, gpp_offset;
1069919eb475SMika Westerberg 		unsigned long flags;
1070670784fbSKai-Heng Feng 		void __iomem *reg, *is;
10717981c001SMika Westerberg 		u32 value;
10727981c001SMika Westerberg 
1073919eb475SMika Westerberg 		gpp = padgrp->reg_num;
1074919eb475SMika Westerberg 		gpp_offset = padgroup_offset(padgrp, pin);
1075919eb475SMika Westerberg 
10767981c001SMika Westerberg 		reg = community->regs + community->ie_offset + gpp * 4;
1077670784fbSKai-Heng Feng 		is = community->regs + community->is_offset + gpp * 4;
1078919eb475SMika Westerberg 
1079919eb475SMika Westerberg 		raw_spin_lock_irqsave(&pctrl->lock, flags);
1080670784fbSKai-Heng Feng 
1081670784fbSKai-Heng Feng 		/* Clear interrupt status first to avoid unexpected interrupt */
1082670784fbSKai-Heng Feng 		writel(BIT(gpp_offset), is);
1083670784fbSKai-Heng Feng 
10847981c001SMika Westerberg 		value = readl(reg);
10857981c001SMika Westerberg 		if (mask)
10867981c001SMika Westerberg 			value &= ~BIT(gpp_offset);
10877981c001SMika Westerberg 		else
10887981c001SMika Westerberg 			value |= BIT(gpp_offset);
10897981c001SMika Westerberg 		writel(value, reg);
109027d9098cSMika Westerberg 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
10917981c001SMika Westerberg 	}
1092919eb475SMika Westerberg }
10937981c001SMika Westerberg 
10947981c001SMika Westerberg static void intel_gpio_irq_mask(struct irq_data *d)
10957981c001SMika Westerberg {
10966fb6f8bfSAndy Shevchenko 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
10976fb6f8bfSAndy Shevchenko 	irq_hw_number_t hwirq = irqd_to_hwirq(d);
10986fb6f8bfSAndy Shevchenko 
10996fb6f8bfSAndy Shevchenko 	intel_gpio_irq_mask_unmask(gc, hwirq, true);
11006fb6f8bfSAndy Shevchenko 	gpiochip_disable_irq(gc, hwirq);
11017981c001SMika Westerberg }
11027981c001SMika Westerberg 
11037981c001SMika Westerberg static void intel_gpio_irq_unmask(struct irq_data *d)
11047981c001SMika Westerberg {
11056fb6f8bfSAndy Shevchenko 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
11066fb6f8bfSAndy Shevchenko 	irq_hw_number_t hwirq = irqd_to_hwirq(d);
11076fb6f8bfSAndy Shevchenko 
11086fb6f8bfSAndy Shevchenko 	gpiochip_enable_irq(gc, hwirq);
11096fb6f8bfSAndy Shevchenko 	intel_gpio_irq_mask_unmask(gc, hwirq, false);
11107981c001SMika Westerberg }
11117981c001SMika Westerberg 
111204035f7fSAndy Shevchenko static int intel_gpio_irq_type(struct irq_data *d, unsigned int type)
11137981c001SMika Westerberg {
11147981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1115acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
111604035f7fSAndy Shevchenko 	unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL);
11177981c001SMika Westerberg 	unsigned long flags;
11187981c001SMika Westerberg 	void __iomem *reg;
11197981c001SMika Westerberg 	u32 value;
11207981c001SMika Westerberg 
11217981c001SMika Westerberg 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
11227981c001SMika Westerberg 	if (!reg)
11237981c001SMika Westerberg 		return -EINVAL;
11247981c001SMika Westerberg 
11254341e8a5SMika Westerberg 	/*
11264341e8a5SMika Westerberg 	 * If the pin is in ACPI mode it is still usable as a GPIO but it
11274341e8a5SMika Westerberg 	 * cannot be used as IRQ because GPI_IS status bit will not be
11284341e8a5SMika Westerberg 	 * updated by the host controller hardware.
11294341e8a5SMika Westerberg 	 */
11304341e8a5SMika Westerberg 	if (intel_pad_acpi_mode(pctrl, pin)) {
11314341e8a5SMika Westerberg 		dev_warn(pctrl->dev, "pin %u cannot be used as IRQ\n", pin);
11324341e8a5SMika Westerberg 		return -EPERM;
11334341e8a5SMika Westerberg 	}
11344341e8a5SMika Westerberg 
113527d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
11367981c001SMika Westerberg 
1137f5a26acfSMika Westerberg 	intel_gpio_set_gpio_mode(reg);
1138f5a26acfSMika Westerberg 
11397981c001SMika Westerberg 	value = readl(reg);
11407981c001SMika Westerberg 
11417981c001SMika Westerberg 	value &= ~(PADCFG0_RXEVCFG_MASK | PADCFG0_RXINV);
11427981c001SMika Westerberg 
11437981c001SMika Westerberg 	if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
11447981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_EDGE_BOTH << PADCFG0_RXEVCFG_SHIFT;
11457981c001SMika Westerberg 	} else if (type & IRQ_TYPE_EDGE_FALLING) {
11467981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT;
11477981c001SMika Westerberg 		value |= PADCFG0_RXINV;
11487981c001SMika Westerberg 	} else if (type & IRQ_TYPE_EDGE_RISING) {
11497981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT;
1150bf380cfaSQipeng Zha 	} else if (type & IRQ_TYPE_LEVEL_MASK) {
1151bf380cfaSQipeng Zha 		if (type & IRQ_TYPE_LEVEL_LOW)
11527981c001SMika Westerberg 			value |= PADCFG0_RXINV;
11537981c001SMika Westerberg 	} else {
11547981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_DISABLED << PADCFG0_RXEVCFG_SHIFT;
11557981c001SMika Westerberg 	}
11567981c001SMika Westerberg 
11577981c001SMika Westerberg 	writel(value, reg);
11587981c001SMika Westerberg 
11597981c001SMika Westerberg 	if (type & IRQ_TYPE_EDGE_BOTH)
1160fc756bcdSThomas Gleixner 		irq_set_handler_locked(d, handle_edge_irq);
11617981c001SMika Westerberg 	else if (type & IRQ_TYPE_LEVEL_MASK)
1162fc756bcdSThomas Gleixner 		irq_set_handler_locked(d, handle_level_irq);
11637981c001SMika Westerberg 
116427d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
11657981c001SMika Westerberg 
11667981c001SMika Westerberg 	return 0;
11677981c001SMika Westerberg }
11687981c001SMika Westerberg 
11697981c001SMika Westerberg static int intel_gpio_irq_wake(struct irq_data *d, unsigned int on)
11707981c001SMika Westerberg {
11717981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1172acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
117304035f7fSAndy Shevchenko 	unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL);
11747981c001SMika Westerberg 
11757981c001SMika Westerberg 	if (on)
117601dabe91SNilesh Bacchewar 		enable_irq_wake(pctrl->irq);
11777981c001SMika Westerberg 	else
117801dabe91SNilesh Bacchewar 		disable_irq_wake(pctrl->irq);
11799a520fd9SAndy Shevchenko 
118098e63c11SAndy Shevchenko 	dev_dbg(pctrl->dev, "%s wake for pin %u\n", str_enable_disable(on), pin);
11817981c001SMika Westerberg 	return 0;
11827981c001SMika Westerberg }
11837981c001SMika Westerberg 
11846fb6f8bfSAndy Shevchenko static const struct irq_chip intel_gpio_irq_chip = {
11856fb6f8bfSAndy Shevchenko 	.name = "intel-gpio",
11866fb6f8bfSAndy Shevchenko 	.irq_ack = intel_gpio_irq_ack,
11876fb6f8bfSAndy Shevchenko 	.irq_mask = intel_gpio_irq_mask,
11886fb6f8bfSAndy Shevchenko 	.irq_unmask = intel_gpio_irq_unmask,
11896fb6f8bfSAndy Shevchenko 	.irq_set_type = intel_gpio_irq_type,
11906fb6f8bfSAndy Shevchenko 	.irq_set_wake = intel_gpio_irq_wake,
11916fb6f8bfSAndy Shevchenko 	.flags = IRQCHIP_MASK_ON_SUSPEND | IRQCHIP_IMMUTABLE,
11926fb6f8bfSAndy Shevchenko 	GPIOCHIP_IRQ_RESOURCE_HELPERS,
11936fb6f8bfSAndy Shevchenko };
11946fb6f8bfSAndy Shevchenko 
119586851bbcSAndy Shevchenko static int intel_gpio_community_irq_handler(struct intel_pinctrl *pctrl,
11967981c001SMika Westerberg 					    const struct intel_community *community)
11977981c001SMika Westerberg {
1198193b40c8SMika Westerberg 	struct gpio_chip *gc = &pctrl->chip;
119986851bbcSAndy Shevchenko 	unsigned int gpp;
120086851bbcSAndy Shevchenko 	int ret = 0;
12017981c001SMika Westerberg 
12027981c001SMika Westerberg 	for (gpp = 0; gpp < community->ngpps; gpp++) {
1203919eb475SMika Westerberg 		const struct intel_padgroup *padgrp = &community->gpps[gpp];
12047981c001SMika Westerberg 		unsigned long pending, enabled, gpp_offset;
1205e64fbfa5SAndy Shevchenko 
12065b613df3SAndy Shevchenko 		raw_spin_lock(&pctrl->lock);
12077981c001SMika Westerberg 
1208cf769bd8SMika Westerberg 		pending = readl(community->regs + community->is_offset +
1209cf769bd8SMika Westerberg 				padgrp->reg_num * 4);
12107981c001SMika Westerberg 		enabled = readl(community->regs + community->ie_offset +
1211919eb475SMika Westerberg 				padgrp->reg_num * 4);
12127981c001SMika Westerberg 
12135b613df3SAndy Shevchenko 		raw_spin_unlock(&pctrl->lock);
1214e64fbfa5SAndy Shevchenko 
12157981c001SMika Westerberg 		/* Only interrupts that are enabled */
12167981c001SMika Westerberg 		pending &= enabled;
12177981c001SMika Westerberg 
1218919eb475SMika Westerberg 		for_each_set_bit(gpp_offset, &pending, padgrp->size) {
121911b389ccSAndy Shevchenko 			unsigned int irq;
12207981c001SMika Westerberg 
1221f0fbe7bcSThierry Reding 			irq = irq_find_mapping(gc->irq.domain,
1222a60eac32SMika Westerberg 					       padgrp->gpio_base + gpp_offset);
12237981c001SMika Westerberg 			generic_handle_irq(irq);
12247981c001SMika Westerberg 		}
122586851bbcSAndy Shevchenko 
122686851bbcSAndy Shevchenko 		ret += pending ? 1 : 0;
12277981c001SMika Westerberg 	}
12287981c001SMika Westerberg 
1229193b40c8SMika Westerberg 	return ret;
1230193b40c8SMika Westerberg }
1231193b40c8SMika Westerberg 
1232193b40c8SMika Westerberg static irqreturn_t intel_gpio_irq(int irq, void *data)
12337981c001SMika Westerberg {
1234193b40c8SMika Westerberg 	const struct intel_community *community;
1235193b40c8SMika Westerberg 	struct intel_pinctrl *pctrl = data;
123686851bbcSAndy Shevchenko 	unsigned int i;
123786851bbcSAndy Shevchenko 	int ret = 0;
12387981c001SMika Westerberg 
12397981c001SMika Westerberg 	/* Need to check all communities for pending interrupts */
1240193b40c8SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
1241193b40c8SMika Westerberg 		community = &pctrl->communities[i];
124286851bbcSAndy Shevchenko 		ret += intel_gpio_community_irq_handler(pctrl, community);
1243193b40c8SMika Westerberg 	}
12447981c001SMika Westerberg 
124586851bbcSAndy Shevchenko 	return IRQ_RETVAL(ret);
12467981c001SMika Westerberg }
12477981c001SMika Westerberg 
1248e986f0e6SŁukasz Bartosik static void intel_gpio_irq_init(struct intel_pinctrl *pctrl)
1249e986f0e6SŁukasz Bartosik {
1250e986f0e6SŁukasz Bartosik 	int i;
1251e986f0e6SŁukasz Bartosik 
1252e986f0e6SŁukasz Bartosik 	for (i = 0; i < pctrl->ncommunities; i++) {
1253e986f0e6SŁukasz Bartosik 		const struct intel_community *community;
1254e986f0e6SŁukasz Bartosik 		void __iomem *base;
1255e986f0e6SŁukasz Bartosik 		unsigned int gpp;
1256e986f0e6SŁukasz Bartosik 
1257e986f0e6SŁukasz Bartosik 		community = &pctrl->communities[i];
1258e986f0e6SŁukasz Bartosik 		base = community->regs;
1259e986f0e6SŁukasz Bartosik 
1260e986f0e6SŁukasz Bartosik 		for (gpp = 0; gpp < community->ngpps; gpp++) {
1261e986f0e6SŁukasz Bartosik 			/* Mask and clear all interrupts */
1262e986f0e6SŁukasz Bartosik 			writel(0, base + community->ie_offset + gpp * 4);
1263e986f0e6SŁukasz Bartosik 			writel(0xffff, base + community->is_offset + gpp * 4);
1264e986f0e6SŁukasz Bartosik 		}
1265e986f0e6SŁukasz Bartosik 	}
1266e986f0e6SŁukasz Bartosik }
1267e986f0e6SŁukasz Bartosik 
1268e986f0e6SŁukasz Bartosik static int intel_gpio_irq_init_hw(struct gpio_chip *gc)
1269e986f0e6SŁukasz Bartosik {
1270e986f0e6SŁukasz Bartosik 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1271e986f0e6SŁukasz Bartosik 
1272e986f0e6SŁukasz Bartosik 	/*
1273e986f0e6SŁukasz Bartosik 	 * Make sure the interrupt lines are in a proper state before
1274e986f0e6SŁukasz Bartosik 	 * further configuration.
1275e986f0e6SŁukasz Bartosik 	 */
1276e986f0e6SŁukasz Bartosik 	intel_gpio_irq_init(pctrl);
1277e986f0e6SŁukasz Bartosik 
1278e986f0e6SŁukasz Bartosik 	return 0;
1279e986f0e6SŁukasz Bartosik }
1280e986f0e6SŁukasz Bartosik 
12816d416b9bSLinus Walleij static int intel_gpio_add_community_ranges(struct intel_pinctrl *pctrl,
1282a60eac32SMika Westerberg 				const struct intel_community *community)
1283a60eac32SMika Westerberg {
128433b6cb58SColin Ian King 	int ret = 0, i;
1285a60eac32SMika Westerberg 
1286a60eac32SMika Westerberg 	for (i = 0; i < community->ngpps; i++) {
1287a60eac32SMika Westerberg 		const struct intel_padgroup *gpp = &community->gpps[i];
1288a60eac32SMika Westerberg 
1289e5a4ab6aSAndy Shevchenko 		if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP)
1290a60eac32SMika Westerberg 			continue;
1291a60eac32SMika Westerberg 
1292a60eac32SMika Westerberg 		ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev),
1293a60eac32SMika Westerberg 					     gpp->gpio_base, gpp->base,
1294a60eac32SMika Westerberg 					     gpp->size);
1295a60eac32SMika Westerberg 		if (ret)
1296a60eac32SMika Westerberg 			return ret;
1297a60eac32SMika Westerberg 	}
1298a60eac32SMika Westerberg 
1299a60eac32SMika Westerberg 	return ret;
1300a60eac32SMika Westerberg }
1301a60eac32SMika Westerberg 
13026d416b9bSLinus Walleij static int intel_gpio_add_pin_ranges(struct gpio_chip *gc)
13036d416b9bSLinus Walleij {
13046d416b9bSLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
13056d416b9bSLinus Walleij 	int ret, i;
13066d416b9bSLinus Walleij 
13076d416b9bSLinus Walleij 	for (i = 0; i < pctrl->ncommunities; i++) {
13086d416b9bSLinus Walleij 		struct intel_community *community = &pctrl->communities[i];
13096d416b9bSLinus Walleij 
13106d416b9bSLinus Walleij 		ret = intel_gpio_add_community_ranges(pctrl, community);
13116d416b9bSLinus Walleij 		if (ret) {
13126d416b9bSLinus Walleij 			dev_err(pctrl->dev, "failed to add GPIO pin range\n");
13136d416b9bSLinus Walleij 			return ret;
13146d416b9bSLinus Walleij 		}
13156d416b9bSLinus Walleij 	}
13166d416b9bSLinus Walleij 
13176d416b9bSLinus Walleij 	return 0;
13186d416b9bSLinus Walleij }
13196d416b9bSLinus Walleij 
132011b389ccSAndy Shevchenko static unsigned int intel_gpio_ngpio(const struct intel_pinctrl *pctrl)
1321a60eac32SMika Westerberg {
1322a60eac32SMika Westerberg 	const struct intel_community *community;
132304035f7fSAndy Shevchenko 	unsigned int ngpio = 0;
1324a60eac32SMika Westerberg 	int i, j;
1325a60eac32SMika Westerberg 
1326a60eac32SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
1327a60eac32SMika Westerberg 		community = &pctrl->communities[i];
1328a60eac32SMika Westerberg 		for (j = 0; j < community->ngpps; j++) {
1329a60eac32SMika Westerberg 			const struct intel_padgroup *gpp = &community->gpps[j];
1330a60eac32SMika Westerberg 
1331e5a4ab6aSAndy Shevchenko 			if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP)
1332a60eac32SMika Westerberg 				continue;
1333a60eac32SMika Westerberg 
1334a60eac32SMika Westerberg 			if (gpp->gpio_base + gpp->size > ngpio)
1335a60eac32SMika Westerberg 				ngpio = gpp->gpio_base + gpp->size;
1336a60eac32SMika Westerberg 		}
1337a60eac32SMika Westerberg 	}
1338a60eac32SMika Westerberg 
1339a60eac32SMika Westerberg 	return ngpio;
1340a60eac32SMika Westerberg }
1341a60eac32SMika Westerberg 
13427981c001SMika Westerberg static int intel_gpio_probe(struct intel_pinctrl *pctrl, int irq)
13437981c001SMika Westerberg {
13446d416b9bSLinus Walleij 	int ret;
1345af0c5330SLinus Walleij 	struct gpio_irq_chip *girq;
13467981c001SMika Westerberg 
13477981c001SMika Westerberg 	pctrl->chip = intel_gpio_chip;
13487981c001SMika Westerberg 
134957ff2df1SAndy Shevchenko 	/* Setup GPIO chip */
1350a60eac32SMika Westerberg 	pctrl->chip.ngpio = intel_gpio_ngpio(pctrl);
13517981c001SMika Westerberg 	pctrl->chip.label = dev_name(pctrl->dev);
135258383c78SLinus Walleij 	pctrl->chip.parent = pctrl->dev;
13537981c001SMika Westerberg 	pctrl->chip.base = -1;
13546d416b9bSLinus Walleij 	pctrl->chip.add_pin_ranges = intel_gpio_add_pin_ranges;
135501dabe91SNilesh Bacchewar 	pctrl->irq = irq;
13567981c001SMika Westerberg 
1357193b40c8SMika Westerberg 	/*
1358af0c5330SLinus Walleij 	 * On some platforms several GPIO controllers share the same interrupt
1359af0c5330SLinus Walleij 	 * line.
1360193b40c8SMika Westerberg 	 */
13611a7d1cb8SMika Westerberg 	ret = devm_request_irq(pctrl->dev, irq, intel_gpio_irq,
13621a7d1cb8SMika Westerberg 			       IRQF_SHARED | IRQF_NO_THREAD,
1363193b40c8SMika Westerberg 			       dev_name(pctrl->dev), pctrl);
1364193b40c8SMika Westerberg 	if (ret) {
1365193b40c8SMika Westerberg 		dev_err(pctrl->dev, "failed to request interrupt\n");
1366f25c3aa9SMika Westerberg 		return ret;
13677981c001SMika Westerberg 	}
13687981c001SMika Westerberg 
13696fb6f8bfSAndy Shevchenko 	/* Setup IRQ chip */
1370af0c5330SLinus Walleij 	girq = &pctrl->chip.irq;
13716fb6f8bfSAndy Shevchenko 	gpio_irq_chip_set_chip(girq, &intel_gpio_irq_chip);
1372af0c5330SLinus Walleij 	/* This will let us handle the IRQ in the driver */
1373af0c5330SLinus Walleij 	girq->parent_handler = NULL;
1374af0c5330SLinus Walleij 	girq->num_parents = 0;
1375af0c5330SLinus Walleij 	girq->default_type = IRQ_TYPE_NONE;
1376af0c5330SLinus Walleij 	girq->handler = handle_bad_irq;
1377e986f0e6SŁukasz Bartosik 	girq->init_hw = intel_gpio_irq_init_hw;
1378af0c5330SLinus Walleij 
1379af0c5330SLinus Walleij 	ret = devm_gpiochip_add_data(pctrl->dev, &pctrl->chip, pctrl);
13807981c001SMika Westerberg 	if (ret) {
1381af0c5330SLinus Walleij 		dev_err(pctrl->dev, "failed to register gpiochip\n");
1382f25c3aa9SMika Westerberg 		return ret;
13837981c001SMika Westerberg 	}
13847981c001SMika Westerberg 
13857981c001SMika Westerberg 	return 0;
13867981c001SMika Westerberg }
13877981c001SMika Westerberg 
1388036e126cSAndy Shevchenko static int intel_pinctrl_add_padgroups_by_gpps(struct intel_pinctrl *pctrl,
1389919eb475SMika Westerberg 					       struct intel_community *community)
1390919eb475SMika Westerberg {
1391919eb475SMika Westerberg 	struct intel_padgroup *gpps;
139204035f7fSAndy Shevchenko 	unsigned int padown_num = 0;
1393036e126cSAndy Shevchenko 	size_t i, ngpps = community->ngpps;
1394919eb475SMika Westerberg 
1395919eb475SMika Westerberg 	gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL);
1396919eb475SMika Westerberg 	if (!gpps)
1397919eb475SMika Westerberg 		return -ENOMEM;
1398919eb475SMika Westerberg 
1399919eb475SMika Westerberg 	for (i = 0; i < ngpps; i++) {
1400919eb475SMika Westerberg 		gpps[i] = community->gpps[i];
1401919eb475SMika Westerberg 
1402919eb475SMika Westerberg 		if (gpps[i].size > 32)
1403919eb475SMika Westerberg 			return -EINVAL;
1404919eb475SMika Westerberg 
1405e5a4ab6aSAndy Shevchenko 		/* Special treatment for GPIO base */
1406e5a4ab6aSAndy Shevchenko 		switch (gpps[i].gpio_base) {
1407e5a4ab6aSAndy Shevchenko 			case INTEL_GPIO_BASE_MATCH:
1408a60eac32SMika Westerberg 				gpps[i].gpio_base = gpps[i].base;
1409e5a4ab6aSAndy Shevchenko 				break;
14109bd59157SAndy Shevchenko 			case INTEL_GPIO_BASE_ZERO:
14119bd59157SAndy Shevchenko 				gpps[i].gpio_base = 0;
14129bd59157SAndy Shevchenko 				break;
1413e5a4ab6aSAndy Shevchenko 			case INTEL_GPIO_BASE_NOMAP:
141477e14126SAndy Shevchenko 				break;
1415e5a4ab6aSAndy Shevchenko 			default:
1416e5a4ab6aSAndy Shevchenko 				break;
1417e5a4ab6aSAndy Shevchenko 		}
1418a60eac32SMika Westerberg 
1419919eb475SMika Westerberg 		gpps[i].padown_num = padown_num;
1420036e126cSAndy Shevchenko 		padown_num += DIV_ROUND_UP(gpps[i].size * 4, 32);
1421036e126cSAndy Shevchenko 	}
1422036e126cSAndy Shevchenko 
1423036e126cSAndy Shevchenko 	community->gpps = gpps;
1424036e126cSAndy Shevchenko 
1425036e126cSAndy Shevchenko 	return 0;
1426036e126cSAndy Shevchenko }
1427036e126cSAndy Shevchenko 
1428036e126cSAndy Shevchenko static int intel_pinctrl_add_padgroups_by_size(struct intel_pinctrl *pctrl,
1429036e126cSAndy Shevchenko 					       struct intel_community *community)
1430036e126cSAndy Shevchenko {
1431036e126cSAndy Shevchenko 	struct intel_padgroup *gpps;
1432036e126cSAndy Shevchenko 	unsigned int npins = community->npins;
1433036e126cSAndy Shevchenko 	unsigned int padown_num = 0;
1434036e126cSAndy Shevchenko 	size_t i, ngpps = DIV_ROUND_UP(npins, community->gpp_size);
1435036e126cSAndy Shevchenko 
1436036e126cSAndy Shevchenko 	if (community->gpp_size > 32)
1437036e126cSAndy Shevchenko 		return -EINVAL;
1438036e126cSAndy Shevchenko 
1439036e126cSAndy Shevchenko 	gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL);
1440036e126cSAndy Shevchenko 	if (!gpps)
1441036e126cSAndy Shevchenko 		return -ENOMEM;
1442036e126cSAndy Shevchenko 
1443036e126cSAndy Shevchenko 	for (i = 0; i < ngpps; i++) {
1444036e126cSAndy Shevchenko 		unsigned int gpp_size = community->gpp_size;
1445036e126cSAndy Shevchenko 
1446036e126cSAndy Shevchenko 		gpps[i].reg_num = i;
1447036e126cSAndy Shevchenko 		gpps[i].base = community->pin_base + i * gpp_size;
1448036e126cSAndy Shevchenko 		gpps[i].size = min(gpp_size, npins);
1449036e126cSAndy Shevchenko 		npins -= gpps[i].size;
1450036e126cSAndy Shevchenko 
145177e14126SAndy Shevchenko 		gpps[i].gpio_base = gpps[i].base;
1452036e126cSAndy Shevchenko 		gpps[i].padown_num = padown_num;
1453919eb475SMika Westerberg 
1454919eb475SMika Westerberg 		/*
1455919eb475SMika Westerberg 		 * In older hardware the number of padown registers per
1456919eb475SMika Westerberg 		 * group is fixed regardless of the group size.
1457919eb475SMika Westerberg 		 */
1458919eb475SMika Westerberg 		if (community->gpp_num_padown_regs)
1459919eb475SMika Westerberg 			padown_num += community->gpp_num_padown_regs;
1460919eb475SMika Westerberg 		else
1461919eb475SMika Westerberg 			padown_num += DIV_ROUND_UP(gpps[i].size * 4, 32);
1462919eb475SMika Westerberg 	}
1463919eb475SMika Westerberg 
1464919eb475SMika Westerberg 	community->ngpps = ngpps;
1465919eb475SMika Westerberg 	community->gpps = gpps;
1466919eb475SMika Westerberg 
1467919eb475SMika Westerberg 	return 0;
1468919eb475SMika Westerberg }
1469919eb475SMika Westerberg 
14707981c001SMika Westerberg static int intel_pinctrl_pm_init(struct intel_pinctrl *pctrl)
14717981c001SMika Westerberg {
14727981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP
14737981c001SMika Westerberg 	const struct intel_pinctrl_soc_data *soc = pctrl->soc;
14747981c001SMika Westerberg 	struct intel_community_context *communities;
14757981c001SMika Westerberg 	struct intel_pad_context *pads;
14767981c001SMika Westerberg 	int i;
14777981c001SMika Westerberg 
14787981c001SMika Westerberg 	pads = devm_kcalloc(pctrl->dev, soc->npins, sizeof(*pads), GFP_KERNEL);
14797981c001SMika Westerberg 	if (!pads)
14807981c001SMika Westerberg 		return -ENOMEM;
14817981c001SMika Westerberg 
14827981c001SMika Westerberg 	communities = devm_kcalloc(pctrl->dev, pctrl->ncommunities,
14837981c001SMika Westerberg 				   sizeof(*communities), GFP_KERNEL);
14847981c001SMika Westerberg 	if (!communities)
14857981c001SMika Westerberg 		return -ENOMEM;
14867981c001SMika Westerberg 
14877981c001SMika Westerberg 
14887981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
14897981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
1490a0a5f766SChris Chiu 		u32 *intmask, *hostown;
14917981c001SMika Westerberg 
14927981c001SMika Westerberg 		intmask = devm_kcalloc(pctrl->dev, community->ngpps,
14937981c001SMika Westerberg 				       sizeof(*intmask), GFP_KERNEL);
14947981c001SMika Westerberg 		if (!intmask)
14957981c001SMika Westerberg 			return -ENOMEM;
14967981c001SMika Westerberg 
14977981c001SMika Westerberg 		communities[i].intmask = intmask;
1498a0a5f766SChris Chiu 
1499a0a5f766SChris Chiu 		hostown = devm_kcalloc(pctrl->dev, community->ngpps,
1500a0a5f766SChris Chiu 				       sizeof(*hostown), GFP_KERNEL);
1501a0a5f766SChris Chiu 		if (!hostown)
1502a0a5f766SChris Chiu 			return -ENOMEM;
1503a0a5f766SChris Chiu 
1504a0a5f766SChris Chiu 		communities[i].hostown = hostown;
15057981c001SMika Westerberg 	}
15067981c001SMika Westerberg 
15077981c001SMika Westerberg 	pctrl->context.pads = pads;
15087981c001SMika Westerberg 	pctrl->context.communities = communities;
15097981c001SMika Westerberg #endif
15107981c001SMika Westerberg 
15117981c001SMika Westerberg 	return 0;
15127981c001SMika Westerberg }
15137981c001SMika Westerberg 
1514eb78d360SAndy Shevchenko static int intel_pinctrl_probe_pwm(struct intel_pinctrl *pctrl,
1515eb78d360SAndy Shevchenko 				   struct intel_community *community)
1516eb78d360SAndy Shevchenko {
1517eb78d360SAndy Shevchenko 	static const struct pwm_lpss_boardinfo info = {
1518eb78d360SAndy Shevchenko 		.clk_rate = 19200000,
1519eb78d360SAndy Shevchenko 		.npwm = 1,
1520eb78d360SAndy Shevchenko 		.base_unit_bits = 22,
1521eb78d360SAndy Shevchenko 		.bypass = true,
1522eb78d360SAndy Shevchenko 	};
1523eb78d360SAndy Shevchenko 	struct pwm_lpss_chip *pwm;
1524eb78d360SAndy Shevchenko 
1525eb78d360SAndy Shevchenko 	if (!(community->features & PINCTRL_FEATURE_PWM))
1526eb78d360SAndy Shevchenko 		return 0;
1527eb78d360SAndy Shevchenko 
1528eb78d360SAndy Shevchenko 	if (!IS_REACHABLE(CONFIG_PWM_LPSS))
1529eb78d360SAndy Shevchenko 		return 0;
1530eb78d360SAndy Shevchenko 
1531eb78d360SAndy Shevchenko 	pwm = devm_pwm_lpss_probe(pctrl->dev, community->regs + PWMC, &info);
1532eb78d360SAndy Shevchenko 	return PTR_ERR_OR_ZERO(pwm);
1533eb78d360SAndy Shevchenko }
1534eb78d360SAndy Shevchenko 
15350dd519e3SAndy Shevchenko static int intel_pinctrl_probe(struct platform_device *pdev,
15367981c001SMika Westerberg 			       const struct intel_pinctrl_soc_data *soc_data)
15377981c001SMika Westerberg {
153812b44105SAndy Shevchenko 	struct device *dev = &pdev->dev;
15397981c001SMika Westerberg 	struct intel_pinctrl *pctrl;
15407981c001SMika Westerberg 	int i, ret, irq;
15417981c001SMika Westerberg 
154212b44105SAndy Shevchenko 	pctrl = devm_kzalloc(dev, sizeof(*pctrl), GFP_KERNEL);
15437981c001SMika Westerberg 	if (!pctrl)
15447981c001SMika Westerberg 		return -ENOMEM;
15457981c001SMika Westerberg 
154612b44105SAndy Shevchenko 	pctrl->dev = dev;
15477981c001SMika Westerberg 	pctrl->soc = soc_data;
154827d9098cSMika Westerberg 	raw_spin_lock_init(&pctrl->lock);
15497981c001SMika Westerberg 
15507981c001SMika Westerberg 	/*
15517981c001SMika Westerberg 	 * Make a copy of the communities which we can use to hold pointers
15527981c001SMika Westerberg 	 * to the registers.
15537981c001SMika Westerberg 	 */
15547981c001SMika Westerberg 	pctrl->ncommunities = pctrl->soc->ncommunities;
155512b44105SAndy Shevchenko 	pctrl->communities = devm_kcalloc(dev, pctrl->ncommunities,
15567981c001SMika Westerberg 					  sizeof(*pctrl->communities), GFP_KERNEL);
15577981c001SMika Westerberg 	if (!pctrl->communities)
15587981c001SMika Westerberg 		return -ENOMEM;
15597981c001SMika Westerberg 
15607981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
15617981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
15627981c001SMika Westerberg 		void __iomem *regs;
156391d898e5SAndy Shevchenko 		u32 offset;
1564998c49e8SAndy Shevchenko 		u32 value;
15657981c001SMika Westerberg 
15667981c001SMika Westerberg 		*community = pctrl->soc->communities[i];
15677981c001SMika Westerberg 
15689d5b6a95SAndy Shevchenko 		regs = devm_platform_ioremap_resource(pdev, community->barno);
15697981c001SMika Westerberg 		if (IS_ERR(regs))
15707981c001SMika Westerberg 			return PTR_ERR(regs);
15717981c001SMika Westerberg 
157239c1f1bdSRoger Pau Monne 		/*
157339c1f1bdSRoger Pau Monne 		 * Determine community features based on the revision.
157439c1f1bdSRoger Pau Monne 		 * A value of all ones means the device is not present.
157539c1f1bdSRoger Pau Monne 		 */
1576998c49e8SAndy Shevchenko 		value = readl(regs + REVID);
157739c1f1bdSRoger Pau Monne 		if (value == ~0u)
157839c1f1bdSRoger Pau Monne 			return -ENODEV;
1579998c49e8SAndy Shevchenko 		if (((value & REVID_MASK) >> REVID_SHIFT) >= 0x94) {
1580e57725eaSMika Westerberg 			community->features |= PINCTRL_FEATURE_DEBOUNCE;
158104cc058fSMika Westerberg 			community->features |= PINCTRL_FEATURE_1K_PD;
158204cc058fSMika Westerberg 		}
1583e57725eaSMika Westerberg 
158491d898e5SAndy Shevchenko 		/* Determine community features based on the capabilities */
158591d898e5SAndy Shevchenko 		offset = CAPLIST;
158691d898e5SAndy Shevchenko 		do {
158791d898e5SAndy Shevchenko 			value = readl(regs + offset);
158891d898e5SAndy Shevchenko 			switch ((value & CAPLIST_ID_MASK) >> CAPLIST_ID_SHIFT) {
158991d898e5SAndy Shevchenko 			case CAPLIST_ID_GPIO_HW_INFO:
159091d898e5SAndy Shevchenko 				community->features |= PINCTRL_FEATURE_GPIO_HW_INFO;
159191d898e5SAndy Shevchenko 				break;
159291d898e5SAndy Shevchenko 			case CAPLIST_ID_PWM:
159391d898e5SAndy Shevchenko 				community->features |= PINCTRL_FEATURE_PWM;
159491d898e5SAndy Shevchenko 				break;
159591d898e5SAndy Shevchenko 			case CAPLIST_ID_BLINK:
159691d898e5SAndy Shevchenko 				community->features |= PINCTRL_FEATURE_BLINK;
159791d898e5SAndy Shevchenko 				break;
159891d898e5SAndy Shevchenko 			case CAPLIST_ID_EXP:
159991d898e5SAndy Shevchenko 				community->features |= PINCTRL_FEATURE_EXP;
160091d898e5SAndy Shevchenko 				break;
160191d898e5SAndy Shevchenko 			default:
160291d898e5SAndy Shevchenko 				break;
160391d898e5SAndy Shevchenko 			}
160491d898e5SAndy Shevchenko 			offset = (value & CAPLIST_NEXT_MASK) >> CAPLIST_NEXT_SHIFT;
160591d898e5SAndy Shevchenko 		} while (offset);
160691d898e5SAndy Shevchenko 
160712b44105SAndy Shevchenko 		dev_dbg(dev, "Community%d features: %#08x\n", i, community->features);
160891d898e5SAndy Shevchenko 
16097981c001SMika Westerberg 		/* Read offset of the pad configuration registers */
161091d898e5SAndy Shevchenko 		offset = readl(regs + PADBAR);
16117981c001SMika Westerberg 
16127981c001SMika Westerberg 		community->regs = regs;
161391d898e5SAndy Shevchenko 		community->pad_regs = regs + offset;
1614919eb475SMika Westerberg 
1615036e126cSAndy Shevchenko 		if (community->gpps)
1616036e126cSAndy Shevchenko 			ret = intel_pinctrl_add_padgroups_by_gpps(pctrl, community);
1617036e126cSAndy Shevchenko 		else
1618036e126cSAndy Shevchenko 			ret = intel_pinctrl_add_padgroups_by_size(pctrl, community);
1619919eb475SMika Westerberg 		if (ret)
1620919eb475SMika Westerberg 			return ret;
1621eb78d360SAndy Shevchenko 
1622eb78d360SAndy Shevchenko 		ret = intel_pinctrl_probe_pwm(pctrl, community);
1623eb78d360SAndy Shevchenko 		if (ret)
1624eb78d360SAndy Shevchenko 			return ret;
16257981c001SMika Westerberg 	}
16267981c001SMika Westerberg 
16277981c001SMika Westerberg 	irq = platform_get_irq(pdev, 0);
16284e73d02fSStephen Boyd 	if (irq < 0)
16297981c001SMika Westerberg 		return irq;
16307981c001SMika Westerberg 
16317981c001SMika Westerberg 	ret = intel_pinctrl_pm_init(pctrl);
16327981c001SMika Westerberg 	if (ret)
16337981c001SMika Westerberg 		return ret;
16347981c001SMika Westerberg 
16357981c001SMika Westerberg 	pctrl->pctldesc = intel_pinctrl_desc;
163612b44105SAndy Shevchenko 	pctrl->pctldesc.name = dev_name(dev);
16377981c001SMika Westerberg 	pctrl->pctldesc.pins = pctrl->soc->pins;
16387981c001SMika Westerberg 	pctrl->pctldesc.npins = pctrl->soc->npins;
16397981c001SMika Westerberg 
164012b44105SAndy Shevchenko 	pctrl->pctldev = devm_pinctrl_register(dev, &pctrl->pctldesc, pctrl);
1641323de9efSMasahiro Yamada 	if (IS_ERR(pctrl->pctldev)) {
164212b44105SAndy Shevchenko 		dev_err(dev, "failed to register pinctrl driver\n");
1643323de9efSMasahiro Yamada 		return PTR_ERR(pctrl->pctldev);
16447981c001SMika Westerberg 	}
16457981c001SMika Westerberg 
16467981c001SMika Westerberg 	ret = intel_gpio_probe(pctrl, irq);
164754d46cd7SLaxman Dewangan 	if (ret)
16487981c001SMika Westerberg 		return ret;
16497981c001SMika Westerberg 
16507981c001SMika Westerberg 	platform_set_drvdata(pdev, pctrl);
16517981c001SMika Westerberg 
16527981c001SMika Westerberg 	return 0;
16537981c001SMika Westerberg }
16547981c001SMika Westerberg 
165570c263c4SAndy Shevchenko int intel_pinctrl_probe_by_hid(struct platform_device *pdev)
165670c263c4SAndy Shevchenko {
165770c263c4SAndy Shevchenko 	const struct intel_pinctrl_soc_data *data;
165870c263c4SAndy Shevchenko 
165970c263c4SAndy Shevchenko 	data = device_get_match_data(&pdev->dev);
1660ff360d62SAndy Shevchenko 	if (!data)
1661ff360d62SAndy Shevchenko 		return -ENODATA;
1662ff360d62SAndy Shevchenko 
166370c263c4SAndy Shevchenko 	return intel_pinctrl_probe(pdev, data);
166470c263c4SAndy Shevchenko }
166570c263c4SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_hid);
166670c263c4SAndy Shevchenko 
1667924cf800SAndy Shevchenko int intel_pinctrl_probe_by_uid(struct platform_device *pdev)
1668924cf800SAndy Shevchenko {
1669ff360d62SAndy Shevchenko 	const struct intel_pinctrl_soc_data *data;
1670ff360d62SAndy Shevchenko 
1671ff360d62SAndy Shevchenko 	data = intel_pinctrl_get_soc_data(pdev);
1672ff360d62SAndy Shevchenko 	if (IS_ERR(data))
1673ff360d62SAndy Shevchenko 		return PTR_ERR(data);
1674ff360d62SAndy Shevchenko 
1675ff360d62SAndy Shevchenko 	return intel_pinctrl_probe(pdev, data);
1676ff360d62SAndy Shevchenko }
1677ff360d62SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_uid);
1678ff360d62SAndy Shevchenko 
1679ff360d62SAndy Shevchenko const struct intel_pinctrl_soc_data *intel_pinctrl_get_soc_data(struct platform_device *pdev)
1680ff360d62SAndy Shevchenko {
1681c551bd81SAndy Shevchenko 	const struct intel_pinctrl_soc_data * const *table;
1682924cf800SAndy Shevchenko 	const struct intel_pinctrl_soc_data *data = NULL;
168312b44105SAndy Shevchenko 	struct device *dev = &pdev->dev;
1684c551bd81SAndy Shevchenko 
168512b44105SAndy Shevchenko 	table = device_get_match_data(dev);
1686c551bd81SAndy Shevchenko 	if (table) {
168712b44105SAndy Shevchenko 		struct acpi_device *adev = ACPI_COMPANION(dev);
1688924cf800SAndy Shevchenko 		unsigned int i;
1689924cf800SAndy Shevchenko 
1690924cf800SAndy Shevchenko 		for (i = 0; table[i]; i++) {
1691924cf800SAndy Shevchenko 			if (!strcmp(adev->pnp.unique_id, table[i]->uid)) {
1692924cf800SAndy Shevchenko 				data = table[i];
1693924cf800SAndy Shevchenko 				break;
1694924cf800SAndy Shevchenko 			}
1695924cf800SAndy Shevchenko 		}
1696924cf800SAndy Shevchenko 	} else {
1697924cf800SAndy Shevchenko 		const struct platform_device_id *id;
1698924cf800SAndy Shevchenko 
1699924cf800SAndy Shevchenko 		id = platform_get_device_id(pdev);
1700924cf800SAndy Shevchenko 		if (!id)
1701ff360d62SAndy Shevchenko 			return ERR_PTR(-ENODEV);
1702924cf800SAndy Shevchenko 
1703c551bd81SAndy Shevchenko 		table = (const struct intel_pinctrl_soc_data * const *)id->driver_data;
1704924cf800SAndy Shevchenko 		data = table[pdev->id];
1705924cf800SAndy Shevchenko 	}
1706924cf800SAndy Shevchenko 
1707ff360d62SAndy Shevchenko 	return data ?: ERR_PTR(-ENODATA);
1708924cf800SAndy Shevchenko }
1709ff360d62SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_get_soc_data);
1710924cf800SAndy Shevchenko 
17117981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP
1712*a8520be3SAndy Shevchenko static bool __intel_gpio_is_direct_irq(u32 value)
1713*a8520be3SAndy Shevchenko {
1714*a8520be3SAndy Shevchenko 	return (value & PADCFG0_GPIROUTIOXAPIC) && (value & PADCFG0_GPIOTXDIS) &&
1715*a8520be3SAndy Shevchenko 	       (__intel_gpio_get_gpio_mode(value) == PADCFG0_PMODE_GPIO);
1716*a8520be3SAndy Shevchenko }
1717*a8520be3SAndy Shevchenko 
171804035f7fSAndy Shevchenko static bool intel_pinctrl_should_save(struct intel_pinctrl *pctrl, unsigned int pin)
1719c538b943SMika Westerberg {
1720c538b943SMika Westerberg 	const struct pin_desc *pd = pin_desc_get(pctrl->pctldev, pin);
17216989ea48SAndy Shevchenko 	u32 value;
1722c538b943SMika Westerberg 
1723c538b943SMika Westerberg 	if (!pd || !intel_pad_usable(pctrl, pin))
1724c538b943SMika Westerberg 		return false;
1725c538b943SMika Westerberg 
1726c538b943SMika Westerberg 	/*
1727c538b943SMika Westerberg 	 * Only restore the pin if it is actually in use by the kernel (or
1728c538b943SMika Westerberg 	 * by userspace). It is possible that some pins are used by the
1729c538b943SMika Westerberg 	 * BIOS during resume and those are not always locked down so leave
1730c538b943SMika Westerberg 	 * them alone.
1731c538b943SMika Westerberg 	 */
1732c538b943SMika Westerberg 	if (pd->mux_owner || pd->gpio_owner ||
17336cb0880fSChris Chiu 	    gpiochip_line_is_irq(&pctrl->chip, intel_pin_to_gpio(pctrl, pin)))
1734c538b943SMika Westerberg 		return true;
1735c538b943SMika Westerberg 
17366989ea48SAndy Shevchenko 	/*
17376989ea48SAndy Shevchenko 	 * The firmware on some systems may configure GPIO pins to be
17386989ea48SAndy Shevchenko 	 * an interrupt source in so called "direct IRQ" mode. In such
17396989ea48SAndy Shevchenko 	 * cases the GPIO controller driver has no idea if those pins
17406989ea48SAndy Shevchenko 	 * are being used or not. At the same time, there is a known bug
17416989ea48SAndy Shevchenko 	 * in the firmwares that don't restore the pin settings correctly
17426989ea48SAndy Shevchenko 	 * after suspend, i.e. by an unknown reason the Rx value becomes
17436989ea48SAndy Shevchenko 	 * inverted.
17446989ea48SAndy Shevchenko 	 *
17456989ea48SAndy Shevchenko 	 * Hence, let's save and restore the pins that are configured
17466989ea48SAndy Shevchenko 	 * as GPIOs in the input mode with GPIROUTIOXAPIC bit set.
17476989ea48SAndy Shevchenko 	 *
17486989ea48SAndy Shevchenko 	 * See https://bugzilla.kernel.org/show_bug.cgi?id=214749.
17496989ea48SAndy Shevchenko 	 */
17506989ea48SAndy Shevchenko 	value = readl(intel_get_padcfg(pctrl, pin, PADCFG0));
1751*a8520be3SAndy Shevchenko 	if (__intel_gpio_is_direct_irq(value))
17526989ea48SAndy Shevchenko 		return true;
17536989ea48SAndy Shevchenko 
1754c538b943SMika Westerberg 	return false;
1755c538b943SMika Westerberg }
1756c538b943SMika Westerberg 
17572fef3276SBinbin Wu int intel_pinctrl_suspend_noirq(struct device *dev)
17587981c001SMika Westerberg {
1759cb035d74SWolfram Sang 	struct intel_pinctrl *pctrl = dev_get_drvdata(dev);
17607981c001SMika Westerberg 	struct intel_community_context *communities;
17617981c001SMika Westerberg 	struct intel_pad_context *pads;
17627981c001SMika Westerberg 	int i;
17637981c001SMika Westerberg 
17647981c001SMika Westerberg 	pads = pctrl->context.pads;
17657981c001SMika Westerberg 	for (i = 0; i < pctrl->soc->npins; i++) {
17667981c001SMika Westerberg 		const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i];
1767e57725eaSMika Westerberg 		void __iomem *padcfg;
17687981c001SMika Westerberg 		u32 val;
17697981c001SMika Westerberg 
1770c538b943SMika Westerberg 		if (!intel_pinctrl_should_save(pctrl, desc->number))
17717981c001SMika Westerberg 			continue;
17727981c001SMika Westerberg 
17737981c001SMika Westerberg 		val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG0));
17747981c001SMika Westerberg 		pads[i].padcfg0 = val & ~PADCFG0_GPIORXSTATE;
17757981c001SMika Westerberg 		val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG1));
17767981c001SMika Westerberg 		pads[i].padcfg1 = val;
1777e57725eaSMika Westerberg 
1778e57725eaSMika Westerberg 		padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2);
1779e57725eaSMika Westerberg 		if (padcfg)
1780e57725eaSMika Westerberg 			pads[i].padcfg2 = readl(padcfg);
17817981c001SMika Westerberg 	}
17827981c001SMika Westerberg 
17837981c001SMika Westerberg 	communities = pctrl->context.communities;
17847981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
17857981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
17867981c001SMika Westerberg 		void __iomem *base;
178704035f7fSAndy Shevchenko 		unsigned int gpp;
17887981c001SMika Westerberg 
17897981c001SMika Westerberg 		base = community->regs + community->ie_offset;
17907981c001SMika Westerberg 		for (gpp = 0; gpp < community->ngpps; gpp++)
17917981c001SMika Westerberg 			communities[i].intmask[gpp] = readl(base + gpp * 4);
1792a0a5f766SChris Chiu 
1793a0a5f766SChris Chiu 		base = community->regs + community->hostown_offset;
1794a0a5f766SChris Chiu 		for (gpp = 0; gpp < community->ngpps; gpp++)
1795a0a5f766SChris Chiu 			communities[i].hostown[gpp] = readl(base + gpp * 4);
17967981c001SMika Westerberg 	}
17977981c001SMika Westerberg 
17987981c001SMika Westerberg 	return 0;
17997981c001SMika Westerberg }
18002fef3276SBinbin Wu EXPORT_SYMBOL_GPL(intel_pinctrl_suspend_noirq);
18017981c001SMika Westerberg 
1802942c5ea4SAndy Shevchenko static bool intel_gpio_update_reg(void __iomem *reg, u32 mask, u32 value)
1803a0a5f766SChris Chiu {
18045f61d951SAndy Shevchenko 	u32 curr, updated;
1805a0a5f766SChris Chiu 
1806942c5ea4SAndy Shevchenko 	curr = readl(reg);
18075f61d951SAndy Shevchenko 
1808942c5ea4SAndy Shevchenko 	updated = (curr & ~mask) | (value & mask);
1809942c5ea4SAndy Shevchenko 	if (curr == updated)
1810942c5ea4SAndy Shevchenko 		return false;
1811942c5ea4SAndy Shevchenko 
1812942c5ea4SAndy Shevchenko 	writel(updated, reg);
1813942c5ea4SAndy Shevchenko 	return true;
1814a0a5f766SChris Chiu }
1815a0a5f766SChris Chiu 
18167101e022SAndy Shevchenko static void intel_restore_hostown(struct intel_pinctrl *pctrl, unsigned int c,
18177101e022SAndy Shevchenko 				  void __iomem *base, unsigned int gpp, u32 saved)
18187101e022SAndy Shevchenko {
18197101e022SAndy Shevchenko 	const struct intel_community *community = &pctrl->communities[c];
18207101e022SAndy Shevchenko 	const struct intel_padgroup *padgrp = &community->gpps[gpp];
18217101e022SAndy Shevchenko 	struct device *dev = pctrl->dev;
1822d1bfd022SAndy Shevchenko 	const char *dummy;
1823d1bfd022SAndy Shevchenko 	u32 requested = 0;
1824d1bfd022SAndy Shevchenko 	unsigned int i;
18257101e022SAndy Shevchenko 
1826e5a4ab6aSAndy Shevchenko 	if (padgrp->gpio_base == INTEL_GPIO_BASE_NOMAP)
18277101e022SAndy Shevchenko 		return;
18287101e022SAndy Shevchenko 
1829d1bfd022SAndy Shevchenko 	for_each_requested_gpio_in_range(&pctrl->chip, i, padgrp->gpio_base, padgrp->size, dummy)
1830d1bfd022SAndy Shevchenko 		requested |= BIT(i);
1831d1bfd022SAndy Shevchenko 
1832942c5ea4SAndy Shevchenko 	if (!intel_gpio_update_reg(base + gpp * 4, requested, saved))
18337101e022SAndy Shevchenko 		return;
18347101e022SAndy Shevchenko 
1835764cfe33SAndy Shevchenko 	dev_dbg(dev, "restored hostown %u/%u %#08x\n", c, gpp, readl(base + gpp * 4));
18367101e022SAndy Shevchenko }
18377101e022SAndy Shevchenko 
1838471dd9a9SAndy Shevchenko static void intel_restore_intmask(struct intel_pinctrl *pctrl, unsigned int c,
1839471dd9a9SAndy Shevchenko 				  void __iomem *base, unsigned int gpp, u32 saved)
1840471dd9a9SAndy Shevchenko {
1841471dd9a9SAndy Shevchenko 	struct device *dev = pctrl->dev;
1842471dd9a9SAndy Shevchenko 
1843942c5ea4SAndy Shevchenko 	if (!intel_gpio_update_reg(base + gpp * 4, ~0U, saved))
1844942c5ea4SAndy Shevchenko 		return;
1845942c5ea4SAndy Shevchenko 
1846471dd9a9SAndy Shevchenko 	dev_dbg(dev, "restored mask %u/%u %#08x\n", c, gpp, readl(base + gpp * 4));
1847471dd9a9SAndy Shevchenko }
1848471dd9a9SAndy Shevchenko 
1849f78f152aSAndy Shevchenko static void intel_restore_padcfg(struct intel_pinctrl *pctrl, unsigned int pin,
1850f78f152aSAndy Shevchenko 				 unsigned int reg, u32 saved)
1851f78f152aSAndy Shevchenko {
1852f78f152aSAndy Shevchenko 	u32 mask = (reg == PADCFG0) ? PADCFG0_GPIORXSTATE : 0;
1853f78f152aSAndy Shevchenko 	unsigned int n = reg / sizeof(u32);
1854f78f152aSAndy Shevchenko 	struct device *dev = pctrl->dev;
1855f78f152aSAndy Shevchenko 	void __iomem *padcfg;
1856f78f152aSAndy Shevchenko 
1857f78f152aSAndy Shevchenko 	padcfg = intel_get_padcfg(pctrl, pin, reg);
1858f78f152aSAndy Shevchenko 	if (!padcfg)
1859f78f152aSAndy Shevchenko 		return;
1860f78f152aSAndy Shevchenko 
1861942c5ea4SAndy Shevchenko 	if (!intel_gpio_update_reg(padcfg, ~mask, saved))
1862f78f152aSAndy Shevchenko 		return;
1863f78f152aSAndy Shevchenko 
1864f78f152aSAndy Shevchenko 	dev_dbg(dev, "restored pin %u padcfg%u %#08x\n", pin, n, readl(padcfg));
1865f78f152aSAndy Shevchenko }
1866f78f152aSAndy Shevchenko 
18672fef3276SBinbin Wu int intel_pinctrl_resume_noirq(struct device *dev)
18687981c001SMika Westerberg {
1869cb035d74SWolfram Sang 	struct intel_pinctrl *pctrl = dev_get_drvdata(dev);
18707981c001SMika Westerberg 	const struct intel_community_context *communities;
18717981c001SMika Westerberg 	const struct intel_pad_context *pads;
18727981c001SMika Westerberg 	int i;
18737981c001SMika Westerberg 
18747981c001SMika Westerberg 	/* Mask all interrupts */
18757981c001SMika Westerberg 	intel_gpio_irq_init(pctrl);
18767981c001SMika Westerberg 
18777981c001SMika Westerberg 	pads = pctrl->context.pads;
18787981c001SMika Westerberg 	for (i = 0; i < pctrl->soc->npins; i++) {
18797981c001SMika Westerberg 		const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i];
18807981c001SMika Westerberg 
1881*a8520be3SAndy Shevchenko 		if (!(intel_pinctrl_should_save(pctrl, desc->number) ||
1882*a8520be3SAndy Shevchenko 		      /*
1883*a8520be3SAndy Shevchenko 		       * If the firmware mangled the register contents too much,
1884*a8520be3SAndy Shevchenko 		       * check the saved value for the Direct IRQ mode.
1885*a8520be3SAndy Shevchenko 		       */
1886*a8520be3SAndy Shevchenko 		      __intel_gpio_is_direct_irq(pads[i].padcfg0)))
18877981c001SMika Westerberg 			continue;
18887981c001SMika Westerberg 
1889f78f152aSAndy Shevchenko 		intel_restore_padcfg(pctrl, desc->number, PADCFG0, pads[i].padcfg0);
1890f78f152aSAndy Shevchenko 		intel_restore_padcfg(pctrl, desc->number, PADCFG1, pads[i].padcfg1);
1891f78f152aSAndy Shevchenko 		intel_restore_padcfg(pctrl, desc->number, PADCFG2, pads[i].padcfg2);
18927981c001SMika Westerberg 	}
18937981c001SMika Westerberg 
18947981c001SMika Westerberg 	communities = pctrl->context.communities;
18957981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
18967981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
18977981c001SMika Westerberg 		void __iomem *base;
189804035f7fSAndy Shevchenko 		unsigned int gpp;
18997981c001SMika Westerberg 
19007981c001SMika Westerberg 		base = community->regs + community->ie_offset;
1901471dd9a9SAndy Shevchenko 		for (gpp = 0; gpp < community->ngpps; gpp++)
1902471dd9a9SAndy Shevchenko 			intel_restore_intmask(pctrl, i, base, gpp, communities[i].intmask[gpp]);
1903a0a5f766SChris Chiu 
1904a0a5f766SChris Chiu 		base = community->regs + community->hostown_offset;
19057101e022SAndy Shevchenko 		for (gpp = 0; gpp < community->ngpps; gpp++)
19067101e022SAndy Shevchenko 			intel_restore_hostown(pctrl, i, base, gpp, communities[i].hostown[gpp]);
19077981c001SMika Westerberg 	}
19087981c001SMika Westerberg 
19097981c001SMika Westerberg 	return 0;
19107981c001SMika Westerberg }
19112fef3276SBinbin Wu EXPORT_SYMBOL_GPL(intel_pinctrl_resume_noirq);
19127981c001SMika Westerberg #endif
19137981c001SMika Westerberg 
19147981c001SMika Westerberg MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>");
19157981c001SMika Westerberg MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
19167981c001SMika Westerberg MODULE_DESCRIPTION("Intel pinctrl/GPIO core driver");
19177981c001SMika Westerberg MODULE_LICENSE("GPL v2");
1918