17981c001SMika Westerberg /* 27981c001SMika Westerberg * Intel pinctrl/GPIO core driver. 37981c001SMika Westerberg * 47981c001SMika Westerberg * Copyright (C) 2015, Intel Corporation 57981c001SMika Westerberg * Authors: Mathias Nyman <mathias.nyman@linux.intel.com> 67981c001SMika Westerberg * Mika Westerberg <mika.westerberg@linux.intel.com> 77981c001SMika Westerberg * 87981c001SMika Westerberg * This program is free software; you can redistribute it and/or modify 97981c001SMika Westerberg * it under the terms of the GNU General Public License version 2 as 107981c001SMika Westerberg * published by the Free Software Foundation. 117981c001SMika Westerberg */ 127981c001SMika Westerberg 137981c001SMika Westerberg #include <linux/module.h> 14193b40c8SMika Westerberg #include <linux/interrupt.h> 157981c001SMika Westerberg #include <linux/gpio/driver.h> 16e57725eaSMika Westerberg #include <linux/log2.h> 177981c001SMika Westerberg #include <linux/platform_device.h> 187981c001SMika Westerberg #include <linux/pinctrl/pinctrl.h> 197981c001SMika Westerberg #include <linux/pinctrl/pinmux.h> 207981c001SMika Westerberg #include <linux/pinctrl/pinconf.h> 217981c001SMika Westerberg #include <linux/pinctrl/pinconf-generic.h> 227981c001SMika Westerberg 23c538b943SMika Westerberg #include "../core.h" 247981c001SMika Westerberg #include "pinctrl-intel.h" 257981c001SMika Westerberg 267981c001SMika Westerberg /* Offset from regs */ 27e57725eaSMika Westerberg #define REVID 0x000 28e57725eaSMika Westerberg #define REVID_SHIFT 16 29e57725eaSMika Westerberg #define REVID_MASK GENMASK(31, 16) 30e57725eaSMika Westerberg 317981c001SMika Westerberg #define PADBAR 0x00c 327981c001SMika Westerberg #define GPI_IS 0x100 337981c001SMika Westerberg 347981c001SMika Westerberg #define PADOWN_BITS 4 357981c001SMika Westerberg #define PADOWN_SHIFT(p) ((p) % 8 * PADOWN_BITS) 367981c001SMika Westerberg #define PADOWN_MASK(p) (0xf << PADOWN_SHIFT(p)) 3799a735b3SQipeng Zha #define PADOWN_GPP(p) ((p) / 8) 387981c001SMika Westerberg 397981c001SMika Westerberg /* Offset from pad_regs */ 407981c001SMika Westerberg #define PADCFG0 0x000 417981c001SMika Westerberg #define PADCFG0_RXEVCFG_SHIFT 25 427981c001SMika Westerberg #define PADCFG0_RXEVCFG_MASK (3 << PADCFG0_RXEVCFG_SHIFT) 437981c001SMika Westerberg #define PADCFG0_RXEVCFG_LEVEL 0 447981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE 1 457981c001SMika Westerberg #define PADCFG0_RXEVCFG_DISABLED 2 467981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE_BOTH 3 47e57725eaSMika Westerberg #define PADCFG0_PREGFRXSEL BIT(24) 487981c001SMika Westerberg #define PADCFG0_RXINV BIT(23) 497981c001SMika Westerberg #define PADCFG0_GPIROUTIOXAPIC BIT(20) 507981c001SMika Westerberg #define PADCFG0_GPIROUTSCI BIT(19) 517981c001SMika Westerberg #define PADCFG0_GPIROUTSMI BIT(18) 527981c001SMika Westerberg #define PADCFG0_GPIROUTNMI BIT(17) 537981c001SMika Westerberg #define PADCFG0_PMODE_SHIFT 10 547981c001SMika Westerberg #define PADCFG0_PMODE_MASK (0xf << PADCFG0_PMODE_SHIFT) 557981c001SMika Westerberg #define PADCFG0_GPIORXDIS BIT(9) 567981c001SMika Westerberg #define PADCFG0_GPIOTXDIS BIT(8) 577981c001SMika Westerberg #define PADCFG0_GPIORXSTATE BIT(1) 587981c001SMika Westerberg #define PADCFG0_GPIOTXSTATE BIT(0) 597981c001SMika Westerberg 607981c001SMika Westerberg #define PADCFG1 0x004 617981c001SMika Westerberg #define PADCFG1_TERM_UP BIT(13) 627981c001SMika Westerberg #define PADCFG1_TERM_SHIFT 10 637981c001SMika Westerberg #define PADCFG1_TERM_MASK (7 << PADCFG1_TERM_SHIFT) 647981c001SMika Westerberg #define PADCFG1_TERM_20K 4 657981c001SMika Westerberg #define PADCFG1_TERM_2K 3 667981c001SMika Westerberg #define PADCFG1_TERM_5K 2 677981c001SMika Westerberg #define PADCFG1_TERM_1K 1 687981c001SMika Westerberg 69e57725eaSMika Westerberg #define PADCFG2 0x008 70e57725eaSMika Westerberg #define PADCFG2_DEBEN BIT(0) 71e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_SHIFT 1 72e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_MASK GENMASK(4, 1) 73e57725eaSMika Westerberg 74e57725eaSMika Westerberg #define DEBOUNCE_PERIOD 31250 /* ns */ 75e57725eaSMika Westerberg 767981c001SMika Westerberg struct intel_pad_context { 777981c001SMika Westerberg u32 padcfg0; 787981c001SMika Westerberg u32 padcfg1; 79e57725eaSMika Westerberg u32 padcfg2; 807981c001SMika Westerberg }; 817981c001SMika Westerberg 827981c001SMika Westerberg struct intel_community_context { 837981c001SMika Westerberg u32 *intmask; 847981c001SMika Westerberg }; 857981c001SMika Westerberg 867981c001SMika Westerberg struct intel_pinctrl_context { 877981c001SMika Westerberg struct intel_pad_context *pads; 887981c001SMika Westerberg struct intel_community_context *communities; 897981c001SMika Westerberg }; 907981c001SMika Westerberg 917981c001SMika Westerberg /** 927981c001SMika Westerberg * struct intel_pinctrl - Intel pinctrl private structure 937981c001SMika Westerberg * @dev: Pointer to the device structure 947981c001SMika Westerberg * @lock: Lock to serialize register access 957981c001SMika Westerberg * @pctldesc: Pin controller description 967981c001SMika Westerberg * @pctldev: Pointer to the pin controller device 977981c001SMika Westerberg * @chip: GPIO chip in this pin controller 987981c001SMika Westerberg * @soc: SoC/PCH specific pin configuration data 997981c001SMika Westerberg * @communities: All communities in this pin controller 1007981c001SMika Westerberg * @ncommunities: Number of communities in this pin controller 1017981c001SMika Westerberg * @context: Configuration saved over system sleep 10201dabe91SNilesh Bacchewar * @irq: pinctrl/GPIO chip irq number 1037981c001SMika Westerberg */ 1047981c001SMika Westerberg struct intel_pinctrl { 1057981c001SMika Westerberg struct device *dev; 10627d9098cSMika Westerberg raw_spinlock_t lock; 1077981c001SMika Westerberg struct pinctrl_desc pctldesc; 1087981c001SMika Westerberg struct pinctrl_dev *pctldev; 1097981c001SMika Westerberg struct gpio_chip chip; 1107981c001SMika Westerberg const struct intel_pinctrl_soc_data *soc; 1117981c001SMika Westerberg struct intel_community *communities; 1127981c001SMika Westerberg size_t ncommunities; 1137981c001SMika Westerberg struct intel_pinctrl_context context; 11401dabe91SNilesh Bacchewar int irq; 1157981c001SMika Westerberg }; 1167981c001SMika Westerberg 1177981c001SMika Westerberg #define pin_to_padno(c, p) ((p) - (c)->pin_base) 118919eb475SMika Westerberg #define padgroup_offset(g, p) ((p) - (g)->base) 1197981c001SMika Westerberg 1207981c001SMika Westerberg static struct intel_community *intel_get_community(struct intel_pinctrl *pctrl, 1217981c001SMika Westerberg unsigned pin) 1227981c001SMika Westerberg { 1237981c001SMika Westerberg struct intel_community *community; 1247981c001SMika Westerberg int i; 1257981c001SMika Westerberg 1267981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1277981c001SMika Westerberg community = &pctrl->communities[i]; 1287981c001SMika Westerberg if (pin >= community->pin_base && 1297981c001SMika Westerberg pin < community->pin_base + community->npins) 1307981c001SMika Westerberg return community; 1317981c001SMika Westerberg } 1327981c001SMika Westerberg 1337981c001SMika Westerberg dev_warn(pctrl->dev, "failed to find community for pin %u\n", pin); 1347981c001SMika Westerberg return NULL; 1357981c001SMika Westerberg } 1367981c001SMika Westerberg 137919eb475SMika Westerberg static const struct intel_padgroup * 138919eb475SMika Westerberg intel_community_get_padgroup(const struct intel_community *community, 139919eb475SMika Westerberg unsigned pin) 140919eb475SMika Westerberg { 141919eb475SMika Westerberg int i; 142919eb475SMika Westerberg 143919eb475SMika Westerberg for (i = 0; i < community->ngpps; i++) { 144919eb475SMika Westerberg const struct intel_padgroup *padgrp = &community->gpps[i]; 145919eb475SMika Westerberg 146919eb475SMika Westerberg if (pin >= padgrp->base && pin < padgrp->base + padgrp->size) 147919eb475SMika Westerberg return padgrp; 148919eb475SMika Westerberg } 149919eb475SMika Westerberg 150919eb475SMika Westerberg return NULL; 151919eb475SMika Westerberg } 152919eb475SMika Westerberg 1537981c001SMika Westerberg static void __iomem *intel_get_padcfg(struct intel_pinctrl *pctrl, unsigned pin, 1547981c001SMika Westerberg unsigned reg) 1557981c001SMika Westerberg { 1567981c001SMika Westerberg const struct intel_community *community; 1577981c001SMika Westerberg unsigned padno; 158e57725eaSMika Westerberg size_t nregs; 1597981c001SMika Westerberg 1607981c001SMika Westerberg community = intel_get_community(pctrl, pin); 1617981c001SMika Westerberg if (!community) 1627981c001SMika Westerberg return NULL; 1637981c001SMika Westerberg 1647981c001SMika Westerberg padno = pin_to_padno(community, pin); 165e57725eaSMika Westerberg nregs = (community->features & PINCTRL_FEATURE_DEBOUNCE) ? 4 : 2; 166e57725eaSMika Westerberg 167e57725eaSMika Westerberg if (reg == PADCFG2 && !(community->features & PINCTRL_FEATURE_DEBOUNCE)) 168e57725eaSMika Westerberg return NULL; 169e57725eaSMika Westerberg 170e57725eaSMika Westerberg return community->pad_regs + reg + padno * nregs * 4; 1717981c001SMika Westerberg } 1727981c001SMika Westerberg 1737981c001SMika Westerberg static bool intel_pad_owned_by_host(struct intel_pinctrl *pctrl, unsigned pin) 1747981c001SMika Westerberg { 1757981c001SMika Westerberg const struct intel_community *community; 176919eb475SMika Westerberg const struct intel_padgroup *padgrp; 177919eb475SMika Westerberg unsigned gpp, offset, gpp_offset; 1787981c001SMika Westerberg void __iomem *padown; 1797981c001SMika Westerberg 1807981c001SMika Westerberg community = intel_get_community(pctrl, pin); 1817981c001SMika Westerberg if (!community) 1827981c001SMika Westerberg return false; 1837981c001SMika Westerberg if (!community->padown_offset) 1847981c001SMika Westerberg return true; 1857981c001SMika Westerberg 186919eb475SMika Westerberg padgrp = intel_community_get_padgroup(community, pin); 187919eb475SMika Westerberg if (!padgrp) 188919eb475SMika Westerberg return false; 189919eb475SMika Westerberg 190919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 191919eb475SMika Westerberg gpp = PADOWN_GPP(gpp_offset); 192919eb475SMika Westerberg offset = community->padown_offset + padgrp->padown_num * 4 + gpp * 4; 1937981c001SMika Westerberg padown = community->regs + offset; 1947981c001SMika Westerberg 195919eb475SMika Westerberg return !(readl(padown) & PADOWN_MASK(gpp_offset)); 1967981c001SMika Westerberg } 1977981c001SMika Westerberg 1984341e8a5SMika Westerberg static bool intel_pad_acpi_mode(struct intel_pinctrl *pctrl, unsigned pin) 1997981c001SMika Westerberg { 2007981c001SMika Westerberg const struct intel_community *community; 201919eb475SMika Westerberg const struct intel_padgroup *padgrp; 202919eb475SMika Westerberg unsigned offset, gpp_offset; 2037981c001SMika Westerberg void __iomem *hostown; 2047981c001SMika Westerberg 2057981c001SMika Westerberg community = intel_get_community(pctrl, pin); 2067981c001SMika Westerberg if (!community) 2077981c001SMika Westerberg return true; 2087981c001SMika Westerberg if (!community->hostown_offset) 2097981c001SMika Westerberg return false; 2107981c001SMika Westerberg 211919eb475SMika Westerberg padgrp = intel_community_get_padgroup(community, pin); 212919eb475SMika Westerberg if (!padgrp) 213919eb475SMika Westerberg return true; 214919eb475SMika Westerberg 215919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 216919eb475SMika Westerberg offset = community->hostown_offset + padgrp->reg_num * 4; 2177981c001SMika Westerberg hostown = community->regs + offset; 2187981c001SMika Westerberg 219919eb475SMika Westerberg return !(readl(hostown) & BIT(gpp_offset)); 2207981c001SMika Westerberg } 2217981c001SMika Westerberg 2227981c001SMika Westerberg static bool intel_pad_locked(struct intel_pinctrl *pctrl, unsigned pin) 2237981c001SMika Westerberg { 2247981c001SMika Westerberg struct intel_community *community; 225919eb475SMika Westerberg const struct intel_padgroup *padgrp; 226919eb475SMika Westerberg unsigned offset, gpp_offset; 2277981c001SMika Westerberg u32 value; 2287981c001SMika Westerberg 2297981c001SMika Westerberg community = intel_get_community(pctrl, pin); 2307981c001SMika Westerberg if (!community) 2317981c001SMika Westerberg return true; 2327981c001SMika Westerberg if (!community->padcfglock_offset) 2337981c001SMika Westerberg return false; 2347981c001SMika Westerberg 235919eb475SMika Westerberg padgrp = intel_community_get_padgroup(community, pin); 236919eb475SMika Westerberg if (!padgrp) 237919eb475SMika Westerberg return true; 238919eb475SMika Westerberg 239919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 2407981c001SMika Westerberg 2417981c001SMika Westerberg /* 2427981c001SMika Westerberg * If PADCFGLOCK and PADCFGLOCKTX bits are both clear for this pad, 2437981c001SMika Westerberg * the pad is considered unlocked. Any other case means that it is 2447981c001SMika Westerberg * either fully or partially locked and we don't touch it. 2457981c001SMika Westerberg */ 246919eb475SMika Westerberg offset = community->padcfglock_offset + padgrp->reg_num * 8; 2477981c001SMika Westerberg value = readl(community->regs + offset); 248919eb475SMika Westerberg if (value & BIT(gpp_offset)) 2497981c001SMika Westerberg return true; 2507981c001SMika Westerberg 251919eb475SMika Westerberg offset = community->padcfglock_offset + 4 + padgrp->reg_num * 8; 2527981c001SMika Westerberg value = readl(community->regs + offset); 253919eb475SMika Westerberg if (value & BIT(gpp_offset)) 2547981c001SMika Westerberg return true; 2557981c001SMika Westerberg 2567981c001SMika Westerberg return false; 2577981c001SMika Westerberg } 2587981c001SMika Westerberg 2597981c001SMika Westerberg static bool intel_pad_usable(struct intel_pinctrl *pctrl, unsigned pin) 2607981c001SMika Westerberg { 2617981c001SMika Westerberg return intel_pad_owned_by_host(pctrl, pin) && 2627981c001SMika Westerberg !intel_pad_locked(pctrl, pin); 2637981c001SMika Westerberg } 2647981c001SMika Westerberg 2657981c001SMika Westerberg static int intel_get_groups_count(struct pinctrl_dev *pctldev) 2667981c001SMika Westerberg { 2677981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2687981c001SMika Westerberg 2697981c001SMika Westerberg return pctrl->soc->ngroups; 2707981c001SMika Westerberg } 2717981c001SMika Westerberg 2727981c001SMika Westerberg static const char *intel_get_group_name(struct pinctrl_dev *pctldev, 2737981c001SMika Westerberg unsigned group) 2747981c001SMika Westerberg { 2757981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2767981c001SMika Westerberg 2777981c001SMika Westerberg return pctrl->soc->groups[group].name; 2787981c001SMika Westerberg } 2797981c001SMika Westerberg 2807981c001SMika Westerberg static int intel_get_group_pins(struct pinctrl_dev *pctldev, unsigned group, 2817981c001SMika Westerberg const unsigned **pins, unsigned *npins) 2827981c001SMika Westerberg { 2837981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2847981c001SMika Westerberg 2857981c001SMika Westerberg *pins = pctrl->soc->groups[group].pins; 2867981c001SMika Westerberg *npins = pctrl->soc->groups[group].npins; 2877981c001SMika Westerberg return 0; 2887981c001SMika Westerberg } 2897981c001SMika Westerberg 2907981c001SMika Westerberg static void intel_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s, 2917981c001SMika Westerberg unsigned pin) 2927981c001SMika Westerberg { 2937981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 294e57725eaSMika Westerberg void __iomem *padcfg; 2957981c001SMika Westerberg u32 cfg0, cfg1, mode; 2967981c001SMika Westerberg bool locked, acpi; 2977981c001SMika Westerberg 2987981c001SMika Westerberg if (!intel_pad_owned_by_host(pctrl, pin)) { 2997981c001SMika Westerberg seq_puts(s, "not available"); 3007981c001SMika Westerberg return; 3017981c001SMika Westerberg } 3027981c001SMika Westerberg 3037981c001SMika Westerberg cfg0 = readl(intel_get_padcfg(pctrl, pin, PADCFG0)); 3047981c001SMika Westerberg cfg1 = readl(intel_get_padcfg(pctrl, pin, PADCFG1)); 3057981c001SMika Westerberg 3067981c001SMika Westerberg mode = (cfg0 & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT; 3077981c001SMika Westerberg if (!mode) 3087981c001SMika Westerberg seq_puts(s, "GPIO "); 3097981c001SMika Westerberg else 3107981c001SMika Westerberg seq_printf(s, "mode %d ", mode); 3117981c001SMika Westerberg 3127981c001SMika Westerberg seq_printf(s, "0x%08x 0x%08x", cfg0, cfg1); 3137981c001SMika Westerberg 314e57725eaSMika Westerberg /* Dump the additional PADCFG registers if available */ 315e57725eaSMika Westerberg padcfg = intel_get_padcfg(pctrl, pin, PADCFG2); 316e57725eaSMika Westerberg if (padcfg) 317e57725eaSMika Westerberg seq_printf(s, " 0x%08x", readl(padcfg)); 318e57725eaSMika Westerberg 3197981c001SMika Westerberg locked = intel_pad_locked(pctrl, pin); 3204341e8a5SMika Westerberg acpi = intel_pad_acpi_mode(pctrl, pin); 3217981c001SMika Westerberg 3227981c001SMika Westerberg if (locked || acpi) { 3237981c001SMika Westerberg seq_puts(s, " ["); 3247981c001SMika Westerberg if (locked) { 3257981c001SMika Westerberg seq_puts(s, "LOCKED"); 3267981c001SMika Westerberg if (acpi) 3277981c001SMika Westerberg seq_puts(s, ", "); 3287981c001SMika Westerberg } 3297981c001SMika Westerberg if (acpi) 3307981c001SMika Westerberg seq_puts(s, "ACPI"); 3317981c001SMika Westerberg seq_puts(s, "]"); 3327981c001SMika Westerberg } 3337981c001SMika Westerberg } 3347981c001SMika Westerberg 3357981c001SMika Westerberg static const struct pinctrl_ops intel_pinctrl_ops = { 3367981c001SMika Westerberg .get_groups_count = intel_get_groups_count, 3377981c001SMika Westerberg .get_group_name = intel_get_group_name, 3387981c001SMika Westerberg .get_group_pins = intel_get_group_pins, 3397981c001SMika Westerberg .pin_dbg_show = intel_pin_dbg_show, 3407981c001SMika Westerberg }; 3417981c001SMika Westerberg 3427981c001SMika Westerberg static int intel_get_functions_count(struct pinctrl_dev *pctldev) 3437981c001SMika Westerberg { 3447981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3457981c001SMika Westerberg 3467981c001SMika Westerberg return pctrl->soc->nfunctions; 3477981c001SMika Westerberg } 3487981c001SMika Westerberg 3497981c001SMika Westerberg static const char *intel_get_function_name(struct pinctrl_dev *pctldev, 3507981c001SMika Westerberg unsigned function) 3517981c001SMika Westerberg { 3527981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3537981c001SMika Westerberg 3547981c001SMika Westerberg return pctrl->soc->functions[function].name; 3557981c001SMika Westerberg } 3567981c001SMika Westerberg 3577981c001SMika Westerberg static int intel_get_function_groups(struct pinctrl_dev *pctldev, 3587981c001SMika Westerberg unsigned function, 3597981c001SMika Westerberg const char * const **groups, 3607981c001SMika Westerberg unsigned * const ngroups) 3617981c001SMika Westerberg { 3627981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3637981c001SMika Westerberg 3647981c001SMika Westerberg *groups = pctrl->soc->functions[function].groups; 3657981c001SMika Westerberg *ngroups = pctrl->soc->functions[function].ngroups; 3667981c001SMika Westerberg return 0; 3677981c001SMika Westerberg } 3687981c001SMika Westerberg 3697981c001SMika Westerberg static int intel_pinmux_set_mux(struct pinctrl_dev *pctldev, unsigned function, 3707981c001SMika Westerberg unsigned group) 3717981c001SMika Westerberg { 3727981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3737981c001SMika Westerberg const struct intel_pingroup *grp = &pctrl->soc->groups[group]; 3747981c001SMika Westerberg unsigned long flags; 3757981c001SMika Westerberg int i; 3767981c001SMika Westerberg 37727d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 3787981c001SMika Westerberg 3797981c001SMika Westerberg /* 3807981c001SMika Westerberg * All pins in the groups needs to be accessible and writable 3817981c001SMika Westerberg * before we can enable the mux for this group. 3827981c001SMika Westerberg */ 3837981c001SMika Westerberg for (i = 0; i < grp->npins; i++) { 3847981c001SMika Westerberg if (!intel_pad_usable(pctrl, grp->pins[i])) { 38527d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 3867981c001SMika Westerberg return -EBUSY; 3877981c001SMika Westerberg } 3887981c001SMika Westerberg } 3897981c001SMika Westerberg 3907981c001SMika Westerberg /* Now enable the mux setting for each pin in the group */ 3917981c001SMika Westerberg for (i = 0; i < grp->npins; i++) { 3927981c001SMika Westerberg void __iomem *padcfg0; 3937981c001SMika Westerberg u32 value; 3947981c001SMika Westerberg 3957981c001SMika Westerberg padcfg0 = intel_get_padcfg(pctrl, grp->pins[i], PADCFG0); 3967981c001SMika Westerberg value = readl(padcfg0); 3977981c001SMika Westerberg 3987981c001SMika Westerberg value &= ~PADCFG0_PMODE_MASK; 3991f6b419bSMika Westerberg 4001f6b419bSMika Westerberg if (grp->modes) 4011f6b419bSMika Westerberg value |= grp->modes[i] << PADCFG0_PMODE_SHIFT; 4021f6b419bSMika Westerberg else 4037981c001SMika Westerberg value |= grp->mode << PADCFG0_PMODE_SHIFT; 4047981c001SMika Westerberg 4057981c001SMika Westerberg writel(value, padcfg0); 4067981c001SMika Westerberg } 4077981c001SMika Westerberg 40827d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4097981c001SMika Westerberg 4107981c001SMika Westerberg return 0; 4117981c001SMika Westerberg } 4127981c001SMika Westerberg 41317fab473SAndy Shevchenko static void __intel_gpio_set_direction(void __iomem *padcfg0, bool input) 41417fab473SAndy Shevchenko { 41517fab473SAndy Shevchenko u32 value; 41617fab473SAndy Shevchenko 41717fab473SAndy Shevchenko value = readl(padcfg0); 41817fab473SAndy Shevchenko if (input) { 41917fab473SAndy Shevchenko value &= ~PADCFG0_GPIORXDIS; 42017fab473SAndy Shevchenko value |= PADCFG0_GPIOTXDIS; 42117fab473SAndy Shevchenko } else { 42217fab473SAndy Shevchenko value &= ~PADCFG0_GPIOTXDIS; 42317fab473SAndy Shevchenko value |= PADCFG0_GPIORXDIS; 42417fab473SAndy Shevchenko } 42517fab473SAndy Shevchenko writel(value, padcfg0); 42617fab473SAndy Shevchenko } 42717fab473SAndy Shevchenko 4287981c001SMika Westerberg static int intel_gpio_request_enable(struct pinctrl_dev *pctldev, 4297981c001SMika Westerberg struct pinctrl_gpio_range *range, 4307981c001SMika Westerberg unsigned pin) 4317981c001SMika Westerberg { 4327981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 4337981c001SMika Westerberg void __iomem *padcfg0; 4347981c001SMika Westerberg unsigned long flags; 4357981c001SMika Westerberg u32 value; 4367981c001SMika Westerberg 43727d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 4387981c001SMika Westerberg 4397981c001SMika Westerberg if (!intel_pad_usable(pctrl, pin)) { 44027d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4417981c001SMika Westerberg return -EBUSY; 4427981c001SMika Westerberg } 4437981c001SMika Westerberg 4447981c001SMika Westerberg padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 4457981c001SMika Westerberg /* Put the pad into GPIO mode */ 4467981c001SMika Westerberg value = readl(padcfg0) & ~PADCFG0_PMODE_MASK; 4477981c001SMika Westerberg /* Disable SCI/SMI/NMI generation */ 4487981c001SMika Westerberg value &= ~(PADCFG0_GPIROUTIOXAPIC | PADCFG0_GPIROUTSCI); 4497981c001SMika Westerberg value &= ~(PADCFG0_GPIROUTSMI | PADCFG0_GPIROUTNMI); 4507981c001SMika Westerberg writel(value, padcfg0); 4517981c001SMika Westerberg 45217fab473SAndy Shevchenko /* Disable TX buffer and enable RX (this will be input) */ 45317fab473SAndy Shevchenko __intel_gpio_set_direction(padcfg0, true); 45417fab473SAndy Shevchenko 45527d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4567981c001SMika Westerberg 4577981c001SMika Westerberg return 0; 4587981c001SMika Westerberg } 4597981c001SMika Westerberg 4607981c001SMika Westerberg static int intel_gpio_set_direction(struct pinctrl_dev *pctldev, 4617981c001SMika Westerberg struct pinctrl_gpio_range *range, 4627981c001SMika Westerberg unsigned pin, bool input) 4637981c001SMika Westerberg { 4647981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 4657981c001SMika Westerberg void __iomem *padcfg0; 4667981c001SMika Westerberg unsigned long flags; 4677981c001SMika Westerberg 46827d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 4697981c001SMika Westerberg 4707981c001SMika Westerberg padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 47117fab473SAndy Shevchenko __intel_gpio_set_direction(padcfg0, input); 4727981c001SMika Westerberg 47327d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4747981c001SMika Westerberg 4757981c001SMika Westerberg return 0; 4767981c001SMika Westerberg } 4777981c001SMika Westerberg 4787981c001SMika Westerberg static const struct pinmux_ops intel_pinmux_ops = { 4797981c001SMika Westerberg .get_functions_count = intel_get_functions_count, 4807981c001SMika Westerberg .get_function_name = intel_get_function_name, 4817981c001SMika Westerberg .get_function_groups = intel_get_function_groups, 4827981c001SMika Westerberg .set_mux = intel_pinmux_set_mux, 4837981c001SMika Westerberg .gpio_request_enable = intel_gpio_request_enable, 4847981c001SMika Westerberg .gpio_set_direction = intel_gpio_set_direction, 4857981c001SMika Westerberg }; 4867981c001SMika Westerberg 4877981c001SMika Westerberg static int intel_config_get(struct pinctrl_dev *pctldev, unsigned pin, 4887981c001SMika Westerberg unsigned long *config) 4897981c001SMika Westerberg { 4907981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 4917981c001SMika Westerberg enum pin_config_param param = pinconf_to_config_param(*config); 49204cc058fSMika Westerberg const struct intel_community *community; 4937981c001SMika Westerberg u32 value, term; 494e57725eaSMika Westerberg u32 arg = 0; 4957981c001SMika Westerberg 4967981c001SMika Westerberg if (!intel_pad_owned_by_host(pctrl, pin)) 4977981c001SMika Westerberg return -ENOTSUPP; 4987981c001SMika Westerberg 49904cc058fSMika Westerberg community = intel_get_community(pctrl, pin); 5007981c001SMika Westerberg value = readl(intel_get_padcfg(pctrl, pin, PADCFG1)); 5017981c001SMika Westerberg term = (value & PADCFG1_TERM_MASK) >> PADCFG1_TERM_SHIFT; 5027981c001SMika Westerberg 5037981c001SMika Westerberg switch (param) { 5047981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 5057981c001SMika Westerberg if (term) 5067981c001SMika Westerberg return -EINVAL; 5077981c001SMika Westerberg break; 5087981c001SMika Westerberg 5097981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 5107981c001SMika Westerberg if (!term || !(value & PADCFG1_TERM_UP)) 5117981c001SMika Westerberg return -EINVAL; 5127981c001SMika Westerberg 5137981c001SMika Westerberg switch (term) { 5147981c001SMika Westerberg case PADCFG1_TERM_1K: 5157981c001SMika Westerberg arg = 1000; 5167981c001SMika Westerberg break; 5177981c001SMika Westerberg case PADCFG1_TERM_2K: 5187981c001SMika Westerberg arg = 2000; 5197981c001SMika Westerberg break; 5207981c001SMika Westerberg case PADCFG1_TERM_5K: 5217981c001SMika Westerberg arg = 5000; 5227981c001SMika Westerberg break; 5237981c001SMika Westerberg case PADCFG1_TERM_20K: 5247981c001SMika Westerberg arg = 20000; 5257981c001SMika Westerberg break; 5267981c001SMika Westerberg } 5277981c001SMika Westerberg 5287981c001SMika Westerberg break; 5297981c001SMika Westerberg 5307981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 5317981c001SMika Westerberg if (!term || value & PADCFG1_TERM_UP) 5327981c001SMika Westerberg return -EINVAL; 5337981c001SMika Westerberg 5347981c001SMika Westerberg switch (term) { 53504cc058fSMika Westerberg case PADCFG1_TERM_1K: 53604cc058fSMika Westerberg if (!(community->features & PINCTRL_FEATURE_1K_PD)) 53704cc058fSMika Westerberg return -EINVAL; 53804cc058fSMika Westerberg arg = 1000; 53904cc058fSMika Westerberg break; 5407981c001SMika Westerberg case PADCFG1_TERM_5K: 5417981c001SMika Westerberg arg = 5000; 5427981c001SMika Westerberg break; 5437981c001SMika Westerberg case PADCFG1_TERM_20K: 5447981c001SMika Westerberg arg = 20000; 5457981c001SMika Westerberg break; 5467981c001SMika Westerberg } 5477981c001SMika Westerberg 5487981c001SMika Westerberg break; 5497981c001SMika Westerberg 550e57725eaSMika Westerberg case PIN_CONFIG_INPUT_DEBOUNCE: { 551e57725eaSMika Westerberg void __iomem *padcfg2; 552e57725eaSMika Westerberg u32 v; 553e57725eaSMika Westerberg 554e57725eaSMika Westerberg padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2); 555e57725eaSMika Westerberg if (!padcfg2) 556e57725eaSMika Westerberg return -ENOTSUPP; 557e57725eaSMika Westerberg 558e57725eaSMika Westerberg v = readl(padcfg2); 559e57725eaSMika Westerberg if (!(v & PADCFG2_DEBEN)) 560e57725eaSMika Westerberg return -EINVAL; 561e57725eaSMika Westerberg 562e57725eaSMika Westerberg v = (v & PADCFG2_DEBOUNCE_MASK) >> PADCFG2_DEBOUNCE_SHIFT; 563e57725eaSMika Westerberg arg = BIT(v) * DEBOUNCE_PERIOD / 1000; 564e57725eaSMika Westerberg 565e57725eaSMika Westerberg break; 566e57725eaSMika Westerberg } 567e57725eaSMika Westerberg 5687981c001SMika Westerberg default: 5697981c001SMika Westerberg return -ENOTSUPP; 5707981c001SMika Westerberg } 5717981c001SMika Westerberg 5727981c001SMika Westerberg *config = pinconf_to_config_packed(param, arg); 5737981c001SMika Westerberg return 0; 5747981c001SMika Westerberg } 5757981c001SMika Westerberg 5767981c001SMika Westerberg static int intel_config_set_pull(struct intel_pinctrl *pctrl, unsigned pin, 5777981c001SMika Westerberg unsigned long config) 5787981c001SMika Westerberg { 5797981c001SMika Westerberg unsigned param = pinconf_to_config_param(config); 5807981c001SMika Westerberg unsigned arg = pinconf_to_config_argument(config); 58104cc058fSMika Westerberg const struct intel_community *community; 5827981c001SMika Westerberg void __iomem *padcfg1; 5837981c001SMika Westerberg unsigned long flags; 5847981c001SMika Westerberg int ret = 0; 5857981c001SMika Westerberg u32 value; 5867981c001SMika Westerberg 58727d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 5887981c001SMika Westerberg 58904cc058fSMika Westerberg community = intel_get_community(pctrl, pin); 5907981c001SMika Westerberg padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1); 5917981c001SMika Westerberg value = readl(padcfg1); 5927981c001SMika Westerberg 5937981c001SMika Westerberg switch (param) { 5947981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 5957981c001SMika Westerberg value &= ~(PADCFG1_TERM_MASK | PADCFG1_TERM_UP); 5967981c001SMika Westerberg break; 5977981c001SMika Westerberg 5987981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 5997981c001SMika Westerberg value &= ~PADCFG1_TERM_MASK; 6007981c001SMika Westerberg 6017981c001SMika Westerberg value |= PADCFG1_TERM_UP; 6027981c001SMika Westerberg 6037981c001SMika Westerberg switch (arg) { 6047981c001SMika Westerberg case 20000: 6057981c001SMika Westerberg value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT; 6067981c001SMika Westerberg break; 6077981c001SMika Westerberg case 5000: 6087981c001SMika Westerberg value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT; 6097981c001SMika Westerberg break; 6107981c001SMika Westerberg case 2000: 6117981c001SMika Westerberg value |= PADCFG1_TERM_2K << PADCFG1_TERM_SHIFT; 6127981c001SMika Westerberg break; 6137981c001SMika Westerberg case 1000: 6147981c001SMika Westerberg value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT; 6157981c001SMika Westerberg break; 6167981c001SMika Westerberg default: 6177981c001SMika Westerberg ret = -EINVAL; 6187981c001SMika Westerberg } 6197981c001SMika Westerberg 6207981c001SMika Westerberg break; 6217981c001SMika Westerberg 6227981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 6237981c001SMika Westerberg value &= ~(PADCFG1_TERM_UP | PADCFG1_TERM_MASK); 6247981c001SMika Westerberg 6257981c001SMika Westerberg switch (arg) { 6267981c001SMika Westerberg case 20000: 6277981c001SMika Westerberg value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT; 6287981c001SMika Westerberg break; 6297981c001SMika Westerberg case 5000: 6307981c001SMika Westerberg value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT; 6317981c001SMika Westerberg break; 63204cc058fSMika Westerberg case 1000: 633aa1dd80fSDan Carpenter if (!(community->features & PINCTRL_FEATURE_1K_PD)) { 634aa1dd80fSDan Carpenter ret = -EINVAL; 635aa1dd80fSDan Carpenter break; 636aa1dd80fSDan Carpenter } 63704cc058fSMika Westerberg value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT; 63804cc058fSMika Westerberg break; 6397981c001SMika Westerberg default: 6407981c001SMika Westerberg ret = -EINVAL; 6417981c001SMika Westerberg } 6427981c001SMika Westerberg 6437981c001SMika Westerberg break; 6447981c001SMika Westerberg } 6457981c001SMika Westerberg 6467981c001SMika Westerberg if (!ret) 6477981c001SMika Westerberg writel(value, padcfg1); 6487981c001SMika Westerberg 64927d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 6507981c001SMika Westerberg 6517981c001SMika Westerberg return ret; 6527981c001SMika Westerberg } 6537981c001SMika Westerberg 654e57725eaSMika Westerberg static int intel_config_set_debounce(struct intel_pinctrl *pctrl, unsigned pin, 655e57725eaSMika Westerberg unsigned debounce) 656e57725eaSMika Westerberg { 657e57725eaSMika Westerberg void __iomem *padcfg0, *padcfg2; 658e57725eaSMika Westerberg unsigned long flags; 659e57725eaSMika Westerberg u32 value0, value2; 660e57725eaSMika Westerberg int ret = 0; 661e57725eaSMika Westerberg 662e57725eaSMika Westerberg padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2); 663e57725eaSMika Westerberg if (!padcfg2) 664e57725eaSMika Westerberg return -ENOTSUPP; 665e57725eaSMika Westerberg 666e57725eaSMika Westerberg padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 667e57725eaSMika Westerberg 668e57725eaSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 669e57725eaSMika Westerberg 670e57725eaSMika Westerberg value0 = readl(padcfg0); 671e57725eaSMika Westerberg value2 = readl(padcfg2); 672e57725eaSMika Westerberg 673e57725eaSMika Westerberg /* Disable glitch filter and debouncer */ 674e57725eaSMika Westerberg value0 &= ~PADCFG0_PREGFRXSEL; 675e57725eaSMika Westerberg value2 &= ~(PADCFG2_DEBEN | PADCFG2_DEBOUNCE_MASK); 676e57725eaSMika Westerberg 677e57725eaSMika Westerberg if (debounce) { 678e57725eaSMika Westerberg unsigned long v; 679e57725eaSMika Westerberg 680e57725eaSMika Westerberg v = order_base_2(debounce * 1000 / DEBOUNCE_PERIOD); 681e57725eaSMika Westerberg if (v < 3 || v > 15) { 682e57725eaSMika Westerberg ret = -EINVAL; 683e57725eaSMika Westerberg goto exit_unlock; 684e57725eaSMika Westerberg } else { 685e57725eaSMika Westerberg /* Enable glitch filter and debouncer */ 686e57725eaSMika Westerberg value0 |= PADCFG0_PREGFRXSEL; 687e57725eaSMika Westerberg value2 |= v << PADCFG2_DEBOUNCE_SHIFT; 688e57725eaSMika Westerberg value2 |= PADCFG2_DEBEN; 689e57725eaSMika Westerberg } 690e57725eaSMika Westerberg } 691e57725eaSMika Westerberg 692e57725eaSMika Westerberg writel(value0, padcfg0); 693e57725eaSMika Westerberg writel(value2, padcfg2); 694e57725eaSMika Westerberg 695e57725eaSMika Westerberg exit_unlock: 696e57725eaSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 697e57725eaSMika Westerberg 698e57725eaSMika Westerberg return ret; 699e57725eaSMika Westerberg } 700e57725eaSMika Westerberg 7017981c001SMika Westerberg static int intel_config_set(struct pinctrl_dev *pctldev, unsigned pin, 7027981c001SMika Westerberg unsigned long *configs, unsigned nconfigs) 7037981c001SMika Westerberg { 7047981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 7057981c001SMika Westerberg int i, ret; 7067981c001SMika Westerberg 7077981c001SMika Westerberg if (!intel_pad_usable(pctrl, pin)) 7087981c001SMika Westerberg return -ENOTSUPP; 7097981c001SMika Westerberg 7107981c001SMika Westerberg for (i = 0; i < nconfigs; i++) { 7117981c001SMika Westerberg switch (pinconf_to_config_param(configs[i])) { 7127981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 7137981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 7147981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 7157981c001SMika Westerberg ret = intel_config_set_pull(pctrl, pin, configs[i]); 7167981c001SMika Westerberg if (ret) 7177981c001SMika Westerberg return ret; 7187981c001SMika Westerberg break; 7197981c001SMika Westerberg 720e57725eaSMika Westerberg case PIN_CONFIG_INPUT_DEBOUNCE: 721e57725eaSMika Westerberg ret = intel_config_set_debounce(pctrl, pin, 722e57725eaSMika Westerberg pinconf_to_config_argument(configs[i])); 723e57725eaSMika Westerberg if (ret) 724e57725eaSMika Westerberg return ret; 725e57725eaSMika Westerberg break; 726e57725eaSMika Westerberg 7277981c001SMika Westerberg default: 7287981c001SMika Westerberg return -ENOTSUPP; 7297981c001SMika Westerberg } 7307981c001SMika Westerberg } 7317981c001SMika Westerberg 7327981c001SMika Westerberg return 0; 7337981c001SMika Westerberg } 7347981c001SMika Westerberg 7357981c001SMika Westerberg static const struct pinconf_ops intel_pinconf_ops = { 7367981c001SMika Westerberg .is_generic = true, 7377981c001SMika Westerberg .pin_config_get = intel_config_get, 7387981c001SMika Westerberg .pin_config_set = intel_config_set, 7397981c001SMika Westerberg }; 7407981c001SMika Westerberg 7417981c001SMika Westerberg static const struct pinctrl_desc intel_pinctrl_desc = { 7427981c001SMika Westerberg .pctlops = &intel_pinctrl_ops, 7437981c001SMika Westerberg .pmxops = &intel_pinmux_ops, 7447981c001SMika Westerberg .confops = &intel_pinconf_ops, 7457981c001SMika Westerberg .owner = THIS_MODULE, 7467981c001SMika Westerberg }; 7477981c001SMika Westerberg 7487981c001SMika Westerberg static int intel_gpio_get(struct gpio_chip *chip, unsigned offset) 7497981c001SMika Westerberg { 750acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(chip); 7517981c001SMika Westerberg void __iomem *reg; 752d68b42e3SAndy Shevchenko u32 padcfg0; 7537981c001SMika Westerberg 7547981c001SMika Westerberg reg = intel_get_padcfg(pctrl, offset, PADCFG0); 7557981c001SMika Westerberg if (!reg) 7567981c001SMika Westerberg return -EINVAL; 7577981c001SMika Westerberg 758d68b42e3SAndy Shevchenko padcfg0 = readl(reg); 759d68b42e3SAndy Shevchenko if (!(padcfg0 & PADCFG0_GPIOTXDIS)) 760d68b42e3SAndy Shevchenko return !!(padcfg0 & PADCFG0_GPIOTXSTATE); 761d68b42e3SAndy Shevchenko 762d68b42e3SAndy Shevchenko return !!(padcfg0 & PADCFG0_GPIORXSTATE); 7637981c001SMika Westerberg } 7647981c001SMika Westerberg 7657981c001SMika Westerberg static void intel_gpio_set(struct gpio_chip *chip, unsigned offset, int value) 7667981c001SMika Westerberg { 767acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(chip); 76885461377SAndy Shevchenko unsigned long flags; 7697981c001SMika Westerberg void __iomem *reg; 77085461377SAndy Shevchenko u32 padcfg0; 7717981c001SMika Westerberg 7727981c001SMika Westerberg reg = intel_get_padcfg(pctrl, offset, PADCFG0); 77385461377SAndy Shevchenko if (!reg) 77485461377SAndy Shevchenko return; 7757981c001SMika Westerberg 77627d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 7777981c001SMika Westerberg padcfg0 = readl(reg); 7787981c001SMika Westerberg if (value) 7797981c001SMika Westerberg padcfg0 |= PADCFG0_GPIOTXSTATE; 7807981c001SMika Westerberg else 7817981c001SMika Westerberg padcfg0 &= ~PADCFG0_GPIOTXSTATE; 7827981c001SMika Westerberg writel(padcfg0, reg); 78327d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 7847981c001SMika Westerberg } 7857981c001SMika Westerberg 7867981c001SMika Westerberg static int intel_gpio_direction_input(struct gpio_chip *chip, unsigned offset) 7877981c001SMika Westerberg { 7887981c001SMika Westerberg return pinctrl_gpio_direction_input(chip->base + offset); 7897981c001SMika Westerberg } 7907981c001SMika Westerberg 7917981c001SMika Westerberg static int intel_gpio_direction_output(struct gpio_chip *chip, unsigned offset, 7927981c001SMika Westerberg int value) 7937981c001SMika Westerberg { 7947981c001SMika Westerberg intel_gpio_set(chip, offset, value); 7957981c001SMika Westerberg return pinctrl_gpio_direction_output(chip->base + offset); 7967981c001SMika Westerberg } 7977981c001SMika Westerberg 7987981c001SMika Westerberg static const struct gpio_chip intel_gpio_chip = { 7997981c001SMika Westerberg .owner = THIS_MODULE, 80098c85d58SJonas Gorski .request = gpiochip_generic_request, 80198c85d58SJonas Gorski .free = gpiochip_generic_free, 8027981c001SMika Westerberg .direction_input = intel_gpio_direction_input, 8037981c001SMika Westerberg .direction_output = intel_gpio_direction_output, 8047981c001SMika Westerberg .get = intel_gpio_get, 8057981c001SMika Westerberg .set = intel_gpio_set, 806e57725eaSMika Westerberg .set_config = gpiochip_generic_config, 8077981c001SMika Westerberg }; 8087981c001SMika Westerberg 809*a60eac32SMika Westerberg /** 810*a60eac32SMika Westerberg * intel_gpio_to_pin() - Translate from GPIO offset to pin number 811*a60eac32SMika Westerberg * @pctrl: Pinctrl structure 812*a60eac32SMika Westerberg * @offset: GPIO offset from gpiolib 813*a60eac32SMika Westerberg * @commmunity: Community is filled here if not %NULL 814*a60eac32SMika Westerberg * @padgrp: Pad group is filled here if not %NULL 815*a60eac32SMika Westerberg * 816*a60eac32SMika Westerberg * When coming through gpiolib irqchip, the GPIO offset is not 817*a60eac32SMika Westerberg * automatically translated to pinctrl pin number. This function can be 818*a60eac32SMika Westerberg * used to find out the corresponding pinctrl pin. 819*a60eac32SMika Westerberg */ 820*a60eac32SMika Westerberg static int intel_gpio_to_pin(struct intel_pinctrl *pctrl, unsigned offset, 821*a60eac32SMika Westerberg const struct intel_community **community, 822*a60eac32SMika Westerberg const struct intel_padgroup **padgrp) 823*a60eac32SMika Westerberg { 824*a60eac32SMika Westerberg int i; 825*a60eac32SMika Westerberg 826*a60eac32SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 827*a60eac32SMika Westerberg const struct intel_community *comm = &pctrl->communities[i]; 828*a60eac32SMika Westerberg int j; 829*a60eac32SMika Westerberg 830*a60eac32SMika Westerberg for (j = 0; j < comm->ngpps; j++) { 831*a60eac32SMika Westerberg const struct intel_padgroup *pgrp = &comm->gpps[j]; 832*a60eac32SMika Westerberg 833*a60eac32SMika Westerberg if (pgrp->gpio_base < 0) 834*a60eac32SMika Westerberg continue; 835*a60eac32SMika Westerberg 836*a60eac32SMika Westerberg if (offset >= pgrp->gpio_base && 837*a60eac32SMika Westerberg offset < pgrp->gpio_base + pgrp->size) { 838*a60eac32SMika Westerberg int pin; 839*a60eac32SMika Westerberg 840*a60eac32SMika Westerberg pin = pgrp->base + offset - pgrp->gpio_base; 841*a60eac32SMika Westerberg if (community) 842*a60eac32SMika Westerberg *community = comm; 843*a60eac32SMika Westerberg if (padgrp) 844*a60eac32SMika Westerberg *padgrp = pgrp; 845*a60eac32SMika Westerberg 846*a60eac32SMika Westerberg return pin; 847*a60eac32SMika Westerberg } 848*a60eac32SMika Westerberg } 849*a60eac32SMika Westerberg } 850*a60eac32SMika Westerberg 851*a60eac32SMika Westerberg return -EINVAL; 852*a60eac32SMika Westerberg } 853*a60eac32SMika Westerberg 8547981c001SMika Westerberg static void intel_gpio_irq_ack(struct irq_data *d) 8557981c001SMika Westerberg { 8567981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 857acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 8587981c001SMika Westerberg const struct intel_community *community; 859919eb475SMika Westerberg const struct intel_padgroup *padgrp; 860*a60eac32SMika Westerberg int pin; 8617981c001SMika Westerberg 862*a60eac32SMika Westerberg pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp); 863*a60eac32SMika Westerberg if (pin >= 0) { 864*a60eac32SMika Westerberg unsigned gpp, gpp_offset, is_offset; 865919eb475SMika Westerberg 866919eb475SMika Westerberg gpp = padgrp->reg_num; 867919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 868cf769bd8SMika Westerberg is_offset = community->is_offset + gpp * 4; 869919eb475SMika Westerberg 870919eb475SMika Westerberg raw_spin_lock(&pctrl->lock); 871cf769bd8SMika Westerberg writel(BIT(gpp_offset), community->regs + is_offset); 87227d9098cSMika Westerberg raw_spin_unlock(&pctrl->lock); 8737981c001SMika Westerberg } 874919eb475SMika Westerberg } 8757981c001SMika Westerberg 876a939bb57SQi Zheng static void intel_gpio_irq_enable(struct irq_data *d) 877a939bb57SQi Zheng { 878a939bb57SQi Zheng struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 879a939bb57SQi Zheng struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 880a939bb57SQi Zheng const struct intel_community *community; 881919eb475SMika Westerberg const struct intel_padgroup *padgrp; 882*a60eac32SMika Westerberg int pin; 883*a60eac32SMika Westerberg 884*a60eac32SMika Westerberg pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp); 885*a60eac32SMika Westerberg if (pin >= 0) { 886cf769bd8SMika Westerberg unsigned gpp, gpp_offset, is_offset; 887919eb475SMika Westerberg unsigned long flags; 888a939bb57SQi Zheng u32 value; 889a939bb57SQi Zheng 890919eb475SMika Westerberg gpp = padgrp->reg_num; 891919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 892cf769bd8SMika Westerberg is_offset = community->is_offset + gpp * 4; 893919eb475SMika Westerberg 894919eb475SMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 895a939bb57SQi Zheng /* Clear interrupt status first to avoid unexpected interrupt */ 896cf769bd8SMika Westerberg writel(BIT(gpp_offset), community->regs + is_offset); 897a939bb57SQi Zheng 898a939bb57SQi Zheng value = readl(community->regs + community->ie_offset + gpp * 4); 899a939bb57SQi Zheng value |= BIT(gpp_offset); 900a939bb57SQi Zheng writel(value, community->regs + community->ie_offset + gpp * 4); 90127d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 902a939bb57SQi Zheng } 903919eb475SMika Westerberg } 904a939bb57SQi Zheng 9057981c001SMika Westerberg static void intel_gpio_irq_mask_unmask(struct irq_data *d, bool mask) 9067981c001SMika Westerberg { 9077981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 908acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 9097981c001SMika Westerberg const struct intel_community *community; 910919eb475SMika Westerberg const struct intel_padgroup *padgrp; 911*a60eac32SMika Westerberg int pin; 912*a60eac32SMika Westerberg 913*a60eac32SMika Westerberg pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp); 914*a60eac32SMika Westerberg if (pin >= 0) { 915919eb475SMika Westerberg unsigned gpp, gpp_offset; 916919eb475SMika Westerberg unsigned long flags; 9177981c001SMika Westerberg void __iomem *reg; 9187981c001SMika Westerberg u32 value; 9197981c001SMika Westerberg 920919eb475SMika Westerberg gpp = padgrp->reg_num; 921919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 922919eb475SMika Westerberg 9237981c001SMika Westerberg reg = community->regs + community->ie_offset + gpp * 4; 924919eb475SMika Westerberg 925919eb475SMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 9267981c001SMika Westerberg value = readl(reg); 9277981c001SMika Westerberg if (mask) 9287981c001SMika Westerberg value &= ~BIT(gpp_offset); 9297981c001SMika Westerberg else 9307981c001SMika Westerberg value |= BIT(gpp_offset); 9317981c001SMika Westerberg writel(value, reg); 93227d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 9337981c001SMika Westerberg } 934919eb475SMika Westerberg } 9357981c001SMika Westerberg 9367981c001SMika Westerberg static void intel_gpio_irq_mask(struct irq_data *d) 9377981c001SMika Westerberg { 9387981c001SMika Westerberg intel_gpio_irq_mask_unmask(d, true); 9397981c001SMika Westerberg } 9407981c001SMika Westerberg 9417981c001SMika Westerberg static void intel_gpio_irq_unmask(struct irq_data *d) 9427981c001SMika Westerberg { 9437981c001SMika Westerberg intel_gpio_irq_mask_unmask(d, false); 9447981c001SMika Westerberg } 9457981c001SMika Westerberg 9467981c001SMika Westerberg static int intel_gpio_irq_type(struct irq_data *d, unsigned type) 9477981c001SMika Westerberg { 9487981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 949acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 950*a60eac32SMika Westerberg unsigned pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL); 9517981c001SMika Westerberg unsigned long flags; 9527981c001SMika Westerberg void __iomem *reg; 9537981c001SMika Westerberg u32 value; 9547981c001SMika Westerberg 9557981c001SMika Westerberg reg = intel_get_padcfg(pctrl, pin, PADCFG0); 9567981c001SMika Westerberg if (!reg) 9577981c001SMika Westerberg return -EINVAL; 9587981c001SMika Westerberg 9594341e8a5SMika Westerberg /* 9604341e8a5SMika Westerberg * If the pin is in ACPI mode it is still usable as a GPIO but it 9614341e8a5SMika Westerberg * cannot be used as IRQ because GPI_IS status bit will not be 9624341e8a5SMika Westerberg * updated by the host controller hardware. 9634341e8a5SMika Westerberg */ 9644341e8a5SMika Westerberg if (intel_pad_acpi_mode(pctrl, pin)) { 9654341e8a5SMika Westerberg dev_warn(pctrl->dev, "pin %u cannot be used as IRQ\n", pin); 9664341e8a5SMika Westerberg return -EPERM; 9674341e8a5SMika Westerberg } 9684341e8a5SMika Westerberg 96927d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 9707981c001SMika Westerberg 9717981c001SMika Westerberg value = readl(reg); 9727981c001SMika Westerberg 9737981c001SMika Westerberg value &= ~(PADCFG0_RXEVCFG_MASK | PADCFG0_RXINV); 9747981c001SMika Westerberg 9757981c001SMika Westerberg if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) { 9767981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE_BOTH << PADCFG0_RXEVCFG_SHIFT; 9777981c001SMika Westerberg } else if (type & IRQ_TYPE_EDGE_FALLING) { 9787981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT; 9797981c001SMika Westerberg value |= PADCFG0_RXINV; 9807981c001SMika Westerberg } else if (type & IRQ_TYPE_EDGE_RISING) { 9817981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT; 982bf380cfaSQipeng Zha } else if (type & IRQ_TYPE_LEVEL_MASK) { 983bf380cfaSQipeng Zha if (type & IRQ_TYPE_LEVEL_LOW) 9847981c001SMika Westerberg value |= PADCFG0_RXINV; 9857981c001SMika Westerberg } else { 9867981c001SMika Westerberg value |= PADCFG0_RXEVCFG_DISABLED << PADCFG0_RXEVCFG_SHIFT; 9877981c001SMika Westerberg } 9887981c001SMika Westerberg 9897981c001SMika Westerberg writel(value, reg); 9907981c001SMika Westerberg 9917981c001SMika Westerberg if (type & IRQ_TYPE_EDGE_BOTH) 992fc756bcdSThomas Gleixner irq_set_handler_locked(d, handle_edge_irq); 9937981c001SMika Westerberg else if (type & IRQ_TYPE_LEVEL_MASK) 994fc756bcdSThomas Gleixner irq_set_handler_locked(d, handle_level_irq); 9957981c001SMika Westerberg 99627d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 9977981c001SMika Westerberg 9987981c001SMika Westerberg return 0; 9997981c001SMika Westerberg } 10007981c001SMika Westerberg 10017981c001SMika Westerberg static int intel_gpio_irq_wake(struct irq_data *d, unsigned int on) 10027981c001SMika Westerberg { 10037981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 1004acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 1005*a60eac32SMika Westerberg unsigned pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL); 10067981c001SMika Westerberg 10077981c001SMika Westerberg if (on) 100801dabe91SNilesh Bacchewar enable_irq_wake(pctrl->irq); 10097981c001SMika Westerberg else 101001dabe91SNilesh Bacchewar disable_irq_wake(pctrl->irq); 10119a520fd9SAndy Shevchenko 10127981c001SMika Westerberg dev_dbg(pctrl->dev, "%sable wake for pin %u\n", on ? "en" : "dis", pin); 10137981c001SMika Westerberg return 0; 10147981c001SMika Westerberg } 10157981c001SMika Westerberg 1016193b40c8SMika Westerberg static irqreturn_t intel_gpio_community_irq_handler(struct intel_pinctrl *pctrl, 10177981c001SMika Westerberg const struct intel_community *community) 10187981c001SMika Westerberg { 1019193b40c8SMika Westerberg struct gpio_chip *gc = &pctrl->chip; 1020193b40c8SMika Westerberg irqreturn_t ret = IRQ_NONE; 10217981c001SMika Westerberg int gpp; 10227981c001SMika Westerberg 10237981c001SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) { 1024919eb475SMika Westerberg const struct intel_padgroup *padgrp = &community->gpps[gpp]; 10257981c001SMika Westerberg unsigned long pending, enabled, gpp_offset; 10267981c001SMika Westerberg 1027cf769bd8SMika Westerberg pending = readl(community->regs + community->is_offset + 1028cf769bd8SMika Westerberg padgrp->reg_num * 4); 10297981c001SMika Westerberg enabled = readl(community->regs + community->ie_offset + 1030919eb475SMika Westerberg padgrp->reg_num * 4); 10317981c001SMika Westerberg 10327981c001SMika Westerberg /* Only interrupts that are enabled */ 10337981c001SMika Westerberg pending &= enabled; 10347981c001SMika Westerberg 1035919eb475SMika Westerberg for_each_set_bit(gpp_offset, &pending, padgrp->size) { 1036*a60eac32SMika Westerberg unsigned irq; 10377981c001SMika Westerberg 1038f0fbe7bcSThierry Reding irq = irq_find_mapping(gc->irq.domain, 1039*a60eac32SMika Westerberg padgrp->gpio_base + gpp_offset); 10407981c001SMika Westerberg generic_handle_irq(irq); 1041193b40c8SMika Westerberg 1042193b40c8SMika Westerberg ret |= IRQ_HANDLED; 10437981c001SMika Westerberg } 10447981c001SMika Westerberg } 10457981c001SMika Westerberg 1046193b40c8SMika Westerberg return ret; 1047193b40c8SMika Westerberg } 1048193b40c8SMika Westerberg 1049193b40c8SMika Westerberg static irqreturn_t intel_gpio_irq(int irq, void *data) 10507981c001SMika Westerberg { 1051193b40c8SMika Westerberg const struct intel_community *community; 1052193b40c8SMika Westerberg struct intel_pinctrl *pctrl = data; 1053193b40c8SMika Westerberg irqreturn_t ret = IRQ_NONE; 10547981c001SMika Westerberg int i; 10557981c001SMika Westerberg 10567981c001SMika Westerberg /* Need to check all communities for pending interrupts */ 1057193b40c8SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1058193b40c8SMika Westerberg community = &pctrl->communities[i]; 1059193b40c8SMika Westerberg ret |= intel_gpio_community_irq_handler(pctrl, community); 1060193b40c8SMika Westerberg } 10617981c001SMika Westerberg 1062193b40c8SMika Westerberg return ret; 10637981c001SMika Westerberg } 10647981c001SMika Westerberg 10657981c001SMika Westerberg static struct irq_chip intel_gpio_irqchip = { 10667981c001SMika Westerberg .name = "intel-gpio", 1067a939bb57SQi Zheng .irq_enable = intel_gpio_irq_enable, 10687981c001SMika Westerberg .irq_ack = intel_gpio_irq_ack, 10697981c001SMika Westerberg .irq_mask = intel_gpio_irq_mask, 10707981c001SMika Westerberg .irq_unmask = intel_gpio_irq_unmask, 10717981c001SMika Westerberg .irq_set_type = intel_gpio_irq_type, 10727981c001SMika Westerberg .irq_set_wake = intel_gpio_irq_wake, 10735ff56b01SRushikesh S Kadam .flags = IRQCHIP_MASK_ON_SUSPEND, 10747981c001SMika Westerberg }; 10757981c001SMika Westerberg 1076*a60eac32SMika Westerberg static int intel_gpio_add_pin_ranges(struct intel_pinctrl *pctrl, 1077*a60eac32SMika Westerberg const struct intel_community *community) 1078*a60eac32SMika Westerberg { 1079*a60eac32SMika Westerberg int ret, i; 1080*a60eac32SMika Westerberg 1081*a60eac32SMika Westerberg for (i = 0; i < community->ngpps; i++) { 1082*a60eac32SMika Westerberg const struct intel_padgroup *gpp = &community->gpps[i]; 1083*a60eac32SMika Westerberg 1084*a60eac32SMika Westerberg if (gpp->gpio_base < 0) 1085*a60eac32SMika Westerberg continue; 1086*a60eac32SMika Westerberg 1087*a60eac32SMika Westerberg ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev), 1088*a60eac32SMika Westerberg gpp->gpio_base, gpp->base, 1089*a60eac32SMika Westerberg gpp->size); 1090*a60eac32SMika Westerberg if (ret) 1091*a60eac32SMika Westerberg return ret; 1092*a60eac32SMika Westerberg } 1093*a60eac32SMika Westerberg 1094*a60eac32SMika Westerberg return ret; 1095*a60eac32SMika Westerberg } 1096*a60eac32SMika Westerberg 1097*a60eac32SMika Westerberg static unsigned intel_gpio_ngpio(const struct intel_pinctrl *pctrl) 1098*a60eac32SMika Westerberg { 1099*a60eac32SMika Westerberg const struct intel_community *community; 1100*a60eac32SMika Westerberg unsigned ngpio = 0; 1101*a60eac32SMika Westerberg int i, j; 1102*a60eac32SMika Westerberg 1103*a60eac32SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1104*a60eac32SMika Westerberg community = &pctrl->communities[i]; 1105*a60eac32SMika Westerberg for (j = 0; j < community->ngpps; j++) { 1106*a60eac32SMika Westerberg const struct intel_padgroup *gpp = &community->gpps[j]; 1107*a60eac32SMika Westerberg 1108*a60eac32SMika Westerberg if (gpp->gpio_base < 0) 1109*a60eac32SMika Westerberg continue; 1110*a60eac32SMika Westerberg 1111*a60eac32SMika Westerberg if (gpp->gpio_base + gpp->size > ngpio) 1112*a60eac32SMika Westerberg ngpio = gpp->gpio_base + gpp->size; 1113*a60eac32SMika Westerberg } 1114*a60eac32SMika Westerberg } 1115*a60eac32SMika Westerberg 1116*a60eac32SMika Westerberg return ngpio; 1117*a60eac32SMika Westerberg } 1118*a60eac32SMika Westerberg 11197981c001SMika Westerberg static int intel_gpio_probe(struct intel_pinctrl *pctrl, int irq) 11207981c001SMika Westerberg { 1121*a60eac32SMika Westerberg int ret, i; 11227981c001SMika Westerberg 11237981c001SMika Westerberg pctrl->chip = intel_gpio_chip; 11247981c001SMika Westerberg 1125*a60eac32SMika Westerberg pctrl->chip.ngpio = intel_gpio_ngpio(pctrl); 11267981c001SMika Westerberg pctrl->chip.label = dev_name(pctrl->dev); 112758383c78SLinus Walleij pctrl->chip.parent = pctrl->dev; 11287981c001SMika Westerberg pctrl->chip.base = -1; 112901dabe91SNilesh Bacchewar pctrl->irq = irq; 11307981c001SMika Westerberg 1131f25c3aa9SMika Westerberg ret = devm_gpiochip_add_data(pctrl->dev, &pctrl->chip, pctrl); 11327981c001SMika Westerberg if (ret) { 11337981c001SMika Westerberg dev_err(pctrl->dev, "failed to register gpiochip\n"); 11347981c001SMika Westerberg return ret; 11357981c001SMika Westerberg } 11367981c001SMika Westerberg 1137*a60eac32SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1138*a60eac32SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 1139*a60eac32SMika Westerberg 1140*a60eac32SMika Westerberg ret = intel_gpio_add_pin_ranges(pctrl, community); 11417981c001SMika Westerberg if (ret) { 11427981c001SMika Westerberg dev_err(pctrl->dev, "failed to add GPIO pin range\n"); 1143f25c3aa9SMika Westerberg return ret; 1144193b40c8SMika Westerberg } 1145*a60eac32SMika Westerberg } 1146193b40c8SMika Westerberg 1147193b40c8SMika Westerberg /* 1148193b40c8SMika Westerberg * We need to request the interrupt here (instead of providing chip 1149193b40c8SMika Westerberg * to the irq directly) because on some platforms several GPIO 1150193b40c8SMika Westerberg * controllers share the same interrupt line. 1151193b40c8SMika Westerberg */ 11521a7d1cb8SMika Westerberg ret = devm_request_irq(pctrl->dev, irq, intel_gpio_irq, 11531a7d1cb8SMika Westerberg IRQF_SHARED | IRQF_NO_THREAD, 1154193b40c8SMika Westerberg dev_name(pctrl->dev), pctrl); 1155193b40c8SMika Westerberg if (ret) { 1156193b40c8SMika Westerberg dev_err(pctrl->dev, "failed to request interrupt\n"); 1157f25c3aa9SMika Westerberg return ret; 11587981c001SMika Westerberg } 11597981c001SMika Westerberg 11607981c001SMika Westerberg ret = gpiochip_irqchip_add(&pctrl->chip, &intel_gpio_irqchip, 0, 11613ae02c14SAndy Shevchenko handle_bad_irq, IRQ_TYPE_NONE); 11627981c001SMika Westerberg if (ret) { 11637981c001SMika Westerberg dev_err(pctrl->dev, "failed to add irqchip\n"); 1164f25c3aa9SMika Westerberg return ret; 11657981c001SMika Westerberg } 11667981c001SMika Westerberg 11677981c001SMika Westerberg gpiochip_set_chained_irqchip(&pctrl->chip, &intel_gpio_irqchip, irq, 1168193b40c8SMika Westerberg NULL); 11697981c001SMika Westerberg return 0; 11707981c001SMika Westerberg } 11717981c001SMika Westerberg 1172919eb475SMika Westerberg static int intel_pinctrl_add_padgroups(struct intel_pinctrl *pctrl, 1173919eb475SMika Westerberg struct intel_community *community) 1174919eb475SMika Westerberg { 1175919eb475SMika Westerberg struct intel_padgroup *gpps; 1176919eb475SMika Westerberg unsigned npins = community->npins; 1177919eb475SMika Westerberg unsigned padown_num = 0; 1178919eb475SMika Westerberg size_t ngpps, i; 1179919eb475SMika Westerberg 1180919eb475SMika Westerberg if (community->gpps) 1181919eb475SMika Westerberg ngpps = community->ngpps; 1182919eb475SMika Westerberg else 1183919eb475SMika Westerberg ngpps = DIV_ROUND_UP(community->npins, community->gpp_size); 1184919eb475SMika Westerberg 1185919eb475SMika Westerberg gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL); 1186919eb475SMika Westerberg if (!gpps) 1187919eb475SMika Westerberg return -ENOMEM; 1188919eb475SMika Westerberg 1189919eb475SMika Westerberg for (i = 0; i < ngpps; i++) { 1190919eb475SMika Westerberg if (community->gpps) { 1191919eb475SMika Westerberg gpps[i] = community->gpps[i]; 1192919eb475SMika Westerberg } else { 1193919eb475SMika Westerberg unsigned gpp_size = community->gpp_size; 1194919eb475SMika Westerberg 1195919eb475SMika Westerberg gpps[i].reg_num = i; 1196919eb475SMika Westerberg gpps[i].base = community->pin_base + i * gpp_size; 1197919eb475SMika Westerberg gpps[i].size = min(gpp_size, npins); 1198919eb475SMika Westerberg npins -= gpps[i].size; 1199919eb475SMika Westerberg } 1200919eb475SMika Westerberg 1201919eb475SMika Westerberg if (gpps[i].size > 32) 1202919eb475SMika Westerberg return -EINVAL; 1203919eb475SMika Westerberg 1204*a60eac32SMika Westerberg if (!gpps[i].gpio_base) 1205*a60eac32SMika Westerberg gpps[i].gpio_base = gpps[i].base; 1206*a60eac32SMika Westerberg 1207919eb475SMika Westerberg gpps[i].padown_num = padown_num; 1208919eb475SMika Westerberg 1209919eb475SMika Westerberg /* 1210919eb475SMika Westerberg * In older hardware the number of padown registers per 1211919eb475SMika Westerberg * group is fixed regardless of the group size. 1212919eb475SMika Westerberg */ 1213919eb475SMika Westerberg if (community->gpp_num_padown_regs) 1214919eb475SMika Westerberg padown_num += community->gpp_num_padown_regs; 1215919eb475SMika Westerberg else 1216919eb475SMika Westerberg padown_num += DIV_ROUND_UP(gpps[i].size * 4, 32); 1217919eb475SMika Westerberg } 1218919eb475SMika Westerberg 1219919eb475SMika Westerberg community->ngpps = ngpps; 1220919eb475SMika Westerberg community->gpps = gpps; 1221919eb475SMika Westerberg 1222919eb475SMika Westerberg return 0; 1223919eb475SMika Westerberg } 1224919eb475SMika Westerberg 12257981c001SMika Westerberg static int intel_pinctrl_pm_init(struct intel_pinctrl *pctrl) 12267981c001SMika Westerberg { 12277981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP 12287981c001SMika Westerberg const struct intel_pinctrl_soc_data *soc = pctrl->soc; 12297981c001SMika Westerberg struct intel_community_context *communities; 12307981c001SMika Westerberg struct intel_pad_context *pads; 12317981c001SMika Westerberg int i; 12327981c001SMika Westerberg 12337981c001SMika Westerberg pads = devm_kcalloc(pctrl->dev, soc->npins, sizeof(*pads), GFP_KERNEL); 12347981c001SMika Westerberg if (!pads) 12357981c001SMika Westerberg return -ENOMEM; 12367981c001SMika Westerberg 12377981c001SMika Westerberg communities = devm_kcalloc(pctrl->dev, pctrl->ncommunities, 12387981c001SMika Westerberg sizeof(*communities), GFP_KERNEL); 12397981c001SMika Westerberg if (!communities) 12407981c001SMika Westerberg return -ENOMEM; 12417981c001SMika Westerberg 12427981c001SMika Westerberg 12437981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 12447981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 12457981c001SMika Westerberg u32 *intmask; 12467981c001SMika Westerberg 12477981c001SMika Westerberg intmask = devm_kcalloc(pctrl->dev, community->ngpps, 12487981c001SMika Westerberg sizeof(*intmask), GFP_KERNEL); 12497981c001SMika Westerberg if (!intmask) 12507981c001SMika Westerberg return -ENOMEM; 12517981c001SMika Westerberg 12527981c001SMika Westerberg communities[i].intmask = intmask; 12537981c001SMika Westerberg } 12547981c001SMika Westerberg 12557981c001SMika Westerberg pctrl->context.pads = pads; 12567981c001SMika Westerberg pctrl->context.communities = communities; 12577981c001SMika Westerberg #endif 12587981c001SMika Westerberg 12597981c001SMika Westerberg return 0; 12607981c001SMika Westerberg } 12617981c001SMika Westerberg 12627981c001SMika Westerberg int intel_pinctrl_probe(struct platform_device *pdev, 12637981c001SMika Westerberg const struct intel_pinctrl_soc_data *soc_data) 12647981c001SMika Westerberg { 12657981c001SMika Westerberg struct intel_pinctrl *pctrl; 12667981c001SMika Westerberg int i, ret, irq; 12677981c001SMika Westerberg 12687981c001SMika Westerberg if (!soc_data) 12697981c001SMika Westerberg return -EINVAL; 12707981c001SMika Westerberg 12717981c001SMika Westerberg pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL); 12727981c001SMika Westerberg if (!pctrl) 12737981c001SMika Westerberg return -ENOMEM; 12747981c001SMika Westerberg 12757981c001SMika Westerberg pctrl->dev = &pdev->dev; 12767981c001SMika Westerberg pctrl->soc = soc_data; 127727d9098cSMika Westerberg raw_spin_lock_init(&pctrl->lock); 12787981c001SMika Westerberg 12797981c001SMika Westerberg /* 12807981c001SMika Westerberg * Make a copy of the communities which we can use to hold pointers 12817981c001SMika Westerberg * to the registers. 12827981c001SMika Westerberg */ 12837981c001SMika Westerberg pctrl->ncommunities = pctrl->soc->ncommunities; 12847981c001SMika Westerberg pctrl->communities = devm_kcalloc(&pdev->dev, pctrl->ncommunities, 12857981c001SMika Westerberg sizeof(*pctrl->communities), GFP_KERNEL); 12867981c001SMika Westerberg if (!pctrl->communities) 12877981c001SMika Westerberg return -ENOMEM; 12887981c001SMika Westerberg 12897981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 12907981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 12917981c001SMika Westerberg struct resource *res; 12927981c001SMika Westerberg void __iomem *regs; 12937981c001SMika Westerberg u32 padbar; 12947981c001SMika Westerberg 12957981c001SMika Westerberg *community = pctrl->soc->communities[i]; 12967981c001SMika Westerberg 12977981c001SMika Westerberg res = platform_get_resource(pdev, IORESOURCE_MEM, 12987981c001SMika Westerberg community->barno); 12997981c001SMika Westerberg regs = devm_ioremap_resource(&pdev->dev, res); 13007981c001SMika Westerberg if (IS_ERR(regs)) 13017981c001SMika Westerberg return PTR_ERR(regs); 13027981c001SMika Westerberg 1303e57725eaSMika Westerberg /* 1304e57725eaSMika Westerberg * Determine community features based on the revision if 1305e57725eaSMika Westerberg * not specified already. 1306e57725eaSMika Westerberg */ 1307e57725eaSMika Westerberg if (!community->features) { 1308e57725eaSMika Westerberg u32 rev; 1309e57725eaSMika Westerberg 1310e57725eaSMika Westerberg rev = (readl(regs + REVID) & REVID_MASK) >> REVID_SHIFT; 131104cc058fSMika Westerberg if (rev >= 0x94) { 1312e57725eaSMika Westerberg community->features |= PINCTRL_FEATURE_DEBOUNCE; 131304cc058fSMika Westerberg community->features |= PINCTRL_FEATURE_1K_PD; 131404cc058fSMika Westerberg } 1315e57725eaSMika Westerberg } 1316e57725eaSMika Westerberg 13177981c001SMika Westerberg /* Read offset of the pad configuration registers */ 13187981c001SMika Westerberg padbar = readl(regs + PADBAR); 13197981c001SMika Westerberg 13207981c001SMika Westerberg community->regs = regs; 13217981c001SMika Westerberg community->pad_regs = regs + padbar; 1322919eb475SMika Westerberg 1323cf769bd8SMika Westerberg if (!community->is_offset) 1324cf769bd8SMika Westerberg community->is_offset = GPI_IS; 1325cf769bd8SMika Westerberg 1326919eb475SMika Westerberg ret = intel_pinctrl_add_padgroups(pctrl, community); 1327919eb475SMika Westerberg if (ret) 1328919eb475SMika Westerberg return ret; 13297981c001SMika Westerberg } 13307981c001SMika Westerberg 13317981c001SMika Westerberg irq = platform_get_irq(pdev, 0); 13327981c001SMika Westerberg if (irq < 0) { 13337981c001SMika Westerberg dev_err(&pdev->dev, "failed to get interrupt number\n"); 13347981c001SMika Westerberg return irq; 13357981c001SMika Westerberg } 13367981c001SMika Westerberg 13377981c001SMika Westerberg ret = intel_pinctrl_pm_init(pctrl); 13387981c001SMika Westerberg if (ret) 13397981c001SMika Westerberg return ret; 13407981c001SMika Westerberg 13417981c001SMika Westerberg pctrl->pctldesc = intel_pinctrl_desc; 13427981c001SMika Westerberg pctrl->pctldesc.name = dev_name(&pdev->dev); 13437981c001SMika Westerberg pctrl->pctldesc.pins = pctrl->soc->pins; 13447981c001SMika Westerberg pctrl->pctldesc.npins = pctrl->soc->npins; 13457981c001SMika Westerberg 134654d46cd7SLaxman Dewangan pctrl->pctldev = devm_pinctrl_register(&pdev->dev, &pctrl->pctldesc, 134754d46cd7SLaxman Dewangan pctrl); 1348323de9efSMasahiro Yamada if (IS_ERR(pctrl->pctldev)) { 13497981c001SMika Westerberg dev_err(&pdev->dev, "failed to register pinctrl driver\n"); 1350323de9efSMasahiro Yamada return PTR_ERR(pctrl->pctldev); 13517981c001SMika Westerberg } 13527981c001SMika Westerberg 13537981c001SMika Westerberg ret = intel_gpio_probe(pctrl, irq); 135454d46cd7SLaxman Dewangan if (ret) 13557981c001SMika Westerberg return ret; 13567981c001SMika Westerberg 13577981c001SMika Westerberg platform_set_drvdata(pdev, pctrl); 13587981c001SMika Westerberg 13597981c001SMika Westerberg return 0; 13607981c001SMika Westerberg } 13617981c001SMika Westerberg EXPORT_SYMBOL_GPL(intel_pinctrl_probe); 13627981c001SMika Westerberg 13637981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP 1364c538b943SMika Westerberg static bool intel_pinctrl_should_save(struct intel_pinctrl *pctrl, unsigned pin) 1365c538b943SMika Westerberg { 1366c538b943SMika Westerberg const struct pin_desc *pd = pin_desc_get(pctrl->pctldev, pin); 1367c538b943SMika Westerberg 1368c538b943SMika Westerberg if (!pd || !intel_pad_usable(pctrl, pin)) 1369c538b943SMika Westerberg return false; 1370c538b943SMika Westerberg 1371c538b943SMika Westerberg /* 1372c538b943SMika Westerberg * Only restore the pin if it is actually in use by the kernel (or 1373c538b943SMika Westerberg * by userspace). It is possible that some pins are used by the 1374c538b943SMika Westerberg * BIOS during resume and those are not always locked down so leave 1375c538b943SMika Westerberg * them alone. 1376c538b943SMika Westerberg */ 1377c538b943SMika Westerberg if (pd->mux_owner || pd->gpio_owner || 1378c538b943SMika Westerberg gpiochip_line_is_irq(&pctrl->chip, pin)) 1379c538b943SMika Westerberg return true; 1380c538b943SMika Westerberg 1381c538b943SMika Westerberg return false; 1382c538b943SMika Westerberg } 1383c538b943SMika Westerberg 13847981c001SMika Westerberg int intel_pinctrl_suspend(struct device *dev) 13857981c001SMika Westerberg { 13867981c001SMika Westerberg struct platform_device *pdev = to_platform_device(dev); 13877981c001SMika Westerberg struct intel_pinctrl *pctrl = platform_get_drvdata(pdev); 13887981c001SMika Westerberg struct intel_community_context *communities; 13897981c001SMika Westerberg struct intel_pad_context *pads; 13907981c001SMika Westerberg int i; 13917981c001SMika Westerberg 13927981c001SMika Westerberg pads = pctrl->context.pads; 13937981c001SMika Westerberg for (i = 0; i < pctrl->soc->npins; i++) { 13947981c001SMika Westerberg const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i]; 1395e57725eaSMika Westerberg void __iomem *padcfg; 13967981c001SMika Westerberg u32 val; 13977981c001SMika Westerberg 1398c538b943SMika Westerberg if (!intel_pinctrl_should_save(pctrl, desc->number)) 13997981c001SMika Westerberg continue; 14007981c001SMika Westerberg 14017981c001SMika Westerberg val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG0)); 14027981c001SMika Westerberg pads[i].padcfg0 = val & ~PADCFG0_GPIORXSTATE; 14037981c001SMika Westerberg val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG1)); 14047981c001SMika Westerberg pads[i].padcfg1 = val; 1405e57725eaSMika Westerberg 1406e57725eaSMika Westerberg padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2); 1407e57725eaSMika Westerberg if (padcfg) 1408e57725eaSMika Westerberg pads[i].padcfg2 = readl(padcfg); 14097981c001SMika Westerberg } 14107981c001SMika Westerberg 14117981c001SMika Westerberg communities = pctrl->context.communities; 14127981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 14137981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 14147981c001SMika Westerberg void __iomem *base; 14157981c001SMika Westerberg unsigned gpp; 14167981c001SMika Westerberg 14177981c001SMika Westerberg base = community->regs + community->ie_offset; 14187981c001SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) 14197981c001SMika Westerberg communities[i].intmask[gpp] = readl(base + gpp * 4); 14207981c001SMika Westerberg } 14217981c001SMika Westerberg 14227981c001SMika Westerberg return 0; 14237981c001SMika Westerberg } 14247981c001SMika Westerberg EXPORT_SYMBOL_GPL(intel_pinctrl_suspend); 14257981c001SMika Westerberg 1426f487bbf3SMika Westerberg static void intel_gpio_irq_init(struct intel_pinctrl *pctrl) 1427f487bbf3SMika Westerberg { 1428f487bbf3SMika Westerberg size_t i; 1429f487bbf3SMika Westerberg 1430f487bbf3SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1431f487bbf3SMika Westerberg const struct intel_community *community; 1432f487bbf3SMika Westerberg void __iomem *base; 1433f487bbf3SMika Westerberg unsigned gpp; 1434f487bbf3SMika Westerberg 1435f487bbf3SMika Westerberg community = &pctrl->communities[i]; 1436f487bbf3SMika Westerberg base = community->regs; 1437f487bbf3SMika Westerberg 1438f487bbf3SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) { 1439f487bbf3SMika Westerberg /* Mask and clear all interrupts */ 1440f487bbf3SMika Westerberg writel(0, base + community->ie_offset + gpp * 4); 1441cf769bd8SMika Westerberg writel(0xffff, base + community->is_offset + gpp * 4); 1442f487bbf3SMika Westerberg } 1443f487bbf3SMika Westerberg } 1444f487bbf3SMika Westerberg } 1445f487bbf3SMika Westerberg 14467981c001SMika Westerberg int intel_pinctrl_resume(struct device *dev) 14477981c001SMika Westerberg { 14487981c001SMika Westerberg struct platform_device *pdev = to_platform_device(dev); 14497981c001SMika Westerberg struct intel_pinctrl *pctrl = platform_get_drvdata(pdev); 14507981c001SMika Westerberg const struct intel_community_context *communities; 14517981c001SMika Westerberg const struct intel_pad_context *pads; 14527981c001SMika Westerberg int i; 14537981c001SMika Westerberg 14547981c001SMika Westerberg /* Mask all interrupts */ 14557981c001SMika Westerberg intel_gpio_irq_init(pctrl); 14567981c001SMika Westerberg 14577981c001SMika Westerberg pads = pctrl->context.pads; 14587981c001SMika Westerberg for (i = 0; i < pctrl->soc->npins; i++) { 14597981c001SMika Westerberg const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i]; 14607981c001SMika Westerberg void __iomem *padcfg; 14617981c001SMika Westerberg u32 val; 14627981c001SMika Westerberg 1463c538b943SMika Westerberg if (!intel_pinctrl_should_save(pctrl, desc->number)) 14647981c001SMika Westerberg continue; 14657981c001SMika Westerberg 14667981c001SMika Westerberg padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG0); 14677981c001SMika Westerberg val = readl(padcfg) & ~PADCFG0_GPIORXSTATE; 14687981c001SMika Westerberg if (val != pads[i].padcfg0) { 14697981c001SMika Westerberg writel(pads[i].padcfg0, padcfg); 14707981c001SMika Westerberg dev_dbg(dev, "restored pin %u padcfg0 %#08x\n", 14717981c001SMika Westerberg desc->number, readl(padcfg)); 14727981c001SMika Westerberg } 14737981c001SMika Westerberg 14747981c001SMika Westerberg padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG1); 14757981c001SMika Westerberg val = readl(padcfg); 14767981c001SMika Westerberg if (val != pads[i].padcfg1) { 14777981c001SMika Westerberg writel(pads[i].padcfg1, padcfg); 14787981c001SMika Westerberg dev_dbg(dev, "restored pin %u padcfg1 %#08x\n", 14797981c001SMika Westerberg desc->number, readl(padcfg)); 14807981c001SMika Westerberg } 1481e57725eaSMika Westerberg 1482e57725eaSMika Westerberg padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2); 1483e57725eaSMika Westerberg if (padcfg) { 1484e57725eaSMika Westerberg val = readl(padcfg); 1485e57725eaSMika Westerberg if (val != pads[i].padcfg2) { 1486e57725eaSMika Westerberg writel(pads[i].padcfg2, padcfg); 1487e57725eaSMika Westerberg dev_dbg(dev, "restored pin %u padcfg2 %#08x\n", 1488e57725eaSMika Westerberg desc->number, readl(padcfg)); 1489e57725eaSMika Westerberg } 1490e57725eaSMika Westerberg } 14917981c001SMika Westerberg } 14927981c001SMika Westerberg 14937981c001SMika Westerberg communities = pctrl->context.communities; 14947981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 14957981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 14967981c001SMika Westerberg void __iomem *base; 14977981c001SMika Westerberg unsigned gpp; 14987981c001SMika Westerberg 14997981c001SMika Westerberg base = community->regs + community->ie_offset; 15007981c001SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) { 15017981c001SMika Westerberg writel(communities[i].intmask[gpp], base + gpp * 4); 15027981c001SMika Westerberg dev_dbg(dev, "restored mask %d/%u %#08x\n", i, gpp, 15037981c001SMika Westerberg readl(base + gpp * 4)); 15047981c001SMika Westerberg } 15057981c001SMika Westerberg } 15067981c001SMika Westerberg 15077981c001SMika Westerberg return 0; 15087981c001SMika Westerberg } 15097981c001SMika Westerberg EXPORT_SYMBOL_GPL(intel_pinctrl_resume); 15107981c001SMika Westerberg #endif 15117981c001SMika Westerberg 15127981c001SMika Westerberg MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>"); 15137981c001SMika Westerberg MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>"); 15147981c001SMika Westerberg MODULE_DESCRIPTION("Intel pinctrl/GPIO core driver"); 15157981c001SMika Westerberg MODULE_LICENSE("GPL v2"); 1516