xref: /openbmc/linux/drivers/pinctrl/intel/pinctrl-intel.c (revision 999b85bfd765f273208cd7348b2977d3c5ae0753)
1875a92b3SAndy Shevchenko // SPDX-License-Identifier: GPL-2.0
27981c001SMika Westerberg /*
37981c001SMika Westerberg  * Intel pinctrl/GPIO core driver.
47981c001SMika Westerberg  *
57981c001SMika Westerberg  * Copyright (C) 2015, Intel Corporation
67981c001SMika Westerberg  * Authors: Mathias Nyman <mathias.nyman@linux.intel.com>
77981c001SMika Westerberg  *          Mika Westerberg <mika.westerberg@linux.intel.com>
87981c001SMika Westerberg  */
97981c001SMika Westerberg 
10924cf800SAndy Shevchenko #include <linux/acpi.h>
117981c001SMika Westerberg #include <linux/gpio/driver.h>
1266c812d2SAndy Shevchenko #include <linux/interrupt.h>
13e57725eaSMika Westerberg #include <linux/log2.h>
146a33a1d6SAndy Shevchenko #include <linux/module.h>
157981c001SMika Westerberg #include <linux/platform_device.h>
16924cf800SAndy Shevchenko #include <linux/property.h>
17de23ccb1SAndy Shevchenko #include <linux/seq_file.h>
1898e63c11SAndy Shevchenko #include <linux/string_helpers.h>
196a33a1d6SAndy Shevchenko #include <linux/time.h>
20924cf800SAndy Shevchenko 
21de23ccb1SAndy Shevchenko #include <linux/pinctrl/consumer.h>
227981c001SMika Westerberg #include <linux/pinctrl/pinconf.h>
237981c001SMika Westerberg #include <linux/pinctrl/pinconf-generic.h>
24de23ccb1SAndy Shevchenko #include <linux/pinctrl/pinctrl.h>
25de23ccb1SAndy Shevchenko #include <linux/pinctrl/pinmux.h>
267981c001SMika Westerberg 
27eb78d360SAndy Shevchenko #include <linux/platform_data/x86/pwm-lpss.h>
287981c001SMika Westerberg 
29c538b943SMika Westerberg #include "../core.h"
307981c001SMika Westerberg #include "pinctrl-intel.h"
317981c001SMika Westerberg 
327981c001SMika Westerberg /* Offset from regs */
33e57725eaSMika Westerberg #define REVID				0x000
34e57725eaSMika Westerberg #define REVID_SHIFT			16
35e57725eaSMika Westerberg #define REVID_MASK			GENMASK(31, 16)
36e57725eaSMika Westerberg 
3791d898e5SAndy Shevchenko #define CAPLIST				0x004
3891d898e5SAndy Shevchenko #define CAPLIST_ID_SHIFT		16
3991d898e5SAndy Shevchenko #define CAPLIST_ID_MASK			GENMASK(23, 16)
4091d898e5SAndy Shevchenko #define CAPLIST_ID_GPIO_HW_INFO		1
4191d898e5SAndy Shevchenko #define CAPLIST_ID_PWM			2
4291d898e5SAndy Shevchenko #define CAPLIST_ID_BLINK		3
4391d898e5SAndy Shevchenko #define CAPLIST_ID_EXP			4
4491d898e5SAndy Shevchenko #define CAPLIST_NEXT_SHIFT		0
4591d898e5SAndy Shevchenko #define CAPLIST_NEXT_MASK		GENMASK(15, 0)
4691d898e5SAndy Shevchenko 
477981c001SMika Westerberg #define PADBAR				0x00c
487981c001SMika Westerberg 
497981c001SMika Westerberg #define PADOWN_BITS			4
507981c001SMika Westerberg #define PADOWN_SHIFT(p)			((p) % 8 * PADOWN_BITS)
51e58926e7SAndy Shevchenko #define PADOWN_MASK(p)			(GENMASK(3, 0) << PADOWN_SHIFT(p))
5299a735b3SQipeng Zha #define PADOWN_GPP(p)			((p) / 8)
537981c001SMika Westerberg 
54eb78d360SAndy Shevchenko #define PWMC				0x204
55eb78d360SAndy Shevchenko 
567981c001SMika Westerberg /* Offset from pad_regs */
577981c001SMika Westerberg #define PADCFG0				0x000
587981c001SMika Westerberg #define PADCFG0_RXEVCFG_SHIFT		25
59e58926e7SAndy Shevchenko #define PADCFG0_RXEVCFG_MASK		GENMASK(26, 25)
607981c001SMika Westerberg #define PADCFG0_RXEVCFG_LEVEL		0
617981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE		1
627981c001SMika Westerberg #define PADCFG0_RXEVCFG_DISABLED	2
637981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE_BOTH	3
64e57725eaSMika Westerberg #define PADCFG0_PREGFRXSEL		BIT(24)
657981c001SMika Westerberg #define PADCFG0_RXINV			BIT(23)
667981c001SMika Westerberg #define PADCFG0_GPIROUTIOXAPIC		BIT(20)
677981c001SMika Westerberg #define PADCFG0_GPIROUTSCI		BIT(19)
687981c001SMika Westerberg #define PADCFG0_GPIROUTSMI		BIT(18)
697981c001SMika Westerberg #define PADCFG0_GPIROUTNMI		BIT(17)
707981c001SMika Westerberg #define PADCFG0_PMODE_SHIFT		10
71e58926e7SAndy Shevchenko #define PADCFG0_PMODE_MASK		GENMASK(13, 10)
724973ddc8SAndy Shevchenko #define PADCFG0_PMODE_GPIO		0
737981c001SMika Westerberg #define PADCFG0_GPIORXDIS		BIT(9)
747981c001SMika Westerberg #define PADCFG0_GPIOTXDIS		BIT(8)
757981c001SMika Westerberg #define PADCFG0_GPIORXSTATE		BIT(1)
767981c001SMika Westerberg #define PADCFG0_GPIOTXSTATE		BIT(0)
777981c001SMika Westerberg 
787981c001SMika Westerberg #define PADCFG1				0x004
797981c001SMika Westerberg #define PADCFG1_TERM_UP			BIT(13)
807981c001SMika Westerberg #define PADCFG1_TERM_SHIFT		10
81e58926e7SAndy Shevchenko #define PADCFG1_TERM_MASK		GENMASK(12, 10)
82dd26209bSAndy Shevchenko #define PADCFG1_TERM_20K		BIT(2)
83dd26209bSAndy Shevchenko #define PADCFG1_TERM_5K			BIT(1)
84a63dd601SAndy Shevchenko #define PADCFG1_TERM_4K			(BIT(2) | BIT(1))
85dd26209bSAndy Shevchenko #define PADCFG1_TERM_1K			BIT(0)
86a63dd601SAndy Shevchenko #define PADCFG1_TERM_952		(BIT(2) | BIT(0))
87dd26209bSAndy Shevchenko #define PADCFG1_TERM_833		(BIT(1) | BIT(0))
88a63dd601SAndy Shevchenko #define PADCFG1_TERM_800		(BIT(2) | BIT(1) | BIT(0))
897981c001SMika Westerberg 
90e57725eaSMika Westerberg #define PADCFG2				0x008
91e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_SHIFT		1
92e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_MASK		GENMASK(4, 1)
93203a1c3eSAndy Shevchenko #define PADCFG2_DEBEN			BIT(0)
94e57725eaSMika Westerberg 
956a33a1d6SAndy Shevchenko #define DEBOUNCE_PERIOD_NSEC		31250
96e57725eaSMika Westerberg 
977981c001SMika Westerberg struct intel_pad_context {
987981c001SMika Westerberg 	u32 padcfg0;
997981c001SMika Westerberg 	u32 padcfg1;
100e57725eaSMika Westerberg 	u32 padcfg2;
1017981c001SMika Westerberg };
1027981c001SMika Westerberg 
1037981c001SMika Westerberg struct intel_community_context {
1047981c001SMika Westerberg 	u32 *intmask;
105a0a5f766SChris Chiu 	u32 *hostown;
1067981c001SMika Westerberg };
1077981c001SMika Westerberg 
1087981c001SMika Westerberg #define pin_to_padno(c, p)	((p) - (c)->pin_base)
109919eb475SMika Westerberg #define padgroup_offset(g, p)	((p) - (g)->base)
1107981c001SMika Westerberg 
1117981c001SMika Westerberg static struct intel_community *intel_get_community(struct intel_pinctrl *pctrl,
11204035f7fSAndy Shevchenko 						   unsigned int pin)
1137981c001SMika Westerberg {
1147981c001SMika Westerberg 	struct intel_community *community;
1157981c001SMika Westerberg 	int i;
1167981c001SMika Westerberg 
1177981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
1187981c001SMika Westerberg 		community = &pctrl->communities[i];
1197981c001SMika Westerberg 		if (pin >= community->pin_base &&
1207981c001SMika Westerberg 		    pin < community->pin_base + community->npins)
1217981c001SMika Westerberg 			return community;
1227981c001SMika Westerberg 	}
1237981c001SMika Westerberg 
1247981c001SMika Westerberg 	dev_warn(pctrl->dev, "failed to find community for pin %u\n", pin);
1257981c001SMika Westerberg 	return NULL;
1267981c001SMika Westerberg }
1277981c001SMika Westerberg 
128919eb475SMika Westerberg static const struct intel_padgroup *
129919eb475SMika Westerberg intel_community_get_padgroup(const struct intel_community *community,
13004035f7fSAndy Shevchenko 			     unsigned int pin)
131919eb475SMika Westerberg {
132919eb475SMika Westerberg 	int i;
133919eb475SMika Westerberg 
134919eb475SMika Westerberg 	for (i = 0; i < community->ngpps; i++) {
135919eb475SMika Westerberg 		const struct intel_padgroup *padgrp = &community->gpps[i];
136919eb475SMika Westerberg 
137919eb475SMika Westerberg 		if (pin >= padgrp->base && pin < padgrp->base + padgrp->size)
138919eb475SMika Westerberg 			return padgrp;
139919eb475SMika Westerberg 	}
140919eb475SMika Westerberg 
141919eb475SMika Westerberg 	return NULL;
142919eb475SMika Westerberg }
143919eb475SMika Westerberg 
14404035f7fSAndy Shevchenko static void __iomem *intel_get_padcfg(struct intel_pinctrl *pctrl,
14504035f7fSAndy Shevchenko 				      unsigned int pin, unsigned int reg)
1467981c001SMika Westerberg {
1477981c001SMika Westerberg 	const struct intel_community *community;
14804035f7fSAndy Shevchenko 	unsigned int padno;
149e57725eaSMika Westerberg 	size_t nregs;
1507981c001SMika Westerberg 
1517981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
1527981c001SMika Westerberg 	if (!community)
1537981c001SMika Westerberg 		return NULL;
1547981c001SMika Westerberg 
1557981c001SMika Westerberg 	padno = pin_to_padno(community, pin);
156e57725eaSMika Westerberg 	nregs = (community->features & PINCTRL_FEATURE_DEBOUNCE) ? 4 : 2;
157e57725eaSMika Westerberg 
1587eb7ecddSAndy Shevchenko 	if (reg >= nregs * 4)
159e57725eaSMika Westerberg 		return NULL;
160e57725eaSMika Westerberg 
161e57725eaSMika Westerberg 	return community->pad_regs + reg + padno * nregs * 4;
1627981c001SMika Westerberg }
1637981c001SMika Westerberg 
16404035f7fSAndy Shevchenko static bool intel_pad_owned_by_host(struct intel_pinctrl *pctrl, unsigned int pin)
1657981c001SMika Westerberg {
1667981c001SMika Westerberg 	const struct intel_community *community;
167919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
16804035f7fSAndy Shevchenko 	unsigned int gpp, offset, gpp_offset;
1697981c001SMika Westerberg 	void __iomem *padown;
1707981c001SMika Westerberg 
1717981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
1727981c001SMika Westerberg 	if (!community)
1737981c001SMika Westerberg 		return false;
1747981c001SMika Westerberg 	if (!community->padown_offset)
1757981c001SMika Westerberg 		return true;
1767981c001SMika Westerberg 
177919eb475SMika Westerberg 	padgrp = intel_community_get_padgroup(community, pin);
178919eb475SMika Westerberg 	if (!padgrp)
179919eb475SMika Westerberg 		return false;
180919eb475SMika Westerberg 
181919eb475SMika Westerberg 	gpp_offset = padgroup_offset(padgrp, pin);
182919eb475SMika Westerberg 	gpp = PADOWN_GPP(gpp_offset);
183919eb475SMika Westerberg 	offset = community->padown_offset + padgrp->padown_num * 4 + gpp * 4;
1847981c001SMika Westerberg 	padown = community->regs + offset;
1857981c001SMika Westerberg 
186919eb475SMika Westerberg 	return !(readl(padown) & PADOWN_MASK(gpp_offset));
1877981c001SMika Westerberg }
1887981c001SMika Westerberg 
18904035f7fSAndy Shevchenko static bool intel_pad_acpi_mode(struct intel_pinctrl *pctrl, unsigned int pin)
1907981c001SMika Westerberg {
1917981c001SMika Westerberg 	const struct intel_community *community;
192919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
19304035f7fSAndy Shevchenko 	unsigned int offset, gpp_offset;
1947981c001SMika Westerberg 	void __iomem *hostown;
1957981c001SMika Westerberg 
1967981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
1977981c001SMika Westerberg 	if (!community)
1987981c001SMika Westerberg 		return true;
1997981c001SMika Westerberg 	if (!community->hostown_offset)
2007981c001SMika Westerberg 		return false;
2017981c001SMika Westerberg 
202919eb475SMika Westerberg 	padgrp = intel_community_get_padgroup(community, pin);
203919eb475SMika Westerberg 	if (!padgrp)
204919eb475SMika Westerberg 		return true;
205919eb475SMika Westerberg 
206919eb475SMika Westerberg 	gpp_offset = padgroup_offset(padgrp, pin);
207919eb475SMika Westerberg 	offset = community->hostown_offset + padgrp->reg_num * 4;
2087981c001SMika Westerberg 	hostown = community->regs + offset;
2097981c001SMika Westerberg 
210919eb475SMika Westerberg 	return !(readl(hostown) & BIT(gpp_offset));
2117981c001SMika Westerberg }
2127981c001SMika Westerberg 
2131bd23153SAndy Shevchenko /**
2141bd23153SAndy Shevchenko  * enum - Locking variants of the pad configuration
2151bd23153SAndy Shevchenko  *
2161bd23153SAndy Shevchenko  * @PAD_UNLOCKED:	pad is fully controlled by the configuration registers
2171bd23153SAndy Shevchenko  * @PAD_LOCKED:		pad configuration registers, except TX state, are locked
2181bd23153SAndy Shevchenko  * @PAD_LOCKED_TX:	pad configuration TX state is locked
2191bd23153SAndy Shevchenko  * @PAD_LOCKED_FULL:	pad configuration registers are locked completely
2201bd23153SAndy Shevchenko  *
2211bd23153SAndy Shevchenko  * Locking is considered as read-only mode for corresponding registers and
2221bd23153SAndy Shevchenko  * their respective fields. That said, TX state bit is locked separately from
2231bd23153SAndy Shevchenko  * the main locking scheme.
2241bd23153SAndy Shevchenko  */
2251bd23153SAndy Shevchenko enum {
2261bd23153SAndy Shevchenko 	PAD_UNLOCKED	= 0,
2271bd23153SAndy Shevchenko 	PAD_LOCKED	= 1,
2281bd23153SAndy Shevchenko 	PAD_LOCKED_TX	= 2,
2291bd23153SAndy Shevchenko 	PAD_LOCKED_FULL	= PAD_LOCKED | PAD_LOCKED_TX,
2301bd23153SAndy Shevchenko };
2311bd23153SAndy Shevchenko 
2321bd23153SAndy Shevchenko static int intel_pad_locked(struct intel_pinctrl *pctrl, unsigned int pin)
2337981c001SMika Westerberg {
2347981c001SMika Westerberg 	struct intel_community *community;
235919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
23604035f7fSAndy Shevchenko 	unsigned int offset, gpp_offset;
2377981c001SMika Westerberg 	u32 value;
2381bd23153SAndy Shevchenko 	int ret = PAD_UNLOCKED;
2397981c001SMika Westerberg 
2407981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
2417981c001SMika Westerberg 	if (!community)
2421bd23153SAndy Shevchenko 		return PAD_LOCKED_FULL;
2437981c001SMika Westerberg 	if (!community->padcfglock_offset)
2441bd23153SAndy Shevchenko 		return PAD_UNLOCKED;
2457981c001SMika Westerberg 
246919eb475SMika Westerberg 	padgrp = intel_community_get_padgroup(community, pin);
247919eb475SMika Westerberg 	if (!padgrp)
2481bd23153SAndy Shevchenko 		return PAD_LOCKED_FULL;
249919eb475SMika Westerberg 
250919eb475SMika Westerberg 	gpp_offset = padgroup_offset(padgrp, pin);
2517981c001SMika Westerberg 
2527981c001SMika Westerberg 	/*
2537981c001SMika Westerberg 	 * If PADCFGLOCK and PADCFGLOCKTX bits are both clear for this pad,
2547981c001SMika Westerberg 	 * the pad is considered unlocked. Any other case means that it is
2551bd23153SAndy Shevchenko 	 * either fully or partially locked.
2567981c001SMika Westerberg 	 */
2571bd23153SAndy Shevchenko 	offset = community->padcfglock_offset + 0 + padgrp->reg_num * 8;
2587981c001SMika Westerberg 	value = readl(community->regs + offset);
259919eb475SMika Westerberg 	if (value & BIT(gpp_offset))
2601bd23153SAndy Shevchenko 		ret |= PAD_LOCKED;
2617981c001SMika Westerberg 
262919eb475SMika Westerberg 	offset = community->padcfglock_offset + 4 + padgrp->reg_num * 8;
2637981c001SMika Westerberg 	value = readl(community->regs + offset);
264919eb475SMika Westerberg 	if (value & BIT(gpp_offset))
2651bd23153SAndy Shevchenko 		ret |= PAD_LOCKED_TX;
2667981c001SMika Westerberg 
2671bd23153SAndy Shevchenko 	return ret;
2681bd23153SAndy Shevchenko }
2691bd23153SAndy Shevchenko 
2701bd23153SAndy Shevchenko static bool intel_pad_is_unlocked(struct intel_pinctrl *pctrl, unsigned int pin)
2711bd23153SAndy Shevchenko {
2721bd23153SAndy Shevchenko 	return (intel_pad_locked(pctrl, pin) & PAD_LOCKED) == PAD_UNLOCKED;
2737981c001SMika Westerberg }
2747981c001SMika Westerberg 
27504035f7fSAndy Shevchenko static bool intel_pad_usable(struct intel_pinctrl *pctrl, unsigned int pin)
2767981c001SMika Westerberg {
2771bd23153SAndy Shevchenko 	return intel_pad_owned_by_host(pctrl, pin) && intel_pad_is_unlocked(pctrl, pin);
2787981c001SMika Westerberg }
2797981c001SMika Westerberg 
2807981c001SMika Westerberg static int intel_get_groups_count(struct pinctrl_dev *pctldev)
2817981c001SMika Westerberg {
2827981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
2837981c001SMika Westerberg 
2847981c001SMika Westerberg 	return pctrl->soc->ngroups;
2857981c001SMika Westerberg }
2867981c001SMika Westerberg 
2877981c001SMika Westerberg static const char *intel_get_group_name(struct pinctrl_dev *pctldev,
28804035f7fSAndy Shevchenko 				      unsigned int group)
2897981c001SMika Westerberg {
2907981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
2917981c001SMika Westerberg 
2924426be36SAndy Shevchenko 	return pctrl->soc->groups[group].grp.name;
2937981c001SMika Westerberg }
2947981c001SMika Westerberg 
29504035f7fSAndy Shevchenko static int intel_get_group_pins(struct pinctrl_dev *pctldev, unsigned int group,
29604035f7fSAndy Shevchenko 			      const unsigned int **pins, unsigned int *npins)
2977981c001SMika Westerberg {
2987981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
2997981c001SMika Westerberg 
3004426be36SAndy Shevchenko 	*pins = pctrl->soc->groups[group].grp.pins;
3014426be36SAndy Shevchenko 	*npins = pctrl->soc->groups[group].grp.npins;
3027981c001SMika Westerberg 	return 0;
3037981c001SMika Westerberg }
3047981c001SMika Westerberg 
3057981c001SMika Westerberg static void intel_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
30604035f7fSAndy Shevchenko 			       unsigned int pin)
3077981c001SMika Westerberg {
3087981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
309e57725eaSMika Westerberg 	void __iomem *padcfg;
3107981c001SMika Westerberg 	u32 cfg0, cfg1, mode;
3111bd23153SAndy Shevchenko 	int locked;
3121bd23153SAndy Shevchenko 	bool acpi;
3137981c001SMika Westerberg 
3147981c001SMika Westerberg 	if (!intel_pad_owned_by_host(pctrl, pin)) {
3157981c001SMika Westerberg 		seq_puts(s, "not available");
3167981c001SMika Westerberg 		return;
3177981c001SMika Westerberg 	}
3187981c001SMika Westerberg 
3197981c001SMika Westerberg 	cfg0 = readl(intel_get_padcfg(pctrl, pin, PADCFG0));
3207981c001SMika Westerberg 	cfg1 = readl(intel_get_padcfg(pctrl, pin, PADCFG1));
3217981c001SMika Westerberg 
3227981c001SMika Westerberg 	mode = (cfg0 & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT;
3234973ddc8SAndy Shevchenko 	if (mode == PADCFG0_PMODE_GPIO)
3247981c001SMika Westerberg 		seq_puts(s, "GPIO ");
3257981c001SMika Westerberg 	else
3267981c001SMika Westerberg 		seq_printf(s, "mode %d ", mode);
3277981c001SMika Westerberg 
3287981c001SMika Westerberg 	seq_printf(s, "0x%08x 0x%08x", cfg0, cfg1);
3297981c001SMika Westerberg 
330e57725eaSMika Westerberg 	/* Dump the additional PADCFG registers if available */
331e57725eaSMika Westerberg 	padcfg = intel_get_padcfg(pctrl, pin, PADCFG2);
332e57725eaSMika Westerberg 	if (padcfg)
333e57725eaSMika Westerberg 		seq_printf(s, " 0x%08x", readl(padcfg));
334e57725eaSMika Westerberg 
3357981c001SMika Westerberg 	locked = intel_pad_locked(pctrl, pin);
3364341e8a5SMika Westerberg 	acpi = intel_pad_acpi_mode(pctrl, pin);
3377981c001SMika Westerberg 
3387981c001SMika Westerberg 	if (locked || acpi) {
3397981c001SMika Westerberg 		seq_puts(s, " [");
3401bd23153SAndy Shevchenko 		if (locked)
3417981c001SMika Westerberg 			seq_puts(s, "LOCKED");
3421bd23153SAndy Shevchenko 		if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_TX)
3431bd23153SAndy Shevchenko 			seq_puts(s, " tx");
3441bd23153SAndy Shevchenko 		else if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_FULL)
3451bd23153SAndy Shevchenko 			seq_puts(s, " full");
3461bd23153SAndy Shevchenko 
3471bd23153SAndy Shevchenko 		if (locked && acpi)
3487981c001SMika Westerberg 			seq_puts(s, ", ");
3491bd23153SAndy Shevchenko 
3507981c001SMika Westerberg 		if (acpi)
3517981c001SMika Westerberg 			seq_puts(s, "ACPI");
3527981c001SMika Westerberg 		seq_puts(s, "]");
3537981c001SMika Westerberg 	}
3547981c001SMika Westerberg }
3557981c001SMika Westerberg 
3567981c001SMika Westerberg static const struct pinctrl_ops intel_pinctrl_ops = {
3577981c001SMika Westerberg 	.get_groups_count = intel_get_groups_count,
3587981c001SMika Westerberg 	.get_group_name = intel_get_group_name,
3597981c001SMika Westerberg 	.get_group_pins = intel_get_group_pins,
3607981c001SMika Westerberg 	.pin_dbg_show = intel_pin_dbg_show,
3617981c001SMika Westerberg };
3627981c001SMika Westerberg 
3637981c001SMika Westerberg static int intel_get_functions_count(struct pinctrl_dev *pctldev)
3647981c001SMika Westerberg {
3657981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3667981c001SMika Westerberg 
3677981c001SMika Westerberg 	return pctrl->soc->nfunctions;
3687981c001SMika Westerberg }
3697981c001SMika Westerberg 
3707981c001SMika Westerberg static const char *intel_get_function_name(struct pinctrl_dev *pctldev,
37104035f7fSAndy Shevchenko 					   unsigned int function)
3727981c001SMika Westerberg {
3737981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3747981c001SMika Westerberg 
375*999b85bfSAndy Shevchenko 	return pctrl->soc->functions[function].func.name;
3767981c001SMika Westerberg }
3777981c001SMika Westerberg 
3787981c001SMika Westerberg static int intel_get_function_groups(struct pinctrl_dev *pctldev,
37904035f7fSAndy Shevchenko 				     unsigned int function,
3807981c001SMika Westerberg 				     const char * const **groups,
38104035f7fSAndy Shevchenko 				     unsigned int * const ngroups)
3827981c001SMika Westerberg {
3837981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3847981c001SMika Westerberg 
385*999b85bfSAndy Shevchenko 	*groups = pctrl->soc->functions[function].func.groups;
386*999b85bfSAndy Shevchenko 	*ngroups = pctrl->soc->functions[function].func.ngroups;
3877981c001SMika Westerberg 	return 0;
3887981c001SMika Westerberg }
3897981c001SMika Westerberg 
39004035f7fSAndy Shevchenko static int intel_pinmux_set_mux(struct pinctrl_dev *pctldev,
39104035f7fSAndy Shevchenko 				unsigned int function, unsigned int group)
3927981c001SMika Westerberg {
3937981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3947981c001SMika Westerberg 	const struct intel_pingroup *grp = &pctrl->soc->groups[group];
3957981c001SMika Westerberg 	unsigned long flags;
3967981c001SMika Westerberg 	int i;
3977981c001SMika Westerberg 
39827d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
3997981c001SMika Westerberg 
4007981c001SMika Westerberg 	/*
4017981c001SMika Westerberg 	 * All pins in the groups needs to be accessible and writable
4027981c001SMika Westerberg 	 * before we can enable the mux for this group.
4037981c001SMika Westerberg 	 */
4044426be36SAndy Shevchenko 	for (i = 0; i < grp->grp.npins; i++) {
4054426be36SAndy Shevchenko 		if (!intel_pad_usable(pctrl, grp->grp.pins[i])) {
40627d9098cSMika Westerberg 			raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4077981c001SMika Westerberg 			return -EBUSY;
4087981c001SMika Westerberg 		}
4097981c001SMika Westerberg 	}
4107981c001SMika Westerberg 
4117981c001SMika Westerberg 	/* Now enable the mux setting for each pin in the group */
4124426be36SAndy Shevchenko 	for (i = 0; i < grp->grp.npins; i++) {
4137981c001SMika Westerberg 		void __iomem *padcfg0;
4147981c001SMika Westerberg 		u32 value;
4157981c001SMika Westerberg 
4164426be36SAndy Shevchenko 		padcfg0 = intel_get_padcfg(pctrl, grp->grp.pins[i], PADCFG0);
4177981c001SMika Westerberg 		value = readl(padcfg0);
4187981c001SMika Westerberg 
4197981c001SMika Westerberg 		value &= ~PADCFG0_PMODE_MASK;
4201f6b419bSMika Westerberg 
4211f6b419bSMika Westerberg 		if (grp->modes)
4221f6b419bSMika Westerberg 			value |= grp->modes[i] << PADCFG0_PMODE_SHIFT;
4231f6b419bSMika Westerberg 		else
4247981c001SMika Westerberg 			value |= grp->mode << PADCFG0_PMODE_SHIFT;
4257981c001SMika Westerberg 
4267981c001SMika Westerberg 		writel(value, padcfg0);
4277981c001SMika Westerberg 	}
4287981c001SMika Westerberg 
42927d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4307981c001SMika Westerberg 
4317981c001SMika Westerberg 	return 0;
4327981c001SMika Westerberg }
4337981c001SMika Westerberg 
43417fab473SAndy Shevchenko static void __intel_gpio_set_direction(void __iomem *padcfg0, bool input)
43517fab473SAndy Shevchenko {
43617fab473SAndy Shevchenko 	u32 value;
43717fab473SAndy Shevchenko 
43817fab473SAndy Shevchenko 	value = readl(padcfg0);
43917fab473SAndy Shevchenko 	if (input) {
44017fab473SAndy Shevchenko 		value &= ~PADCFG0_GPIORXDIS;
44117fab473SAndy Shevchenko 		value |= PADCFG0_GPIOTXDIS;
44217fab473SAndy Shevchenko 	} else {
44317fab473SAndy Shevchenko 		value &= ~PADCFG0_GPIOTXDIS;
44417fab473SAndy Shevchenko 		value |= PADCFG0_GPIORXDIS;
44517fab473SAndy Shevchenko 	}
44617fab473SAndy Shevchenko 	writel(value, padcfg0);
44717fab473SAndy Shevchenko }
44817fab473SAndy Shevchenko 
4496989ea48SAndy Shevchenko static int __intel_gpio_get_gpio_mode(u32 value)
4506989ea48SAndy Shevchenko {
4516989ea48SAndy Shevchenko 	return (value & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT;
4526989ea48SAndy Shevchenko }
4536989ea48SAndy Shevchenko 
4544973ddc8SAndy Shevchenko static int intel_gpio_get_gpio_mode(void __iomem *padcfg0)
4554973ddc8SAndy Shevchenko {
4566989ea48SAndy Shevchenko 	return __intel_gpio_get_gpio_mode(readl(padcfg0));
4574973ddc8SAndy Shevchenko }
4584973ddc8SAndy Shevchenko 
459f5a26acfSMika Westerberg static void intel_gpio_set_gpio_mode(void __iomem *padcfg0)
460f5a26acfSMika Westerberg {
461f5a26acfSMika Westerberg 	u32 value;
462f5a26acfSMika Westerberg 
463af7e3eebSAndy Shevchenko 	value = readl(padcfg0);
464af7e3eebSAndy Shevchenko 
465f5a26acfSMika Westerberg 	/* Put the pad into GPIO mode */
466af7e3eebSAndy Shevchenko 	value &= ~PADCFG0_PMODE_MASK;
467af7e3eebSAndy Shevchenko 	value |= PADCFG0_PMODE_GPIO;
468af7e3eebSAndy Shevchenko 
469e12963c4SAndy Shevchenko 	/* Disable TX buffer and enable RX (this will be input) */
470e12963c4SAndy Shevchenko 	value &= ~PADCFG0_GPIORXDIS;
471e8873c0aSAndy Shevchenko 	value |= PADCFG0_GPIOTXDIS;
472af7e3eebSAndy Shevchenko 
473f5a26acfSMika Westerberg 	/* Disable SCI/SMI/NMI generation */
474f5a26acfSMika Westerberg 	value &= ~(PADCFG0_GPIROUTIOXAPIC | PADCFG0_GPIROUTSCI);
475f5a26acfSMika Westerberg 	value &= ~(PADCFG0_GPIROUTSMI | PADCFG0_GPIROUTNMI);
476af7e3eebSAndy Shevchenko 
477f5a26acfSMika Westerberg 	writel(value, padcfg0);
478f5a26acfSMika Westerberg }
479f5a26acfSMika Westerberg 
4807981c001SMika Westerberg static int intel_gpio_request_enable(struct pinctrl_dev *pctldev,
4817981c001SMika Westerberg 				     struct pinctrl_gpio_range *range,
48204035f7fSAndy Shevchenko 				     unsigned int pin)
4837981c001SMika Westerberg {
4847981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
4857981c001SMika Westerberg 	void __iomem *padcfg0;
4867981c001SMika Westerberg 	unsigned long flags;
4877981c001SMika Westerberg 
488f62cdde5SAndy Shevchenko 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
489f62cdde5SAndy Shevchenko 
49027d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
4917981c001SMika Westerberg 
4921bd23153SAndy Shevchenko 	if (!intel_pad_owned_by_host(pctrl, pin)) {
49327d9098cSMika Westerberg 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4947981c001SMika Westerberg 		return -EBUSY;
4957981c001SMika Westerberg 	}
4967981c001SMika Westerberg 
4971bd23153SAndy Shevchenko 	if (!intel_pad_is_unlocked(pctrl, pin)) {
4981bd23153SAndy Shevchenko 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4991bd23153SAndy Shevchenko 		return 0;
5001bd23153SAndy Shevchenko 	}
5011bd23153SAndy Shevchenko 
5024973ddc8SAndy Shevchenko 	/*
5034973ddc8SAndy Shevchenko 	 * If pin is already configured in GPIO mode, we assume that
5044973ddc8SAndy Shevchenko 	 * firmware provides correct settings. In such case we avoid
5054973ddc8SAndy Shevchenko 	 * potential glitches on the pin. Otherwise, for the pin in
5064973ddc8SAndy Shevchenko 	 * alternative mode, consumer has to supply respective flags.
5074973ddc8SAndy Shevchenko 	 */
5084973ddc8SAndy Shevchenko 	if (intel_gpio_get_gpio_mode(padcfg0) == PADCFG0_PMODE_GPIO) {
5094973ddc8SAndy Shevchenko 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
5104973ddc8SAndy Shevchenko 		return 0;
5114973ddc8SAndy Shevchenko 	}
5124973ddc8SAndy Shevchenko 
513f5a26acfSMika Westerberg 	intel_gpio_set_gpio_mode(padcfg0);
5144973ddc8SAndy Shevchenko 
51527d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
5167981c001SMika Westerberg 
5177981c001SMika Westerberg 	return 0;
5187981c001SMika Westerberg }
5197981c001SMika Westerberg 
5207981c001SMika Westerberg static int intel_gpio_set_direction(struct pinctrl_dev *pctldev,
5217981c001SMika Westerberg 				    struct pinctrl_gpio_range *range,
52204035f7fSAndy Shevchenko 				    unsigned int pin, bool input)
5237981c001SMika Westerberg {
5247981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
5257981c001SMika Westerberg 	void __iomem *padcfg0;
5267981c001SMika Westerberg 	unsigned long flags;
5277981c001SMika Westerberg 
5287981c001SMika Westerberg 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
5297981c001SMika Westerberg 
530f62cdde5SAndy Shevchenko 	raw_spin_lock_irqsave(&pctrl->lock, flags);
531f62cdde5SAndy Shevchenko 	__intel_gpio_set_direction(padcfg0, input);
53227d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
5337981c001SMika Westerberg 
5347981c001SMika Westerberg 	return 0;
5357981c001SMika Westerberg }
5367981c001SMika Westerberg 
5377981c001SMika Westerberg static const struct pinmux_ops intel_pinmux_ops = {
5387981c001SMika Westerberg 	.get_functions_count = intel_get_functions_count,
5397981c001SMika Westerberg 	.get_function_name = intel_get_function_name,
5407981c001SMika Westerberg 	.get_function_groups = intel_get_function_groups,
5417981c001SMika Westerberg 	.set_mux = intel_pinmux_set_mux,
5427981c001SMika Westerberg 	.gpio_request_enable = intel_gpio_request_enable,
5437981c001SMika Westerberg 	.gpio_set_direction = intel_gpio_set_direction,
5447981c001SMika Westerberg };
5457981c001SMika Westerberg 
54681ab5542SAndy Shevchenko static int intel_config_get_pull(struct intel_pinctrl *pctrl, unsigned int pin,
54781ab5542SAndy Shevchenko 				 enum pin_config_param param, u32 *arg)
5487981c001SMika Westerberg {
54904cc058fSMika Westerberg 	const struct intel_community *community;
55081ab5542SAndy Shevchenko 	void __iomem *padcfg1;
551e64fbfa5SAndy Shevchenko 	unsigned long flags;
5527981c001SMika Westerberg 	u32 value, term;
5537981c001SMika Westerberg 
55404cc058fSMika Westerberg 	community = intel_get_community(pctrl, pin);
55581ab5542SAndy Shevchenko 	padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1);
556e64fbfa5SAndy Shevchenko 
557e64fbfa5SAndy Shevchenko 	raw_spin_lock_irqsave(&pctrl->lock, flags);
55881ab5542SAndy Shevchenko 	value = readl(padcfg1);
559e64fbfa5SAndy Shevchenko 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
56081ab5542SAndy Shevchenko 
5617981c001SMika Westerberg 	term = (value & PADCFG1_TERM_MASK) >> PADCFG1_TERM_SHIFT;
5627981c001SMika Westerberg 
5637981c001SMika Westerberg 	switch (param) {
5647981c001SMika Westerberg 	case PIN_CONFIG_BIAS_DISABLE:
5657981c001SMika Westerberg 		if (term)
5667981c001SMika Westerberg 			return -EINVAL;
5677981c001SMika Westerberg 		break;
5687981c001SMika Westerberg 
5697981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_UP:
5707981c001SMika Westerberg 		if (!term || !(value & PADCFG1_TERM_UP))
5717981c001SMika Westerberg 			return -EINVAL;
5727981c001SMika Westerberg 
5737981c001SMika Westerberg 		switch (term) {
574dd26209bSAndy Shevchenko 		case PADCFG1_TERM_833:
575dd26209bSAndy Shevchenko 			*arg = 833;
576dd26209bSAndy Shevchenko 			break;
5777981c001SMika Westerberg 		case PADCFG1_TERM_1K:
57881ab5542SAndy Shevchenko 			*arg = 1000;
5797981c001SMika Westerberg 			break;
580346c8364SAndy Shevchenko 		case PADCFG1_TERM_4K:
581346c8364SAndy Shevchenko 			*arg = 4000;
582346c8364SAndy Shevchenko 			break;
5837981c001SMika Westerberg 		case PADCFG1_TERM_5K:
58481ab5542SAndy Shevchenko 			*arg = 5000;
5857981c001SMika Westerberg 			break;
5867981c001SMika Westerberg 		case PADCFG1_TERM_20K:
58781ab5542SAndy Shevchenko 			*arg = 20000;
5887981c001SMika Westerberg 			break;
5897981c001SMika Westerberg 		}
5907981c001SMika Westerberg 
5917981c001SMika Westerberg 		break;
5927981c001SMika Westerberg 
5937981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_DOWN:
5947981c001SMika Westerberg 		if (!term || value & PADCFG1_TERM_UP)
5957981c001SMika Westerberg 			return -EINVAL;
5967981c001SMika Westerberg 
5977981c001SMika Westerberg 		switch (term) {
598dd26209bSAndy Shevchenko 		case PADCFG1_TERM_833:
599dd26209bSAndy Shevchenko 			if (!(community->features & PINCTRL_FEATURE_1K_PD))
600dd26209bSAndy Shevchenko 				return -EINVAL;
601dd26209bSAndy Shevchenko 			*arg = 833;
602dd26209bSAndy Shevchenko 			break;
60304cc058fSMika Westerberg 		case PADCFG1_TERM_1K:
60404cc058fSMika Westerberg 			if (!(community->features & PINCTRL_FEATURE_1K_PD))
60504cc058fSMika Westerberg 				return -EINVAL;
60681ab5542SAndy Shevchenko 			*arg = 1000;
60704cc058fSMika Westerberg 			break;
608346c8364SAndy Shevchenko 		case PADCFG1_TERM_4K:
609346c8364SAndy Shevchenko 			*arg = 4000;
610346c8364SAndy Shevchenko 			break;
6117981c001SMika Westerberg 		case PADCFG1_TERM_5K:
61281ab5542SAndy Shevchenko 			*arg = 5000;
6137981c001SMika Westerberg 			break;
6147981c001SMika Westerberg 		case PADCFG1_TERM_20K:
61581ab5542SAndy Shevchenko 			*arg = 20000;
6167981c001SMika Westerberg 			break;
6177981c001SMika Westerberg 		}
6187981c001SMika Westerberg 
6197981c001SMika Westerberg 		break;
6207981c001SMika Westerberg 
62181ab5542SAndy Shevchenko 	default:
62281ab5542SAndy Shevchenko 		return -EINVAL;
62381ab5542SAndy Shevchenko 	}
62481ab5542SAndy Shevchenko 
62581ab5542SAndy Shevchenko 	return 0;
62681ab5542SAndy Shevchenko }
62781ab5542SAndy Shevchenko 
62881ab5542SAndy Shevchenko static int intel_config_get_debounce(struct intel_pinctrl *pctrl, unsigned int pin,
62981ab5542SAndy Shevchenko 				     enum pin_config_param param, u32 *arg)
63081ab5542SAndy Shevchenko {
631e57725eaSMika Westerberg 	void __iomem *padcfg2;
632e64fbfa5SAndy Shevchenko 	unsigned long flags;
63381ab5542SAndy Shevchenko 	unsigned long v;
63481ab5542SAndy Shevchenko 	u32 value2;
635e57725eaSMika Westerberg 
636e57725eaSMika Westerberg 	padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2);
637e57725eaSMika Westerberg 	if (!padcfg2)
638e57725eaSMika Westerberg 		return -ENOTSUPP;
639e57725eaSMika Westerberg 
640e64fbfa5SAndy Shevchenko 	raw_spin_lock_irqsave(&pctrl->lock, flags);
64181ab5542SAndy Shevchenko 	value2 = readl(padcfg2);
642e64fbfa5SAndy Shevchenko 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
64381ab5542SAndy Shevchenko 	if (!(value2 & PADCFG2_DEBEN))
644e57725eaSMika Westerberg 		return -EINVAL;
645e57725eaSMika Westerberg 
64681ab5542SAndy Shevchenko 	v = (value2 & PADCFG2_DEBOUNCE_MASK) >> PADCFG2_DEBOUNCE_SHIFT;
64781ab5542SAndy Shevchenko 	*arg = BIT(v) * DEBOUNCE_PERIOD_NSEC / NSEC_PER_USEC;
648e57725eaSMika Westerberg 
64981ab5542SAndy Shevchenko 	return 0;
650e57725eaSMika Westerberg }
651e57725eaSMika Westerberg 
65281ab5542SAndy Shevchenko static int intel_config_get(struct pinctrl_dev *pctldev, unsigned int pin,
65381ab5542SAndy Shevchenko 			    unsigned long *config)
65481ab5542SAndy Shevchenko {
65581ab5542SAndy Shevchenko 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
65681ab5542SAndy Shevchenko 	enum pin_config_param param = pinconf_to_config_param(*config);
65781ab5542SAndy Shevchenko 	u32 arg = 0;
65881ab5542SAndy Shevchenko 	int ret;
65981ab5542SAndy Shevchenko 
66081ab5542SAndy Shevchenko 	if (!intel_pad_owned_by_host(pctrl, pin))
66181ab5542SAndy Shevchenko 		return -ENOTSUPP;
66281ab5542SAndy Shevchenko 
66381ab5542SAndy Shevchenko 	switch (param) {
66481ab5542SAndy Shevchenko 	case PIN_CONFIG_BIAS_DISABLE:
66581ab5542SAndy Shevchenko 	case PIN_CONFIG_BIAS_PULL_UP:
66681ab5542SAndy Shevchenko 	case PIN_CONFIG_BIAS_PULL_DOWN:
66781ab5542SAndy Shevchenko 		ret = intel_config_get_pull(pctrl, pin, param, &arg);
66881ab5542SAndy Shevchenko 		if (ret)
66981ab5542SAndy Shevchenko 			return ret;
67081ab5542SAndy Shevchenko 		break;
67181ab5542SAndy Shevchenko 
67281ab5542SAndy Shevchenko 	case PIN_CONFIG_INPUT_DEBOUNCE:
67381ab5542SAndy Shevchenko 		ret = intel_config_get_debounce(pctrl, pin, param, &arg);
67481ab5542SAndy Shevchenko 		if (ret)
67581ab5542SAndy Shevchenko 			return ret;
67681ab5542SAndy Shevchenko 		break;
67781ab5542SAndy Shevchenko 
6787981c001SMika Westerberg 	default:
6797981c001SMika Westerberg 		return -ENOTSUPP;
6807981c001SMika Westerberg 	}
6817981c001SMika Westerberg 
6827981c001SMika Westerberg 	*config = pinconf_to_config_packed(param, arg);
6837981c001SMika Westerberg 	return 0;
6847981c001SMika Westerberg }
6857981c001SMika Westerberg 
68604035f7fSAndy Shevchenko static int intel_config_set_pull(struct intel_pinctrl *pctrl, unsigned int pin,
6877981c001SMika Westerberg 				 unsigned long config)
6887981c001SMika Westerberg {
68904035f7fSAndy Shevchenko 	unsigned int param = pinconf_to_config_param(config);
69004035f7fSAndy Shevchenko 	unsigned int arg = pinconf_to_config_argument(config);
69104cc058fSMika Westerberg 	const struct intel_community *community;
6927981c001SMika Westerberg 	void __iomem *padcfg1;
6937981c001SMika Westerberg 	unsigned long flags;
6947981c001SMika Westerberg 	int ret = 0;
6957981c001SMika Westerberg 	u32 value;
6967981c001SMika Westerberg 
69704cc058fSMika Westerberg 	community = intel_get_community(pctrl, pin);
6987981c001SMika Westerberg 	padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1);
699f62cdde5SAndy Shevchenko 
700f62cdde5SAndy Shevchenko 	raw_spin_lock_irqsave(&pctrl->lock, flags);
701f62cdde5SAndy Shevchenko 
7027981c001SMika Westerberg 	value = readl(padcfg1);
703cd535346SAndy Shevchenko 	value &= ~(PADCFG1_TERM_MASK | PADCFG1_TERM_UP);
704cd535346SAndy Shevchenko 
705cd535346SAndy Shevchenko 	/* Set default strength value in case none is given */
706cd535346SAndy Shevchenko 	if (arg == 1)
707cd535346SAndy Shevchenko 		arg = 5000;
7087981c001SMika Westerberg 
7097981c001SMika Westerberg 	switch (param) {
7107981c001SMika Westerberg 	case PIN_CONFIG_BIAS_DISABLE:
7117981c001SMika Westerberg 		break;
7127981c001SMika Westerberg 
7137981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_UP:
7147981c001SMika Westerberg 		switch (arg) {
7157981c001SMika Westerberg 		case 20000:
7167981c001SMika Westerberg 			value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT;
7177981c001SMika Westerberg 			break;
7187981c001SMika Westerberg 		case 5000:
7197981c001SMika Westerberg 			value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT;
7207981c001SMika Westerberg 			break;
721346c8364SAndy Shevchenko 		case 4000:
722346c8364SAndy Shevchenko 			value |= PADCFG1_TERM_4K << PADCFG1_TERM_SHIFT;
723346c8364SAndy Shevchenko 			break;
7247981c001SMika Westerberg 		case 1000:
7257981c001SMika Westerberg 			value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT;
7267981c001SMika Westerberg 			break;
727dd26209bSAndy Shevchenko 		case 833:
728dd26209bSAndy Shevchenko 			value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT;
729dd26209bSAndy Shevchenko 			break;
7307981c001SMika Westerberg 		default:
7317981c001SMika Westerberg 			ret = -EINVAL;
732cd535346SAndy Shevchenko 			break;
7337981c001SMika Westerberg 		}
7347981c001SMika Westerberg 
735cd535346SAndy Shevchenko 		value |= PADCFG1_TERM_UP;
7367981c001SMika Westerberg 		break;
7377981c001SMika Westerberg 
7387981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_DOWN:
7397981c001SMika Westerberg 		switch (arg) {
7407981c001SMika Westerberg 		case 20000:
7417981c001SMika Westerberg 			value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT;
7427981c001SMika Westerberg 			break;
7437981c001SMika Westerberg 		case 5000:
7447981c001SMika Westerberg 			value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT;
7457981c001SMika Westerberg 			break;
746346c8364SAndy Shevchenko 		case 4000:
747346c8364SAndy Shevchenko 			value |= PADCFG1_TERM_4K << PADCFG1_TERM_SHIFT;
748346c8364SAndy Shevchenko 			break;
74904cc058fSMika Westerberg 		case 1000:
750aa1dd80fSDan Carpenter 			if (!(community->features & PINCTRL_FEATURE_1K_PD)) {
751aa1dd80fSDan Carpenter 				ret = -EINVAL;
752aa1dd80fSDan Carpenter 				break;
753aa1dd80fSDan Carpenter 			}
75404cc058fSMika Westerberg 			value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT;
75504cc058fSMika Westerberg 			break;
756dd26209bSAndy Shevchenko 		case 833:
757dd26209bSAndy Shevchenko 			if (!(community->features & PINCTRL_FEATURE_1K_PD)) {
758dd26209bSAndy Shevchenko 				ret = -EINVAL;
759dd26209bSAndy Shevchenko 				break;
760dd26209bSAndy Shevchenko 			}
761dd26209bSAndy Shevchenko 			value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT;
762dd26209bSAndy Shevchenko 			break;
7637981c001SMika Westerberg 		default:
7647981c001SMika Westerberg 			ret = -EINVAL;
765cd535346SAndy Shevchenko 			break;
7667981c001SMika Westerberg 		}
7677981c001SMika Westerberg 
7687981c001SMika Westerberg 		break;
76961ef0e49SAndy Shevchenko 
77061ef0e49SAndy Shevchenko 	default:
77161ef0e49SAndy Shevchenko 		ret = -EINVAL;
77261ef0e49SAndy Shevchenko 		break;
7737981c001SMika Westerberg 	}
7747981c001SMika Westerberg 
7757981c001SMika Westerberg 	if (!ret)
7767981c001SMika Westerberg 		writel(value, padcfg1);
7777981c001SMika Westerberg 
77827d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
7797981c001SMika Westerberg 
7807981c001SMika Westerberg 	return ret;
7817981c001SMika Westerberg }
7827981c001SMika Westerberg 
78304035f7fSAndy Shevchenko static int intel_config_set_debounce(struct intel_pinctrl *pctrl,
78404035f7fSAndy Shevchenko 				     unsigned int pin, unsigned int debounce)
785e57725eaSMika Westerberg {
786e57725eaSMika Westerberg 	void __iomem *padcfg0, *padcfg2;
787e57725eaSMika Westerberg 	unsigned long flags;
788e57725eaSMika Westerberg 	u32 value0, value2;
789e57725eaSMika Westerberg 
790e57725eaSMika Westerberg 	padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2);
791e57725eaSMika Westerberg 	if (!padcfg2)
792e57725eaSMika Westerberg 		return -ENOTSUPP;
793e57725eaSMika Westerberg 
794e57725eaSMika Westerberg 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
795e57725eaSMika Westerberg 
796e57725eaSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
797e57725eaSMika Westerberg 
798e57725eaSMika Westerberg 	value0 = readl(padcfg0);
799e57725eaSMika Westerberg 	value2 = readl(padcfg2);
800e57725eaSMika Westerberg 
801e57725eaSMika Westerberg 	/* Disable glitch filter and debouncer */
802e57725eaSMika Westerberg 	value0 &= ~PADCFG0_PREGFRXSEL;
803e57725eaSMika Westerberg 	value2 &= ~(PADCFG2_DEBEN | PADCFG2_DEBOUNCE_MASK);
804e57725eaSMika Westerberg 
805e57725eaSMika Westerberg 	if (debounce) {
806e57725eaSMika Westerberg 		unsigned long v;
807e57725eaSMika Westerberg 
8086a33a1d6SAndy Shevchenko 		v = order_base_2(debounce * NSEC_PER_USEC / DEBOUNCE_PERIOD_NSEC);
809e57725eaSMika Westerberg 		if (v < 3 || v > 15) {
8108fff0427SAndy Shevchenko 			raw_spin_unlock_irqrestore(&pctrl->lock, flags);
8118fff0427SAndy Shevchenko 			return -EINVAL;
812bb2f43d4SAndy Shevchenko 		}
813bb2f43d4SAndy Shevchenko 
814e57725eaSMika Westerberg 		/* Enable glitch filter and debouncer */
815e57725eaSMika Westerberg 		value0 |= PADCFG0_PREGFRXSEL;
816e57725eaSMika Westerberg 		value2 |= v << PADCFG2_DEBOUNCE_SHIFT;
817e57725eaSMika Westerberg 		value2 |= PADCFG2_DEBEN;
818e57725eaSMika Westerberg 	}
819e57725eaSMika Westerberg 
820e57725eaSMika Westerberg 	writel(value0, padcfg0);
821e57725eaSMika Westerberg 	writel(value2, padcfg2);
822e57725eaSMika Westerberg 
823e57725eaSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
824e57725eaSMika Westerberg 
8258fff0427SAndy Shevchenko 	return 0;
826e57725eaSMika Westerberg }
827e57725eaSMika Westerberg 
82804035f7fSAndy Shevchenko static int intel_config_set(struct pinctrl_dev *pctldev, unsigned int pin,
82904035f7fSAndy Shevchenko 			  unsigned long *configs, unsigned int nconfigs)
8307981c001SMika Westerberg {
8317981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
8327981c001SMika Westerberg 	int i, ret;
8337981c001SMika Westerberg 
8347981c001SMika Westerberg 	if (!intel_pad_usable(pctrl, pin))
8357981c001SMika Westerberg 		return -ENOTSUPP;
8367981c001SMika Westerberg 
8377981c001SMika Westerberg 	for (i = 0; i < nconfigs; i++) {
8387981c001SMika Westerberg 		switch (pinconf_to_config_param(configs[i])) {
8397981c001SMika Westerberg 		case PIN_CONFIG_BIAS_DISABLE:
8407981c001SMika Westerberg 		case PIN_CONFIG_BIAS_PULL_UP:
8417981c001SMika Westerberg 		case PIN_CONFIG_BIAS_PULL_DOWN:
8427981c001SMika Westerberg 			ret = intel_config_set_pull(pctrl, pin, configs[i]);
8437981c001SMika Westerberg 			if (ret)
8447981c001SMika Westerberg 				return ret;
8457981c001SMika Westerberg 			break;
8467981c001SMika Westerberg 
847e57725eaSMika Westerberg 		case PIN_CONFIG_INPUT_DEBOUNCE:
848e57725eaSMika Westerberg 			ret = intel_config_set_debounce(pctrl, pin,
849e57725eaSMika Westerberg 				pinconf_to_config_argument(configs[i]));
850e57725eaSMika Westerberg 			if (ret)
851e57725eaSMika Westerberg 				return ret;
852e57725eaSMika Westerberg 			break;
853e57725eaSMika Westerberg 
8547981c001SMika Westerberg 		default:
8557981c001SMika Westerberg 			return -ENOTSUPP;
8567981c001SMika Westerberg 		}
8577981c001SMika Westerberg 	}
8587981c001SMika Westerberg 
8597981c001SMika Westerberg 	return 0;
8607981c001SMika Westerberg }
8617981c001SMika Westerberg 
8627981c001SMika Westerberg static const struct pinconf_ops intel_pinconf_ops = {
8637981c001SMika Westerberg 	.is_generic = true,
8647981c001SMika Westerberg 	.pin_config_get = intel_config_get,
8657981c001SMika Westerberg 	.pin_config_set = intel_config_set,
8667981c001SMika Westerberg };
8677981c001SMika Westerberg 
8687981c001SMika Westerberg static const struct pinctrl_desc intel_pinctrl_desc = {
8697981c001SMika Westerberg 	.pctlops = &intel_pinctrl_ops,
8707981c001SMika Westerberg 	.pmxops = &intel_pinmux_ops,
8717981c001SMika Westerberg 	.confops = &intel_pinconf_ops,
8727981c001SMika Westerberg 	.owner = THIS_MODULE,
8737981c001SMika Westerberg };
8747981c001SMika Westerberg 
875a60eac32SMika Westerberg /**
876a60eac32SMika Westerberg  * intel_gpio_to_pin() - Translate from GPIO offset to pin number
877a60eac32SMika Westerberg  * @pctrl: Pinctrl structure
878a60eac32SMika Westerberg  * @offset: GPIO offset from gpiolib
879946ffefcSAndy Shevchenko  * @community: Community is filled here if not %NULL
880a60eac32SMika Westerberg  * @padgrp: Pad group is filled here if not %NULL
881a60eac32SMika Westerberg  *
882a60eac32SMika Westerberg  * When coming through gpiolib irqchip, the GPIO offset is not
883a60eac32SMika Westerberg  * automatically translated to pinctrl pin number. This function can be
884a60eac32SMika Westerberg  * used to find out the corresponding pinctrl pin.
8857b923e67SAndy Shevchenko  *
8867b923e67SAndy Shevchenko  * Return: a pin number and pointers to the community and pad group, which
8877b923e67SAndy Shevchenko  * the pin belongs to, or negative error code if translation can't be done.
888a60eac32SMika Westerberg  */
88904035f7fSAndy Shevchenko static int intel_gpio_to_pin(struct intel_pinctrl *pctrl, unsigned int offset,
890a60eac32SMika Westerberg 			     const struct intel_community **community,
891a60eac32SMika Westerberg 			     const struct intel_padgroup **padgrp)
892a60eac32SMika Westerberg {
893a60eac32SMika Westerberg 	int i;
894a60eac32SMika Westerberg 
895a60eac32SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
896a60eac32SMika Westerberg 		const struct intel_community *comm = &pctrl->communities[i];
897a60eac32SMika Westerberg 		int j;
898a60eac32SMika Westerberg 
899a60eac32SMika Westerberg 		for (j = 0; j < comm->ngpps; j++) {
900a60eac32SMika Westerberg 			const struct intel_padgroup *pgrp = &comm->gpps[j];
901a60eac32SMika Westerberg 
902e5a4ab6aSAndy Shevchenko 			if (pgrp->gpio_base == INTEL_GPIO_BASE_NOMAP)
903a60eac32SMika Westerberg 				continue;
904a60eac32SMika Westerberg 
905a60eac32SMika Westerberg 			if (offset >= pgrp->gpio_base &&
906a60eac32SMika Westerberg 			    offset < pgrp->gpio_base + pgrp->size) {
907a60eac32SMika Westerberg 				int pin;
908a60eac32SMika Westerberg 
909a60eac32SMika Westerberg 				pin = pgrp->base + offset - pgrp->gpio_base;
910a60eac32SMika Westerberg 				if (community)
911a60eac32SMika Westerberg 					*community = comm;
912a60eac32SMika Westerberg 				if (padgrp)
913a60eac32SMika Westerberg 					*padgrp = pgrp;
914a60eac32SMika Westerberg 
915a60eac32SMika Westerberg 				return pin;
916a60eac32SMika Westerberg 			}
917a60eac32SMika Westerberg 		}
918a60eac32SMika Westerberg 	}
919a60eac32SMika Westerberg 
920a60eac32SMika Westerberg 	return -EINVAL;
921a60eac32SMika Westerberg }
922a60eac32SMika Westerberg 
9236cb0880fSChris Chiu /**
9246cb0880fSChris Chiu  * intel_pin_to_gpio() - Translate from pin number to GPIO offset
9256cb0880fSChris Chiu  * @pctrl: Pinctrl structure
9266cb0880fSChris Chiu  * @pin: pin number
9276cb0880fSChris Chiu  *
9286cb0880fSChris Chiu  * Translate the pin number of pinctrl to GPIO offset
9297b923e67SAndy Shevchenko  *
9307b923e67SAndy Shevchenko  * Return: a GPIO offset, or negative error code if translation can't be done.
9316cb0880fSChris Chiu  */
93255dac437SArnd Bergmann static __maybe_unused int intel_pin_to_gpio(struct intel_pinctrl *pctrl, int pin)
9336cb0880fSChris Chiu {
9346cb0880fSChris Chiu 	const struct intel_community *community;
9356cb0880fSChris Chiu 	const struct intel_padgroup *padgrp;
9366cb0880fSChris Chiu 
9376cb0880fSChris Chiu 	community = intel_get_community(pctrl, pin);
9386cb0880fSChris Chiu 	if (!community)
9396cb0880fSChris Chiu 		return -EINVAL;
9406cb0880fSChris Chiu 
9416cb0880fSChris Chiu 	padgrp = intel_community_get_padgroup(community, pin);
9426cb0880fSChris Chiu 	if (!padgrp)
9436cb0880fSChris Chiu 		return -EINVAL;
9446cb0880fSChris Chiu 
9456cb0880fSChris Chiu 	return pin - padgrp->base + padgrp->gpio_base;
9466cb0880fSChris Chiu }
9476cb0880fSChris Chiu 
94804035f7fSAndy Shevchenko static int intel_gpio_get(struct gpio_chip *chip, unsigned int offset)
94955aedef5SAndy Shevchenko {
95096147db1SMika Westerberg 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
95196147db1SMika Westerberg 	void __iomem *reg;
95296147db1SMika Westerberg 	u32 padcfg0;
95355aedef5SAndy Shevchenko 	int pin;
95455aedef5SAndy Shevchenko 
95596147db1SMika Westerberg 	pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
95696147db1SMika Westerberg 	if (pin < 0)
95796147db1SMika Westerberg 		return -EINVAL;
95896147db1SMika Westerberg 
95996147db1SMika Westerberg 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
96096147db1SMika Westerberg 	if (!reg)
96196147db1SMika Westerberg 		return -EINVAL;
96296147db1SMika Westerberg 
96396147db1SMika Westerberg 	padcfg0 = readl(reg);
96496147db1SMika Westerberg 	if (!(padcfg0 & PADCFG0_GPIOTXDIS))
96596147db1SMika Westerberg 		return !!(padcfg0 & PADCFG0_GPIOTXSTATE);
96696147db1SMika Westerberg 
96796147db1SMika Westerberg 	return !!(padcfg0 & PADCFG0_GPIORXSTATE);
96855aedef5SAndy Shevchenko }
96955aedef5SAndy Shevchenko 
97004035f7fSAndy Shevchenko static void intel_gpio_set(struct gpio_chip *chip, unsigned int offset,
97104035f7fSAndy Shevchenko 			   int value)
97296147db1SMika Westerberg {
97396147db1SMika Westerberg 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
97496147db1SMika Westerberg 	unsigned long flags;
97596147db1SMika Westerberg 	void __iomem *reg;
97696147db1SMika Westerberg 	u32 padcfg0;
97796147db1SMika Westerberg 	int pin;
97896147db1SMika Westerberg 
97996147db1SMika Westerberg 	pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
98096147db1SMika Westerberg 	if (pin < 0)
98196147db1SMika Westerberg 		return;
98296147db1SMika Westerberg 
98396147db1SMika Westerberg 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
98496147db1SMika Westerberg 	if (!reg)
98596147db1SMika Westerberg 		return;
98696147db1SMika Westerberg 
98796147db1SMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
98896147db1SMika Westerberg 	padcfg0 = readl(reg);
98996147db1SMika Westerberg 	if (value)
99096147db1SMika Westerberg 		padcfg0 |= PADCFG0_GPIOTXSTATE;
99196147db1SMika Westerberg 	else
99296147db1SMika Westerberg 		padcfg0 &= ~PADCFG0_GPIOTXSTATE;
99396147db1SMika Westerberg 	writel(padcfg0, reg);
99496147db1SMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
99596147db1SMika Westerberg }
99696147db1SMika Westerberg 
99796147db1SMika Westerberg static int intel_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
99896147db1SMika Westerberg {
99996147db1SMika Westerberg 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
1000e64fbfa5SAndy Shevchenko 	unsigned long flags;
100196147db1SMika Westerberg 	void __iomem *reg;
100296147db1SMika Westerberg 	u32 padcfg0;
100396147db1SMika Westerberg 	int pin;
100496147db1SMika Westerberg 
100596147db1SMika Westerberg 	pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
100696147db1SMika Westerberg 	if (pin < 0)
100796147db1SMika Westerberg 		return -EINVAL;
100896147db1SMika Westerberg 
100996147db1SMika Westerberg 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
101096147db1SMika Westerberg 	if (!reg)
101196147db1SMika Westerberg 		return -EINVAL;
101296147db1SMika Westerberg 
1013e64fbfa5SAndy Shevchenko 	raw_spin_lock_irqsave(&pctrl->lock, flags);
101496147db1SMika Westerberg 	padcfg0 = readl(reg);
1015e64fbfa5SAndy Shevchenko 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
101696147db1SMika Westerberg 	if (padcfg0 & PADCFG0_PMODE_MASK)
101796147db1SMika Westerberg 		return -EINVAL;
101896147db1SMika Westerberg 
10196a304752SMatti Vaittinen 	if (padcfg0 & PADCFG0_GPIOTXDIS)
10206a304752SMatti Vaittinen 		return GPIO_LINE_DIRECTION_IN;
10216a304752SMatti Vaittinen 
10226a304752SMatti Vaittinen 	return GPIO_LINE_DIRECTION_OUT;
102396147db1SMika Westerberg }
102496147db1SMika Westerberg 
102504035f7fSAndy Shevchenko static int intel_gpio_direction_input(struct gpio_chip *chip, unsigned int offset)
102696147db1SMika Westerberg {
102796147db1SMika Westerberg 	return pinctrl_gpio_direction_input(chip->base + offset);
102896147db1SMika Westerberg }
102996147db1SMika Westerberg 
103004035f7fSAndy Shevchenko static int intel_gpio_direction_output(struct gpio_chip *chip, unsigned int offset,
103196147db1SMika Westerberg 				       int value)
103296147db1SMika Westerberg {
103396147db1SMika Westerberg 	intel_gpio_set(chip, offset, value);
103496147db1SMika Westerberg 	return pinctrl_gpio_direction_output(chip->base + offset);
103596147db1SMika Westerberg }
103696147db1SMika Westerberg 
103796147db1SMika Westerberg static const struct gpio_chip intel_gpio_chip = {
103896147db1SMika Westerberg 	.owner = THIS_MODULE,
103996147db1SMika Westerberg 	.request = gpiochip_generic_request,
104096147db1SMika Westerberg 	.free = gpiochip_generic_free,
104196147db1SMika Westerberg 	.get_direction = intel_gpio_get_direction,
104296147db1SMika Westerberg 	.direction_input = intel_gpio_direction_input,
104396147db1SMika Westerberg 	.direction_output = intel_gpio_direction_output,
104496147db1SMika Westerberg 	.get = intel_gpio_get,
104596147db1SMika Westerberg 	.set = intel_gpio_set,
104696147db1SMika Westerberg 	.set_config = gpiochip_generic_config,
104796147db1SMika Westerberg };
104896147db1SMika Westerberg 
10497981c001SMika Westerberg static void intel_gpio_irq_ack(struct irq_data *d)
10507981c001SMika Westerberg {
10517981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1052acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
10537981c001SMika Westerberg 	const struct intel_community *community;
1054919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
1055a60eac32SMika Westerberg 	int pin;
10567981c001SMika Westerberg 
1057a60eac32SMika Westerberg 	pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp);
1058a60eac32SMika Westerberg 	if (pin >= 0) {
105904035f7fSAndy Shevchenko 		unsigned int gpp, gpp_offset, is_offset;
1060919eb475SMika Westerberg 
1061919eb475SMika Westerberg 		gpp = padgrp->reg_num;
1062919eb475SMika Westerberg 		gpp_offset = padgroup_offset(padgrp, pin);
1063cf769bd8SMika Westerberg 		is_offset = community->is_offset + gpp * 4;
1064919eb475SMika Westerberg 
1065919eb475SMika Westerberg 		raw_spin_lock(&pctrl->lock);
1066cf769bd8SMika Westerberg 		writel(BIT(gpp_offset), community->regs + is_offset);
106727d9098cSMika Westerberg 		raw_spin_unlock(&pctrl->lock);
10687981c001SMika Westerberg 	}
1069919eb475SMika Westerberg }
10707981c001SMika Westerberg 
10716fb6f8bfSAndy Shevchenko static void intel_gpio_irq_mask_unmask(struct gpio_chip *gc, irq_hw_number_t hwirq, bool mask)
10727981c001SMika Westerberg {
1073acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
10747981c001SMika Westerberg 	const struct intel_community *community;
1075919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
1076a60eac32SMika Westerberg 	int pin;
1077a60eac32SMika Westerberg 
10786fb6f8bfSAndy Shevchenko 	pin = intel_gpio_to_pin(pctrl, hwirq, &community, &padgrp);
1079a60eac32SMika Westerberg 	if (pin >= 0) {
108004035f7fSAndy Shevchenko 		unsigned int gpp, gpp_offset;
1081919eb475SMika Westerberg 		unsigned long flags;
1082670784fbSKai-Heng Feng 		void __iomem *reg, *is;
10837981c001SMika Westerberg 		u32 value;
10847981c001SMika Westerberg 
1085919eb475SMika Westerberg 		gpp = padgrp->reg_num;
1086919eb475SMika Westerberg 		gpp_offset = padgroup_offset(padgrp, pin);
1087919eb475SMika Westerberg 
10887981c001SMika Westerberg 		reg = community->regs + community->ie_offset + gpp * 4;
1089670784fbSKai-Heng Feng 		is = community->regs + community->is_offset + gpp * 4;
1090919eb475SMika Westerberg 
1091919eb475SMika Westerberg 		raw_spin_lock_irqsave(&pctrl->lock, flags);
1092670784fbSKai-Heng Feng 
1093670784fbSKai-Heng Feng 		/* Clear interrupt status first to avoid unexpected interrupt */
1094670784fbSKai-Heng Feng 		writel(BIT(gpp_offset), is);
1095670784fbSKai-Heng Feng 
10967981c001SMika Westerberg 		value = readl(reg);
10977981c001SMika Westerberg 		if (mask)
10987981c001SMika Westerberg 			value &= ~BIT(gpp_offset);
10997981c001SMika Westerberg 		else
11007981c001SMika Westerberg 			value |= BIT(gpp_offset);
11017981c001SMika Westerberg 		writel(value, reg);
110227d9098cSMika Westerberg 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
11037981c001SMika Westerberg 	}
1104919eb475SMika Westerberg }
11057981c001SMika Westerberg 
11067981c001SMika Westerberg static void intel_gpio_irq_mask(struct irq_data *d)
11077981c001SMika Westerberg {
11086fb6f8bfSAndy Shevchenko 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
11096fb6f8bfSAndy Shevchenko 	irq_hw_number_t hwirq = irqd_to_hwirq(d);
11106fb6f8bfSAndy Shevchenko 
11116fb6f8bfSAndy Shevchenko 	intel_gpio_irq_mask_unmask(gc, hwirq, true);
11126fb6f8bfSAndy Shevchenko 	gpiochip_disable_irq(gc, hwirq);
11137981c001SMika Westerberg }
11147981c001SMika Westerberg 
11157981c001SMika Westerberg static void intel_gpio_irq_unmask(struct irq_data *d)
11167981c001SMika Westerberg {
11176fb6f8bfSAndy Shevchenko 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
11186fb6f8bfSAndy Shevchenko 	irq_hw_number_t hwirq = irqd_to_hwirq(d);
11196fb6f8bfSAndy Shevchenko 
11206fb6f8bfSAndy Shevchenko 	gpiochip_enable_irq(gc, hwirq);
11216fb6f8bfSAndy Shevchenko 	intel_gpio_irq_mask_unmask(gc, hwirq, false);
11227981c001SMika Westerberg }
11237981c001SMika Westerberg 
112404035f7fSAndy Shevchenko static int intel_gpio_irq_type(struct irq_data *d, unsigned int type)
11257981c001SMika Westerberg {
11267981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1127acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
112804035f7fSAndy Shevchenko 	unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL);
11297981c001SMika Westerberg 	unsigned long flags;
11307981c001SMika Westerberg 	void __iomem *reg;
11317981c001SMika Westerberg 	u32 value;
11327981c001SMika Westerberg 
11337981c001SMika Westerberg 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
11347981c001SMika Westerberg 	if (!reg)
11357981c001SMika Westerberg 		return -EINVAL;
11367981c001SMika Westerberg 
11374341e8a5SMika Westerberg 	/*
11384341e8a5SMika Westerberg 	 * If the pin is in ACPI mode it is still usable as a GPIO but it
11394341e8a5SMika Westerberg 	 * cannot be used as IRQ because GPI_IS status bit will not be
11404341e8a5SMika Westerberg 	 * updated by the host controller hardware.
11414341e8a5SMika Westerberg 	 */
11424341e8a5SMika Westerberg 	if (intel_pad_acpi_mode(pctrl, pin)) {
11434341e8a5SMika Westerberg 		dev_warn(pctrl->dev, "pin %u cannot be used as IRQ\n", pin);
11444341e8a5SMika Westerberg 		return -EPERM;
11454341e8a5SMika Westerberg 	}
11464341e8a5SMika Westerberg 
114727d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
11487981c001SMika Westerberg 
1149f5a26acfSMika Westerberg 	intel_gpio_set_gpio_mode(reg);
1150f5a26acfSMika Westerberg 
11517981c001SMika Westerberg 	value = readl(reg);
11527981c001SMika Westerberg 
11537981c001SMika Westerberg 	value &= ~(PADCFG0_RXEVCFG_MASK | PADCFG0_RXINV);
11547981c001SMika Westerberg 
11557981c001SMika Westerberg 	if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
11567981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_EDGE_BOTH << PADCFG0_RXEVCFG_SHIFT;
11577981c001SMika Westerberg 	} else if (type & IRQ_TYPE_EDGE_FALLING) {
11587981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT;
11597981c001SMika Westerberg 		value |= PADCFG0_RXINV;
11607981c001SMika Westerberg 	} else if (type & IRQ_TYPE_EDGE_RISING) {
11617981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT;
1162bf380cfaSQipeng Zha 	} else if (type & IRQ_TYPE_LEVEL_MASK) {
1163bf380cfaSQipeng Zha 		if (type & IRQ_TYPE_LEVEL_LOW)
11647981c001SMika Westerberg 			value |= PADCFG0_RXINV;
11657981c001SMika Westerberg 	} else {
11667981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_DISABLED << PADCFG0_RXEVCFG_SHIFT;
11677981c001SMika Westerberg 	}
11687981c001SMika Westerberg 
11697981c001SMika Westerberg 	writel(value, reg);
11707981c001SMika Westerberg 
11717981c001SMika Westerberg 	if (type & IRQ_TYPE_EDGE_BOTH)
1172fc756bcdSThomas Gleixner 		irq_set_handler_locked(d, handle_edge_irq);
11737981c001SMika Westerberg 	else if (type & IRQ_TYPE_LEVEL_MASK)
1174fc756bcdSThomas Gleixner 		irq_set_handler_locked(d, handle_level_irq);
11757981c001SMika Westerberg 
117627d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
11777981c001SMika Westerberg 
11787981c001SMika Westerberg 	return 0;
11797981c001SMika Westerberg }
11807981c001SMika Westerberg 
11817981c001SMika Westerberg static int intel_gpio_irq_wake(struct irq_data *d, unsigned int on)
11827981c001SMika Westerberg {
11837981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1184acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
118504035f7fSAndy Shevchenko 	unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL);
11867981c001SMika Westerberg 
11877981c001SMika Westerberg 	if (on)
118801dabe91SNilesh Bacchewar 		enable_irq_wake(pctrl->irq);
11897981c001SMika Westerberg 	else
119001dabe91SNilesh Bacchewar 		disable_irq_wake(pctrl->irq);
11919a520fd9SAndy Shevchenko 
119298e63c11SAndy Shevchenko 	dev_dbg(pctrl->dev, "%s wake for pin %u\n", str_enable_disable(on), pin);
11937981c001SMika Westerberg 	return 0;
11947981c001SMika Westerberg }
11957981c001SMika Westerberg 
11966fb6f8bfSAndy Shevchenko static const struct irq_chip intel_gpio_irq_chip = {
11976fb6f8bfSAndy Shevchenko 	.name = "intel-gpio",
11986fb6f8bfSAndy Shevchenko 	.irq_ack = intel_gpio_irq_ack,
11996fb6f8bfSAndy Shevchenko 	.irq_mask = intel_gpio_irq_mask,
12006fb6f8bfSAndy Shevchenko 	.irq_unmask = intel_gpio_irq_unmask,
12016fb6f8bfSAndy Shevchenko 	.irq_set_type = intel_gpio_irq_type,
12026fb6f8bfSAndy Shevchenko 	.irq_set_wake = intel_gpio_irq_wake,
12036fb6f8bfSAndy Shevchenko 	.flags = IRQCHIP_MASK_ON_SUSPEND | IRQCHIP_IMMUTABLE,
12046fb6f8bfSAndy Shevchenko 	GPIOCHIP_IRQ_RESOURCE_HELPERS,
12056fb6f8bfSAndy Shevchenko };
12066fb6f8bfSAndy Shevchenko 
120786851bbcSAndy Shevchenko static int intel_gpio_community_irq_handler(struct intel_pinctrl *pctrl,
12087981c001SMika Westerberg 					    const struct intel_community *community)
12097981c001SMika Westerberg {
1210193b40c8SMika Westerberg 	struct gpio_chip *gc = &pctrl->chip;
121186851bbcSAndy Shevchenko 	unsigned int gpp;
121286851bbcSAndy Shevchenko 	int ret = 0;
12137981c001SMika Westerberg 
12147981c001SMika Westerberg 	for (gpp = 0; gpp < community->ngpps; gpp++) {
1215919eb475SMika Westerberg 		const struct intel_padgroup *padgrp = &community->gpps[gpp];
12167981c001SMika Westerberg 		unsigned long pending, enabled, gpp_offset;
1217e64fbfa5SAndy Shevchenko 
12185b613df3SAndy Shevchenko 		raw_spin_lock(&pctrl->lock);
12197981c001SMika Westerberg 
1220cf769bd8SMika Westerberg 		pending = readl(community->regs + community->is_offset +
1221cf769bd8SMika Westerberg 				padgrp->reg_num * 4);
12227981c001SMika Westerberg 		enabled = readl(community->regs + community->ie_offset +
1223919eb475SMika Westerberg 				padgrp->reg_num * 4);
12247981c001SMika Westerberg 
12255b613df3SAndy Shevchenko 		raw_spin_unlock(&pctrl->lock);
1226e64fbfa5SAndy Shevchenko 
12277981c001SMika Westerberg 		/* Only interrupts that are enabled */
12287981c001SMika Westerberg 		pending &= enabled;
12297981c001SMika Westerberg 
12304019bd6dSAndy Shevchenko 		for_each_set_bit(gpp_offset, &pending, padgrp->size)
12314019bd6dSAndy Shevchenko 			generic_handle_domain_irq(gc->irq.domain, padgrp->gpio_base + gpp_offset);
123286851bbcSAndy Shevchenko 
123386851bbcSAndy Shevchenko 		ret += pending ? 1 : 0;
12347981c001SMika Westerberg 	}
12357981c001SMika Westerberg 
1236193b40c8SMika Westerberg 	return ret;
1237193b40c8SMika Westerberg }
1238193b40c8SMika Westerberg 
1239193b40c8SMika Westerberg static irqreturn_t intel_gpio_irq(int irq, void *data)
12407981c001SMika Westerberg {
1241193b40c8SMika Westerberg 	const struct intel_community *community;
1242193b40c8SMika Westerberg 	struct intel_pinctrl *pctrl = data;
124386851bbcSAndy Shevchenko 	unsigned int i;
124486851bbcSAndy Shevchenko 	int ret = 0;
12457981c001SMika Westerberg 
12467981c001SMika Westerberg 	/* Need to check all communities for pending interrupts */
1247193b40c8SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
1248193b40c8SMika Westerberg 		community = &pctrl->communities[i];
124986851bbcSAndy Shevchenko 		ret += intel_gpio_community_irq_handler(pctrl, community);
1250193b40c8SMika Westerberg 	}
12517981c001SMika Westerberg 
125286851bbcSAndy Shevchenko 	return IRQ_RETVAL(ret);
12537981c001SMika Westerberg }
12547981c001SMika Westerberg 
1255e986f0e6SŁukasz Bartosik static void intel_gpio_irq_init(struct intel_pinctrl *pctrl)
1256e986f0e6SŁukasz Bartosik {
1257e986f0e6SŁukasz Bartosik 	int i;
1258e986f0e6SŁukasz Bartosik 
1259e986f0e6SŁukasz Bartosik 	for (i = 0; i < pctrl->ncommunities; i++) {
1260e986f0e6SŁukasz Bartosik 		const struct intel_community *community;
1261e986f0e6SŁukasz Bartosik 		void __iomem *base;
1262e986f0e6SŁukasz Bartosik 		unsigned int gpp;
1263e986f0e6SŁukasz Bartosik 
1264e986f0e6SŁukasz Bartosik 		community = &pctrl->communities[i];
1265e986f0e6SŁukasz Bartosik 		base = community->regs;
1266e986f0e6SŁukasz Bartosik 
1267e986f0e6SŁukasz Bartosik 		for (gpp = 0; gpp < community->ngpps; gpp++) {
1268e986f0e6SŁukasz Bartosik 			/* Mask and clear all interrupts */
1269e986f0e6SŁukasz Bartosik 			writel(0, base + community->ie_offset + gpp * 4);
1270e986f0e6SŁukasz Bartosik 			writel(0xffff, base + community->is_offset + gpp * 4);
1271e986f0e6SŁukasz Bartosik 		}
1272e986f0e6SŁukasz Bartosik 	}
1273e986f0e6SŁukasz Bartosik }
1274e986f0e6SŁukasz Bartosik 
1275e986f0e6SŁukasz Bartosik static int intel_gpio_irq_init_hw(struct gpio_chip *gc)
1276e986f0e6SŁukasz Bartosik {
1277e986f0e6SŁukasz Bartosik 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1278e986f0e6SŁukasz Bartosik 
1279e986f0e6SŁukasz Bartosik 	/*
1280e986f0e6SŁukasz Bartosik 	 * Make sure the interrupt lines are in a proper state before
1281e986f0e6SŁukasz Bartosik 	 * further configuration.
1282e986f0e6SŁukasz Bartosik 	 */
1283e986f0e6SŁukasz Bartosik 	intel_gpio_irq_init(pctrl);
1284e986f0e6SŁukasz Bartosik 
1285e986f0e6SŁukasz Bartosik 	return 0;
1286e986f0e6SŁukasz Bartosik }
1287e986f0e6SŁukasz Bartosik 
12886d416b9bSLinus Walleij static int intel_gpio_add_community_ranges(struct intel_pinctrl *pctrl,
1289a60eac32SMika Westerberg 				const struct intel_community *community)
1290a60eac32SMika Westerberg {
129133b6cb58SColin Ian King 	int ret = 0, i;
1292a60eac32SMika Westerberg 
1293a60eac32SMika Westerberg 	for (i = 0; i < community->ngpps; i++) {
1294a60eac32SMika Westerberg 		const struct intel_padgroup *gpp = &community->gpps[i];
1295a60eac32SMika Westerberg 
1296e5a4ab6aSAndy Shevchenko 		if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP)
1297a60eac32SMika Westerberg 			continue;
1298a60eac32SMika Westerberg 
1299a60eac32SMika Westerberg 		ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev),
1300a60eac32SMika Westerberg 					     gpp->gpio_base, gpp->base,
1301a60eac32SMika Westerberg 					     gpp->size);
1302a60eac32SMika Westerberg 		if (ret)
1303a60eac32SMika Westerberg 			return ret;
1304a60eac32SMika Westerberg 	}
1305a60eac32SMika Westerberg 
1306a60eac32SMika Westerberg 	return ret;
1307a60eac32SMika Westerberg }
1308a60eac32SMika Westerberg 
13096d416b9bSLinus Walleij static int intel_gpio_add_pin_ranges(struct gpio_chip *gc)
13106d416b9bSLinus Walleij {
13116d416b9bSLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
13126d416b9bSLinus Walleij 	int ret, i;
13136d416b9bSLinus Walleij 
13146d416b9bSLinus Walleij 	for (i = 0; i < pctrl->ncommunities; i++) {
13156d416b9bSLinus Walleij 		struct intel_community *community = &pctrl->communities[i];
13166d416b9bSLinus Walleij 
13176d416b9bSLinus Walleij 		ret = intel_gpio_add_community_ranges(pctrl, community);
13186d416b9bSLinus Walleij 		if (ret) {
13196d416b9bSLinus Walleij 			dev_err(pctrl->dev, "failed to add GPIO pin range\n");
13206d416b9bSLinus Walleij 			return ret;
13216d416b9bSLinus Walleij 		}
13226d416b9bSLinus Walleij 	}
13236d416b9bSLinus Walleij 
13246d416b9bSLinus Walleij 	return 0;
13256d416b9bSLinus Walleij }
13266d416b9bSLinus Walleij 
132711b389ccSAndy Shevchenko static unsigned int intel_gpio_ngpio(const struct intel_pinctrl *pctrl)
1328a60eac32SMika Westerberg {
1329a60eac32SMika Westerberg 	const struct intel_community *community;
133004035f7fSAndy Shevchenko 	unsigned int ngpio = 0;
1331a60eac32SMika Westerberg 	int i, j;
1332a60eac32SMika Westerberg 
1333a60eac32SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
1334a60eac32SMika Westerberg 		community = &pctrl->communities[i];
1335a60eac32SMika Westerberg 		for (j = 0; j < community->ngpps; j++) {
1336a60eac32SMika Westerberg 			const struct intel_padgroup *gpp = &community->gpps[j];
1337a60eac32SMika Westerberg 
1338e5a4ab6aSAndy Shevchenko 			if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP)
1339a60eac32SMika Westerberg 				continue;
1340a60eac32SMika Westerberg 
1341a60eac32SMika Westerberg 			if (gpp->gpio_base + gpp->size > ngpio)
1342a60eac32SMika Westerberg 				ngpio = gpp->gpio_base + gpp->size;
1343a60eac32SMika Westerberg 		}
1344a60eac32SMika Westerberg 	}
1345a60eac32SMika Westerberg 
1346a60eac32SMika Westerberg 	return ngpio;
1347a60eac32SMika Westerberg }
1348a60eac32SMika Westerberg 
13497981c001SMika Westerberg static int intel_gpio_probe(struct intel_pinctrl *pctrl, int irq)
13507981c001SMika Westerberg {
13516d416b9bSLinus Walleij 	int ret;
1352af0c5330SLinus Walleij 	struct gpio_irq_chip *girq;
13537981c001SMika Westerberg 
13547981c001SMika Westerberg 	pctrl->chip = intel_gpio_chip;
13557981c001SMika Westerberg 
135657ff2df1SAndy Shevchenko 	/* Setup GPIO chip */
1357a60eac32SMika Westerberg 	pctrl->chip.ngpio = intel_gpio_ngpio(pctrl);
13587981c001SMika Westerberg 	pctrl->chip.label = dev_name(pctrl->dev);
135958383c78SLinus Walleij 	pctrl->chip.parent = pctrl->dev;
13607981c001SMika Westerberg 	pctrl->chip.base = -1;
13616d416b9bSLinus Walleij 	pctrl->chip.add_pin_ranges = intel_gpio_add_pin_ranges;
136201dabe91SNilesh Bacchewar 	pctrl->irq = irq;
13637981c001SMika Westerberg 
1364193b40c8SMika Westerberg 	/*
1365af0c5330SLinus Walleij 	 * On some platforms several GPIO controllers share the same interrupt
1366af0c5330SLinus Walleij 	 * line.
1367193b40c8SMika Westerberg 	 */
13681a7d1cb8SMika Westerberg 	ret = devm_request_irq(pctrl->dev, irq, intel_gpio_irq,
13691a7d1cb8SMika Westerberg 			       IRQF_SHARED | IRQF_NO_THREAD,
1370193b40c8SMika Westerberg 			       dev_name(pctrl->dev), pctrl);
1371193b40c8SMika Westerberg 	if (ret) {
1372193b40c8SMika Westerberg 		dev_err(pctrl->dev, "failed to request interrupt\n");
1373f25c3aa9SMika Westerberg 		return ret;
13747981c001SMika Westerberg 	}
13757981c001SMika Westerberg 
13766fb6f8bfSAndy Shevchenko 	/* Setup IRQ chip */
1377af0c5330SLinus Walleij 	girq = &pctrl->chip.irq;
13786fb6f8bfSAndy Shevchenko 	gpio_irq_chip_set_chip(girq, &intel_gpio_irq_chip);
1379af0c5330SLinus Walleij 	/* This will let us handle the IRQ in the driver */
1380af0c5330SLinus Walleij 	girq->parent_handler = NULL;
1381af0c5330SLinus Walleij 	girq->num_parents = 0;
1382af0c5330SLinus Walleij 	girq->default_type = IRQ_TYPE_NONE;
1383af0c5330SLinus Walleij 	girq->handler = handle_bad_irq;
1384e986f0e6SŁukasz Bartosik 	girq->init_hw = intel_gpio_irq_init_hw;
1385af0c5330SLinus Walleij 
1386af0c5330SLinus Walleij 	ret = devm_gpiochip_add_data(pctrl->dev, &pctrl->chip, pctrl);
13877981c001SMika Westerberg 	if (ret) {
1388af0c5330SLinus Walleij 		dev_err(pctrl->dev, "failed to register gpiochip\n");
1389f25c3aa9SMika Westerberg 		return ret;
13907981c001SMika Westerberg 	}
13917981c001SMika Westerberg 
13927981c001SMika Westerberg 	return 0;
13937981c001SMika Westerberg }
13947981c001SMika Westerberg 
1395036e126cSAndy Shevchenko static int intel_pinctrl_add_padgroups_by_gpps(struct intel_pinctrl *pctrl,
1396919eb475SMika Westerberg 					       struct intel_community *community)
1397919eb475SMika Westerberg {
1398919eb475SMika Westerberg 	struct intel_padgroup *gpps;
139904035f7fSAndy Shevchenko 	unsigned int padown_num = 0;
1400036e126cSAndy Shevchenko 	size_t i, ngpps = community->ngpps;
1401919eb475SMika Westerberg 
1402919eb475SMika Westerberg 	gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL);
1403919eb475SMika Westerberg 	if (!gpps)
1404919eb475SMika Westerberg 		return -ENOMEM;
1405919eb475SMika Westerberg 
1406919eb475SMika Westerberg 	for (i = 0; i < ngpps; i++) {
1407919eb475SMika Westerberg 		gpps[i] = community->gpps[i];
1408919eb475SMika Westerberg 
1409ed153b07SAndy Shevchenko 		if (gpps[i].size > INTEL_PINCTRL_MAX_GPP_SIZE)
1410919eb475SMika Westerberg 			return -EINVAL;
1411919eb475SMika Westerberg 
1412e5a4ab6aSAndy Shevchenko 		/* Special treatment for GPIO base */
1413e5a4ab6aSAndy Shevchenko 		switch (gpps[i].gpio_base) {
1414e5a4ab6aSAndy Shevchenko 			case INTEL_GPIO_BASE_MATCH:
1415a60eac32SMika Westerberg 				gpps[i].gpio_base = gpps[i].base;
1416e5a4ab6aSAndy Shevchenko 				break;
14179bd59157SAndy Shevchenko 			case INTEL_GPIO_BASE_ZERO:
14189bd59157SAndy Shevchenko 				gpps[i].gpio_base = 0;
14199bd59157SAndy Shevchenko 				break;
1420e5a4ab6aSAndy Shevchenko 			case INTEL_GPIO_BASE_NOMAP:
142177e14126SAndy Shevchenko 				break;
1422e5a4ab6aSAndy Shevchenko 			default:
1423e5a4ab6aSAndy Shevchenko 				break;
1424e5a4ab6aSAndy Shevchenko 		}
1425a60eac32SMika Westerberg 
1426919eb475SMika Westerberg 		gpps[i].padown_num = padown_num;
1427ed153b07SAndy Shevchenko 		padown_num += DIV_ROUND_UP(gpps[i].size * 4, INTEL_PINCTRL_MAX_GPP_SIZE);
1428036e126cSAndy Shevchenko 	}
1429036e126cSAndy Shevchenko 
1430036e126cSAndy Shevchenko 	community->gpps = gpps;
1431036e126cSAndy Shevchenko 
1432036e126cSAndy Shevchenko 	return 0;
1433036e126cSAndy Shevchenko }
1434036e126cSAndy Shevchenko 
1435036e126cSAndy Shevchenko static int intel_pinctrl_add_padgroups_by_size(struct intel_pinctrl *pctrl,
1436036e126cSAndy Shevchenko 					       struct intel_community *community)
1437036e126cSAndy Shevchenko {
1438036e126cSAndy Shevchenko 	struct intel_padgroup *gpps;
1439036e126cSAndy Shevchenko 	unsigned int npins = community->npins;
1440036e126cSAndy Shevchenko 	unsigned int padown_num = 0;
1441036e126cSAndy Shevchenko 	size_t i, ngpps = DIV_ROUND_UP(npins, community->gpp_size);
1442036e126cSAndy Shevchenko 
1443ed153b07SAndy Shevchenko 	if (community->gpp_size > INTEL_PINCTRL_MAX_GPP_SIZE)
1444036e126cSAndy Shevchenko 		return -EINVAL;
1445036e126cSAndy Shevchenko 
1446036e126cSAndy Shevchenko 	gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL);
1447036e126cSAndy Shevchenko 	if (!gpps)
1448036e126cSAndy Shevchenko 		return -ENOMEM;
1449036e126cSAndy Shevchenko 
1450036e126cSAndy Shevchenko 	for (i = 0; i < ngpps; i++) {
1451036e126cSAndy Shevchenko 		unsigned int gpp_size = community->gpp_size;
1452036e126cSAndy Shevchenko 
1453036e126cSAndy Shevchenko 		gpps[i].reg_num = i;
1454036e126cSAndy Shevchenko 		gpps[i].base = community->pin_base + i * gpp_size;
1455036e126cSAndy Shevchenko 		gpps[i].size = min(gpp_size, npins);
1456036e126cSAndy Shevchenko 		npins -= gpps[i].size;
1457036e126cSAndy Shevchenko 
145877e14126SAndy Shevchenko 		gpps[i].gpio_base = gpps[i].base;
1459036e126cSAndy Shevchenko 		gpps[i].padown_num = padown_num;
1460919eb475SMika Westerberg 
1461919eb475SMika Westerberg 		padown_num += community->gpp_num_padown_regs;
1462919eb475SMika Westerberg 	}
1463919eb475SMika Westerberg 
1464919eb475SMika Westerberg 	community->ngpps = ngpps;
1465919eb475SMika Westerberg 	community->gpps = gpps;
1466919eb475SMika Westerberg 
1467919eb475SMika Westerberg 	return 0;
1468919eb475SMika Westerberg }
1469919eb475SMika Westerberg 
14707981c001SMika Westerberg static int intel_pinctrl_pm_init(struct intel_pinctrl *pctrl)
14717981c001SMika Westerberg {
14727981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP
14737981c001SMika Westerberg 	const struct intel_pinctrl_soc_data *soc = pctrl->soc;
14747981c001SMika Westerberg 	struct intel_community_context *communities;
14757981c001SMika Westerberg 	struct intel_pad_context *pads;
14767981c001SMika Westerberg 	int i;
14777981c001SMika Westerberg 
14787981c001SMika Westerberg 	pads = devm_kcalloc(pctrl->dev, soc->npins, sizeof(*pads), GFP_KERNEL);
14797981c001SMika Westerberg 	if (!pads)
14807981c001SMika Westerberg 		return -ENOMEM;
14817981c001SMika Westerberg 
14827981c001SMika Westerberg 	communities = devm_kcalloc(pctrl->dev, pctrl->ncommunities,
14837981c001SMika Westerberg 				   sizeof(*communities), GFP_KERNEL);
14847981c001SMika Westerberg 	if (!communities)
14857981c001SMika Westerberg 		return -ENOMEM;
14867981c001SMika Westerberg 
14877981c001SMika Westerberg 
14887981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
14897981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
1490a0a5f766SChris Chiu 		u32 *intmask, *hostown;
14917981c001SMika Westerberg 
14927981c001SMika Westerberg 		intmask = devm_kcalloc(pctrl->dev, community->ngpps,
14937981c001SMika Westerberg 				       sizeof(*intmask), GFP_KERNEL);
14947981c001SMika Westerberg 		if (!intmask)
14957981c001SMika Westerberg 			return -ENOMEM;
14967981c001SMika Westerberg 
14977981c001SMika Westerberg 		communities[i].intmask = intmask;
1498a0a5f766SChris Chiu 
1499a0a5f766SChris Chiu 		hostown = devm_kcalloc(pctrl->dev, community->ngpps,
1500a0a5f766SChris Chiu 				       sizeof(*hostown), GFP_KERNEL);
1501a0a5f766SChris Chiu 		if (!hostown)
1502a0a5f766SChris Chiu 			return -ENOMEM;
1503a0a5f766SChris Chiu 
1504a0a5f766SChris Chiu 		communities[i].hostown = hostown;
15057981c001SMika Westerberg 	}
15067981c001SMika Westerberg 
15077981c001SMika Westerberg 	pctrl->context.pads = pads;
15087981c001SMika Westerberg 	pctrl->context.communities = communities;
15097981c001SMika Westerberg #endif
15107981c001SMika Westerberg 
15117981c001SMika Westerberg 	return 0;
15127981c001SMika Westerberg }
15137981c001SMika Westerberg 
1514eb78d360SAndy Shevchenko static int intel_pinctrl_probe_pwm(struct intel_pinctrl *pctrl,
1515eb78d360SAndy Shevchenko 				   struct intel_community *community)
1516eb78d360SAndy Shevchenko {
1517eb78d360SAndy Shevchenko 	static const struct pwm_lpss_boardinfo info = {
1518eb78d360SAndy Shevchenko 		.clk_rate = 19200000,
1519eb78d360SAndy Shevchenko 		.npwm = 1,
1520eb78d360SAndy Shevchenko 		.base_unit_bits = 22,
1521eb78d360SAndy Shevchenko 		.bypass = true,
1522eb78d360SAndy Shevchenko 	};
1523eb78d360SAndy Shevchenko 	struct pwm_lpss_chip *pwm;
1524eb78d360SAndy Shevchenko 
1525eb78d360SAndy Shevchenko 	if (!(community->features & PINCTRL_FEATURE_PWM))
1526eb78d360SAndy Shevchenko 		return 0;
1527eb78d360SAndy Shevchenko 
1528eb78d360SAndy Shevchenko 	if (!IS_REACHABLE(CONFIG_PWM_LPSS))
1529eb78d360SAndy Shevchenko 		return 0;
1530eb78d360SAndy Shevchenko 
1531eb78d360SAndy Shevchenko 	pwm = devm_pwm_lpss_probe(pctrl->dev, community->regs + PWMC, &info);
1532eb78d360SAndy Shevchenko 	return PTR_ERR_OR_ZERO(pwm);
1533eb78d360SAndy Shevchenko }
1534eb78d360SAndy Shevchenko 
15350dd519e3SAndy Shevchenko static int intel_pinctrl_probe(struct platform_device *pdev,
15367981c001SMika Westerberg 			       const struct intel_pinctrl_soc_data *soc_data)
15377981c001SMika Westerberg {
153812b44105SAndy Shevchenko 	struct device *dev = &pdev->dev;
15397981c001SMika Westerberg 	struct intel_pinctrl *pctrl;
15407981c001SMika Westerberg 	int i, ret, irq;
15417981c001SMika Westerberg 
154212b44105SAndy Shevchenko 	pctrl = devm_kzalloc(dev, sizeof(*pctrl), GFP_KERNEL);
15437981c001SMika Westerberg 	if (!pctrl)
15447981c001SMika Westerberg 		return -ENOMEM;
15457981c001SMika Westerberg 
154612b44105SAndy Shevchenko 	pctrl->dev = dev;
15477981c001SMika Westerberg 	pctrl->soc = soc_data;
154827d9098cSMika Westerberg 	raw_spin_lock_init(&pctrl->lock);
15497981c001SMika Westerberg 
15507981c001SMika Westerberg 	/*
15517981c001SMika Westerberg 	 * Make a copy of the communities which we can use to hold pointers
15527981c001SMika Westerberg 	 * to the registers.
15537981c001SMika Westerberg 	 */
15547981c001SMika Westerberg 	pctrl->ncommunities = pctrl->soc->ncommunities;
155512b44105SAndy Shevchenko 	pctrl->communities = devm_kcalloc(dev, pctrl->ncommunities,
15567981c001SMika Westerberg 					  sizeof(*pctrl->communities), GFP_KERNEL);
15577981c001SMika Westerberg 	if (!pctrl->communities)
15587981c001SMika Westerberg 		return -ENOMEM;
15597981c001SMika Westerberg 
15607981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
15617981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
15627981c001SMika Westerberg 		void __iomem *regs;
156391d898e5SAndy Shevchenko 		u32 offset;
1564998c49e8SAndy Shevchenko 		u32 value;
15657981c001SMika Westerberg 
15667981c001SMika Westerberg 		*community = pctrl->soc->communities[i];
15677981c001SMika Westerberg 
15689d5b6a95SAndy Shevchenko 		regs = devm_platform_ioremap_resource(pdev, community->barno);
15697981c001SMika Westerberg 		if (IS_ERR(regs))
15707981c001SMika Westerberg 			return PTR_ERR(regs);
15717981c001SMika Westerberg 
157239c1f1bdSRoger Pau Monne 		/*
157339c1f1bdSRoger Pau Monne 		 * Determine community features based on the revision.
157439c1f1bdSRoger Pau Monne 		 * A value of all ones means the device is not present.
157539c1f1bdSRoger Pau Monne 		 */
1576998c49e8SAndy Shevchenko 		value = readl(regs + REVID);
157739c1f1bdSRoger Pau Monne 		if (value == ~0u)
157839c1f1bdSRoger Pau Monne 			return -ENODEV;
1579998c49e8SAndy Shevchenko 		if (((value & REVID_MASK) >> REVID_SHIFT) >= 0x94) {
1580e57725eaSMika Westerberg 			community->features |= PINCTRL_FEATURE_DEBOUNCE;
158104cc058fSMika Westerberg 			community->features |= PINCTRL_FEATURE_1K_PD;
158204cc058fSMika Westerberg 		}
1583e57725eaSMika Westerberg 
158491d898e5SAndy Shevchenko 		/* Determine community features based on the capabilities */
158591d898e5SAndy Shevchenko 		offset = CAPLIST;
158691d898e5SAndy Shevchenko 		do {
158791d898e5SAndy Shevchenko 			value = readl(regs + offset);
158891d898e5SAndy Shevchenko 			switch ((value & CAPLIST_ID_MASK) >> CAPLIST_ID_SHIFT) {
158991d898e5SAndy Shevchenko 			case CAPLIST_ID_GPIO_HW_INFO:
159091d898e5SAndy Shevchenko 				community->features |= PINCTRL_FEATURE_GPIO_HW_INFO;
159191d898e5SAndy Shevchenko 				break;
159291d898e5SAndy Shevchenko 			case CAPLIST_ID_PWM:
159391d898e5SAndy Shevchenko 				community->features |= PINCTRL_FEATURE_PWM;
159491d898e5SAndy Shevchenko 				break;
159591d898e5SAndy Shevchenko 			case CAPLIST_ID_BLINK:
159691d898e5SAndy Shevchenko 				community->features |= PINCTRL_FEATURE_BLINK;
159791d898e5SAndy Shevchenko 				break;
159891d898e5SAndy Shevchenko 			case CAPLIST_ID_EXP:
159991d898e5SAndy Shevchenko 				community->features |= PINCTRL_FEATURE_EXP;
160091d898e5SAndy Shevchenko 				break;
160191d898e5SAndy Shevchenko 			default:
160291d898e5SAndy Shevchenko 				break;
160391d898e5SAndy Shevchenko 			}
160491d898e5SAndy Shevchenko 			offset = (value & CAPLIST_NEXT_MASK) >> CAPLIST_NEXT_SHIFT;
160591d898e5SAndy Shevchenko 		} while (offset);
160691d898e5SAndy Shevchenko 
160712b44105SAndy Shevchenko 		dev_dbg(dev, "Community%d features: %#08x\n", i, community->features);
160891d898e5SAndy Shevchenko 
16097981c001SMika Westerberg 		/* Read offset of the pad configuration registers */
161091d898e5SAndy Shevchenko 		offset = readl(regs + PADBAR);
16117981c001SMika Westerberg 
16127981c001SMika Westerberg 		community->regs = regs;
161391d898e5SAndy Shevchenko 		community->pad_regs = regs + offset;
1614919eb475SMika Westerberg 
1615036e126cSAndy Shevchenko 		if (community->gpps)
1616036e126cSAndy Shevchenko 			ret = intel_pinctrl_add_padgroups_by_gpps(pctrl, community);
1617036e126cSAndy Shevchenko 		else
1618036e126cSAndy Shevchenko 			ret = intel_pinctrl_add_padgroups_by_size(pctrl, community);
1619919eb475SMika Westerberg 		if (ret)
1620919eb475SMika Westerberg 			return ret;
1621eb78d360SAndy Shevchenko 
1622eb78d360SAndy Shevchenko 		ret = intel_pinctrl_probe_pwm(pctrl, community);
1623eb78d360SAndy Shevchenko 		if (ret)
1624eb78d360SAndy Shevchenko 			return ret;
16257981c001SMika Westerberg 	}
16267981c001SMika Westerberg 
16277981c001SMika Westerberg 	irq = platform_get_irq(pdev, 0);
16284e73d02fSStephen Boyd 	if (irq < 0)
16297981c001SMika Westerberg 		return irq;
16307981c001SMika Westerberg 
16317981c001SMika Westerberg 	ret = intel_pinctrl_pm_init(pctrl);
16327981c001SMika Westerberg 	if (ret)
16337981c001SMika Westerberg 		return ret;
16347981c001SMika Westerberg 
16357981c001SMika Westerberg 	pctrl->pctldesc = intel_pinctrl_desc;
163612b44105SAndy Shevchenko 	pctrl->pctldesc.name = dev_name(dev);
16377981c001SMika Westerberg 	pctrl->pctldesc.pins = pctrl->soc->pins;
16387981c001SMika Westerberg 	pctrl->pctldesc.npins = pctrl->soc->npins;
16397981c001SMika Westerberg 
164012b44105SAndy Shevchenko 	pctrl->pctldev = devm_pinctrl_register(dev, &pctrl->pctldesc, pctrl);
1641323de9efSMasahiro Yamada 	if (IS_ERR(pctrl->pctldev)) {
164212b44105SAndy Shevchenko 		dev_err(dev, "failed to register pinctrl driver\n");
1643323de9efSMasahiro Yamada 		return PTR_ERR(pctrl->pctldev);
16447981c001SMika Westerberg 	}
16457981c001SMika Westerberg 
16467981c001SMika Westerberg 	ret = intel_gpio_probe(pctrl, irq);
164754d46cd7SLaxman Dewangan 	if (ret)
16487981c001SMika Westerberg 		return ret;
16497981c001SMika Westerberg 
16507981c001SMika Westerberg 	platform_set_drvdata(pdev, pctrl);
16517981c001SMika Westerberg 
16527981c001SMika Westerberg 	return 0;
16537981c001SMika Westerberg }
16547981c001SMika Westerberg 
165570c263c4SAndy Shevchenko int intel_pinctrl_probe_by_hid(struct platform_device *pdev)
165670c263c4SAndy Shevchenko {
165770c263c4SAndy Shevchenko 	const struct intel_pinctrl_soc_data *data;
165870c263c4SAndy Shevchenko 
165970c263c4SAndy Shevchenko 	data = device_get_match_data(&pdev->dev);
1660ff360d62SAndy Shevchenko 	if (!data)
1661ff360d62SAndy Shevchenko 		return -ENODATA;
1662ff360d62SAndy Shevchenko 
166370c263c4SAndy Shevchenko 	return intel_pinctrl_probe(pdev, data);
166470c263c4SAndy Shevchenko }
166570c263c4SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_hid);
166670c263c4SAndy Shevchenko 
1667924cf800SAndy Shevchenko int intel_pinctrl_probe_by_uid(struct platform_device *pdev)
1668924cf800SAndy Shevchenko {
1669ff360d62SAndy Shevchenko 	const struct intel_pinctrl_soc_data *data;
1670ff360d62SAndy Shevchenko 
1671ff360d62SAndy Shevchenko 	data = intel_pinctrl_get_soc_data(pdev);
1672ff360d62SAndy Shevchenko 	if (IS_ERR(data))
1673ff360d62SAndy Shevchenko 		return PTR_ERR(data);
1674ff360d62SAndy Shevchenko 
1675ff360d62SAndy Shevchenko 	return intel_pinctrl_probe(pdev, data);
1676ff360d62SAndy Shevchenko }
1677ff360d62SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_uid);
1678ff360d62SAndy Shevchenko 
1679ff360d62SAndy Shevchenko const struct intel_pinctrl_soc_data *intel_pinctrl_get_soc_data(struct platform_device *pdev)
1680ff360d62SAndy Shevchenko {
1681c551bd81SAndy Shevchenko 	const struct intel_pinctrl_soc_data * const *table;
1682924cf800SAndy Shevchenko 	const struct intel_pinctrl_soc_data *data = NULL;
168312b44105SAndy Shevchenko 	struct device *dev = &pdev->dev;
1684c551bd81SAndy Shevchenko 
168512b44105SAndy Shevchenko 	table = device_get_match_data(dev);
1686c551bd81SAndy Shevchenko 	if (table) {
168712b44105SAndy Shevchenko 		struct acpi_device *adev = ACPI_COMPANION(dev);
1688924cf800SAndy Shevchenko 		unsigned int i;
1689924cf800SAndy Shevchenko 
1690924cf800SAndy Shevchenko 		for (i = 0; table[i]; i++) {
1691924cf800SAndy Shevchenko 			if (!strcmp(adev->pnp.unique_id, table[i]->uid)) {
1692924cf800SAndy Shevchenko 				data = table[i];
1693924cf800SAndy Shevchenko 				break;
1694924cf800SAndy Shevchenko 			}
1695924cf800SAndy Shevchenko 		}
1696924cf800SAndy Shevchenko 	} else {
1697924cf800SAndy Shevchenko 		const struct platform_device_id *id;
1698924cf800SAndy Shevchenko 
1699924cf800SAndy Shevchenko 		id = platform_get_device_id(pdev);
1700924cf800SAndy Shevchenko 		if (!id)
1701ff360d62SAndy Shevchenko 			return ERR_PTR(-ENODEV);
1702924cf800SAndy Shevchenko 
1703c551bd81SAndy Shevchenko 		table = (const struct intel_pinctrl_soc_data * const *)id->driver_data;
1704924cf800SAndy Shevchenko 		data = table[pdev->id];
1705924cf800SAndy Shevchenko 	}
1706924cf800SAndy Shevchenko 
1707ff360d62SAndy Shevchenko 	return data ?: ERR_PTR(-ENODATA);
1708924cf800SAndy Shevchenko }
1709ff360d62SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_get_soc_data);
1710924cf800SAndy Shevchenko 
17117981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP
171204035f7fSAndy Shevchenko static bool intel_pinctrl_should_save(struct intel_pinctrl *pctrl, unsigned int pin)
1713c538b943SMika Westerberg {
1714c538b943SMika Westerberg 	const struct pin_desc *pd = pin_desc_get(pctrl->pctldev, pin);
17156989ea48SAndy Shevchenko 	u32 value;
1716c538b943SMika Westerberg 
1717c538b943SMika Westerberg 	if (!pd || !intel_pad_usable(pctrl, pin))
1718c538b943SMika Westerberg 		return false;
1719c538b943SMika Westerberg 
1720c538b943SMika Westerberg 	/*
1721c538b943SMika Westerberg 	 * Only restore the pin if it is actually in use by the kernel (or
1722c538b943SMika Westerberg 	 * by userspace). It is possible that some pins are used by the
1723c538b943SMika Westerberg 	 * BIOS during resume and those are not always locked down so leave
1724c538b943SMika Westerberg 	 * them alone.
1725c538b943SMika Westerberg 	 */
1726c538b943SMika Westerberg 	if (pd->mux_owner || pd->gpio_owner ||
17276cb0880fSChris Chiu 	    gpiochip_line_is_irq(&pctrl->chip, intel_pin_to_gpio(pctrl, pin)))
1728c538b943SMika Westerberg 		return true;
1729c538b943SMika Westerberg 
17306989ea48SAndy Shevchenko 	/*
17316989ea48SAndy Shevchenko 	 * The firmware on some systems may configure GPIO pins to be
17326989ea48SAndy Shevchenko 	 * an interrupt source in so called "direct IRQ" mode. In such
17336989ea48SAndy Shevchenko 	 * cases the GPIO controller driver has no idea if those pins
17346989ea48SAndy Shevchenko 	 * are being used or not. At the same time, there is a known bug
17356989ea48SAndy Shevchenko 	 * in the firmwares that don't restore the pin settings correctly
17366989ea48SAndy Shevchenko 	 * after suspend, i.e. by an unknown reason the Rx value becomes
17376989ea48SAndy Shevchenko 	 * inverted.
17386989ea48SAndy Shevchenko 	 *
17396989ea48SAndy Shevchenko 	 * Hence, let's save and restore the pins that are configured
17406989ea48SAndy Shevchenko 	 * as GPIOs in the input mode with GPIROUTIOXAPIC bit set.
17416989ea48SAndy Shevchenko 	 *
17426989ea48SAndy Shevchenko 	 * See https://bugzilla.kernel.org/show_bug.cgi?id=214749.
17436989ea48SAndy Shevchenko 	 */
17446989ea48SAndy Shevchenko 	value = readl(intel_get_padcfg(pctrl, pin, PADCFG0));
17456989ea48SAndy Shevchenko 	if ((value & PADCFG0_GPIROUTIOXAPIC) && (value & PADCFG0_GPIOTXDIS) &&
17466989ea48SAndy Shevchenko 	    (__intel_gpio_get_gpio_mode(value) == PADCFG0_PMODE_GPIO))
17476989ea48SAndy Shevchenko 		return true;
17486989ea48SAndy Shevchenko 
1749c538b943SMika Westerberg 	return false;
1750c538b943SMika Westerberg }
1751c538b943SMika Westerberg 
17522fef3276SBinbin Wu int intel_pinctrl_suspend_noirq(struct device *dev)
17537981c001SMika Westerberg {
1754cb035d74SWolfram Sang 	struct intel_pinctrl *pctrl = dev_get_drvdata(dev);
17557981c001SMika Westerberg 	struct intel_community_context *communities;
17567981c001SMika Westerberg 	struct intel_pad_context *pads;
17577981c001SMika Westerberg 	int i;
17587981c001SMika Westerberg 
17597981c001SMika Westerberg 	pads = pctrl->context.pads;
17607981c001SMika Westerberg 	for (i = 0; i < pctrl->soc->npins; i++) {
17617981c001SMika Westerberg 		const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i];
1762e57725eaSMika Westerberg 		void __iomem *padcfg;
17637981c001SMika Westerberg 		u32 val;
17647981c001SMika Westerberg 
1765c538b943SMika Westerberg 		if (!intel_pinctrl_should_save(pctrl, desc->number))
17667981c001SMika Westerberg 			continue;
17677981c001SMika Westerberg 
17687981c001SMika Westerberg 		val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG0));
17697981c001SMika Westerberg 		pads[i].padcfg0 = val & ~PADCFG0_GPIORXSTATE;
17707981c001SMika Westerberg 		val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG1));
17717981c001SMika Westerberg 		pads[i].padcfg1 = val;
1772e57725eaSMika Westerberg 
1773e57725eaSMika Westerberg 		padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2);
1774e57725eaSMika Westerberg 		if (padcfg)
1775e57725eaSMika Westerberg 			pads[i].padcfg2 = readl(padcfg);
17767981c001SMika Westerberg 	}
17777981c001SMika Westerberg 
17787981c001SMika Westerberg 	communities = pctrl->context.communities;
17797981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
17807981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
17817981c001SMika Westerberg 		void __iomem *base;
178204035f7fSAndy Shevchenko 		unsigned int gpp;
17837981c001SMika Westerberg 
17847981c001SMika Westerberg 		base = community->regs + community->ie_offset;
17857981c001SMika Westerberg 		for (gpp = 0; gpp < community->ngpps; gpp++)
17867981c001SMika Westerberg 			communities[i].intmask[gpp] = readl(base + gpp * 4);
1787a0a5f766SChris Chiu 
1788a0a5f766SChris Chiu 		base = community->regs + community->hostown_offset;
1789a0a5f766SChris Chiu 		for (gpp = 0; gpp < community->ngpps; gpp++)
1790a0a5f766SChris Chiu 			communities[i].hostown[gpp] = readl(base + gpp * 4);
17917981c001SMika Westerberg 	}
17927981c001SMika Westerberg 
17937981c001SMika Westerberg 	return 0;
17947981c001SMika Westerberg }
17952fef3276SBinbin Wu EXPORT_SYMBOL_GPL(intel_pinctrl_suspend_noirq);
17967981c001SMika Westerberg 
1797942c5ea4SAndy Shevchenko static bool intel_gpio_update_reg(void __iomem *reg, u32 mask, u32 value)
1798a0a5f766SChris Chiu {
17995f61d951SAndy Shevchenko 	u32 curr, updated;
1800a0a5f766SChris Chiu 
1801942c5ea4SAndy Shevchenko 	curr = readl(reg);
18025f61d951SAndy Shevchenko 
1803942c5ea4SAndy Shevchenko 	updated = (curr & ~mask) | (value & mask);
1804942c5ea4SAndy Shevchenko 	if (curr == updated)
1805942c5ea4SAndy Shevchenko 		return false;
1806942c5ea4SAndy Shevchenko 
1807942c5ea4SAndy Shevchenko 	writel(updated, reg);
1808942c5ea4SAndy Shevchenko 	return true;
1809a0a5f766SChris Chiu }
1810a0a5f766SChris Chiu 
18117101e022SAndy Shevchenko static void intel_restore_hostown(struct intel_pinctrl *pctrl, unsigned int c,
18127101e022SAndy Shevchenko 				  void __iomem *base, unsigned int gpp, u32 saved)
18137101e022SAndy Shevchenko {
18147101e022SAndy Shevchenko 	const struct intel_community *community = &pctrl->communities[c];
18157101e022SAndy Shevchenko 	const struct intel_padgroup *padgrp = &community->gpps[gpp];
18167101e022SAndy Shevchenko 	struct device *dev = pctrl->dev;
1817d1bfd022SAndy Shevchenko 	const char *dummy;
1818d1bfd022SAndy Shevchenko 	u32 requested = 0;
1819d1bfd022SAndy Shevchenko 	unsigned int i;
18207101e022SAndy Shevchenko 
1821e5a4ab6aSAndy Shevchenko 	if (padgrp->gpio_base == INTEL_GPIO_BASE_NOMAP)
18227101e022SAndy Shevchenko 		return;
18237101e022SAndy Shevchenko 
1824d1bfd022SAndy Shevchenko 	for_each_requested_gpio_in_range(&pctrl->chip, i, padgrp->gpio_base, padgrp->size, dummy)
1825d1bfd022SAndy Shevchenko 		requested |= BIT(i);
1826d1bfd022SAndy Shevchenko 
1827942c5ea4SAndy Shevchenko 	if (!intel_gpio_update_reg(base + gpp * 4, requested, saved))
18287101e022SAndy Shevchenko 		return;
18297101e022SAndy Shevchenko 
1830764cfe33SAndy Shevchenko 	dev_dbg(dev, "restored hostown %u/%u %#08x\n", c, gpp, readl(base + gpp * 4));
18317101e022SAndy Shevchenko }
18327101e022SAndy Shevchenko 
1833471dd9a9SAndy Shevchenko static void intel_restore_intmask(struct intel_pinctrl *pctrl, unsigned int c,
1834471dd9a9SAndy Shevchenko 				  void __iomem *base, unsigned int gpp, u32 saved)
1835471dd9a9SAndy Shevchenko {
1836471dd9a9SAndy Shevchenko 	struct device *dev = pctrl->dev;
1837471dd9a9SAndy Shevchenko 
1838942c5ea4SAndy Shevchenko 	if (!intel_gpio_update_reg(base + gpp * 4, ~0U, saved))
1839942c5ea4SAndy Shevchenko 		return;
1840942c5ea4SAndy Shevchenko 
1841471dd9a9SAndy Shevchenko 	dev_dbg(dev, "restored mask %u/%u %#08x\n", c, gpp, readl(base + gpp * 4));
1842471dd9a9SAndy Shevchenko }
1843471dd9a9SAndy Shevchenko 
1844f78f152aSAndy Shevchenko static void intel_restore_padcfg(struct intel_pinctrl *pctrl, unsigned int pin,
1845f78f152aSAndy Shevchenko 				 unsigned int reg, u32 saved)
1846f78f152aSAndy Shevchenko {
1847f78f152aSAndy Shevchenko 	u32 mask = (reg == PADCFG0) ? PADCFG0_GPIORXSTATE : 0;
1848f78f152aSAndy Shevchenko 	unsigned int n = reg / sizeof(u32);
1849f78f152aSAndy Shevchenko 	struct device *dev = pctrl->dev;
1850f78f152aSAndy Shevchenko 	void __iomem *padcfg;
1851f78f152aSAndy Shevchenko 
1852f78f152aSAndy Shevchenko 	padcfg = intel_get_padcfg(pctrl, pin, reg);
1853f78f152aSAndy Shevchenko 	if (!padcfg)
1854f78f152aSAndy Shevchenko 		return;
1855f78f152aSAndy Shevchenko 
1856942c5ea4SAndy Shevchenko 	if (!intel_gpio_update_reg(padcfg, ~mask, saved))
1857f78f152aSAndy Shevchenko 		return;
1858f78f152aSAndy Shevchenko 
1859f78f152aSAndy Shevchenko 	dev_dbg(dev, "restored pin %u padcfg%u %#08x\n", pin, n, readl(padcfg));
1860f78f152aSAndy Shevchenko }
1861f78f152aSAndy Shevchenko 
18622fef3276SBinbin Wu int intel_pinctrl_resume_noirq(struct device *dev)
18637981c001SMika Westerberg {
1864cb035d74SWolfram Sang 	struct intel_pinctrl *pctrl = dev_get_drvdata(dev);
18657981c001SMika Westerberg 	const struct intel_community_context *communities;
18667981c001SMika Westerberg 	const struct intel_pad_context *pads;
18677981c001SMika Westerberg 	int i;
18687981c001SMika Westerberg 
18697981c001SMika Westerberg 	/* Mask all interrupts */
18707981c001SMika Westerberg 	intel_gpio_irq_init(pctrl);
18717981c001SMika Westerberg 
18727981c001SMika Westerberg 	pads = pctrl->context.pads;
18737981c001SMika Westerberg 	for (i = 0; i < pctrl->soc->npins; i++) {
18747981c001SMika Westerberg 		const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i];
18757981c001SMika Westerberg 
1876c538b943SMika Westerberg 		if (!intel_pinctrl_should_save(pctrl, desc->number))
18777981c001SMika Westerberg 			continue;
18787981c001SMika Westerberg 
1879f78f152aSAndy Shevchenko 		intel_restore_padcfg(pctrl, desc->number, PADCFG0, pads[i].padcfg0);
1880f78f152aSAndy Shevchenko 		intel_restore_padcfg(pctrl, desc->number, PADCFG1, pads[i].padcfg1);
1881f78f152aSAndy Shevchenko 		intel_restore_padcfg(pctrl, desc->number, PADCFG2, pads[i].padcfg2);
18827981c001SMika Westerberg 	}
18837981c001SMika Westerberg 
18847981c001SMika Westerberg 	communities = pctrl->context.communities;
18857981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
18867981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
18877981c001SMika Westerberg 		void __iomem *base;
188804035f7fSAndy Shevchenko 		unsigned int gpp;
18897981c001SMika Westerberg 
18907981c001SMika Westerberg 		base = community->regs + community->ie_offset;
1891471dd9a9SAndy Shevchenko 		for (gpp = 0; gpp < community->ngpps; gpp++)
1892471dd9a9SAndy Shevchenko 			intel_restore_intmask(pctrl, i, base, gpp, communities[i].intmask[gpp]);
1893a0a5f766SChris Chiu 
1894a0a5f766SChris Chiu 		base = community->regs + community->hostown_offset;
18957101e022SAndy Shevchenko 		for (gpp = 0; gpp < community->ngpps; gpp++)
18967101e022SAndy Shevchenko 			intel_restore_hostown(pctrl, i, base, gpp, communities[i].hostown[gpp]);
18977981c001SMika Westerberg 	}
18987981c001SMika Westerberg 
18997981c001SMika Westerberg 	return 0;
19007981c001SMika Westerberg }
19012fef3276SBinbin Wu EXPORT_SYMBOL_GPL(intel_pinctrl_resume_noirq);
19027981c001SMika Westerberg #endif
19037981c001SMika Westerberg 
19047981c001SMika Westerberg MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>");
19057981c001SMika Westerberg MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
19067981c001SMika Westerberg MODULE_DESCRIPTION("Intel pinctrl/GPIO core driver");
19077981c001SMika Westerberg MODULE_LICENSE("GPL v2");
1908