1875a92b3SAndy Shevchenko // SPDX-License-Identifier: GPL-2.0 27981c001SMika Westerberg /* 37981c001SMika Westerberg * Intel pinctrl/GPIO core driver. 47981c001SMika Westerberg * 57981c001SMika Westerberg * Copyright (C) 2015, Intel Corporation 67981c001SMika Westerberg * Authors: Mathias Nyman <mathias.nyman@linux.intel.com> 77981c001SMika Westerberg * Mika Westerberg <mika.westerberg@linux.intel.com> 87981c001SMika Westerberg */ 97981c001SMika Westerberg 10924cf800SAndy Shevchenko #include <linux/acpi.h> 117981c001SMika Westerberg #include <linux/gpio/driver.h> 1266c812d2SAndy Shevchenko #include <linux/interrupt.h> 13e57725eaSMika Westerberg #include <linux/log2.h> 146a33a1d6SAndy Shevchenko #include <linux/module.h> 157981c001SMika Westerberg #include <linux/platform_device.h> 16924cf800SAndy Shevchenko #include <linux/property.h> 176a33a1d6SAndy Shevchenko #include <linux/time.h> 18924cf800SAndy Shevchenko 197981c001SMika Westerberg #include <linux/pinctrl/pinctrl.h> 207981c001SMika Westerberg #include <linux/pinctrl/pinmux.h> 217981c001SMika Westerberg #include <linux/pinctrl/pinconf.h> 227981c001SMika Westerberg #include <linux/pinctrl/pinconf-generic.h> 237981c001SMika Westerberg 24c538b943SMika Westerberg #include "../core.h" 257981c001SMika Westerberg #include "pinctrl-intel.h" 267981c001SMika Westerberg 277981c001SMika Westerberg /* Offset from regs */ 28e57725eaSMika Westerberg #define REVID 0x000 29e57725eaSMika Westerberg #define REVID_SHIFT 16 30e57725eaSMika Westerberg #define REVID_MASK GENMASK(31, 16) 31e57725eaSMika Westerberg 3291d898e5SAndy Shevchenko #define CAPLIST 0x004 3391d898e5SAndy Shevchenko #define CAPLIST_ID_SHIFT 16 3491d898e5SAndy Shevchenko #define CAPLIST_ID_MASK GENMASK(23, 16) 3591d898e5SAndy Shevchenko #define CAPLIST_ID_GPIO_HW_INFO 1 3691d898e5SAndy Shevchenko #define CAPLIST_ID_PWM 2 3791d898e5SAndy Shevchenko #define CAPLIST_ID_BLINK 3 3891d898e5SAndy Shevchenko #define CAPLIST_ID_EXP 4 3991d898e5SAndy Shevchenko #define CAPLIST_NEXT_SHIFT 0 4091d898e5SAndy Shevchenko #define CAPLIST_NEXT_MASK GENMASK(15, 0) 4191d898e5SAndy Shevchenko 427981c001SMika Westerberg #define PADBAR 0x00c 437981c001SMika Westerberg 447981c001SMika Westerberg #define PADOWN_BITS 4 457981c001SMika Westerberg #define PADOWN_SHIFT(p) ((p) % 8 * PADOWN_BITS) 46e58926e7SAndy Shevchenko #define PADOWN_MASK(p) (GENMASK(3, 0) << PADOWN_SHIFT(p)) 4799a735b3SQipeng Zha #define PADOWN_GPP(p) ((p) / 8) 487981c001SMika Westerberg 497981c001SMika Westerberg /* Offset from pad_regs */ 507981c001SMika Westerberg #define PADCFG0 0x000 517981c001SMika Westerberg #define PADCFG0_RXEVCFG_SHIFT 25 52e58926e7SAndy Shevchenko #define PADCFG0_RXEVCFG_MASK GENMASK(26, 25) 537981c001SMika Westerberg #define PADCFG0_RXEVCFG_LEVEL 0 547981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE 1 557981c001SMika Westerberg #define PADCFG0_RXEVCFG_DISABLED 2 567981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE_BOTH 3 57e57725eaSMika Westerberg #define PADCFG0_PREGFRXSEL BIT(24) 587981c001SMika Westerberg #define PADCFG0_RXINV BIT(23) 597981c001SMika Westerberg #define PADCFG0_GPIROUTIOXAPIC BIT(20) 607981c001SMika Westerberg #define PADCFG0_GPIROUTSCI BIT(19) 617981c001SMika Westerberg #define PADCFG0_GPIROUTSMI BIT(18) 627981c001SMika Westerberg #define PADCFG0_GPIROUTNMI BIT(17) 637981c001SMika Westerberg #define PADCFG0_PMODE_SHIFT 10 64e58926e7SAndy Shevchenko #define PADCFG0_PMODE_MASK GENMASK(13, 10) 654973ddc8SAndy Shevchenko #define PADCFG0_PMODE_GPIO 0 667981c001SMika Westerberg #define PADCFG0_GPIORXDIS BIT(9) 677981c001SMika Westerberg #define PADCFG0_GPIOTXDIS BIT(8) 687981c001SMika Westerberg #define PADCFG0_GPIORXSTATE BIT(1) 697981c001SMika Westerberg #define PADCFG0_GPIOTXSTATE BIT(0) 707981c001SMika Westerberg 717981c001SMika Westerberg #define PADCFG1 0x004 727981c001SMika Westerberg #define PADCFG1_TERM_UP BIT(13) 737981c001SMika Westerberg #define PADCFG1_TERM_SHIFT 10 74e58926e7SAndy Shevchenko #define PADCFG1_TERM_MASK GENMASK(12, 10) 75dd26209bSAndy Shevchenko #define PADCFG1_TERM_20K BIT(2) 76dd26209bSAndy Shevchenko #define PADCFG1_TERM_5K BIT(1) 77dd26209bSAndy Shevchenko #define PADCFG1_TERM_1K BIT(0) 78dd26209bSAndy Shevchenko #define PADCFG1_TERM_833 (BIT(1) | BIT(0)) 797981c001SMika Westerberg 80e57725eaSMika Westerberg #define PADCFG2 0x008 81e57725eaSMika Westerberg #define PADCFG2_DEBEN BIT(0) 82e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_SHIFT 1 83e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_MASK GENMASK(4, 1) 84e57725eaSMika Westerberg 856a33a1d6SAndy Shevchenko #define DEBOUNCE_PERIOD_NSEC 31250 86e57725eaSMika Westerberg 877981c001SMika Westerberg struct intel_pad_context { 887981c001SMika Westerberg u32 padcfg0; 897981c001SMika Westerberg u32 padcfg1; 90e57725eaSMika Westerberg u32 padcfg2; 917981c001SMika Westerberg }; 927981c001SMika Westerberg 937981c001SMika Westerberg struct intel_community_context { 947981c001SMika Westerberg u32 *intmask; 95a0a5f766SChris Chiu u32 *hostown; 967981c001SMika Westerberg }; 977981c001SMika Westerberg 987981c001SMika Westerberg #define pin_to_padno(c, p) ((p) - (c)->pin_base) 99919eb475SMika Westerberg #define padgroup_offset(g, p) ((p) - (g)->base) 1007981c001SMika Westerberg 1017981c001SMika Westerberg static struct intel_community *intel_get_community(struct intel_pinctrl *pctrl, 10204035f7fSAndy Shevchenko unsigned int pin) 1037981c001SMika Westerberg { 1047981c001SMika Westerberg struct intel_community *community; 1057981c001SMika Westerberg int i; 1067981c001SMika Westerberg 1077981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1087981c001SMika Westerberg community = &pctrl->communities[i]; 1097981c001SMika Westerberg if (pin >= community->pin_base && 1107981c001SMika Westerberg pin < community->pin_base + community->npins) 1117981c001SMika Westerberg return community; 1127981c001SMika Westerberg } 1137981c001SMika Westerberg 1147981c001SMika Westerberg dev_warn(pctrl->dev, "failed to find community for pin %u\n", pin); 1157981c001SMika Westerberg return NULL; 1167981c001SMika Westerberg } 1177981c001SMika Westerberg 118919eb475SMika Westerberg static const struct intel_padgroup * 119919eb475SMika Westerberg intel_community_get_padgroup(const struct intel_community *community, 12004035f7fSAndy Shevchenko unsigned int pin) 121919eb475SMika Westerberg { 122919eb475SMika Westerberg int i; 123919eb475SMika Westerberg 124919eb475SMika Westerberg for (i = 0; i < community->ngpps; i++) { 125919eb475SMika Westerberg const struct intel_padgroup *padgrp = &community->gpps[i]; 126919eb475SMika Westerberg 127919eb475SMika Westerberg if (pin >= padgrp->base && pin < padgrp->base + padgrp->size) 128919eb475SMika Westerberg return padgrp; 129919eb475SMika Westerberg } 130919eb475SMika Westerberg 131919eb475SMika Westerberg return NULL; 132919eb475SMika Westerberg } 133919eb475SMika Westerberg 13404035f7fSAndy Shevchenko static void __iomem *intel_get_padcfg(struct intel_pinctrl *pctrl, 13504035f7fSAndy Shevchenko unsigned int pin, unsigned int reg) 1367981c001SMika Westerberg { 1377981c001SMika Westerberg const struct intel_community *community; 13804035f7fSAndy Shevchenko unsigned int padno; 139e57725eaSMika Westerberg size_t nregs; 1407981c001SMika Westerberg 1417981c001SMika Westerberg community = intel_get_community(pctrl, pin); 1427981c001SMika Westerberg if (!community) 1437981c001SMika Westerberg return NULL; 1447981c001SMika Westerberg 1457981c001SMika Westerberg padno = pin_to_padno(community, pin); 146e57725eaSMika Westerberg nregs = (community->features & PINCTRL_FEATURE_DEBOUNCE) ? 4 : 2; 147e57725eaSMika Westerberg 1487eb7ecddSAndy Shevchenko if (reg >= nregs * 4) 149e57725eaSMika Westerberg return NULL; 150e57725eaSMika Westerberg 151e57725eaSMika Westerberg return community->pad_regs + reg + padno * nregs * 4; 1527981c001SMika Westerberg } 1537981c001SMika Westerberg 15404035f7fSAndy Shevchenko static bool intel_pad_owned_by_host(struct intel_pinctrl *pctrl, unsigned int pin) 1557981c001SMika Westerberg { 1567981c001SMika Westerberg const struct intel_community *community; 157919eb475SMika Westerberg const struct intel_padgroup *padgrp; 15804035f7fSAndy Shevchenko unsigned int gpp, offset, gpp_offset; 1597981c001SMika Westerberg void __iomem *padown; 1607981c001SMika Westerberg 1617981c001SMika Westerberg community = intel_get_community(pctrl, pin); 1627981c001SMika Westerberg if (!community) 1637981c001SMika Westerberg return false; 1647981c001SMika Westerberg if (!community->padown_offset) 1657981c001SMika Westerberg return true; 1667981c001SMika Westerberg 167919eb475SMika Westerberg padgrp = intel_community_get_padgroup(community, pin); 168919eb475SMika Westerberg if (!padgrp) 169919eb475SMika Westerberg return false; 170919eb475SMika Westerberg 171919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 172919eb475SMika Westerberg gpp = PADOWN_GPP(gpp_offset); 173919eb475SMika Westerberg offset = community->padown_offset + padgrp->padown_num * 4 + gpp * 4; 1747981c001SMika Westerberg padown = community->regs + offset; 1757981c001SMika Westerberg 176919eb475SMika Westerberg return !(readl(padown) & PADOWN_MASK(gpp_offset)); 1777981c001SMika Westerberg } 1787981c001SMika Westerberg 17904035f7fSAndy Shevchenko static bool intel_pad_acpi_mode(struct intel_pinctrl *pctrl, unsigned int pin) 1807981c001SMika Westerberg { 1817981c001SMika Westerberg const struct intel_community *community; 182919eb475SMika Westerberg const struct intel_padgroup *padgrp; 18304035f7fSAndy Shevchenko unsigned int offset, gpp_offset; 1847981c001SMika Westerberg void __iomem *hostown; 1857981c001SMika Westerberg 1867981c001SMika Westerberg community = intel_get_community(pctrl, pin); 1877981c001SMika Westerberg if (!community) 1887981c001SMika Westerberg return true; 1897981c001SMika Westerberg if (!community->hostown_offset) 1907981c001SMika Westerberg return false; 1917981c001SMika Westerberg 192919eb475SMika Westerberg padgrp = intel_community_get_padgroup(community, pin); 193919eb475SMika Westerberg if (!padgrp) 194919eb475SMika Westerberg return true; 195919eb475SMika Westerberg 196919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 197919eb475SMika Westerberg offset = community->hostown_offset + padgrp->reg_num * 4; 1987981c001SMika Westerberg hostown = community->regs + offset; 1997981c001SMika Westerberg 200919eb475SMika Westerberg return !(readl(hostown) & BIT(gpp_offset)); 2017981c001SMika Westerberg } 2027981c001SMika Westerberg 2031bd23153SAndy Shevchenko /** 2041bd23153SAndy Shevchenko * enum - Locking variants of the pad configuration 2051bd23153SAndy Shevchenko * 2061bd23153SAndy Shevchenko * @PAD_UNLOCKED: pad is fully controlled by the configuration registers 2071bd23153SAndy Shevchenko * @PAD_LOCKED: pad configuration registers, except TX state, are locked 2081bd23153SAndy Shevchenko * @PAD_LOCKED_TX: pad configuration TX state is locked 2091bd23153SAndy Shevchenko * @PAD_LOCKED_FULL: pad configuration registers are locked completely 2101bd23153SAndy Shevchenko * 2111bd23153SAndy Shevchenko * Locking is considered as read-only mode for corresponding registers and 2121bd23153SAndy Shevchenko * their respective fields. That said, TX state bit is locked separately from 2131bd23153SAndy Shevchenko * the main locking scheme. 2141bd23153SAndy Shevchenko */ 2151bd23153SAndy Shevchenko enum { 2161bd23153SAndy Shevchenko PAD_UNLOCKED = 0, 2171bd23153SAndy Shevchenko PAD_LOCKED = 1, 2181bd23153SAndy Shevchenko PAD_LOCKED_TX = 2, 2191bd23153SAndy Shevchenko PAD_LOCKED_FULL = PAD_LOCKED | PAD_LOCKED_TX, 2201bd23153SAndy Shevchenko }; 2211bd23153SAndy Shevchenko 2221bd23153SAndy Shevchenko static int intel_pad_locked(struct intel_pinctrl *pctrl, unsigned int pin) 2237981c001SMika Westerberg { 2247981c001SMika Westerberg struct intel_community *community; 225919eb475SMika Westerberg const struct intel_padgroup *padgrp; 22604035f7fSAndy Shevchenko unsigned int offset, gpp_offset; 2277981c001SMika Westerberg u32 value; 2281bd23153SAndy Shevchenko int ret = PAD_UNLOCKED; 2297981c001SMika Westerberg 2307981c001SMika Westerberg community = intel_get_community(pctrl, pin); 2317981c001SMika Westerberg if (!community) 2321bd23153SAndy Shevchenko return PAD_LOCKED_FULL; 2337981c001SMika Westerberg if (!community->padcfglock_offset) 2341bd23153SAndy Shevchenko return PAD_UNLOCKED; 2357981c001SMika Westerberg 236919eb475SMika Westerberg padgrp = intel_community_get_padgroup(community, pin); 237919eb475SMika Westerberg if (!padgrp) 2381bd23153SAndy Shevchenko return PAD_LOCKED_FULL; 239919eb475SMika Westerberg 240919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 2417981c001SMika Westerberg 2427981c001SMika Westerberg /* 2437981c001SMika Westerberg * If PADCFGLOCK and PADCFGLOCKTX bits are both clear for this pad, 2447981c001SMika Westerberg * the pad is considered unlocked. Any other case means that it is 2451bd23153SAndy Shevchenko * either fully or partially locked. 2467981c001SMika Westerberg */ 2471bd23153SAndy Shevchenko offset = community->padcfglock_offset + 0 + padgrp->reg_num * 8; 2487981c001SMika Westerberg value = readl(community->regs + offset); 249919eb475SMika Westerberg if (value & BIT(gpp_offset)) 2501bd23153SAndy Shevchenko ret |= PAD_LOCKED; 2517981c001SMika Westerberg 252919eb475SMika Westerberg offset = community->padcfglock_offset + 4 + padgrp->reg_num * 8; 2537981c001SMika Westerberg value = readl(community->regs + offset); 254919eb475SMika Westerberg if (value & BIT(gpp_offset)) 2551bd23153SAndy Shevchenko ret |= PAD_LOCKED_TX; 2567981c001SMika Westerberg 2571bd23153SAndy Shevchenko return ret; 2581bd23153SAndy Shevchenko } 2591bd23153SAndy Shevchenko 2601bd23153SAndy Shevchenko static bool intel_pad_is_unlocked(struct intel_pinctrl *pctrl, unsigned int pin) 2611bd23153SAndy Shevchenko { 2621bd23153SAndy Shevchenko return (intel_pad_locked(pctrl, pin) & PAD_LOCKED) == PAD_UNLOCKED; 2637981c001SMika Westerberg } 2647981c001SMika Westerberg 26504035f7fSAndy Shevchenko static bool intel_pad_usable(struct intel_pinctrl *pctrl, unsigned int pin) 2667981c001SMika Westerberg { 2671bd23153SAndy Shevchenko return intel_pad_owned_by_host(pctrl, pin) && intel_pad_is_unlocked(pctrl, pin); 2687981c001SMika Westerberg } 2697981c001SMika Westerberg 2707981c001SMika Westerberg static int intel_get_groups_count(struct pinctrl_dev *pctldev) 2717981c001SMika Westerberg { 2727981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2737981c001SMika Westerberg 2747981c001SMika Westerberg return pctrl->soc->ngroups; 2757981c001SMika Westerberg } 2767981c001SMika Westerberg 2777981c001SMika Westerberg static const char *intel_get_group_name(struct pinctrl_dev *pctldev, 27804035f7fSAndy Shevchenko unsigned int group) 2797981c001SMika Westerberg { 2807981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2817981c001SMika Westerberg 2824426be36SAndy Shevchenko return pctrl->soc->groups[group].grp.name; 2837981c001SMika Westerberg } 2847981c001SMika Westerberg 28504035f7fSAndy Shevchenko static int intel_get_group_pins(struct pinctrl_dev *pctldev, unsigned int group, 28604035f7fSAndy Shevchenko const unsigned int **pins, unsigned int *npins) 2877981c001SMika Westerberg { 2887981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2897981c001SMika Westerberg 2904426be36SAndy Shevchenko *pins = pctrl->soc->groups[group].grp.pins; 2914426be36SAndy Shevchenko *npins = pctrl->soc->groups[group].grp.npins; 2927981c001SMika Westerberg return 0; 2937981c001SMika Westerberg } 2947981c001SMika Westerberg 2957981c001SMika Westerberg static void intel_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s, 29604035f7fSAndy Shevchenko unsigned int pin) 2977981c001SMika Westerberg { 2987981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 299e57725eaSMika Westerberg void __iomem *padcfg; 3007981c001SMika Westerberg u32 cfg0, cfg1, mode; 3011bd23153SAndy Shevchenko int locked; 3021bd23153SAndy Shevchenko bool acpi; 3037981c001SMika Westerberg 3047981c001SMika Westerberg if (!intel_pad_owned_by_host(pctrl, pin)) { 3057981c001SMika Westerberg seq_puts(s, "not available"); 3067981c001SMika Westerberg return; 3077981c001SMika Westerberg } 3087981c001SMika Westerberg 3097981c001SMika Westerberg cfg0 = readl(intel_get_padcfg(pctrl, pin, PADCFG0)); 3107981c001SMika Westerberg cfg1 = readl(intel_get_padcfg(pctrl, pin, PADCFG1)); 3117981c001SMika Westerberg 3127981c001SMika Westerberg mode = (cfg0 & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT; 3134973ddc8SAndy Shevchenko if (mode == PADCFG0_PMODE_GPIO) 3147981c001SMika Westerberg seq_puts(s, "GPIO "); 3157981c001SMika Westerberg else 3167981c001SMika Westerberg seq_printf(s, "mode %d ", mode); 3177981c001SMika Westerberg 3187981c001SMika Westerberg seq_printf(s, "0x%08x 0x%08x", cfg0, cfg1); 3197981c001SMika Westerberg 320e57725eaSMika Westerberg /* Dump the additional PADCFG registers if available */ 321e57725eaSMika Westerberg padcfg = intel_get_padcfg(pctrl, pin, PADCFG2); 322e57725eaSMika Westerberg if (padcfg) 323e57725eaSMika Westerberg seq_printf(s, " 0x%08x", readl(padcfg)); 324e57725eaSMika Westerberg 3257981c001SMika Westerberg locked = intel_pad_locked(pctrl, pin); 3264341e8a5SMika Westerberg acpi = intel_pad_acpi_mode(pctrl, pin); 3277981c001SMika Westerberg 3287981c001SMika Westerberg if (locked || acpi) { 3297981c001SMika Westerberg seq_puts(s, " ["); 3301bd23153SAndy Shevchenko if (locked) 3317981c001SMika Westerberg seq_puts(s, "LOCKED"); 3321bd23153SAndy Shevchenko if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_TX) 3331bd23153SAndy Shevchenko seq_puts(s, " tx"); 3341bd23153SAndy Shevchenko else if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_FULL) 3351bd23153SAndy Shevchenko seq_puts(s, " full"); 3361bd23153SAndy Shevchenko 3371bd23153SAndy Shevchenko if (locked && acpi) 3387981c001SMika Westerberg seq_puts(s, ", "); 3391bd23153SAndy Shevchenko 3407981c001SMika Westerberg if (acpi) 3417981c001SMika Westerberg seq_puts(s, "ACPI"); 3427981c001SMika Westerberg seq_puts(s, "]"); 3437981c001SMika Westerberg } 3447981c001SMika Westerberg } 3457981c001SMika Westerberg 3467981c001SMika Westerberg static const struct pinctrl_ops intel_pinctrl_ops = { 3477981c001SMika Westerberg .get_groups_count = intel_get_groups_count, 3487981c001SMika Westerberg .get_group_name = intel_get_group_name, 3497981c001SMika Westerberg .get_group_pins = intel_get_group_pins, 3507981c001SMika Westerberg .pin_dbg_show = intel_pin_dbg_show, 3517981c001SMika Westerberg }; 3527981c001SMika Westerberg 3537981c001SMika Westerberg static int intel_get_functions_count(struct pinctrl_dev *pctldev) 3547981c001SMika Westerberg { 3557981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3567981c001SMika Westerberg 3577981c001SMika Westerberg return pctrl->soc->nfunctions; 3587981c001SMika Westerberg } 3597981c001SMika Westerberg 3607981c001SMika Westerberg static const char *intel_get_function_name(struct pinctrl_dev *pctldev, 36104035f7fSAndy Shevchenko unsigned int function) 3627981c001SMika Westerberg { 3637981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3647981c001SMika Westerberg 3657981c001SMika Westerberg return pctrl->soc->functions[function].name; 3667981c001SMika Westerberg } 3677981c001SMika Westerberg 3687981c001SMika Westerberg static int intel_get_function_groups(struct pinctrl_dev *pctldev, 36904035f7fSAndy Shevchenko unsigned int function, 3707981c001SMika Westerberg const char * const **groups, 37104035f7fSAndy Shevchenko unsigned int * const ngroups) 3727981c001SMika Westerberg { 3737981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3747981c001SMika Westerberg 3757981c001SMika Westerberg *groups = pctrl->soc->functions[function].groups; 3767981c001SMika Westerberg *ngroups = pctrl->soc->functions[function].ngroups; 3777981c001SMika Westerberg return 0; 3787981c001SMika Westerberg } 3797981c001SMika Westerberg 38004035f7fSAndy Shevchenko static int intel_pinmux_set_mux(struct pinctrl_dev *pctldev, 38104035f7fSAndy Shevchenko unsigned int function, unsigned int group) 3827981c001SMika Westerberg { 3837981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3847981c001SMika Westerberg const struct intel_pingroup *grp = &pctrl->soc->groups[group]; 3857981c001SMika Westerberg unsigned long flags; 3867981c001SMika Westerberg int i; 3877981c001SMika Westerberg 38827d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 3897981c001SMika Westerberg 3907981c001SMika Westerberg /* 3917981c001SMika Westerberg * All pins in the groups needs to be accessible and writable 3927981c001SMika Westerberg * before we can enable the mux for this group. 3937981c001SMika Westerberg */ 3944426be36SAndy Shevchenko for (i = 0; i < grp->grp.npins; i++) { 3954426be36SAndy Shevchenko if (!intel_pad_usable(pctrl, grp->grp.pins[i])) { 39627d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 3977981c001SMika Westerberg return -EBUSY; 3987981c001SMika Westerberg } 3997981c001SMika Westerberg } 4007981c001SMika Westerberg 4017981c001SMika Westerberg /* Now enable the mux setting for each pin in the group */ 4024426be36SAndy Shevchenko for (i = 0; i < grp->grp.npins; i++) { 4037981c001SMika Westerberg void __iomem *padcfg0; 4047981c001SMika Westerberg u32 value; 4057981c001SMika Westerberg 4064426be36SAndy Shevchenko padcfg0 = intel_get_padcfg(pctrl, grp->grp.pins[i], PADCFG0); 4077981c001SMika Westerberg value = readl(padcfg0); 4087981c001SMika Westerberg 4097981c001SMika Westerberg value &= ~PADCFG0_PMODE_MASK; 4101f6b419bSMika Westerberg 4111f6b419bSMika Westerberg if (grp->modes) 4121f6b419bSMika Westerberg value |= grp->modes[i] << PADCFG0_PMODE_SHIFT; 4131f6b419bSMika Westerberg else 4147981c001SMika Westerberg value |= grp->mode << PADCFG0_PMODE_SHIFT; 4157981c001SMika Westerberg 4167981c001SMika Westerberg writel(value, padcfg0); 4177981c001SMika Westerberg } 4187981c001SMika Westerberg 41927d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4207981c001SMika Westerberg 4217981c001SMika Westerberg return 0; 4227981c001SMika Westerberg } 4237981c001SMika Westerberg 42417fab473SAndy Shevchenko static void __intel_gpio_set_direction(void __iomem *padcfg0, bool input) 42517fab473SAndy Shevchenko { 42617fab473SAndy Shevchenko u32 value; 42717fab473SAndy Shevchenko 42817fab473SAndy Shevchenko value = readl(padcfg0); 42917fab473SAndy Shevchenko if (input) { 43017fab473SAndy Shevchenko value &= ~PADCFG0_GPIORXDIS; 43117fab473SAndy Shevchenko value |= PADCFG0_GPIOTXDIS; 43217fab473SAndy Shevchenko } else { 43317fab473SAndy Shevchenko value &= ~PADCFG0_GPIOTXDIS; 43417fab473SAndy Shevchenko value |= PADCFG0_GPIORXDIS; 43517fab473SAndy Shevchenko } 43617fab473SAndy Shevchenko writel(value, padcfg0); 43717fab473SAndy Shevchenko } 43817fab473SAndy Shevchenko 439*6989ea48SAndy Shevchenko static int __intel_gpio_get_gpio_mode(u32 value) 440*6989ea48SAndy Shevchenko { 441*6989ea48SAndy Shevchenko return (value & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT; 442*6989ea48SAndy Shevchenko } 443*6989ea48SAndy Shevchenko 4444973ddc8SAndy Shevchenko static int intel_gpio_get_gpio_mode(void __iomem *padcfg0) 4454973ddc8SAndy Shevchenko { 446*6989ea48SAndy Shevchenko return __intel_gpio_get_gpio_mode(readl(padcfg0)); 4474973ddc8SAndy Shevchenko } 4484973ddc8SAndy Shevchenko 449f5a26acfSMika Westerberg static void intel_gpio_set_gpio_mode(void __iomem *padcfg0) 450f5a26acfSMika Westerberg { 451f5a26acfSMika Westerberg u32 value; 452f5a26acfSMika Westerberg 453af7e3eebSAndy Shevchenko value = readl(padcfg0); 454af7e3eebSAndy Shevchenko 455f5a26acfSMika Westerberg /* Put the pad into GPIO mode */ 456af7e3eebSAndy Shevchenko value &= ~PADCFG0_PMODE_MASK; 457af7e3eebSAndy Shevchenko value |= PADCFG0_PMODE_GPIO; 458af7e3eebSAndy Shevchenko 459e12963c4SAndy Shevchenko /* Disable TX buffer and enable RX (this will be input) */ 460e12963c4SAndy Shevchenko value &= ~PADCFG0_GPIORXDIS; 461e8873c0aSAndy Shevchenko value |= PADCFG0_GPIOTXDIS; 462af7e3eebSAndy Shevchenko 463f5a26acfSMika Westerberg /* Disable SCI/SMI/NMI generation */ 464f5a26acfSMika Westerberg value &= ~(PADCFG0_GPIROUTIOXAPIC | PADCFG0_GPIROUTSCI); 465f5a26acfSMika Westerberg value &= ~(PADCFG0_GPIROUTSMI | PADCFG0_GPIROUTNMI); 466af7e3eebSAndy Shevchenko 467f5a26acfSMika Westerberg writel(value, padcfg0); 468f5a26acfSMika Westerberg } 469f5a26acfSMika Westerberg 4707981c001SMika Westerberg static int intel_gpio_request_enable(struct pinctrl_dev *pctldev, 4717981c001SMika Westerberg struct pinctrl_gpio_range *range, 47204035f7fSAndy Shevchenko unsigned int pin) 4737981c001SMika Westerberg { 4747981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 4757981c001SMika Westerberg void __iomem *padcfg0; 4767981c001SMika Westerberg unsigned long flags; 4777981c001SMika Westerberg 478f62cdde5SAndy Shevchenko padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 479f62cdde5SAndy Shevchenko 48027d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 4817981c001SMika Westerberg 4821bd23153SAndy Shevchenko if (!intel_pad_owned_by_host(pctrl, pin)) { 48327d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4847981c001SMika Westerberg return -EBUSY; 4857981c001SMika Westerberg } 4867981c001SMika Westerberg 4871bd23153SAndy Shevchenko if (!intel_pad_is_unlocked(pctrl, pin)) { 4881bd23153SAndy Shevchenko raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4891bd23153SAndy Shevchenko return 0; 4901bd23153SAndy Shevchenko } 4911bd23153SAndy Shevchenko 4924973ddc8SAndy Shevchenko /* 4934973ddc8SAndy Shevchenko * If pin is already configured in GPIO mode, we assume that 4944973ddc8SAndy Shevchenko * firmware provides correct settings. In such case we avoid 4954973ddc8SAndy Shevchenko * potential glitches on the pin. Otherwise, for the pin in 4964973ddc8SAndy Shevchenko * alternative mode, consumer has to supply respective flags. 4974973ddc8SAndy Shevchenko */ 4984973ddc8SAndy Shevchenko if (intel_gpio_get_gpio_mode(padcfg0) == PADCFG0_PMODE_GPIO) { 4994973ddc8SAndy Shevchenko raw_spin_unlock_irqrestore(&pctrl->lock, flags); 5004973ddc8SAndy Shevchenko return 0; 5014973ddc8SAndy Shevchenko } 5024973ddc8SAndy Shevchenko 503f5a26acfSMika Westerberg intel_gpio_set_gpio_mode(padcfg0); 5044973ddc8SAndy Shevchenko 50527d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 5067981c001SMika Westerberg 5077981c001SMika Westerberg return 0; 5087981c001SMika Westerberg } 5097981c001SMika Westerberg 5107981c001SMika Westerberg static int intel_gpio_set_direction(struct pinctrl_dev *pctldev, 5117981c001SMika Westerberg struct pinctrl_gpio_range *range, 51204035f7fSAndy Shevchenko unsigned int pin, bool input) 5137981c001SMika Westerberg { 5147981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 5157981c001SMika Westerberg void __iomem *padcfg0; 5167981c001SMika Westerberg unsigned long flags; 5177981c001SMika Westerberg 5187981c001SMika Westerberg padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 5197981c001SMika Westerberg 520f62cdde5SAndy Shevchenko raw_spin_lock_irqsave(&pctrl->lock, flags); 521f62cdde5SAndy Shevchenko __intel_gpio_set_direction(padcfg0, input); 52227d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 5237981c001SMika Westerberg 5247981c001SMika Westerberg return 0; 5257981c001SMika Westerberg } 5267981c001SMika Westerberg 5277981c001SMika Westerberg static const struct pinmux_ops intel_pinmux_ops = { 5287981c001SMika Westerberg .get_functions_count = intel_get_functions_count, 5297981c001SMika Westerberg .get_function_name = intel_get_function_name, 5307981c001SMika Westerberg .get_function_groups = intel_get_function_groups, 5317981c001SMika Westerberg .set_mux = intel_pinmux_set_mux, 5327981c001SMika Westerberg .gpio_request_enable = intel_gpio_request_enable, 5337981c001SMika Westerberg .gpio_set_direction = intel_gpio_set_direction, 5347981c001SMika Westerberg }; 5357981c001SMika Westerberg 53681ab5542SAndy Shevchenko static int intel_config_get_pull(struct intel_pinctrl *pctrl, unsigned int pin, 53781ab5542SAndy Shevchenko enum pin_config_param param, u32 *arg) 5387981c001SMika Westerberg { 53904cc058fSMika Westerberg const struct intel_community *community; 54081ab5542SAndy Shevchenko void __iomem *padcfg1; 541e64fbfa5SAndy Shevchenko unsigned long flags; 5427981c001SMika Westerberg u32 value, term; 5437981c001SMika Westerberg 54404cc058fSMika Westerberg community = intel_get_community(pctrl, pin); 54581ab5542SAndy Shevchenko padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1); 546e64fbfa5SAndy Shevchenko 547e64fbfa5SAndy Shevchenko raw_spin_lock_irqsave(&pctrl->lock, flags); 54881ab5542SAndy Shevchenko value = readl(padcfg1); 549e64fbfa5SAndy Shevchenko raw_spin_unlock_irqrestore(&pctrl->lock, flags); 55081ab5542SAndy Shevchenko 5517981c001SMika Westerberg term = (value & PADCFG1_TERM_MASK) >> PADCFG1_TERM_SHIFT; 5527981c001SMika Westerberg 5537981c001SMika Westerberg switch (param) { 5547981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 5557981c001SMika Westerberg if (term) 5567981c001SMika Westerberg return -EINVAL; 5577981c001SMika Westerberg break; 5587981c001SMika Westerberg 5597981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 5607981c001SMika Westerberg if (!term || !(value & PADCFG1_TERM_UP)) 5617981c001SMika Westerberg return -EINVAL; 5627981c001SMika Westerberg 5637981c001SMika Westerberg switch (term) { 564dd26209bSAndy Shevchenko case PADCFG1_TERM_833: 565dd26209bSAndy Shevchenko *arg = 833; 566dd26209bSAndy Shevchenko break; 5677981c001SMika Westerberg case PADCFG1_TERM_1K: 56881ab5542SAndy Shevchenko *arg = 1000; 5697981c001SMika Westerberg break; 5707981c001SMika Westerberg case PADCFG1_TERM_5K: 57181ab5542SAndy Shevchenko *arg = 5000; 5727981c001SMika Westerberg break; 5737981c001SMika Westerberg case PADCFG1_TERM_20K: 57481ab5542SAndy Shevchenko *arg = 20000; 5757981c001SMika Westerberg break; 5767981c001SMika Westerberg } 5777981c001SMika Westerberg 5787981c001SMika Westerberg break; 5797981c001SMika Westerberg 5807981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 5817981c001SMika Westerberg if (!term || value & PADCFG1_TERM_UP) 5827981c001SMika Westerberg return -EINVAL; 5837981c001SMika Westerberg 5847981c001SMika Westerberg switch (term) { 585dd26209bSAndy Shevchenko case PADCFG1_TERM_833: 586dd26209bSAndy Shevchenko if (!(community->features & PINCTRL_FEATURE_1K_PD)) 587dd26209bSAndy Shevchenko return -EINVAL; 588dd26209bSAndy Shevchenko *arg = 833; 589dd26209bSAndy Shevchenko break; 59004cc058fSMika Westerberg case PADCFG1_TERM_1K: 59104cc058fSMika Westerberg if (!(community->features & PINCTRL_FEATURE_1K_PD)) 59204cc058fSMika Westerberg return -EINVAL; 59381ab5542SAndy Shevchenko *arg = 1000; 59404cc058fSMika Westerberg break; 5957981c001SMika Westerberg case PADCFG1_TERM_5K: 59681ab5542SAndy Shevchenko *arg = 5000; 5977981c001SMika Westerberg break; 5987981c001SMika Westerberg case PADCFG1_TERM_20K: 59981ab5542SAndy Shevchenko *arg = 20000; 6007981c001SMika Westerberg break; 6017981c001SMika Westerberg } 6027981c001SMika Westerberg 6037981c001SMika Westerberg break; 6047981c001SMika Westerberg 60581ab5542SAndy Shevchenko default: 60681ab5542SAndy Shevchenko return -EINVAL; 60781ab5542SAndy Shevchenko } 60881ab5542SAndy Shevchenko 60981ab5542SAndy Shevchenko return 0; 61081ab5542SAndy Shevchenko } 61181ab5542SAndy Shevchenko 61281ab5542SAndy Shevchenko static int intel_config_get_debounce(struct intel_pinctrl *pctrl, unsigned int pin, 61381ab5542SAndy Shevchenko enum pin_config_param param, u32 *arg) 61481ab5542SAndy Shevchenko { 615e57725eaSMika Westerberg void __iomem *padcfg2; 616e64fbfa5SAndy Shevchenko unsigned long flags; 61781ab5542SAndy Shevchenko unsigned long v; 61881ab5542SAndy Shevchenko u32 value2; 619e57725eaSMika Westerberg 620e57725eaSMika Westerberg padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2); 621e57725eaSMika Westerberg if (!padcfg2) 622e57725eaSMika Westerberg return -ENOTSUPP; 623e57725eaSMika Westerberg 624e64fbfa5SAndy Shevchenko raw_spin_lock_irqsave(&pctrl->lock, flags); 62581ab5542SAndy Shevchenko value2 = readl(padcfg2); 626e64fbfa5SAndy Shevchenko raw_spin_unlock_irqrestore(&pctrl->lock, flags); 62781ab5542SAndy Shevchenko if (!(value2 & PADCFG2_DEBEN)) 628e57725eaSMika Westerberg return -EINVAL; 629e57725eaSMika Westerberg 63081ab5542SAndy Shevchenko v = (value2 & PADCFG2_DEBOUNCE_MASK) >> PADCFG2_DEBOUNCE_SHIFT; 63181ab5542SAndy Shevchenko *arg = BIT(v) * DEBOUNCE_PERIOD_NSEC / NSEC_PER_USEC; 632e57725eaSMika Westerberg 63381ab5542SAndy Shevchenko return 0; 634e57725eaSMika Westerberg } 635e57725eaSMika Westerberg 63681ab5542SAndy Shevchenko static int intel_config_get(struct pinctrl_dev *pctldev, unsigned int pin, 63781ab5542SAndy Shevchenko unsigned long *config) 63881ab5542SAndy Shevchenko { 63981ab5542SAndy Shevchenko struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 64081ab5542SAndy Shevchenko enum pin_config_param param = pinconf_to_config_param(*config); 64181ab5542SAndy Shevchenko u32 arg = 0; 64281ab5542SAndy Shevchenko int ret; 64381ab5542SAndy Shevchenko 64481ab5542SAndy Shevchenko if (!intel_pad_owned_by_host(pctrl, pin)) 64581ab5542SAndy Shevchenko return -ENOTSUPP; 64681ab5542SAndy Shevchenko 64781ab5542SAndy Shevchenko switch (param) { 64881ab5542SAndy Shevchenko case PIN_CONFIG_BIAS_DISABLE: 64981ab5542SAndy Shevchenko case PIN_CONFIG_BIAS_PULL_UP: 65081ab5542SAndy Shevchenko case PIN_CONFIG_BIAS_PULL_DOWN: 65181ab5542SAndy Shevchenko ret = intel_config_get_pull(pctrl, pin, param, &arg); 65281ab5542SAndy Shevchenko if (ret) 65381ab5542SAndy Shevchenko return ret; 65481ab5542SAndy Shevchenko break; 65581ab5542SAndy Shevchenko 65681ab5542SAndy Shevchenko case PIN_CONFIG_INPUT_DEBOUNCE: 65781ab5542SAndy Shevchenko ret = intel_config_get_debounce(pctrl, pin, param, &arg); 65881ab5542SAndy Shevchenko if (ret) 65981ab5542SAndy Shevchenko return ret; 66081ab5542SAndy Shevchenko break; 66181ab5542SAndy Shevchenko 6627981c001SMika Westerberg default: 6637981c001SMika Westerberg return -ENOTSUPP; 6647981c001SMika Westerberg } 6657981c001SMika Westerberg 6667981c001SMika Westerberg *config = pinconf_to_config_packed(param, arg); 6677981c001SMika Westerberg return 0; 6687981c001SMika Westerberg } 6697981c001SMika Westerberg 67004035f7fSAndy Shevchenko static int intel_config_set_pull(struct intel_pinctrl *pctrl, unsigned int pin, 6717981c001SMika Westerberg unsigned long config) 6727981c001SMika Westerberg { 67304035f7fSAndy Shevchenko unsigned int param = pinconf_to_config_param(config); 67404035f7fSAndy Shevchenko unsigned int arg = pinconf_to_config_argument(config); 67504cc058fSMika Westerberg const struct intel_community *community; 6767981c001SMika Westerberg void __iomem *padcfg1; 6777981c001SMika Westerberg unsigned long flags; 6787981c001SMika Westerberg int ret = 0; 6797981c001SMika Westerberg u32 value; 6807981c001SMika Westerberg 68104cc058fSMika Westerberg community = intel_get_community(pctrl, pin); 6827981c001SMika Westerberg padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1); 683f62cdde5SAndy Shevchenko 684f62cdde5SAndy Shevchenko raw_spin_lock_irqsave(&pctrl->lock, flags); 685f62cdde5SAndy Shevchenko 6867981c001SMika Westerberg value = readl(padcfg1); 6877981c001SMika Westerberg 6887981c001SMika Westerberg switch (param) { 6897981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 6907981c001SMika Westerberg value &= ~(PADCFG1_TERM_MASK | PADCFG1_TERM_UP); 6917981c001SMika Westerberg break; 6927981c001SMika Westerberg 6937981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 6947981c001SMika Westerberg value &= ~PADCFG1_TERM_MASK; 6957981c001SMika Westerberg 6967981c001SMika Westerberg value |= PADCFG1_TERM_UP; 6977981c001SMika Westerberg 698f3c75e7aSAndy Shevchenko /* Set default strength value in case none is given */ 699f3c75e7aSAndy Shevchenko if (arg == 1) 700f3c75e7aSAndy Shevchenko arg = 5000; 701f3c75e7aSAndy Shevchenko 7027981c001SMika Westerberg switch (arg) { 7037981c001SMika Westerberg case 20000: 7047981c001SMika Westerberg value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT; 7057981c001SMika Westerberg break; 7067981c001SMika Westerberg case 5000: 7077981c001SMika Westerberg value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT; 7087981c001SMika Westerberg break; 7097981c001SMika Westerberg case 1000: 7107981c001SMika Westerberg value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT; 7117981c001SMika Westerberg break; 712dd26209bSAndy Shevchenko case 833: 713dd26209bSAndy Shevchenko value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT; 714dd26209bSAndy Shevchenko break; 7157981c001SMika Westerberg default: 7167981c001SMika Westerberg ret = -EINVAL; 7177981c001SMika Westerberg } 7187981c001SMika Westerberg 7197981c001SMika Westerberg break; 7207981c001SMika Westerberg 7217981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 7227981c001SMika Westerberg value &= ~(PADCFG1_TERM_UP | PADCFG1_TERM_MASK); 7237981c001SMika Westerberg 724f3c75e7aSAndy Shevchenko /* Set default strength value in case none is given */ 725f3c75e7aSAndy Shevchenko if (arg == 1) 726f3c75e7aSAndy Shevchenko arg = 5000; 727f3c75e7aSAndy Shevchenko 7287981c001SMika Westerberg switch (arg) { 7297981c001SMika Westerberg case 20000: 7307981c001SMika Westerberg value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT; 7317981c001SMika Westerberg break; 7327981c001SMika Westerberg case 5000: 7337981c001SMika Westerberg value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT; 7347981c001SMika Westerberg break; 73504cc058fSMika Westerberg case 1000: 736aa1dd80fSDan Carpenter if (!(community->features & PINCTRL_FEATURE_1K_PD)) { 737aa1dd80fSDan Carpenter ret = -EINVAL; 738aa1dd80fSDan Carpenter break; 739aa1dd80fSDan Carpenter } 74004cc058fSMika Westerberg value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT; 74104cc058fSMika Westerberg break; 742dd26209bSAndy Shevchenko case 833: 743dd26209bSAndy Shevchenko if (!(community->features & PINCTRL_FEATURE_1K_PD)) { 744dd26209bSAndy Shevchenko ret = -EINVAL; 745dd26209bSAndy Shevchenko break; 746dd26209bSAndy Shevchenko } 747dd26209bSAndy Shevchenko value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT; 748dd26209bSAndy Shevchenko break; 7497981c001SMika Westerberg default: 7507981c001SMika Westerberg ret = -EINVAL; 7517981c001SMika Westerberg } 7527981c001SMika Westerberg 7537981c001SMika Westerberg break; 7547981c001SMika Westerberg } 7557981c001SMika Westerberg 7567981c001SMika Westerberg if (!ret) 7577981c001SMika Westerberg writel(value, padcfg1); 7587981c001SMika Westerberg 75927d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 7607981c001SMika Westerberg 7617981c001SMika Westerberg return ret; 7627981c001SMika Westerberg } 7637981c001SMika Westerberg 76404035f7fSAndy Shevchenko static int intel_config_set_debounce(struct intel_pinctrl *pctrl, 76504035f7fSAndy Shevchenko unsigned int pin, unsigned int debounce) 766e57725eaSMika Westerberg { 767e57725eaSMika Westerberg void __iomem *padcfg0, *padcfg2; 768e57725eaSMika Westerberg unsigned long flags; 769e57725eaSMika Westerberg u32 value0, value2; 770e57725eaSMika Westerberg 771e57725eaSMika Westerberg padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2); 772e57725eaSMika Westerberg if (!padcfg2) 773e57725eaSMika Westerberg return -ENOTSUPP; 774e57725eaSMika Westerberg 775e57725eaSMika Westerberg padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 776e57725eaSMika Westerberg 777e57725eaSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 778e57725eaSMika Westerberg 779e57725eaSMika Westerberg value0 = readl(padcfg0); 780e57725eaSMika Westerberg value2 = readl(padcfg2); 781e57725eaSMika Westerberg 782e57725eaSMika Westerberg /* Disable glitch filter and debouncer */ 783e57725eaSMika Westerberg value0 &= ~PADCFG0_PREGFRXSEL; 784e57725eaSMika Westerberg value2 &= ~(PADCFG2_DEBEN | PADCFG2_DEBOUNCE_MASK); 785e57725eaSMika Westerberg 786e57725eaSMika Westerberg if (debounce) { 787e57725eaSMika Westerberg unsigned long v; 788e57725eaSMika Westerberg 7896a33a1d6SAndy Shevchenko v = order_base_2(debounce * NSEC_PER_USEC / DEBOUNCE_PERIOD_NSEC); 790e57725eaSMika Westerberg if (v < 3 || v > 15) { 7918fff0427SAndy Shevchenko raw_spin_unlock_irqrestore(&pctrl->lock, flags); 7928fff0427SAndy Shevchenko return -EINVAL; 793bb2f43d4SAndy Shevchenko } 794bb2f43d4SAndy Shevchenko 795e57725eaSMika Westerberg /* Enable glitch filter and debouncer */ 796e57725eaSMika Westerberg value0 |= PADCFG0_PREGFRXSEL; 797e57725eaSMika Westerberg value2 |= v << PADCFG2_DEBOUNCE_SHIFT; 798e57725eaSMika Westerberg value2 |= PADCFG2_DEBEN; 799e57725eaSMika Westerberg } 800e57725eaSMika Westerberg 801e57725eaSMika Westerberg writel(value0, padcfg0); 802e57725eaSMika Westerberg writel(value2, padcfg2); 803e57725eaSMika Westerberg 804e57725eaSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 805e57725eaSMika Westerberg 8068fff0427SAndy Shevchenko return 0; 807e57725eaSMika Westerberg } 808e57725eaSMika Westerberg 80904035f7fSAndy Shevchenko static int intel_config_set(struct pinctrl_dev *pctldev, unsigned int pin, 81004035f7fSAndy Shevchenko unsigned long *configs, unsigned int nconfigs) 8117981c001SMika Westerberg { 8127981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 8137981c001SMika Westerberg int i, ret; 8147981c001SMika Westerberg 8157981c001SMika Westerberg if (!intel_pad_usable(pctrl, pin)) 8167981c001SMika Westerberg return -ENOTSUPP; 8177981c001SMika Westerberg 8187981c001SMika Westerberg for (i = 0; i < nconfigs; i++) { 8197981c001SMika Westerberg switch (pinconf_to_config_param(configs[i])) { 8207981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 8217981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 8227981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 8237981c001SMika Westerberg ret = intel_config_set_pull(pctrl, pin, configs[i]); 8247981c001SMika Westerberg if (ret) 8257981c001SMika Westerberg return ret; 8267981c001SMika Westerberg break; 8277981c001SMika Westerberg 828e57725eaSMika Westerberg case PIN_CONFIG_INPUT_DEBOUNCE: 829e57725eaSMika Westerberg ret = intel_config_set_debounce(pctrl, pin, 830e57725eaSMika Westerberg pinconf_to_config_argument(configs[i])); 831e57725eaSMika Westerberg if (ret) 832e57725eaSMika Westerberg return ret; 833e57725eaSMika Westerberg break; 834e57725eaSMika Westerberg 8357981c001SMika Westerberg default: 8367981c001SMika Westerberg return -ENOTSUPP; 8377981c001SMika Westerberg } 8387981c001SMika Westerberg } 8397981c001SMika Westerberg 8407981c001SMika Westerberg return 0; 8417981c001SMika Westerberg } 8427981c001SMika Westerberg 8437981c001SMika Westerberg static const struct pinconf_ops intel_pinconf_ops = { 8447981c001SMika Westerberg .is_generic = true, 8457981c001SMika Westerberg .pin_config_get = intel_config_get, 8467981c001SMika Westerberg .pin_config_set = intel_config_set, 8477981c001SMika Westerberg }; 8487981c001SMika Westerberg 8497981c001SMika Westerberg static const struct pinctrl_desc intel_pinctrl_desc = { 8507981c001SMika Westerberg .pctlops = &intel_pinctrl_ops, 8517981c001SMika Westerberg .pmxops = &intel_pinmux_ops, 8527981c001SMika Westerberg .confops = &intel_pinconf_ops, 8537981c001SMika Westerberg .owner = THIS_MODULE, 8547981c001SMika Westerberg }; 8557981c001SMika Westerberg 856a60eac32SMika Westerberg /** 857a60eac32SMika Westerberg * intel_gpio_to_pin() - Translate from GPIO offset to pin number 858a60eac32SMika Westerberg * @pctrl: Pinctrl structure 859a60eac32SMika Westerberg * @offset: GPIO offset from gpiolib 860946ffefcSAndy Shevchenko * @community: Community is filled here if not %NULL 861a60eac32SMika Westerberg * @padgrp: Pad group is filled here if not %NULL 862a60eac32SMika Westerberg * 863a60eac32SMika Westerberg * When coming through gpiolib irqchip, the GPIO offset is not 864a60eac32SMika Westerberg * automatically translated to pinctrl pin number. This function can be 865a60eac32SMika Westerberg * used to find out the corresponding pinctrl pin. 8667b923e67SAndy Shevchenko * 8677b923e67SAndy Shevchenko * Return: a pin number and pointers to the community and pad group, which 8687b923e67SAndy Shevchenko * the pin belongs to, or negative error code if translation can't be done. 869a60eac32SMika Westerberg */ 87004035f7fSAndy Shevchenko static int intel_gpio_to_pin(struct intel_pinctrl *pctrl, unsigned int offset, 871a60eac32SMika Westerberg const struct intel_community **community, 872a60eac32SMika Westerberg const struct intel_padgroup **padgrp) 873a60eac32SMika Westerberg { 874a60eac32SMika Westerberg int i; 875a60eac32SMika Westerberg 876a60eac32SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 877a60eac32SMika Westerberg const struct intel_community *comm = &pctrl->communities[i]; 878a60eac32SMika Westerberg int j; 879a60eac32SMika Westerberg 880a60eac32SMika Westerberg for (j = 0; j < comm->ngpps; j++) { 881a60eac32SMika Westerberg const struct intel_padgroup *pgrp = &comm->gpps[j]; 882a60eac32SMika Westerberg 883e5a4ab6aSAndy Shevchenko if (pgrp->gpio_base == INTEL_GPIO_BASE_NOMAP) 884a60eac32SMika Westerberg continue; 885a60eac32SMika Westerberg 886a60eac32SMika Westerberg if (offset >= pgrp->gpio_base && 887a60eac32SMika Westerberg offset < pgrp->gpio_base + pgrp->size) { 888a60eac32SMika Westerberg int pin; 889a60eac32SMika Westerberg 890a60eac32SMika Westerberg pin = pgrp->base + offset - pgrp->gpio_base; 891a60eac32SMika Westerberg if (community) 892a60eac32SMika Westerberg *community = comm; 893a60eac32SMika Westerberg if (padgrp) 894a60eac32SMika Westerberg *padgrp = pgrp; 895a60eac32SMika Westerberg 896a60eac32SMika Westerberg return pin; 897a60eac32SMika Westerberg } 898a60eac32SMika Westerberg } 899a60eac32SMika Westerberg } 900a60eac32SMika Westerberg 901a60eac32SMika Westerberg return -EINVAL; 902a60eac32SMika Westerberg } 903a60eac32SMika Westerberg 9046cb0880fSChris Chiu /** 9056cb0880fSChris Chiu * intel_pin_to_gpio() - Translate from pin number to GPIO offset 9066cb0880fSChris Chiu * @pctrl: Pinctrl structure 9076cb0880fSChris Chiu * @pin: pin number 9086cb0880fSChris Chiu * 9096cb0880fSChris Chiu * Translate the pin number of pinctrl to GPIO offset 9107b923e67SAndy Shevchenko * 9117b923e67SAndy Shevchenko * Return: a GPIO offset, or negative error code if translation can't be done. 9126cb0880fSChris Chiu */ 91355dac437SArnd Bergmann static __maybe_unused int intel_pin_to_gpio(struct intel_pinctrl *pctrl, int pin) 9146cb0880fSChris Chiu { 9156cb0880fSChris Chiu const struct intel_community *community; 9166cb0880fSChris Chiu const struct intel_padgroup *padgrp; 9176cb0880fSChris Chiu 9186cb0880fSChris Chiu community = intel_get_community(pctrl, pin); 9196cb0880fSChris Chiu if (!community) 9206cb0880fSChris Chiu return -EINVAL; 9216cb0880fSChris Chiu 9226cb0880fSChris Chiu padgrp = intel_community_get_padgroup(community, pin); 9236cb0880fSChris Chiu if (!padgrp) 9246cb0880fSChris Chiu return -EINVAL; 9256cb0880fSChris Chiu 9266cb0880fSChris Chiu return pin - padgrp->base + padgrp->gpio_base; 9276cb0880fSChris Chiu } 9286cb0880fSChris Chiu 92904035f7fSAndy Shevchenko static int intel_gpio_get(struct gpio_chip *chip, unsigned int offset) 93055aedef5SAndy Shevchenko { 93196147db1SMika Westerberg struct intel_pinctrl *pctrl = gpiochip_get_data(chip); 93296147db1SMika Westerberg void __iomem *reg; 93396147db1SMika Westerberg u32 padcfg0; 93455aedef5SAndy Shevchenko int pin; 93555aedef5SAndy Shevchenko 93696147db1SMika Westerberg pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL); 93796147db1SMika Westerberg if (pin < 0) 93896147db1SMika Westerberg return -EINVAL; 93996147db1SMika Westerberg 94096147db1SMika Westerberg reg = intel_get_padcfg(pctrl, pin, PADCFG0); 94196147db1SMika Westerberg if (!reg) 94296147db1SMika Westerberg return -EINVAL; 94396147db1SMika Westerberg 94496147db1SMika Westerberg padcfg0 = readl(reg); 94596147db1SMika Westerberg if (!(padcfg0 & PADCFG0_GPIOTXDIS)) 94696147db1SMika Westerberg return !!(padcfg0 & PADCFG0_GPIOTXSTATE); 94796147db1SMika Westerberg 94896147db1SMika Westerberg return !!(padcfg0 & PADCFG0_GPIORXSTATE); 94955aedef5SAndy Shevchenko } 95055aedef5SAndy Shevchenko 95104035f7fSAndy Shevchenko static void intel_gpio_set(struct gpio_chip *chip, unsigned int offset, 95204035f7fSAndy Shevchenko int value) 95396147db1SMika Westerberg { 95496147db1SMika Westerberg struct intel_pinctrl *pctrl = gpiochip_get_data(chip); 95596147db1SMika Westerberg unsigned long flags; 95696147db1SMika Westerberg void __iomem *reg; 95796147db1SMika Westerberg u32 padcfg0; 95896147db1SMika Westerberg int pin; 95996147db1SMika Westerberg 96096147db1SMika Westerberg pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL); 96196147db1SMika Westerberg if (pin < 0) 96296147db1SMika Westerberg return; 96396147db1SMika Westerberg 96496147db1SMika Westerberg reg = intel_get_padcfg(pctrl, pin, PADCFG0); 96596147db1SMika Westerberg if (!reg) 96696147db1SMika Westerberg return; 96796147db1SMika Westerberg 96896147db1SMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 96996147db1SMika Westerberg padcfg0 = readl(reg); 97096147db1SMika Westerberg if (value) 97196147db1SMika Westerberg padcfg0 |= PADCFG0_GPIOTXSTATE; 97296147db1SMika Westerberg else 97396147db1SMika Westerberg padcfg0 &= ~PADCFG0_GPIOTXSTATE; 97496147db1SMika Westerberg writel(padcfg0, reg); 97596147db1SMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 97696147db1SMika Westerberg } 97796147db1SMika Westerberg 97896147db1SMika Westerberg static int intel_gpio_get_direction(struct gpio_chip *chip, unsigned int offset) 97996147db1SMika Westerberg { 98096147db1SMika Westerberg struct intel_pinctrl *pctrl = gpiochip_get_data(chip); 981e64fbfa5SAndy Shevchenko unsigned long flags; 98296147db1SMika Westerberg void __iomem *reg; 98396147db1SMika Westerberg u32 padcfg0; 98496147db1SMika Westerberg int pin; 98596147db1SMika Westerberg 98696147db1SMika Westerberg pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL); 98796147db1SMika Westerberg if (pin < 0) 98896147db1SMika Westerberg return -EINVAL; 98996147db1SMika Westerberg 99096147db1SMika Westerberg reg = intel_get_padcfg(pctrl, pin, PADCFG0); 99196147db1SMika Westerberg if (!reg) 99296147db1SMika Westerberg return -EINVAL; 99396147db1SMika Westerberg 994e64fbfa5SAndy Shevchenko raw_spin_lock_irqsave(&pctrl->lock, flags); 99596147db1SMika Westerberg padcfg0 = readl(reg); 996e64fbfa5SAndy Shevchenko raw_spin_unlock_irqrestore(&pctrl->lock, flags); 99796147db1SMika Westerberg if (padcfg0 & PADCFG0_PMODE_MASK) 99896147db1SMika Westerberg return -EINVAL; 99996147db1SMika Westerberg 10006a304752SMatti Vaittinen if (padcfg0 & PADCFG0_GPIOTXDIS) 10016a304752SMatti Vaittinen return GPIO_LINE_DIRECTION_IN; 10026a304752SMatti Vaittinen 10036a304752SMatti Vaittinen return GPIO_LINE_DIRECTION_OUT; 100496147db1SMika Westerberg } 100596147db1SMika Westerberg 100604035f7fSAndy Shevchenko static int intel_gpio_direction_input(struct gpio_chip *chip, unsigned int offset) 100796147db1SMika Westerberg { 100896147db1SMika Westerberg return pinctrl_gpio_direction_input(chip->base + offset); 100996147db1SMika Westerberg } 101096147db1SMika Westerberg 101104035f7fSAndy Shevchenko static int intel_gpio_direction_output(struct gpio_chip *chip, unsigned int offset, 101296147db1SMika Westerberg int value) 101396147db1SMika Westerberg { 101496147db1SMika Westerberg intel_gpio_set(chip, offset, value); 101596147db1SMika Westerberg return pinctrl_gpio_direction_output(chip->base + offset); 101696147db1SMika Westerberg } 101796147db1SMika Westerberg 101896147db1SMika Westerberg static const struct gpio_chip intel_gpio_chip = { 101996147db1SMika Westerberg .owner = THIS_MODULE, 102096147db1SMika Westerberg .request = gpiochip_generic_request, 102196147db1SMika Westerberg .free = gpiochip_generic_free, 102296147db1SMika Westerberg .get_direction = intel_gpio_get_direction, 102396147db1SMika Westerberg .direction_input = intel_gpio_direction_input, 102496147db1SMika Westerberg .direction_output = intel_gpio_direction_output, 102596147db1SMika Westerberg .get = intel_gpio_get, 102696147db1SMika Westerberg .set = intel_gpio_set, 102796147db1SMika Westerberg .set_config = gpiochip_generic_config, 102896147db1SMika Westerberg }; 102996147db1SMika Westerberg 10307981c001SMika Westerberg static void intel_gpio_irq_ack(struct irq_data *d) 10317981c001SMika Westerberg { 10327981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 1033acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 10347981c001SMika Westerberg const struct intel_community *community; 1035919eb475SMika Westerberg const struct intel_padgroup *padgrp; 1036a60eac32SMika Westerberg int pin; 10377981c001SMika Westerberg 1038a60eac32SMika Westerberg pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp); 1039a60eac32SMika Westerberg if (pin >= 0) { 104004035f7fSAndy Shevchenko unsigned int gpp, gpp_offset, is_offset; 1041919eb475SMika Westerberg 1042919eb475SMika Westerberg gpp = padgrp->reg_num; 1043919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 1044cf769bd8SMika Westerberg is_offset = community->is_offset + gpp * 4; 1045919eb475SMika Westerberg 1046919eb475SMika Westerberg raw_spin_lock(&pctrl->lock); 1047cf769bd8SMika Westerberg writel(BIT(gpp_offset), community->regs + is_offset); 104827d9098cSMika Westerberg raw_spin_unlock(&pctrl->lock); 10497981c001SMika Westerberg } 1050919eb475SMika Westerberg } 10517981c001SMika Westerberg 10526fb6f8bfSAndy Shevchenko static void intel_gpio_irq_mask_unmask(struct gpio_chip *gc, irq_hw_number_t hwirq, bool mask) 10537981c001SMika Westerberg { 1054acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 10557981c001SMika Westerberg const struct intel_community *community; 1056919eb475SMika Westerberg const struct intel_padgroup *padgrp; 1057a60eac32SMika Westerberg int pin; 1058a60eac32SMika Westerberg 10596fb6f8bfSAndy Shevchenko pin = intel_gpio_to_pin(pctrl, hwirq, &community, &padgrp); 1060a60eac32SMika Westerberg if (pin >= 0) { 106104035f7fSAndy Shevchenko unsigned int gpp, gpp_offset; 1062919eb475SMika Westerberg unsigned long flags; 1063670784fbSKai-Heng Feng void __iomem *reg, *is; 10647981c001SMika Westerberg u32 value; 10657981c001SMika Westerberg 1066919eb475SMika Westerberg gpp = padgrp->reg_num; 1067919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 1068919eb475SMika Westerberg 10697981c001SMika Westerberg reg = community->regs + community->ie_offset + gpp * 4; 1070670784fbSKai-Heng Feng is = community->regs + community->is_offset + gpp * 4; 1071919eb475SMika Westerberg 1072919eb475SMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 1073670784fbSKai-Heng Feng 1074670784fbSKai-Heng Feng /* Clear interrupt status first to avoid unexpected interrupt */ 1075670784fbSKai-Heng Feng writel(BIT(gpp_offset), is); 1076670784fbSKai-Heng Feng 10777981c001SMika Westerberg value = readl(reg); 10787981c001SMika Westerberg if (mask) 10797981c001SMika Westerberg value &= ~BIT(gpp_offset); 10807981c001SMika Westerberg else 10817981c001SMika Westerberg value |= BIT(gpp_offset); 10827981c001SMika Westerberg writel(value, reg); 108327d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 10847981c001SMika Westerberg } 1085919eb475SMika Westerberg } 10867981c001SMika Westerberg 10877981c001SMika Westerberg static void intel_gpio_irq_mask(struct irq_data *d) 10887981c001SMika Westerberg { 10896fb6f8bfSAndy Shevchenko struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 10906fb6f8bfSAndy Shevchenko irq_hw_number_t hwirq = irqd_to_hwirq(d); 10916fb6f8bfSAndy Shevchenko 10926fb6f8bfSAndy Shevchenko intel_gpio_irq_mask_unmask(gc, hwirq, true); 10936fb6f8bfSAndy Shevchenko gpiochip_disable_irq(gc, hwirq); 10947981c001SMika Westerberg } 10957981c001SMika Westerberg 10967981c001SMika Westerberg static void intel_gpio_irq_unmask(struct irq_data *d) 10977981c001SMika Westerberg { 10986fb6f8bfSAndy Shevchenko struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 10996fb6f8bfSAndy Shevchenko irq_hw_number_t hwirq = irqd_to_hwirq(d); 11006fb6f8bfSAndy Shevchenko 11016fb6f8bfSAndy Shevchenko gpiochip_enable_irq(gc, hwirq); 11026fb6f8bfSAndy Shevchenko intel_gpio_irq_mask_unmask(gc, hwirq, false); 11037981c001SMika Westerberg } 11047981c001SMika Westerberg 110504035f7fSAndy Shevchenko static int intel_gpio_irq_type(struct irq_data *d, unsigned int type) 11067981c001SMika Westerberg { 11077981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 1108acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 110904035f7fSAndy Shevchenko unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL); 11107981c001SMika Westerberg unsigned long flags; 11117981c001SMika Westerberg void __iomem *reg; 11127981c001SMika Westerberg u32 value; 11137981c001SMika Westerberg 11147981c001SMika Westerberg reg = intel_get_padcfg(pctrl, pin, PADCFG0); 11157981c001SMika Westerberg if (!reg) 11167981c001SMika Westerberg return -EINVAL; 11177981c001SMika Westerberg 11184341e8a5SMika Westerberg /* 11194341e8a5SMika Westerberg * If the pin is in ACPI mode it is still usable as a GPIO but it 11204341e8a5SMika Westerberg * cannot be used as IRQ because GPI_IS status bit will not be 11214341e8a5SMika Westerberg * updated by the host controller hardware. 11224341e8a5SMika Westerberg */ 11234341e8a5SMika Westerberg if (intel_pad_acpi_mode(pctrl, pin)) { 11244341e8a5SMika Westerberg dev_warn(pctrl->dev, "pin %u cannot be used as IRQ\n", pin); 11254341e8a5SMika Westerberg return -EPERM; 11264341e8a5SMika Westerberg } 11274341e8a5SMika Westerberg 112827d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 11297981c001SMika Westerberg 1130f5a26acfSMika Westerberg intel_gpio_set_gpio_mode(reg); 1131f5a26acfSMika Westerberg 11327981c001SMika Westerberg value = readl(reg); 11337981c001SMika Westerberg 11347981c001SMika Westerberg value &= ~(PADCFG0_RXEVCFG_MASK | PADCFG0_RXINV); 11357981c001SMika Westerberg 11367981c001SMika Westerberg if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) { 11377981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE_BOTH << PADCFG0_RXEVCFG_SHIFT; 11387981c001SMika Westerberg } else if (type & IRQ_TYPE_EDGE_FALLING) { 11397981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT; 11407981c001SMika Westerberg value |= PADCFG0_RXINV; 11417981c001SMika Westerberg } else if (type & IRQ_TYPE_EDGE_RISING) { 11427981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT; 1143bf380cfaSQipeng Zha } else if (type & IRQ_TYPE_LEVEL_MASK) { 1144bf380cfaSQipeng Zha if (type & IRQ_TYPE_LEVEL_LOW) 11457981c001SMika Westerberg value |= PADCFG0_RXINV; 11467981c001SMika Westerberg } else { 11477981c001SMika Westerberg value |= PADCFG0_RXEVCFG_DISABLED << PADCFG0_RXEVCFG_SHIFT; 11487981c001SMika Westerberg } 11497981c001SMika Westerberg 11507981c001SMika Westerberg writel(value, reg); 11517981c001SMika Westerberg 11527981c001SMika Westerberg if (type & IRQ_TYPE_EDGE_BOTH) 1153fc756bcdSThomas Gleixner irq_set_handler_locked(d, handle_edge_irq); 11547981c001SMika Westerberg else if (type & IRQ_TYPE_LEVEL_MASK) 1155fc756bcdSThomas Gleixner irq_set_handler_locked(d, handle_level_irq); 11567981c001SMika Westerberg 115727d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 11587981c001SMika Westerberg 11597981c001SMika Westerberg return 0; 11607981c001SMika Westerberg } 11617981c001SMika Westerberg 11627981c001SMika Westerberg static int intel_gpio_irq_wake(struct irq_data *d, unsigned int on) 11637981c001SMika Westerberg { 11647981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 1165acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 116604035f7fSAndy Shevchenko unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL); 11677981c001SMika Westerberg 11687981c001SMika Westerberg if (on) 116901dabe91SNilesh Bacchewar enable_irq_wake(pctrl->irq); 11707981c001SMika Westerberg else 117101dabe91SNilesh Bacchewar disable_irq_wake(pctrl->irq); 11729a520fd9SAndy Shevchenko 11737981c001SMika Westerberg dev_dbg(pctrl->dev, "%sable wake for pin %u\n", on ? "en" : "dis", pin); 11747981c001SMika Westerberg return 0; 11757981c001SMika Westerberg } 11767981c001SMika Westerberg 11776fb6f8bfSAndy Shevchenko static const struct irq_chip intel_gpio_irq_chip = { 11786fb6f8bfSAndy Shevchenko .name = "intel-gpio", 11796fb6f8bfSAndy Shevchenko .irq_ack = intel_gpio_irq_ack, 11806fb6f8bfSAndy Shevchenko .irq_mask = intel_gpio_irq_mask, 11816fb6f8bfSAndy Shevchenko .irq_unmask = intel_gpio_irq_unmask, 11826fb6f8bfSAndy Shevchenko .irq_set_type = intel_gpio_irq_type, 11836fb6f8bfSAndy Shevchenko .irq_set_wake = intel_gpio_irq_wake, 11846fb6f8bfSAndy Shevchenko .flags = IRQCHIP_MASK_ON_SUSPEND | IRQCHIP_IMMUTABLE, 11856fb6f8bfSAndy Shevchenko GPIOCHIP_IRQ_RESOURCE_HELPERS, 11866fb6f8bfSAndy Shevchenko }; 11876fb6f8bfSAndy Shevchenko 118886851bbcSAndy Shevchenko static int intel_gpio_community_irq_handler(struct intel_pinctrl *pctrl, 11897981c001SMika Westerberg const struct intel_community *community) 11907981c001SMika Westerberg { 1191193b40c8SMika Westerberg struct gpio_chip *gc = &pctrl->chip; 119286851bbcSAndy Shevchenko unsigned int gpp; 119386851bbcSAndy Shevchenko int ret = 0; 11947981c001SMika Westerberg 11957981c001SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) { 1196919eb475SMika Westerberg const struct intel_padgroup *padgrp = &community->gpps[gpp]; 11977981c001SMika Westerberg unsigned long pending, enabled, gpp_offset; 1198e64fbfa5SAndy Shevchenko 11995b613df3SAndy Shevchenko raw_spin_lock(&pctrl->lock); 12007981c001SMika Westerberg 1201cf769bd8SMika Westerberg pending = readl(community->regs + community->is_offset + 1202cf769bd8SMika Westerberg padgrp->reg_num * 4); 12037981c001SMika Westerberg enabled = readl(community->regs + community->ie_offset + 1204919eb475SMika Westerberg padgrp->reg_num * 4); 12057981c001SMika Westerberg 12065b613df3SAndy Shevchenko raw_spin_unlock(&pctrl->lock); 1207e64fbfa5SAndy Shevchenko 12087981c001SMika Westerberg /* Only interrupts that are enabled */ 12097981c001SMika Westerberg pending &= enabled; 12107981c001SMika Westerberg 1211919eb475SMika Westerberg for_each_set_bit(gpp_offset, &pending, padgrp->size) { 121211b389ccSAndy Shevchenko unsigned int irq; 12137981c001SMika Westerberg 1214f0fbe7bcSThierry Reding irq = irq_find_mapping(gc->irq.domain, 1215a60eac32SMika Westerberg padgrp->gpio_base + gpp_offset); 12167981c001SMika Westerberg generic_handle_irq(irq); 12177981c001SMika Westerberg } 121886851bbcSAndy Shevchenko 121986851bbcSAndy Shevchenko ret += pending ? 1 : 0; 12207981c001SMika Westerberg } 12217981c001SMika Westerberg 1222193b40c8SMika Westerberg return ret; 1223193b40c8SMika Westerberg } 1224193b40c8SMika Westerberg 1225193b40c8SMika Westerberg static irqreturn_t intel_gpio_irq(int irq, void *data) 12267981c001SMika Westerberg { 1227193b40c8SMika Westerberg const struct intel_community *community; 1228193b40c8SMika Westerberg struct intel_pinctrl *pctrl = data; 122986851bbcSAndy Shevchenko unsigned int i; 123086851bbcSAndy Shevchenko int ret = 0; 12317981c001SMika Westerberg 12327981c001SMika Westerberg /* Need to check all communities for pending interrupts */ 1233193b40c8SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1234193b40c8SMika Westerberg community = &pctrl->communities[i]; 123586851bbcSAndy Shevchenko ret += intel_gpio_community_irq_handler(pctrl, community); 1236193b40c8SMika Westerberg } 12377981c001SMika Westerberg 123886851bbcSAndy Shevchenko return IRQ_RETVAL(ret); 12397981c001SMika Westerberg } 12407981c001SMika Westerberg 1241e986f0e6SŁukasz Bartosik static void intel_gpio_irq_init(struct intel_pinctrl *pctrl) 1242e986f0e6SŁukasz Bartosik { 1243e986f0e6SŁukasz Bartosik int i; 1244e986f0e6SŁukasz Bartosik 1245e986f0e6SŁukasz Bartosik for (i = 0; i < pctrl->ncommunities; i++) { 1246e986f0e6SŁukasz Bartosik const struct intel_community *community; 1247e986f0e6SŁukasz Bartosik void __iomem *base; 1248e986f0e6SŁukasz Bartosik unsigned int gpp; 1249e986f0e6SŁukasz Bartosik 1250e986f0e6SŁukasz Bartosik community = &pctrl->communities[i]; 1251e986f0e6SŁukasz Bartosik base = community->regs; 1252e986f0e6SŁukasz Bartosik 1253e986f0e6SŁukasz Bartosik for (gpp = 0; gpp < community->ngpps; gpp++) { 1254e986f0e6SŁukasz Bartosik /* Mask and clear all interrupts */ 1255e986f0e6SŁukasz Bartosik writel(0, base + community->ie_offset + gpp * 4); 1256e986f0e6SŁukasz Bartosik writel(0xffff, base + community->is_offset + gpp * 4); 1257e986f0e6SŁukasz Bartosik } 1258e986f0e6SŁukasz Bartosik } 1259e986f0e6SŁukasz Bartosik } 1260e986f0e6SŁukasz Bartosik 1261e986f0e6SŁukasz Bartosik static int intel_gpio_irq_init_hw(struct gpio_chip *gc) 1262e986f0e6SŁukasz Bartosik { 1263e986f0e6SŁukasz Bartosik struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 1264e986f0e6SŁukasz Bartosik 1265e986f0e6SŁukasz Bartosik /* 1266e986f0e6SŁukasz Bartosik * Make sure the interrupt lines are in a proper state before 1267e986f0e6SŁukasz Bartosik * further configuration. 1268e986f0e6SŁukasz Bartosik */ 1269e986f0e6SŁukasz Bartosik intel_gpio_irq_init(pctrl); 1270e986f0e6SŁukasz Bartosik 1271e986f0e6SŁukasz Bartosik return 0; 1272e986f0e6SŁukasz Bartosik } 1273e986f0e6SŁukasz Bartosik 12746d416b9bSLinus Walleij static int intel_gpio_add_community_ranges(struct intel_pinctrl *pctrl, 1275a60eac32SMika Westerberg const struct intel_community *community) 1276a60eac32SMika Westerberg { 127733b6cb58SColin Ian King int ret = 0, i; 1278a60eac32SMika Westerberg 1279a60eac32SMika Westerberg for (i = 0; i < community->ngpps; i++) { 1280a60eac32SMika Westerberg const struct intel_padgroup *gpp = &community->gpps[i]; 1281a60eac32SMika Westerberg 1282e5a4ab6aSAndy Shevchenko if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP) 1283a60eac32SMika Westerberg continue; 1284a60eac32SMika Westerberg 1285a60eac32SMika Westerberg ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev), 1286a60eac32SMika Westerberg gpp->gpio_base, gpp->base, 1287a60eac32SMika Westerberg gpp->size); 1288a60eac32SMika Westerberg if (ret) 1289a60eac32SMika Westerberg return ret; 1290a60eac32SMika Westerberg } 1291a60eac32SMika Westerberg 1292a60eac32SMika Westerberg return ret; 1293a60eac32SMika Westerberg } 1294a60eac32SMika Westerberg 12956d416b9bSLinus Walleij static int intel_gpio_add_pin_ranges(struct gpio_chip *gc) 12966d416b9bSLinus Walleij { 12976d416b9bSLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 12986d416b9bSLinus Walleij int ret, i; 12996d416b9bSLinus Walleij 13006d416b9bSLinus Walleij for (i = 0; i < pctrl->ncommunities; i++) { 13016d416b9bSLinus Walleij struct intel_community *community = &pctrl->communities[i]; 13026d416b9bSLinus Walleij 13036d416b9bSLinus Walleij ret = intel_gpio_add_community_ranges(pctrl, community); 13046d416b9bSLinus Walleij if (ret) { 13056d416b9bSLinus Walleij dev_err(pctrl->dev, "failed to add GPIO pin range\n"); 13066d416b9bSLinus Walleij return ret; 13076d416b9bSLinus Walleij } 13086d416b9bSLinus Walleij } 13096d416b9bSLinus Walleij 13106d416b9bSLinus Walleij return 0; 13116d416b9bSLinus Walleij } 13126d416b9bSLinus Walleij 131311b389ccSAndy Shevchenko static unsigned int intel_gpio_ngpio(const struct intel_pinctrl *pctrl) 1314a60eac32SMika Westerberg { 1315a60eac32SMika Westerberg const struct intel_community *community; 131604035f7fSAndy Shevchenko unsigned int ngpio = 0; 1317a60eac32SMika Westerberg int i, j; 1318a60eac32SMika Westerberg 1319a60eac32SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1320a60eac32SMika Westerberg community = &pctrl->communities[i]; 1321a60eac32SMika Westerberg for (j = 0; j < community->ngpps; j++) { 1322a60eac32SMika Westerberg const struct intel_padgroup *gpp = &community->gpps[j]; 1323a60eac32SMika Westerberg 1324e5a4ab6aSAndy Shevchenko if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP) 1325a60eac32SMika Westerberg continue; 1326a60eac32SMika Westerberg 1327a60eac32SMika Westerberg if (gpp->gpio_base + gpp->size > ngpio) 1328a60eac32SMika Westerberg ngpio = gpp->gpio_base + gpp->size; 1329a60eac32SMika Westerberg } 1330a60eac32SMika Westerberg } 1331a60eac32SMika Westerberg 1332a60eac32SMika Westerberg return ngpio; 1333a60eac32SMika Westerberg } 1334a60eac32SMika Westerberg 13357981c001SMika Westerberg static int intel_gpio_probe(struct intel_pinctrl *pctrl, int irq) 13367981c001SMika Westerberg { 13376d416b9bSLinus Walleij int ret; 1338af0c5330SLinus Walleij struct gpio_irq_chip *girq; 13397981c001SMika Westerberg 13407981c001SMika Westerberg pctrl->chip = intel_gpio_chip; 13417981c001SMika Westerberg 134257ff2df1SAndy Shevchenko /* Setup GPIO chip */ 1343a60eac32SMika Westerberg pctrl->chip.ngpio = intel_gpio_ngpio(pctrl); 13447981c001SMika Westerberg pctrl->chip.label = dev_name(pctrl->dev); 134558383c78SLinus Walleij pctrl->chip.parent = pctrl->dev; 13467981c001SMika Westerberg pctrl->chip.base = -1; 13476d416b9bSLinus Walleij pctrl->chip.add_pin_ranges = intel_gpio_add_pin_ranges; 134801dabe91SNilesh Bacchewar pctrl->irq = irq; 13497981c001SMika Westerberg 1350193b40c8SMika Westerberg /* 1351af0c5330SLinus Walleij * On some platforms several GPIO controllers share the same interrupt 1352af0c5330SLinus Walleij * line. 1353193b40c8SMika Westerberg */ 13541a7d1cb8SMika Westerberg ret = devm_request_irq(pctrl->dev, irq, intel_gpio_irq, 13551a7d1cb8SMika Westerberg IRQF_SHARED | IRQF_NO_THREAD, 1356193b40c8SMika Westerberg dev_name(pctrl->dev), pctrl); 1357193b40c8SMika Westerberg if (ret) { 1358193b40c8SMika Westerberg dev_err(pctrl->dev, "failed to request interrupt\n"); 1359f25c3aa9SMika Westerberg return ret; 13607981c001SMika Westerberg } 13617981c001SMika Westerberg 13626fb6f8bfSAndy Shevchenko /* Setup IRQ chip */ 1363af0c5330SLinus Walleij girq = &pctrl->chip.irq; 13646fb6f8bfSAndy Shevchenko gpio_irq_chip_set_chip(girq, &intel_gpio_irq_chip); 1365af0c5330SLinus Walleij /* This will let us handle the IRQ in the driver */ 1366af0c5330SLinus Walleij girq->parent_handler = NULL; 1367af0c5330SLinus Walleij girq->num_parents = 0; 1368af0c5330SLinus Walleij girq->default_type = IRQ_TYPE_NONE; 1369af0c5330SLinus Walleij girq->handler = handle_bad_irq; 1370e986f0e6SŁukasz Bartosik girq->init_hw = intel_gpio_irq_init_hw; 1371af0c5330SLinus Walleij 1372af0c5330SLinus Walleij ret = devm_gpiochip_add_data(pctrl->dev, &pctrl->chip, pctrl); 13737981c001SMika Westerberg if (ret) { 1374af0c5330SLinus Walleij dev_err(pctrl->dev, "failed to register gpiochip\n"); 1375f25c3aa9SMika Westerberg return ret; 13767981c001SMika Westerberg } 13777981c001SMika Westerberg 13787981c001SMika Westerberg return 0; 13797981c001SMika Westerberg } 13807981c001SMika Westerberg 1381036e126cSAndy Shevchenko static int intel_pinctrl_add_padgroups_by_gpps(struct intel_pinctrl *pctrl, 1382919eb475SMika Westerberg struct intel_community *community) 1383919eb475SMika Westerberg { 1384919eb475SMika Westerberg struct intel_padgroup *gpps; 138504035f7fSAndy Shevchenko unsigned int padown_num = 0; 1386036e126cSAndy Shevchenko size_t i, ngpps = community->ngpps; 1387919eb475SMika Westerberg 1388919eb475SMika Westerberg gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL); 1389919eb475SMika Westerberg if (!gpps) 1390919eb475SMika Westerberg return -ENOMEM; 1391919eb475SMika Westerberg 1392919eb475SMika Westerberg for (i = 0; i < ngpps; i++) { 1393919eb475SMika Westerberg gpps[i] = community->gpps[i]; 1394919eb475SMika Westerberg 1395919eb475SMika Westerberg if (gpps[i].size > 32) 1396919eb475SMika Westerberg return -EINVAL; 1397919eb475SMika Westerberg 1398e5a4ab6aSAndy Shevchenko /* Special treatment for GPIO base */ 1399e5a4ab6aSAndy Shevchenko switch (gpps[i].gpio_base) { 1400e5a4ab6aSAndy Shevchenko case INTEL_GPIO_BASE_MATCH: 1401a60eac32SMika Westerberg gpps[i].gpio_base = gpps[i].base; 1402e5a4ab6aSAndy Shevchenko break; 14039bd59157SAndy Shevchenko case INTEL_GPIO_BASE_ZERO: 14049bd59157SAndy Shevchenko gpps[i].gpio_base = 0; 14059bd59157SAndy Shevchenko break; 1406e5a4ab6aSAndy Shevchenko case INTEL_GPIO_BASE_NOMAP: 140777e14126SAndy Shevchenko break; 1408e5a4ab6aSAndy Shevchenko default: 1409e5a4ab6aSAndy Shevchenko break; 1410e5a4ab6aSAndy Shevchenko } 1411a60eac32SMika Westerberg 1412919eb475SMika Westerberg gpps[i].padown_num = padown_num; 1413036e126cSAndy Shevchenko padown_num += DIV_ROUND_UP(gpps[i].size * 4, 32); 1414036e126cSAndy Shevchenko } 1415036e126cSAndy Shevchenko 1416036e126cSAndy Shevchenko community->gpps = gpps; 1417036e126cSAndy Shevchenko 1418036e126cSAndy Shevchenko return 0; 1419036e126cSAndy Shevchenko } 1420036e126cSAndy Shevchenko 1421036e126cSAndy Shevchenko static int intel_pinctrl_add_padgroups_by_size(struct intel_pinctrl *pctrl, 1422036e126cSAndy Shevchenko struct intel_community *community) 1423036e126cSAndy Shevchenko { 1424036e126cSAndy Shevchenko struct intel_padgroup *gpps; 1425036e126cSAndy Shevchenko unsigned int npins = community->npins; 1426036e126cSAndy Shevchenko unsigned int padown_num = 0; 1427036e126cSAndy Shevchenko size_t i, ngpps = DIV_ROUND_UP(npins, community->gpp_size); 1428036e126cSAndy Shevchenko 1429036e126cSAndy Shevchenko if (community->gpp_size > 32) 1430036e126cSAndy Shevchenko return -EINVAL; 1431036e126cSAndy Shevchenko 1432036e126cSAndy Shevchenko gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL); 1433036e126cSAndy Shevchenko if (!gpps) 1434036e126cSAndy Shevchenko return -ENOMEM; 1435036e126cSAndy Shevchenko 1436036e126cSAndy Shevchenko for (i = 0; i < ngpps; i++) { 1437036e126cSAndy Shevchenko unsigned int gpp_size = community->gpp_size; 1438036e126cSAndy Shevchenko 1439036e126cSAndy Shevchenko gpps[i].reg_num = i; 1440036e126cSAndy Shevchenko gpps[i].base = community->pin_base + i * gpp_size; 1441036e126cSAndy Shevchenko gpps[i].size = min(gpp_size, npins); 1442036e126cSAndy Shevchenko npins -= gpps[i].size; 1443036e126cSAndy Shevchenko 144477e14126SAndy Shevchenko gpps[i].gpio_base = gpps[i].base; 1445036e126cSAndy Shevchenko gpps[i].padown_num = padown_num; 1446919eb475SMika Westerberg 1447919eb475SMika Westerberg /* 1448919eb475SMika Westerberg * In older hardware the number of padown registers per 1449919eb475SMika Westerberg * group is fixed regardless of the group size. 1450919eb475SMika Westerberg */ 1451919eb475SMika Westerberg if (community->gpp_num_padown_regs) 1452919eb475SMika Westerberg padown_num += community->gpp_num_padown_regs; 1453919eb475SMika Westerberg else 1454919eb475SMika Westerberg padown_num += DIV_ROUND_UP(gpps[i].size * 4, 32); 1455919eb475SMika Westerberg } 1456919eb475SMika Westerberg 1457919eb475SMika Westerberg community->ngpps = ngpps; 1458919eb475SMika Westerberg community->gpps = gpps; 1459919eb475SMika Westerberg 1460919eb475SMika Westerberg return 0; 1461919eb475SMika Westerberg } 1462919eb475SMika Westerberg 14637981c001SMika Westerberg static int intel_pinctrl_pm_init(struct intel_pinctrl *pctrl) 14647981c001SMika Westerberg { 14657981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP 14667981c001SMika Westerberg const struct intel_pinctrl_soc_data *soc = pctrl->soc; 14677981c001SMika Westerberg struct intel_community_context *communities; 14687981c001SMika Westerberg struct intel_pad_context *pads; 14697981c001SMika Westerberg int i; 14707981c001SMika Westerberg 14717981c001SMika Westerberg pads = devm_kcalloc(pctrl->dev, soc->npins, sizeof(*pads), GFP_KERNEL); 14727981c001SMika Westerberg if (!pads) 14737981c001SMika Westerberg return -ENOMEM; 14747981c001SMika Westerberg 14757981c001SMika Westerberg communities = devm_kcalloc(pctrl->dev, pctrl->ncommunities, 14767981c001SMika Westerberg sizeof(*communities), GFP_KERNEL); 14777981c001SMika Westerberg if (!communities) 14787981c001SMika Westerberg return -ENOMEM; 14797981c001SMika Westerberg 14807981c001SMika Westerberg 14817981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 14827981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 1483a0a5f766SChris Chiu u32 *intmask, *hostown; 14847981c001SMika Westerberg 14857981c001SMika Westerberg intmask = devm_kcalloc(pctrl->dev, community->ngpps, 14867981c001SMika Westerberg sizeof(*intmask), GFP_KERNEL); 14877981c001SMika Westerberg if (!intmask) 14887981c001SMika Westerberg return -ENOMEM; 14897981c001SMika Westerberg 14907981c001SMika Westerberg communities[i].intmask = intmask; 1491a0a5f766SChris Chiu 1492a0a5f766SChris Chiu hostown = devm_kcalloc(pctrl->dev, community->ngpps, 1493a0a5f766SChris Chiu sizeof(*hostown), GFP_KERNEL); 1494a0a5f766SChris Chiu if (!hostown) 1495a0a5f766SChris Chiu return -ENOMEM; 1496a0a5f766SChris Chiu 1497a0a5f766SChris Chiu communities[i].hostown = hostown; 14987981c001SMika Westerberg } 14997981c001SMika Westerberg 15007981c001SMika Westerberg pctrl->context.pads = pads; 15017981c001SMika Westerberg pctrl->context.communities = communities; 15027981c001SMika Westerberg #endif 15037981c001SMika Westerberg 15047981c001SMika Westerberg return 0; 15057981c001SMika Westerberg } 15067981c001SMika Westerberg 15070dd519e3SAndy Shevchenko static int intel_pinctrl_probe(struct platform_device *pdev, 15087981c001SMika Westerberg const struct intel_pinctrl_soc_data *soc_data) 15097981c001SMika Westerberg { 15107981c001SMika Westerberg struct intel_pinctrl *pctrl; 15117981c001SMika Westerberg int i, ret, irq; 15127981c001SMika Westerberg 15137981c001SMika Westerberg pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL); 15147981c001SMika Westerberg if (!pctrl) 15157981c001SMika Westerberg return -ENOMEM; 15167981c001SMika Westerberg 15177981c001SMika Westerberg pctrl->dev = &pdev->dev; 15187981c001SMika Westerberg pctrl->soc = soc_data; 151927d9098cSMika Westerberg raw_spin_lock_init(&pctrl->lock); 15207981c001SMika Westerberg 15217981c001SMika Westerberg /* 15227981c001SMika Westerberg * Make a copy of the communities which we can use to hold pointers 15237981c001SMika Westerberg * to the registers. 15247981c001SMika Westerberg */ 15257981c001SMika Westerberg pctrl->ncommunities = pctrl->soc->ncommunities; 15267981c001SMika Westerberg pctrl->communities = devm_kcalloc(&pdev->dev, pctrl->ncommunities, 15277981c001SMika Westerberg sizeof(*pctrl->communities), GFP_KERNEL); 15287981c001SMika Westerberg if (!pctrl->communities) 15297981c001SMika Westerberg return -ENOMEM; 15307981c001SMika Westerberg 15317981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 15327981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 15337981c001SMika Westerberg void __iomem *regs; 153491d898e5SAndy Shevchenko u32 offset; 1535998c49e8SAndy Shevchenko u32 value; 15367981c001SMika Westerberg 15377981c001SMika Westerberg *community = pctrl->soc->communities[i]; 15387981c001SMika Westerberg 15399d5b6a95SAndy Shevchenko regs = devm_platform_ioremap_resource(pdev, community->barno); 15407981c001SMika Westerberg if (IS_ERR(regs)) 15417981c001SMika Westerberg return PTR_ERR(regs); 15427981c001SMika Westerberg 154339c1f1bdSRoger Pau Monne /* 154439c1f1bdSRoger Pau Monne * Determine community features based on the revision. 154539c1f1bdSRoger Pau Monne * A value of all ones means the device is not present. 154639c1f1bdSRoger Pau Monne */ 1547998c49e8SAndy Shevchenko value = readl(regs + REVID); 154839c1f1bdSRoger Pau Monne if (value == ~0u) 154939c1f1bdSRoger Pau Monne return -ENODEV; 1550998c49e8SAndy Shevchenko if (((value & REVID_MASK) >> REVID_SHIFT) >= 0x94) { 1551e57725eaSMika Westerberg community->features |= PINCTRL_FEATURE_DEBOUNCE; 155204cc058fSMika Westerberg community->features |= PINCTRL_FEATURE_1K_PD; 155304cc058fSMika Westerberg } 1554e57725eaSMika Westerberg 155591d898e5SAndy Shevchenko /* Determine community features based on the capabilities */ 155691d898e5SAndy Shevchenko offset = CAPLIST; 155791d898e5SAndy Shevchenko do { 155891d898e5SAndy Shevchenko value = readl(regs + offset); 155991d898e5SAndy Shevchenko switch ((value & CAPLIST_ID_MASK) >> CAPLIST_ID_SHIFT) { 156091d898e5SAndy Shevchenko case CAPLIST_ID_GPIO_HW_INFO: 156191d898e5SAndy Shevchenko community->features |= PINCTRL_FEATURE_GPIO_HW_INFO; 156291d898e5SAndy Shevchenko break; 156391d898e5SAndy Shevchenko case CAPLIST_ID_PWM: 156491d898e5SAndy Shevchenko community->features |= PINCTRL_FEATURE_PWM; 156591d898e5SAndy Shevchenko break; 156691d898e5SAndy Shevchenko case CAPLIST_ID_BLINK: 156791d898e5SAndy Shevchenko community->features |= PINCTRL_FEATURE_BLINK; 156891d898e5SAndy Shevchenko break; 156991d898e5SAndy Shevchenko case CAPLIST_ID_EXP: 157091d898e5SAndy Shevchenko community->features |= PINCTRL_FEATURE_EXP; 157191d898e5SAndy Shevchenko break; 157291d898e5SAndy Shevchenko default: 157391d898e5SAndy Shevchenko break; 157491d898e5SAndy Shevchenko } 157591d898e5SAndy Shevchenko offset = (value & CAPLIST_NEXT_MASK) >> CAPLIST_NEXT_SHIFT; 157691d898e5SAndy Shevchenko } while (offset); 157791d898e5SAndy Shevchenko 157891d898e5SAndy Shevchenko dev_dbg(&pdev->dev, "Community%d features: %#08x\n", i, community->features); 157991d898e5SAndy Shevchenko 15807981c001SMika Westerberg /* Read offset of the pad configuration registers */ 158191d898e5SAndy Shevchenko offset = readl(regs + PADBAR); 15827981c001SMika Westerberg 15837981c001SMika Westerberg community->regs = regs; 158491d898e5SAndy Shevchenko community->pad_regs = regs + offset; 1585919eb475SMika Westerberg 1586036e126cSAndy Shevchenko if (community->gpps) 1587036e126cSAndy Shevchenko ret = intel_pinctrl_add_padgroups_by_gpps(pctrl, community); 1588036e126cSAndy Shevchenko else 1589036e126cSAndy Shevchenko ret = intel_pinctrl_add_padgroups_by_size(pctrl, community); 1590919eb475SMika Westerberg if (ret) 1591919eb475SMika Westerberg return ret; 15927981c001SMika Westerberg } 15937981c001SMika Westerberg 15947981c001SMika Westerberg irq = platform_get_irq(pdev, 0); 15954e73d02fSStephen Boyd if (irq < 0) 15967981c001SMika Westerberg return irq; 15977981c001SMika Westerberg 15987981c001SMika Westerberg ret = intel_pinctrl_pm_init(pctrl); 15997981c001SMika Westerberg if (ret) 16007981c001SMika Westerberg return ret; 16017981c001SMika Westerberg 16027981c001SMika Westerberg pctrl->pctldesc = intel_pinctrl_desc; 16037981c001SMika Westerberg pctrl->pctldesc.name = dev_name(&pdev->dev); 16047981c001SMika Westerberg pctrl->pctldesc.pins = pctrl->soc->pins; 16057981c001SMika Westerberg pctrl->pctldesc.npins = pctrl->soc->npins; 16067981c001SMika Westerberg 160754d46cd7SLaxman Dewangan pctrl->pctldev = devm_pinctrl_register(&pdev->dev, &pctrl->pctldesc, 160854d46cd7SLaxman Dewangan pctrl); 1609323de9efSMasahiro Yamada if (IS_ERR(pctrl->pctldev)) { 16107981c001SMika Westerberg dev_err(&pdev->dev, "failed to register pinctrl driver\n"); 1611323de9efSMasahiro Yamada return PTR_ERR(pctrl->pctldev); 16127981c001SMika Westerberg } 16137981c001SMika Westerberg 16147981c001SMika Westerberg ret = intel_gpio_probe(pctrl, irq); 161554d46cd7SLaxman Dewangan if (ret) 16167981c001SMika Westerberg return ret; 16177981c001SMika Westerberg 16187981c001SMika Westerberg platform_set_drvdata(pdev, pctrl); 16197981c001SMika Westerberg 16207981c001SMika Westerberg return 0; 16217981c001SMika Westerberg } 16227981c001SMika Westerberg 162370c263c4SAndy Shevchenko int intel_pinctrl_probe_by_hid(struct platform_device *pdev) 162470c263c4SAndy Shevchenko { 162570c263c4SAndy Shevchenko const struct intel_pinctrl_soc_data *data; 162670c263c4SAndy Shevchenko 162770c263c4SAndy Shevchenko data = device_get_match_data(&pdev->dev); 1628ff360d62SAndy Shevchenko if (!data) 1629ff360d62SAndy Shevchenko return -ENODATA; 1630ff360d62SAndy Shevchenko 163170c263c4SAndy Shevchenko return intel_pinctrl_probe(pdev, data); 163270c263c4SAndy Shevchenko } 163370c263c4SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_hid); 163470c263c4SAndy Shevchenko 1635924cf800SAndy Shevchenko int intel_pinctrl_probe_by_uid(struct platform_device *pdev) 1636924cf800SAndy Shevchenko { 1637ff360d62SAndy Shevchenko const struct intel_pinctrl_soc_data *data; 1638ff360d62SAndy Shevchenko 1639ff360d62SAndy Shevchenko data = intel_pinctrl_get_soc_data(pdev); 1640ff360d62SAndy Shevchenko if (IS_ERR(data)) 1641ff360d62SAndy Shevchenko return PTR_ERR(data); 1642ff360d62SAndy Shevchenko 1643ff360d62SAndy Shevchenko return intel_pinctrl_probe(pdev, data); 1644ff360d62SAndy Shevchenko } 1645ff360d62SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_uid); 1646ff360d62SAndy Shevchenko 1647ff360d62SAndy Shevchenko const struct intel_pinctrl_soc_data *intel_pinctrl_get_soc_data(struct platform_device *pdev) 1648ff360d62SAndy Shevchenko { 1649c551bd81SAndy Shevchenko const struct intel_pinctrl_soc_data * const *table; 1650924cf800SAndy Shevchenko const struct intel_pinctrl_soc_data *data = NULL; 1651c551bd81SAndy Shevchenko 1652c551bd81SAndy Shevchenko table = device_get_match_data(&pdev->dev); 1653c551bd81SAndy Shevchenko if (table) { 1654c551bd81SAndy Shevchenko struct acpi_device *adev = ACPI_COMPANION(&pdev->dev); 1655924cf800SAndy Shevchenko unsigned int i; 1656924cf800SAndy Shevchenko 1657924cf800SAndy Shevchenko for (i = 0; table[i]; i++) { 1658924cf800SAndy Shevchenko if (!strcmp(adev->pnp.unique_id, table[i]->uid)) { 1659924cf800SAndy Shevchenko data = table[i]; 1660924cf800SAndy Shevchenko break; 1661924cf800SAndy Shevchenko } 1662924cf800SAndy Shevchenko } 1663924cf800SAndy Shevchenko } else { 1664924cf800SAndy Shevchenko const struct platform_device_id *id; 1665924cf800SAndy Shevchenko 1666924cf800SAndy Shevchenko id = platform_get_device_id(pdev); 1667924cf800SAndy Shevchenko if (!id) 1668ff360d62SAndy Shevchenko return ERR_PTR(-ENODEV); 1669924cf800SAndy Shevchenko 1670c551bd81SAndy Shevchenko table = (const struct intel_pinctrl_soc_data * const *)id->driver_data; 1671924cf800SAndy Shevchenko data = table[pdev->id]; 1672924cf800SAndy Shevchenko } 1673924cf800SAndy Shevchenko 1674ff360d62SAndy Shevchenko return data ?: ERR_PTR(-ENODATA); 1675924cf800SAndy Shevchenko } 1676ff360d62SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_get_soc_data); 1677924cf800SAndy Shevchenko 16787981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP 167904035f7fSAndy Shevchenko static bool intel_pinctrl_should_save(struct intel_pinctrl *pctrl, unsigned int pin) 1680c538b943SMika Westerberg { 1681c538b943SMika Westerberg const struct pin_desc *pd = pin_desc_get(pctrl->pctldev, pin); 1682*6989ea48SAndy Shevchenko u32 value; 1683c538b943SMika Westerberg 1684c538b943SMika Westerberg if (!pd || !intel_pad_usable(pctrl, pin)) 1685c538b943SMika Westerberg return false; 1686c538b943SMika Westerberg 1687c538b943SMika Westerberg /* 1688c538b943SMika Westerberg * Only restore the pin if it is actually in use by the kernel (or 1689c538b943SMika Westerberg * by userspace). It is possible that some pins are used by the 1690c538b943SMika Westerberg * BIOS during resume and those are not always locked down so leave 1691c538b943SMika Westerberg * them alone. 1692c538b943SMika Westerberg */ 1693c538b943SMika Westerberg if (pd->mux_owner || pd->gpio_owner || 16946cb0880fSChris Chiu gpiochip_line_is_irq(&pctrl->chip, intel_pin_to_gpio(pctrl, pin))) 1695c538b943SMika Westerberg return true; 1696c538b943SMika Westerberg 1697*6989ea48SAndy Shevchenko /* 1698*6989ea48SAndy Shevchenko * The firmware on some systems may configure GPIO pins to be 1699*6989ea48SAndy Shevchenko * an interrupt source in so called "direct IRQ" mode. In such 1700*6989ea48SAndy Shevchenko * cases the GPIO controller driver has no idea if those pins 1701*6989ea48SAndy Shevchenko * are being used or not. At the same time, there is a known bug 1702*6989ea48SAndy Shevchenko * in the firmwares that don't restore the pin settings correctly 1703*6989ea48SAndy Shevchenko * after suspend, i.e. by an unknown reason the Rx value becomes 1704*6989ea48SAndy Shevchenko * inverted. 1705*6989ea48SAndy Shevchenko * 1706*6989ea48SAndy Shevchenko * Hence, let's save and restore the pins that are configured 1707*6989ea48SAndy Shevchenko * as GPIOs in the input mode with GPIROUTIOXAPIC bit set. 1708*6989ea48SAndy Shevchenko * 1709*6989ea48SAndy Shevchenko * See https://bugzilla.kernel.org/show_bug.cgi?id=214749. 1710*6989ea48SAndy Shevchenko */ 1711*6989ea48SAndy Shevchenko value = readl(intel_get_padcfg(pctrl, pin, PADCFG0)); 1712*6989ea48SAndy Shevchenko if ((value & PADCFG0_GPIROUTIOXAPIC) && (value & PADCFG0_GPIOTXDIS) && 1713*6989ea48SAndy Shevchenko (__intel_gpio_get_gpio_mode(value) == PADCFG0_PMODE_GPIO)) 1714*6989ea48SAndy Shevchenko return true; 1715*6989ea48SAndy Shevchenko 1716c538b943SMika Westerberg return false; 1717c538b943SMika Westerberg } 1718c538b943SMika Westerberg 17192fef3276SBinbin Wu int intel_pinctrl_suspend_noirq(struct device *dev) 17207981c001SMika Westerberg { 1721cb035d74SWolfram Sang struct intel_pinctrl *pctrl = dev_get_drvdata(dev); 17227981c001SMika Westerberg struct intel_community_context *communities; 17237981c001SMika Westerberg struct intel_pad_context *pads; 17247981c001SMika Westerberg int i; 17257981c001SMika Westerberg 17267981c001SMika Westerberg pads = pctrl->context.pads; 17277981c001SMika Westerberg for (i = 0; i < pctrl->soc->npins; i++) { 17287981c001SMika Westerberg const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i]; 1729e57725eaSMika Westerberg void __iomem *padcfg; 17307981c001SMika Westerberg u32 val; 17317981c001SMika Westerberg 1732c538b943SMika Westerberg if (!intel_pinctrl_should_save(pctrl, desc->number)) 17337981c001SMika Westerberg continue; 17347981c001SMika Westerberg 17357981c001SMika Westerberg val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG0)); 17367981c001SMika Westerberg pads[i].padcfg0 = val & ~PADCFG0_GPIORXSTATE; 17377981c001SMika Westerberg val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG1)); 17387981c001SMika Westerberg pads[i].padcfg1 = val; 1739e57725eaSMika Westerberg 1740e57725eaSMika Westerberg padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2); 1741e57725eaSMika Westerberg if (padcfg) 1742e57725eaSMika Westerberg pads[i].padcfg2 = readl(padcfg); 17437981c001SMika Westerberg } 17447981c001SMika Westerberg 17457981c001SMika Westerberg communities = pctrl->context.communities; 17467981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 17477981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 17487981c001SMika Westerberg void __iomem *base; 174904035f7fSAndy Shevchenko unsigned int gpp; 17507981c001SMika Westerberg 17517981c001SMika Westerberg base = community->regs + community->ie_offset; 17527981c001SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) 17537981c001SMika Westerberg communities[i].intmask[gpp] = readl(base + gpp * 4); 1754a0a5f766SChris Chiu 1755a0a5f766SChris Chiu base = community->regs + community->hostown_offset; 1756a0a5f766SChris Chiu for (gpp = 0; gpp < community->ngpps; gpp++) 1757a0a5f766SChris Chiu communities[i].hostown[gpp] = readl(base + gpp * 4); 17587981c001SMika Westerberg } 17597981c001SMika Westerberg 17607981c001SMika Westerberg return 0; 17617981c001SMika Westerberg } 17622fef3276SBinbin Wu EXPORT_SYMBOL_GPL(intel_pinctrl_suspend_noirq); 17637981c001SMika Westerberg 1764942c5ea4SAndy Shevchenko static bool intel_gpio_update_reg(void __iomem *reg, u32 mask, u32 value) 1765a0a5f766SChris Chiu { 17665f61d951SAndy Shevchenko u32 curr, updated; 1767a0a5f766SChris Chiu 1768942c5ea4SAndy Shevchenko curr = readl(reg); 17695f61d951SAndy Shevchenko 1770942c5ea4SAndy Shevchenko updated = (curr & ~mask) | (value & mask); 1771942c5ea4SAndy Shevchenko if (curr == updated) 1772942c5ea4SAndy Shevchenko return false; 1773942c5ea4SAndy Shevchenko 1774942c5ea4SAndy Shevchenko writel(updated, reg); 1775942c5ea4SAndy Shevchenko return true; 1776a0a5f766SChris Chiu } 1777a0a5f766SChris Chiu 17787101e022SAndy Shevchenko static void intel_restore_hostown(struct intel_pinctrl *pctrl, unsigned int c, 17797101e022SAndy Shevchenko void __iomem *base, unsigned int gpp, u32 saved) 17807101e022SAndy Shevchenko { 17817101e022SAndy Shevchenko const struct intel_community *community = &pctrl->communities[c]; 17827101e022SAndy Shevchenko const struct intel_padgroup *padgrp = &community->gpps[gpp]; 17837101e022SAndy Shevchenko struct device *dev = pctrl->dev; 1784d1bfd022SAndy Shevchenko const char *dummy; 1785d1bfd022SAndy Shevchenko u32 requested = 0; 1786d1bfd022SAndy Shevchenko unsigned int i; 17877101e022SAndy Shevchenko 1788e5a4ab6aSAndy Shevchenko if (padgrp->gpio_base == INTEL_GPIO_BASE_NOMAP) 17897101e022SAndy Shevchenko return; 17907101e022SAndy Shevchenko 1791d1bfd022SAndy Shevchenko for_each_requested_gpio_in_range(&pctrl->chip, i, padgrp->gpio_base, padgrp->size, dummy) 1792d1bfd022SAndy Shevchenko requested |= BIT(i); 1793d1bfd022SAndy Shevchenko 1794942c5ea4SAndy Shevchenko if (!intel_gpio_update_reg(base + gpp * 4, requested, saved)) 17957101e022SAndy Shevchenko return; 17967101e022SAndy Shevchenko 1797764cfe33SAndy Shevchenko dev_dbg(dev, "restored hostown %u/%u %#08x\n", c, gpp, readl(base + gpp * 4)); 17987101e022SAndy Shevchenko } 17997101e022SAndy Shevchenko 1800471dd9a9SAndy Shevchenko static void intel_restore_intmask(struct intel_pinctrl *pctrl, unsigned int c, 1801471dd9a9SAndy Shevchenko void __iomem *base, unsigned int gpp, u32 saved) 1802471dd9a9SAndy Shevchenko { 1803471dd9a9SAndy Shevchenko struct device *dev = pctrl->dev; 1804471dd9a9SAndy Shevchenko 1805942c5ea4SAndy Shevchenko if (!intel_gpio_update_reg(base + gpp * 4, ~0U, saved)) 1806942c5ea4SAndy Shevchenko return; 1807942c5ea4SAndy Shevchenko 1808471dd9a9SAndy Shevchenko dev_dbg(dev, "restored mask %u/%u %#08x\n", c, gpp, readl(base + gpp * 4)); 1809471dd9a9SAndy Shevchenko } 1810471dd9a9SAndy Shevchenko 1811f78f152aSAndy Shevchenko static void intel_restore_padcfg(struct intel_pinctrl *pctrl, unsigned int pin, 1812f78f152aSAndy Shevchenko unsigned int reg, u32 saved) 1813f78f152aSAndy Shevchenko { 1814f78f152aSAndy Shevchenko u32 mask = (reg == PADCFG0) ? PADCFG0_GPIORXSTATE : 0; 1815f78f152aSAndy Shevchenko unsigned int n = reg / sizeof(u32); 1816f78f152aSAndy Shevchenko struct device *dev = pctrl->dev; 1817f78f152aSAndy Shevchenko void __iomem *padcfg; 1818f78f152aSAndy Shevchenko 1819f78f152aSAndy Shevchenko padcfg = intel_get_padcfg(pctrl, pin, reg); 1820f78f152aSAndy Shevchenko if (!padcfg) 1821f78f152aSAndy Shevchenko return; 1822f78f152aSAndy Shevchenko 1823942c5ea4SAndy Shevchenko if (!intel_gpio_update_reg(padcfg, ~mask, saved)) 1824f78f152aSAndy Shevchenko return; 1825f78f152aSAndy Shevchenko 1826f78f152aSAndy Shevchenko dev_dbg(dev, "restored pin %u padcfg%u %#08x\n", pin, n, readl(padcfg)); 1827f78f152aSAndy Shevchenko } 1828f78f152aSAndy Shevchenko 18292fef3276SBinbin Wu int intel_pinctrl_resume_noirq(struct device *dev) 18307981c001SMika Westerberg { 1831cb035d74SWolfram Sang struct intel_pinctrl *pctrl = dev_get_drvdata(dev); 18327981c001SMika Westerberg const struct intel_community_context *communities; 18337981c001SMika Westerberg const struct intel_pad_context *pads; 18347981c001SMika Westerberg int i; 18357981c001SMika Westerberg 18367981c001SMika Westerberg /* Mask all interrupts */ 18377981c001SMika Westerberg intel_gpio_irq_init(pctrl); 18387981c001SMika Westerberg 18397981c001SMika Westerberg pads = pctrl->context.pads; 18407981c001SMika Westerberg for (i = 0; i < pctrl->soc->npins; i++) { 18417981c001SMika Westerberg const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i]; 18427981c001SMika Westerberg 1843c538b943SMika Westerberg if (!intel_pinctrl_should_save(pctrl, desc->number)) 18447981c001SMika Westerberg continue; 18457981c001SMika Westerberg 1846f78f152aSAndy Shevchenko intel_restore_padcfg(pctrl, desc->number, PADCFG0, pads[i].padcfg0); 1847f78f152aSAndy Shevchenko intel_restore_padcfg(pctrl, desc->number, PADCFG1, pads[i].padcfg1); 1848f78f152aSAndy Shevchenko intel_restore_padcfg(pctrl, desc->number, PADCFG2, pads[i].padcfg2); 18497981c001SMika Westerberg } 18507981c001SMika Westerberg 18517981c001SMika Westerberg communities = pctrl->context.communities; 18527981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 18537981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 18547981c001SMika Westerberg void __iomem *base; 185504035f7fSAndy Shevchenko unsigned int gpp; 18567981c001SMika Westerberg 18577981c001SMika Westerberg base = community->regs + community->ie_offset; 1858471dd9a9SAndy Shevchenko for (gpp = 0; gpp < community->ngpps; gpp++) 1859471dd9a9SAndy Shevchenko intel_restore_intmask(pctrl, i, base, gpp, communities[i].intmask[gpp]); 1860a0a5f766SChris Chiu 1861a0a5f766SChris Chiu base = community->regs + community->hostown_offset; 18627101e022SAndy Shevchenko for (gpp = 0; gpp < community->ngpps; gpp++) 18637101e022SAndy Shevchenko intel_restore_hostown(pctrl, i, base, gpp, communities[i].hostown[gpp]); 18647981c001SMika Westerberg } 18657981c001SMika Westerberg 18667981c001SMika Westerberg return 0; 18677981c001SMika Westerberg } 18682fef3276SBinbin Wu EXPORT_SYMBOL_GPL(intel_pinctrl_resume_noirq); 18697981c001SMika Westerberg #endif 18707981c001SMika Westerberg 18717981c001SMika Westerberg MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>"); 18727981c001SMika Westerberg MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>"); 18737981c001SMika Westerberg MODULE_DESCRIPTION("Intel pinctrl/GPIO core driver"); 18747981c001SMika Westerberg MODULE_LICENSE("GPL v2"); 1875