xref: /openbmc/linux/drivers/pinctrl/intel/pinctrl-intel.c (revision 55aedef50d4d810670916d9fce4a40d5da2079e7)
1875a92b3SAndy Shevchenko // SPDX-License-Identifier: GPL-2.0
27981c001SMika Westerberg /*
37981c001SMika Westerberg  * Intel pinctrl/GPIO core driver.
47981c001SMika Westerberg  *
57981c001SMika Westerberg  * Copyright (C) 2015, Intel Corporation
67981c001SMika Westerberg  * Authors: Mathias Nyman <mathias.nyman@linux.intel.com>
77981c001SMika Westerberg  *          Mika Westerberg <mika.westerberg@linux.intel.com>
87981c001SMika Westerberg  */
97981c001SMika Westerberg 
107981c001SMika Westerberg #include <linux/module.h>
11193b40c8SMika Westerberg #include <linux/interrupt.h>
127981c001SMika Westerberg #include <linux/gpio/driver.h>
13e57725eaSMika Westerberg #include <linux/log2.h>
147981c001SMika Westerberg #include <linux/platform_device.h>
157981c001SMika Westerberg #include <linux/pinctrl/pinctrl.h>
167981c001SMika Westerberg #include <linux/pinctrl/pinmux.h>
177981c001SMika Westerberg #include <linux/pinctrl/pinconf.h>
187981c001SMika Westerberg #include <linux/pinctrl/pinconf-generic.h>
197981c001SMika Westerberg 
20c538b943SMika Westerberg #include "../core.h"
217981c001SMika Westerberg #include "pinctrl-intel.h"
227981c001SMika Westerberg 
237981c001SMika Westerberg /* Offset from regs */
24e57725eaSMika Westerberg #define REVID				0x000
25e57725eaSMika Westerberg #define REVID_SHIFT			16
26e57725eaSMika Westerberg #define REVID_MASK			GENMASK(31, 16)
27e57725eaSMika Westerberg 
287981c001SMika Westerberg #define PADBAR				0x00c
297981c001SMika Westerberg #define GPI_IS				0x100
307981c001SMika Westerberg 
317981c001SMika Westerberg #define PADOWN_BITS			4
327981c001SMika Westerberg #define PADOWN_SHIFT(p)			((p) % 8 * PADOWN_BITS)
337981c001SMika Westerberg #define PADOWN_MASK(p)			(0xf << PADOWN_SHIFT(p))
3499a735b3SQipeng Zha #define PADOWN_GPP(p)			((p) / 8)
357981c001SMika Westerberg 
367981c001SMika Westerberg /* Offset from pad_regs */
377981c001SMika Westerberg #define PADCFG0				0x000
387981c001SMika Westerberg #define PADCFG0_RXEVCFG_SHIFT		25
397981c001SMika Westerberg #define PADCFG0_RXEVCFG_MASK		(3 << PADCFG0_RXEVCFG_SHIFT)
407981c001SMika Westerberg #define PADCFG0_RXEVCFG_LEVEL		0
417981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE		1
427981c001SMika Westerberg #define PADCFG0_RXEVCFG_DISABLED	2
437981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE_BOTH	3
44e57725eaSMika Westerberg #define PADCFG0_PREGFRXSEL		BIT(24)
457981c001SMika Westerberg #define PADCFG0_RXINV			BIT(23)
467981c001SMika Westerberg #define PADCFG0_GPIROUTIOXAPIC		BIT(20)
477981c001SMika Westerberg #define PADCFG0_GPIROUTSCI		BIT(19)
487981c001SMika Westerberg #define PADCFG0_GPIROUTSMI		BIT(18)
497981c001SMika Westerberg #define PADCFG0_GPIROUTNMI		BIT(17)
507981c001SMika Westerberg #define PADCFG0_PMODE_SHIFT		10
517981c001SMika Westerberg #define PADCFG0_PMODE_MASK		(0xf << PADCFG0_PMODE_SHIFT)
527981c001SMika Westerberg #define PADCFG0_GPIORXDIS		BIT(9)
537981c001SMika Westerberg #define PADCFG0_GPIOTXDIS		BIT(8)
547981c001SMika Westerberg #define PADCFG0_GPIORXSTATE		BIT(1)
557981c001SMika Westerberg #define PADCFG0_GPIOTXSTATE		BIT(0)
567981c001SMika Westerberg 
577981c001SMika Westerberg #define PADCFG1				0x004
587981c001SMika Westerberg #define PADCFG1_TERM_UP			BIT(13)
597981c001SMika Westerberg #define PADCFG1_TERM_SHIFT		10
607981c001SMika Westerberg #define PADCFG1_TERM_MASK		(7 << PADCFG1_TERM_SHIFT)
617981c001SMika Westerberg #define PADCFG1_TERM_20K		4
627981c001SMika Westerberg #define PADCFG1_TERM_2K			3
637981c001SMika Westerberg #define PADCFG1_TERM_5K			2
647981c001SMika Westerberg #define PADCFG1_TERM_1K			1
657981c001SMika Westerberg 
66e57725eaSMika Westerberg #define PADCFG2				0x008
67e57725eaSMika Westerberg #define PADCFG2_DEBEN			BIT(0)
68e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_SHIFT		1
69e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_MASK		GENMASK(4, 1)
70e57725eaSMika Westerberg 
71e57725eaSMika Westerberg #define DEBOUNCE_PERIOD			31250 /* ns */
72e57725eaSMika Westerberg 
737981c001SMika Westerberg struct intel_pad_context {
747981c001SMika Westerberg 	u32 padcfg0;
757981c001SMika Westerberg 	u32 padcfg1;
76e57725eaSMika Westerberg 	u32 padcfg2;
777981c001SMika Westerberg };
787981c001SMika Westerberg 
797981c001SMika Westerberg struct intel_community_context {
807981c001SMika Westerberg 	u32 *intmask;
817981c001SMika Westerberg };
827981c001SMika Westerberg 
837981c001SMika Westerberg struct intel_pinctrl_context {
847981c001SMika Westerberg 	struct intel_pad_context *pads;
857981c001SMika Westerberg 	struct intel_community_context *communities;
867981c001SMika Westerberg };
877981c001SMika Westerberg 
887981c001SMika Westerberg /**
897981c001SMika Westerberg  * struct intel_pinctrl - Intel pinctrl private structure
907981c001SMika Westerberg  * @dev: Pointer to the device structure
917981c001SMika Westerberg  * @lock: Lock to serialize register access
927981c001SMika Westerberg  * @pctldesc: Pin controller description
937981c001SMika Westerberg  * @pctldev: Pointer to the pin controller device
947981c001SMika Westerberg  * @chip: GPIO chip in this pin controller
957981c001SMika Westerberg  * @soc: SoC/PCH specific pin configuration data
967981c001SMika Westerberg  * @communities: All communities in this pin controller
977981c001SMika Westerberg  * @ncommunities: Number of communities in this pin controller
987981c001SMika Westerberg  * @context: Configuration saved over system sleep
9901dabe91SNilesh Bacchewar  * @irq: pinctrl/GPIO chip irq number
1007981c001SMika Westerberg  */
1017981c001SMika Westerberg struct intel_pinctrl {
1027981c001SMika Westerberg 	struct device *dev;
10327d9098cSMika Westerberg 	raw_spinlock_t lock;
1047981c001SMika Westerberg 	struct pinctrl_desc pctldesc;
1057981c001SMika Westerberg 	struct pinctrl_dev *pctldev;
1067981c001SMika Westerberg 	struct gpio_chip chip;
1077981c001SMika Westerberg 	const struct intel_pinctrl_soc_data *soc;
1087981c001SMika Westerberg 	struct intel_community *communities;
1097981c001SMika Westerberg 	size_t ncommunities;
1107981c001SMika Westerberg 	struct intel_pinctrl_context context;
11101dabe91SNilesh Bacchewar 	int irq;
1127981c001SMika Westerberg };
1137981c001SMika Westerberg 
1147981c001SMika Westerberg #define pin_to_padno(c, p)	((p) - (c)->pin_base)
115919eb475SMika Westerberg #define padgroup_offset(g, p)	((p) - (g)->base)
1167981c001SMika Westerberg 
1177981c001SMika Westerberg static struct intel_community *intel_get_community(struct intel_pinctrl *pctrl,
1187981c001SMika Westerberg 						   unsigned pin)
1197981c001SMika Westerberg {
1207981c001SMika Westerberg 	struct intel_community *community;
1217981c001SMika Westerberg 	int i;
1227981c001SMika Westerberg 
1237981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
1247981c001SMika Westerberg 		community = &pctrl->communities[i];
1257981c001SMika Westerberg 		if (pin >= community->pin_base &&
1267981c001SMika Westerberg 		    pin < community->pin_base + community->npins)
1277981c001SMika Westerberg 			return community;
1287981c001SMika Westerberg 	}
1297981c001SMika Westerberg 
1307981c001SMika Westerberg 	dev_warn(pctrl->dev, "failed to find community for pin %u\n", pin);
1317981c001SMika Westerberg 	return NULL;
1327981c001SMika Westerberg }
1337981c001SMika Westerberg 
134919eb475SMika Westerberg static const struct intel_padgroup *
135919eb475SMika Westerberg intel_community_get_padgroup(const struct intel_community *community,
136919eb475SMika Westerberg 			     unsigned pin)
137919eb475SMika Westerberg {
138919eb475SMika Westerberg 	int i;
139919eb475SMika Westerberg 
140919eb475SMika Westerberg 	for (i = 0; i < community->ngpps; i++) {
141919eb475SMika Westerberg 		const struct intel_padgroup *padgrp = &community->gpps[i];
142919eb475SMika Westerberg 
143919eb475SMika Westerberg 		if (pin >= padgrp->base && pin < padgrp->base + padgrp->size)
144919eb475SMika Westerberg 			return padgrp;
145919eb475SMika Westerberg 	}
146919eb475SMika Westerberg 
147919eb475SMika Westerberg 	return NULL;
148919eb475SMika Westerberg }
149919eb475SMika Westerberg 
1507981c001SMika Westerberg static void __iomem *intel_get_padcfg(struct intel_pinctrl *pctrl, unsigned pin,
1517981c001SMika Westerberg 				      unsigned reg)
1527981c001SMika Westerberg {
1537981c001SMika Westerberg 	const struct intel_community *community;
1547981c001SMika Westerberg 	unsigned padno;
155e57725eaSMika Westerberg 	size_t nregs;
1567981c001SMika Westerberg 
1577981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
1587981c001SMika Westerberg 	if (!community)
1597981c001SMika Westerberg 		return NULL;
1607981c001SMika Westerberg 
1617981c001SMika Westerberg 	padno = pin_to_padno(community, pin);
162e57725eaSMika Westerberg 	nregs = (community->features & PINCTRL_FEATURE_DEBOUNCE) ? 4 : 2;
163e57725eaSMika Westerberg 
164e57725eaSMika Westerberg 	if (reg == PADCFG2 && !(community->features & PINCTRL_FEATURE_DEBOUNCE))
165e57725eaSMika Westerberg 		return NULL;
166e57725eaSMika Westerberg 
167e57725eaSMika Westerberg 	return community->pad_regs + reg + padno * nregs * 4;
1687981c001SMika Westerberg }
1697981c001SMika Westerberg 
1707981c001SMika Westerberg static bool intel_pad_owned_by_host(struct intel_pinctrl *pctrl, unsigned pin)
1717981c001SMika Westerberg {
1727981c001SMika Westerberg 	const struct intel_community *community;
173919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
174919eb475SMika Westerberg 	unsigned gpp, offset, gpp_offset;
1757981c001SMika Westerberg 	void __iomem *padown;
1767981c001SMika Westerberg 
1777981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
1787981c001SMika Westerberg 	if (!community)
1797981c001SMika Westerberg 		return false;
1807981c001SMika Westerberg 	if (!community->padown_offset)
1817981c001SMika Westerberg 		return true;
1827981c001SMika Westerberg 
183919eb475SMika Westerberg 	padgrp = intel_community_get_padgroup(community, pin);
184919eb475SMika Westerberg 	if (!padgrp)
185919eb475SMika Westerberg 		return false;
186919eb475SMika Westerberg 
187919eb475SMika Westerberg 	gpp_offset = padgroup_offset(padgrp, pin);
188919eb475SMika Westerberg 	gpp = PADOWN_GPP(gpp_offset);
189919eb475SMika Westerberg 	offset = community->padown_offset + padgrp->padown_num * 4 + gpp * 4;
1907981c001SMika Westerberg 	padown = community->regs + offset;
1917981c001SMika Westerberg 
192919eb475SMika Westerberg 	return !(readl(padown) & PADOWN_MASK(gpp_offset));
1937981c001SMika Westerberg }
1947981c001SMika Westerberg 
1954341e8a5SMika Westerberg static bool intel_pad_acpi_mode(struct intel_pinctrl *pctrl, unsigned pin)
1967981c001SMika Westerberg {
1977981c001SMika Westerberg 	const struct intel_community *community;
198919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
199919eb475SMika Westerberg 	unsigned offset, gpp_offset;
2007981c001SMika Westerberg 	void __iomem *hostown;
2017981c001SMika Westerberg 
2027981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
2037981c001SMika Westerberg 	if (!community)
2047981c001SMika Westerberg 		return true;
2057981c001SMika Westerberg 	if (!community->hostown_offset)
2067981c001SMika Westerberg 		return false;
2077981c001SMika Westerberg 
208919eb475SMika Westerberg 	padgrp = intel_community_get_padgroup(community, pin);
209919eb475SMika Westerberg 	if (!padgrp)
210919eb475SMika Westerberg 		return true;
211919eb475SMika Westerberg 
212919eb475SMika Westerberg 	gpp_offset = padgroup_offset(padgrp, pin);
213919eb475SMika Westerberg 	offset = community->hostown_offset + padgrp->reg_num * 4;
2147981c001SMika Westerberg 	hostown = community->regs + offset;
2157981c001SMika Westerberg 
216919eb475SMika Westerberg 	return !(readl(hostown) & BIT(gpp_offset));
2177981c001SMika Westerberg }
2187981c001SMika Westerberg 
2197981c001SMika Westerberg static bool intel_pad_locked(struct intel_pinctrl *pctrl, unsigned pin)
2207981c001SMika Westerberg {
2217981c001SMika Westerberg 	struct intel_community *community;
222919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
223919eb475SMika Westerberg 	unsigned offset, gpp_offset;
2247981c001SMika Westerberg 	u32 value;
2257981c001SMika Westerberg 
2267981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
2277981c001SMika Westerberg 	if (!community)
2287981c001SMika Westerberg 		return true;
2297981c001SMika Westerberg 	if (!community->padcfglock_offset)
2307981c001SMika Westerberg 		return false;
2317981c001SMika Westerberg 
232919eb475SMika Westerberg 	padgrp = intel_community_get_padgroup(community, pin);
233919eb475SMika Westerberg 	if (!padgrp)
234919eb475SMika Westerberg 		return true;
235919eb475SMika Westerberg 
236919eb475SMika Westerberg 	gpp_offset = padgroup_offset(padgrp, pin);
2377981c001SMika Westerberg 
2387981c001SMika Westerberg 	/*
2397981c001SMika Westerberg 	 * If PADCFGLOCK and PADCFGLOCKTX bits are both clear for this pad,
2407981c001SMika Westerberg 	 * the pad is considered unlocked. Any other case means that it is
2417981c001SMika Westerberg 	 * either fully or partially locked and we don't touch it.
2427981c001SMika Westerberg 	 */
243919eb475SMika Westerberg 	offset = community->padcfglock_offset + padgrp->reg_num * 8;
2447981c001SMika Westerberg 	value = readl(community->regs + offset);
245919eb475SMika Westerberg 	if (value & BIT(gpp_offset))
2467981c001SMika Westerberg 		return true;
2477981c001SMika Westerberg 
248919eb475SMika Westerberg 	offset = community->padcfglock_offset + 4 + padgrp->reg_num * 8;
2497981c001SMika Westerberg 	value = readl(community->regs + offset);
250919eb475SMika Westerberg 	if (value & BIT(gpp_offset))
2517981c001SMika Westerberg 		return true;
2527981c001SMika Westerberg 
2537981c001SMika Westerberg 	return false;
2547981c001SMika Westerberg }
2557981c001SMika Westerberg 
2567981c001SMika Westerberg static bool intel_pad_usable(struct intel_pinctrl *pctrl, unsigned pin)
2577981c001SMika Westerberg {
2587981c001SMika Westerberg 	return intel_pad_owned_by_host(pctrl, pin) &&
2597981c001SMika Westerberg 		!intel_pad_locked(pctrl, pin);
2607981c001SMika Westerberg }
2617981c001SMika Westerberg 
2627981c001SMika Westerberg static int intel_get_groups_count(struct pinctrl_dev *pctldev)
2637981c001SMika Westerberg {
2647981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
2657981c001SMika Westerberg 
2667981c001SMika Westerberg 	return pctrl->soc->ngroups;
2677981c001SMika Westerberg }
2687981c001SMika Westerberg 
2697981c001SMika Westerberg static const char *intel_get_group_name(struct pinctrl_dev *pctldev,
2707981c001SMika Westerberg 				      unsigned group)
2717981c001SMika Westerberg {
2727981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
2737981c001SMika Westerberg 
2747981c001SMika Westerberg 	return pctrl->soc->groups[group].name;
2757981c001SMika Westerberg }
2767981c001SMika Westerberg 
2777981c001SMika Westerberg static int intel_get_group_pins(struct pinctrl_dev *pctldev, unsigned group,
2787981c001SMika Westerberg 			      const unsigned **pins, unsigned *npins)
2797981c001SMika Westerberg {
2807981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
2817981c001SMika Westerberg 
2827981c001SMika Westerberg 	*pins = pctrl->soc->groups[group].pins;
2837981c001SMika Westerberg 	*npins = pctrl->soc->groups[group].npins;
2847981c001SMika Westerberg 	return 0;
2857981c001SMika Westerberg }
2867981c001SMika Westerberg 
2877981c001SMika Westerberg static void intel_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
2887981c001SMika Westerberg 			       unsigned pin)
2897981c001SMika Westerberg {
2907981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
291e57725eaSMika Westerberg 	void __iomem *padcfg;
2927981c001SMika Westerberg 	u32 cfg0, cfg1, mode;
2937981c001SMika Westerberg 	bool locked, acpi;
2947981c001SMika Westerberg 
2957981c001SMika Westerberg 	if (!intel_pad_owned_by_host(pctrl, pin)) {
2967981c001SMika Westerberg 		seq_puts(s, "not available");
2977981c001SMika Westerberg 		return;
2987981c001SMika Westerberg 	}
2997981c001SMika Westerberg 
3007981c001SMika Westerberg 	cfg0 = readl(intel_get_padcfg(pctrl, pin, PADCFG0));
3017981c001SMika Westerberg 	cfg1 = readl(intel_get_padcfg(pctrl, pin, PADCFG1));
3027981c001SMika Westerberg 
3037981c001SMika Westerberg 	mode = (cfg0 & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT;
3047981c001SMika Westerberg 	if (!mode)
3057981c001SMika Westerberg 		seq_puts(s, "GPIO ");
3067981c001SMika Westerberg 	else
3077981c001SMika Westerberg 		seq_printf(s, "mode %d ", mode);
3087981c001SMika Westerberg 
3097981c001SMika Westerberg 	seq_printf(s, "0x%08x 0x%08x", cfg0, cfg1);
3107981c001SMika Westerberg 
311e57725eaSMika Westerberg 	/* Dump the additional PADCFG registers if available */
312e57725eaSMika Westerberg 	padcfg = intel_get_padcfg(pctrl, pin, PADCFG2);
313e57725eaSMika Westerberg 	if (padcfg)
314e57725eaSMika Westerberg 		seq_printf(s, " 0x%08x", readl(padcfg));
315e57725eaSMika Westerberg 
3167981c001SMika Westerberg 	locked = intel_pad_locked(pctrl, pin);
3174341e8a5SMika Westerberg 	acpi = intel_pad_acpi_mode(pctrl, pin);
3187981c001SMika Westerberg 
3197981c001SMika Westerberg 	if (locked || acpi) {
3207981c001SMika Westerberg 		seq_puts(s, " [");
3217981c001SMika Westerberg 		if (locked) {
3227981c001SMika Westerberg 			seq_puts(s, "LOCKED");
3237981c001SMika Westerberg 			if (acpi)
3247981c001SMika Westerberg 				seq_puts(s, ", ");
3257981c001SMika Westerberg 		}
3267981c001SMika Westerberg 		if (acpi)
3277981c001SMika Westerberg 			seq_puts(s, "ACPI");
3287981c001SMika Westerberg 		seq_puts(s, "]");
3297981c001SMika Westerberg 	}
3307981c001SMika Westerberg }
3317981c001SMika Westerberg 
3327981c001SMika Westerberg static const struct pinctrl_ops intel_pinctrl_ops = {
3337981c001SMika Westerberg 	.get_groups_count = intel_get_groups_count,
3347981c001SMika Westerberg 	.get_group_name = intel_get_group_name,
3357981c001SMika Westerberg 	.get_group_pins = intel_get_group_pins,
3367981c001SMika Westerberg 	.pin_dbg_show = intel_pin_dbg_show,
3377981c001SMika Westerberg };
3387981c001SMika Westerberg 
3397981c001SMika Westerberg static int intel_get_functions_count(struct pinctrl_dev *pctldev)
3407981c001SMika Westerberg {
3417981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3427981c001SMika Westerberg 
3437981c001SMika Westerberg 	return pctrl->soc->nfunctions;
3447981c001SMika Westerberg }
3457981c001SMika Westerberg 
3467981c001SMika Westerberg static const char *intel_get_function_name(struct pinctrl_dev *pctldev,
3477981c001SMika Westerberg 					   unsigned function)
3487981c001SMika Westerberg {
3497981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3507981c001SMika Westerberg 
3517981c001SMika Westerberg 	return pctrl->soc->functions[function].name;
3527981c001SMika Westerberg }
3537981c001SMika Westerberg 
3547981c001SMika Westerberg static int intel_get_function_groups(struct pinctrl_dev *pctldev,
3557981c001SMika Westerberg 				     unsigned function,
3567981c001SMika Westerberg 				     const char * const **groups,
3577981c001SMika Westerberg 				     unsigned * const ngroups)
3587981c001SMika Westerberg {
3597981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3607981c001SMika Westerberg 
3617981c001SMika Westerberg 	*groups = pctrl->soc->functions[function].groups;
3627981c001SMika Westerberg 	*ngroups = pctrl->soc->functions[function].ngroups;
3637981c001SMika Westerberg 	return 0;
3647981c001SMika Westerberg }
3657981c001SMika Westerberg 
3667981c001SMika Westerberg static int intel_pinmux_set_mux(struct pinctrl_dev *pctldev, unsigned function,
3677981c001SMika Westerberg 				unsigned group)
3687981c001SMika Westerberg {
3697981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3707981c001SMika Westerberg 	const struct intel_pingroup *grp = &pctrl->soc->groups[group];
3717981c001SMika Westerberg 	unsigned long flags;
3727981c001SMika Westerberg 	int i;
3737981c001SMika Westerberg 
37427d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
3757981c001SMika Westerberg 
3767981c001SMika Westerberg 	/*
3777981c001SMika Westerberg 	 * All pins in the groups needs to be accessible and writable
3787981c001SMika Westerberg 	 * before we can enable the mux for this group.
3797981c001SMika Westerberg 	 */
3807981c001SMika Westerberg 	for (i = 0; i < grp->npins; i++) {
3817981c001SMika Westerberg 		if (!intel_pad_usable(pctrl, grp->pins[i])) {
38227d9098cSMika Westerberg 			raw_spin_unlock_irqrestore(&pctrl->lock, flags);
3837981c001SMika Westerberg 			return -EBUSY;
3847981c001SMika Westerberg 		}
3857981c001SMika Westerberg 	}
3867981c001SMika Westerberg 
3877981c001SMika Westerberg 	/* Now enable the mux setting for each pin in the group */
3887981c001SMika Westerberg 	for (i = 0; i < grp->npins; i++) {
3897981c001SMika Westerberg 		void __iomem *padcfg0;
3907981c001SMika Westerberg 		u32 value;
3917981c001SMika Westerberg 
3927981c001SMika Westerberg 		padcfg0 = intel_get_padcfg(pctrl, grp->pins[i], PADCFG0);
3937981c001SMika Westerberg 		value = readl(padcfg0);
3947981c001SMika Westerberg 
3957981c001SMika Westerberg 		value &= ~PADCFG0_PMODE_MASK;
3961f6b419bSMika Westerberg 
3971f6b419bSMika Westerberg 		if (grp->modes)
3981f6b419bSMika Westerberg 			value |= grp->modes[i] << PADCFG0_PMODE_SHIFT;
3991f6b419bSMika Westerberg 		else
4007981c001SMika Westerberg 			value |= grp->mode << PADCFG0_PMODE_SHIFT;
4017981c001SMika Westerberg 
4027981c001SMika Westerberg 		writel(value, padcfg0);
4037981c001SMika Westerberg 	}
4047981c001SMika Westerberg 
40527d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4067981c001SMika Westerberg 
4077981c001SMika Westerberg 	return 0;
4087981c001SMika Westerberg }
4097981c001SMika Westerberg 
41017fab473SAndy Shevchenko static void __intel_gpio_set_direction(void __iomem *padcfg0, bool input)
41117fab473SAndy Shevchenko {
41217fab473SAndy Shevchenko 	u32 value;
41317fab473SAndy Shevchenko 
41417fab473SAndy Shevchenko 	value = readl(padcfg0);
41517fab473SAndy Shevchenko 	if (input) {
41617fab473SAndy Shevchenko 		value &= ~PADCFG0_GPIORXDIS;
41717fab473SAndy Shevchenko 		value |= PADCFG0_GPIOTXDIS;
41817fab473SAndy Shevchenko 	} else {
41917fab473SAndy Shevchenko 		value &= ~PADCFG0_GPIOTXDIS;
42017fab473SAndy Shevchenko 		value |= PADCFG0_GPIORXDIS;
42117fab473SAndy Shevchenko 	}
42217fab473SAndy Shevchenko 	writel(value, padcfg0);
42317fab473SAndy Shevchenko }
42417fab473SAndy Shevchenko 
425f5a26acfSMika Westerberg static void intel_gpio_set_gpio_mode(void __iomem *padcfg0)
426f5a26acfSMika Westerberg {
427f5a26acfSMika Westerberg 	u32 value;
428f5a26acfSMika Westerberg 
429f5a26acfSMika Westerberg 	/* Put the pad into GPIO mode */
430f5a26acfSMika Westerberg 	value = readl(padcfg0) & ~PADCFG0_PMODE_MASK;
431f5a26acfSMika Westerberg 	/* Disable SCI/SMI/NMI generation */
432f5a26acfSMika Westerberg 	value &= ~(PADCFG0_GPIROUTIOXAPIC | PADCFG0_GPIROUTSCI);
433f5a26acfSMika Westerberg 	value &= ~(PADCFG0_GPIROUTSMI | PADCFG0_GPIROUTNMI);
434f5a26acfSMika Westerberg 	writel(value, padcfg0);
435f5a26acfSMika Westerberg }
436f5a26acfSMika Westerberg 
4377981c001SMika Westerberg static int intel_gpio_request_enable(struct pinctrl_dev *pctldev,
4387981c001SMika Westerberg 				     struct pinctrl_gpio_range *range,
4397981c001SMika Westerberg 				     unsigned pin)
4407981c001SMika Westerberg {
4417981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
4427981c001SMika Westerberg 	void __iomem *padcfg0;
4437981c001SMika Westerberg 	unsigned long flags;
4447981c001SMika Westerberg 
44527d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
4467981c001SMika Westerberg 
4477981c001SMika Westerberg 	if (!intel_pad_usable(pctrl, pin)) {
44827d9098cSMika Westerberg 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4497981c001SMika Westerberg 		return -EBUSY;
4507981c001SMika Westerberg 	}
4517981c001SMika Westerberg 
4527981c001SMika Westerberg 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
453f5a26acfSMika Westerberg 	intel_gpio_set_gpio_mode(padcfg0);
45417fab473SAndy Shevchenko 	/* Disable TX buffer and enable RX (this will be input) */
45517fab473SAndy Shevchenko 	__intel_gpio_set_direction(padcfg0, true);
45617fab473SAndy Shevchenko 
45727d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4587981c001SMika Westerberg 
4597981c001SMika Westerberg 	return 0;
4607981c001SMika Westerberg }
4617981c001SMika Westerberg 
4627981c001SMika Westerberg static int intel_gpio_set_direction(struct pinctrl_dev *pctldev,
4637981c001SMika Westerberg 				    struct pinctrl_gpio_range *range,
4647981c001SMika Westerberg 				    unsigned pin, bool input)
4657981c001SMika Westerberg {
4667981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
4677981c001SMika Westerberg 	void __iomem *padcfg0;
4687981c001SMika Westerberg 	unsigned long flags;
4697981c001SMika Westerberg 
47027d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
4717981c001SMika Westerberg 
4727981c001SMika Westerberg 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
47317fab473SAndy Shevchenko 	__intel_gpio_set_direction(padcfg0, input);
4747981c001SMika Westerberg 
47527d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4767981c001SMika Westerberg 
4777981c001SMika Westerberg 	return 0;
4787981c001SMika Westerberg }
4797981c001SMika Westerberg 
4807981c001SMika Westerberg static const struct pinmux_ops intel_pinmux_ops = {
4817981c001SMika Westerberg 	.get_functions_count = intel_get_functions_count,
4827981c001SMika Westerberg 	.get_function_name = intel_get_function_name,
4837981c001SMika Westerberg 	.get_function_groups = intel_get_function_groups,
4847981c001SMika Westerberg 	.set_mux = intel_pinmux_set_mux,
4857981c001SMika Westerberg 	.gpio_request_enable = intel_gpio_request_enable,
4867981c001SMika Westerberg 	.gpio_set_direction = intel_gpio_set_direction,
4877981c001SMika Westerberg };
4887981c001SMika Westerberg 
4897981c001SMika Westerberg static int intel_config_get(struct pinctrl_dev *pctldev, unsigned pin,
4907981c001SMika Westerberg 			    unsigned long *config)
4917981c001SMika Westerberg {
4927981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
4937981c001SMika Westerberg 	enum pin_config_param param = pinconf_to_config_param(*config);
49404cc058fSMika Westerberg 	const struct intel_community *community;
4957981c001SMika Westerberg 	u32 value, term;
496e57725eaSMika Westerberg 	u32 arg = 0;
4977981c001SMika Westerberg 
4987981c001SMika Westerberg 	if (!intel_pad_owned_by_host(pctrl, pin))
4997981c001SMika Westerberg 		return -ENOTSUPP;
5007981c001SMika Westerberg 
50104cc058fSMika Westerberg 	community = intel_get_community(pctrl, pin);
5027981c001SMika Westerberg 	value = readl(intel_get_padcfg(pctrl, pin, PADCFG1));
5037981c001SMika Westerberg 	term = (value & PADCFG1_TERM_MASK) >> PADCFG1_TERM_SHIFT;
5047981c001SMika Westerberg 
5057981c001SMika Westerberg 	switch (param) {
5067981c001SMika Westerberg 	case PIN_CONFIG_BIAS_DISABLE:
5077981c001SMika Westerberg 		if (term)
5087981c001SMika Westerberg 			return -EINVAL;
5097981c001SMika Westerberg 		break;
5107981c001SMika Westerberg 
5117981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_UP:
5127981c001SMika Westerberg 		if (!term || !(value & PADCFG1_TERM_UP))
5137981c001SMika Westerberg 			return -EINVAL;
5147981c001SMika Westerberg 
5157981c001SMika Westerberg 		switch (term) {
5167981c001SMika Westerberg 		case PADCFG1_TERM_1K:
5177981c001SMika Westerberg 			arg = 1000;
5187981c001SMika Westerberg 			break;
5197981c001SMika Westerberg 		case PADCFG1_TERM_2K:
5207981c001SMika Westerberg 			arg = 2000;
5217981c001SMika Westerberg 			break;
5227981c001SMika Westerberg 		case PADCFG1_TERM_5K:
5237981c001SMika Westerberg 			arg = 5000;
5247981c001SMika Westerberg 			break;
5257981c001SMika Westerberg 		case PADCFG1_TERM_20K:
5267981c001SMika Westerberg 			arg = 20000;
5277981c001SMika Westerberg 			break;
5287981c001SMika Westerberg 		}
5297981c001SMika Westerberg 
5307981c001SMika Westerberg 		break;
5317981c001SMika Westerberg 
5327981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_DOWN:
5337981c001SMika Westerberg 		if (!term || value & PADCFG1_TERM_UP)
5347981c001SMika Westerberg 			return -EINVAL;
5357981c001SMika Westerberg 
5367981c001SMika Westerberg 		switch (term) {
53704cc058fSMika Westerberg 		case PADCFG1_TERM_1K:
53804cc058fSMika Westerberg 			if (!(community->features & PINCTRL_FEATURE_1K_PD))
53904cc058fSMika Westerberg 				return -EINVAL;
54004cc058fSMika Westerberg 			arg = 1000;
54104cc058fSMika Westerberg 			break;
5427981c001SMika Westerberg 		case PADCFG1_TERM_5K:
5437981c001SMika Westerberg 			arg = 5000;
5447981c001SMika Westerberg 			break;
5457981c001SMika Westerberg 		case PADCFG1_TERM_20K:
5467981c001SMika Westerberg 			arg = 20000;
5477981c001SMika Westerberg 			break;
5487981c001SMika Westerberg 		}
5497981c001SMika Westerberg 
5507981c001SMika Westerberg 		break;
5517981c001SMika Westerberg 
552e57725eaSMika Westerberg 	case PIN_CONFIG_INPUT_DEBOUNCE: {
553e57725eaSMika Westerberg 		void __iomem *padcfg2;
554e57725eaSMika Westerberg 		u32 v;
555e57725eaSMika Westerberg 
556e57725eaSMika Westerberg 		padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2);
557e57725eaSMika Westerberg 		if (!padcfg2)
558e57725eaSMika Westerberg 			return -ENOTSUPP;
559e57725eaSMika Westerberg 
560e57725eaSMika Westerberg 		v = readl(padcfg2);
561e57725eaSMika Westerberg 		if (!(v & PADCFG2_DEBEN))
562e57725eaSMika Westerberg 			return -EINVAL;
563e57725eaSMika Westerberg 
564e57725eaSMika Westerberg 		v = (v & PADCFG2_DEBOUNCE_MASK) >> PADCFG2_DEBOUNCE_SHIFT;
565e57725eaSMika Westerberg 		arg = BIT(v) * DEBOUNCE_PERIOD / 1000;
566e57725eaSMika Westerberg 
567e57725eaSMika Westerberg 		break;
568e57725eaSMika Westerberg 	}
569e57725eaSMika Westerberg 
5707981c001SMika Westerberg 	default:
5717981c001SMika Westerberg 		return -ENOTSUPP;
5727981c001SMika Westerberg 	}
5737981c001SMika Westerberg 
5747981c001SMika Westerberg 	*config = pinconf_to_config_packed(param, arg);
5757981c001SMika Westerberg 	return 0;
5767981c001SMika Westerberg }
5777981c001SMika Westerberg 
5787981c001SMika Westerberg static int intel_config_set_pull(struct intel_pinctrl *pctrl, unsigned pin,
5797981c001SMika Westerberg 				 unsigned long config)
5807981c001SMika Westerberg {
5817981c001SMika Westerberg 	unsigned param = pinconf_to_config_param(config);
5827981c001SMika Westerberg 	unsigned arg = pinconf_to_config_argument(config);
58304cc058fSMika Westerberg 	const struct intel_community *community;
5847981c001SMika Westerberg 	void __iomem *padcfg1;
5857981c001SMika Westerberg 	unsigned long flags;
5867981c001SMika Westerberg 	int ret = 0;
5877981c001SMika Westerberg 	u32 value;
5887981c001SMika Westerberg 
58927d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
5907981c001SMika Westerberg 
59104cc058fSMika Westerberg 	community = intel_get_community(pctrl, pin);
5927981c001SMika Westerberg 	padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1);
5937981c001SMika Westerberg 	value = readl(padcfg1);
5947981c001SMika Westerberg 
5957981c001SMika Westerberg 	switch (param) {
5967981c001SMika Westerberg 	case PIN_CONFIG_BIAS_DISABLE:
5977981c001SMika Westerberg 		value &= ~(PADCFG1_TERM_MASK | PADCFG1_TERM_UP);
5987981c001SMika Westerberg 		break;
5997981c001SMika Westerberg 
6007981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_UP:
6017981c001SMika Westerberg 		value &= ~PADCFG1_TERM_MASK;
6027981c001SMika Westerberg 
6037981c001SMika Westerberg 		value |= PADCFG1_TERM_UP;
6047981c001SMika Westerberg 
6057981c001SMika Westerberg 		switch (arg) {
6067981c001SMika Westerberg 		case 20000:
6077981c001SMika Westerberg 			value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT;
6087981c001SMika Westerberg 			break;
6097981c001SMika Westerberg 		case 5000:
6107981c001SMika Westerberg 			value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT;
6117981c001SMika Westerberg 			break;
6127981c001SMika Westerberg 		case 2000:
6137981c001SMika Westerberg 			value |= PADCFG1_TERM_2K << PADCFG1_TERM_SHIFT;
6147981c001SMika Westerberg 			break;
6157981c001SMika Westerberg 		case 1000:
6167981c001SMika Westerberg 			value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT;
6177981c001SMika Westerberg 			break;
6187981c001SMika Westerberg 		default:
6197981c001SMika Westerberg 			ret = -EINVAL;
6207981c001SMika Westerberg 		}
6217981c001SMika Westerberg 
6227981c001SMika Westerberg 		break;
6237981c001SMika Westerberg 
6247981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_DOWN:
6257981c001SMika Westerberg 		value &= ~(PADCFG1_TERM_UP | PADCFG1_TERM_MASK);
6267981c001SMika Westerberg 
6277981c001SMika Westerberg 		switch (arg) {
6287981c001SMika Westerberg 		case 20000:
6297981c001SMika Westerberg 			value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT;
6307981c001SMika Westerberg 			break;
6317981c001SMika Westerberg 		case 5000:
6327981c001SMika Westerberg 			value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT;
6337981c001SMika Westerberg 			break;
63404cc058fSMika Westerberg 		case 1000:
635aa1dd80fSDan Carpenter 			if (!(community->features & PINCTRL_FEATURE_1K_PD)) {
636aa1dd80fSDan Carpenter 				ret = -EINVAL;
637aa1dd80fSDan Carpenter 				break;
638aa1dd80fSDan Carpenter 			}
63904cc058fSMika Westerberg 			value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT;
64004cc058fSMika Westerberg 			break;
6417981c001SMika Westerberg 		default:
6427981c001SMika Westerberg 			ret = -EINVAL;
6437981c001SMika Westerberg 		}
6447981c001SMika Westerberg 
6457981c001SMika Westerberg 		break;
6467981c001SMika Westerberg 	}
6477981c001SMika Westerberg 
6487981c001SMika Westerberg 	if (!ret)
6497981c001SMika Westerberg 		writel(value, padcfg1);
6507981c001SMika Westerberg 
65127d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
6527981c001SMika Westerberg 
6537981c001SMika Westerberg 	return ret;
6547981c001SMika Westerberg }
6557981c001SMika Westerberg 
656e57725eaSMika Westerberg static int intel_config_set_debounce(struct intel_pinctrl *pctrl, unsigned pin,
657e57725eaSMika Westerberg 				     unsigned debounce)
658e57725eaSMika Westerberg {
659e57725eaSMika Westerberg 	void __iomem *padcfg0, *padcfg2;
660e57725eaSMika Westerberg 	unsigned long flags;
661e57725eaSMika Westerberg 	u32 value0, value2;
662e57725eaSMika Westerberg 	int ret = 0;
663e57725eaSMika Westerberg 
664e57725eaSMika Westerberg 	padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2);
665e57725eaSMika Westerberg 	if (!padcfg2)
666e57725eaSMika Westerberg 		return -ENOTSUPP;
667e57725eaSMika Westerberg 
668e57725eaSMika Westerberg 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
669e57725eaSMika Westerberg 
670e57725eaSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
671e57725eaSMika Westerberg 
672e57725eaSMika Westerberg 	value0 = readl(padcfg0);
673e57725eaSMika Westerberg 	value2 = readl(padcfg2);
674e57725eaSMika Westerberg 
675e57725eaSMika Westerberg 	/* Disable glitch filter and debouncer */
676e57725eaSMika Westerberg 	value0 &= ~PADCFG0_PREGFRXSEL;
677e57725eaSMika Westerberg 	value2 &= ~(PADCFG2_DEBEN | PADCFG2_DEBOUNCE_MASK);
678e57725eaSMika Westerberg 
679e57725eaSMika Westerberg 	if (debounce) {
680e57725eaSMika Westerberg 		unsigned long v;
681e57725eaSMika Westerberg 
682e57725eaSMika Westerberg 		v = order_base_2(debounce * 1000 / DEBOUNCE_PERIOD);
683e57725eaSMika Westerberg 		if (v < 3 || v > 15) {
684e57725eaSMika Westerberg 			ret = -EINVAL;
685e57725eaSMika Westerberg 			goto exit_unlock;
686e57725eaSMika Westerberg 		} else {
687e57725eaSMika Westerberg 			/* Enable glitch filter and debouncer */
688e57725eaSMika Westerberg 			value0 |= PADCFG0_PREGFRXSEL;
689e57725eaSMika Westerberg 			value2 |= v << PADCFG2_DEBOUNCE_SHIFT;
690e57725eaSMika Westerberg 			value2 |= PADCFG2_DEBEN;
691e57725eaSMika Westerberg 		}
692e57725eaSMika Westerberg 	}
693e57725eaSMika Westerberg 
694e57725eaSMika Westerberg 	writel(value0, padcfg0);
695e57725eaSMika Westerberg 	writel(value2, padcfg2);
696e57725eaSMika Westerberg 
697e57725eaSMika Westerberg exit_unlock:
698e57725eaSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
699e57725eaSMika Westerberg 
700e57725eaSMika Westerberg 	return ret;
701e57725eaSMika Westerberg }
702e57725eaSMika Westerberg 
7037981c001SMika Westerberg static int intel_config_set(struct pinctrl_dev *pctldev, unsigned pin,
7047981c001SMika Westerberg 			  unsigned long *configs, unsigned nconfigs)
7057981c001SMika Westerberg {
7067981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
7077981c001SMika Westerberg 	int i, ret;
7087981c001SMika Westerberg 
7097981c001SMika Westerberg 	if (!intel_pad_usable(pctrl, pin))
7107981c001SMika Westerberg 		return -ENOTSUPP;
7117981c001SMika Westerberg 
7127981c001SMika Westerberg 	for (i = 0; i < nconfigs; i++) {
7137981c001SMika Westerberg 		switch (pinconf_to_config_param(configs[i])) {
7147981c001SMika Westerberg 		case PIN_CONFIG_BIAS_DISABLE:
7157981c001SMika Westerberg 		case PIN_CONFIG_BIAS_PULL_UP:
7167981c001SMika Westerberg 		case PIN_CONFIG_BIAS_PULL_DOWN:
7177981c001SMika Westerberg 			ret = intel_config_set_pull(pctrl, pin, configs[i]);
7187981c001SMika Westerberg 			if (ret)
7197981c001SMika Westerberg 				return ret;
7207981c001SMika Westerberg 			break;
7217981c001SMika Westerberg 
722e57725eaSMika Westerberg 		case PIN_CONFIG_INPUT_DEBOUNCE:
723e57725eaSMika Westerberg 			ret = intel_config_set_debounce(pctrl, pin,
724e57725eaSMika Westerberg 				pinconf_to_config_argument(configs[i]));
725e57725eaSMika Westerberg 			if (ret)
726e57725eaSMika Westerberg 				return ret;
727e57725eaSMika Westerberg 			break;
728e57725eaSMika Westerberg 
7297981c001SMika Westerberg 		default:
7307981c001SMika Westerberg 			return -ENOTSUPP;
7317981c001SMika Westerberg 		}
7327981c001SMika Westerberg 	}
7337981c001SMika Westerberg 
7347981c001SMika Westerberg 	return 0;
7357981c001SMika Westerberg }
7367981c001SMika Westerberg 
7377981c001SMika Westerberg static const struct pinconf_ops intel_pinconf_ops = {
7387981c001SMika Westerberg 	.is_generic = true,
7397981c001SMika Westerberg 	.pin_config_get = intel_config_get,
7407981c001SMika Westerberg 	.pin_config_set = intel_config_set,
7417981c001SMika Westerberg };
7427981c001SMika Westerberg 
7437981c001SMika Westerberg static const struct pinctrl_desc intel_pinctrl_desc = {
7447981c001SMika Westerberg 	.pctlops = &intel_pinctrl_ops,
7457981c001SMika Westerberg 	.pmxops = &intel_pinmux_ops,
7467981c001SMika Westerberg 	.confops = &intel_pinconf_ops,
7477981c001SMika Westerberg 	.owner = THIS_MODULE,
7487981c001SMika Westerberg };
7497981c001SMika Westerberg 
7507981c001SMika Westerberg static int intel_gpio_get(struct gpio_chip *chip, unsigned offset)
7517981c001SMika Westerberg {
752acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
7537981c001SMika Westerberg 	void __iomem *reg;
754d68b42e3SAndy Shevchenko 	u32 padcfg0;
7557981c001SMika Westerberg 
7567981c001SMika Westerberg 	reg = intel_get_padcfg(pctrl, offset, PADCFG0);
7577981c001SMika Westerberg 	if (!reg)
7587981c001SMika Westerberg 		return -EINVAL;
7597981c001SMika Westerberg 
760d68b42e3SAndy Shevchenko 	padcfg0 = readl(reg);
761d68b42e3SAndy Shevchenko 	if (!(padcfg0 & PADCFG0_GPIOTXDIS))
762d68b42e3SAndy Shevchenko 		return !!(padcfg0 & PADCFG0_GPIOTXSTATE);
763d68b42e3SAndy Shevchenko 
764d68b42e3SAndy Shevchenko 	return !!(padcfg0 & PADCFG0_GPIORXSTATE);
7657981c001SMika Westerberg }
7667981c001SMika Westerberg 
7677981c001SMika Westerberg static void intel_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
7687981c001SMika Westerberg {
769acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
77085461377SAndy Shevchenko 	unsigned long flags;
7717981c001SMika Westerberg 	void __iomem *reg;
77285461377SAndy Shevchenko 	u32 padcfg0;
7737981c001SMika Westerberg 
7747981c001SMika Westerberg 	reg = intel_get_padcfg(pctrl, offset, PADCFG0);
77585461377SAndy Shevchenko 	if (!reg)
77685461377SAndy Shevchenko 		return;
7777981c001SMika Westerberg 
77827d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
7797981c001SMika Westerberg 	padcfg0 = readl(reg);
7807981c001SMika Westerberg 	if (value)
7817981c001SMika Westerberg 		padcfg0 |= PADCFG0_GPIOTXSTATE;
7827981c001SMika Westerberg 	else
7837981c001SMika Westerberg 		padcfg0 &= ~PADCFG0_GPIOTXSTATE;
7847981c001SMika Westerberg 	writel(padcfg0, reg);
78527d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
7867981c001SMika Westerberg }
7877981c001SMika Westerberg 
78867e6d3e8SJavier Arteaga static int intel_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
78967e6d3e8SJavier Arteaga {
79067e6d3e8SJavier Arteaga 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
79167e6d3e8SJavier Arteaga 	void __iomem *reg;
79267e6d3e8SJavier Arteaga 	u32 padcfg0;
79367e6d3e8SJavier Arteaga 
79467e6d3e8SJavier Arteaga 	reg = intel_get_padcfg(pctrl, offset, PADCFG0);
79567e6d3e8SJavier Arteaga 	if (!reg)
79667e6d3e8SJavier Arteaga 		return -EINVAL;
79767e6d3e8SJavier Arteaga 
79867e6d3e8SJavier Arteaga 	padcfg0 = readl(reg);
79967e6d3e8SJavier Arteaga 
80067e6d3e8SJavier Arteaga 	if (padcfg0 & PADCFG0_PMODE_MASK)
80167e6d3e8SJavier Arteaga 		return -EINVAL;
80267e6d3e8SJavier Arteaga 
80367e6d3e8SJavier Arteaga 	return !!(padcfg0 & PADCFG0_GPIOTXDIS);
80467e6d3e8SJavier Arteaga }
80567e6d3e8SJavier Arteaga 
8067981c001SMika Westerberg static int intel_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
8077981c001SMika Westerberg {
8087981c001SMika Westerberg 	return pinctrl_gpio_direction_input(chip->base + offset);
8097981c001SMika Westerberg }
8107981c001SMika Westerberg 
8117981c001SMika Westerberg static int intel_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
8127981c001SMika Westerberg 				       int value)
8137981c001SMika Westerberg {
8147981c001SMika Westerberg 	intel_gpio_set(chip, offset, value);
8157981c001SMika Westerberg 	return pinctrl_gpio_direction_output(chip->base + offset);
8167981c001SMika Westerberg }
8177981c001SMika Westerberg 
8187981c001SMika Westerberg static const struct gpio_chip intel_gpio_chip = {
8197981c001SMika Westerberg 	.owner = THIS_MODULE,
82098c85d58SJonas Gorski 	.request = gpiochip_generic_request,
82198c85d58SJonas Gorski 	.free = gpiochip_generic_free,
82267e6d3e8SJavier Arteaga 	.get_direction = intel_gpio_get_direction,
8237981c001SMika Westerberg 	.direction_input = intel_gpio_direction_input,
8247981c001SMika Westerberg 	.direction_output = intel_gpio_direction_output,
8257981c001SMika Westerberg 	.get = intel_gpio_get,
8267981c001SMika Westerberg 	.set = intel_gpio_set,
827e57725eaSMika Westerberg 	.set_config = gpiochip_generic_config,
8287981c001SMika Westerberg };
8297981c001SMika Westerberg 
830a60eac32SMika Westerberg /**
831a60eac32SMika Westerberg  * intel_gpio_to_pin() - Translate from GPIO offset to pin number
832a60eac32SMika Westerberg  * @pctrl: Pinctrl structure
833a60eac32SMika Westerberg  * @offset: GPIO offset from gpiolib
834a60eac32SMika Westerberg  * @commmunity: Community is filled here if not %NULL
835a60eac32SMika Westerberg  * @padgrp: Pad group is filled here if not %NULL
836a60eac32SMika Westerberg  *
837a60eac32SMika Westerberg  * When coming through gpiolib irqchip, the GPIO offset is not
838a60eac32SMika Westerberg  * automatically translated to pinctrl pin number. This function can be
839a60eac32SMika Westerberg  * used to find out the corresponding pinctrl pin.
840a60eac32SMika Westerberg  */
841a60eac32SMika Westerberg static int intel_gpio_to_pin(struct intel_pinctrl *pctrl, unsigned offset,
842a60eac32SMika Westerberg 			     const struct intel_community **community,
843a60eac32SMika Westerberg 			     const struct intel_padgroup **padgrp)
844a60eac32SMika Westerberg {
845a60eac32SMika Westerberg 	int i;
846a60eac32SMika Westerberg 
847a60eac32SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
848a60eac32SMika Westerberg 		const struct intel_community *comm = &pctrl->communities[i];
849a60eac32SMika Westerberg 		int j;
850a60eac32SMika Westerberg 
851a60eac32SMika Westerberg 		for (j = 0; j < comm->ngpps; j++) {
852a60eac32SMika Westerberg 			const struct intel_padgroup *pgrp = &comm->gpps[j];
853a60eac32SMika Westerberg 
854a60eac32SMika Westerberg 			if (pgrp->gpio_base < 0)
855a60eac32SMika Westerberg 				continue;
856a60eac32SMika Westerberg 
857a60eac32SMika Westerberg 			if (offset >= pgrp->gpio_base &&
858a60eac32SMika Westerberg 			    offset < pgrp->gpio_base + pgrp->size) {
859a60eac32SMika Westerberg 				int pin;
860a60eac32SMika Westerberg 
861a60eac32SMika Westerberg 				pin = pgrp->base + offset - pgrp->gpio_base;
862a60eac32SMika Westerberg 				if (community)
863a60eac32SMika Westerberg 					*community = comm;
864a60eac32SMika Westerberg 				if (padgrp)
865a60eac32SMika Westerberg 					*padgrp = pgrp;
866a60eac32SMika Westerberg 
867a60eac32SMika Westerberg 				return pin;
868a60eac32SMika Westerberg 			}
869a60eac32SMika Westerberg 		}
870a60eac32SMika Westerberg 	}
871a60eac32SMika Westerberg 
872a60eac32SMika Westerberg 	return -EINVAL;
873a60eac32SMika Westerberg }
874a60eac32SMika Westerberg 
875*55aedef5SAndy Shevchenko static int intel_gpio_irq_reqres(struct irq_data *d)
876*55aedef5SAndy Shevchenko {
877*55aedef5SAndy Shevchenko 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
878*55aedef5SAndy Shevchenko 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
879*55aedef5SAndy Shevchenko 	int pin;
880*55aedef5SAndy Shevchenko 
881*55aedef5SAndy Shevchenko 	pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL);
882*55aedef5SAndy Shevchenko 	if (pin >= 0) {
883*55aedef5SAndy Shevchenko 		if (gpiochip_lock_as_irq(gc, pin)) {
884*55aedef5SAndy Shevchenko 			dev_err(pctrl->dev, "unable to lock HW IRQ %d for IRQ\n",
885*55aedef5SAndy Shevchenko 				pin);
886*55aedef5SAndy Shevchenko 			return -EINVAL;
887*55aedef5SAndy Shevchenko 		}
888*55aedef5SAndy Shevchenko 	}
889*55aedef5SAndy Shevchenko 	return 0;
890*55aedef5SAndy Shevchenko }
891*55aedef5SAndy Shevchenko 
892*55aedef5SAndy Shevchenko static void intel_gpio_irq_relres(struct irq_data *d)
893*55aedef5SAndy Shevchenko {
894*55aedef5SAndy Shevchenko 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
895*55aedef5SAndy Shevchenko 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
896*55aedef5SAndy Shevchenko 	int pin;
897*55aedef5SAndy Shevchenko 
898*55aedef5SAndy Shevchenko 	pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL);
899*55aedef5SAndy Shevchenko 	if (pin >= 0)
900*55aedef5SAndy Shevchenko 		gpiochip_unlock_as_irq(gc, pin);
901*55aedef5SAndy Shevchenko }
902*55aedef5SAndy Shevchenko 
9037981c001SMika Westerberg static void intel_gpio_irq_ack(struct irq_data *d)
9047981c001SMika Westerberg {
9057981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
906acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
9077981c001SMika Westerberg 	const struct intel_community *community;
908919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
909a60eac32SMika Westerberg 	int pin;
9107981c001SMika Westerberg 
911a60eac32SMika Westerberg 	pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp);
912a60eac32SMika Westerberg 	if (pin >= 0) {
913a60eac32SMika Westerberg 		unsigned gpp, gpp_offset, is_offset;
914919eb475SMika Westerberg 
915919eb475SMika Westerberg 		gpp = padgrp->reg_num;
916919eb475SMika Westerberg 		gpp_offset = padgroup_offset(padgrp, pin);
917cf769bd8SMika Westerberg 		is_offset = community->is_offset + gpp * 4;
918919eb475SMika Westerberg 
919919eb475SMika Westerberg 		raw_spin_lock(&pctrl->lock);
920cf769bd8SMika Westerberg 		writel(BIT(gpp_offset), community->regs + is_offset);
92127d9098cSMika Westerberg 		raw_spin_unlock(&pctrl->lock);
9227981c001SMika Westerberg 	}
923919eb475SMika Westerberg }
9247981c001SMika Westerberg 
925a939bb57SQi Zheng static void intel_gpio_irq_enable(struct irq_data *d)
926a939bb57SQi Zheng {
927a939bb57SQi Zheng 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
928a939bb57SQi Zheng 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
929a939bb57SQi Zheng 	const struct intel_community *community;
930919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
931a60eac32SMika Westerberg 	int pin;
932a60eac32SMika Westerberg 
933a60eac32SMika Westerberg 	pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp);
934a60eac32SMika Westerberg 	if (pin >= 0) {
935cf769bd8SMika Westerberg 		unsigned gpp, gpp_offset, is_offset;
936919eb475SMika Westerberg 		unsigned long flags;
937a939bb57SQi Zheng 		u32 value;
938a939bb57SQi Zheng 
939919eb475SMika Westerberg 		gpp = padgrp->reg_num;
940919eb475SMika Westerberg 		gpp_offset = padgroup_offset(padgrp, pin);
941cf769bd8SMika Westerberg 		is_offset = community->is_offset + gpp * 4;
942919eb475SMika Westerberg 
943919eb475SMika Westerberg 		raw_spin_lock_irqsave(&pctrl->lock, flags);
944a939bb57SQi Zheng 		/* Clear interrupt status first to avoid unexpected interrupt */
945cf769bd8SMika Westerberg 		writel(BIT(gpp_offset), community->regs + is_offset);
946a939bb57SQi Zheng 
947a939bb57SQi Zheng 		value = readl(community->regs + community->ie_offset + gpp * 4);
948a939bb57SQi Zheng 		value |= BIT(gpp_offset);
949a939bb57SQi Zheng 		writel(value, community->regs + community->ie_offset + gpp * 4);
95027d9098cSMika Westerberg 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
951a939bb57SQi Zheng 	}
952919eb475SMika Westerberg }
953a939bb57SQi Zheng 
9547981c001SMika Westerberg static void intel_gpio_irq_mask_unmask(struct irq_data *d, bool mask)
9557981c001SMika Westerberg {
9567981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
957acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
9587981c001SMika Westerberg 	const struct intel_community *community;
959919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
960a60eac32SMika Westerberg 	int pin;
961a60eac32SMika Westerberg 
962a60eac32SMika Westerberg 	pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp);
963a60eac32SMika Westerberg 	if (pin >= 0) {
964919eb475SMika Westerberg 		unsigned gpp, gpp_offset;
965919eb475SMika Westerberg 		unsigned long flags;
9667981c001SMika Westerberg 		void __iomem *reg;
9677981c001SMika Westerberg 		u32 value;
9687981c001SMika Westerberg 
969919eb475SMika Westerberg 		gpp = padgrp->reg_num;
970919eb475SMika Westerberg 		gpp_offset = padgroup_offset(padgrp, pin);
971919eb475SMika Westerberg 
9727981c001SMika Westerberg 		reg = community->regs + community->ie_offset + gpp * 4;
973919eb475SMika Westerberg 
974919eb475SMika Westerberg 		raw_spin_lock_irqsave(&pctrl->lock, flags);
9757981c001SMika Westerberg 		value = readl(reg);
9767981c001SMika Westerberg 		if (mask)
9777981c001SMika Westerberg 			value &= ~BIT(gpp_offset);
9787981c001SMika Westerberg 		else
9797981c001SMika Westerberg 			value |= BIT(gpp_offset);
9807981c001SMika Westerberg 		writel(value, reg);
98127d9098cSMika Westerberg 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
9827981c001SMika Westerberg 	}
983919eb475SMika Westerberg }
9847981c001SMika Westerberg 
9857981c001SMika Westerberg static void intel_gpio_irq_mask(struct irq_data *d)
9867981c001SMika Westerberg {
9877981c001SMika Westerberg 	intel_gpio_irq_mask_unmask(d, true);
9887981c001SMika Westerberg }
9897981c001SMika Westerberg 
9907981c001SMika Westerberg static void intel_gpio_irq_unmask(struct irq_data *d)
9917981c001SMika Westerberg {
9927981c001SMika Westerberg 	intel_gpio_irq_mask_unmask(d, false);
9937981c001SMika Westerberg }
9947981c001SMika Westerberg 
9957981c001SMika Westerberg static int intel_gpio_irq_type(struct irq_data *d, unsigned type)
9967981c001SMika Westerberg {
9977981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
998acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
999a60eac32SMika Westerberg 	unsigned pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL);
10007981c001SMika Westerberg 	unsigned long flags;
10017981c001SMika Westerberg 	void __iomem *reg;
10027981c001SMika Westerberg 	u32 value;
10037981c001SMika Westerberg 
10047981c001SMika Westerberg 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
10057981c001SMika Westerberg 	if (!reg)
10067981c001SMika Westerberg 		return -EINVAL;
10077981c001SMika Westerberg 
10084341e8a5SMika Westerberg 	/*
10094341e8a5SMika Westerberg 	 * If the pin is in ACPI mode it is still usable as a GPIO but it
10104341e8a5SMika Westerberg 	 * cannot be used as IRQ because GPI_IS status bit will not be
10114341e8a5SMika Westerberg 	 * updated by the host controller hardware.
10124341e8a5SMika Westerberg 	 */
10134341e8a5SMika Westerberg 	if (intel_pad_acpi_mode(pctrl, pin)) {
10144341e8a5SMika Westerberg 		dev_warn(pctrl->dev, "pin %u cannot be used as IRQ\n", pin);
10154341e8a5SMika Westerberg 		return -EPERM;
10164341e8a5SMika Westerberg 	}
10174341e8a5SMika Westerberg 
101827d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
10197981c001SMika Westerberg 
1020f5a26acfSMika Westerberg 	intel_gpio_set_gpio_mode(reg);
1021f5a26acfSMika Westerberg 
10227981c001SMika Westerberg 	value = readl(reg);
10237981c001SMika Westerberg 
10247981c001SMika Westerberg 	value &= ~(PADCFG0_RXEVCFG_MASK | PADCFG0_RXINV);
10257981c001SMika Westerberg 
10267981c001SMika Westerberg 	if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
10277981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_EDGE_BOTH << PADCFG0_RXEVCFG_SHIFT;
10287981c001SMika Westerberg 	} else if (type & IRQ_TYPE_EDGE_FALLING) {
10297981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT;
10307981c001SMika Westerberg 		value |= PADCFG0_RXINV;
10317981c001SMika Westerberg 	} else if (type & IRQ_TYPE_EDGE_RISING) {
10327981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT;
1033bf380cfaSQipeng Zha 	} else if (type & IRQ_TYPE_LEVEL_MASK) {
1034bf380cfaSQipeng Zha 		if (type & IRQ_TYPE_LEVEL_LOW)
10357981c001SMika Westerberg 			value |= PADCFG0_RXINV;
10367981c001SMika Westerberg 	} else {
10377981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_DISABLED << PADCFG0_RXEVCFG_SHIFT;
10387981c001SMika Westerberg 	}
10397981c001SMika Westerberg 
10407981c001SMika Westerberg 	writel(value, reg);
10417981c001SMika Westerberg 
10427981c001SMika Westerberg 	if (type & IRQ_TYPE_EDGE_BOTH)
1043fc756bcdSThomas Gleixner 		irq_set_handler_locked(d, handle_edge_irq);
10447981c001SMika Westerberg 	else if (type & IRQ_TYPE_LEVEL_MASK)
1045fc756bcdSThomas Gleixner 		irq_set_handler_locked(d, handle_level_irq);
10467981c001SMika Westerberg 
104727d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
10487981c001SMika Westerberg 
10497981c001SMika Westerberg 	return 0;
10507981c001SMika Westerberg }
10517981c001SMika Westerberg 
10527981c001SMika Westerberg static int intel_gpio_irq_wake(struct irq_data *d, unsigned int on)
10537981c001SMika Westerberg {
10547981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1055acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1056a60eac32SMika Westerberg 	unsigned pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL);
10577981c001SMika Westerberg 
10587981c001SMika Westerberg 	if (on)
105901dabe91SNilesh Bacchewar 		enable_irq_wake(pctrl->irq);
10607981c001SMika Westerberg 	else
106101dabe91SNilesh Bacchewar 		disable_irq_wake(pctrl->irq);
10629a520fd9SAndy Shevchenko 
10637981c001SMika Westerberg 	dev_dbg(pctrl->dev, "%sable wake for pin %u\n", on ? "en" : "dis", pin);
10647981c001SMika Westerberg 	return 0;
10657981c001SMika Westerberg }
10667981c001SMika Westerberg 
1067193b40c8SMika Westerberg static irqreturn_t intel_gpio_community_irq_handler(struct intel_pinctrl *pctrl,
10687981c001SMika Westerberg 	const struct intel_community *community)
10697981c001SMika Westerberg {
1070193b40c8SMika Westerberg 	struct gpio_chip *gc = &pctrl->chip;
1071193b40c8SMika Westerberg 	irqreturn_t ret = IRQ_NONE;
10727981c001SMika Westerberg 	int gpp;
10737981c001SMika Westerberg 
10747981c001SMika Westerberg 	for (gpp = 0; gpp < community->ngpps; gpp++) {
1075919eb475SMika Westerberg 		const struct intel_padgroup *padgrp = &community->gpps[gpp];
10767981c001SMika Westerberg 		unsigned long pending, enabled, gpp_offset;
10777981c001SMika Westerberg 
1078cf769bd8SMika Westerberg 		pending = readl(community->regs + community->is_offset +
1079cf769bd8SMika Westerberg 				padgrp->reg_num * 4);
10807981c001SMika Westerberg 		enabled = readl(community->regs + community->ie_offset +
1081919eb475SMika Westerberg 				padgrp->reg_num * 4);
10827981c001SMika Westerberg 
10837981c001SMika Westerberg 		/* Only interrupts that are enabled */
10847981c001SMika Westerberg 		pending &= enabled;
10857981c001SMika Westerberg 
1086919eb475SMika Westerberg 		for_each_set_bit(gpp_offset, &pending, padgrp->size) {
1087a60eac32SMika Westerberg 			unsigned irq;
10887981c001SMika Westerberg 
1089f0fbe7bcSThierry Reding 			irq = irq_find_mapping(gc->irq.domain,
1090a60eac32SMika Westerberg 					       padgrp->gpio_base + gpp_offset);
10917981c001SMika Westerberg 			generic_handle_irq(irq);
1092193b40c8SMika Westerberg 
1093193b40c8SMika Westerberg 			ret |= IRQ_HANDLED;
10947981c001SMika Westerberg 		}
10957981c001SMika Westerberg 	}
10967981c001SMika Westerberg 
1097193b40c8SMika Westerberg 	return ret;
1098193b40c8SMika Westerberg }
1099193b40c8SMika Westerberg 
1100193b40c8SMika Westerberg static irqreturn_t intel_gpio_irq(int irq, void *data)
11017981c001SMika Westerberg {
1102193b40c8SMika Westerberg 	const struct intel_community *community;
1103193b40c8SMika Westerberg 	struct intel_pinctrl *pctrl = data;
1104193b40c8SMika Westerberg 	irqreturn_t ret = IRQ_NONE;
11057981c001SMika Westerberg 	int i;
11067981c001SMika Westerberg 
11077981c001SMika Westerberg 	/* Need to check all communities for pending interrupts */
1108193b40c8SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
1109193b40c8SMika Westerberg 		community = &pctrl->communities[i];
1110193b40c8SMika Westerberg 		ret |= intel_gpio_community_irq_handler(pctrl, community);
1111193b40c8SMika Westerberg 	}
11127981c001SMika Westerberg 
1113193b40c8SMika Westerberg 	return ret;
11147981c001SMika Westerberg }
11157981c001SMika Westerberg 
11167981c001SMika Westerberg static struct irq_chip intel_gpio_irqchip = {
11177981c001SMika Westerberg 	.name = "intel-gpio",
1118*55aedef5SAndy Shevchenko 	.irq_request_resources = intel_gpio_irq_reqres,
1119*55aedef5SAndy Shevchenko 	.irq_release_resources = intel_gpio_irq_relres,
1120a939bb57SQi Zheng 	.irq_enable = intel_gpio_irq_enable,
11217981c001SMika Westerberg 	.irq_ack = intel_gpio_irq_ack,
11227981c001SMika Westerberg 	.irq_mask = intel_gpio_irq_mask,
11237981c001SMika Westerberg 	.irq_unmask = intel_gpio_irq_unmask,
11247981c001SMika Westerberg 	.irq_set_type = intel_gpio_irq_type,
11257981c001SMika Westerberg 	.irq_set_wake = intel_gpio_irq_wake,
11265ff56b01SRushikesh S Kadam 	.flags = IRQCHIP_MASK_ON_SUSPEND,
11277981c001SMika Westerberg };
11287981c001SMika Westerberg 
1129a60eac32SMika Westerberg static int intel_gpio_add_pin_ranges(struct intel_pinctrl *pctrl,
1130a60eac32SMika Westerberg 				     const struct intel_community *community)
1131a60eac32SMika Westerberg {
113233b6cb58SColin Ian King 	int ret = 0, i;
1133a60eac32SMika Westerberg 
1134a60eac32SMika Westerberg 	for (i = 0; i < community->ngpps; i++) {
1135a60eac32SMika Westerberg 		const struct intel_padgroup *gpp = &community->gpps[i];
1136a60eac32SMika Westerberg 
1137a60eac32SMika Westerberg 		if (gpp->gpio_base < 0)
1138a60eac32SMika Westerberg 			continue;
1139a60eac32SMika Westerberg 
1140a60eac32SMika Westerberg 		ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev),
1141a60eac32SMika Westerberg 					     gpp->gpio_base, gpp->base,
1142a60eac32SMika Westerberg 					     gpp->size);
1143a60eac32SMika Westerberg 		if (ret)
1144a60eac32SMika Westerberg 			return ret;
1145a60eac32SMika Westerberg 	}
1146a60eac32SMika Westerberg 
1147a60eac32SMika Westerberg 	return ret;
1148a60eac32SMika Westerberg }
1149a60eac32SMika Westerberg 
1150a60eac32SMika Westerberg static unsigned intel_gpio_ngpio(const struct intel_pinctrl *pctrl)
1151a60eac32SMika Westerberg {
1152a60eac32SMika Westerberg 	const struct intel_community *community;
1153a60eac32SMika Westerberg 	unsigned ngpio = 0;
1154a60eac32SMika Westerberg 	int i, j;
1155a60eac32SMika Westerberg 
1156a60eac32SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
1157a60eac32SMika Westerberg 		community = &pctrl->communities[i];
1158a60eac32SMika Westerberg 		for (j = 0; j < community->ngpps; j++) {
1159a60eac32SMika Westerberg 			const struct intel_padgroup *gpp = &community->gpps[j];
1160a60eac32SMika Westerberg 
1161a60eac32SMika Westerberg 			if (gpp->gpio_base < 0)
1162a60eac32SMika Westerberg 				continue;
1163a60eac32SMika Westerberg 
1164a60eac32SMika Westerberg 			if (gpp->gpio_base + gpp->size > ngpio)
1165a60eac32SMika Westerberg 				ngpio = gpp->gpio_base + gpp->size;
1166a60eac32SMika Westerberg 		}
1167a60eac32SMika Westerberg 	}
1168a60eac32SMika Westerberg 
1169a60eac32SMika Westerberg 	return ngpio;
1170a60eac32SMika Westerberg }
1171a60eac32SMika Westerberg 
11727981c001SMika Westerberg static int intel_gpio_probe(struct intel_pinctrl *pctrl, int irq)
11737981c001SMika Westerberg {
1174a60eac32SMika Westerberg 	int ret, i;
11757981c001SMika Westerberg 
11767981c001SMika Westerberg 	pctrl->chip = intel_gpio_chip;
11777981c001SMika Westerberg 
1178a60eac32SMika Westerberg 	pctrl->chip.ngpio = intel_gpio_ngpio(pctrl);
11797981c001SMika Westerberg 	pctrl->chip.label = dev_name(pctrl->dev);
118058383c78SLinus Walleij 	pctrl->chip.parent = pctrl->dev;
11817981c001SMika Westerberg 	pctrl->chip.base = -1;
118201dabe91SNilesh Bacchewar 	pctrl->irq = irq;
11837981c001SMika Westerberg 
1184f25c3aa9SMika Westerberg 	ret = devm_gpiochip_add_data(pctrl->dev, &pctrl->chip, pctrl);
11857981c001SMika Westerberg 	if (ret) {
11867981c001SMika Westerberg 		dev_err(pctrl->dev, "failed to register gpiochip\n");
11877981c001SMika Westerberg 		return ret;
11887981c001SMika Westerberg 	}
11897981c001SMika Westerberg 
1190a60eac32SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
1191a60eac32SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
1192a60eac32SMika Westerberg 
1193a60eac32SMika Westerberg 		ret = intel_gpio_add_pin_ranges(pctrl, community);
11947981c001SMika Westerberg 		if (ret) {
11957981c001SMika Westerberg 			dev_err(pctrl->dev, "failed to add GPIO pin range\n");
1196f25c3aa9SMika Westerberg 			return ret;
1197193b40c8SMika Westerberg 		}
1198a60eac32SMika Westerberg 	}
1199193b40c8SMika Westerberg 
1200193b40c8SMika Westerberg 	/*
1201193b40c8SMika Westerberg 	 * We need to request the interrupt here (instead of providing chip
1202193b40c8SMika Westerberg 	 * to the irq directly) because on some platforms several GPIO
1203193b40c8SMika Westerberg 	 * controllers share the same interrupt line.
1204193b40c8SMika Westerberg 	 */
12051a7d1cb8SMika Westerberg 	ret = devm_request_irq(pctrl->dev, irq, intel_gpio_irq,
12061a7d1cb8SMika Westerberg 			       IRQF_SHARED | IRQF_NO_THREAD,
1207193b40c8SMika Westerberg 			       dev_name(pctrl->dev), pctrl);
1208193b40c8SMika Westerberg 	if (ret) {
1209193b40c8SMika Westerberg 		dev_err(pctrl->dev, "failed to request interrupt\n");
1210f25c3aa9SMika Westerberg 		return ret;
12117981c001SMika Westerberg 	}
12127981c001SMika Westerberg 
12137981c001SMika Westerberg 	ret = gpiochip_irqchip_add(&pctrl->chip, &intel_gpio_irqchip, 0,
12143ae02c14SAndy Shevchenko 				   handle_bad_irq, IRQ_TYPE_NONE);
12157981c001SMika Westerberg 	if (ret) {
12167981c001SMika Westerberg 		dev_err(pctrl->dev, "failed to add irqchip\n");
1217f25c3aa9SMika Westerberg 		return ret;
12187981c001SMika Westerberg 	}
12197981c001SMika Westerberg 
12207981c001SMika Westerberg 	gpiochip_set_chained_irqchip(&pctrl->chip, &intel_gpio_irqchip, irq,
1221193b40c8SMika Westerberg 				     NULL);
12227981c001SMika Westerberg 	return 0;
12237981c001SMika Westerberg }
12247981c001SMika Westerberg 
1225919eb475SMika Westerberg static int intel_pinctrl_add_padgroups(struct intel_pinctrl *pctrl,
1226919eb475SMika Westerberg 				       struct intel_community *community)
1227919eb475SMika Westerberg {
1228919eb475SMika Westerberg 	struct intel_padgroup *gpps;
1229919eb475SMika Westerberg 	unsigned npins = community->npins;
1230919eb475SMika Westerberg 	unsigned padown_num = 0;
1231919eb475SMika Westerberg 	size_t ngpps, i;
1232919eb475SMika Westerberg 
1233919eb475SMika Westerberg 	if (community->gpps)
1234919eb475SMika Westerberg 		ngpps = community->ngpps;
1235919eb475SMika Westerberg 	else
1236919eb475SMika Westerberg 		ngpps = DIV_ROUND_UP(community->npins, community->gpp_size);
1237919eb475SMika Westerberg 
1238919eb475SMika Westerberg 	gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL);
1239919eb475SMika Westerberg 	if (!gpps)
1240919eb475SMika Westerberg 		return -ENOMEM;
1241919eb475SMika Westerberg 
1242919eb475SMika Westerberg 	for (i = 0; i < ngpps; i++) {
1243919eb475SMika Westerberg 		if (community->gpps) {
1244919eb475SMika Westerberg 			gpps[i] = community->gpps[i];
1245919eb475SMika Westerberg 		} else {
1246919eb475SMika Westerberg 			unsigned gpp_size = community->gpp_size;
1247919eb475SMika Westerberg 
1248919eb475SMika Westerberg 			gpps[i].reg_num = i;
1249919eb475SMika Westerberg 			gpps[i].base = community->pin_base + i * gpp_size;
1250919eb475SMika Westerberg 			gpps[i].size = min(gpp_size, npins);
1251919eb475SMika Westerberg 			npins -= gpps[i].size;
1252919eb475SMika Westerberg 		}
1253919eb475SMika Westerberg 
1254919eb475SMika Westerberg 		if (gpps[i].size > 32)
1255919eb475SMika Westerberg 			return -EINVAL;
1256919eb475SMika Westerberg 
1257a60eac32SMika Westerberg 		if (!gpps[i].gpio_base)
1258a60eac32SMika Westerberg 			gpps[i].gpio_base = gpps[i].base;
1259a60eac32SMika Westerberg 
1260919eb475SMika Westerberg 		gpps[i].padown_num = padown_num;
1261919eb475SMika Westerberg 
1262919eb475SMika Westerberg 		/*
1263919eb475SMika Westerberg 		 * In older hardware the number of padown registers per
1264919eb475SMika Westerberg 		 * group is fixed regardless of the group size.
1265919eb475SMika Westerberg 		 */
1266919eb475SMika Westerberg 		if (community->gpp_num_padown_regs)
1267919eb475SMika Westerberg 			padown_num += community->gpp_num_padown_regs;
1268919eb475SMika Westerberg 		else
1269919eb475SMika Westerberg 			padown_num += DIV_ROUND_UP(gpps[i].size * 4, 32);
1270919eb475SMika Westerberg 	}
1271919eb475SMika Westerberg 
1272919eb475SMika Westerberg 	community->ngpps = ngpps;
1273919eb475SMika Westerberg 	community->gpps = gpps;
1274919eb475SMika Westerberg 
1275919eb475SMika Westerberg 	return 0;
1276919eb475SMika Westerberg }
1277919eb475SMika Westerberg 
12787981c001SMika Westerberg static int intel_pinctrl_pm_init(struct intel_pinctrl *pctrl)
12797981c001SMika Westerberg {
12807981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP
12817981c001SMika Westerberg 	const struct intel_pinctrl_soc_data *soc = pctrl->soc;
12827981c001SMika Westerberg 	struct intel_community_context *communities;
12837981c001SMika Westerberg 	struct intel_pad_context *pads;
12847981c001SMika Westerberg 	int i;
12857981c001SMika Westerberg 
12867981c001SMika Westerberg 	pads = devm_kcalloc(pctrl->dev, soc->npins, sizeof(*pads), GFP_KERNEL);
12877981c001SMika Westerberg 	if (!pads)
12887981c001SMika Westerberg 		return -ENOMEM;
12897981c001SMika Westerberg 
12907981c001SMika Westerberg 	communities = devm_kcalloc(pctrl->dev, pctrl->ncommunities,
12917981c001SMika Westerberg 				   sizeof(*communities), GFP_KERNEL);
12927981c001SMika Westerberg 	if (!communities)
12937981c001SMika Westerberg 		return -ENOMEM;
12947981c001SMika Westerberg 
12957981c001SMika Westerberg 
12967981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
12977981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
12987981c001SMika Westerberg 		u32 *intmask;
12997981c001SMika Westerberg 
13007981c001SMika Westerberg 		intmask = devm_kcalloc(pctrl->dev, community->ngpps,
13017981c001SMika Westerberg 				       sizeof(*intmask), GFP_KERNEL);
13027981c001SMika Westerberg 		if (!intmask)
13037981c001SMika Westerberg 			return -ENOMEM;
13047981c001SMika Westerberg 
13057981c001SMika Westerberg 		communities[i].intmask = intmask;
13067981c001SMika Westerberg 	}
13077981c001SMika Westerberg 
13087981c001SMika Westerberg 	pctrl->context.pads = pads;
13097981c001SMika Westerberg 	pctrl->context.communities = communities;
13107981c001SMika Westerberg #endif
13117981c001SMika Westerberg 
13127981c001SMika Westerberg 	return 0;
13137981c001SMika Westerberg }
13147981c001SMika Westerberg 
13157981c001SMika Westerberg int intel_pinctrl_probe(struct platform_device *pdev,
13167981c001SMika Westerberg 			const struct intel_pinctrl_soc_data *soc_data)
13177981c001SMika Westerberg {
13187981c001SMika Westerberg 	struct intel_pinctrl *pctrl;
13197981c001SMika Westerberg 	int i, ret, irq;
13207981c001SMika Westerberg 
13217981c001SMika Westerberg 	if (!soc_data)
13227981c001SMika Westerberg 		return -EINVAL;
13237981c001SMika Westerberg 
13247981c001SMika Westerberg 	pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL);
13257981c001SMika Westerberg 	if (!pctrl)
13267981c001SMika Westerberg 		return -ENOMEM;
13277981c001SMika Westerberg 
13287981c001SMika Westerberg 	pctrl->dev = &pdev->dev;
13297981c001SMika Westerberg 	pctrl->soc = soc_data;
133027d9098cSMika Westerberg 	raw_spin_lock_init(&pctrl->lock);
13317981c001SMika Westerberg 
13327981c001SMika Westerberg 	/*
13337981c001SMika Westerberg 	 * Make a copy of the communities which we can use to hold pointers
13347981c001SMika Westerberg 	 * to the registers.
13357981c001SMika Westerberg 	 */
13367981c001SMika Westerberg 	pctrl->ncommunities = pctrl->soc->ncommunities;
13377981c001SMika Westerberg 	pctrl->communities = devm_kcalloc(&pdev->dev, pctrl->ncommunities,
13387981c001SMika Westerberg 				  sizeof(*pctrl->communities), GFP_KERNEL);
13397981c001SMika Westerberg 	if (!pctrl->communities)
13407981c001SMika Westerberg 		return -ENOMEM;
13417981c001SMika Westerberg 
13427981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
13437981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
13447981c001SMika Westerberg 		struct resource *res;
13457981c001SMika Westerberg 		void __iomem *regs;
13467981c001SMika Westerberg 		u32 padbar;
13477981c001SMika Westerberg 
13487981c001SMika Westerberg 		*community = pctrl->soc->communities[i];
13497981c001SMika Westerberg 
13507981c001SMika Westerberg 		res = platform_get_resource(pdev, IORESOURCE_MEM,
13517981c001SMika Westerberg 					    community->barno);
13527981c001SMika Westerberg 		regs = devm_ioremap_resource(&pdev->dev, res);
13537981c001SMika Westerberg 		if (IS_ERR(regs))
13547981c001SMika Westerberg 			return PTR_ERR(regs);
13557981c001SMika Westerberg 
1356e57725eaSMika Westerberg 		/*
1357e57725eaSMika Westerberg 		 * Determine community features based on the revision if
1358e57725eaSMika Westerberg 		 * not specified already.
1359e57725eaSMika Westerberg 		 */
1360e57725eaSMika Westerberg 		if (!community->features) {
1361e57725eaSMika Westerberg 			u32 rev;
1362e57725eaSMika Westerberg 
1363e57725eaSMika Westerberg 			rev = (readl(regs + REVID) & REVID_MASK) >> REVID_SHIFT;
136404cc058fSMika Westerberg 			if (rev >= 0x94) {
1365e57725eaSMika Westerberg 				community->features |= PINCTRL_FEATURE_DEBOUNCE;
136604cc058fSMika Westerberg 				community->features |= PINCTRL_FEATURE_1K_PD;
136704cc058fSMika Westerberg 			}
1368e57725eaSMika Westerberg 		}
1369e57725eaSMika Westerberg 
13707981c001SMika Westerberg 		/* Read offset of the pad configuration registers */
13717981c001SMika Westerberg 		padbar = readl(regs + PADBAR);
13727981c001SMika Westerberg 
13737981c001SMika Westerberg 		community->regs = regs;
13747981c001SMika Westerberg 		community->pad_regs = regs + padbar;
1375919eb475SMika Westerberg 
1376cf769bd8SMika Westerberg 		if (!community->is_offset)
1377cf769bd8SMika Westerberg 			community->is_offset = GPI_IS;
1378cf769bd8SMika Westerberg 
1379919eb475SMika Westerberg 		ret = intel_pinctrl_add_padgroups(pctrl, community);
1380919eb475SMika Westerberg 		if (ret)
1381919eb475SMika Westerberg 			return ret;
13827981c001SMika Westerberg 	}
13837981c001SMika Westerberg 
13847981c001SMika Westerberg 	irq = platform_get_irq(pdev, 0);
13857981c001SMika Westerberg 	if (irq < 0) {
13867981c001SMika Westerberg 		dev_err(&pdev->dev, "failed to get interrupt number\n");
13877981c001SMika Westerberg 		return irq;
13887981c001SMika Westerberg 	}
13897981c001SMika Westerberg 
13907981c001SMika Westerberg 	ret = intel_pinctrl_pm_init(pctrl);
13917981c001SMika Westerberg 	if (ret)
13927981c001SMika Westerberg 		return ret;
13937981c001SMika Westerberg 
13947981c001SMika Westerberg 	pctrl->pctldesc = intel_pinctrl_desc;
13957981c001SMika Westerberg 	pctrl->pctldesc.name = dev_name(&pdev->dev);
13967981c001SMika Westerberg 	pctrl->pctldesc.pins = pctrl->soc->pins;
13977981c001SMika Westerberg 	pctrl->pctldesc.npins = pctrl->soc->npins;
13987981c001SMika Westerberg 
139954d46cd7SLaxman Dewangan 	pctrl->pctldev = devm_pinctrl_register(&pdev->dev, &pctrl->pctldesc,
140054d46cd7SLaxman Dewangan 					       pctrl);
1401323de9efSMasahiro Yamada 	if (IS_ERR(pctrl->pctldev)) {
14027981c001SMika Westerberg 		dev_err(&pdev->dev, "failed to register pinctrl driver\n");
1403323de9efSMasahiro Yamada 		return PTR_ERR(pctrl->pctldev);
14047981c001SMika Westerberg 	}
14057981c001SMika Westerberg 
14067981c001SMika Westerberg 	ret = intel_gpio_probe(pctrl, irq);
140754d46cd7SLaxman Dewangan 	if (ret)
14087981c001SMika Westerberg 		return ret;
14097981c001SMika Westerberg 
14107981c001SMika Westerberg 	platform_set_drvdata(pdev, pctrl);
14117981c001SMika Westerberg 
14127981c001SMika Westerberg 	return 0;
14137981c001SMika Westerberg }
14147981c001SMika Westerberg EXPORT_SYMBOL_GPL(intel_pinctrl_probe);
14157981c001SMika Westerberg 
14167981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP
1417c538b943SMika Westerberg static bool intel_pinctrl_should_save(struct intel_pinctrl *pctrl, unsigned pin)
1418c538b943SMika Westerberg {
1419c538b943SMika Westerberg 	const struct pin_desc *pd = pin_desc_get(pctrl->pctldev, pin);
1420c538b943SMika Westerberg 
1421c538b943SMika Westerberg 	if (!pd || !intel_pad_usable(pctrl, pin))
1422c538b943SMika Westerberg 		return false;
1423c538b943SMika Westerberg 
1424c538b943SMika Westerberg 	/*
1425c538b943SMika Westerberg 	 * Only restore the pin if it is actually in use by the kernel (or
1426c538b943SMika Westerberg 	 * by userspace). It is possible that some pins are used by the
1427c538b943SMika Westerberg 	 * BIOS during resume and those are not always locked down so leave
1428c538b943SMika Westerberg 	 * them alone.
1429c538b943SMika Westerberg 	 */
1430c538b943SMika Westerberg 	if (pd->mux_owner || pd->gpio_owner ||
1431c538b943SMika Westerberg 	    gpiochip_line_is_irq(&pctrl->chip, pin))
1432c538b943SMika Westerberg 		return true;
1433c538b943SMika Westerberg 
1434c538b943SMika Westerberg 	return false;
1435c538b943SMika Westerberg }
1436c538b943SMika Westerberg 
14377981c001SMika Westerberg int intel_pinctrl_suspend(struct device *dev)
14387981c001SMika Westerberg {
14397981c001SMika Westerberg 	struct platform_device *pdev = to_platform_device(dev);
14407981c001SMika Westerberg 	struct intel_pinctrl *pctrl = platform_get_drvdata(pdev);
14417981c001SMika Westerberg 	struct intel_community_context *communities;
14427981c001SMika Westerberg 	struct intel_pad_context *pads;
14437981c001SMika Westerberg 	int i;
14447981c001SMika Westerberg 
14457981c001SMika Westerberg 	pads = pctrl->context.pads;
14467981c001SMika Westerberg 	for (i = 0; i < pctrl->soc->npins; i++) {
14477981c001SMika Westerberg 		const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i];
1448e57725eaSMika Westerberg 		void __iomem *padcfg;
14497981c001SMika Westerberg 		u32 val;
14507981c001SMika Westerberg 
1451c538b943SMika Westerberg 		if (!intel_pinctrl_should_save(pctrl, desc->number))
14527981c001SMika Westerberg 			continue;
14537981c001SMika Westerberg 
14547981c001SMika Westerberg 		val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG0));
14557981c001SMika Westerberg 		pads[i].padcfg0 = val & ~PADCFG0_GPIORXSTATE;
14567981c001SMika Westerberg 		val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG1));
14577981c001SMika Westerberg 		pads[i].padcfg1 = val;
1458e57725eaSMika Westerberg 
1459e57725eaSMika Westerberg 		padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2);
1460e57725eaSMika Westerberg 		if (padcfg)
1461e57725eaSMika Westerberg 			pads[i].padcfg2 = readl(padcfg);
14627981c001SMika Westerberg 	}
14637981c001SMika Westerberg 
14647981c001SMika Westerberg 	communities = pctrl->context.communities;
14657981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
14667981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
14677981c001SMika Westerberg 		void __iomem *base;
14687981c001SMika Westerberg 		unsigned gpp;
14697981c001SMika Westerberg 
14707981c001SMika Westerberg 		base = community->regs + community->ie_offset;
14717981c001SMika Westerberg 		for (gpp = 0; gpp < community->ngpps; gpp++)
14727981c001SMika Westerberg 			communities[i].intmask[gpp] = readl(base + gpp * 4);
14737981c001SMika Westerberg 	}
14747981c001SMika Westerberg 
14757981c001SMika Westerberg 	return 0;
14767981c001SMika Westerberg }
14777981c001SMika Westerberg EXPORT_SYMBOL_GPL(intel_pinctrl_suspend);
14787981c001SMika Westerberg 
1479f487bbf3SMika Westerberg static void intel_gpio_irq_init(struct intel_pinctrl *pctrl)
1480f487bbf3SMika Westerberg {
1481f487bbf3SMika Westerberg 	size_t i;
1482f487bbf3SMika Westerberg 
1483f487bbf3SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
1484f487bbf3SMika Westerberg 		const struct intel_community *community;
1485f487bbf3SMika Westerberg 		void __iomem *base;
1486f487bbf3SMika Westerberg 		unsigned gpp;
1487f487bbf3SMika Westerberg 
1488f487bbf3SMika Westerberg 		community = &pctrl->communities[i];
1489f487bbf3SMika Westerberg 		base = community->regs;
1490f487bbf3SMika Westerberg 
1491f487bbf3SMika Westerberg 		for (gpp = 0; gpp < community->ngpps; gpp++) {
1492f487bbf3SMika Westerberg 			/* Mask and clear all interrupts */
1493f487bbf3SMika Westerberg 			writel(0, base + community->ie_offset + gpp * 4);
1494cf769bd8SMika Westerberg 			writel(0xffff, base + community->is_offset + gpp * 4);
1495f487bbf3SMika Westerberg 		}
1496f487bbf3SMika Westerberg 	}
1497f487bbf3SMika Westerberg }
1498f487bbf3SMika Westerberg 
14997981c001SMika Westerberg int intel_pinctrl_resume(struct device *dev)
15007981c001SMika Westerberg {
15017981c001SMika Westerberg 	struct platform_device *pdev = to_platform_device(dev);
15027981c001SMika Westerberg 	struct intel_pinctrl *pctrl = platform_get_drvdata(pdev);
15037981c001SMika Westerberg 	const struct intel_community_context *communities;
15047981c001SMika Westerberg 	const struct intel_pad_context *pads;
15057981c001SMika Westerberg 	int i;
15067981c001SMika Westerberg 
15077981c001SMika Westerberg 	/* Mask all interrupts */
15087981c001SMika Westerberg 	intel_gpio_irq_init(pctrl);
15097981c001SMika Westerberg 
15107981c001SMika Westerberg 	pads = pctrl->context.pads;
15117981c001SMika Westerberg 	for (i = 0; i < pctrl->soc->npins; i++) {
15127981c001SMika Westerberg 		const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i];
15137981c001SMika Westerberg 		void __iomem *padcfg;
15147981c001SMika Westerberg 		u32 val;
15157981c001SMika Westerberg 
1516c538b943SMika Westerberg 		if (!intel_pinctrl_should_save(pctrl, desc->number))
15177981c001SMika Westerberg 			continue;
15187981c001SMika Westerberg 
15197981c001SMika Westerberg 		padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG0);
15207981c001SMika Westerberg 		val = readl(padcfg) & ~PADCFG0_GPIORXSTATE;
15217981c001SMika Westerberg 		if (val != pads[i].padcfg0) {
15227981c001SMika Westerberg 			writel(pads[i].padcfg0, padcfg);
15237981c001SMika Westerberg 			dev_dbg(dev, "restored pin %u padcfg0 %#08x\n",
15247981c001SMika Westerberg 				desc->number, readl(padcfg));
15257981c001SMika Westerberg 		}
15267981c001SMika Westerberg 
15277981c001SMika Westerberg 		padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG1);
15287981c001SMika Westerberg 		val = readl(padcfg);
15297981c001SMika Westerberg 		if (val != pads[i].padcfg1) {
15307981c001SMika Westerberg 			writel(pads[i].padcfg1, padcfg);
15317981c001SMika Westerberg 			dev_dbg(dev, "restored pin %u padcfg1 %#08x\n",
15327981c001SMika Westerberg 				desc->number, readl(padcfg));
15337981c001SMika Westerberg 		}
1534e57725eaSMika Westerberg 
1535e57725eaSMika Westerberg 		padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2);
1536e57725eaSMika Westerberg 		if (padcfg) {
1537e57725eaSMika Westerberg 			val = readl(padcfg);
1538e57725eaSMika Westerberg 			if (val != pads[i].padcfg2) {
1539e57725eaSMika Westerberg 				writel(pads[i].padcfg2, padcfg);
1540e57725eaSMika Westerberg 				dev_dbg(dev, "restored pin %u padcfg2 %#08x\n",
1541e57725eaSMika Westerberg 					desc->number, readl(padcfg));
1542e57725eaSMika Westerberg 			}
1543e57725eaSMika Westerberg 		}
15447981c001SMika Westerberg 	}
15457981c001SMika Westerberg 
15467981c001SMika Westerberg 	communities = pctrl->context.communities;
15477981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
15487981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
15497981c001SMika Westerberg 		void __iomem *base;
15507981c001SMika Westerberg 		unsigned gpp;
15517981c001SMika Westerberg 
15527981c001SMika Westerberg 		base = community->regs + community->ie_offset;
15537981c001SMika Westerberg 		for (gpp = 0; gpp < community->ngpps; gpp++) {
15547981c001SMika Westerberg 			writel(communities[i].intmask[gpp], base + gpp * 4);
15557981c001SMika Westerberg 			dev_dbg(dev, "restored mask %d/%u %#08x\n", i, gpp,
15567981c001SMika Westerberg 				readl(base + gpp * 4));
15577981c001SMika Westerberg 		}
15587981c001SMika Westerberg 	}
15597981c001SMika Westerberg 
15607981c001SMika Westerberg 	return 0;
15617981c001SMika Westerberg }
15627981c001SMika Westerberg EXPORT_SYMBOL_GPL(intel_pinctrl_resume);
15637981c001SMika Westerberg #endif
15647981c001SMika Westerberg 
15657981c001SMika Westerberg MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>");
15667981c001SMika Westerberg MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
15677981c001SMika Westerberg MODULE_DESCRIPTION("Intel pinctrl/GPIO core driver");
15687981c001SMika Westerberg MODULE_LICENSE("GPL v2");
1569