1875a92b3SAndy Shevchenko // SPDX-License-Identifier: GPL-2.0 27981c001SMika Westerberg /* 37981c001SMika Westerberg * Intel pinctrl/GPIO core driver. 47981c001SMika Westerberg * 57981c001SMika Westerberg * Copyright (C) 2015, Intel Corporation 67981c001SMika Westerberg * Authors: Mathias Nyman <mathias.nyman@linux.intel.com> 77981c001SMika Westerberg * Mika Westerberg <mika.westerberg@linux.intel.com> 87981c001SMika Westerberg */ 97981c001SMika Westerberg 10924cf800SAndy Shevchenko #include <linux/acpi.h> 11193b40c8SMika Westerberg #include <linux/interrupt.h> 127981c001SMika Westerberg #include <linux/gpio/driver.h> 13e57725eaSMika Westerberg #include <linux/log2.h> 146a33a1d6SAndy Shevchenko #include <linux/module.h> 157981c001SMika Westerberg #include <linux/platform_device.h> 16924cf800SAndy Shevchenko #include <linux/property.h> 176a33a1d6SAndy Shevchenko #include <linux/time.h> 18924cf800SAndy Shevchenko 197981c001SMika Westerberg #include <linux/pinctrl/pinctrl.h> 207981c001SMika Westerberg #include <linux/pinctrl/pinmux.h> 217981c001SMika Westerberg #include <linux/pinctrl/pinconf.h> 227981c001SMika Westerberg #include <linux/pinctrl/pinconf-generic.h> 237981c001SMika Westerberg 24c538b943SMika Westerberg #include "../core.h" 257981c001SMika Westerberg #include "pinctrl-intel.h" 267981c001SMika Westerberg 277981c001SMika Westerberg /* Offset from regs */ 28e57725eaSMika Westerberg #define REVID 0x000 29e57725eaSMika Westerberg #define REVID_SHIFT 16 30e57725eaSMika Westerberg #define REVID_MASK GENMASK(31, 16) 31e57725eaSMika Westerberg 327981c001SMika Westerberg #define PADBAR 0x00c 337981c001SMika Westerberg 347981c001SMika Westerberg #define PADOWN_BITS 4 357981c001SMika Westerberg #define PADOWN_SHIFT(p) ((p) % 8 * PADOWN_BITS) 36e58926e7SAndy Shevchenko #define PADOWN_MASK(p) (GENMASK(3, 0) << PADOWN_SHIFT(p)) 3799a735b3SQipeng Zha #define PADOWN_GPP(p) ((p) / 8) 387981c001SMika Westerberg 397981c001SMika Westerberg /* Offset from pad_regs */ 407981c001SMika Westerberg #define PADCFG0 0x000 417981c001SMika Westerberg #define PADCFG0_RXEVCFG_SHIFT 25 42e58926e7SAndy Shevchenko #define PADCFG0_RXEVCFG_MASK GENMASK(26, 25) 437981c001SMika Westerberg #define PADCFG0_RXEVCFG_LEVEL 0 447981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE 1 457981c001SMika Westerberg #define PADCFG0_RXEVCFG_DISABLED 2 467981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE_BOTH 3 47e57725eaSMika Westerberg #define PADCFG0_PREGFRXSEL BIT(24) 487981c001SMika Westerberg #define PADCFG0_RXINV BIT(23) 497981c001SMika Westerberg #define PADCFG0_GPIROUTIOXAPIC BIT(20) 507981c001SMika Westerberg #define PADCFG0_GPIROUTSCI BIT(19) 517981c001SMika Westerberg #define PADCFG0_GPIROUTSMI BIT(18) 527981c001SMika Westerberg #define PADCFG0_GPIROUTNMI BIT(17) 537981c001SMika Westerberg #define PADCFG0_PMODE_SHIFT 10 54e58926e7SAndy Shevchenko #define PADCFG0_PMODE_MASK GENMASK(13, 10) 557981c001SMika Westerberg #define PADCFG0_GPIORXDIS BIT(9) 567981c001SMika Westerberg #define PADCFG0_GPIOTXDIS BIT(8) 577981c001SMika Westerberg #define PADCFG0_GPIORXSTATE BIT(1) 587981c001SMika Westerberg #define PADCFG0_GPIOTXSTATE BIT(0) 597981c001SMika Westerberg 607981c001SMika Westerberg #define PADCFG1 0x004 617981c001SMika Westerberg #define PADCFG1_TERM_UP BIT(13) 627981c001SMika Westerberg #define PADCFG1_TERM_SHIFT 10 63e58926e7SAndy Shevchenko #define PADCFG1_TERM_MASK GENMASK(12, 10) 647981c001SMika Westerberg #define PADCFG1_TERM_20K 4 657981c001SMika Westerberg #define PADCFG1_TERM_2K 3 667981c001SMika Westerberg #define PADCFG1_TERM_5K 2 677981c001SMika Westerberg #define PADCFG1_TERM_1K 1 687981c001SMika Westerberg 69e57725eaSMika Westerberg #define PADCFG2 0x008 70e57725eaSMika Westerberg #define PADCFG2_DEBEN BIT(0) 71e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_SHIFT 1 72e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_MASK GENMASK(4, 1) 73e57725eaSMika Westerberg 746a33a1d6SAndy Shevchenko #define DEBOUNCE_PERIOD_NSEC 31250 75e57725eaSMika Westerberg 767981c001SMika Westerberg struct intel_pad_context { 777981c001SMika Westerberg u32 padcfg0; 787981c001SMika Westerberg u32 padcfg1; 79e57725eaSMika Westerberg u32 padcfg2; 807981c001SMika Westerberg }; 817981c001SMika Westerberg 827981c001SMika Westerberg struct intel_community_context { 837981c001SMika Westerberg u32 *intmask; 84a0a5f766SChris Chiu u32 *hostown; 857981c001SMika Westerberg }; 867981c001SMika Westerberg 877981c001SMika Westerberg struct intel_pinctrl_context { 887981c001SMika Westerberg struct intel_pad_context *pads; 897981c001SMika Westerberg struct intel_community_context *communities; 907981c001SMika Westerberg }; 917981c001SMika Westerberg 927981c001SMika Westerberg /** 937981c001SMika Westerberg * struct intel_pinctrl - Intel pinctrl private structure 947981c001SMika Westerberg * @dev: Pointer to the device structure 957981c001SMika Westerberg * @lock: Lock to serialize register access 967981c001SMika Westerberg * @pctldesc: Pin controller description 977981c001SMika Westerberg * @pctldev: Pointer to the pin controller device 987981c001SMika Westerberg * @chip: GPIO chip in this pin controller 997981c001SMika Westerberg * @soc: SoC/PCH specific pin configuration data 1007981c001SMika Westerberg * @communities: All communities in this pin controller 1017981c001SMika Westerberg * @ncommunities: Number of communities in this pin controller 1027981c001SMika Westerberg * @context: Configuration saved over system sleep 10301dabe91SNilesh Bacchewar * @irq: pinctrl/GPIO chip irq number 1047981c001SMika Westerberg */ 1057981c001SMika Westerberg struct intel_pinctrl { 1067981c001SMika Westerberg struct device *dev; 10727d9098cSMika Westerberg raw_spinlock_t lock; 1087981c001SMika Westerberg struct pinctrl_desc pctldesc; 1097981c001SMika Westerberg struct pinctrl_dev *pctldev; 1107981c001SMika Westerberg struct gpio_chip chip; 1117981c001SMika Westerberg const struct intel_pinctrl_soc_data *soc; 1127981c001SMika Westerberg struct intel_community *communities; 1137981c001SMika Westerberg size_t ncommunities; 1147981c001SMika Westerberg struct intel_pinctrl_context context; 11501dabe91SNilesh Bacchewar int irq; 1167981c001SMika Westerberg }; 1177981c001SMika Westerberg 1187981c001SMika Westerberg #define pin_to_padno(c, p) ((p) - (c)->pin_base) 119919eb475SMika Westerberg #define padgroup_offset(g, p) ((p) - (g)->base) 1207981c001SMika Westerberg 1217981c001SMika Westerberg static struct intel_community *intel_get_community(struct intel_pinctrl *pctrl, 12204035f7fSAndy Shevchenko unsigned int pin) 1237981c001SMika Westerberg { 1247981c001SMika Westerberg struct intel_community *community; 1257981c001SMika Westerberg int i; 1267981c001SMika Westerberg 1277981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1287981c001SMika Westerberg community = &pctrl->communities[i]; 1297981c001SMika Westerberg if (pin >= community->pin_base && 1307981c001SMika Westerberg pin < community->pin_base + community->npins) 1317981c001SMika Westerberg return community; 1327981c001SMika Westerberg } 1337981c001SMika Westerberg 1347981c001SMika Westerberg dev_warn(pctrl->dev, "failed to find community for pin %u\n", pin); 1357981c001SMika Westerberg return NULL; 1367981c001SMika Westerberg } 1377981c001SMika Westerberg 138919eb475SMika Westerberg static const struct intel_padgroup * 139919eb475SMika Westerberg intel_community_get_padgroup(const struct intel_community *community, 14004035f7fSAndy Shevchenko unsigned int pin) 141919eb475SMika Westerberg { 142919eb475SMika Westerberg int i; 143919eb475SMika Westerberg 144919eb475SMika Westerberg for (i = 0; i < community->ngpps; i++) { 145919eb475SMika Westerberg const struct intel_padgroup *padgrp = &community->gpps[i]; 146919eb475SMika Westerberg 147919eb475SMika Westerberg if (pin >= padgrp->base && pin < padgrp->base + padgrp->size) 148919eb475SMika Westerberg return padgrp; 149919eb475SMika Westerberg } 150919eb475SMika Westerberg 151919eb475SMika Westerberg return NULL; 152919eb475SMika Westerberg } 153919eb475SMika Westerberg 15404035f7fSAndy Shevchenko static void __iomem *intel_get_padcfg(struct intel_pinctrl *pctrl, 15504035f7fSAndy Shevchenko unsigned int pin, unsigned int reg) 1567981c001SMika Westerberg { 1577981c001SMika Westerberg const struct intel_community *community; 15804035f7fSAndy Shevchenko unsigned int padno; 159e57725eaSMika Westerberg size_t nregs; 1607981c001SMika Westerberg 1617981c001SMika Westerberg community = intel_get_community(pctrl, pin); 1627981c001SMika Westerberg if (!community) 1637981c001SMika Westerberg return NULL; 1647981c001SMika Westerberg 1657981c001SMika Westerberg padno = pin_to_padno(community, pin); 166e57725eaSMika Westerberg nregs = (community->features & PINCTRL_FEATURE_DEBOUNCE) ? 4 : 2; 167e57725eaSMika Westerberg 1687eb7ecddSAndy Shevchenko if (reg >= nregs * 4) 169e57725eaSMika Westerberg return NULL; 170e57725eaSMika Westerberg 171e57725eaSMika Westerberg return community->pad_regs + reg + padno * nregs * 4; 1727981c001SMika Westerberg } 1737981c001SMika Westerberg 17404035f7fSAndy Shevchenko static bool intel_pad_owned_by_host(struct intel_pinctrl *pctrl, unsigned int pin) 1757981c001SMika Westerberg { 1767981c001SMika Westerberg const struct intel_community *community; 177919eb475SMika Westerberg const struct intel_padgroup *padgrp; 17804035f7fSAndy Shevchenko unsigned int gpp, offset, gpp_offset; 1797981c001SMika Westerberg void __iomem *padown; 1807981c001SMika Westerberg 1817981c001SMika Westerberg community = intel_get_community(pctrl, pin); 1827981c001SMika Westerberg if (!community) 1837981c001SMika Westerberg return false; 1847981c001SMika Westerberg if (!community->padown_offset) 1857981c001SMika Westerberg return true; 1867981c001SMika Westerberg 187919eb475SMika Westerberg padgrp = intel_community_get_padgroup(community, pin); 188919eb475SMika Westerberg if (!padgrp) 189919eb475SMika Westerberg return false; 190919eb475SMika Westerberg 191919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 192919eb475SMika Westerberg gpp = PADOWN_GPP(gpp_offset); 193919eb475SMika Westerberg offset = community->padown_offset + padgrp->padown_num * 4 + gpp * 4; 1947981c001SMika Westerberg padown = community->regs + offset; 1957981c001SMika Westerberg 196919eb475SMika Westerberg return !(readl(padown) & PADOWN_MASK(gpp_offset)); 1977981c001SMika Westerberg } 1987981c001SMika Westerberg 19904035f7fSAndy Shevchenko static bool intel_pad_acpi_mode(struct intel_pinctrl *pctrl, unsigned int pin) 2007981c001SMika Westerberg { 2017981c001SMika Westerberg const struct intel_community *community; 202919eb475SMika Westerberg const struct intel_padgroup *padgrp; 20304035f7fSAndy Shevchenko unsigned int offset, gpp_offset; 2047981c001SMika Westerberg void __iomem *hostown; 2057981c001SMika Westerberg 2067981c001SMika Westerberg community = intel_get_community(pctrl, pin); 2077981c001SMika Westerberg if (!community) 2087981c001SMika Westerberg return true; 2097981c001SMika Westerberg if (!community->hostown_offset) 2107981c001SMika Westerberg return false; 2117981c001SMika Westerberg 212919eb475SMika Westerberg padgrp = intel_community_get_padgroup(community, pin); 213919eb475SMika Westerberg if (!padgrp) 214919eb475SMika Westerberg return true; 215919eb475SMika Westerberg 216919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 217919eb475SMika Westerberg offset = community->hostown_offset + padgrp->reg_num * 4; 2187981c001SMika Westerberg hostown = community->regs + offset; 2197981c001SMika Westerberg 220919eb475SMika Westerberg return !(readl(hostown) & BIT(gpp_offset)); 2217981c001SMika Westerberg } 2227981c001SMika Westerberg 223*1bd23153SAndy Shevchenko /** 224*1bd23153SAndy Shevchenko * enum - Locking variants of the pad configuration 225*1bd23153SAndy Shevchenko * 226*1bd23153SAndy Shevchenko * @PAD_UNLOCKED: pad is fully controlled by the configuration registers 227*1bd23153SAndy Shevchenko * @PAD_LOCKED: pad configuration registers, except TX state, are locked 228*1bd23153SAndy Shevchenko * @PAD_LOCKED_TX: pad configuration TX state is locked 229*1bd23153SAndy Shevchenko * @PAD_LOCKED_FULL: pad configuration registers are locked completely 230*1bd23153SAndy Shevchenko * 231*1bd23153SAndy Shevchenko * Locking is considered as read-only mode for corresponding registers and 232*1bd23153SAndy Shevchenko * their respective fields. That said, TX state bit is locked separately from 233*1bd23153SAndy Shevchenko * the main locking scheme. 234*1bd23153SAndy Shevchenko */ 235*1bd23153SAndy Shevchenko enum { 236*1bd23153SAndy Shevchenko PAD_UNLOCKED = 0, 237*1bd23153SAndy Shevchenko PAD_LOCKED = 1, 238*1bd23153SAndy Shevchenko PAD_LOCKED_TX = 2, 239*1bd23153SAndy Shevchenko PAD_LOCKED_FULL = PAD_LOCKED | PAD_LOCKED_TX, 240*1bd23153SAndy Shevchenko }; 241*1bd23153SAndy Shevchenko 242*1bd23153SAndy Shevchenko static int intel_pad_locked(struct intel_pinctrl *pctrl, unsigned int pin) 2437981c001SMika Westerberg { 2447981c001SMika Westerberg struct intel_community *community; 245919eb475SMika Westerberg const struct intel_padgroup *padgrp; 24604035f7fSAndy Shevchenko unsigned int offset, gpp_offset; 2477981c001SMika Westerberg u32 value; 248*1bd23153SAndy Shevchenko int ret = PAD_UNLOCKED; 2497981c001SMika Westerberg 2507981c001SMika Westerberg community = intel_get_community(pctrl, pin); 2517981c001SMika Westerberg if (!community) 252*1bd23153SAndy Shevchenko return PAD_LOCKED_FULL; 2537981c001SMika Westerberg if (!community->padcfglock_offset) 254*1bd23153SAndy Shevchenko return PAD_UNLOCKED; 2557981c001SMika Westerberg 256919eb475SMika Westerberg padgrp = intel_community_get_padgroup(community, pin); 257919eb475SMika Westerberg if (!padgrp) 258*1bd23153SAndy Shevchenko return PAD_LOCKED_FULL; 259919eb475SMika Westerberg 260919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 2617981c001SMika Westerberg 2627981c001SMika Westerberg /* 2637981c001SMika Westerberg * If PADCFGLOCK and PADCFGLOCKTX bits are both clear for this pad, 2647981c001SMika Westerberg * the pad is considered unlocked. Any other case means that it is 265*1bd23153SAndy Shevchenko * either fully or partially locked. 2667981c001SMika Westerberg */ 267*1bd23153SAndy Shevchenko offset = community->padcfglock_offset + 0 + padgrp->reg_num * 8; 2687981c001SMika Westerberg value = readl(community->regs + offset); 269919eb475SMika Westerberg if (value & BIT(gpp_offset)) 270*1bd23153SAndy Shevchenko ret |= PAD_LOCKED; 2717981c001SMika Westerberg 272919eb475SMika Westerberg offset = community->padcfglock_offset + 4 + padgrp->reg_num * 8; 2737981c001SMika Westerberg value = readl(community->regs + offset); 274919eb475SMika Westerberg if (value & BIT(gpp_offset)) 275*1bd23153SAndy Shevchenko ret |= PAD_LOCKED_TX; 2767981c001SMika Westerberg 277*1bd23153SAndy Shevchenko return ret; 278*1bd23153SAndy Shevchenko } 279*1bd23153SAndy Shevchenko 280*1bd23153SAndy Shevchenko static bool intel_pad_is_unlocked(struct intel_pinctrl *pctrl, unsigned int pin) 281*1bd23153SAndy Shevchenko { 282*1bd23153SAndy Shevchenko return (intel_pad_locked(pctrl, pin) & PAD_LOCKED) == PAD_UNLOCKED; 2837981c001SMika Westerberg } 2847981c001SMika Westerberg 28504035f7fSAndy Shevchenko static bool intel_pad_usable(struct intel_pinctrl *pctrl, unsigned int pin) 2867981c001SMika Westerberg { 287*1bd23153SAndy Shevchenko return intel_pad_owned_by_host(pctrl, pin) && intel_pad_is_unlocked(pctrl, pin); 2887981c001SMika Westerberg } 2897981c001SMika Westerberg 2907981c001SMika Westerberg static int intel_get_groups_count(struct pinctrl_dev *pctldev) 2917981c001SMika Westerberg { 2927981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 2937981c001SMika Westerberg 2947981c001SMika Westerberg return pctrl->soc->ngroups; 2957981c001SMika Westerberg } 2967981c001SMika Westerberg 2977981c001SMika Westerberg static const char *intel_get_group_name(struct pinctrl_dev *pctldev, 29804035f7fSAndy Shevchenko unsigned int group) 2997981c001SMika Westerberg { 3007981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3017981c001SMika Westerberg 3027981c001SMika Westerberg return pctrl->soc->groups[group].name; 3037981c001SMika Westerberg } 3047981c001SMika Westerberg 30504035f7fSAndy Shevchenko static int intel_get_group_pins(struct pinctrl_dev *pctldev, unsigned int group, 30604035f7fSAndy Shevchenko const unsigned int **pins, unsigned int *npins) 3077981c001SMika Westerberg { 3087981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3097981c001SMika Westerberg 3107981c001SMika Westerberg *pins = pctrl->soc->groups[group].pins; 3117981c001SMika Westerberg *npins = pctrl->soc->groups[group].npins; 3127981c001SMika Westerberg return 0; 3137981c001SMika Westerberg } 3147981c001SMika Westerberg 3157981c001SMika Westerberg static void intel_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s, 31604035f7fSAndy Shevchenko unsigned int pin) 3177981c001SMika Westerberg { 3187981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 319e57725eaSMika Westerberg void __iomem *padcfg; 3207981c001SMika Westerberg u32 cfg0, cfg1, mode; 321*1bd23153SAndy Shevchenko int locked; 322*1bd23153SAndy Shevchenko bool acpi; 3237981c001SMika Westerberg 3247981c001SMika Westerberg if (!intel_pad_owned_by_host(pctrl, pin)) { 3257981c001SMika Westerberg seq_puts(s, "not available"); 3267981c001SMika Westerberg return; 3277981c001SMika Westerberg } 3287981c001SMika Westerberg 3297981c001SMika Westerberg cfg0 = readl(intel_get_padcfg(pctrl, pin, PADCFG0)); 3307981c001SMika Westerberg cfg1 = readl(intel_get_padcfg(pctrl, pin, PADCFG1)); 3317981c001SMika Westerberg 3327981c001SMika Westerberg mode = (cfg0 & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT; 3337981c001SMika Westerberg if (!mode) 3347981c001SMika Westerberg seq_puts(s, "GPIO "); 3357981c001SMika Westerberg else 3367981c001SMika Westerberg seq_printf(s, "mode %d ", mode); 3377981c001SMika Westerberg 3387981c001SMika Westerberg seq_printf(s, "0x%08x 0x%08x", cfg0, cfg1); 3397981c001SMika Westerberg 340e57725eaSMika Westerberg /* Dump the additional PADCFG registers if available */ 341e57725eaSMika Westerberg padcfg = intel_get_padcfg(pctrl, pin, PADCFG2); 342e57725eaSMika Westerberg if (padcfg) 343e57725eaSMika Westerberg seq_printf(s, " 0x%08x", readl(padcfg)); 344e57725eaSMika Westerberg 3457981c001SMika Westerberg locked = intel_pad_locked(pctrl, pin); 3464341e8a5SMika Westerberg acpi = intel_pad_acpi_mode(pctrl, pin); 3477981c001SMika Westerberg 3487981c001SMika Westerberg if (locked || acpi) { 3497981c001SMika Westerberg seq_puts(s, " ["); 350*1bd23153SAndy Shevchenko if (locked) 3517981c001SMika Westerberg seq_puts(s, "LOCKED"); 352*1bd23153SAndy Shevchenko if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_TX) 353*1bd23153SAndy Shevchenko seq_puts(s, " tx"); 354*1bd23153SAndy Shevchenko else if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_FULL) 355*1bd23153SAndy Shevchenko seq_puts(s, " full"); 356*1bd23153SAndy Shevchenko 357*1bd23153SAndy Shevchenko if (locked && acpi) 3587981c001SMika Westerberg seq_puts(s, ", "); 359*1bd23153SAndy Shevchenko 3607981c001SMika Westerberg if (acpi) 3617981c001SMika Westerberg seq_puts(s, "ACPI"); 3627981c001SMika Westerberg seq_puts(s, "]"); 3637981c001SMika Westerberg } 3647981c001SMika Westerberg } 3657981c001SMika Westerberg 3667981c001SMika Westerberg static const struct pinctrl_ops intel_pinctrl_ops = { 3677981c001SMika Westerberg .get_groups_count = intel_get_groups_count, 3687981c001SMika Westerberg .get_group_name = intel_get_group_name, 3697981c001SMika Westerberg .get_group_pins = intel_get_group_pins, 3707981c001SMika Westerberg .pin_dbg_show = intel_pin_dbg_show, 3717981c001SMika Westerberg }; 3727981c001SMika Westerberg 3737981c001SMika Westerberg static int intel_get_functions_count(struct pinctrl_dev *pctldev) 3747981c001SMika Westerberg { 3757981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3767981c001SMika Westerberg 3777981c001SMika Westerberg return pctrl->soc->nfunctions; 3787981c001SMika Westerberg } 3797981c001SMika Westerberg 3807981c001SMika Westerberg static const char *intel_get_function_name(struct pinctrl_dev *pctldev, 38104035f7fSAndy Shevchenko unsigned int function) 3827981c001SMika Westerberg { 3837981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3847981c001SMika Westerberg 3857981c001SMika Westerberg return pctrl->soc->functions[function].name; 3867981c001SMika Westerberg } 3877981c001SMika Westerberg 3887981c001SMika Westerberg static int intel_get_function_groups(struct pinctrl_dev *pctldev, 38904035f7fSAndy Shevchenko unsigned int function, 3907981c001SMika Westerberg const char * const **groups, 39104035f7fSAndy Shevchenko unsigned int * const ngroups) 3927981c001SMika Westerberg { 3937981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 3947981c001SMika Westerberg 3957981c001SMika Westerberg *groups = pctrl->soc->functions[function].groups; 3967981c001SMika Westerberg *ngroups = pctrl->soc->functions[function].ngroups; 3977981c001SMika Westerberg return 0; 3987981c001SMika Westerberg } 3997981c001SMika Westerberg 40004035f7fSAndy Shevchenko static int intel_pinmux_set_mux(struct pinctrl_dev *pctldev, 40104035f7fSAndy Shevchenko unsigned int function, unsigned int group) 4027981c001SMika Westerberg { 4037981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 4047981c001SMika Westerberg const struct intel_pingroup *grp = &pctrl->soc->groups[group]; 4057981c001SMika Westerberg unsigned long flags; 4067981c001SMika Westerberg int i; 4077981c001SMika Westerberg 40827d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 4097981c001SMika Westerberg 4107981c001SMika Westerberg /* 4117981c001SMika Westerberg * All pins in the groups needs to be accessible and writable 4127981c001SMika Westerberg * before we can enable the mux for this group. 4137981c001SMika Westerberg */ 4147981c001SMika Westerberg for (i = 0; i < grp->npins; i++) { 4157981c001SMika Westerberg if (!intel_pad_usable(pctrl, grp->pins[i])) { 41627d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4177981c001SMika Westerberg return -EBUSY; 4187981c001SMika Westerberg } 4197981c001SMika Westerberg } 4207981c001SMika Westerberg 4217981c001SMika Westerberg /* Now enable the mux setting for each pin in the group */ 4227981c001SMika Westerberg for (i = 0; i < grp->npins; i++) { 4237981c001SMika Westerberg void __iomem *padcfg0; 4247981c001SMika Westerberg u32 value; 4257981c001SMika Westerberg 4267981c001SMika Westerberg padcfg0 = intel_get_padcfg(pctrl, grp->pins[i], PADCFG0); 4277981c001SMika Westerberg value = readl(padcfg0); 4287981c001SMika Westerberg 4297981c001SMika Westerberg value &= ~PADCFG0_PMODE_MASK; 4301f6b419bSMika Westerberg 4311f6b419bSMika Westerberg if (grp->modes) 4321f6b419bSMika Westerberg value |= grp->modes[i] << PADCFG0_PMODE_SHIFT; 4331f6b419bSMika Westerberg else 4347981c001SMika Westerberg value |= grp->mode << PADCFG0_PMODE_SHIFT; 4357981c001SMika Westerberg 4367981c001SMika Westerberg writel(value, padcfg0); 4377981c001SMika Westerberg } 4387981c001SMika Westerberg 43927d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4407981c001SMika Westerberg 4417981c001SMika Westerberg return 0; 4427981c001SMika Westerberg } 4437981c001SMika Westerberg 44417fab473SAndy Shevchenko static void __intel_gpio_set_direction(void __iomem *padcfg0, bool input) 44517fab473SAndy Shevchenko { 44617fab473SAndy Shevchenko u32 value; 44717fab473SAndy Shevchenko 44817fab473SAndy Shevchenko value = readl(padcfg0); 44917fab473SAndy Shevchenko if (input) { 45017fab473SAndy Shevchenko value &= ~PADCFG0_GPIORXDIS; 45117fab473SAndy Shevchenko value |= PADCFG0_GPIOTXDIS; 45217fab473SAndy Shevchenko } else { 45317fab473SAndy Shevchenko value &= ~PADCFG0_GPIOTXDIS; 45417fab473SAndy Shevchenko value |= PADCFG0_GPIORXDIS; 45517fab473SAndy Shevchenko } 45617fab473SAndy Shevchenko writel(value, padcfg0); 45717fab473SAndy Shevchenko } 45817fab473SAndy Shevchenko 459f5a26acfSMika Westerberg static void intel_gpio_set_gpio_mode(void __iomem *padcfg0) 460f5a26acfSMika Westerberg { 461f5a26acfSMika Westerberg u32 value; 462f5a26acfSMika Westerberg 463f5a26acfSMika Westerberg /* Put the pad into GPIO mode */ 464f5a26acfSMika Westerberg value = readl(padcfg0) & ~PADCFG0_PMODE_MASK; 465f5a26acfSMika Westerberg /* Disable SCI/SMI/NMI generation */ 466f5a26acfSMika Westerberg value &= ~(PADCFG0_GPIROUTIOXAPIC | PADCFG0_GPIROUTSCI); 467f5a26acfSMika Westerberg value &= ~(PADCFG0_GPIROUTSMI | PADCFG0_GPIROUTNMI); 468f5a26acfSMika Westerberg writel(value, padcfg0); 469f5a26acfSMika Westerberg } 470f5a26acfSMika Westerberg 4717981c001SMika Westerberg static int intel_gpio_request_enable(struct pinctrl_dev *pctldev, 4727981c001SMika Westerberg struct pinctrl_gpio_range *range, 47304035f7fSAndy Shevchenko unsigned int pin) 4747981c001SMika Westerberg { 4757981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 4767981c001SMika Westerberg void __iomem *padcfg0; 4777981c001SMika Westerberg unsigned long flags; 4787981c001SMika Westerberg 47927d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 4807981c001SMika Westerberg 481*1bd23153SAndy Shevchenko if (!intel_pad_owned_by_host(pctrl, pin)) { 48227d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4837981c001SMika Westerberg return -EBUSY; 4847981c001SMika Westerberg } 4857981c001SMika Westerberg 486*1bd23153SAndy Shevchenko if (!intel_pad_is_unlocked(pctrl, pin)) { 487*1bd23153SAndy Shevchenko raw_spin_unlock_irqrestore(&pctrl->lock, flags); 488*1bd23153SAndy Shevchenko return 0; 489*1bd23153SAndy Shevchenko } 490*1bd23153SAndy Shevchenko 4917981c001SMika Westerberg padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 492f5a26acfSMika Westerberg intel_gpio_set_gpio_mode(padcfg0); 49317fab473SAndy Shevchenko /* Disable TX buffer and enable RX (this will be input) */ 49417fab473SAndy Shevchenko __intel_gpio_set_direction(padcfg0, true); 49517fab473SAndy Shevchenko 49627d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 4977981c001SMika Westerberg 4987981c001SMika Westerberg return 0; 4997981c001SMika Westerberg } 5007981c001SMika Westerberg 5017981c001SMika Westerberg static int intel_gpio_set_direction(struct pinctrl_dev *pctldev, 5027981c001SMika Westerberg struct pinctrl_gpio_range *range, 50304035f7fSAndy Shevchenko unsigned int pin, bool input) 5047981c001SMika Westerberg { 5057981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 5067981c001SMika Westerberg void __iomem *padcfg0; 5077981c001SMika Westerberg unsigned long flags; 5087981c001SMika Westerberg 50927d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 5107981c001SMika Westerberg 5117981c001SMika Westerberg padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 51217fab473SAndy Shevchenko __intel_gpio_set_direction(padcfg0, input); 5137981c001SMika Westerberg 51427d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 5157981c001SMika Westerberg 5167981c001SMika Westerberg return 0; 5177981c001SMika Westerberg } 5187981c001SMika Westerberg 5197981c001SMika Westerberg static const struct pinmux_ops intel_pinmux_ops = { 5207981c001SMika Westerberg .get_functions_count = intel_get_functions_count, 5217981c001SMika Westerberg .get_function_name = intel_get_function_name, 5227981c001SMika Westerberg .get_function_groups = intel_get_function_groups, 5237981c001SMika Westerberg .set_mux = intel_pinmux_set_mux, 5247981c001SMika Westerberg .gpio_request_enable = intel_gpio_request_enable, 5257981c001SMika Westerberg .gpio_set_direction = intel_gpio_set_direction, 5267981c001SMika Westerberg }; 5277981c001SMika Westerberg 52804035f7fSAndy Shevchenko static int intel_config_get(struct pinctrl_dev *pctldev, unsigned int pin, 5297981c001SMika Westerberg unsigned long *config) 5307981c001SMika Westerberg { 5317981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 5327981c001SMika Westerberg enum pin_config_param param = pinconf_to_config_param(*config); 53304cc058fSMika Westerberg const struct intel_community *community; 5347981c001SMika Westerberg u32 value, term; 535e57725eaSMika Westerberg u32 arg = 0; 5367981c001SMika Westerberg 5377981c001SMika Westerberg if (!intel_pad_owned_by_host(pctrl, pin)) 5387981c001SMika Westerberg return -ENOTSUPP; 5397981c001SMika Westerberg 54004cc058fSMika Westerberg community = intel_get_community(pctrl, pin); 5417981c001SMika Westerberg value = readl(intel_get_padcfg(pctrl, pin, PADCFG1)); 5427981c001SMika Westerberg term = (value & PADCFG1_TERM_MASK) >> PADCFG1_TERM_SHIFT; 5437981c001SMika Westerberg 5447981c001SMika Westerberg switch (param) { 5457981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 5467981c001SMika Westerberg if (term) 5477981c001SMika Westerberg return -EINVAL; 5487981c001SMika Westerberg break; 5497981c001SMika Westerberg 5507981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 5517981c001SMika Westerberg if (!term || !(value & PADCFG1_TERM_UP)) 5527981c001SMika Westerberg return -EINVAL; 5537981c001SMika Westerberg 5547981c001SMika Westerberg switch (term) { 5557981c001SMika Westerberg case PADCFG1_TERM_1K: 5567981c001SMika Westerberg arg = 1000; 5577981c001SMika Westerberg break; 5587981c001SMika Westerberg case PADCFG1_TERM_2K: 5597981c001SMika Westerberg arg = 2000; 5607981c001SMika Westerberg break; 5617981c001SMika Westerberg case PADCFG1_TERM_5K: 5627981c001SMika Westerberg arg = 5000; 5637981c001SMika Westerberg break; 5647981c001SMika Westerberg case PADCFG1_TERM_20K: 5657981c001SMika Westerberg arg = 20000; 5667981c001SMika Westerberg break; 5677981c001SMika Westerberg } 5687981c001SMika Westerberg 5697981c001SMika Westerberg break; 5707981c001SMika Westerberg 5717981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 5727981c001SMika Westerberg if (!term || value & PADCFG1_TERM_UP) 5737981c001SMika Westerberg return -EINVAL; 5747981c001SMika Westerberg 5757981c001SMika Westerberg switch (term) { 57604cc058fSMika Westerberg case PADCFG1_TERM_1K: 57704cc058fSMika Westerberg if (!(community->features & PINCTRL_FEATURE_1K_PD)) 57804cc058fSMika Westerberg return -EINVAL; 57904cc058fSMika Westerberg arg = 1000; 58004cc058fSMika Westerberg break; 5817981c001SMika Westerberg case PADCFG1_TERM_5K: 5827981c001SMika Westerberg arg = 5000; 5837981c001SMika Westerberg break; 5847981c001SMika Westerberg case PADCFG1_TERM_20K: 5857981c001SMika Westerberg arg = 20000; 5867981c001SMika Westerberg break; 5877981c001SMika Westerberg } 5887981c001SMika Westerberg 5897981c001SMika Westerberg break; 5907981c001SMika Westerberg 591e57725eaSMika Westerberg case PIN_CONFIG_INPUT_DEBOUNCE: { 592e57725eaSMika Westerberg void __iomem *padcfg2; 593e57725eaSMika Westerberg u32 v; 594e57725eaSMika Westerberg 595e57725eaSMika Westerberg padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2); 596e57725eaSMika Westerberg if (!padcfg2) 597e57725eaSMika Westerberg return -ENOTSUPP; 598e57725eaSMika Westerberg 599e57725eaSMika Westerberg v = readl(padcfg2); 600e57725eaSMika Westerberg if (!(v & PADCFG2_DEBEN)) 601e57725eaSMika Westerberg return -EINVAL; 602e57725eaSMika Westerberg 603e57725eaSMika Westerberg v = (v & PADCFG2_DEBOUNCE_MASK) >> PADCFG2_DEBOUNCE_SHIFT; 6046a33a1d6SAndy Shevchenko arg = BIT(v) * DEBOUNCE_PERIOD_NSEC / NSEC_PER_USEC; 605e57725eaSMika Westerberg 606e57725eaSMika Westerberg break; 607e57725eaSMika Westerberg } 608e57725eaSMika Westerberg 6097981c001SMika Westerberg default: 6107981c001SMika Westerberg return -ENOTSUPP; 6117981c001SMika Westerberg } 6127981c001SMika Westerberg 6137981c001SMika Westerberg *config = pinconf_to_config_packed(param, arg); 6147981c001SMika Westerberg return 0; 6157981c001SMika Westerberg } 6167981c001SMika Westerberg 61704035f7fSAndy Shevchenko static int intel_config_set_pull(struct intel_pinctrl *pctrl, unsigned int pin, 6187981c001SMika Westerberg unsigned long config) 6197981c001SMika Westerberg { 62004035f7fSAndy Shevchenko unsigned int param = pinconf_to_config_param(config); 62104035f7fSAndy Shevchenko unsigned int arg = pinconf_to_config_argument(config); 62204cc058fSMika Westerberg const struct intel_community *community; 6237981c001SMika Westerberg void __iomem *padcfg1; 6247981c001SMika Westerberg unsigned long flags; 6257981c001SMika Westerberg int ret = 0; 6267981c001SMika Westerberg u32 value; 6277981c001SMika Westerberg 62827d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 6297981c001SMika Westerberg 63004cc058fSMika Westerberg community = intel_get_community(pctrl, pin); 6317981c001SMika Westerberg padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1); 6327981c001SMika Westerberg value = readl(padcfg1); 6337981c001SMika Westerberg 6347981c001SMika Westerberg switch (param) { 6357981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 6367981c001SMika Westerberg value &= ~(PADCFG1_TERM_MASK | PADCFG1_TERM_UP); 6377981c001SMika Westerberg break; 6387981c001SMika Westerberg 6397981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 6407981c001SMika Westerberg value &= ~PADCFG1_TERM_MASK; 6417981c001SMika Westerberg 6427981c001SMika Westerberg value |= PADCFG1_TERM_UP; 6437981c001SMika Westerberg 6447981c001SMika Westerberg switch (arg) { 6457981c001SMika Westerberg case 20000: 6467981c001SMika Westerberg value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT; 6477981c001SMika Westerberg break; 6487981c001SMika Westerberg case 5000: 6497981c001SMika Westerberg value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT; 6507981c001SMika Westerberg break; 6517981c001SMika Westerberg case 2000: 6527981c001SMika Westerberg value |= PADCFG1_TERM_2K << PADCFG1_TERM_SHIFT; 6537981c001SMika Westerberg break; 6547981c001SMika Westerberg case 1000: 6557981c001SMika Westerberg value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT; 6567981c001SMika Westerberg break; 6577981c001SMika Westerberg default: 6587981c001SMika Westerberg ret = -EINVAL; 6597981c001SMika Westerberg } 6607981c001SMika Westerberg 6617981c001SMika Westerberg break; 6627981c001SMika Westerberg 6637981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 6647981c001SMika Westerberg value &= ~(PADCFG1_TERM_UP | PADCFG1_TERM_MASK); 6657981c001SMika Westerberg 6667981c001SMika Westerberg switch (arg) { 6677981c001SMika Westerberg case 20000: 6687981c001SMika Westerberg value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT; 6697981c001SMika Westerberg break; 6707981c001SMika Westerberg case 5000: 6717981c001SMika Westerberg value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT; 6727981c001SMika Westerberg break; 67304cc058fSMika Westerberg case 1000: 674aa1dd80fSDan Carpenter if (!(community->features & PINCTRL_FEATURE_1K_PD)) { 675aa1dd80fSDan Carpenter ret = -EINVAL; 676aa1dd80fSDan Carpenter break; 677aa1dd80fSDan Carpenter } 67804cc058fSMika Westerberg value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT; 67904cc058fSMika Westerberg break; 6807981c001SMika Westerberg default: 6817981c001SMika Westerberg ret = -EINVAL; 6827981c001SMika Westerberg } 6837981c001SMika Westerberg 6847981c001SMika Westerberg break; 6857981c001SMika Westerberg } 6867981c001SMika Westerberg 6877981c001SMika Westerberg if (!ret) 6887981c001SMika Westerberg writel(value, padcfg1); 6897981c001SMika Westerberg 69027d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 6917981c001SMika Westerberg 6927981c001SMika Westerberg return ret; 6937981c001SMika Westerberg } 6947981c001SMika Westerberg 69504035f7fSAndy Shevchenko static int intel_config_set_debounce(struct intel_pinctrl *pctrl, 69604035f7fSAndy Shevchenko unsigned int pin, unsigned int debounce) 697e57725eaSMika Westerberg { 698e57725eaSMika Westerberg void __iomem *padcfg0, *padcfg2; 699e57725eaSMika Westerberg unsigned long flags; 700e57725eaSMika Westerberg u32 value0, value2; 701e57725eaSMika Westerberg int ret = 0; 702e57725eaSMika Westerberg 703e57725eaSMika Westerberg padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2); 704e57725eaSMika Westerberg if (!padcfg2) 705e57725eaSMika Westerberg return -ENOTSUPP; 706e57725eaSMika Westerberg 707e57725eaSMika Westerberg padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0); 708e57725eaSMika Westerberg 709e57725eaSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 710e57725eaSMika Westerberg 711e57725eaSMika Westerberg value0 = readl(padcfg0); 712e57725eaSMika Westerberg value2 = readl(padcfg2); 713e57725eaSMika Westerberg 714e57725eaSMika Westerberg /* Disable glitch filter and debouncer */ 715e57725eaSMika Westerberg value0 &= ~PADCFG0_PREGFRXSEL; 716e57725eaSMika Westerberg value2 &= ~(PADCFG2_DEBEN | PADCFG2_DEBOUNCE_MASK); 717e57725eaSMika Westerberg 718e57725eaSMika Westerberg if (debounce) { 719e57725eaSMika Westerberg unsigned long v; 720e57725eaSMika Westerberg 7216a33a1d6SAndy Shevchenko v = order_base_2(debounce * NSEC_PER_USEC / DEBOUNCE_PERIOD_NSEC); 722e57725eaSMika Westerberg if (v < 3 || v > 15) { 723e57725eaSMika Westerberg ret = -EINVAL; 724e57725eaSMika Westerberg goto exit_unlock; 725e57725eaSMika Westerberg } else { 726e57725eaSMika Westerberg /* Enable glitch filter and debouncer */ 727e57725eaSMika Westerberg value0 |= PADCFG0_PREGFRXSEL; 728e57725eaSMika Westerberg value2 |= v << PADCFG2_DEBOUNCE_SHIFT; 729e57725eaSMika Westerberg value2 |= PADCFG2_DEBEN; 730e57725eaSMika Westerberg } 731e57725eaSMika Westerberg } 732e57725eaSMika Westerberg 733e57725eaSMika Westerberg writel(value0, padcfg0); 734e57725eaSMika Westerberg writel(value2, padcfg2); 735e57725eaSMika Westerberg 736e57725eaSMika Westerberg exit_unlock: 737e57725eaSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 738e57725eaSMika Westerberg 739e57725eaSMika Westerberg return ret; 740e57725eaSMika Westerberg } 741e57725eaSMika Westerberg 74204035f7fSAndy Shevchenko static int intel_config_set(struct pinctrl_dev *pctldev, unsigned int pin, 74304035f7fSAndy Shevchenko unsigned long *configs, unsigned int nconfigs) 7447981c001SMika Westerberg { 7457981c001SMika Westerberg struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); 7467981c001SMika Westerberg int i, ret; 7477981c001SMika Westerberg 7487981c001SMika Westerberg if (!intel_pad_usable(pctrl, pin)) 7497981c001SMika Westerberg return -ENOTSUPP; 7507981c001SMika Westerberg 7517981c001SMika Westerberg for (i = 0; i < nconfigs; i++) { 7527981c001SMika Westerberg switch (pinconf_to_config_param(configs[i])) { 7537981c001SMika Westerberg case PIN_CONFIG_BIAS_DISABLE: 7547981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_UP: 7557981c001SMika Westerberg case PIN_CONFIG_BIAS_PULL_DOWN: 7567981c001SMika Westerberg ret = intel_config_set_pull(pctrl, pin, configs[i]); 7577981c001SMika Westerberg if (ret) 7587981c001SMika Westerberg return ret; 7597981c001SMika Westerberg break; 7607981c001SMika Westerberg 761e57725eaSMika Westerberg case PIN_CONFIG_INPUT_DEBOUNCE: 762e57725eaSMika Westerberg ret = intel_config_set_debounce(pctrl, pin, 763e57725eaSMika Westerberg pinconf_to_config_argument(configs[i])); 764e57725eaSMika Westerberg if (ret) 765e57725eaSMika Westerberg return ret; 766e57725eaSMika Westerberg break; 767e57725eaSMika Westerberg 7687981c001SMika Westerberg default: 7697981c001SMika Westerberg return -ENOTSUPP; 7707981c001SMika Westerberg } 7717981c001SMika Westerberg } 7727981c001SMika Westerberg 7737981c001SMika Westerberg return 0; 7747981c001SMika Westerberg } 7757981c001SMika Westerberg 7767981c001SMika Westerberg static const struct pinconf_ops intel_pinconf_ops = { 7777981c001SMika Westerberg .is_generic = true, 7787981c001SMika Westerberg .pin_config_get = intel_config_get, 7797981c001SMika Westerberg .pin_config_set = intel_config_set, 7807981c001SMika Westerberg }; 7817981c001SMika Westerberg 7827981c001SMika Westerberg static const struct pinctrl_desc intel_pinctrl_desc = { 7837981c001SMika Westerberg .pctlops = &intel_pinctrl_ops, 7847981c001SMika Westerberg .pmxops = &intel_pinmux_ops, 7857981c001SMika Westerberg .confops = &intel_pinconf_ops, 7867981c001SMika Westerberg .owner = THIS_MODULE, 7877981c001SMika Westerberg }; 7887981c001SMika Westerberg 789a60eac32SMika Westerberg /** 790a60eac32SMika Westerberg * intel_gpio_to_pin() - Translate from GPIO offset to pin number 791a60eac32SMika Westerberg * @pctrl: Pinctrl structure 792a60eac32SMika Westerberg * @offset: GPIO offset from gpiolib 793946ffefcSAndy Shevchenko * @community: Community is filled here if not %NULL 794a60eac32SMika Westerberg * @padgrp: Pad group is filled here if not %NULL 795a60eac32SMika Westerberg * 796a60eac32SMika Westerberg * When coming through gpiolib irqchip, the GPIO offset is not 797a60eac32SMika Westerberg * automatically translated to pinctrl pin number. This function can be 798a60eac32SMika Westerberg * used to find out the corresponding pinctrl pin. 799a60eac32SMika Westerberg */ 80004035f7fSAndy Shevchenko static int intel_gpio_to_pin(struct intel_pinctrl *pctrl, unsigned int offset, 801a60eac32SMika Westerberg const struct intel_community **community, 802a60eac32SMika Westerberg const struct intel_padgroup **padgrp) 803a60eac32SMika Westerberg { 804a60eac32SMika Westerberg int i; 805a60eac32SMika Westerberg 806a60eac32SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 807a60eac32SMika Westerberg const struct intel_community *comm = &pctrl->communities[i]; 808a60eac32SMika Westerberg int j; 809a60eac32SMika Westerberg 810a60eac32SMika Westerberg for (j = 0; j < comm->ngpps; j++) { 811a60eac32SMika Westerberg const struct intel_padgroup *pgrp = &comm->gpps[j]; 812a60eac32SMika Westerberg 813a60eac32SMika Westerberg if (pgrp->gpio_base < 0) 814a60eac32SMika Westerberg continue; 815a60eac32SMika Westerberg 816a60eac32SMika Westerberg if (offset >= pgrp->gpio_base && 817a60eac32SMika Westerberg offset < pgrp->gpio_base + pgrp->size) { 818a60eac32SMika Westerberg int pin; 819a60eac32SMika Westerberg 820a60eac32SMika Westerberg pin = pgrp->base + offset - pgrp->gpio_base; 821a60eac32SMika Westerberg if (community) 822a60eac32SMika Westerberg *community = comm; 823a60eac32SMika Westerberg if (padgrp) 824a60eac32SMika Westerberg *padgrp = pgrp; 825a60eac32SMika Westerberg 826a60eac32SMika Westerberg return pin; 827a60eac32SMika Westerberg } 828a60eac32SMika Westerberg } 829a60eac32SMika Westerberg } 830a60eac32SMika Westerberg 831a60eac32SMika Westerberg return -EINVAL; 832a60eac32SMika Westerberg } 833a60eac32SMika Westerberg 83404035f7fSAndy Shevchenko static int intel_gpio_get(struct gpio_chip *chip, unsigned int offset) 83555aedef5SAndy Shevchenko { 83696147db1SMika Westerberg struct intel_pinctrl *pctrl = gpiochip_get_data(chip); 83796147db1SMika Westerberg void __iomem *reg; 83896147db1SMika Westerberg u32 padcfg0; 83955aedef5SAndy Shevchenko int pin; 84055aedef5SAndy Shevchenko 84196147db1SMika Westerberg pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL); 84296147db1SMika Westerberg if (pin < 0) 84396147db1SMika Westerberg return -EINVAL; 84496147db1SMika Westerberg 84596147db1SMika Westerberg reg = intel_get_padcfg(pctrl, pin, PADCFG0); 84696147db1SMika Westerberg if (!reg) 84796147db1SMika Westerberg return -EINVAL; 84896147db1SMika Westerberg 84996147db1SMika Westerberg padcfg0 = readl(reg); 85096147db1SMika Westerberg if (!(padcfg0 & PADCFG0_GPIOTXDIS)) 85196147db1SMika Westerberg return !!(padcfg0 & PADCFG0_GPIOTXSTATE); 85296147db1SMika Westerberg 85396147db1SMika Westerberg return !!(padcfg0 & PADCFG0_GPIORXSTATE); 85455aedef5SAndy Shevchenko } 85555aedef5SAndy Shevchenko 85604035f7fSAndy Shevchenko static void intel_gpio_set(struct gpio_chip *chip, unsigned int offset, 85704035f7fSAndy Shevchenko int value) 85896147db1SMika Westerberg { 85996147db1SMika Westerberg struct intel_pinctrl *pctrl = gpiochip_get_data(chip); 86096147db1SMika Westerberg unsigned long flags; 86196147db1SMika Westerberg void __iomem *reg; 86296147db1SMika Westerberg u32 padcfg0; 86396147db1SMika Westerberg int pin; 86496147db1SMika Westerberg 86596147db1SMika Westerberg pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL); 86696147db1SMika Westerberg if (pin < 0) 86796147db1SMika Westerberg return; 86896147db1SMika Westerberg 86996147db1SMika Westerberg reg = intel_get_padcfg(pctrl, pin, PADCFG0); 87096147db1SMika Westerberg if (!reg) 87196147db1SMika Westerberg return; 87296147db1SMika Westerberg 87396147db1SMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 87496147db1SMika Westerberg padcfg0 = readl(reg); 87596147db1SMika Westerberg if (value) 87696147db1SMika Westerberg padcfg0 |= PADCFG0_GPIOTXSTATE; 87796147db1SMika Westerberg else 87896147db1SMika Westerberg padcfg0 &= ~PADCFG0_GPIOTXSTATE; 87996147db1SMika Westerberg writel(padcfg0, reg); 88096147db1SMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 88196147db1SMika Westerberg } 88296147db1SMika Westerberg 88396147db1SMika Westerberg static int intel_gpio_get_direction(struct gpio_chip *chip, unsigned int offset) 88496147db1SMika Westerberg { 88596147db1SMika Westerberg struct intel_pinctrl *pctrl = gpiochip_get_data(chip); 88696147db1SMika Westerberg void __iomem *reg; 88796147db1SMika Westerberg u32 padcfg0; 88896147db1SMika Westerberg int pin; 88996147db1SMika Westerberg 89096147db1SMika Westerberg pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL); 89196147db1SMika Westerberg if (pin < 0) 89296147db1SMika Westerberg return -EINVAL; 89396147db1SMika Westerberg 89496147db1SMika Westerberg reg = intel_get_padcfg(pctrl, pin, PADCFG0); 89596147db1SMika Westerberg if (!reg) 89696147db1SMika Westerberg return -EINVAL; 89796147db1SMika Westerberg 89896147db1SMika Westerberg padcfg0 = readl(reg); 89996147db1SMika Westerberg 90096147db1SMika Westerberg if (padcfg0 & PADCFG0_PMODE_MASK) 90196147db1SMika Westerberg return -EINVAL; 90296147db1SMika Westerberg 90396147db1SMika Westerberg return !!(padcfg0 & PADCFG0_GPIOTXDIS); 90496147db1SMika Westerberg } 90596147db1SMika Westerberg 90604035f7fSAndy Shevchenko static int intel_gpio_direction_input(struct gpio_chip *chip, unsigned int offset) 90796147db1SMika Westerberg { 90896147db1SMika Westerberg return pinctrl_gpio_direction_input(chip->base + offset); 90996147db1SMika Westerberg } 91096147db1SMika Westerberg 91104035f7fSAndy Shevchenko static int intel_gpio_direction_output(struct gpio_chip *chip, unsigned int offset, 91296147db1SMika Westerberg int value) 91396147db1SMika Westerberg { 91496147db1SMika Westerberg intel_gpio_set(chip, offset, value); 91596147db1SMika Westerberg return pinctrl_gpio_direction_output(chip->base + offset); 91696147db1SMika Westerberg } 91796147db1SMika Westerberg 91896147db1SMika Westerberg static const struct gpio_chip intel_gpio_chip = { 91996147db1SMika Westerberg .owner = THIS_MODULE, 92096147db1SMika Westerberg .request = gpiochip_generic_request, 92196147db1SMika Westerberg .free = gpiochip_generic_free, 92296147db1SMika Westerberg .get_direction = intel_gpio_get_direction, 92396147db1SMika Westerberg .direction_input = intel_gpio_direction_input, 92496147db1SMika Westerberg .direction_output = intel_gpio_direction_output, 92596147db1SMika Westerberg .get = intel_gpio_get, 92696147db1SMika Westerberg .set = intel_gpio_set, 92796147db1SMika Westerberg .set_config = gpiochip_generic_config, 92896147db1SMika Westerberg }; 92996147db1SMika Westerberg 9307981c001SMika Westerberg static void intel_gpio_irq_ack(struct irq_data *d) 9317981c001SMika Westerberg { 9327981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 933acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 9347981c001SMika Westerberg const struct intel_community *community; 935919eb475SMika Westerberg const struct intel_padgroup *padgrp; 936a60eac32SMika Westerberg int pin; 9377981c001SMika Westerberg 938a60eac32SMika Westerberg pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp); 939a60eac32SMika Westerberg if (pin >= 0) { 94004035f7fSAndy Shevchenko unsigned int gpp, gpp_offset, is_offset; 941919eb475SMika Westerberg 942919eb475SMika Westerberg gpp = padgrp->reg_num; 943919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 944cf769bd8SMika Westerberg is_offset = community->is_offset + gpp * 4; 945919eb475SMika Westerberg 946919eb475SMika Westerberg raw_spin_lock(&pctrl->lock); 947cf769bd8SMika Westerberg writel(BIT(gpp_offset), community->regs + is_offset); 94827d9098cSMika Westerberg raw_spin_unlock(&pctrl->lock); 9497981c001SMika Westerberg } 950919eb475SMika Westerberg } 9517981c001SMika Westerberg 9527981c001SMika Westerberg static void intel_gpio_irq_mask_unmask(struct irq_data *d, bool mask) 9537981c001SMika Westerberg { 9547981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 955acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 9567981c001SMika Westerberg const struct intel_community *community; 957919eb475SMika Westerberg const struct intel_padgroup *padgrp; 958a60eac32SMika Westerberg int pin; 959a60eac32SMika Westerberg 960a60eac32SMika Westerberg pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp); 961a60eac32SMika Westerberg if (pin >= 0) { 96204035f7fSAndy Shevchenko unsigned int gpp, gpp_offset; 963919eb475SMika Westerberg unsigned long flags; 964670784fbSKai-Heng Feng void __iomem *reg, *is; 9657981c001SMika Westerberg u32 value; 9667981c001SMika Westerberg 967919eb475SMika Westerberg gpp = padgrp->reg_num; 968919eb475SMika Westerberg gpp_offset = padgroup_offset(padgrp, pin); 969919eb475SMika Westerberg 9707981c001SMika Westerberg reg = community->regs + community->ie_offset + gpp * 4; 971670784fbSKai-Heng Feng is = community->regs + community->is_offset + gpp * 4; 972919eb475SMika Westerberg 973919eb475SMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 974670784fbSKai-Heng Feng 975670784fbSKai-Heng Feng /* Clear interrupt status first to avoid unexpected interrupt */ 976670784fbSKai-Heng Feng writel(BIT(gpp_offset), is); 977670784fbSKai-Heng Feng 9787981c001SMika Westerberg value = readl(reg); 9797981c001SMika Westerberg if (mask) 9807981c001SMika Westerberg value &= ~BIT(gpp_offset); 9817981c001SMika Westerberg else 9827981c001SMika Westerberg value |= BIT(gpp_offset); 9837981c001SMika Westerberg writel(value, reg); 98427d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 9857981c001SMika Westerberg } 986919eb475SMika Westerberg } 9877981c001SMika Westerberg 9887981c001SMika Westerberg static void intel_gpio_irq_mask(struct irq_data *d) 9897981c001SMika Westerberg { 9907981c001SMika Westerberg intel_gpio_irq_mask_unmask(d, true); 9917981c001SMika Westerberg } 9927981c001SMika Westerberg 9937981c001SMika Westerberg static void intel_gpio_irq_unmask(struct irq_data *d) 9947981c001SMika Westerberg { 9957981c001SMika Westerberg intel_gpio_irq_mask_unmask(d, false); 9967981c001SMika Westerberg } 9977981c001SMika Westerberg 99804035f7fSAndy Shevchenko static int intel_gpio_irq_type(struct irq_data *d, unsigned int type) 9997981c001SMika Westerberg { 10007981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 1001acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 100204035f7fSAndy Shevchenko unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL); 10037981c001SMika Westerberg unsigned long flags; 10047981c001SMika Westerberg void __iomem *reg; 10057981c001SMika Westerberg u32 value; 10067981c001SMika Westerberg 10077981c001SMika Westerberg reg = intel_get_padcfg(pctrl, pin, PADCFG0); 10087981c001SMika Westerberg if (!reg) 10097981c001SMika Westerberg return -EINVAL; 10107981c001SMika Westerberg 10114341e8a5SMika Westerberg /* 10124341e8a5SMika Westerberg * If the pin is in ACPI mode it is still usable as a GPIO but it 10134341e8a5SMika Westerberg * cannot be used as IRQ because GPI_IS status bit will not be 10144341e8a5SMika Westerberg * updated by the host controller hardware. 10154341e8a5SMika Westerberg */ 10164341e8a5SMika Westerberg if (intel_pad_acpi_mode(pctrl, pin)) { 10174341e8a5SMika Westerberg dev_warn(pctrl->dev, "pin %u cannot be used as IRQ\n", pin); 10184341e8a5SMika Westerberg return -EPERM; 10194341e8a5SMika Westerberg } 10204341e8a5SMika Westerberg 102127d9098cSMika Westerberg raw_spin_lock_irqsave(&pctrl->lock, flags); 10227981c001SMika Westerberg 1023f5a26acfSMika Westerberg intel_gpio_set_gpio_mode(reg); 1024f5a26acfSMika Westerberg 10257981c001SMika Westerberg value = readl(reg); 10267981c001SMika Westerberg 10277981c001SMika Westerberg value &= ~(PADCFG0_RXEVCFG_MASK | PADCFG0_RXINV); 10287981c001SMika Westerberg 10297981c001SMika Westerberg if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) { 10307981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE_BOTH << PADCFG0_RXEVCFG_SHIFT; 10317981c001SMika Westerberg } else if (type & IRQ_TYPE_EDGE_FALLING) { 10327981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT; 10337981c001SMika Westerberg value |= PADCFG0_RXINV; 10347981c001SMika Westerberg } else if (type & IRQ_TYPE_EDGE_RISING) { 10357981c001SMika Westerberg value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT; 1036bf380cfaSQipeng Zha } else if (type & IRQ_TYPE_LEVEL_MASK) { 1037bf380cfaSQipeng Zha if (type & IRQ_TYPE_LEVEL_LOW) 10387981c001SMika Westerberg value |= PADCFG0_RXINV; 10397981c001SMika Westerberg } else { 10407981c001SMika Westerberg value |= PADCFG0_RXEVCFG_DISABLED << PADCFG0_RXEVCFG_SHIFT; 10417981c001SMika Westerberg } 10427981c001SMika Westerberg 10437981c001SMika Westerberg writel(value, reg); 10447981c001SMika Westerberg 10457981c001SMika Westerberg if (type & IRQ_TYPE_EDGE_BOTH) 1046fc756bcdSThomas Gleixner irq_set_handler_locked(d, handle_edge_irq); 10477981c001SMika Westerberg else if (type & IRQ_TYPE_LEVEL_MASK) 1048fc756bcdSThomas Gleixner irq_set_handler_locked(d, handle_level_irq); 10497981c001SMika Westerberg 105027d9098cSMika Westerberg raw_spin_unlock_irqrestore(&pctrl->lock, flags); 10517981c001SMika Westerberg 10527981c001SMika Westerberg return 0; 10537981c001SMika Westerberg } 10547981c001SMika Westerberg 10557981c001SMika Westerberg static int intel_gpio_irq_wake(struct irq_data *d, unsigned int on) 10567981c001SMika Westerberg { 10577981c001SMika Westerberg struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 1058acfd4c63SLinus Walleij struct intel_pinctrl *pctrl = gpiochip_get_data(gc); 105904035f7fSAndy Shevchenko unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL); 10607981c001SMika Westerberg 10617981c001SMika Westerberg if (on) 106201dabe91SNilesh Bacchewar enable_irq_wake(pctrl->irq); 10637981c001SMika Westerberg else 106401dabe91SNilesh Bacchewar disable_irq_wake(pctrl->irq); 10659a520fd9SAndy Shevchenko 10667981c001SMika Westerberg dev_dbg(pctrl->dev, "%sable wake for pin %u\n", on ? "en" : "dis", pin); 10677981c001SMika Westerberg return 0; 10687981c001SMika Westerberg } 10697981c001SMika Westerberg 1070193b40c8SMika Westerberg static irqreturn_t intel_gpio_community_irq_handler(struct intel_pinctrl *pctrl, 10717981c001SMika Westerberg const struct intel_community *community) 10727981c001SMika Westerberg { 1073193b40c8SMika Westerberg struct gpio_chip *gc = &pctrl->chip; 1074193b40c8SMika Westerberg irqreturn_t ret = IRQ_NONE; 10757981c001SMika Westerberg int gpp; 10767981c001SMika Westerberg 10777981c001SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) { 1078919eb475SMika Westerberg const struct intel_padgroup *padgrp = &community->gpps[gpp]; 10797981c001SMika Westerberg unsigned long pending, enabled, gpp_offset; 10807981c001SMika Westerberg 1081cf769bd8SMika Westerberg pending = readl(community->regs + community->is_offset + 1082cf769bd8SMika Westerberg padgrp->reg_num * 4); 10837981c001SMika Westerberg enabled = readl(community->regs + community->ie_offset + 1084919eb475SMika Westerberg padgrp->reg_num * 4); 10857981c001SMika Westerberg 10867981c001SMika Westerberg /* Only interrupts that are enabled */ 10877981c001SMika Westerberg pending &= enabled; 10887981c001SMika Westerberg 1089919eb475SMika Westerberg for_each_set_bit(gpp_offset, &pending, padgrp->size) { 1090a60eac32SMika Westerberg unsigned irq; 10917981c001SMika Westerberg 1092f0fbe7bcSThierry Reding irq = irq_find_mapping(gc->irq.domain, 1093a60eac32SMika Westerberg padgrp->gpio_base + gpp_offset); 10947981c001SMika Westerberg generic_handle_irq(irq); 1095193b40c8SMika Westerberg 1096193b40c8SMika Westerberg ret |= IRQ_HANDLED; 10977981c001SMika Westerberg } 10987981c001SMika Westerberg } 10997981c001SMika Westerberg 1100193b40c8SMika Westerberg return ret; 1101193b40c8SMika Westerberg } 1102193b40c8SMika Westerberg 1103193b40c8SMika Westerberg static irqreturn_t intel_gpio_irq(int irq, void *data) 11047981c001SMika Westerberg { 1105193b40c8SMika Westerberg const struct intel_community *community; 1106193b40c8SMika Westerberg struct intel_pinctrl *pctrl = data; 1107193b40c8SMika Westerberg irqreturn_t ret = IRQ_NONE; 11087981c001SMika Westerberg int i; 11097981c001SMika Westerberg 11107981c001SMika Westerberg /* Need to check all communities for pending interrupts */ 1111193b40c8SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1112193b40c8SMika Westerberg community = &pctrl->communities[i]; 1113193b40c8SMika Westerberg ret |= intel_gpio_community_irq_handler(pctrl, community); 1114193b40c8SMika Westerberg } 11157981c001SMika Westerberg 1116193b40c8SMika Westerberg return ret; 11177981c001SMika Westerberg } 11187981c001SMika Westerberg 11197981c001SMika Westerberg static struct irq_chip intel_gpio_irqchip = { 11207981c001SMika Westerberg .name = "intel-gpio", 11217981c001SMika Westerberg .irq_ack = intel_gpio_irq_ack, 11227981c001SMika Westerberg .irq_mask = intel_gpio_irq_mask, 11237981c001SMika Westerberg .irq_unmask = intel_gpio_irq_unmask, 11247981c001SMika Westerberg .irq_set_type = intel_gpio_irq_type, 11257981c001SMika Westerberg .irq_set_wake = intel_gpio_irq_wake, 11265ff56b01SRushikesh S Kadam .flags = IRQCHIP_MASK_ON_SUSPEND, 11277981c001SMika Westerberg }; 11287981c001SMika Westerberg 1129a60eac32SMika Westerberg static int intel_gpio_add_pin_ranges(struct intel_pinctrl *pctrl, 1130a60eac32SMika Westerberg const struct intel_community *community) 1131a60eac32SMika Westerberg { 113233b6cb58SColin Ian King int ret = 0, i; 1133a60eac32SMika Westerberg 1134a60eac32SMika Westerberg for (i = 0; i < community->ngpps; i++) { 1135a60eac32SMika Westerberg const struct intel_padgroup *gpp = &community->gpps[i]; 1136a60eac32SMika Westerberg 1137a60eac32SMika Westerberg if (gpp->gpio_base < 0) 1138a60eac32SMika Westerberg continue; 1139a60eac32SMika Westerberg 1140a60eac32SMika Westerberg ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev), 1141a60eac32SMika Westerberg gpp->gpio_base, gpp->base, 1142a60eac32SMika Westerberg gpp->size); 1143a60eac32SMika Westerberg if (ret) 1144a60eac32SMika Westerberg return ret; 1145a60eac32SMika Westerberg } 1146a60eac32SMika Westerberg 1147a60eac32SMika Westerberg return ret; 1148a60eac32SMika Westerberg } 1149a60eac32SMika Westerberg 1150a60eac32SMika Westerberg static unsigned intel_gpio_ngpio(const struct intel_pinctrl *pctrl) 1151a60eac32SMika Westerberg { 1152a60eac32SMika Westerberg const struct intel_community *community; 115304035f7fSAndy Shevchenko unsigned int ngpio = 0; 1154a60eac32SMika Westerberg int i, j; 1155a60eac32SMika Westerberg 1156a60eac32SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1157a60eac32SMika Westerberg community = &pctrl->communities[i]; 1158a60eac32SMika Westerberg for (j = 0; j < community->ngpps; j++) { 1159a60eac32SMika Westerberg const struct intel_padgroup *gpp = &community->gpps[j]; 1160a60eac32SMika Westerberg 1161a60eac32SMika Westerberg if (gpp->gpio_base < 0) 1162a60eac32SMika Westerberg continue; 1163a60eac32SMika Westerberg 1164a60eac32SMika Westerberg if (gpp->gpio_base + gpp->size > ngpio) 1165a60eac32SMika Westerberg ngpio = gpp->gpio_base + gpp->size; 1166a60eac32SMika Westerberg } 1167a60eac32SMika Westerberg } 1168a60eac32SMika Westerberg 1169a60eac32SMika Westerberg return ngpio; 1170a60eac32SMika Westerberg } 1171a60eac32SMika Westerberg 11727981c001SMika Westerberg static int intel_gpio_probe(struct intel_pinctrl *pctrl, int irq) 11737981c001SMika Westerberg { 1174a60eac32SMika Westerberg int ret, i; 11757981c001SMika Westerberg 11767981c001SMika Westerberg pctrl->chip = intel_gpio_chip; 11777981c001SMika Westerberg 1178a60eac32SMika Westerberg pctrl->chip.ngpio = intel_gpio_ngpio(pctrl); 11797981c001SMika Westerberg pctrl->chip.label = dev_name(pctrl->dev); 118058383c78SLinus Walleij pctrl->chip.parent = pctrl->dev; 11817981c001SMika Westerberg pctrl->chip.base = -1; 118201dabe91SNilesh Bacchewar pctrl->irq = irq; 11837981c001SMika Westerberg 1184f25c3aa9SMika Westerberg ret = devm_gpiochip_add_data(pctrl->dev, &pctrl->chip, pctrl); 11857981c001SMika Westerberg if (ret) { 11867981c001SMika Westerberg dev_err(pctrl->dev, "failed to register gpiochip\n"); 11877981c001SMika Westerberg return ret; 11887981c001SMika Westerberg } 11897981c001SMika Westerberg 1190a60eac32SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1191a60eac32SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 1192a60eac32SMika Westerberg 1193a60eac32SMika Westerberg ret = intel_gpio_add_pin_ranges(pctrl, community); 11947981c001SMika Westerberg if (ret) { 11957981c001SMika Westerberg dev_err(pctrl->dev, "failed to add GPIO pin range\n"); 1196f25c3aa9SMika Westerberg return ret; 1197193b40c8SMika Westerberg } 1198a60eac32SMika Westerberg } 1199193b40c8SMika Westerberg 1200193b40c8SMika Westerberg /* 1201193b40c8SMika Westerberg * We need to request the interrupt here (instead of providing chip 1202193b40c8SMika Westerberg * to the irq directly) because on some platforms several GPIO 1203193b40c8SMika Westerberg * controllers share the same interrupt line. 1204193b40c8SMika Westerberg */ 12051a7d1cb8SMika Westerberg ret = devm_request_irq(pctrl->dev, irq, intel_gpio_irq, 12061a7d1cb8SMika Westerberg IRQF_SHARED | IRQF_NO_THREAD, 1207193b40c8SMika Westerberg dev_name(pctrl->dev), pctrl); 1208193b40c8SMika Westerberg if (ret) { 1209193b40c8SMika Westerberg dev_err(pctrl->dev, "failed to request interrupt\n"); 1210f25c3aa9SMika Westerberg return ret; 12117981c001SMika Westerberg } 12127981c001SMika Westerberg 12137981c001SMika Westerberg ret = gpiochip_irqchip_add(&pctrl->chip, &intel_gpio_irqchip, 0, 12143ae02c14SAndy Shevchenko handle_bad_irq, IRQ_TYPE_NONE); 12157981c001SMika Westerberg if (ret) { 12167981c001SMika Westerberg dev_err(pctrl->dev, "failed to add irqchip\n"); 1217f25c3aa9SMika Westerberg return ret; 12187981c001SMika Westerberg } 12197981c001SMika Westerberg 12207981c001SMika Westerberg gpiochip_set_chained_irqchip(&pctrl->chip, &intel_gpio_irqchip, irq, 1221193b40c8SMika Westerberg NULL); 12227981c001SMika Westerberg return 0; 12237981c001SMika Westerberg } 12247981c001SMika Westerberg 1225919eb475SMika Westerberg static int intel_pinctrl_add_padgroups(struct intel_pinctrl *pctrl, 1226919eb475SMika Westerberg struct intel_community *community) 1227919eb475SMika Westerberg { 1228919eb475SMika Westerberg struct intel_padgroup *gpps; 122904035f7fSAndy Shevchenko unsigned int npins = community->npins; 123004035f7fSAndy Shevchenko unsigned int padown_num = 0; 1231919eb475SMika Westerberg size_t ngpps, i; 1232919eb475SMika Westerberg 1233919eb475SMika Westerberg if (community->gpps) 1234919eb475SMika Westerberg ngpps = community->ngpps; 1235919eb475SMika Westerberg else 1236919eb475SMika Westerberg ngpps = DIV_ROUND_UP(community->npins, community->gpp_size); 1237919eb475SMika Westerberg 1238919eb475SMika Westerberg gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL); 1239919eb475SMika Westerberg if (!gpps) 1240919eb475SMika Westerberg return -ENOMEM; 1241919eb475SMika Westerberg 1242919eb475SMika Westerberg for (i = 0; i < ngpps; i++) { 1243919eb475SMika Westerberg if (community->gpps) { 1244919eb475SMika Westerberg gpps[i] = community->gpps[i]; 1245919eb475SMika Westerberg } else { 124604035f7fSAndy Shevchenko unsigned int gpp_size = community->gpp_size; 1247919eb475SMika Westerberg 1248919eb475SMika Westerberg gpps[i].reg_num = i; 1249919eb475SMika Westerberg gpps[i].base = community->pin_base + i * gpp_size; 1250919eb475SMika Westerberg gpps[i].size = min(gpp_size, npins); 1251919eb475SMika Westerberg npins -= gpps[i].size; 1252919eb475SMika Westerberg } 1253919eb475SMika Westerberg 1254919eb475SMika Westerberg if (gpps[i].size > 32) 1255919eb475SMika Westerberg return -EINVAL; 1256919eb475SMika Westerberg 1257a60eac32SMika Westerberg if (!gpps[i].gpio_base) 1258a60eac32SMika Westerberg gpps[i].gpio_base = gpps[i].base; 1259a60eac32SMika Westerberg 1260919eb475SMika Westerberg gpps[i].padown_num = padown_num; 1261919eb475SMika Westerberg 1262919eb475SMika Westerberg /* 1263919eb475SMika Westerberg * In older hardware the number of padown registers per 1264919eb475SMika Westerberg * group is fixed regardless of the group size. 1265919eb475SMika Westerberg */ 1266919eb475SMika Westerberg if (community->gpp_num_padown_regs) 1267919eb475SMika Westerberg padown_num += community->gpp_num_padown_regs; 1268919eb475SMika Westerberg else 1269919eb475SMika Westerberg padown_num += DIV_ROUND_UP(gpps[i].size * 4, 32); 1270919eb475SMika Westerberg } 1271919eb475SMika Westerberg 1272919eb475SMika Westerberg community->ngpps = ngpps; 1273919eb475SMika Westerberg community->gpps = gpps; 1274919eb475SMika Westerberg 1275919eb475SMika Westerberg return 0; 1276919eb475SMika Westerberg } 1277919eb475SMika Westerberg 12787981c001SMika Westerberg static int intel_pinctrl_pm_init(struct intel_pinctrl *pctrl) 12797981c001SMika Westerberg { 12807981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP 12817981c001SMika Westerberg const struct intel_pinctrl_soc_data *soc = pctrl->soc; 12827981c001SMika Westerberg struct intel_community_context *communities; 12837981c001SMika Westerberg struct intel_pad_context *pads; 12847981c001SMika Westerberg int i; 12857981c001SMika Westerberg 12867981c001SMika Westerberg pads = devm_kcalloc(pctrl->dev, soc->npins, sizeof(*pads), GFP_KERNEL); 12877981c001SMika Westerberg if (!pads) 12887981c001SMika Westerberg return -ENOMEM; 12897981c001SMika Westerberg 12907981c001SMika Westerberg communities = devm_kcalloc(pctrl->dev, pctrl->ncommunities, 12917981c001SMika Westerberg sizeof(*communities), GFP_KERNEL); 12927981c001SMika Westerberg if (!communities) 12937981c001SMika Westerberg return -ENOMEM; 12947981c001SMika Westerberg 12957981c001SMika Westerberg 12967981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 12977981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 1298a0a5f766SChris Chiu u32 *intmask, *hostown; 12997981c001SMika Westerberg 13007981c001SMika Westerberg intmask = devm_kcalloc(pctrl->dev, community->ngpps, 13017981c001SMika Westerberg sizeof(*intmask), GFP_KERNEL); 13027981c001SMika Westerberg if (!intmask) 13037981c001SMika Westerberg return -ENOMEM; 13047981c001SMika Westerberg 13057981c001SMika Westerberg communities[i].intmask = intmask; 1306a0a5f766SChris Chiu 1307a0a5f766SChris Chiu hostown = devm_kcalloc(pctrl->dev, community->ngpps, 1308a0a5f766SChris Chiu sizeof(*hostown), GFP_KERNEL); 1309a0a5f766SChris Chiu if (!hostown) 1310a0a5f766SChris Chiu return -ENOMEM; 1311a0a5f766SChris Chiu 1312a0a5f766SChris Chiu communities[i].hostown = hostown; 13137981c001SMika Westerberg } 13147981c001SMika Westerberg 13157981c001SMika Westerberg pctrl->context.pads = pads; 13167981c001SMika Westerberg pctrl->context.communities = communities; 13177981c001SMika Westerberg #endif 13187981c001SMika Westerberg 13197981c001SMika Westerberg return 0; 13207981c001SMika Westerberg } 13217981c001SMika Westerberg 13220dd519e3SAndy Shevchenko static int intel_pinctrl_probe(struct platform_device *pdev, 13237981c001SMika Westerberg const struct intel_pinctrl_soc_data *soc_data) 13247981c001SMika Westerberg { 13257981c001SMika Westerberg struct intel_pinctrl *pctrl; 13267981c001SMika Westerberg int i, ret, irq; 13277981c001SMika Westerberg 13287981c001SMika Westerberg if (!soc_data) 13297981c001SMika Westerberg return -EINVAL; 13307981c001SMika Westerberg 13317981c001SMika Westerberg pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL); 13327981c001SMika Westerberg if (!pctrl) 13337981c001SMika Westerberg return -ENOMEM; 13347981c001SMika Westerberg 13357981c001SMika Westerberg pctrl->dev = &pdev->dev; 13367981c001SMika Westerberg pctrl->soc = soc_data; 133727d9098cSMika Westerberg raw_spin_lock_init(&pctrl->lock); 13387981c001SMika Westerberg 13397981c001SMika Westerberg /* 13407981c001SMika Westerberg * Make a copy of the communities which we can use to hold pointers 13417981c001SMika Westerberg * to the registers. 13427981c001SMika Westerberg */ 13437981c001SMika Westerberg pctrl->ncommunities = pctrl->soc->ncommunities; 13447981c001SMika Westerberg pctrl->communities = devm_kcalloc(&pdev->dev, pctrl->ncommunities, 13457981c001SMika Westerberg sizeof(*pctrl->communities), GFP_KERNEL); 13467981c001SMika Westerberg if (!pctrl->communities) 13477981c001SMika Westerberg return -ENOMEM; 13487981c001SMika Westerberg 13497981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 13507981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 13517981c001SMika Westerberg void __iomem *regs; 13527981c001SMika Westerberg u32 padbar; 13537981c001SMika Westerberg 13547981c001SMika Westerberg *community = pctrl->soc->communities[i]; 13557981c001SMika Westerberg 13569d5b6a95SAndy Shevchenko regs = devm_platform_ioremap_resource(pdev, community->barno); 13577981c001SMika Westerberg if (IS_ERR(regs)) 13587981c001SMika Westerberg return PTR_ERR(regs); 13597981c001SMika Westerberg 1360e57725eaSMika Westerberg /* 1361e57725eaSMika Westerberg * Determine community features based on the revision if 1362e57725eaSMika Westerberg * not specified already. 1363e57725eaSMika Westerberg */ 1364e57725eaSMika Westerberg if (!community->features) { 1365e57725eaSMika Westerberg u32 rev; 1366e57725eaSMika Westerberg 1367e57725eaSMika Westerberg rev = (readl(regs + REVID) & REVID_MASK) >> REVID_SHIFT; 136804cc058fSMika Westerberg if (rev >= 0x94) { 1369e57725eaSMika Westerberg community->features |= PINCTRL_FEATURE_DEBOUNCE; 137004cc058fSMika Westerberg community->features |= PINCTRL_FEATURE_1K_PD; 137104cc058fSMika Westerberg } 1372e57725eaSMika Westerberg } 1373e57725eaSMika Westerberg 13747981c001SMika Westerberg /* Read offset of the pad configuration registers */ 13757981c001SMika Westerberg padbar = readl(regs + PADBAR); 13767981c001SMika Westerberg 13777981c001SMika Westerberg community->regs = regs; 13787981c001SMika Westerberg community->pad_regs = regs + padbar; 1379919eb475SMika Westerberg 1380919eb475SMika Westerberg ret = intel_pinctrl_add_padgroups(pctrl, community); 1381919eb475SMika Westerberg if (ret) 1382919eb475SMika Westerberg return ret; 13837981c001SMika Westerberg } 13847981c001SMika Westerberg 13857981c001SMika Westerberg irq = platform_get_irq(pdev, 0); 13864e73d02fSStephen Boyd if (irq < 0) 13877981c001SMika Westerberg return irq; 13887981c001SMika Westerberg 13897981c001SMika Westerberg ret = intel_pinctrl_pm_init(pctrl); 13907981c001SMika Westerberg if (ret) 13917981c001SMika Westerberg return ret; 13927981c001SMika Westerberg 13937981c001SMika Westerberg pctrl->pctldesc = intel_pinctrl_desc; 13947981c001SMika Westerberg pctrl->pctldesc.name = dev_name(&pdev->dev); 13957981c001SMika Westerberg pctrl->pctldesc.pins = pctrl->soc->pins; 13967981c001SMika Westerberg pctrl->pctldesc.npins = pctrl->soc->npins; 13977981c001SMika Westerberg 139854d46cd7SLaxman Dewangan pctrl->pctldev = devm_pinctrl_register(&pdev->dev, &pctrl->pctldesc, 139954d46cd7SLaxman Dewangan pctrl); 1400323de9efSMasahiro Yamada if (IS_ERR(pctrl->pctldev)) { 14017981c001SMika Westerberg dev_err(&pdev->dev, "failed to register pinctrl driver\n"); 1402323de9efSMasahiro Yamada return PTR_ERR(pctrl->pctldev); 14037981c001SMika Westerberg } 14047981c001SMika Westerberg 14057981c001SMika Westerberg ret = intel_gpio_probe(pctrl, irq); 140654d46cd7SLaxman Dewangan if (ret) 14077981c001SMika Westerberg return ret; 14087981c001SMika Westerberg 14097981c001SMika Westerberg platform_set_drvdata(pdev, pctrl); 14107981c001SMika Westerberg 14117981c001SMika Westerberg return 0; 14127981c001SMika Westerberg } 14137981c001SMika Westerberg 141470c263c4SAndy Shevchenko int intel_pinctrl_probe_by_hid(struct platform_device *pdev) 141570c263c4SAndy Shevchenko { 141670c263c4SAndy Shevchenko const struct intel_pinctrl_soc_data *data; 141770c263c4SAndy Shevchenko 141870c263c4SAndy Shevchenko data = device_get_match_data(&pdev->dev); 141970c263c4SAndy Shevchenko return intel_pinctrl_probe(pdev, data); 142070c263c4SAndy Shevchenko } 142170c263c4SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_hid); 142270c263c4SAndy Shevchenko 1423924cf800SAndy Shevchenko int intel_pinctrl_probe_by_uid(struct platform_device *pdev) 1424924cf800SAndy Shevchenko { 1425924cf800SAndy Shevchenko const struct intel_pinctrl_soc_data *data = NULL; 1426924cf800SAndy Shevchenko const struct intel_pinctrl_soc_data **table; 1427924cf800SAndy Shevchenko struct acpi_device *adev; 1428924cf800SAndy Shevchenko unsigned int i; 1429924cf800SAndy Shevchenko 1430924cf800SAndy Shevchenko adev = ACPI_COMPANION(&pdev->dev); 1431924cf800SAndy Shevchenko if (adev) { 1432924cf800SAndy Shevchenko const void *match = device_get_match_data(&pdev->dev); 1433924cf800SAndy Shevchenko 1434924cf800SAndy Shevchenko table = (const struct intel_pinctrl_soc_data **)match; 1435924cf800SAndy Shevchenko for (i = 0; table[i]; i++) { 1436924cf800SAndy Shevchenko if (!strcmp(adev->pnp.unique_id, table[i]->uid)) { 1437924cf800SAndy Shevchenko data = table[i]; 1438924cf800SAndy Shevchenko break; 1439924cf800SAndy Shevchenko } 1440924cf800SAndy Shevchenko } 1441924cf800SAndy Shevchenko } else { 1442924cf800SAndy Shevchenko const struct platform_device_id *id; 1443924cf800SAndy Shevchenko 1444924cf800SAndy Shevchenko id = platform_get_device_id(pdev); 1445924cf800SAndy Shevchenko if (!id) 1446924cf800SAndy Shevchenko return -ENODEV; 1447924cf800SAndy Shevchenko 1448924cf800SAndy Shevchenko table = (const struct intel_pinctrl_soc_data **)id->driver_data; 1449924cf800SAndy Shevchenko data = table[pdev->id]; 1450924cf800SAndy Shevchenko } 1451924cf800SAndy Shevchenko 1452924cf800SAndy Shevchenko return intel_pinctrl_probe(pdev, data); 1453924cf800SAndy Shevchenko } 1454924cf800SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_uid); 1455924cf800SAndy Shevchenko 14567981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP 145704035f7fSAndy Shevchenko static bool intel_pinctrl_should_save(struct intel_pinctrl *pctrl, unsigned int pin) 1458c538b943SMika Westerberg { 1459c538b943SMika Westerberg const struct pin_desc *pd = pin_desc_get(pctrl->pctldev, pin); 1460c538b943SMika Westerberg 1461c538b943SMika Westerberg if (!pd || !intel_pad_usable(pctrl, pin)) 1462c538b943SMika Westerberg return false; 1463c538b943SMika Westerberg 1464c538b943SMika Westerberg /* 1465c538b943SMika Westerberg * Only restore the pin if it is actually in use by the kernel (or 1466c538b943SMika Westerberg * by userspace). It is possible that some pins are used by the 1467c538b943SMika Westerberg * BIOS during resume and those are not always locked down so leave 1468c538b943SMika Westerberg * them alone. 1469c538b943SMika Westerberg */ 1470c538b943SMika Westerberg if (pd->mux_owner || pd->gpio_owner || 1471c538b943SMika Westerberg gpiochip_line_is_irq(&pctrl->chip, pin)) 1472c538b943SMika Westerberg return true; 1473c538b943SMika Westerberg 1474c538b943SMika Westerberg return false; 1475c538b943SMika Westerberg } 1476c538b943SMika Westerberg 14772fef3276SBinbin Wu int intel_pinctrl_suspend_noirq(struct device *dev) 14787981c001SMika Westerberg { 1479cb035d74SWolfram Sang struct intel_pinctrl *pctrl = dev_get_drvdata(dev); 14807981c001SMika Westerberg struct intel_community_context *communities; 14817981c001SMika Westerberg struct intel_pad_context *pads; 14827981c001SMika Westerberg int i; 14837981c001SMika Westerberg 14847981c001SMika Westerberg pads = pctrl->context.pads; 14857981c001SMika Westerberg for (i = 0; i < pctrl->soc->npins; i++) { 14867981c001SMika Westerberg const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i]; 1487e57725eaSMika Westerberg void __iomem *padcfg; 14887981c001SMika Westerberg u32 val; 14897981c001SMika Westerberg 1490c538b943SMika Westerberg if (!intel_pinctrl_should_save(pctrl, desc->number)) 14917981c001SMika Westerberg continue; 14927981c001SMika Westerberg 14937981c001SMika Westerberg val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG0)); 14947981c001SMika Westerberg pads[i].padcfg0 = val & ~PADCFG0_GPIORXSTATE; 14957981c001SMika Westerberg val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG1)); 14967981c001SMika Westerberg pads[i].padcfg1 = val; 1497e57725eaSMika Westerberg 1498e57725eaSMika Westerberg padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2); 1499e57725eaSMika Westerberg if (padcfg) 1500e57725eaSMika Westerberg pads[i].padcfg2 = readl(padcfg); 15017981c001SMika Westerberg } 15027981c001SMika Westerberg 15037981c001SMika Westerberg communities = pctrl->context.communities; 15047981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 15057981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 15067981c001SMika Westerberg void __iomem *base; 150704035f7fSAndy Shevchenko unsigned int gpp; 15087981c001SMika Westerberg 15097981c001SMika Westerberg base = community->regs + community->ie_offset; 15107981c001SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) 15117981c001SMika Westerberg communities[i].intmask[gpp] = readl(base + gpp * 4); 1512a0a5f766SChris Chiu 1513a0a5f766SChris Chiu base = community->regs + community->hostown_offset; 1514a0a5f766SChris Chiu for (gpp = 0; gpp < community->ngpps; gpp++) 1515a0a5f766SChris Chiu communities[i].hostown[gpp] = readl(base + gpp * 4); 15167981c001SMika Westerberg } 15177981c001SMika Westerberg 15187981c001SMika Westerberg return 0; 15197981c001SMika Westerberg } 15202fef3276SBinbin Wu EXPORT_SYMBOL_GPL(intel_pinctrl_suspend_noirq); 15217981c001SMika Westerberg 1522f487bbf3SMika Westerberg static void intel_gpio_irq_init(struct intel_pinctrl *pctrl) 1523f487bbf3SMika Westerberg { 1524f487bbf3SMika Westerberg size_t i; 1525f487bbf3SMika Westerberg 1526f487bbf3SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 1527f487bbf3SMika Westerberg const struct intel_community *community; 1528f487bbf3SMika Westerberg void __iomem *base; 152904035f7fSAndy Shevchenko unsigned int gpp; 1530f487bbf3SMika Westerberg 1531f487bbf3SMika Westerberg community = &pctrl->communities[i]; 1532f487bbf3SMika Westerberg base = community->regs; 1533f487bbf3SMika Westerberg 1534f487bbf3SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) { 1535f487bbf3SMika Westerberg /* Mask and clear all interrupts */ 1536f487bbf3SMika Westerberg writel(0, base + community->ie_offset + gpp * 4); 1537cf769bd8SMika Westerberg writel(0xffff, base + community->is_offset + gpp * 4); 1538f487bbf3SMika Westerberg } 1539f487bbf3SMika Westerberg } 1540f487bbf3SMika Westerberg } 1541f487bbf3SMika Westerberg 1542a0a5f766SChris Chiu static u32 1543a0a5f766SChris Chiu intel_gpio_is_requested(struct gpio_chip *chip, int base, unsigned int size) 1544a0a5f766SChris Chiu { 1545a0a5f766SChris Chiu u32 requested = 0; 1546a0a5f766SChris Chiu unsigned int i; 1547a0a5f766SChris Chiu 1548a0a5f766SChris Chiu for (i = 0; i < size; i++) 1549a0a5f766SChris Chiu if (gpiochip_is_requested(chip, base + i)) 1550a0a5f766SChris Chiu requested |= BIT(i); 1551a0a5f766SChris Chiu 1552a0a5f766SChris Chiu return requested; 1553a0a5f766SChris Chiu } 1554a0a5f766SChris Chiu 1555a0a5f766SChris Chiu static u32 1556a0a5f766SChris Chiu intel_gpio_update_pad_mode(void __iomem *hostown, u32 mask, u32 value) 1557a0a5f766SChris Chiu { 15585f61d951SAndy Shevchenko u32 curr, updated; 1559a0a5f766SChris Chiu 15605f61d951SAndy Shevchenko curr = readl(hostown); 15615f61d951SAndy Shevchenko updated = (curr & ~mask) | (value & mask); 1562a0a5f766SChris Chiu writel(updated, hostown); 15635f61d951SAndy Shevchenko 1564a0a5f766SChris Chiu return curr; 1565a0a5f766SChris Chiu } 1566a0a5f766SChris Chiu 15672fef3276SBinbin Wu int intel_pinctrl_resume_noirq(struct device *dev) 15687981c001SMika Westerberg { 1569cb035d74SWolfram Sang struct intel_pinctrl *pctrl = dev_get_drvdata(dev); 15707981c001SMika Westerberg const struct intel_community_context *communities; 15717981c001SMika Westerberg const struct intel_pad_context *pads; 15727981c001SMika Westerberg int i; 15737981c001SMika Westerberg 15747981c001SMika Westerberg /* Mask all interrupts */ 15757981c001SMika Westerberg intel_gpio_irq_init(pctrl); 15767981c001SMika Westerberg 15777981c001SMika Westerberg pads = pctrl->context.pads; 15787981c001SMika Westerberg for (i = 0; i < pctrl->soc->npins; i++) { 15797981c001SMika Westerberg const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i]; 15807981c001SMika Westerberg void __iomem *padcfg; 15817981c001SMika Westerberg u32 val; 15827981c001SMika Westerberg 1583c538b943SMika Westerberg if (!intel_pinctrl_should_save(pctrl, desc->number)) 15847981c001SMika Westerberg continue; 15857981c001SMika Westerberg 15867981c001SMika Westerberg padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG0); 15877981c001SMika Westerberg val = readl(padcfg) & ~PADCFG0_GPIORXSTATE; 15887981c001SMika Westerberg if (val != pads[i].padcfg0) { 15897981c001SMika Westerberg writel(pads[i].padcfg0, padcfg); 15907981c001SMika Westerberg dev_dbg(dev, "restored pin %u padcfg0 %#08x\n", 15917981c001SMika Westerberg desc->number, readl(padcfg)); 15927981c001SMika Westerberg } 15937981c001SMika Westerberg 15947981c001SMika Westerberg padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG1); 15957981c001SMika Westerberg val = readl(padcfg); 15967981c001SMika Westerberg if (val != pads[i].padcfg1) { 15977981c001SMika Westerberg writel(pads[i].padcfg1, padcfg); 15987981c001SMika Westerberg dev_dbg(dev, "restored pin %u padcfg1 %#08x\n", 15997981c001SMika Westerberg desc->number, readl(padcfg)); 16007981c001SMika Westerberg } 1601e57725eaSMika Westerberg 1602e57725eaSMika Westerberg padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2); 1603e57725eaSMika Westerberg if (padcfg) { 1604e57725eaSMika Westerberg val = readl(padcfg); 1605e57725eaSMika Westerberg if (val != pads[i].padcfg2) { 1606e57725eaSMika Westerberg writel(pads[i].padcfg2, padcfg); 1607e57725eaSMika Westerberg dev_dbg(dev, "restored pin %u padcfg2 %#08x\n", 1608e57725eaSMika Westerberg desc->number, readl(padcfg)); 1609e57725eaSMika Westerberg } 1610e57725eaSMika Westerberg } 16117981c001SMika Westerberg } 16127981c001SMika Westerberg 16137981c001SMika Westerberg communities = pctrl->context.communities; 16147981c001SMika Westerberg for (i = 0; i < pctrl->ncommunities; i++) { 16157981c001SMika Westerberg struct intel_community *community = &pctrl->communities[i]; 16167981c001SMika Westerberg void __iomem *base; 161704035f7fSAndy Shevchenko unsigned int gpp; 16187981c001SMika Westerberg 16197981c001SMika Westerberg base = community->regs + community->ie_offset; 16207981c001SMika Westerberg for (gpp = 0; gpp < community->ngpps; gpp++) { 16217981c001SMika Westerberg writel(communities[i].intmask[gpp], base + gpp * 4); 16227981c001SMika Westerberg dev_dbg(dev, "restored mask %d/%u %#08x\n", i, gpp, 16237981c001SMika Westerberg readl(base + gpp * 4)); 16247981c001SMika Westerberg } 1625a0a5f766SChris Chiu 1626a0a5f766SChris Chiu base = community->regs + community->hostown_offset; 1627a0a5f766SChris Chiu for (gpp = 0; gpp < community->ngpps; gpp++) { 1628a0a5f766SChris Chiu const struct intel_padgroup *padgrp = &community->gpps[gpp]; 1629a0a5f766SChris Chiu u32 requested = 0, value = 0; 1630a0a5f766SChris Chiu u32 saved = communities[i].hostown[gpp]; 1631a0a5f766SChris Chiu 1632a0a5f766SChris Chiu if (padgrp->gpio_base < 0) 1633a0a5f766SChris Chiu continue; 1634a0a5f766SChris Chiu 1635a0a5f766SChris Chiu requested = intel_gpio_is_requested(&pctrl->chip, 1636a0a5f766SChris Chiu padgrp->gpio_base, padgrp->size); 1637a0a5f766SChris Chiu value = intel_gpio_update_pad_mode(base + gpp * 4, 1638a0a5f766SChris Chiu requested, saved); 1639a0a5f766SChris Chiu if ((value ^ saved) & requested) { 1640a0a5f766SChris Chiu dev_warn(dev, "restore hostown %d/%u %#8x->%#8x\n", 1641a0a5f766SChris Chiu i, gpp, value, saved); 1642a0a5f766SChris Chiu } 1643a0a5f766SChris Chiu } 16447981c001SMika Westerberg } 16457981c001SMika Westerberg 16467981c001SMika Westerberg return 0; 16477981c001SMika Westerberg } 16482fef3276SBinbin Wu EXPORT_SYMBOL_GPL(intel_pinctrl_resume_noirq); 16497981c001SMika Westerberg #endif 16507981c001SMika Westerberg 16517981c001SMika Westerberg MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>"); 16527981c001SMika Westerberg MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>"); 16537981c001SMika Westerberg MODULE_DESCRIPTION("Intel pinctrl/GPIO core driver"); 16547981c001SMika Westerberg MODULE_LICENSE("GPL v2"); 1655