xref: /openbmc/linux/drivers/pinctrl/intel/pinctrl-intel.c (revision 12b44105c0ca7c250d4f00c42482c5eaab2e8bd5)
1875a92b3SAndy Shevchenko // SPDX-License-Identifier: GPL-2.0
27981c001SMika Westerberg /*
37981c001SMika Westerberg  * Intel pinctrl/GPIO core driver.
47981c001SMika Westerberg  *
57981c001SMika Westerberg  * Copyright (C) 2015, Intel Corporation
67981c001SMika Westerberg  * Authors: Mathias Nyman <mathias.nyman@linux.intel.com>
77981c001SMika Westerberg  *          Mika Westerberg <mika.westerberg@linux.intel.com>
87981c001SMika Westerberg  */
97981c001SMika Westerberg 
10924cf800SAndy Shevchenko #include <linux/acpi.h>
117981c001SMika Westerberg #include <linux/gpio/driver.h>
1266c812d2SAndy Shevchenko #include <linux/interrupt.h>
13e57725eaSMika Westerberg #include <linux/log2.h>
146a33a1d6SAndy Shevchenko #include <linux/module.h>
157981c001SMika Westerberg #include <linux/platform_device.h>
16924cf800SAndy Shevchenko #include <linux/property.h>
17de23ccb1SAndy Shevchenko #include <linux/seq_file.h>
1898e63c11SAndy Shevchenko #include <linux/string_helpers.h>
196a33a1d6SAndy Shevchenko #include <linux/time.h>
20924cf800SAndy Shevchenko 
21de23ccb1SAndy Shevchenko #include <linux/pinctrl/consumer.h>
227981c001SMika Westerberg #include <linux/pinctrl/pinconf.h>
237981c001SMika Westerberg #include <linux/pinctrl/pinconf-generic.h>
24de23ccb1SAndy Shevchenko #include <linux/pinctrl/pinctrl.h>
25de23ccb1SAndy Shevchenko #include <linux/pinctrl/pinmux.h>
267981c001SMika Westerberg 
27c538b943SMika Westerberg #include "../core.h"
287981c001SMika Westerberg #include "pinctrl-intel.h"
297981c001SMika Westerberg 
307981c001SMika Westerberg /* Offset from regs */
31e57725eaSMika Westerberg #define REVID				0x000
32e57725eaSMika Westerberg #define REVID_SHIFT			16
33e57725eaSMika Westerberg #define REVID_MASK			GENMASK(31, 16)
34e57725eaSMika Westerberg 
3591d898e5SAndy Shevchenko #define CAPLIST				0x004
3691d898e5SAndy Shevchenko #define CAPLIST_ID_SHIFT		16
3791d898e5SAndy Shevchenko #define CAPLIST_ID_MASK			GENMASK(23, 16)
3891d898e5SAndy Shevchenko #define CAPLIST_ID_GPIO_HW_INFO		1
3991d898e5SAndy Shevchenko #define CAPLIST_ID_PWM			2
4091d898e5SAndy Shevchenko #define CAPLIST_ID_BLINK		3
4191d898e5SAndy Shevchenko #define CAPLIST_ID_EXP			4
4291d898e5SAndy Shevchenko #define CAPLIST_NEXT_SHIFT		0
4391d898e5SAndy Shevchenko #define CAPLIST_NEXT_MASK		GENMASK(15, 0)
4491d898e5SAndy Shevchenko 
457981c001SMika Westerberg #define PADBAR				0x00c
467981c001SMika Westerberg 
477981c001SMika Westerberg #define PADOWN_BITS			4
487981c001SMika Westerberg #define PADOWN_SHIFT(p)			((p) % 8 * PADOWN_BITS)
49e58926e7SAndy Shevchenko #define PADOWN_MASK(p)			(GENMASK(3, 0) << PADOWN_SHIFT(p))
5099a735b3SQipeng Zha #define PADOWN_GPP(p)			((p) / 8)
517981c001SMika Westerberg 
527981c001SMika Westerberg /* Offset from pad_regs */
537981c001SMika Westerberg #define PADCFG0				0x000
547981c001SMika Westerberg #define PADCFG0_RXEVCFG_SHIFT		25
55e58926e7SAndy Shevchenko #define PADCFG0_RXEVCFG_MASK		GENMASK(26, 25)
567981c001SMika Westerberg #define PADCFG0_RXEVCFG_LEVEL		0
577981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE		1
587981c001SMika Westerberg #define PADCFG0_RXEVCFG_DISABLED	2
597981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE_BOTH	3
60e57725eaSMika Westerberg #define PADCFG0_PREGFRXSEL		BIT(24)
617981c001SMika Westerberg #define PADCFG0_RXINV			BIT(23)
627981c001SMika Westerberg #define PADCFG0_GPIROUTIOXAPIC		BIT(20)
637981c001SMika Westerberg #define PADCFG0_GPIROUTSCI		BIT(19)
647981c001SMika Westerberg #define PADCFG0_GPIROUTSMI		BIT(18)
657981c001SMika Westerberg #define PADCFG0_GPIROUTNMI		BIT(17)
667981c001SMika Westerberg #define PADCFG0_PMODE_SHIFT		10
67e58926e7SAndy Shevchenko #define PADCFG0_PMODE_MASK		GENMASK(13, 10)
684973ddc8SAndy Shevchenko #define PADCFG0_PMODE_GPIO		0
697981c001SMika Westerberg #define PADCFG0_GPIORXDIS		BIT(9)
707981c001SMika Westerberg #define PADCFG0_GPIOTXDIS		BIT(8)
717981c001SMika Westerberg #define PADCFG0_GPIORXSTATE		BIT(1)
727981c001SMika Westerberg #define PADCFG0_GPIOTXSTATE		BIT(0)
737981c001SMika Westerberg 
747981c001SMika Westerberg #define PADCFG1				0x004
757981c001SMika Westerberg #define PADCFG1_TERM_UP			BIT(13)
767981c001SMika Westerberg #define PADCFG1_TERM_SHIFT		10
77e58926e7SAndy Shevchenko #define PADCFG1_TERM_MASK		GENMASK(12, 10)
78dd26209bSAndy Shevchenko #define PADCFG1_TERM_20K		BIT(2)
79dd26209bSAndy Shevchenko #define PADCFG1_TERM_5K			BIT(1)
80dd26209bSAndy Shevchenko #define PADCFG1_TERM_1K			BIT(0)
81dd26209bSAndy Shevchenko #define PADCFG1_TERM_833		(BIT(1) | BIT(0))
827981c001SMika Westerberg 
83e57725eaSMika Westerberg #define PADCFG2				0x008
84e57725eaSMika Westerberg #define PADCFG2_DEBEN			BIT(0)
85e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_SHIFT		1
86e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_MASK		GENMASK(4, 1)
87e57725eaSMika Westerberg 
886a33a1d6SAndy Shevchenko #define DEBOUNCE_PERIOD_NSEC		31250
89e57725eaSMika Westerberg 
907981c001SMika Westerberg struct intel_pad_context {
917981c001SMika Westerberg 	u32 padcfg0;
927981c001SMika Westerberg 	u32 padcfg1;
93e57725eaSMika Westerberg 	u32 padcfg2;
947981c001SMika Westerberg };
957981c001SMika Westerberg 
967981c001SMika Westerberg struct intel_community_context {
977981c001SMika Westerberg 	u32 *intmask;
98a0a5f766SChris Chiu 	u32 *hostown;
997981c001SMika Westerberg };
1007981c001SMika Westerberg 
1017981c001SMika Westerberg #define pin_to_padno(c, p)	((p) - (c)->pin_base)
102919eb475SMika Westerberg #define padgroup_offset(g, p)	((p) - (g)->base)
1037981c001SMika Westerberg 
1047981c001SMika Westerberg static struct intel_community *intel_get_community(struct intel_pinctrl *pctrl,
10504035f7fSAndy Shevchenko 						   unsigned int pin)
1067981c001SMika Westerberg {
1077981c001SMika Westerberg 	struct intel_community *community;
1087981c001SMika Westerberg 	int i;
1097981c001SMika Westerberg 
1107981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
1117981c001SMika Westerberg 		community = &pctrl->communities[i];
1127981c001SMika Westerberg 		if (pin >= community->pin_base &&
1137981c001SMika Westerberg 		    pin < community->pin_base + community->npins)
1147981c001SMika Westerberg 			return community;
1157981c001SMika Westerberg 	}
1167981c001SMika Westerberg 
1177981c001SMika Westerberg 	dev_warn(pctrl->dev, "failed to find community for pin %u\n", pin);
1187981c001SMika Westerberg 	return NULL;
1197981c001SMika Westerberg }
1207981c001SMika Westerberg 
121919eb475SMika Westerberg static const struct intel_padgroup *
122919eb475SMika Westerberg intel_community_get_padgroup(const struct intel_community *community,
12304035f7fSAndy Shevchenko 			     unsigned int pin)
124919eb475SMika Westerberg {
125919eb475SMika Westerberg 	int i;
126919eb475SMika Westerberg 
127919eb475SMika Westerberg 	for (i = 0; i < community->ngpps; i++) {
128919eb475SMika Westerberg 		const struct intel_padgroup *padgrp = &community->gpps[i];
129919eb475SMika Westerberg 
130919eb475SMika Westerberg 		if (pin >= padgrp->base && pin < padgrp->base + padgrp->size)
131919eb475SMika Westerberg 			return padgrp;
132919eb475SMika Westerberg 	}
133919eb475SMika Westerberg 
134919eb475SMika Westerberg 	return NULL;
135919eb475SMika Westerberg }
136919eb475SMika Westerberg 
13704035f7fSAndy Shevchenko static void __iomem *intel_get_padcfg(struct intel_pinctrl *pctrl,
13804035f7fSAndy Shevchenko 				      unsigned int pin, unsigned int reg)
1397981c001SMika Westerberg {
1407981c001SMika Westerberg 	const struct intel_community *community;
14104035f7fSAndy Shevchenko 	unsigned int padno;
142e57725eaSMika Westerberg 	size_t nregs;
1437981c001SMika Westerberg 
1447981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
1457981c001SMika Westerberg 	if (!community)
1467981c001SMika Westerberg 		return NULL;
1477981c001SMika Westerberg 
1487981c001SMika Westerberg 	padno = pin_to_padno(community, pin);
149e57725eaSMika Westerberg 	nregs = (community->features & PINCTRL_FEATURE_DEBOUNCE) ? 4 : 2;
150e57725eaSMika Westerberg 
1517eb7ecddSAndy Shevchenko 	if (reg >= nregs * 4)
152e57725eaSMika Westerberg 		return NULL;
153e57725eaSMika Westerberg 
154e57725eaSMika Westerberg 	return community->pad_regs + reg + padno * nregs * 4;
1557981c001SMika Westerberg }
1567981c001SMika Westerberg 
15704035f7fSAndy Shevchenko static bool intel_pad_owned_by_host(struct intel_pinctrl *pctrl, unsigned int pin)
1587981c001SMika Westerberg {
1597981c001SMika Westerberg 	const struct intel_community *community;
160919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
16104035f7fSAndy Shevchenko 	unsigned int gpp, offset, gpp_offset;
1627981c001SMika Westerberg 	void __iomem *padown;
1637981c001SMika Westerberg 
1647981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
1657981c001SMika Westerberg 	if (!community)
1667981c001SMika Westerberg 		return false;
1677981c001SMika Westerberg 	if (!community->padown_offset)
1687981c001SMika Westerberg 		return true;
1697981c001SMika Westerberg 
170919eb475SMika Westerberg 	padgrp = intel_community_get_padgroup(community, pin);
171919eb475SMika Westerberg 	if (!padgrp)
172919eb475SMika Westerberg 		return false;
173919eb475SMika Westerberg 
174919eb475SMika Westerberg 	gpp_offset = padgroup_offset(padgrp, pin);
175919eb475SMika Westerberg 	gpp = PADOWN_GPP(gpp_offset);
176919eb475SMika Westerberg 	offset = community->padown_offset + padgrp->padown_num * 4 + gpp * 4;
1777981c001SMika Westerberg 	padown = community->regs + offset;
1787981c001SMika Westerberg 
179919eb475SMika Westerberg 	return !(readl(padown) & PADOWN_MASK(gpp_offset));
1807981c001SMika Westerberg }
1817981c001SMika Westerberg 
18204035f7fSAndy Shevchenko static bool intel_pad_acpi_mode(struct intel_pinctrl *pctrl, unsigned int pin)
1837981c001SMika Westerberg {
1847981c001SMika Westerberg 	const struct intel_community *community;
185919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
18604035f7fSAndy Shevchenko 	unsigned int offset, gpp_offset;
1877981c001SMika Westerberg 	void __iomem *hostown;
1887981c001SMika Westerberg 
1897981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
1907981c001SMika Westerberg 	if (!community)
1917981c001SMika Westerberg 		return true;
1927981c001SMika Westerberg 	if (!community->hostown_offset)
1937981c001SMika Westerberg 		return false;
1947981c001SMika Westerberg 
195919eb475SMika Westerberg 	padgrp = intel_community_get_padgroup(community, pin);
196919eb475SMika Westerberg 	if (!padgrp)
197919eb475SMika Westerberg 		return true;
198919eb475SMika Westerberg 
199919eb475SMika Westerberg 	gpp_offset = padgroup_offset(padgrp, pin);
200919eb475SMika Westerberg 	offset = community->hostown_offset + padgrp->reg_num * 4;
2017981c001SMika Westerberg 	hostown = community->regs + offset;
2027981c001SMika Westerberg 
203919eb475SMika Westerberg 	return !(readl(hostown) & BIT(gpp_offset));
2047981c001SMika Westerberg }
2057981c001SMika Westerberg 
2061bd23153SAndy Shevchenko /**
2071bd23153SAndy Shevchenko  * enum - Locking variants of the pad configuration
2081bd23153SAndy Shevchenko  *
2091bd23153SAndy Shevchenko  * @PAD_UNLOCKED:	pad is fully controlled by the configuration registers
2101bd23153SAndy Shevchenko  * @PAD_LOCKED:		pad configuration registers, except TX state, are locked
2111bd23153SAndy Shevchenko  * @PAD_LOCKED_TX:	pad configuration TX state is locked
2121bd23153SAndy Shevchenko  * @PAD_LOCKED_FULL:	pad configuration registers are locked completely
2131bd23153SAndy Shevchenko  *
2141bd23153SAndy Shevchenko  * Locking is considered as read-only mode for corresponding registers and
2151bd23153SAndy Shevchenko  * their respective fields. That said, TX state bit is locked separately from
2161bd23153SAndy Shevchenko  * the main locking scheme.
2171bd23153SAndy Shevchenko  */
2181bd23153SAndy Shevchenko enum {
2191bd23153SAndy Shevchenko 	PAD_UNLOCKED	= 0,
2201bd23153SAndy Shevchenko 	PAD_LOCKED	= 1,
2211bd23153SAndy Shevchenko 	PAD_LOCKED_TX	= 2,
2221bd23153SAndy Shevchenko 	PAD_LOCKED_FULL	= PAD_LOCKED | PAD_LOCKED_TX,
2231bd23153SAndy Shevchenko };
2241bd23153SAndy Shevchenko 
2251bd23153SAndy Shevchenko static int intel_pad_locked(struct intel_pinctrl *pctrl, unsigned int pin)
2267981c001SMika Westerberg {
2277981c001SMika Westerberg 	struct intel_community *community;
228919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
22904035f7fSAndy Shevchenko 	unsigned int offset, gpp_offset;
2307981c001SMika Westerberg 	u32 value;
2311bd23153SAndy Shevchenko 	int ret = PAD_UNLOCKED;
2327981c001SMika Westerberg 
2337981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
2347981c001SMika Westerberg 	if (!community)
2351bd23153SAndy Shevchenko 		return PAD_LOCKED_FULL;
2367981c001SMika Westerberg 	if (!community->padcfglock_offset)
2371bd23153SAndy Shevchenko 		return PAD_UNLOCKED;
2387981c001SMika Westerberg 
239919eb475SMika Westerberg 	padgrp = intel_community_get_padgroup(community, pin);
240919eb475SMika Westerberg 	if (!padgrp)
2411bd23153SAndy Shevchenko 		return PAD_LOCKED_FULL;
242919eb475SMika Westerberg 
243919eb475SMika Westerberg 	gpp_offset = padgroup_offset(padgrp, pin);
2447981c001SMika Westerberg 
2457981c001SMika Westerberg 	/*
2467981c001SMika Westerberg 	 * If PADCFGLOCK and PADCFGLOCKTX bits are both clear for this pad,
2477981c001SMika Westerberg 	 * the pad is considered unlocked. Any other case means that it is
2481bd23153SAndy Shevchenko 	 * either fully or partially locked.
2497981c001SMika Westerberg 	 */
2501bd23153SAndy Shevchenko 	offset = community->padcfglock_offset + 0 + padgrp->reg_num * 8;
2517981c001SMika Westerberg 	value = readl(community->regs + offset);
252919eb475SMika Westerberg 	if (value & BIT(gpp_offset))
2531bd23153SAndy Shevchenko 		ret |= PAD_LOCKED;
2547981c001SMika Westerberg 
255919eb475SMika Westerberg 	offset = community->padcfglock_offset + 4 + padgrp->reg_num * 8;
2567981c001SMika Westerberg 	value = readl(community->regs + offset);
257919eb475SMika Westerberg 	if (value & BIT(gpp_offset))
2581bd23153SAndy Shevchenko 		ret |= PAD_LOCKED_TX;
2597981c001SMika Westerberg 
2601bd23153SAndy Shevchenko 	return ret;
2611bd23153SAndy Shevchenko }
2621bd23153SAndy Shevchenko 
2631bd23153SAndy Shevchenko static bool intel_pad_is_unlocked(struct intel_pinctrl *pctrl, unsigned int pin)
2641bd23153SAndy Shevchenko {
2651bd23153SAndy Shevchenko 	return (intel_pad_locked(pctrl, pin) & PAD_LOCKED) == PAD_UNLOCKED;
2667981c001SMika Westerberg }
2677981c001SMika Westerberg 
26804035f7fSAndy Shevchenko static bool intel_pad_usable(struct intel_pinctrl *pctrl, unsigned int pin)
2697981c001SMika Westerberg {
2701bd23153SAndy Shevchenko 	return intel_pad_owned_by_host(pctrl, pin) && intel_pad_is_unlocked(pctrl, pin);
2717981c001SMika Westerberg }
2727981c001SMika Westerberg 
2737981c001SMika Westerberg static int intel_get_groups_count(struct pinctrl_dev *pctldev)
2747981c001SMika Westerberg {
2757981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
2767981c001SMika Westerberg 
2777981c001SMika Westerberg 	return pctrl->soc->ngroups;
2787981c001SMika Westerberg }
2797981c001SMika Westerberg 
2807981c001SMika Westerberg static const char *intel_get_group_name(struct pinctrl_dev *pctldev,
28104035f7fSAndy Shevchenko 				      unsigned int group)
2827981c001SMika Westerberg {
2837981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
2847981c001SMika Westerberg 
2854426be36SAndy Shevchenko 	return pctrl->soc->groups[group].grp.name;
2867981c001SMika Westerberg }
2877981c001SMika Westerberg 
28804035f7fSAndy Shevchenko static int intel_get_group_pins(struct pinctrl_dev *pctldev, unsigned int group,
28904035f7fSAndy Shevchenko 			      const unsigned int **pins, unsigned int *npins)
2907981c001SMika Westerberg {
2917981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
2927981c001SMika Westerberg 
2934426be36SAndy Shevchenko 	*pins = pctrl->soc->groups[group].grp.pins;
2944426be36SAndy Shevchenko 	*npins = pctrl->soc->groups[group].grp.npins;
2957981c001SMika Westerberg 	return 0;
2967981c001SMika Westerberg }
2977981c001SMika Westerberg 
2987981c001SMika Westerberg static void intel_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
29904035f7fSAndy Shevchenko 			       unsigned int pin)
3007981c001SMika Westerberg {
3017981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
302e57725eaSMika Westerberg 	void __iomem *padcfg;
3037981c001SMika Westerberg 	u32 cfg0, cfg1, mode;
3041bd23153SAndy Shevchenko 	int locked;
3051bd23153SAndy Shevchenko 	bool acpi;
3067981c001SMika Westerberg 
3077981c001SMika Westerberg 	if (!intel_pad_owned_by_host(pctrl, pin)) {
3087981c001SMika Westerberg 		seq_puts(s, "not available");
3097981c001SMika Westerberg 		return;
3107981c001SMika Westerberg 	}
3117981c001SMika Westerberg 
3127981c001SMika Westerberg 	cfg0 = readl(intel_get_padcfg(pctrl, pin, PADCFG0));
3137981c001SMika Westerberg 	cfg1 = readl(intel_get_padcfg(pctrl, pin, PADCFG1));
3147981c001SMika Westerberg 
3157981c001SMika Westerberg 	mode = (cfg0 & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT;
3164973ddc8SAndy Shevchenko 	if (mode == PADCFG0_PMODE_GPIO)
3177981c001SMika Westerberg 		seq_puts(s, "GPIO ");
3187981c001SMika Westerberg 	else
3197981c001SMika Westerberg 		seq_printf(s, "mode %d ", mode);
3207981c001SMika Westerberg 
3217981c001SMika Westerberg 	seq_printf(s, "0x%08x 0x%08x", cfg0, cfg1);
3227981c001SMika Westerberg 
323e57725eaSMika Westerberg 	/* Dump the additional PADCFG registers if available */
324e57725eaSMika Westerberg 	padcfg = intel_get_padcfg(pctrl, pin, PADCFG2);
325e57725eaSMika Westerberg 	if (padcfg)
326e57725eaSMika Westerberg 		seq_printf(s, " 0x%08x", readl(padcfg));
327e57725eaSMika Westerberg 
3287981c001SMika Westerberg 	locked = intel_pad_locked(pctrl, pin);
3294341e8a5SMika Westerberg 	acpi = intel_pad_acpi_mode(pctrl, pin);
3307981c001SMika Westerberg 
3317981c001SMika Westerberg 	if (locked || acpi) {
3327981c001SMika Westerberg 		seq_puts(s, " [");
3331bd23153SAndy Shevchenko 		if (locked)
3347981c001SMika Westerberg 			seq_puts(s, "LOCKED");
3351bd23153SAndy Shevchenko 		if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_TX)
3361bd23153SAndy Shevchenko 			seq_puts(s, " tx");
3371bd23153SAndy Shevchenko 		else if ((locked & PAD_LOCKED_FULL) == PAD_LOCKED_FULL)
3381bd23153SAndy Shevchenko 			seq_puts(s, " full");
3391bd23153SAndy Shevchenko 
3401bd23153SAndy Shevchenko 		if (locked && acpi)
3417981c001SMika Westerberg 			seq_puts(s, ", ");
3421bd23153SAndy Shevchenko 
3437981c001SMika Westerberg 		if (acpi)
3447981c001SMika Westerberg 			seq_puts(s, "ACPI");
3457981c001SMika Westerberg 		seq_puts(s, "]");
3467981c001SMika Westerberg 	}
3477981c001SMika Westerberg }
3487981c001SMika Westerberg 
3497981c001SMika Westerberg static const struct pinctrl_ops intel_pinctrl_ops = {
3507981c001SMika Westerberg 	.get_groups_count = intel_get_groups_count,
3517981c001SMika Westerberg 	.get_group_name = intel_get_group_name,
3527981c001SMika Westerberg 	.get_group_pins = intel_get_group_pins,
3537981c001SMika Westerberg 	.pin_dbg_show = intel_pin_dbg_show,
3547981c001SMika Westerberg };
3557981c001SMika Westerberg 
3567981c001SMika Westerberg static int intel_get_functions_count(struct pinctrl_dev *pctldev)
3577981c001SMika Westerberg {
3587981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3597981c001SMika Westerberg 
3607981c001SMika Westerberg 	return pctrl->soc->nfunctions;
3617981c001SMika Westerberg }
3627981c001SMika Westerberg 
3637981c001SMika Westerberg static const char *intel_get_function_name(struct pinctrl_dev *pctldev,
36404035f7fSAndy Shevchenko 					   unsigned int function)
3657981c001SMika Westerberg {
3667981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3677981c001SMika Westerberg 
3687981c001SMika Westerberg 	return pctrl->soc->functions[function].name;
3697981c001SMika Westerberg }
3707981c001SMika Westerberg 
3717981c001SMika Westerberg static int intel_get_function_groups(struct pinctrl_dev *pctldev,
37204035f7fSAndy Shevchenko 				     unsigned int function,
3737981c001SMika Westerberg 				     const char * const **groups,
37404035f7fSAndy Shevchenko 				     unsigned int * const ngroups)
3757981c001SMika Westerberg {
3767981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3777981c001SMika Westerberg 
3787981c001SMika Westerberg 	*groups = pctrl->soc->functions[function].groups;
3797981c001SMika Westerberg 	*ngroups = pctrl->soc->functions[function].ngroups;
3807981c001SMika Westerberg 	return 0;
3817981c001SMika Westerberg }
3827981c001SMika Westerberg 
38304035f7fSAndy Shevchenko static int intel_pinmux_set_mux(struct pinctrl_dev *pctldev,
38404035f7fSAndy Shevchenko 				unsigned int function, unsigned int group)
3857981c001SMika Westerberg {
3867981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3877981c001SMika Westerberg 	const struct intel_pingroup *grp = &pctrl->soc->groups[group];
3887981c001SMika Westerberg 	unsigned long flags;
3897981c001SMika Westerberg 	int i;
3907981c001SMika Westerberg 
39127d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
3927981c001SMika Westerberg 
3937981c001SMika Westerberg 	/*
3947981c001SMika Westerberg 	 * All pins in the groups needs to be accessible and writable
3957981c001SMika Westerberg 	 * before we can enable the mux for this group.
3967981c001SMika Westerberg 	 */
3974426be36SAndy Shevchenko 	for (i = 0; i < grp->grp.npins; i++) {
3984426be36SAndy Shevchenko 		if (!intel_pad_usable(pctrl, grp->grp.pins[i])) {
39927d9098cSMika Westerberg 			raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4007981c001SMika Westerberg 			return -EBUSY;
4017981c001SMika Westerberg 		}
4027981c001SMika Westerberg 	}
4037981c001SMika Westerberg 
4047981c001SMika Westerberg 	/* Now enable the mux setting for each pin in the group */
4054426be36SAndy Shevchenko 	for (i = 0; i < grp->grp.npins; i++) {
4067981c001SMika Westerberg 		void __iomem *padcfg0;
4077981c001SMika Westerberg 		u32 value;
4087981c001SMika Westerberg 
4094426be36SAndy Shevchenko 		padcfg0 = intel_get_padcfg(pctrl, grp->grp.pins[i], PADCFG0);
4107981c001SMika Westerberg 		value = readl(padcfg0);
4117981c001SMika Westerberg 
4127981c001SMika Westerberg 		value &= ~PADCFG0_PMODE_MASK;
4131f6b419bSMika Westerberg 
4141f6b419bSMika Westerberg 		if (grp->modes)
4151f6b419bSMika Westerberg 			value |= grp->modes[i] << PADCFG0_PMODE_SHIFT;
4161f6b419bSMika Westerberg 		else
4177981c001SMika Westerberg 			value |= grp->mode << PADCFG0_PMODE_SHIFT;
4187981c001SMika Westerberg 
4197981c001SMika Westerberg 		writel(value, padcfg0);
4207981c001SMika Westerberg 	}
4217981c001SMika Westerberg 
42227d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4237981c001SMika Westerberg 
4247981c001SMika Westerberg 	return 0;
4257981c001SMika Westerberg }
4267981c001SMika Westerberg 
42717fab473SAndy Shevchenko static void __intel_gpio_set_direction(void __iomem *padcfg0, bool input)
42817fab473SAndy Shevchenko {
42917fab473SAndy Shevchenko 	u32 value;
43017fab473SAndy Shevchenko 
43117fab473SAndy Shevchenko 	value = readl(padcfg0);
43217fab473SAndy Shevchenko 	if (input) {
43317fab473SAndy Shevchenko 		value &= ~PADCFG0_GPIORXDIS;
43417fab473SAndy Shevchenko 		value |= PADCFG0_GPIOTXDIS;
43517fab473SAndy Shevchenko 	} else {
43617fab473SAndy Shevchenko 		value &= ~PADCFG0_GPIOTXDIS;
43717fab473SAndy Shevchenko 		value |= PADCFG0_GPIORXDIS;
43817fab473SAndy Shevchenko 	}
43917fab473SAndy Shevchenko 	writel(value, padcfg0);
44017fab473SAndy Shevchenko }
44117fab473SAndy Shevchenko 
4424973ddc8SAndy Shevchenko static int intel_gpio_get_gpio_mode(void __iomem *padcfg0)
4434973ddc8SAndy Shevchenko {
4444973ddc8SAndy Shevchenko 	return (readl(padcfg0) & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT;
4454973ddc8SAndy Shevchenko }
4464973ddc8SAndy Shevchenko 
447f5a26acfSMika Westerberg static void intel_gpio_set_gpio_mode(void __iomem *padcfg0)
448f5a26acfSMika Westerberg {
449f5a26acfSMika Westerberg 	u32 value;
450f5a26acfSMika Westerberg 
451af7e3eebSAndy Shevchenko 	value = readl(padcfg0);
452af7e3eebSAndy Shevchenko 
453f5a26acfSMika Westerberg 	/* Put the pad into GPIO mode */
454af7e3eebSAndy Shevchenko 	value &= ~PADCFG0_PMODE_MASK;
455af7e3eebSAndy Shevchenko 	value |= PADCFG0_PMODE_GPIO;
456af7e3eebSAndy Shevchenko 
457e12963c4SAndy Shevchenko 	/* Disable TX buffer and enable RX (this will be input) */
458e12963c4SAndy Shevchenko 	value &= ~PADCFG0_GPIORXDIS;
459e8873c0aSAndy Shevchenko 	value |= PADCFG0_GPIOTXDIS;
460af7e3eebSAndy Shevchenko 
461f5a26acfSMika Westerberg 	/* Disable SCI/SMI/NMI generation */
462f5a26acfSMika Westerberg 	value &= ~(PADCFG0_GPIROUTIOXAPIC | PADCFG0_GPIROUTSCI);
463f5a26acfSMika Westerberg 	value &= ~(PADCFG0_GPIROUTSMI | PADCFG0_GPIROUTNMI);
464af7e3eebSAndy Shevchenko 
465f5a26acfSMika Westerberg 	writel(value, padcfg0);
466f5a26acfSMika Westerberg }
467f5a26acfSMika Westerberg 
4687981c001SMika Westerberg static int intel_gpio_request_enable(struct pinctrl_dev *pctldev,
4697981c001SMika Westerberg 				     struct pinctrl_gpio_range *range,
47004035f7fSAndy Shevchenko 				     unsigned int pin)
4717981c001SMika Westerberg {
4727981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
4737981c001SMika Westerberg 	void __iomem *padcfg0;
4747981c001SMika Westerberg 	unsigned long flags;
4757981c001SMika Westerberg 
476f62cdde5SAndy Shevchenko 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
477f62cdde5SAndy Shevchenko 
47827d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
4797981c001SMika Westerberg 
4801bd23153SAndy Shevchenko 	if (!intel_pad_owned_by_host(pctrl, pin)) {
48127d9098cSMika Westerberg 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4827981c001SMika Westerberg 		return -EBUSY;
4837981c001SMika Westerberg 	}
4847981c001SMika Westerberg 
4851bd23153SAndy Shevchenko 	if (!intel_pad_is_unlocked(pctrl, pin)) {
4861bd23153SAndy Shevchenko 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4871bd23153SAndy Shevchenko 		return 0;
4881bd23153SAndy Shevchenko 	}
4891bd23153SAndy Shevchenko 
4904973ddc8SAndy Shevchenko 	/*
4914973ddc8SAndy Shevchenko 	 * If pin is already configured in GPIO mode, we assume that
4924973ddc8SAndy Shevchenko 	 * firmware provides correct settings. In such case we avoid
4934973ddc8SAndy Shevchenko 	 * potential glitches on the pin. Otherwise, for the pin in
4944973ddc8SAndy Shevchenko 	 * alternative mode, consumer has to supply respective flags.
4954973ddc8SAndy Shevchenko 	 */
4964973ddc8SAndy Shevchenko 	if (intel_gpio_get_gpio_mode(padcfg0) == PADCFG0_PMODE_GPIO) {
4974973ddc8SAndy Shevchenko 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4984973ddc8SAndy Shevchenko 		return 0;
4994973ddc8SAndy Shevchenko 	}
5004973ddc8SAndy Shevchenko 
501f5a26acfSMika Westerberg 	intel_gpio_set_gpio_mode(padcfg0);
5024973ddc8SAndy Shevchenko 
50327d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
5047981c001SMika Westerberg 
5057981c001SMika Westerberg 	return 0;
5067981c001SMika Westerberg }
5077981c001SMika Westerberg 
5087981c001SMika Westerberg static int intel_gpio_set_direction(struct pinctrl_dev *pctldev,
5097981c001SMika Westerberg 				    struct pinctrl_gpio_range *range,
51004035f7fSAndy Shevchenko 				    unsigned int pin, bool input)
5117981c001SMika Westerberg {
5127981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
5137981c001SMika Westerberg 	void __iomem *padcfg0;
5147981c001SMika Westerberg 	unsigned long flags;
5157981c001SMika Westerberg 
5167981c001SMika Westerberg 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
5177981c001SMika Westerberg 
518f62cdde5SAndy Shevchenko 	raw_spin_lock_irqsave(&pctrl->lock, flags);
519f62cdde5SAndy Shevchenko 	__intel_gpio_set_direction(padcfg0, input);
52027d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
5217981c001SMika Westerberg 
5227981c001SMika Westerberg 	return 0;
5237981c001SMika Westerberg }
5247981c001SMika Westerberg 
5257981c001SMika Westerberg static const struct pinmux_ops intel_pinmux_ops = {
5267981c001SMika Westerberg 	.get_functions_count = intel_get_functions_count,
5277981c001SMika Westerberg 	.get_function_name = intel_get_function_name,
5287981c001SMika Westerberg 	.get_function_groups = intel_get_function_groups,
5297981c001SMika Westerberg 	.set_mux = intel_pinmux_set_mux,
5307981c001SMika Westerberg 	.gpio_request_enable = intel_gpio_request_enable,
5317981c001SMika Westerberg 	.gpio_set_direction = intel_gpio_set_direction,
5327981c001SMika Westerberg };
5337981c001SMika Westerberg 
53481ab5542SAndy Shevchenko static int intel_config_get_pull(struct intel_pinctrl *pctrl, unsigned int pin,
53581ab5542SAndy Shevchenko 				 enum pin_config_param param, u32 *arg)
5367981c001SMika Westerberg {
53704cc058fSMika Westerberg 	const struct intel_community *community;
53881ab5542SAndy Shevchenko 	void __iomem *padcfg1;
539e64fbfa5SAndy Shevchenko 	unsigned long flags;
5407981c001SMika Westerberg 	u32 value, term;
5417981c001SMika Westerberg 
54204cc058fSMika Westerberg 	community = intel_get_community(pctrl, pin);
54381ab5542SAndy Shevchenko 	padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1);
544e64fbfa5SAndy Shevchenko 
545e64fbfa5SAndy Shevchenko 	raw_spin_lock_irqsave(&pctrl->lock, flags);
54681ab5542SAndy Shevchenko 	value = readl(padcfg1);
547e64fbfa5SAndy Shevchenko 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
54881ab5542SAndy Shevchenko 
5497981c001SMika Westerberg 	term = (value & PADCFG1_TERM_MASK) >> PADCFG1_TERM_SHIFT;
5507981c001SMika Westerberg 
5517981c001SMika Westerberg 	switch (param) {
5527981c001SMika Westerberg 	case PIN_CONFIG_BIAS_DISABLE:
5537981c001SMika Westerberg 		if (term)
5547981c001SMika Westerberg 			return -EINVAL;
5557981c001SMika Westerberg 		break;
5567981c001SMika Westerberg 
5577981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_UP:
5587981c001SMika Westerberg 		if (!term || !(value & PADCFG1_TERM_UP))
5597981c001SMika Westerberg 			return -EINVAL;
5607981c001SMika Westerberg 
5617981c001SMika Westerberg 		switch (term) {
562dd26209bSAndy Shevchenko 		case PADCFG1_TERM_833:
563dd26209bSAndy Shevchenko 			*arg = 833;
564dd26209bSAndy Shevchenko 			break;
5657981c001SMika Westerberg 		case PADCFG1_TERM_1K:
56681ab5542SAndy Shevchenko 			*arg = 1000;
5677981c001SMika Westerberg 			break;
5687981c001SMika Westerberg 		case PADCFG1_TERM_5K:
56981ab5542SAndy Shevchenko 			*arg = 5000;
5707981c001SMika Westerberg 			break;
5717981c001SMika Westerberg 		case PADCFG1_TERM_20K:
57281ab5542SAndy Shevchenko 			*arg = 20000;
5737981c001SMika Westerberg 			break;
5747981c001SMika Westerberg 		}
5757981c001SMika Westerberg 
5767981c001SMika Westerberg 		break;
5777981c001SMika Westerberg 
5787981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_DOWN:
5797981c001SMika Westerberg 		if (!term || value & PADCFG1_TERM_UP)
5807981c001SMika Westerberg 			return -EINVAL;
5817981c001SMika Westerberg 
5827981c001SMika Westerberg 		switch (term) {
583dd26209bSAndy Shevchenko 		case PADCFG1_TERM_833:
584dd26209bSAndy Shevchenko 			if (!(community->features & PINCTRL_FEATURE_1K_PD))
585dd26209bSAndy Shevchenko 				return -EINVAL;
586dd26209bSAndy Shevchenko 			*arg = 833;
587dd26209bSAndy Shevchenko 			break;
58804cc058fSMika Westerberg 		case PADCFG1_TERM_1K:
58904cc058fSMika Westerberg 			if (!(community->features & PINCTRL_FEATURE_1K_PD))
59004cc058fSMika Westerberg 				return -EINVAL;
59181ab5542SAndy Shevchenko 			*arg = 1000;
59204cc058fSMika Westerberg 			break;
5937981c001SMika Westerberg 		case PADCFG1_TERM_5K:
59481ab5542SAndy Shevchenko 			*arg = 5000;
5957981c001SMika Westerberg 			break;
5967981c001SMika Westerberg 		case PADCFG1_TERM_20K:
59781ab5542SAndy Shevchenko 			*arg = 20000;
5987981c001SMika Westerberg 			break;
5997981c001SMika Westerberg 		}
6007981c001SMika Westerberg 
6017981c001SMika Westerberg 		break;
6027981c001SMika Westerberg 
60381ab5542SAndy Shevchenko 	default:
60481ab5542SAndy Shevchenko 		return -EINVAL;
60581ab5542SAndy Shevchenko 	}
60681ab5542SAndy Shevchenko 
60781ab5542SAndy Shevchenko 	return 0;
60881ab5542SAndy Shevchenko }
60981ab5542SAndy Shevchenko 
61081ab5542SAndy Shevchenko static int intel_config_get_debounce(struct intel_pinctrl *pctrl, unsigned int pin,
61181ab5542SAndy Shevchenko 				     enum pin_config_param param, u32 *arg)
61281ab5542SAndy Shevchenko {
613e57725eaSMika Westerberg 	void __iomem *padcfg2;
614e64fbfa5SAndy Shevchenko 	unsigned long flags;
61581ab5542SAndy Shevchenko 	unsigned long v;
61681ab5542SAndy Shevchenko 	u32 value2;
617e57725eaSMika Westerberg 
618e57725eaSMika Westerberg 	padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2);
619e57725eaSMika Westerberg 	if (!padcfg2)
620e57725eaSMika Westerberg 		return -ENOTSUPP;
621e57725eaSMika Westerberg 
622e64fbfa5SAndy Shevchenko 	raw_spin_lock_irqsave(&pctrl->lock, flags);
62381ab5542SAndy Shevchenko 	value2 = readl(padcfg2);
624e64fbfa5SAndy Shevchenko 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
62581ab5542SAndy Shevchenko 	if (!(value2 & PADCFG2_DEBEN))
626e57725eaSMika Westerberg 		return -EINVAL;
627e57725eaSMika Westerberg 
62881ab5542SAndy Shevchenko 	v = (value2 & PADCFG2_DEBOUNCE_MASK) >> PADCFG2_DEBOUNCE_SHIFT;
62981ab5542SAndy Shevchenko 	*arg = BIT(v) * DEBOUNCE_PERIOD_NSEC / NSEC_PER_USEC;
630e57725eaSMika Westerberg 
63181ab5542SAndy Shevchenko 	return 0;
632e57725eaSMika Westerberg }
633e57725eaSMika Westerberg 
63481ab5542SAndy Shevchenko static int intel_config_get(struct pinctrl_dev *pctldev, unsigned int pin,
63581ab5542SAndy Shevchenko 			    unsigned long *config)
63681ab5542SAndy Shevchenko {
63781ab5542SAndy Shevchenko 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
63881ab5542SAndy Shevchenko 	enum pin_config_param param = pinconf_to_config_param(*config);
63981ab5542SAndy Shevchenko 	u32 arg = 0;
64081ab5542SAndy Shevchenko 	int ret;
64181ab5542SAndy Shevchenko 
64281ab5542SAndy Shevchenko 	if (!intel_pad_owned_by_host(pctrl, pin))
64381ab5542SAndy Shevchenko 		return -ENOTSUPP;
64481ab5542SAndy Shevchenko 
64581ab5542SAndy Shevchenko 	switch (param) {
64681ab5542SAndy Shevchenko 	case PIN_CONFIG_BIAS_DISABLE:
64781ab5542SAndy Shevchenko 	case PIN_CONFIG_BIAS_PULL_UP:
64881ab5542SAndy Shevchenko 	case PIN_CONFIG_BIAS_PULL_DOWN:
64981ab5542SAndy Shevchenko 		ret = intel_config_get_pull(pctrl, pin, param, &arg);
65081ab5542SAndy Shevchenko 		if (ret)
65181ab5542SAndy Shevchenko 			return ret;
65281ab5542SAndy Shevchenko 		break;
65381ab5542SAndy Shevchenko 
65481ab5542SAndy Shevchenko 	case PIN_CONFIG_INPUT_DEBOUNCE:
65581ab5542SAndy Shevchenko 		ret = intel_config_get_debounce(pctrl, pin, param, &arg);
65681ab5542SAndy Shevchenko 		if (ret)
65781ab5542SAndy Shevchenko 			return ret;
65881ab5542SAndy Shevchenko 		break;
65981ab5542SAndy Shevchenko 
6607981c001SMika Westerberg 	default:
6617981c001SMika Westerberg 		return -ENOTSUPP;
6627981c001SMika Westerberg 	}
6637981c001SMika Westerberg 
6647981c001SMika Westerberg 	*config = pinconf_to_config_packed(param, arg);
6657981c001SMika Westerberg 	return 0;
6667981c001SMika Westerberg }
6677981c001SMika Westerberg 
66804035f7fSAndy Shevchenko static int intel_config_set_pull(struct intel_pinctrl *pctrl, unsigned int pin,
6697981c001SMika Westerberg 				 unsigned long config)
6707981c001SMika Westerberg {
67104035f7fSAndy Shevchenko 	unsigned int param = pinconf_to_config_param(config);
67204035f7fSAndy Shevchenko 	unsigned int arg = pinconf_to_config_argument(config);
67304cc058fSMika Westerberg 	const struct intel_community *community;
6747981c001SMika Westerberg 	void __iomem *padcfg1;
6757981c001SMika Westerberg 	unsigned long flags;
6767981c001SMika Westerberg 	int ret = 0;
6777981c001SMika Westerberg 	u32 value;
6787981c001SMika Westerberg 
67904cc058fSMika Westerberg 	community = intel_get_community(pctrl, pin);
6807981c001SMika Westerberg 	padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1);
681f62cdde5SAndy Shevchenko 
682f62cdde5SAndy Shevchenko 	raw_spin_lock_irqsave(&pctrl->lock, flags);
683f62cdde5SAndy Shevchenko 
6847981c001SMika Westerberg 	value = readl(padcfg1);
6857981c001SMika Westerberg 
6867981c001SMika Westerberg 	switch (param) {
6877981c001SMika Westerberg 	case PIN_CONFIG_BIAS_DISABLE:
6887981c001SMika Westerberg 		value &= ~(PADCFG1_TERM_MASK | PADCFG1_TERM_UP);
6897981c001SMika Westerberg 		break;
6907981c001SMika Westerberg 
6917981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_UP:
6927981c001SMika Westerberg 		value &= ~PADCFG1_TERM_MASK;
6937981c001SMika Westerberg 
6947981c001SMika Westerberg 		value |= PADCFG1_TERM_UP;
6957981c001SMika Westerberg 
696f3c75e7aSAndy Shevchenko 		/* Set default strength value in case none is given */
697f3c75e7aSAndy Shevchenko 		if (arg == 1)
698f3c75e7aSAndy Shevchenko 			arg = 5000;
699f3c75e7aSAndy Shevchenko 
7007981c001SMika Westerberg 		switch (arg) {
7017981c001SMika Westerberg 		case 20000:
7027981c001SMika Westerberg 			value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT;
7037981c001SMika Westerberg 			break;
7047981c001SMika Westerberg 		case 5000:
7057981c001SMika Westerberg 			value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT;
7067981c001SMika Westerberg 			break;
7077981c001SMika Westerberg 		case 1000:
7087981c001SMika Westerberg 			value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT;
7097981c001SMika Westerberg 			break;
710dd26209bSAndy Shevchenko 		case 833:
711dd26209bSAndy Shevchenko 			value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT;
712dd26209bSAndy Shevchenko 			break;
7137981c001SMika Westerberg 		default:
7147981c001SMika Westerberg 			ret = -EINVAL;
7157981c001SMika Westerberg 		}
7167981c001SMika Westerberg 
7177981c001SMika Westerberg 		break;
7187981c001SMika Westerberg 
7197981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_DOWN:
7207981c001SMika Westerberg 		value &= ~(PADCFG1_TERM_UP | PADCFG1_TERM_MASK);
7217981c001SMika Westerberg 
722f3c75e7aSAndy Shevchenko 		/* Set default strength value in case none is given */
723f3c75e7aSAndy Shevchenko 		if (arg == 1)
724f3c75e7aSAndy Shevchenko 			arg = 5000;
725f3c75e7aSAndy Shevchenko 
7267981c001SMika Westerberg 		switch (arg) {
7277981c001SMika Westerberg 		case 20000:
7287981c001SMika Westerberg 			value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT;
7297981c001SMika Westerberg 			break;
7307981c001SMika Westerberg 		case 5000:
7317981c001SMika Westerberg 			value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT;
7327981c001SMika Westerberg 			break;
73304cc058fSMika Westerberg 		case 1000:
734aa1dd80fSDan Carpenter 			if (!(community->features & PINCTRL_FEATURE_1K_PD)) {
735aa1dd80fSDan Carpenter 				ret = -EINVAL;
736aa1dd80fSDan Carpenter 				break;
737aa1dd80fSDan Carpenter 			}
73804cc058fSMika Westerberg 			value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT;
73904cc058fSMika Westerberg 			break;
740dd26209bSAndy Shevchenko 		case 833:
741dd26209bSAndy Shevchenko 			if (!(community->features & PINCTRL_FEATURE_1K_PD)) {
742dd26209bSAndy Shevchenko 				ret = -EINVAL;
743dd26209bSAndy Shevchenko 				break;
744dd26209bSAndy Shevchenko 			}
745dd26209bSAndy Shevchenko 			value |= PADCFG1_TERM_833 << PADCFG1_TERM_SHIFT;
746dd26209bSAndy Shevchenko 			break;
7477981c001SMika Westerberg 		default:
7487981c001SMika Westerberg 			ret = -EINVAL;
7497981c001SMika Westerberg 		}
7507981c001SMika Westerberg 
7517981c001SMika Westerberg 		break;
7527981c001SMika Westerberg 	}
7537981c001SMika Westerberg 
7547981c001SMika Westerberg 	if (!ret)
7557981c001SMika Westerberg 		writel(value, padcfg1);
7567981c001SMika Westerberg 
75727d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
7587981c001SMika Westerberg 
7597981c001SMika Westerberg 	return ret;
7607981c001SMika Westerberg }
7617981c001SMika Westerberg 
76204035f7fSAndy Shevchenko static int intel_config_set_debounce(struct intel_pinctrl *pctrl,
76304035f7fSAndy Shevchenko 				     unsigned int pin, unsigned int debounce)
764e57725eaSMika Westerberg {
765e57725eaSMika Westerberg 	void __iomem *padcfg0, *padcfg2;
766e57725eaSMika Westerberg 	unsigned long flags;
767e57725eaSMika Westerberg 	u32 value0, value2;
768e57725eaSMika Westerberg 
769e57725eaSMika Westerberg 	padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2);
770e57725eaSMika Westerberg 	if (!padcfg2)
771e57725eaSMika Westerberg 		return -ENOTSUPP;
772e57725eaSMika Westerberg 
773e57725eaSMika Westerberg 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
774e57725eaSMika Westerberg 
775e57725eaSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
776e57725eaSMika Westerberg 
777e57725eaSMika Westerberg 	value0 = readl(padcfg0);
778e57725eaSMika Westerberg 	value2 = readl(padcfg2);
779e57725eaSMika Westerberg 
780e57725eaSMika Westerberg 	/* Disable glitch filter and debouncer */
781e57725eaSMika Westerberg 	value0 &= ~PADCFG0_PREGFRXSEL;
782e57725eaSMika Westerberg 	value2 &= ~(PADCFG2_DEBEN | PADCFG2_DEBOUNCE_MASK);
783e57725eaSMika Westerberg 
784e57725eaSMika Westerberg 	if (debounce) {
785e57725eaSMika Westerberg 		unsigned long v;
786e57725eaSMika Westerberg 
7876a33a1d6SAndy Shevchenko 		v = order_base_2(debounce * NSEC_PER_USEC / DEBOUNCE_PERIOD_NSEC);
788e57725eaSMika Westerberg 		if (v < 3 || v > 15) {
7898fff0427SAndy Shevchenko 			raw_spin_unlock_irqrestore(&pctrl->lock, flags);
7908fff0427SAndy Shevchenko 			return -EINVAL;
791bb2f43d4SAndy Shevchenko 		}
792bb2f43d4SAndy Shevchenko 
793e57725eaSMika Westerberg 		/* Enable glitch filter and debouncer */
794e57725eaSMika Westerberg 		value0 |= PADCFG0_PREGFRXSEL;
795e57725eaSMika Westerberg 		value2 |= v << PADCFG2_DEBOUNCE_SHIFT;
796e57725eaSMika Westerberg 		value2 |= PADCFG2_DEBEN;
797e57725eaSMika Westerberg 	}
798e57725eaSMika Westerberg 
799e57725eaSMika Westerberg 	writel(value0, padcfg0);
800e57725eaSMika Westerberg 	writel(value2, padcfg2);
801e57725eaSMika Westerberg 
802e57725eaSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
803e57725eaSMika Westerberg 
8048fff0427SAndy Shevchenko 	return 0;
805e57725eaSMika Westerberg }
806e57725eaSMika Westerberg 
80704035f7fSAndy Shevchenko static int intel_config_set(struct pinctrl_dev *pctldev, unsigned int pin,
80804035f7fSAndy Shevchenko 			  unsigned long *configs, unsigned int nconfigs)
8097981c001SMika Westerberg {
8107981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
8117981c001SMika Westerberg 	int i, ret;
8127981c001SMika Westerberg 
8137981c001SMika Westerberg 	if (!intel_pad_usable(pctrl, pin))
8147981c001SMika Westerberg 		return -ENOTSUPP;
8157981c001SMika Westerberg 
8167981c001SMika Westerberg 	for (i = 0; i < nconfigs; i++) {
8177981c001SMika Westerberg 		switch (pinconf_to_config_param(configs[i])) {
8187981c001SMika Westerberg 		case PIN_CONFIG_BIAS_DISABLE:
8197981c001SMika Westerberg 		case PIN_CONFIG_BIAS_PULL_UP:
8207981c001SMika Westerberg 		case PIN_CONFIG_BIAS_PULL_DOWN:
8217981c001SMika Westerberg 			ret = intel_config_set_pull(pctrl, pin, configs[i]);
8227981c001SMika Westerberg 			if (ret)
8237981c001SMika Westerberg 				return ret;
8247981c001SMika Westerberg 			break;
8257981c001SMika Westerberg 
826e57725eaSMika Westerberg 		case PIN_CONFIG_INPUT_DEBOUNCE:
827e57725eaSMika Westerberg 			ret = intel_config_set_debounce(pctrl, pin,
828e57725eaSMika Westerberg 				pinconf_to_config_argument(configs[i]));
829e57725eaSMika Westerberg 			if (ret)
830e57725eaSMika Westerberg 				return ret;
831e57725eaSMika Westerberg 			break;
832e57725eaSMika Westerberg 
8337981c001SMika Westerberg 		default:
8347981c001SMika Westerberg 			return -ENOTSUPP;
8357981c001SMika Westerberg 		}
8367981c001SMika Westerberg 	}
8377981c001SMika Westerberg 
8387981c001SMika Westerberg 	return 0;
8397981c001SMika Westerberg }
8407981c001SMika Westerberg 
8417981c001SMika Westerberg static const struct pinconf_ops intel_pinconf_ops = {
8427981c001SMika Westerberg 	.is_generic = true,
8437981c001SMika Westerberg 	.pin_config_get = intel_config_get,
8447981c001SMika Westerberg 	.pin_config_set = intel_config_set,
8457981c001SMika Westerberg };
8467981c001SMika Westerberg 
8477981c001SMika Westerberg static const struct pinctrl_desc intel_pinctrl_desc = {
8487981c001SMika Westerberg 	.pctlops = &intel_pinctrl_ops,
8497981c001SMika Westerberg 	.pmxops = &intel_pinmux_ops,
8507981c001SMika Westerberg 	.confops = &intel_pinconf_ops,
8517981c001SMika Westerberg 	.owner = THIS_MODULE,
8527981c001SMika Westerberg };
8537981c001SMika Westerberg 
854a60eac32SMika Westerberg /**
855a60eac32SMika Westerberg  * intel_gpio_to_pin() - Translate from GPIO offset to pin number
856a60eac32SMika Westerberg  * @pctrl: Pinctrl structure
857a60eac32SMika Westerberg  * @offset: GPIO offset from gpiolib
858946ffefcSAndy Shevchenko  * @community: Community is filled here if not %NULL
859a60eac32SMika Westerberg  * @padgrp: Pad group is filled here if not %NULL
860a60eac32SMika Westerberg  *
861a60eac32SMika Westerberg  * When coming through gpiolib irqchip, the GPIO offset is not
862a60eac32SMika Westerberg  * automatically translated to pinctrl pin number. This function can be
863a60eac32SMika Westerberg  * used to find out the corresponding pinctrl pin.
8647b923e67SAndy Shevchenko  *
8657b923e67SAndy Shevchenko  * Return: a pin number and pointers to the community and pad group, which
8667b923e67SAndy Shevchenko  * the pin belongs to, or negative error code if translation can't be done.
867a60eac32SMika Westerberg  */
86804035f7fSAndy Shevchenko static int intel_gpio_to_pin(struct intel_pinctrl *pctrl, unsigned int offset,
869a60eac32SMika Westerberg 			     const struct intel_community **community,
870a60eac32SMika Westerberg 			     const struct intel_padgroup **padgrp)
871a60eac32SMika Westerberg {
872a60eac32SMika Westerberg 	int i;
873a60eac32SMika Westerberg 
874a60eac32SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
875a60eac32SMika Westerberg 		const struct intel_community *comm = &pctrl->communities[i];
876a60eac32SMika Westerberg 		int j;
877a60eac32SMika Westerberg 
878a60eac32SMika Westerberg 		for (j = 0; j < comm->ngpps; j++) {
879a60eac32SMika Westerberg 			const struct intel_padgroup *pgrp = &comm->gpps[j];
880a60eac32SMika Westerberg 
881e5a4ab6aSAndy Shevchenko 			if (pgrp->gpio_base == INTEL_GPIO_BASE_NOMAP)
882a60eac32SMika Westerberg 				continue;
883a60eac32SMika Westerberg 
884a60eac32SMika Westerberg 			if (offset >= pgrp->gpio_base &&
885a60eac32SMika Westerberg 			    offset < pgrp->gpio_base + pgrp->size) {
886a60eac32SMika Westerberg 				int pin;
887a60eac32SMika Westerberg 
888a60eac32SMika Westerberg 				pin = pgrp->base + offset - pgrp->gpio_base;
889a60eac32SMika Westerberg 				if (community)
890a60eac32SMika Westerberg 					*community = comm;
891a60eac32SMika Westerberg 				if (padgrp)
892a60eac32SMika Westerberg 					*padgrp = pgrp;
893a60eac32SMika Westerberg 
894a60eac32SMika Westerberg 				return pin;
895a60eac32SMika Westerberg 			}
896a60eac32SMika Westerberg 		}
897a60eac32SMika Westerberg 	}
898a60eac32SMika Westerberg 
899a60eac32SMika Westerberg 	return -EINVAL;
900a60eac32SMika Westerberg }
901a60eac32SMika Westerberg 
9026cb0880fSChris Chiu /**
9036cb0880fSChris Chiu  * intel_pin_to_gpio() - Translate from pin number to GPIO offset
9046cb0880fSChris Chiu  * @pctrl: Pinctrl structure
9056cb0880fSChris Chiu  * @pin: pin number
9066cb0880fSChris Chiu  *
9076cb0880fSChris Chiu  * Translate the pin number of pinctrl to GPIO offset
9087b923e67SAndy Shevchenko  *
9097b923e67SAndy Shevchenko  * Return: a GPIO offset, or negative error code if translation can't be done.
9106cb0880fSChris Chiu  */
91155dac437SArnd Bergmann static __maybe_unused int intel_pin_to_gpio(struct intel_pinctrl *pctrl, int pin)
9126cb0880fSChris Chiu {
9136cb0880fSChris Chiu 	const struct intel_community *community;
9146cb0880fSChris Chiu 	const struct intel_padgroup *padgrp;
9156cb0880fSChris Chiu 
9166cb0880fSChris Chiu 	community = intel_get_community(pctrl, pin);
9176cb0880fSChris Chiu 	if (!community)
9186cb0880fSChris Chiu 		return -EINVAL;
9196cb0880fSChris Chiu 
9206cb0880fSChris Chiu 	padgrp = intel_community_get_padgroup(community, pin);
9216cb0880fSChris Chiu 	if (!padgrp)
9226cb0880fSChris Chiu 		return -EINVAL;
9236cb0880fSChris Chiu 
9246cb0880fSChris Chiu 	return pin - padgrp->base + padgrp->gpio_base;
9256cb0880fSChris Chiu }
9266cb0880fSChris Chiu 
92704035f7fSAndy Shevchenko static int intel_gpio_get(struct gpio_chip *chip, unsigned int offset)
92855aedef5SAndy Shevchenko {
92996147db1SMika Westerberg 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
93096147db1SMika Westerberg 	void __iomem *reg;
93196147db1SMika Westerberg 	u32 padcfg0;
93255aedef5SAndy Shevchenko 	int pin;
93355aedef5SAndy Shevchenko 
93496147db1SMika Westerberg 	pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
93596147db1SMika Westerberg 	if (pin < 0)
93696147db1SMika Westerberg 		return -EINVAL;
93796147db1SMika Westerberg 
93896147db1SMika Westerberg 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
93996147db1SMika Westerberg 	if (!reg)
94096147db1SMika Westerberg 		return -EINVAL;
94196147db1SMika Westerberg 
94296147db1SMika Westerberg 	padcfg0 = readl(reg);
94396147db1SMika Westerberg 	if (!(padcfg0 & PADCFG0_GPIOTXDIS))
94496147db1SMika Westerberg 		return !!(padcfg0 & PADCFG0_GPIOTXSTATE);
94596147db1SMika Westerberg 
94696147db1SMika Westerberg 	return !!(padcfg0 & PADCFG0_GPIORXSTATE);
94755aedef5SAndy Shevchenko }
94855aedef5SAndy Shevchenko 
94904035f7fSAndy Shevchenko static void intel_gpio_set(struct gpio_chip *chip, unsigned int offset,
95004035f7fSAndy Shevchenko 			   int value)
95196147db1SMika Westerberg {
95296147db1SMika Westerberg 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
95396147db1SMika Westerberg 	unsigned long flags;
95496147db1SMika Westerberg 	void __iomem *reg;
95596147db1SMika Westerberg 	u32 padcfg0;
95696147db1SMika Westerberg 	int pin;
95796147db1SMika Westerberg 
95896147db1SMika Westerberg 	pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
95996147db1SMika Westerberg 	if (pin < 0)
96096147db1SMika Westerberg 		return;
96196147db1SMika Westerberg 
96296147db1SMika Westerberg 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
96396147db1SMika Westerberg 	if (!reg)
96496147db1SMika Westerberg 		return;
96596147db1SMika Westerberg 
96696147db1SMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
96796147db1SMika Westerberg 	padcfg0 = readl(reg);
96896147db1SMika Westerberg 	if (value)
96996147db1SMika Westerberg 		padcfg0 |= PADCFG0_GPIOTXSTATE;
97096147db1SMika Westerberg 	else
97196147db1SMika Westerberg 		padcfg0 &= ~PADCFG0_GPIOTXSTATE;
97296147db1SMika Westerberg 	writel(padcfg0, reg);
97396147db1SMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
97496147db1SMika Westerberg }
97596147db1SMika Westerberg 
97696147db1SMika Westerberg static int intel_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
97796147db1SMika Westerberg {
97896147db1SMika Westerberg 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
979e64fbfa5SAndy Shevchenko 	unsigned long flags;
98096147db1SMika Westerberg 	void __iomem *reg;
98196147db1SMika Westerberg 	u32 padcfg0;
98296147db1SMika Westerberg 	int pin;
98396147db1SMika Westerberg 
98496147db1SMika Westerberg 	pin = intel_gpio_to_pin(pctrl, offset, NULL, NULL);
98596147db1SMika Westerberg 	if (pin < 0)
98696147db1SMika Westerberg 		return -EINVAL;
98796147db1SMika Westerberg 
98896147db1SMika Westerberg 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
98996147db1SMika Westerberg 	if (!reg)
99096147db1SMika Westerberg 		return -EINVAL;
99196147db1SMika Westerberg 
992e64fbfa5SAndy Shevchenko 	raw_spin_lock_irqsave(&pctrl->lock, flags);
99396147db1SMika Westerberg 	padcfg0 = readl(reg);
994e64fbfa5SAndy Shevchenko 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
99596147db1SMika Westerberg 	if (padcfg0 & PADCFG0_PMODE_MASK)
99696147db1SMika Westerberg 		return -EINVAL;
99796147db1SMika Westerberg 
9986a304752SMatti Vaittinen 	if (padcfg0 & PADCFG0_GPIOTXDIS)
9996a304752SMatti Vaittinen 		return GPIO_LINE_DIRECTION_IN;
10006a304752SMatti Vaittinen 
10016a304752SMatti Vaittinen 	return GPIO_LINE_DIRECTION_OUT;
100296147db1SMika Westerberg }
100396147db1SMika Westerberg 
100404035f7fSAndy Shevchenko static int intel_gpio_direction_input(struct gpio_chip *chip, unsigned int offset)
100596147db1SMika Westerberg {
100696147db1SMika Westerberg 	return pinctrl_gpio_direction_input(chip->base + offset);
100796147db1SMika Westerberg }
100896147db1SMika Westerberg 
100904035f7fSAndy Shevchenko static int intel_gpio_direction_output(struct gpio_chip *chip, unsigned int offset,
101096147db1SMika Westerberg 				       int value)
101196147db1SMika Westerberg {
101296147db1SMika Westerberg 	intel_gpio_set(chip, offset, value);
101396147db1SMika Westerberg 	return pinctrl_gpio_direction_output(chip->base + offset);
101496147db1SMika Westerberg }
101596147db1SMika Westerberg 
101696147db1SMika Westerberg static const struct gpio_chip intel_gpio_chip = {
101796147db1SMika Westerberg 	.owner = THIS_MODULE,
101896147db1SMika Westerberg 	.request = gpiochip_generic_request,
101996147db1SMika Westerberg 	.free = gpiochip_generic_free,
102096147db1SMika Westerberg 	.get_direction = intel_gpio_get_direction,
102196147db1SMika Westerberg 	.direction_input = intel_gpio_direction_input,
102296147db1SMika Westerberg 	.direction_output = intel_gpio_direction_output,
102396147db1SMika Westerberg 	.get = intel_gpio_get,
102496147db1SMika Westerberg 	.set = intel_gpio_set,
102596147db1SMika Westerberg 	.set_config = gpiochip_generic_config,
102696147db1SMika Westerberg };
102796147db1SMika Westerberg 
10287981c001SMika Westerberg static void intel_gpio_irq_ack(struct irq_data *d)
10297981c001SMika Westerberg {
10307981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1031acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
10327981c001SMika Westerberg 	const struct intel_community *community;
1033919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
1034a60eac32SMika Westerberg 	int pin;
10357981c001SMika Westerberg 
1036a60eac32SMika Westerberg 	pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), &community, &padgrp);
1037a60eac32SMika Westerberg 	if (pin >= 0) {
103804035f7fSAndy Shevchenko 		unsigned int gpp, gpp_offset, is_offset;
1039919eb475SMika Westerberg 
1040919eb475SMika Westerberg 		gpp = padgrp->reg_num;
1041919eb475SMika Westerberg 		gpp_offset = padgroup_offset(padgrp, pin);
1042cf769bd8SMika Westerberg 		is_offset = community->is_offset + gpp * 4;
1043919eb475SMika Westerberg 
1044919eb475SMika Westerberg 		raw_spin_lock(&pctrl->lock);
1045cf769bd8SMika Westerberg 		writel(BIT(gpp_offset), community->regs + is_offset);
104627d9098cSMika Westerberg 		raw_spin_unlock(&pctrl->lock);
10477981c001SMika Westerberg 	}
1048919eb475SMika Westerberg }
10497981c001SMika Westerberg 
10506fb6f8bfSAndy Shevchenko static void intel_gpio_irq_mask_unmask(struct gpio_chip *gc, irq_hw_number_t hwirq, bool mask)
10517981c001SMika Westerberg {
1052acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
10537981c001SMika Westerberg 	const struct intel_community *community;
1054919eb475SMika Westerberg 	const struct intel_padgroup *padgrp;
1055a60eac32SMika Westerberg 	int pin;
1056a60eac32SMika Westerberg 
10576fb6f8bfSAndy Shevchenko 	pin = intel_gpio_to_pin(pctrl, hwirq, &community, &padgrp);
1058a60eac32SMika Westerberg 	if (pin >= 0) {
105904035f7fSAndy Shevchenko 		unsigned int gpp, gpp_offset;
1060919eb475SMika Westerberg 		unsigned long flags;
1061670784fbSKai-Heng Feng 		void __iomem *reg, *is;
10627981c001SMika Westerberg 		u32 value;
10637981c001SMika Westerberg 
1064919eb475SMika Westerberg 		gpp = padgrp->reg_num;
1065919eb475SMika Westerberg 		gpp_offset = padgroup_offset(padgrp, pin);
1066919eb475SMika Westerberg 
10677981c001SMika Westerberg 		reg = community->regs + community->ie_offset + gpp * 4;
1068670784fbSKai-Heng Feng 		is = community->regs + community->is_offset + gpp * 4;
1069919eb475SMika Westerberg 
1070919eb475SMika Westerberg 		raw_spin_lock_irqsave(&pctrl->lock, flags);
1071670784fbSKai-Heng Feng 
1072670784fbSKai-Heng Feng 		/* Clear interrupt status first to avoid unexpected interrupt */
1073670784fbSKai-Heng Feng 		writel(BIT(gpp_offset), is);
1074670784fbSKai-Heng Feng 
10757981c001SMika Westerberg 		value = readl(reg);
10767981c001SMika Westerberg 		if (mask)
10777981c001SMika Westerberg 			value &= ~BIT(gpp_offset);
10787981c001SMika Westerberg 		else
10797981c001SMika Westerberg 			value |= BIT(gpp_offset);
10807981c001SMika Westerberg 		writel(value, reg);
108127d9098cSMika Westerberg 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
10827981c001SMika Westerberg 	}
1083919eb475SMika Westerberg }
10847981c001SMika Westerberg 
10857981c001SMika Westerberg static void intel_gpio_irq_mask(struct irq_data *d)
10867981c001SMika Westerberg {
10876fb6f8bfSAndy Shevchenko 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
10886fb6f8bfSAndy Shevchenko 	irq_hw_number_t hwirq = irqd_to_hwirq(d);
10896fb6f8bfSAndy Shevchenko 
10906fb6f8bfSAndy Shevchenko 	intel_gpio_irq_mask_unmask(gc, hwirq, true);
10916fb6f8bfSAndy Shevchenko 	gpiochip_disable_irq(gc, hwirq);
10927981c001SMika Westerberg }
10937981c001SMika Westerberg 
10947981c001SMika Westerberg static void intel_gpio_irq_unmask(struct irq_data *d)
10957981c001SMika Westerberg {
10966fb6f8bfSAndy Shevchenko 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
10976fb6f8bfSAndy Shevchenko 	irq_hw_number_t hwirq = irqd_to_hwirq(d);
10986fb6f8bfSAndy Shevchenko 
10996fb6f8bfSAndy Shevchenko 	gpiochip_enable_irq(gc, hwirq);
11006fb6f8bfSAndy Shevchenko 	intel_gpio_irq_mask_unmask(gc, hwirq, false);
11017981c001SMika Westerberg }
11027981c001SMika Westerberg 
110304035f7fSAndy Shevchenko static int intel_gpio_irq_type(struct irq_data *d, unsigned int type)
11047981c001SMika Westerberg {
11057981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1106acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
110704035f7fSAndy Shevchenko 	unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL);
11087981c001SMika Westerberg 	unsigned long flags;
11097981c001SMika Westerberg 	void __iomem *reg;
11107981c001SMika Westerberg 	u32 value;
11117981c001SMika Westerberg 
11127981c001SMika Westerberg 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
11137981c001SMika Westerberg 	if (!reg)
11147981c001SMika Westerberg 		return -EINVAL;
11157981c001SMika Westerberg 
11164341e8a5SMika Westerberg 	/*
11174341e8a5SMika Westerberg 	 * If the pin is in ACPI mode it is still usable as a GPIO but it
11184341e8a5SMika Westerberg 	 * cannot be used as IRQ because GPI_IS status bit will not be
11194341e8a5SMika Westerberg 	 * updated by the host controller hardware.
11204341e8a5SMika Westerberg 	 */
11214341e8a5SMika Westerberg 	if (intel_pad_acpi_mode(pctrl, pin)) {
11224341e8a5SMika Westerberg 		dev_warn(pctrl->dev, "pin %u cannot be used as IRQ\n", pin);
11234341e8a5SMika Westerberg 		return -EPERM;
11244341e8a5SMika Westerberg 	}
11254341e8a5SMika Westerberg 
112627d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
11277981c001SMika Westerberg 
1128f5a26acfSMika Westerberg 	intel_gpio_set_gpio_mode(reg);
1129f5a26acfSMika Westerberg 
11307981c001SMika Westerberg 	value = readl(reg);
11317981c001SMika Westerberg 
11327981c001SMika Westerberg 	value &= ~(PADCFG0_RXEVCFG_MASK | PADCFG0_RXINV);
11337981c001SMika Westerberg 
11347981c001SMika Westerberg 	if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
11357981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_EDGE_BOTH << PADCFG0_RXEVCFG_SHIFT;
11367981c001SMika Westerberg 	} else if (type & IRQ_TYPE_EDGE_FALLING) {
11377981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT;
11387981c001SMika Westerberg 		value |= PADCFG0_RXINV;
11397981c001SMika Westerberg 	} else if (type & IRQ_TYPE_EDGE_RISING) {
11407981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT;
1141bf380cfaSQipeng Zha 	} else if (type & IRQ_TYPE_LEVEL_MASK) {
1142bf380cfaSQipeng Zha 		if (type & IRQ_TYPE_LEVEL_LOW)
11437981c001SMika Westerberg 			value |= PADCFG0_RXINV;
11447981c001SMika Westerberg 	} else {
11457981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_DISABLED << PADCFG0_RXEVCFG_SHIFT;
11467981c001SMika Westerberg 	}
11477981c001SMika Westerberg 
11487981c001SMika Westerberg 	writel(value, reg);
11497981c001SMika Westerberg 
11507981c001SMika Westerberg 	if (type & IRQ_TYPE_EDGE_BOTH)
1151fc756bcdSThomas Gleixner 		irq_set_handler_locked(d, handle_edge_irq);
11527981c001SMika Westerberg 	else if (type & IRQ_TYPE_LEVEL_MASK)
1153fc756bcdSThomas Gleixner 		irq_set_handler_locked(d, handle_level_irq);
11547981c001SMika Westerberg 
115527d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
11567981c001SMika Westerberg 
11577981c001SMika Westerberg 	return 0;
11587981c001SMika Westerberg }
11597981c001SMika Westerberg 
11607981c001SMika Westerberg static int intel_gpio_irq_wake(struct irq_data *d, unsigned int on)
11617981c001SMika Westerberg {
11627981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
1163acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
116404035f7fSAndy Shevchenko 	unsigned int pin = intel_gpio_to_pin(pctrl, irqd_to_hwirq(d), NULL, NULL);
11657981c001SMika Westerberg 
11667981c001SMika Westerberg 	if (on)
116701dabe91SNilesh Bacchewar 		enable_irq_wake(pctrl->irq);
11687981c001SMika Westerberg 	else
116901dabe91SNilesh Bacchewar 		disable_irq_wake(pctrl->irq);
11709a520fd9SAndy Shevchenko 
117198e63c11SAndy Shevchenko 	dev_dbg(pctrl->dev, "%s wake for pin %u\n", str_enable_disable(on), pin);
11727981c001SMika Westerberg 	return 0;
11737981c001SMika Westerberg }
11747981c001SMika Westerberg 
11756fb6f8bfSAndy Shevchenko static const struct irq_chip intel_gpio_irq_chip = {
11766fb6f8bfSAndy Shevchenko 	.name = "intel-gpio",
11776fb6f8bfSAndy Shevchenko 	.irq_ack = intel_gpio_irq_ack,
11786fb6f8bfSAndy Shevchenko 	.irq_mask = intel_gpio_irq_mask,
11796fb6f8bfSAndy Shevchenko 	.irq_unmask = intel_gpio_irq_unmask,
11806fb6f8bfSAndy Shevchenko 	.irq_set_type = intel_gpio_irq_type,
11816fb6f8bfSAndy Shevchenko 	.irq_set_wake = intel_gpio_irq_wake,
11826fb6f8bfSAndy Shevchenko 	.flags = IRQCHIP_MASK_ON_SUSPEND | IRQCHIP_IMMUTABLE,
11836fb6f8bfSAndy Shevchenko 	GPIOCHIP_IRQ_RESOURCE_HELPERS,
11846fb6f8bfSAndy Shevchenko };
11856fb6f8bfSAndy Shevchenko 
118686851bbcSAndy Shevchenko static int intel_gpio_community_irq_handler(struct intel_pinctrl *pctrl,
11877981c001SMika Westerberg 					    const struct intel_community *community)
11887981c001SMika Westerberg {
1189193b40c8SMika Westerberg 	struct gpio_chip *gc = &pctrl->chip;
119086851bbcSAndy Shevchenko 	unsigned int gpp;
119186851bbcSAndy Shevchenko 	int ret = 0;
11927981c001SMika Westerberg 
11937981c001SMika Westerberg 	for (gpp = 0; gpp < community->ngpps; gpp++) {
1194919eb475SMika Westerberg 		const struct intel_padgroup *padgrp = &community->gpps[gpp];
11957981c001SMika Westerberg 		unsigned long pending, enabled, gpp_offset;
1196e64fbfa5SAndy Shevchenko 
11975b613df3SAndy Shevchenko 		raw_spin_lock(&pctrl->lock);
11987981c001SMika Westerberg 
1199cf769bd8SMika Westerberg 		pending = readl(community->regs + community->is_offset +
1200cf769bd8SMika Westerberg 				padgrp->reg_num * 4);
12017981c001SMika Westerberg 		enabled = readl(community->regs + community->ie_offset +
1202919eb475SMika Westerberg 				padgrp->reg_num * 4);
12037981c001SMika Westerberg 
12045b613df3SAndy Shevchenko 		raw_spin_unlock(&pctrl->lock);
1205e64fbfa5SAndy Shevchenko 
12067981c001SMika Westerberg 		/* Only interrupts that are enabled */
12077981c001SMika Westerberg 		pending &= enabled;
12087981c001SMika Westerberg 
1209919eb475SMika Westerberg 		for_each_set_bit(gpp_offset, &pending, padgrp->size) {
121011b389ccSAndy Shevchenko 			unsigned int irq;
12117981c001SMika Westerberg 
1212f0fbe7bcSThierry Reding 			irq = irq_find_mapping(gc->irq.domain,
1213a60eac32SMika Westerberg 					       padgrp->gpio_base + gpp_offset);
12147981c001SMika Westerberg 			generic_handle_irq(irq);
12157981c001SMika Westerberg 		}
121686851bbcSAndy Shevchenko 
121786851bbcSAndy Shevchenko 		ret += pending ? 1 : 0;
12187981c001SMika Westerberg 	}
12197981c001SMika Westerberg 
1220193b40c8SMika Westerberg 	return ret;
1221193b40c8SMika Westerberg }
1222193b40c8SMika Westerberg 
1223193b40c8SMika Westerberg static irqreturn_t intel_gpio_irq(int irq, void *data)
12247981c001SMika Westerberg {
1225193b40c8SMika Westerberg 	const struct intel_community *community;
1226193b40c8SMika Westerberg 	struct intel_pinctrl *pctrl = data;
122786851bbcSAndy Shevchenko 	unsigned int i;
122886851bbcSAndy Shevchenko 	int ret = 0;
12297981c001SMika Westerberg 
12307981c001SMika Westerberg 	/* Need to check all communities for pending interrupts */
1231193b40c8SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
1232193b40c8SMika Westerberg 		community = &pctrl->communities[i];
123386851bbcSAndy Shevchenko 		ret += intel_gpio_community_irq_handler(pctrl, community);
1234193b40c8SMika Westerberg 	}
12357981c001SMika Westerberg 
123686851bbcSAndy Shevchenko 	return IRQ_RETVAL(ret);
12377981c001SMika Westerberg }
12387981c001SMika Westerberg 
1239e986f0e6SŁukasz Bartosik static void intel_gpio_irq_init(struct intel_pinctrl *pctrl)
1240e986f0e6SŁukasz Bartosik {
1241e986f0e6SŁukasz Bartosik 	int i;
1242e986f0e6SŁukasz Bartosik 
1243e986f0e6SŁukasz Bartosik 	for (i = 0; i < pctrl->ncommunities; i++) {
1244e986f0e6SŁukasz Bartosik 		const struct intel_community *community;
1245e986f0e6SŁukasz Bartosik 		void __iomem *base;
1246e986f0e6SŁukasz Bartosik 		unsigned int gpp;
1247e986f0e6SŁukasz Bartosik 
1248e986f0e6SŁukasz Bartosik 		community = &pctrl->communities[i];
1249e986f0e6SŁukasz Bartosik 		base = community->regs;
1250e986f0e6SŁukasz Bartosik 
1251e986f0e6SŁukasz Bartosik 		for (gpp = 0; gpp < community->ngpps; gpp++) {
1252e986f0e6SŁukasz Bartosik 			/* Mask and clear all interrupts */
1253e986f0e6SŁukasz Bartosik 			writel(0, base + community->ie_offset + gpp * 4);
1254e986f0e6SŁukasz Bartosik 			writel(0xffff, base + community->is_offset + gpp * 4);
1255e986f0e6SŁukasz Bartosik 		}
1256e986f0e6SŁukasz Bartosik 	}
1257e986f0e6SŁukasz Bartosik }
1258e986f0e6SŁukasz Bartosik 
1259e986f0e6SŁukasz Bartosik static int intel_gpio_irq_init_hw(struct gpio_chip *gc)
1260e986f0e6SŁukasz Bartosik {
1261e986f0e6SŁukasz Bartosik 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
1262e986f0e6SŁukasz Bartosik 
1263e986f0e6SŁukasz Bartosik 	/*
1264e986f0e6SŁukasz Bartosik 	 * Make sure the interrupt lines are in a proper state before
1265e986f0e6SŁukasz Bartosik 	 * further configuration.
1266e986f0e6SŁukasz Bartosik 	 */
1267e986f0e6SŁukasz Bartosik 	intel_gpio_irq_init(pctrl);
1268e986f0e6SŁukasz Bartosik 
1269e986f0e6SŁukasz Bartosik 	return 0;
1270e986f0e6SŁukasz Bartosik }
1271e986f0e6SŁukasz Bartosik 
12726d416b9bSLinus Walleij static int intel_gpio_add_community_ranges(struct intel_pinctrl *pctrl,
1273a60eac32SMika Westerberg 				const struct intel_community *community)
1274a60eac32SMika Westerberg {
127533b6cb58SColin Ian King 	int ret = 0, i;
1276a60eac32SMika Westerberg 
1277a60eac32SMika Westerberg 	for (i = 0; i < community->ngpps; i++) {
1278a60eac32SMika Westerberg 		const struct intel_padgroup *gpp = &community->gpps[i];
1279a60eac32SMika Westerberg 
1280e5a4ab6aSAndy Shevchenko 		if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP)
1281a60eac32SMika Westerberg 			continue;
1282a60eac32SMika Westerberg 
1283a60eac32SMika Westerberg 		ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev),
1284a60eac32SMika Westerberg 					     gpp->gpio_base, gpp->base,
1285a60eac32SMika Westerberg 					     gpp->size);
1286a60eac32SMika Westerberg 		if (ret)
1287a60eac32SMika Westerberg 			return ret;
1288a60eac32SMika Westerberg 	}
1289a60eac32SMika Westerberg 
1290a60eac32SMika Westerberg 	return ret;
1291a60eac32SMika Westerberg }
1292a60eac32SMika Westerberg 
12936d416b9bSLinus Walleij static int intel_gpio_add_pin_ranges(struct gpio_chip *gc)
12946d416b9bSLinus Walleij {
12956d416b9bSLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
12966d416b9bSLinus Walleij 	int ret, i;
12976d416b9bSLinus Walleij 
12986d416b9bSLinus Walleij 	for (i = 0; i < pctrl->ncommunities; i++) {
12996d416b9bSLinus Walleij 		struct intel_community *community = &pctrl->communities[i];
13006d416b9bSLinus Walleij 
13016d416b9bSLinus Walleij 		ret = intel_gpio_add_community_ranges(pctrl, community);
13026d416b9bSLinus Walleij 		if (ret) {
13036d416b9bSLinus Walleij 			dev_err(pctrl->dev, "failed to add GPIO pin range\n");
13046d416b9bSLinus Walleij 			return ret;
13056d416b9bSLinus Walleij 		}
13066d416b9bSLinus Walleij 	}
13076d416b9bSLinus Walleij 
13086d416b9bSLinus Walleij 	return 0;
13096d416b9bSLinus Walleij }
13106d416b9bSLinus Walleij 
131111b389ccSAndy Shevchenko static unsigned int intel_gpio_ngpio(const struct intel_pinctrl *pctrl)
1312a60eac32SMika Westerberg {
1313a60eac32SMika Westerberg 	const struct intel_community *community;
131404035f7fSAndy Shevchenko 	unsigned int ngpio = 0;
1315a60eac32SMika Westerberg 	int i, j;
1316a60eac32SMika Westerberg 
1317a60eac32SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
1318a60eac32SMika Westerberg 		community = &pctrl->communities[i];
1319a60eac32SMika Westerberg 		for (j = 0; j < community->ngpps; j++) {
1320a60eac32SMika Westerberg 			const struct intel_padgroup *gpp = &community->gpps[j];
1321a60eac32SMika Westerberg 
1322e5a4ab6aSAndy Shevchenko 			if (gpp->gpio_base == INTEL_GPIO_BASE_NOMAP)
1323a60eac32SMika Westerberg 				continue;
1324a60eac32SMika Westerberg 
1325a60eac32SMika Westerberg 			if (gpp->gpio_base + gpp->size > ngpio)
1326a60eac32SMika Westerberg 				ngpio = gpp->gpio_base + gpp->size;
1327a60eac32SMika Westerberg 		}
1328a60eac32SMika Westerberg 	}
1329a60eac32SMika Westerberg 
1330a60eac32SMika Westerberg 	return ngpio;
1331a60eac32SMika Westerberg }
1332a60eac32SMika Westerberg 
13337981c001SMika Westerberg static int intel_gpio_probe(struct intel_pinctrl *pctrl, int irq)
13347981c001SMika Westerberg {
13356d416b9bSLinus Walleij 	int ret;
1336af0c5330SLinus Walleij 	struct gpio_irq_chip *girq;
13377981c001SMika Westerberg 
13387981c001SMika Westerberg 	pctrl->chip = intel_gpio_chip;
13397981c001SMika Westerberg 
134057ff2df1SAndy Shevchenko 	/* Setup GPIO chip */
1341a60eac32SMika Westerberg 	pctrl->chip.ngpio = intel_gpio_ngpio(pctrl);
13427981c001SMika Westerberg 	pctrl->chip.label = dev_name(pctrl->dev);
134358383c78SLinus Walleij 	pctrl->chip.parent = pctrl->dev;
13447981c001SMika Westerberg 	pctrl->chip.base = -1;
13456d416b9bSLinus Walleij 	pctrl->chip.add_pin_ranges = intel_gpio_add_pin_ranges;
134601dabe91SNilesh Bacchewar 	pctrl->irq = irq;
13477981c001SMika Westerberg 
1348193b40c8SMika Westerberg 	/*
1349af0c5330SLinus Walleij 	 * On some platforms several GPIO controllers share the same interrupt
1350af0c5330SLinus Walleij 	 * line.
1351193b40c8SMika Westerberg 	 */
13521a7d1cb8SMika Westerberg 	ret = devm_request_irq(pctrl->dev, irq, intel_gpio_irq,
13531a7d1cb8SMika Westerberg 			       IRQF_SHARED | IRQF_NO_THREAD,
1354193b40c8SMika Westerberg 			       dev_name(pctrl->dev), pctrl);
1355193b40c8SMika Westerberg 	if (ret) {
1356193b40c8SMika Westerberg 		dev_err(pctrl->dev, "failed to request interrupt\n");
1357f25c3aa9SMika Westerberg 		return ret;
13587981c001SMika Westerberg 	}
13597981c001SMika Westerberg 
13606fb6f8bfSAndy Shevchenko 	/* Setup IRQ chip */
1361af0c5330SLinus Walleij 	girq = &pctrl->chip.irq;
13626fb6f8bfSAndy Shevchenko 	gpio_irq_chip_set_chip(girq, &intel_gpio_irq_chip);
1363af0c5330SLinus Walleij 	/* This will let us handle the IRQ in the driver */
1364af0c5330SLinus Walleij 	girq->parent_handler = NULL;
1365af0c5330SLinus Walleij 	girq->num_parents = 0;
1366af0c5330SLinus Walleij 	girq->default_type = IRQ_TYPE_NONE;
1367af0c5330SLinus Walleij 	girq->handler = handle_bad_irq;
1368e986f0e6SŁukasz Bartosik 	girq->init_hw = intel_gpio_irq_init_hw;
1369af0c5330SLinus Walleij 
1370af0c5330SLinus Walleij 	ret = devm_gpiochip_add_data(pctrl->dev, &pctrl->chip, pctrl);
13717981c001SMika Westerberg 	if (ret) {
1372af0c5330SLinus Walleij 		dev_err(pctrl->dev, "failed to register gpiochip\n");
1373f25c3aa9SMika Westerberg 		return ret;
13747981c001SMika Westerberg 	}
13757981c001SMika Westerberg 
13767981c001SMika Westerberg 	return 0;
13777981c001SMika Westerberg }
13787981c001SMika Westerberg 
1379036e126cSAndy Shevchenko static int intel_pinctrl_add_padgroups_by_gpps(struct intel_pinctrl *pctrl,
1380919eb475SMika Westerberg 					       struct intel_community *community)
1381919eb475SMika Westerberg {
1382919eb475SMika Westerberg 	struct intel_padgroup *gpps;
138304035f7fSAndy Shevchenko 	unsigned int padown_num = 0;
1384036e126cSAndy Shevchenko 	size_t i, ngpps = community->ngpps;
1385919eb475SMika Westerberg 
1386919eb475SMika Westerberg 	gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL);
1387919eb475SMika Westerberg 	if (!gpps)
1388919eb475SMika Westerberg 		return -ENOMEM;
1389919eb475SMika Westerberg 
1390919eb475SMika Westerberg 	for (i = 0; i < ngpps; i++) {
1391919eb475SMika Westerberg 		gpps[i] = community->gpps[i];
1392919eb475SMika Westerberg 
1393919eb475SMika Westerberg 		if (gpps[i].size > 32)
1394919eb475SMika Westerberg 			return -EINVAL;
1395919eb475SMika Westerberg 
1396e5a4ab6aSAndy Shevchenko 		/* Special treatment for GPIO base */
1397e5a4ab6aSAndy Shevchenko 		switch (gpps[i].gpio_base) {
1398e5a4ab6aSAndy Shevchenko 			case INTEL_GPIO_BASE_MATCH:
1399a60eac32SMika Westerberg 				gpps[i].gpio_base = gpps[i].base;
1400e5a4ab6aSAndy Shevchenko 				break;
14019bd59157SAndy Shevchenko 			case INTEL_GPIO_BASE_ZERO:
14029bd59157SAndy Shevchenko 				gpps[i].gpio_base = 0;
14039bd59157SAndy Shevchenko 				break;
1404e5a4ab6aSAndy Shevchenko 			case INTEL_GPIO_BASE_NOMAP:
140577e14126SAndy Shevchenko 				break;
1406e5a4ab6aSAndy Shevchenko 			default:
1407e5a4ab6aSAndy Shevchenko 				break;
1408e5a4ab6aSAndy Shevchenko 		}
1409a60eac32SMika Westerberg 
1410919eb475SMika Westerberg 		gpps[i].padown_num = padown_num;
1411036e126cSAndy Shevchenko 		padown_num += DIV_ROUND_UP(gpps[i].size * 4, 32);
1412036e126cSAndy Shevchenko 	}
1413036e126cSAndy Shevchenko 
1414036e126cSAndy Shevchenko 	community->gpps = gpps;
1415036e126cSAndy Shevchenko 
1416036e126cSAndy Shevchenko 	return 0;
1417036e126cSAndy Shevchenko }
1418036e126cSAndy Shevchenko 
1419036e126cSAndy Shevchenko static int intel_pinctrl_add_padgroups_by_size(struct intel_pinctrl *pctrl,
1420036e126cSAndy Shevchenko 					       struct intel_community *community)
1421036e126cSAndy Shevchenko {
1422036e126cSAndy Shevchenko 	struct intel_padgroup *gpps;
1423036e126cSAndy Shevchenko 	unsigned int npins = community->npins;
1424036e126cSAndy Shevchenko 	unsigned int padown_num = 0;
1425036e126cSAndy Shevchenko 	size_t i, ngpps = DIV_ROUND_UP(npins, community->gpp_size);
1426036e126cSAndy Shevchenko 
1427036e126cSAndy Shevchenko 	if (community->gpp_size > 32)
1428036e126cSAndy Shevchenko 		return -EINVAL;
1429036e126cSAndy Shevchenko 
1430036e126cSAndy Shevchenko 	gpps = devm_kcalloc(pctrl->dev, ngpps, sizeof(*gpps), GFP_KERNEL);
1431036e126cSAndy Shevchenko 	if (!gpps)
1432036e126cSAndy Shevchenko 		return -ENOMEM;
1433036e126cSAndy Shevchenko 
1434036e126cSAndy Shevchenko 	for (i = 0; i < ngpps; i++) {
1435036e126cSAndy Shevchenko 		unsigned int gpp_size = community->gpp_size;
1436036e126cSAndy Shevchenko 
1437036e126cSAndy Shevchenko 		gpps[i].reg_num = i;
1438036e126cSAndy Shevchenko 		gpps[i].base = community->pin_base + i * gpp_size;
1439036e126cSAndy Shevchenko 		gpps[i].size = min(gpp_size, npins);
1440036e126cSAndy Shevchenko 		npins -= gpps[i].size;
1441036e126cSAndy Shevchenko 
144277e14126SAndy Shevchenko 		gpps[i].gpio_base = gpps[i].base;
1443036e126cSAndy Shevchenko 		gpps[i].padown_num = padown_num;
1444919eb475SMika Westerberg 
1445919eb475SMika Westerberg 		/*
1446919eb475SMika Westerberg 		 * In older hardware the number of padown registers per
1447919eb475SMika Westerberg 		 * group is fixed regardless of the group size.
1448919eb475SMika Westerberg 		 */
1449919eb475SMika Westerberg 		if (community->gpp_num_padown_regs)
1450919eb475SMika Westerberg 			padown_num += community->gpp_num_padown_regs;
1451919eb475SMika Westerberg 		else
1452919eb475SMika Westerberg 			padown_num += DIV_ROUND_UP(gpps[i].size * 4, 32);
1453919eb475SMika Westerberg 	}
1454919eb475SMika Westerberg 
1455919eb475SMika Westerberg 	community->ngpps = ngpps;
1456919eb475SMika Westerberg 	community->gpps = gpps;
1457919eb475SMika Westerberg 
1458919eb475SMika Westerberg 	return 0;
1459919eb475SMika Westerberg }
1460919eb475SMika Westerberg 
14617981c001SMika Westerberg static int intel_pinctrl_pm_init(struct intel_pinctrl *pctrl)
14627981c001SMika Westerberg {
14637981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP
14647981c001SMika Westerberg 	const struct intel_pinctrl_soc_data *soc = pctrl->soc;
14657981c001SMika Westerberg 	struct intel_community_context *communities;
14667981c001SMika Westerberg 	struct intel_pad_context *pads;
14677981c001SMika Westerberg 	int i;
14687981c001SMika Westerberg 
14697981c001SMika Westerberg 	pads = devm_kcalloc(pctrl->dev, soc->npins, sizeof(*pads), GFP_KERNEL);
14707981c001SMika Westerberg 	if (!pads)
14717981c001SMika Westerberg 		return -ENOMEM;
14727981c001SMika Westerberg 
14737981c001SMika Westerberg 	communities = devm_kcalloc(pctrl->dev, pctrl->ncommunities,
14747981c001SMika Westerberg 				   sizeof(*communities), GFP_KERNEL);
14757981c001SMika Westerberg 	if (!communities)
14767981c001SMika Westerberg 		return -ENOMEM;
14777981c001SMika Westerberg 
14787981c001SMika Westerberg 
14797981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
14807981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
1481a0a5f766SChris Chiu 		u32 *intmask, *hostown;
14827981c001SMika Westerberg 
14837981c001SMika Westerberg 		intmask = devm_kcalloc(pctrl->dev, community->ngpps,
14847981c001SMika Westerberg 				       sizeof(*intmask), GFP_KERNEL);
14857981c001SMika Westerberg 		if (!intmask)
14867981c001SMika Westerberg 			return -ENOMEM;
14877981c001SMika Westerberg 
14887981c001SMika Westerberg 		communities[i].intmask = intmask;
1489a0a5f766SChris Chiu 
1490a0a5f766SChris Chiu 		hostown = devm_kcalloc(pctrl->dev, community->ngpps,
1491a0a5f766SChris Chiu 				       sizeof(*hostown), GFP_KERNEL);
1492a0a5f766SChris Chiu 		if (!hostown)
1493a0a5f766SChris Chiu 			return -ENOMEM;
1494a0a5f766SChris Chiu 
1495a0a5f766SChris Chiu 		communities[i].hostown = hostown;
14967981c001SMika Westerberg 	}
14977981c001SMika Westerberg 
14987981c001SMika Westerberg 	pctrl->context.pads = pads;
14997981c001SMika Westerberg 	pctrl->context.communities = communities;
15007981c001SMika Westerberg #endif
15017981c001SMika Westerberg 
15027981c001SMika Westerberg 	return 0;
15037981c001SMika Westerberg }
15047981c001SMika Westerberg 
15050dd519e3SAndy Shevchenko static int intel_pinctrl_probe(struct platform_device *pdev,
15067981c001SMika Westerberg 			       const struct intel_pinctrl_soc_data *soc_data)
15077981c001SMika Westerberg {
1508*12b44105SAndy Shevchenko 	struct device *dev = &pdev->dev;
15097981c001SMika Westerberg 	struct intel_pinctrl *pctrl;
15107981c001SMika Westerberg 	int i, ret, irq;
15117981c001SMika Westerberg 
1512*12b44105SAndy Shevchenko 	pctrl = devm_kzalloc(dev, sizeof(*pctrl), GFP_KERNEL);
15137981c001SMika Westerberg 	if (!pctrl)
15147981c001SMika Westerberg 		return -ENOMEM;
15157981c001SMika Westerberg 
1516*12b44105SAndy Shevchenko 	pctrl->dev = dev;
15177981c001SMika Westerberg 	pctrl->soc = soc_data;
151827d9098cSMika Westerberg 	raw_spin_lock_init(&pctrl->lock);
15197981c001SMika Westerberg 
15207981c001SMika Westerberg 	/*
15217981c001SMika Westerberg 	 * Make a copy of the communities which we can use to hold pointers
15227981c001SMika Westerberg 	 * to the registers.
15237981c001SMika Westerberg 	 */
15247981c001SMika Westerberg 	pctrl->ncommunities = pctrl->soc->ncommunities;
1525*12b44105SAndy Shevchenko 	pctrl->communities = devm_kcalloc(dev, pctrl->ncommunities,
15267981c001SMika Westerberg 					  sizeof(*pctrl->communities), GFP_KERNEL);
15277981c001SMika Westerberg 	if (!pctrl->communities)
15287981c001SMika Westerberg 		return -ENOMEM;
15297981c001SMika Westerberg 
15307981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
15317981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
15327981c001SMika Westerberg 		void __iomem *regs;
153391d898e5SAndy Shevchenko 		u32 offset;
1534998c49e8SAndy Shevchenko 		u32 value;
15357981c001SMika Westerberg 
15367981c001SMika Westerberg 		*community = pctrl->soc->communities[i];
15377981c001SMika Westerberg 
15389d5b6a95SAndy Shevchenko 		regs = devm_platform_ioremap_resource(pdev, community->barno);
15397981c001SMika Westerberg 		if (IS_ERR(regs))
15407981c001SMika Westerberg 			return PTR_ERR(regs);
15417981c001SMika Westerberg 
154239c1f1bdSRoger Pau Monne 		/*
154339c1f1bdSRoger Pau Monne 		 * Determine community features based on the revision.
154439c1f1bdSRoger Pau Monne 		 * A value of all ones means the device is not present.
154539c1f1bdSRoger Pau Monne 		 */
1546998c49e8SAndy Shevchenko 		value = readl(regs + REVID);
154739c1f1bdSRoger Pau Monne 		if (value == ~0u)
154839c1f1bdSRoger Pau Monne 			return -ENODEV;
1549998c49e8SAndy Shevchenko 		if (((value & REVID_MASK) >> REVID_SHIFT) >= 0x94) {
1550e57725eaSMika Westerberg 			community->features |= PINCTRL_FEATURE_DEBOUNCE;
155104cc058fSMika Westerberg 			community->features |= PINCTRL_FEATURE_1K_PD;
155204cc058fSMika Westerberg 		}
1553e57725eaSMika Westerberg 
155491d898e5SAndy Shevchenko 		/* Determine community features based on the capabilities */
155591d898e5SAndy Shevchenko 		offset = CAPLIST;
155691d898e5SAndy Shevchenko 		do {
155791d898e5SAndy Shevchenko 			value = readl(regs + offset);
155891d898e5SAndy Shevchenko 			switch ((value & CAPLIST_ID_MASK) >> CAPLIST_ID_SHIFT) {
155991d898e5SAndy Shevchenko 			case CAPLIST_ID_GPIO_HW_INFO:
156091d898e5SAndy Shevchenko 				community->features |= PINCTRL_FEATURE_GPIO_HW_INFO;
156191d898e5SAndy Shevchenko 				break;
156291d898e5SAndy Shevchenko 			case CAPLIST_ID_PWM:
156391d898e5SAndy Shevchenko 				community->features |= PINCTRL_FEATURE_PWM;
156491d898e5SAndy Shevchenko 				break;
156591d898e5SAndy Shevchenko 			case CAPLIST_ID_BLINK:
156691d898e5SAndy Shevchenko 				community->features |= PINCTRL_FEATURE_BLINK;
156791d898e5SAndy Shevchenko 				break;
156891d898e5SAndy Shevchenko 			case CAPLIST_ID_EXP:
156991d898e5SAndy Shevchenko 				community->features |= PINCTRL_FEATURE_EXP;
157091d898e5SAndy Shevchenko 				break;
157191d898e5SAndy Shevchenko 			default:
157291d898e5SAndy Shevchenko 				break;
157391d898e5SAndy Shevchenko 			}
157491d898e5SAndy Shevchenko 			offset = (value & CAPLIST_NEXT_MASK) >> CAPLIST_NEXT_SHIFT;
157591d898e5SAndy Shevchenko 		} while (offset);
157691d898e5SAndy Shevchenko 
1577*12b44105SAndy Shevchenko 		dev_dbg(dev, "Community%d features: %#08x\n", i, community->features);
157891d898e5SAndy Shevchenko 
15797981c001SMika Westerberg 		/* Read offset of the pad configuration registers */
158091d898e5SAndy Shevchenko 		offset = readl(regs + PADBAR);
15817981c001SMika Westerberg 
15827981c001SMika Westerberg 		community->regs = regs;
158391d898e5SAndy Shevchenko 		community->pad_regs = regs + offset;
1584919eb475SMika Westerberg 
1585036e126cSAndy Shevchenko 		if (community->gpps)
1586036e126cSAndy Shevchenko 			ret = intel_pinctrl_add_padgroups_by_gpps(pctrl, community);
1587036e126cSAndy Shevchenko 		else
1588036e126cSAndy Shevchenko 			ret = intel_pinctrl_add_padgroups_by_size(pctrl, community);
1589919eb475SMika Westerberg 		if (ret)
1590919eb475SMika Westerberg 			return ret;
15917981c001SMika Westerberg 	}
15927981c001SMika Westerberg 
15937981c001SMika Westerberg 	irq = platform_get_irq(pdev, 0);
15944e73d02fSStephen Boyd 	if (irq < 0)
15957981c001SMika Westerberg 		return irq;
15967981c001SMika Westerberg 
15977981c001SMika Westerberg 	ret = intel_pinctrl_pm_init(pctrl);
15987981c001SMika Westerberg 	if (ret)
15997981c001SMika Westerberg 		return ret;
16007981c001SMika Westerberg 
16017981c001SMika Westerberg 	pctrl->pctldesc = intel_pinctrl_desc;
1602*12b44105SAndy Shevchenko 	pctrl->pctldesc.name = dev_name(dev);
16037981c001SMika Westerberg 	pctrl->pctldesc.pins = pctrl->soc->pins;
16047981c001SMika Westerberg 	pctrl->pctldesc.npins = pctrl->soc->npins;
16057981c001SMika Westerberg 
1606*12b44105SAndy Shevchenko 	pctrl->pctldev = devm_pinctrl_register(dev, &pctrl->pctldesc, pctrl);
1607323de9efSMasahiro Yamada 	if (IS_ERR(pctrl->pctldev)) {
1608*12b44105SAndy Shevchenko 		dev_err(dev, "failed to register pinctrl driver\n");
1609323de9efSMasahiro Yamada 		return PTR_ERR(pctrl->pctldev);
16107981c001SMika Westerberg 	}
16117981c001SMika Westerberg 
16127981c001SMika Westerberg 	ret = intel_gpio_probe(pctrl, irq);
161354d46cd7SLaxman Dewangan 	if (ret)
16147981c001SMika Westerberg 		return ret;
16157981c001SMika Westerberg 
16167981c001SMika Westerberg 	platform_set_drvdata(pdev, pctrl);
16177981c001SMika Westerberg 
16187981c001SMika Westerberg 	return 0;
16197981c001SMika Westerberg }
16207981c001SMika Westerberg 
162170c263c4SAndy Shevchenko int intel_pinctrl_probe_by_hid(struct platform_device *pdev)
162270c263c4SAndy Shevchenko {
162370c263c4SAndy Shevchenko 	const struct intel_pinctrl_soc_data *data;
162470c263c4SAndy Shevchenko 
162570c263c4SAndy Shevchenko 	data = device_get_match_data(&pdev->dev);
1626ff360d62SAndy Shevchenko 	if (!data)
1627ff360d62SAndy Shevchenko 		return -ENODATA;
1628ff360d62SAndy Shevchenko 
162970c263c4SAndy Shevchenko 	return intel_pinctrl_probe(pdev, data);
163070c263c4SAndy Shevchenko }
163170c263c4SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_hid);
163270c263c4SAndy Shevchenko 
1633924cf800SAndy Shevchenko int intel_pinctrl_probe_by_uid(struct platform_device *pdev)
1634924cf800SAndy Shevchenko {
1635ff360d62SAndy Shevchenko 	const struct intel_pinctrl_soc_data *data;
1636ff360d62SAndy Shevchenko 
1637ff360d62SAndy Shevchenko 	data = intel_pinctrl_get_soc_data(pdev);
1638ff360d62SAndy Shevchenko 	if (IS_ERR(data))
1639ff360d62SAndy Shevchenko 		return PTR_ERR(data);
1640ff360d62SAndy Shevchenko 
1641ff360d62SAndy Shevchenko 	return intel_pinctrl_probe(pdev, data);
1642ff360d62SAndy Shevchenko }
1643ff360d62SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_probe_by_uid);
1644ff360d62SAndy Shevchenko 
1645ff360d62SAndy Shevchenko const struct intel_pinctrl_soc_data *intel_pinctrl_get_soc_data(struct platform_device *pdev)
1646ff360d62SAndy Shevchenko {
1647c551bd81SAndy Shevchenko 	const struct intel_pinctrl_soc_data * const *table;
1648924cf800SAndy Shevchenko 	const struct intel_pinctrl_soc_data *data = NULL;
1649*12b44105SAndy Shevchenko 	struct device *dev = &pdev->dev;
1650c551bd81SAndy Shevchenko 
1651*12b44105SAndy Shevchenko 	table = device_get_match_data(dev);
1652c551bd81SAndy Shevchenko 	if (table) {
1653*12b44105SAndy Shevchenko 		struct acpi_device *adev = ACPI_COMPANION(dev);
1654924cf800SAndy Shevchenko 		unsigned int i;
1655924cf800SAndy Shevchenko 
1656924cf800SAndy Shevchenko 		for (i = 0; table[i]; i++) {
1657924cf800SAndy Shevchenko 			if (!strcmp(adev->pnp.unique_id, table[i]->uid)) {
1658924cf800SAndy Shevchenko 				data = table[i];
1659924cf800SAndy Shevchenko 				break;
1660924cf800SAndy Shevchenko 			}
1661924cf800SAndy Shevchenko 		}
1662924cf800SAndy Shevchenko 	} else {
1663924cf800SAndy Shevchenko 		const struct platform_device_id *id;
1664924cf800SAndy Shevchenko 
1665924cf800SAndy Shevchenko 		id = platform_get_device_id(pdev);
1666924cf800SAndy Shevchenko 		if (!id)
1667ff360d62SAndy Shevchenko 			return ERR_PTR(-ENODEV);
1668924cf800SAndy Shevchenko 
1669c551bd81SAndy Shevchenko 		table = (const struct intel_pinctrl_soc_data * const *)id->driver_data;
1670924cf800SAndy Shevchenko 		data = table[pdev->id];
1671924cf800SAndy Shevchenko 	}
1672924cf800SAndy Shevchenko 
1673ff360d62SAndy Shevchenko 	return data ?: ERR_PTR(-ENODATA);
1674924cf800SAndy Shevchenko }
1675ff360d62SAndy Shevchenko EXPORT_SYMBOL_GPL(intel_pinctrl_get_soc_data);
1676924cf800SAndy Shevchenko 
16777981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP
167804035f7fSAndy Shevchenko static bool intel_pinctrl_should_save(struct intel_pinctrl *pctrl, unsigned int pin)
1679c538b943SMika Westerberg {
1680c538b943SMika Westerberg 	const struct pin_desc *pd = pin_desc_get(pctrl->pctldev, pin);
1681c538b943SMika Westerberg 
1682c538b943SMika Westerberg 	if (!pd || !intel_pad_usable(pctrl, pin))
1683c538b943SMika Westerberg 		return false;
1684c538b943SMika Westerberg 
1685c538b943SMika Westerberg 	/*
1686c538b943SMika Westerberg 	 * Only restore the pin if it is actually in use by the kernel (or
1687c538b943SMika Westerberg 	 * by userspace). It is possible that some pins are used by the
1688c538b943SMika Westerberg 	 * BIOS during resume and those are not always locked down so leave
1689c538b943SMika Westerberg 	 * them alone.
1690c538b943SMika Westerberg 	 */
1691c538b943SMika Westerberg 	if (pd->mux_owner || pd->gpio_owner ||
16926cb0880fSChris Chiu 	    gpiochip_line_is_irq(&pctrl->chip, intel_pin_to_gpio(pctrl, pin)))
1693c538b943SMika Westerberg 		return true;
1694c538b943SMika Westerberg 
1695c538b943SMika Westerberg 	return false;
1696c538b943SMika Westerberg }
1697c538b943SMika Westerberg 
16982fef3276SBinbin Wu int intel_pinctrl_suspend_noirq(struct device *dev)
16997981c001SMika Westerberg {
1700cb035d74SWolfram Sang 	struct intel_pinctrl *pctrl = dev_get_drvdata(dev);
17017981c001SMika Westerberg 	struct intel_community_context *communities;
17027981c001SMika Westerberg 	struct intel_pad_context *pads;
17037981c001SMika Westerberg 	int i;
17047981c001SMika Westerberg 
17057981c001SMika Westerberg 	pads = pctrl->context.pads;
17067981c001SMika Westerberg 	for (i = 0; i < pctrl->soc->npins; i++) {
17077981c001SMika Westerberg 		const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i];
1708e57725eaSMika Westerberg 		void __iomem *padcfg;
17097981c001SMika Westerberg 		u32 val;
17107981c001SMika Westerberg 
1711c538b943SMika Westerberg 		if (!intel_pinctrl_should_save(pctrl, desc->number))
17127981c001SMika Westerberg 			continue;
17137981c001SMika Westerberg 
17147981c001SMika Westerberg 		val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG0));
17157981c001SMika Westerberg 		pads[i].padcfg0 = val & ~PADCFG0_GPIORXSTATE;
17167981c001SMika Westerberg 		val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG1));
17177981c001SMika Westerberg 		pads[i].padcfg1 = val;
1718e57725eaSMika Westerberg 
1719e57725eaSMika Westerberg 		padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2);
1720e57725eaSMika Westerberg 		if (padcfg)
1721e57725eaSMika Westerberg 			pads[i].padcfg2 = readl(padcfg);
17227981c001SMika Westerberg 	}
17237981c001SMika Westerberg 
17247981c001SMika Westerberg 	communities = pctrl->context.communities;
17257981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
17267981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
17277981c001SMika Westerberg 		void __iomem *base;
172804035f7fSAndy Shevchenko 		unsigned int gpp;
17297981c001SMika Westerberg 
17307981c001SMika Westerberg 		base = community->regs + community->ie_offset;
17317981c001SMika Westerberg 		for (gpp = 0; gpp < community->ngpps; gpp++)
17327981c001SMika Westerberg 			communities[i].intmask[gpp] = readl(base + gpp * 4);
1733a0a5f766SChris Chiu 
1734a0a5f766SChris Chiu 		base = community->regs + community->hostown_offset;
1735a0a5f766SChris Chiu 		for (gpp = 0; gpp < community->ngpps; gpp++)
1736a0a5f766SChris Chiu 			communities[i].hostown[gpp] = readl(base + gpp * 4);
17377981c001SMika Westerberg 	}
17387981c001SMika Westerberg 
17397981c001SMika Westerberg 	return 0;
17407981c001SMika Westerberg }
17412fef3276SBinbin Wu EXPORT_SYMBOL_GPL(intel_pinctrl_suspend_noirq);
17427981c001SMika Westerberg 
1743942c5ea4SAndy Shevchenko static bool intel_gpio_update_reg(void __iomem *reg, u32 mask, u32 value)
1744a0a5f766SChris Chiu {
17455f61d951SAndy Shevchenko 	u32 curr, updated;
1746a0a5f766SChris Chiu 
1747942c5ea4SAndy Shevchenko 	curr = readl(reg);
17485f61d951SAndy Shevchenko 
1749942c5ea4SAndy Shevchenko 	updated = (curr & ~mask) | (value & mask);
1750942c5ea4SAndy Shevchenko 	if (curr == updated)
1751942c5ea4SAndy Shevchenko 		return false;
1752942c5ea4SAndy Shevchenko 
1753942c5ea4SAndy Shevchenko 	writel(updated, reg);
1754942c5ea4SAndy Shevchenko 	return true;
1755a0a5f766SChris Chiu }
1756a0a5f766SChris Chiu 
17577101e022SAndy Shevchenko static void intel_restore_hostown(struct intel_pinctrl *pctrl, unsigned int c,
17587101e022SAndy Shevchenko 				  void __iomem *base, unsigned int gpp, u32 saved)
17597101e022SAndy Shevchenko {
17607101e022SAndy Shevchenko 	const struct intel_community *community = &pctrl->communities[c];
17617101e022SAndy Shevchenko 	const struct intel_padgroup *padgrp = &community->gpps[gpp];
17627101e022SAndy Shevchenko 	struct device *dev = pctrl->dev;
1763d1bfd022SAndy Shevchenko 	const char *dummy;
1764d1bfd022SAndy Shevchenko 	u32 requested = 0;
1765d1bfd022SAndy Shevchenko 	unsigned int i;
17667101e022SAndy Shevchenko 
1767e5a4ab6aSAndy Shevchenko 	if (padgrp->gpio_base == INTEL_GPIO_BASE_NOMAP)
17687101e022SAndy Shevchenko 		return;
17697101e022SAndy Shevchenko 
1770d1bfd022SAndy Shevchenko 	for_each_requested_gpio_in_range(&pctrl->chip, i, padgrp->gpio_base, padgrp->size, dummy)
1771d1bfd022SAndy Shevchenko 		requested |= BIT(i);
1772d1bfd022SAndy Shevchenko 
1773942c5ea4SAndy Shevchenko 	if (!intel_gpio_update_reg(base + gpp * 4, requested, saved))
17747101e022SAndy Shevchenko 		return;
17757101e022SAndy Shevchenko 
1776764cfe33SAndy Shevchenko 	dev_dbg(dev, "restored hostown %u/%u %#08x\n", c, gpp, readl(base + gpp * 4));
17777101e022SAndy Shevchenko }
17787101e022SAndy Shevchenko 
1779471dd9a9SAndy Shevchenko static void intel_restore_intmask(struct intel_pinctrl *pctrl, unsigned int c,
1780471dd9a9SAndy Shevchenko 				  void __iomem *base, unsigned int gpp, u32 saved)
1781471dd9a9SAndy Shevchenko {
1782471dd9a9SAndy Shevchenko 	struct device *dev = pctrl->dev;
1783471dd9a9SAndy Shevchenko 
1784942c5ea4SAndy Shevchenko 	if (!intel_gpio_update_reg(base + gpp * 4, ~0U, saved))
1785942c5ea4SAndy Shevchenko 		return;
1786942c5ea4SAndy Shevchenko 
1787471dd9a9SAndy Shevchenko 	dev_dbg(dev, "restored mask %u/%u %#08x\n", c, gpp, readl(base + gpp * 4));
1788471dd9a9SAndy Shevchenko }
1789471dd9a9SAndy Shevchenko 
1790f78f152aSAndy Shevchenko static void intel_restore_padcfg(struct intel_pinctrl *pctrl, unsigned int pin,
1791f78f152aSAndy Shevchenko 				 unsigned int reg, u32 saved)
1792f78f152aSAndy Shevchenko {
1793f78f152aSAndy Shevchenko 	u32 mask = (reg == PADCFG0) ? PADCFG0_GPIORXSTATE : 0;
1794f78f152aSAndy Shevchenko 	unsigned int n = reg / sizeof(u32);
1795f78f152aSAndy Shevchenko 	struct device *dev = pctrl->dev;
1796f78f152aSAndy Shevchenko 	void __iomem *padcfg;
1797f78f152aSAndy Shevchenko 
1798f78f152aSAndy Shevchenko 	padcfg = intel_get_padcfg(pctrl, pin, reg);
1799f78f152aSAndy Shevchenko 	if (!padcfg)
1800f78f152aSAndy Shevchenko 		return;
1801f78f152aSAndy Shevchenko 
1802942c5ea4SAndy Shevchenko 	if (!intel_gpio_update_reg(padcfg, ~mask, saved))
1803f78f152aSAndy Shevchenko 		return;
1804f78f152aSAndy Shevchenko 
1805f78f152aSAndy Shevchenko 	dev_dbg(dev, "restored pin %u padcfg%u %#08x\n", pin, n, readl(padcfg));
1806f78f152aSAndy Shevchenko }
1807f78f152aSAndy Shevchenko 
18082fef3276SBinbin Wu int intel_pinctrl_resume_noirq(struct device *dev)
18097981c001SMika Westerberg {
1810cb035d74SWolfram Sang 	struct intel_pinctrl *pctrl = dev_get_drvdata(dev);
18117981c001SMika Westerberg 	const struct intel_community_context *communities;
18127981c001SMika Westerberg 	const struct intel_pad_context *pads;
18137981c001SMika Westerberg 	int i;
18147981c001SMika Westerberg 
18157981c001SMika Westerberg 	/* Mask all interrupts */
18167981c001SMika Westerberg 	intel_gpio_irq_init(pctrl);
18177981c001SMika Westerberg 
18187981c001SMika Westerberg 	pads = pctrl->context.pads;
18197981c001SMika Westerberg 	for (i = 0; i < pctrl->soc->npins; i++) {
18207981c001SMika Westerberg 		const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i];
18217981c001SMika Westerberg 
1822c538b943SMika Westerberg 		if (!intel_pinctrl_should_save(pctrl, desc->number))
18237981c001SMika Westerberg 			continue;
18247981c001SMika Westerberg 
1825f78f152aSAndy Shevchenko 		intel_restore_padcfg(pctrl, desc->number, PADCFG0, pads[i].padcfg0);
1826f78f152aSAndy Shevchenko 		intel_restore_padcfg(pctrl, desc->number, PADCFG1, pads[i].padcfg1);
1827f78f152aSAndy Shevchenko 		intel_restore_padcfg(pctrl, desc->number, PADCFG2, pads[i].padcfg2);
18287981c001SMika Westerberg 	}
18297981c001SMika Westerberg 
18307981c001SMika Westerberg 	communities = pctrl->context.communities;
18317981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
18327981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
18337981c001SMika Westerberg 		void __iomem *base;
183404035f7fSAndy Shevchenko 		unsigned int gpp;
18357981c001SMika Westerberg 
18367981c001SMika Westerberg 		base = community->regs + community->ie_offset;
1837471dd9a9SAndy Shevchenko 		for (gpp = 0; gpp < community->ngpps; gpp++)
1838471dd9a9SAndy Shevchenko 			intel_restore_intmask(pctrl, i, base, gpp, communities[i].intmask[gpp]);
1839a0a5f766SChris Chiu 
1840a0a5f766SChris Chiu 		base = community->regs + community->hostown_offset;
18417101e022SAndy Shevchenko 		for (gpp = 0; gpp < community->ngpps; gpp++)
18427101e022SAndy Shevchenko 			intel_restore_hostown(pctrl, i, base, gpp, communities[i].hostown[gpp]);
18437981c001SMika Westerberg 	}
18447981c001SMika Westerberg 
18457981c001SMika Westerberg 	return 0;
18467981c001SMika Westerberg }
18472fef3276SBinbin Wu EXPORT_SYMBOL_GPL(intel_pinctrl_resume_noirq);
18487981c001SMika Westerberg #endif
18497981c001SMika Westerberg 
18507981c001SMika Westerberg MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>");
18517981c001SMika Westerberg MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
18527981c001SMika Westerberg MODULE_DESCRIPTION("Intel pinctrl/GPIO core driver");
18537981c001SMika Westerberg MODULE_LICENSE("GPL v2");
1854