xref: /openbmc/linux/drivers/pinctrl/intel/pinctrl-intel.c (revision 04cc058f0c5261c5bd6fa5febf79056db4a187a6)
17981c001SMika Westerberg /*
27981c001SMika Westerberg  * Intel pinctrl/GPIO core driver.
37981c001SMika Westerberg  *
47981c001SMika Westerberg  * Copyright (C) 2015, Intel Corporation
57981c001SMika Westerberg  * Authors: Mathias Nyman <mathias.nyman@linux.intel.com>
67981c001SMika Westerberg  *          Mika Westerberg <mika.westerberg@linux.intel.com>
77981c001SMika Westerberg  *
87981c001SMika Westerberg  * This program is free software; you can redistribute it and/or modify
97981c001SMika Westerberg  * it under the terms of the GNU General Public License version 2 as
107981c001SMika Westerberg  * published by the Free Software Foundation.
117981c001SMika Westerberg  */
127981c001SMika Westerberg 
137981c001SMika Westerberg #include <linux/module.h>
14193b40c8SMika Westerberg #include <linux/interrupt.h>
157981c001SMika Westerberg #include <linux/gpio/driver.h>
16e57725eaSMika Westerberg #include <linux/log2.h>
177981c001SMika Westerberg #include <linux/platform_device.h>
187981c001SMika Westerberg #include <linux/pinctrl/pinctrl.h>
197981c001SMika Westerberg #include <linux/pinctrl/pinmux.h>
207981c001SMika Westerberg #include <linux/pinctrl/pinconf.h>
217981c001SMika Westerberg #include <linux/pinctrl/pinconf-generic.h>
227981c001SMika Westerberg 
23c538b943SMika Westerberg #include "../core.h"
247981c001SMika Westerberg #include "pinctrl-intel.h"
257981c001SMika Westerberg 
267981c001SMika Westerberg /* Offset from regs */
27e57725eaSMika Westerberg #define REVID				0x000
28e57725eaSMika Westerberg #define REVID_SHIFT			16
29e57725eaSMika Westerberg #define REVID_MASK			GENMASK(31, 16)
30e57725eaSMika Westerberg 
317981c001SMika Westerberg #define PADBAR				0x00c
327981c001SMika Westerberg #define GPI_IS				0x100
337981c001SMika Westerberg #define GPI_GPE_STS			0x140
347981c001SMika Westerberg #define GPI_GPE_EN			0x160
357981c001SMika Westerberg 
367981c001SMika Westerberg #define PADOWN_BITS			4
377981c001SMika Westerberg #define PADOWN_SHIFT(p)			((p) % 8 * PADOWN_BITS)
387981c001SMika Westerberg #define PADOWN_MASK(p)			(0xf << PADOWN_SHIFT(p))
3999a735b3SQipeng Zha #define PADOWN_GPP(p)			((p) / 8)
407981c001SMika Westerberg 
417981c001SMika Westerberg /* Offset from pad_regs */
427981c001SMika Westerberg #define PADCFG0				0x000
437981c001SMika Westerberg #define PADCFG0_RXEVCFG_SHIFT		25
447981c001SMika Westerberg #define PADCFG0_RXEVCFG_MASK		(3 << PADCFG0_RXEVCFG_SHIFT)
457981c001SMika Westerberg #define PADCFG0_RXEVCFG_LEVEL		0
467981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE		1
477981c001SMika Westerberg #define PADCFG0_RXEVCFG_DISABLED	2
487981c001SMika Westerberg #define PADCFG0_RXEVCFG_EDGE_BOTH	3
49e57725eaSMika Westerberg #define PADCFG0_PREGFRXSEL		BIT(24)
507981c001SMika Westerberg #define PADCFG0_RXINV			BIT(23)
517981c001SMika Westerberg #define PADCFG0_GPIROUTIOXAPIC		BIT(20)
527981c001SMika Westerberg #define PADCFG0_GPIROUTSCI		BIT(19)
537981c001SMika Westerberg #define PADCFG0_GPIROUTSMI		BIT(18)
547981c001SMika Westerberg #define PADCFG0_GPIROUTNMI		BIT(17)
557981c001SMika Westerberg #define PADCFG0_PMODE_SHIFT		10
567981c001SMika Westerberg #define PADCFG0_PMODE_MASK		(0xf << PADCFG0_PMODE_SHIFT)
577981c001SMika Westerberg #define PADCFG0_GPIORXDIS		BIT(9)
587981c001SMika Westerberg #define PADCFG0_GPIOTXDIS		BIT(8)
597981c001SMika Westerberg #define PADCFG0_GPIORXSTATE		BIT(1)
607981c001SMika Westerberg #define PADCFG0_GPIOTXSTATE		BIT(0)
617981c001SMika Westerberg 
627981c001SMika Westerberg #define PADCFG1				0x004
637981c001SMika Westerberg #define PADCFG1_TERM_UP			BIT(13)
647981c001SMika Westerberg #define PADCFG1_TERM_SHIFT		10
657981c001SMika Westerberg #define PADCFG1_TERM_MASK		(7 << PADCFG1_TERM_SHIFT)
667981c001SMika Westerberg #define PADCFG1_TERM_20K		4
677981c001SMika Westerberg #define PADCFG1_TERM_2K			3
687981c001SMika Westerberg #define PADCFG1_TERM_5K			2
697981c001SMika Westerberg #define PADCFG1_TERM_1K			1
707981c001SMika Westerberg 
71e57725eaSMika Westerberg #define PADCFG2				0x008
72e57725eaSMika Westerberg #define PADCFG2_DEBEN			BIT(0)
73e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_SHIFT		1
74e57725eaSMika Westerberg #define PADCFG2_DEBOUNCE_MASK		GENMASK(4, 1)
75e57725eaSMika Westerberg 
76e57725eaSMika Westerberg #define DEBOUNCE_PERIOD			31250 /* ns */
77e57725eaSMika Westerberg 
787981c001SMika Westerberg struct intel_pad_context {
797981c001SMika Westerberg 	u32 padcfg0;
807981c001SMika Westerberg 	u32 padcfg1;
81e57725eaSMika Westerberg 	u32 padcfg2;
827981c001SMika Westerberg };
837981c001SMika Westerberg 
847981c001SMika Westerberg struct intel_community_context {
857981c001SMika Westerberg 	u32 *intmask;
867981c001SMika Westerberg };
877981c001SMika Westerberg 
887981c001SMika Westerberg struct intel_pinctrl_context {
897981c001SMika Westerberg 	struct intel_pad_context *pads;
907981c001SMika Westerberg 	struct intel_community_context *communities;
917981c001SMika Westerberg };
927981c001SMika Westerberg 
937981c001SMika Westerberg /**
947981c001SMika Westerberg  * struct intel_pinctrl - Intel pinctrl private structure
957981c001SMika Westerberg  * @dev: Pointer to the device structure
967981c001SMika Westerberg  * @lock: Lock to serialize register access
977981c001SMika Westerberg  * @pctldesc: Pin controller description
987981c001SMika Westerberg  * @pctldev: Pointer to the pin controller device
997981c001SMika Westerberg  * @chip: GPIO chip in this pin controller
1007981c001SMika Westerberg  * @soc: SoC/PCH specific pin configuration data
1017981c001SMika Westerberg  * @communities: All communities in this pin controller
1027981c001SMika Westerberg  * @ncommunities: Number of communities in this pin controller
1037981c001SMika Westerberg  * @context: Configuration saved over system sleep
10401dabe91SNilesh Bacchewar  * @irq: pinctrl/GPIO chip irq number
1057981c001SMika Westerberg  */
1067981c001SMika Westerberg struct intel_pinctrl {
1077981c001SMika Westerberg 	struct device *dev;
10827d9098cSMika Westerberg 	raw_spinlock_t lock;
1097981c001SMika Westerberg 	struct pinctrl_desc pctldesc;
1107981c001SMika Westerberg 	struct pinctrl_dev *pctldev;
1117981c001SMika Westerberg 	struct gpio_chip chip;
1127981c001SMika Westerberg 	const struct intel_pinctrl_soc_data *soc;
1137981c001SMika Westerberg 	struct intel_community *communities;
1147981c001SMika Westerberg 	size_t ncommunities;
1157981c001SMika Westerberg 	struct intel_pinctrl_context context;
11601dabe91SNilesh Bacchewar 	int irq;
1177981c001SMika Westerberg };
1187981c001SMika Westerberg 
1197981c001SMika Westerberg #define pin_to_padno(c, p)	((p) - (c)->pin_base)
1207981c001SMika Westerberg 
1217981c001SMika Westerberg static struct intel_community *intel_get_community(struct intel_pinctrl *pctrl,
1227981c001SMika Westerberg 						   unsigned pin)
1237981c001SMika Westerberg {
1247981c001SMika Westerberg 	struct intel_community *community;
1257981c001SMika Westerberg 	int i;
1267981c001SMika Westerberg 
1277981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
1287981c001SMika Westerberg 		community = &pctrl->communities[i];
1297981c001SMika Westerberg 		if (pin >= community->pin_base &&
1307981c001SMika Westerberg 		    pin < community->pin_base + community->npins)
1317981c001SMika Westerberg 			return community;
1327981c001SMika Westerberg 	}
1337981c001SMika Westerberg 
1347981c001SMika Westerberg 	dev_warn(pctrl->dev, "failed to find community for pin %u\n", pin);
1357981c001SMika Westerberg 	return NULL;
1367981c001SMika Westerberg }
1377981c001SMika Westerberg 
1387981c001SMika Westerberg static void __iomem *intel_get_padcfg(struct intel_pinctrl *pctrl, unsigned pin,
1397981c001SMika Westerberg 				      unsigned reg)
1407981c001SMika Westerberg {
1417981c001SMika Westerberg 	const struct intel_community *community;
1427981c001SMika Westerberg 	unsigned padno;
143e57725eaSMika Westerberg 	size_t nregs;
1447981c001SMika Westerberg 
1457981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
1467981c001SMika Westerberg 	if (!community)
1477981c001SMika Westerberg 		return NULL;
1487981c001SMika Westerberg 
1497981c001SMika Westerberg 	padno = pin_to_padno(community, pin);
150e57725eaSMika Westerberg 	nregs = (community->features & PINCTRL_FEATURE_DEBOUNCE) ? 4 : 2;
151e57725eaSMika Westerberg 
152e57725eaSMika Westerberg 	if (reg == PADCFG2 && !(community->features & PINCTRL_FEATURE_DEBOUNCE))
153e57725eaSMika Westerberg 		return NULL;
154e57725eaSMika Westerberg 
155e57725eaSMika Westerberg 	return community->pad_regs + reg + padno * nregs * 4;
1567981c001SMika Westerberg }
1577981c001SMika Westerberg 
1587981c001SMika Westerberg static bool intel_pad_owned_by_host(struct intel_pinctrl *pctrl, unsigned pin)
1597981c001SMika Westerberg {
1607981c001SMika Westerberg 	const struct intel_community *community;
16199a735b3SQipeng Zha 	unsigned padno, gpp, offset, group;
1627981c001SMika Westerberg 	void __iomem *padown;
1637981c001SMika Westerberg 
1647981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
1657981c001SMika Westerberg 	if (!community)
1667981c001SMika Westerberg 		return false;
1677981c001SMika Westerberg 	if (!community->padown_offset)
1687981c001SMika Westerberg 		return true;
1697981c001SMika Westerberg 
1707981c001SMika Westerberg 	padno = pin_to_padno(community, pin);
17199a735b3SQipeng Zha 	group = padno / community->gpp_size;
17299a735b3SQipeng Zha 	gpp = PADOWN_GPP(padno % community->gpp_size);
17399a735b3SQipeng Zha 	offset = community->padown_offset + 0x10 * group + gpp * 4;
1747981c001SMika Westerberg 	padown = community->regs + offset;
1757981c001SMika Westerberg 
1767981c001SMika Westerberg 	return !(readl(padown) & PADOWN_MASK(padno));
1777981c001SMika Westerberg }
1787981c001SMika Westerberg 
1794341e8a5SMika Westerberg static bool intel_pad_acpi_mode(struct intel_pinctrl *pctrl, unsigned pin)
1807981c001SMika Westerberg {
1817981c001SMika Westerberg 	const struct intel_community *community;
1827981c001SMika Westerberg 	unsigned padno, gpp, offset;
1837981c001SMika Westerberg 	void __iomem *hostown;
1847981c001SMika Westerberg 
1857981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
1867981c001SMika Westerberg 	if (!community)
1877981c001SMika Westerberg 		return true;
1887981c001SMika Westerberg 	if (!community->hostown_offset)
1897981c001SMika Westerberg 		return false;
1907981c001SMika Westerberg 
1917981c001SMika Westerberg 	padno = pin_to_padno(community, pin);
192618a919bSQipeng Zha 	gpp = padno / community->gpp_size;
1937981c001SMika Westerberg 	offset = community->hostown_offset + gpp * 4;
1947981c001SMika Westerberg 	hostown = community->regs + offset;
1957981c001SMika Westerberg 
196618a919bSQipeng Zha 	return !(readl(hostown) & BIT(padno % community->gpp_size));
1977981c001SMika Westerberg }
1987981c001SMika Westerberg 
1997981c001SMika Westerberg static bool intel_pad_locked(struct intel_pinctrl *pctrl, unsigned pin)
2007981c001SMika Westerberg {
2017981c001SMika Westerberg 	struct intel_community *community;
2027981c001SMika Westerberg 	unsigned padno, gpp, offset;
2037981c001SMika Westerberg 	u32 value;
2047981c001SMika Westerberg 
2057981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
2067981c001SMika Westerberg 	if (!community)
2077981c001SMika Westerberg 		return true;
2087981c001SMika Westerberg 	if (!community->padcfglock_offset)
2097981c001SMika Westerberg 		return false;
2107981c001SMika Westerberg 
2117981c001SMika Westerberg 	padno = pin_to_padno(community, pin);
212618a919bSQipeng Zha 	gpp = padno / community->gpp_size;
2137981c001SMika Westerberg 
2147981c001SMika Westerberg 	/*
2157981c001SMika Westerberg 	 * If PADCFGLOCK and PADCFGLOCKTX bits are both clear for this pad,
2167981c001SMika Westerberg 	 * the pad is considered unlocked. Any other case means that it is
2177981c001SMika Westerberg 	 * either fully or partially locked and we don't touch it.
2187981c001SMika Westerberg 	 */
2197981c001SMika Westerberg 	offset = community->padcfglock_offset + gpp * 8;
2207981c001SMika Westerberg 	value = readl(community->regs + offset);
221618a919bSQipeng Zha 	if (value & BIT(pin % community->gpp_size))
2227981c001SMika Westerberg 		return true;
2237981c001SMika Westerberg 
2247981c001SMika Westerberg 	offset = community->padcfglock_offset + 4 + gpp * 8;
2257981c001SMika Westerberg 	value = readl(community->regs + offset);
226618a919bSQipeng Zha 	if (value & BIT(pin % community->gpp_size))
2277981c001SMika Westerberg 		return true;
2287981c001SMika Westerberg 
2297981c001SMika Westerberg 	return false;
2307981c001SMika Westerberg }
2317981c001SMika Westerberg 
2327981c001SMika Westerberg static bool intel_pad_usable(struct intel_pinctrl *pctrl, unsigned pin)
2337981c001SMika Westerberg {
2347981c001SMika Westerberg 	return intel_pad_owned_by_host(pctrl, pin) &&
2357981c001SMika Westerberg 		!intel_pad_locked(pctrl, pin);
2367981c001SMika Westerberg }
2377981c001SMika Westerberg 
2387981c001SMika Westerberg static int intel_get_groups_count(struct pinctrl_dev *pctldev)
2397981c001SMika Westerberg {
2407981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
2417981c001SMika Westerberg 
2427981c001SMika Westerberg 	return pctrl->soc->ngroups;
2437981c001SMika Westerberg }
2447981c001SMika Westerberg 
2457981c001SMika Westerberg static const char *intel_get_group_name(struct pinctrl_dev *pctldev,
2467981c001SMika Westerberg 				      unsigned group)
2477981c001SMika Westerberg {
2487981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
2497981c001SMika Westerberg 
2507981c001SMika Westerberg 	return pctrl->soc->groups[group].name;
2517981c001SMika Westerberg }
2527981c001SMika Westerberg 
2537981c001SMika Westerberg static int intel_get_group_pins(struct pinctrl_dev *pctldev, unsigned group,
2547981c001SMika Westerberg 			      const unsigned **pins, unsigned *npins)
2557981c001SMika Westerberg {
2567981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
2577981c001SMika Westerberg 
2587981c001SMika Westerberg 	*pins = pctrl->soc->groups[group].pins;
2597981c001SMika Westerberg 	*npins = pctrl->soc->groups[group].npins;
2607981c001SMika Westerberg 	return 0;
2617981c001SMika Westerberg }
2627981c001SMika Westerberg 
2637981c001SMika Westerberg static void intel_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
2647981c001SMika Westerberg 			       unsigned pin)
2657981c001SMika Westerberg {
2667981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
267e57725eaSMika Westerberg 	void __iomem *padcfg;
2687981c001SMika Westerberg 	u32 cfg0, cfg1, mode;
2697981c001SMika Westerberg 	bool locked, acpi;
2707981c001SMika Westerberg 
2717981c001SMika Westerberg 	if (!intel_pad_owned_by_host(pctrl, pin)) {
2727981c001SMika Westerberg 		seq_puts(s, "not available");
2737981c001SMika Westerberg 		return;
2747981c001SMika Westerberg 	}
2757981c001SMika Westerberg 
2767981c001SMika Westerberg 	cfg0 = readl(intel_get_padcfg(pctrl, pin, PADCFG0));
2777981c001SMika Westerberg 	cfg1 = readl(intel_get_padcfg(pctrl, pin, PADCFG1));
2787981c001SMika Westerberg 
2797981c001SMika Westerberg 	mode = (cfg0 & PADCFG0_PMODE_MASK) >> PADCFG0_PMODE_SHIFT;
2807981c001SMika Westerberg 	if (!mode)
2817981c001SMika Westerberg 		seq_puts(s, "GPIO ");
2827981c001SMika Westerberg 	else
2837981c001SMika Westerberg 		seq_printf(s, "mode %d ", mode);
2847981c001SMika Westerberg 
2857981c001SMika Westerberg 	seq_printf(s, "0x%08x 0x%08x", cfg0, cfg1);
2867981c001SMika Westerberg 
287e57725eaSMika Westerberg 	/* Dump the additional PADCFG registers if available */
288e57725eaSMika Westerberg 	padcfg = intel_get_padcfg(pctrl, pin, PADCFG2);
289e57725eaSMika Westerberg 	if (padcfg)
290e57725eaSMika Westerberg 		seq_printf(s, " 0x%08x", readl(padcfg));
291e57725eaSMika Westerberg 
2927981c001SMika Westerberg 	locked = intel_pad_locked(pctrl, pin);
2934341e8a5SMika Westerberg 	acpi = intel_pad_acpi_mode(pctrl, pin);
2947981c001SMika Westerberg 
2957981c001SMika Westerberg 	if (locked || acpi) {
2967981c001SMika Westerberg 		seq_puts(s, " [");
2977981c001SMika Westerberg 		if (locked) {
2987981c001SMika Westerberg 			seq_puts(s, "LOCKED");
2997981c001SMika Westerberg 			if (acpi)
3007981c001SMika Westerberg 				seq_puts(s, ", ");
3017981c001SMika Westerberg 		}
3027981c001SMika Westerberg 		if (acpi)
3037981c001SMika Westerberg 			seq_puts(s, "ACPI");
3047981c001SMika Westerberg 		seq_puts(s, "]");
3057981c001SMika Westerberg 	}
3067981c001SMika Westerberg }
3077981c001SMika Westerberg 
3087981c001SMika Westerberg static const struct pinctrl_ops intel_pinctrl_ops = {
3097981c001SMika Westerberg 	.get_groups_count = intel_get_groups_count,
3107981c001SMika Westerberg 	.get_group_name = intel_get_group_name,
3117981c001SMika Westerberg 	.get_group_pins = intel_get_group_pins,
3127981c001SMika Westerberg 	.pin_dbg_show = intel_pin_dbg_show,
3137981c001SMika Westerberg };
3147981c001SMika Westerberg 
3157981c001SMika Westerberg static int intel_get_functions_count(struct pinctrl_dev *pctldev)
3167981c001SMika Westerberg {
3177981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3187981c001SMika Westerberg 
3197981c001SMika Westerberg 	return pctrl->soc->nfunctions;
3207981c001SMika Westerberg }
3217981c001SMika Westerberg 
3227981c001SMika Westerberg static const char *intel_get_function_name(struct pinctrl_dev *pctldev,
3237981c001SMika Westerberg 					   unsigned function)
3247981c001SMika Westerberg {
3257981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3267981c001SMika Westerberg 
3277981c001SMika Westerberg 	return pctrl->soc->functions[function].name;
3287981c001SMika Westerberg }
3297981c001SMika Westerberg 
3307981c001SMika Westerberg static int intel_get_function_groups(struct pinctrl_dev *pctldev,
3317981c001SMika Westerberg 				     unsigned function,
3327981c001SMika Westerberg 				     const char * const **groups,
3337981c001SMika Westerberg 				     unsigned * const ngroups)
3347981c001SMika Westerberg {
3357981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3367981c001SMika Westerberg 
3377981c001SMika Westerberg 	*groups = pctrl->soc->functions[function].groups;
3387981c001SMika Westerberg 	*ngroups = pctrl->soc->functions[function].ngroups;
3397981c001SMika Westerberg 	return 0;
3407981c001SMika Westerberg }
3417981c001SMika Westerberg 
3427981c001SMika Westerberg static int intel_pinmux_set_mux(struct pinctrl_dev *pctldev, unsigned function,
3437981c001SMika Westerberg 				unsigned group)
3447981c001SMika Westerberg {
3457981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
3467981c001SMika Westerberg 	const struct intel_pingroup *grp = &pctrl->soc->groups[group];
3477981c001SMika Westerberg 	unsigned long flags;
3487981c001SMika Westerberg 	int i;
3497981c001SMika Westerberg 
35027d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
3517981c001SMika Westerberg 
3527981c001SMika Westerberg 	/*
3537981c001SMika Westerberg 	 * All pins in the groups needs to be accessible and writable
3547981c001SMika Westerberg 	 * before we can enable the mux for this group.
3557981c001SMika Westerberg 	 */
3567981c001SMika Westerberg 	for (i = 0; i < grp->npins; i++) {
3577981c001SMika Westerberg 		if (!intel_pad_usable(pctrl, grp->pins[i])) {
35827d9098cSMika Westerberg 			raw_spin_unlock_irqrestore(&pctrl->lock, flags);
3597981c001SMika Westerberg 			return -EBUSY;
3607981c001SMika Westerberg 		}
3617981c001SMika Westerberg 	}
3627981c001SMika Westerberg 
3637981c001SMika Westerberg 	/* Now enable the mux setting for each pin in the group */
3647981c001SMika Westerberg 	for (i = 0; i < grp->npins; i++) {
3657981c001SMika Westerberg 		void __iomem *padcfg0;
3667981c001SMika Westerberg 		u32 value;
3677981c001SMika Westerberg 
3687981c001SMika Westerberg 		padcfg0 = intel_get_padcfg(pctrl, grp->pins[i], PADCFG0);
3697981c001SMika Westerberg 		value = readl(padcfg0);
3707981c001SMika Westerberg 
3717981c001SMika Westerberg 		value &= ~PADCFG0_PMODE_MASK;
3727981c001SMika Westerberg 		value |= grp->mode << PADCFG0_PMODE_SHIFT;
3737981c001SMika Westerberg 
3747981c001SMika Westerberg 		writel(value, padcfg0);
3757981c001SMika Westerberg 	}
3767981c001SMika Westerberg 
37727d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
3787981c001SMika Westerberg 
3797981c001SMika Westerberg 	return 0;
3807981c001SMika Westerberg }
3817981c001SMika Westerberg 
38217fab473SAndy Shevchenko static void __intel_gpio_set_direction(void __iomem *padcfg0, bool input)
38317fab473SAndy Shevchenko {
38417fab473SAndy Shevchenko 	u32 value;
38517fab473SAndy Shevchenko 
38617fab473SAndy Shevchenko 	value = readl(padcfg0);
38717fab473SAndy Shevchenko 	if (input) {
38817fab473SAndy Shevchenko 		value &= ~PADCFG0_GPIORXDIS;
38917fab473SAndy Shevchenko 		value |= PADCFG0_GPIOTXDIS;
39017fab473SAndy Shevchenko 	} else {
39117fab473SAndy Shevchenko 		value &= ~PADCFG0_GPIOTXDIS;
39217fab473SAndy Shevchenko 		value |= PADCFG0_GPIORXDIS;
39317fab473SAndy Shevchenko 	}
39417fab473SAndy Shevchenko 	writel(value, padcfg0);
39517fab473SAndy Shevchenko }
39617fab473SAndy Shevchenko 
3977981c001SMika Westerberg static int intel_gpio_request_enable(struct pinctrl_dev *pctldev,
3987981c001SMika Westerberg 				     struct pinctrl_gpio_range *range,
3997981c001SMika Westerberg 				     unsigned pin)
4007981c001SMika Westerberg {
4017981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
4027981c001SMika Westerberg 	void __iomem *padcfg0;
4037981c001SMika Westerberg 	unsigned long flags;
4047981c001SMika Westerberg 	u32 value;
4057981c001SMika Westerberg 
40627d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
4077981c001SMika Westerberg 
4087981c001SMika Westerberg 	if (!intel_pad_usable(pctrl, pin)) {
40927d9098cSMika Westerberg 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4107981c001SMika Westerberg 		return -EBUSY;
4117981c001SMika Westerberg 	}
4127981c001SMika Westerberg 
4137981c001SMika Westerberg 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
4147981c001SMika Westerberg 	/* Put the pad into GPIO mode */
4157981c001SMika Westerberg 	value = readl(padcfg0) & ~PADCFG0_PMODE_MASK;
4167981c001SMika Westerberg 	/* Disable SCI/SMI/NMI generation */
4177981c001SMika Westerberg 	value &= ~(PADCFG0_GPIROUTIOXAPIC | PADCFG0_GPIROUTSCI);
4187981c001SMika Westerberg 	value &= ~(PADCFG0_GPIROUTSMI | PADCFG0_GPIROUTNMI);
4197981c001SMika Westerberg 	writel(value, padcfg0);
4207981c001SMika Westerberg 
42117fab473SAndy Shevchenko 	/* Disable TX buffer and enable RX (this will be input) */
42217fab473SAndy Shevchenko 	__intel_gpio_set_direction(padcfg0, true);
42317fab473SAndy Shevchenko 
42427d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4257981c001SMika Westerberg 
4267981c001SMika Westerberg 	return 0;
4277981c001SMika Westerberg }
4287981c001SMika Westerberg 
4297981c001SMika Westerberg static int intel_gpio_set_direction(struct pinctrl_dev *pctldev,
4307981c001SMika Westerberg 				    struct pinctrl_gpio_range *range,
4317981c001SMika Westerberg 				    unsigned pin, bool input)
4327981c001SMika Westerberg {
4337981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
4347981c001SMika Westerberg 	void __iomem *padcfg0;
4357981c001SMika Westerberg 	unsigned long flags;
4367981c001SMika Westerberg 
43727d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
4387981c001SMika Westerberg 
4397981c001SMika Westerberg 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
44017fab473SAndy Shevchenko 	__intel_gpio_set_direction(padcfg0, input);
4417981c001SMika Westerberg 
44227d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
4437981c001SMika Westerberg 
4447981c001SMika Westerberg 	return 0;
4457981c001SMika Westerberg }
4467981c001SMika Westerberg 
4477981c001SMika Westerberg static const struct pinmux_ops intel_pinmux_ops = {
4487981c001SMika Westerberg 	.get_functions_count = intel_get_functions_count,
4497981c001SMika Westerberg 	.get_function_name = intel_get_function_name,
4507981c001SMika Westerberg 	.get_function_groups = intel_get_function_groups,
4517981c001SMika Westerberg 	.set_mux = intel_pinmux_set_mux,
4527981c001SMika Westerberg 	.gpio_request_enable = intel_gpio_request_enable,
4537981c001SMika Westerberg 	.gpio_set_direction = intel_gpio_set_direction,
4547981c001SMika Westerberg };
4557981c001SMika Westerberg 
4567981c001SMika Westerberg static int intel_config_get(struct pinctrl_dev *pctldev, unsigned pin,
4577981c001SMika Westerberg 			    unsigned long *config)
4587981c001SMika Westerberg {
4597981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
4607981c001SMika Westerberg 	enum pin_config_param param = pinconf_to_config_param(*config);
461*04cc058fSMika Westerberg 	const struct intel_community *community;
4627981c001SMika Westerberg 	u32 value, term;
463e57725eaSMika Westerberg 	u32 arg = 0;
4647981c001SMika Westerberg 
4657981c001SMika Westerberg 	if (!intel_pad_owned_by_host(pctrl, pin))
4667981c001SMika Westerberg 		return -ENOTSUPP;
4677981c001SMika Westerberg 
468*04cc058fSMika Westerberg 	community = intel_get_community(pctrl, pin);
4697981c001SMika Westerberg 	value = readl(intel_get_padcfg(pctrl, pin, PADCFG1));
4707981c001SMika Westerberg 	term = (value & PADCFG1_TERM_MASK) >> PADCFG1_TERM_SHIFT;
4717981c001SMika Westerberg 
4727981c001SMika Westerberg 	switch (param) {
4737981c001SMika Westerberg 	case PIN_CONFIG_BIAS_DISABLE:
4747981c001SMika Westerberg 		if (term)
4757981c001SMika Westerberg 			return -EINVAL;
4767981c001SMika Westerberg 		break;
4777981c001SMika Westerberg 
4787981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_UP:
4797981c001SMika Westerberg 		if (!term || !(value & PADCFG1_TERM_UP))
4807981c001SMika Westerberg 			return -EINVAL;
4817981c001SMika Westerberg 
4827981c001SMika Westerberg 		switch (term) {
4837981c001SMika Westerberg 		case PADCFG1_TERM_1K:
4847981c001SMika Westerberg 			arg = 1000;
4857981c001SMika Westerberg 			break;
4867981c001SMika Westerberg 		case PADCFG1_TERM_2K:
4877981c001SMika Westerberg 			arg = 2000;
4887981c001SMika Westerberg 			break;
4897981c001SMika Westerberg 		case PADCFG1_TERM_5K:
4907981c001SMika Westerberg 			arg = 5000;
4917981c001SMika Westerberg 			break;
4927981c001SMika Westerberg 		case PADCFG1_TERM_20K:
4937981c001SMika Westerberg 			arg = 20000;
4947981c001SMika Westerberg 			break;
4957981c001SMika Westerberg 		}
4967981c001SMika Westerberg 
4977981c001SMika Westerberg 		break;
4987981c001SMika Westerberg 
4997981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_DOWN:
5007981c001SMika Westerberg 		if (!term || value & PADCFG1_TERM_UP)
5017981c001SMika Westerberg 			return -EINVAL;
5027981c001SMika Westerberg 
5037981c001SMika Westerberg 		switch (term) {
504*04cc058fSMika Westerberg 		case PADCFG1_TERM_1K:
505*04cc058fSMika Westerberg 			if (!(community->features & PINCTRL_FEATURE_1K_PD))
506*04cc058fSMika Westerberg 				return -EINVAL;
507*04cc058fSMika Westerberg 			arg = 1000;
508*04cc058fSMika Westerberg 			break;
5097981c001SMika Westerberg 		case PADCFG1_TERM_5K:
5107981c001SMika Westerberg 			arg = 5000;
5117981c001SMika Westerberg 			break;
5127981c001SMika Westerberg 		case PADCFG1_TERM_20K:
5137981c001SMika Westerberg 			arg = 20000;
5147981c001SMika Westerberg 			break;
5157981c001SMika Westerberg 		}
5167981c001SMika Westerberg 
5177981c001SMika Westerberg 		break;
5187981c001SMika Westerberg 
519e57725eaSMika Westerberg 	case PIN_CONFIG_INPUT_DEBOUNCE: {
520e57725eaSMika Westerberg 		void __iomem *padcfg2;
521e57725eaSMika Westerberg 		u32 v;
522e57725eaSMika Westerberg 
523e57725eaSMika Westerberg 		padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2);
524e57725eaSMika Westerberg 		if (!padcfg2)
525e57725eaSMika Westerberg 			return -ENOTSUPP;
526e57725eaSMika Westerberg 
527e57725eaSMika Westerberg 		v = readl(padcfg2);
528e57725eaSMika Westerberg 		if (!(v & PADCFG2_DEBEN))
529e57725eaSMika Westerberg 			return -EINVAL;
530e57725eaSMika Westerberg 
531e57725eaSMika Westerberg 		v = (v & PADCFG2_DEBOUNCE_MASK) >> PADCFG2_DEBOUNCE_SHIFT;
532e57725eaSMika Westerberg 		arg = BIT(v) * DEBOUNCE_PERIOD / 1000;
533e57725eaSMika Westerberg 
534e57725eaSMika Westerberg 		break;
535e57725eaSMika Westerberg 	}
536e57725eaSMika Westerberg 
5377981c001SMika Westerberg 	default:
5387981c001SMika Westerberg 		return -ENOTSUPP;
5397981c001SMika Westerberg 	}
5407981c001SMika Westerberg 
5417981c001SMika Westerberg 	*config = pinconf_to_config_packed(param, arg);
5427981c001SMika Westerberg 	return 0;
5437981c001SMika Westerberg }
5447981c001SMika Westerberg 
5457981c001SMika Westerberg static int intel_config_set_pull(struct intel_pinctrl *pctrl, unsigned pin,
5467981c001SMika Westerberg 				 unsigned long config)
5477981c001SMika Westerberg {
5487981c001SMika Westerberg 	unsigned param = pinconf_to_config_param(config);
5497981c001SMika Westerberg 	unsigned arg = pinconf_to_config_argument(config);
550*04cc058fSMika Westerberg 	const struct intel_community *community;
5517981c001SMika Westerberg 	void __iomem *padcfg1;
5527981c001SMika Westerberg 	unsigned long flags;
5537981c001SMika Westerberg 	int ret = 0;
5547981c001SMika Westerberg 	u32 value;
5557981c001SMika Westerberg 
55627d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
5577981c001SMika Westerberg 
558*04cc058fSMika Westerberg 	community = intel_get_community(pctrl, pin);
5597981c001SMika Westerberg 	padcfg1 = intel_get_padcfg(pctrl, pin, PADCFG1);
5607981c001SMika Westerberg 	value = readl(padcfg1);
5617981c001SMika Westerberg 
5627981c001SMika Westerberg 	switch (param) {
5637981c001SMika Westerberg 	case PIN_CONFIG_BIAS_DISABLE:
5647981c001SMika Westerberg 		value &= ~(PADCFG1_TERM_MASK | PADCFG1_TERM_UP);
5657981c001SMika Westerberg 		break;
5667981c001SMika Westerberg 
5677981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_UP:
5687981c001SMika Westerberg 		value &= ~PADCFG1_TERM_MASK;
5697981c001SMika Westerberg 
5707981c001SMika Westerberg 		value |= PADCFG1_TERM_UP;
5717981c001SMika Westerberg 
5727981c001SMika Westerberg 		switch (arg) {
5737981c001SMika Westerberg 		case 20000:
5747981c001SMika Westerberg 			value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT;
5757981c001SMika Westerberg 			break;
5767981c001SMika Westerberg 		case 5000:
5777981c001SMika Westerberg 			value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT;
5787981c001SMika Westerberg 			break;
5797981c001SMika Westerberg 		case 2000:
5807981c001SMika Westerberg 			value |= PADCFG1_TERM_2K << PADCFG1_TERM_SHIFT;
5817981c001SMika Westerberg 			break;
5827981c001SMika Westerberg 		case 1000:
5837981c001SMika Westerberg 			value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT;
5847981c001SMika Westerberg 			break;
5857981c001SMika Westerberg 		default:
5867981c001SMika Westerberg 			ret = -EINVAL;
5877981c001SMika Westerberg 		}
5887981c001SMika Westerberg 
5897981c001SMika Westerberg 		break;
5907981c001SMika Westerberg 
5917981c001SMika Westerberg 	case PIN_CONFIG_BIAS_PULL_DOWN:
5927981c001SMika Westerberg 		value &= ~(PADCFG1_TERM_UP | PADCFG1_TERM_MASK);
5937981c001SMika Westerberg 
5947981c001SMika Westerberg 		switch (arg) {
5957981c001SMika Westerberg 		case 20000:
5967981c001SMika Westerberg 			value |= PADCFG1_TERM_20K << PADCFG1_TERM_SHIFT;
5977981c001SMika Westerberg 			break;
5987981c001SMika Westerberg 		case 5000:
5997981c001SMika Westerberg 			value |= PADCFG1_TERM_5K << PADCFG1_TERM_SHIFT;
6007981c001SMika Westerberg 			break;
601*04cc058fSMika Westerberg 		case 1000:
602*04cc058fSMika Westerberg 			if (!(community->features & PINCTRL_FEATURE_1K_PD))
603*04cc058fSMika Westerberg 				return -EINVAL;
604*04cc058fSMika Westerberg 			value |= PADCFG1_TERM_1K << PADCFG1_TERM_SHIFT;
605*04cc058fSMika Westerberg 			break;
6067981c001SMika Westerberg 		default:
6077981c001SMika Westerberg 			ret = -EINVAL;
6087981c001SMika Westerberg 		}
6097981c001SMika Westerberg 
6107981c001SMika Westerberg 		break;
6117981c001SMika Westerberg 	}
6127981c001SMika Westerberg 
6137981c001SMika Westerberg 	if (!ret)
6147981c001SMika Westerberg 		writel(value, padcfg1);
6157981c001SMika Westerberg 
61627d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
6177981c001SMika Westerberg 
6187981c001SMika Westerberg 	return ret;
6197981c001SMika Westerberg }
6207981c001SMika Westerberg 
621e57725eaSMika Westerberg static int intel_config_set_debounce(struct intel_pinctrl *pctrl, unsigned pin,
622e57725eaSMika Westerberg 				     unsigned debounce)
623e57725eaSMika Westerberg {
624e57725eaSMika Westerberg 	void __iomem *padcfg0, *padcfg2;
625e57725eaSMika Westerberg 	unsigned long flags;
626e57725eaSMika Westerberg 	u32 value0, value2;
627e57725eaSMika Westerberg 	int ret = 0;
628e57725eaSMika Westerberg 
629e57725eaSMika Westerberg 	padcfg2 = intel_get_padcfg(pctrl, pin, PADCFG2);
630e57725eaSMika Westerberg 	if (!padcfg2)
631e57725eaSMika Westerberg 		return -ENOTSUPP;
632e57725eaSMika Westerberg 
633e57725eaSMika Westerberg 	padcfg0 = intel_get_padcfg(pctrl, pin, PADCFG0);
634e57725eaSMika Westerberg 
635e57725eaSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
636e57725eaSMika Westerberg 
637e57725eaSMika Westerberg 	value0 = readl(padcfg0);
638e57725eaSMika Westerberg 	value2 = readl(padcfg2);
639e57725eaSMika Westerberg 
640e57725eaSMika Westerberg 	/* Disable glitch filter and debouncer */
641e57725eaSMika Westerberg 	value0 &= ~PADCFG0_PREGFRXSEL;
642e57725eaSMika Westerberg 	value2 &= ~(PADCFG2_DEBEN | PADCFG2_DEBOUNCE_MASK);
643e57725eaSMika Westerberg 
644e57725eaSMika Westerberg 	if (debounce) {
645e57725eaSMika Westerberg 		unsigned long v;
646e57725eaSMika Westerberg 
647e57725eaSMika Westerberg 		v = order_base_2(debounce * 1000 / DEBOUNCE_PERIOD);
648e57725eaSMika Westerberg 		if (v < 3 || v > 15) {
649e57725eaSMika Westerberg 			ret = -EINVAL;
650e57725eaSMika Westerberg 			goto exit_unlock;
651e57725eaSMika Westerberg 		} else {
652e57725eaSMika Westerberg 			/* Enable glitch filter and debouncer */
653e57725eaSMika Westerberg 			value0 |= PADCFG0_PREGFRXSEL;
654e57725eaSMika Westerberg 			value2 |= v << PADCFG2_DEBOUNCE_SHIFT;
655e57725eaSMika Westerberg 			value2 |= PADCFG2_DEBEN;
656e57725eaSMika Westerberg 		}
657e57725eaSMika Westerberg 	}
658e57725eaSMika Westerberg 
659e57725eaSMika Westerberg 	writel(value0, padcfg0);
660e57725eaSMika Westerberg 	writel(value2, padcfg2);
661e57725eaSMika Westerberg 
662e57725eaSMika Westerberg exit_unlock:
663e57725eaSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
664e57725eaSMika Westerberg 
665e57725eaSMika Westerberg 	return ret;
666e57725eaSMika Westerberg }
667e57725eaSMika Westerberg 
6687981c001SMika Westerberg static int intel_config_set(struct pinctrl_dev *pctldev, unsigned pin,
6697981c001SMika Westerberg 			  unsigned long *configs, unsigned nconfigs)
6707981c001SMika Westerberg {
6717981c001SMika Westerberg 	struct intel_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev);
6727981c001SMika Westerberg 	int i, ret;
6737981c001SMika Westerberg 
6747981c001SMika Westerberg 	if (!intel_pad_usable(pctrl, pin))
6757981c001SMika Westerberg 		return -ENOTSUPP;
6767981c001SMika Westerberg 
6777981c001SMika Westerberg 	for (i = 0; i < nconfigs; i++) {
6787981c001SMika Westerberg 		switch (pinconf_to_config_param(configs[i])) {
6797981c001SMika Westerberg 		case PIN_CONFIG_BIAS_DISABLE:
6807981c001SMika Westerberg 		case PIN_CONFIG_BIAS_PULL_UP:
6817981c001SMika Westerberg 		case PIN_CONFIG_BIAS_PULL_DOWN:
6827981c001SMika Westerberg 			ret = intel_config_set_pull(pctrl, pin, configs[i]);
6837981c001SMika Westerberg 			if (ret)
6847981c001SMika Westerberg 				return ret;
6857981c001SMika Westerberg 			break;
6867981c001SMika Westerberg 
687e57725eaSMika Westerberg 		case PIN_CONFIG_INPUT_DEBOUNCE:
688e57725eaSMika Westerberg 			ret = intel_config_set_debounce(pctrl, pin,
689e57725eaSMika Westerberg 				pinconf_to_config_argument(configs[i]));
690e57725eaSMika Westerberg 			if (ret)
691e57725eaSMika Westerberg 				return ret;
692e57725eaSMika Westerberg 			break;
693e57725eaSMika Westerberg 
6947981c001SMika Westerberg 		default:
6957981c001SMika Westerberg 			return -ENOTSUPP;
6967981c001SMika Westerberg 		}
6977981c001SMika Westerberg 	}
6987981c001SMika Westerberg 
6997981c001SMika Westerberg 	return 0;
7007981c001SMika Westerberg }
7017981c001SMika Westerberg 
7027981c001SMika Westerberg static const struct pinconf_ops intel_pinconf_ops = {
7037981c001SMika Westerberg 	.is_generic = true,
7047981c001SMika Westerberg 	.pin_config_get = intel_config_get,
7057981c001SMika Westerberg 	.pin_config_set = intel_config_set,
7067981c001SMika Westerberg };
7077981c001SMika Westerberg 
7087981c001SMika Westerberg static const struct pinctrl_desc intel_pinctrl_desc = {
7097981c001SMika Westerberg 	.pctlops = &intel_pinctrl_ops,
7107981c001SMika Westerberg 	.pmxops = &intel_pinmux_ops,
7117981c001SMika Westerberg 	.confops = &intel_pinconf_ops,
7127981c001SMika Westerberg 	.owner = THIS_MODULE,
7137981c001SMika Westerberg };
7147981c001SMika Westerberg 
7157981c001SMika Westerberg static int intel_gpio_get(struct gpio_chip *chip, unsigned offset)
7167981c001SMika Westerberg {
717acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
7187981c001SMika Westerberg 	void __iomem *reg;
7197981c001SMika Westerberg 
7207981c001SMika Westerberg 	reg = intel_get_padcfg(pctrl, offset, PADCFG0);
7217981c001SMika Westerberg 	if (!reg)
7227981c001SMika Westerberg 		return -EINVAL;
7237981c001SMika Westerberg 
7247981c001SMika Westerberg 	return !!(readl(reg) & PADCFG0_GPIORXSTATE);
7257981c001SMika Westerberg }
7267981c001SMika Westerberg 
7277981c001SMika Westerberg static void intel_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
7287981c001SMika Westerberg {
729acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(chip);
7307981c001SMika Westerberg 	void __iomem *reg;
7317981c001SMika Westerberg 
7327981c001SMika Westerberg 	reg = intel_get_padcfg(pctrl, offset, PADCFG0);
7337981c001SMika Westerberg 	if (reg) {
7347981c001SMika Westerberg 		unsigned long flags;
7357981c001SMika Westerberg 		u32 padcfg0;
7367981c001SMika Westerberg 
73727d9098cSMika Westerberg 		raw_spin_lock_irqsave(&pctrl->lock, flags);
7387981c001SMika Westerberg 		padcfg0 = readl(reg);
7397981c001SMika Westerberg 		if (value)
7407981c001SMika Westerberg 			padcfg0 |= PADCFG0_GPIOTXSTATE;
7417981c001SMika Westerberg 		else
7427981c001SMika Westerberg 			padcfg0 &= ~PADCFG0_GPIOTXSTATE;
7437981c001SMika Westerberg 		writel(padcfg0, reg);
74427d9098cSMika Westerberg 		raw_spin_unlock_irqrestore(&pctrl->lock, flags);
7457981c001SMika Westerberg 	}
7467981c001SMika Westerberg }
7477981c001SMika Westerberg 
7487981c001SMika Westerberg static int intel_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
7497981c001SMika Westerberg {
7507981c001SMika Westerberg 	return pinctrl_gpio_direction_input(chip->base + offset);
7517981c001SMika Westerberg }
7527981c001SMika Westerberg 
7537981c001SMika Westerberg static int intel_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
7547981c001SMika Westerberg 				       int value)
7557981c001SMika Westerberg {
7567981c001SMika Westerberg 	intel_gpio_set(chip, offset, value);
7577981c001SMika Westerberg 	return pinctrl_gpio_direction_output(chip->base + offset);
7587981c001SMika Westerberg }
7597981c001SMika Westerberg 
7607981c001SMika Westerberg static const struct gpio_chip intel_gpio_chip = {
7617981c001SMika Westerberg 	.owner = THIS_MODULE,
76298c85d58SJonas Gorski 	.request = gpiochip_generic_request,
76398c85d58SJonas Gorski 	.free = gpiochip_generic_free,
7647981c001SMika Westerberg 	.direction_input = intel_gpio_direction_input,
7657981c001SMika Westerberg 	.direction_output = intel_gpio_direction_output,
7667981c001SMika Westerberg 	.get = intel_gpio_get,
7677981c001SMika Westerberg 	.set = intel_gpio_set,
768e57725eaSMika Westerberg 	.set_config = gpiochip_generic_config,
7697981c001SMika Westerberg };
7707981c001SMika Westerberg 
7717981c001SMika Westerberg static void intel_gpio_irq_ack(struct irq_data *d)
7727981c001SMika Westerberg {
7737981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
774acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
7757981c001SMika Westerberg 	const struct intel_community *community;
7767981c001SMika Westerberg 	unsigned pin = irqd_to_hwirq(d);
7777981c001SMika Westerberg 
77827d9098cSMika Westerberg 	raw_spin_lock(&pctrl->lock);
7797981c001SMika Westerberg 
7807981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
7817981c001SMika Westerberg 	if (community) {
7827981c001SMika Westerberg 		unsigned padno = pin_to_padno(community, pin);
783618a919bSQipeng Zha 		unsigned gpp_offset = padno % community->gpp_size;
784618a919bSQipeng Zha 		unsigned gpp = padno / community->gpp_size;
7857981c001SMika Westerberg 
7867981c001SMika Westerberg 		writel(BIT(gpp_offset), community->regs + GPI_IS + gpp * 4);
7877981c001SMika Westerberg 	}
7887981c001SMika Westerberg 
78927d9098cSMika Westerberg 	raw_spin_unlock(&pctrl->lock);
7907981c001SMika Westerberg }
7917981c001SMika Westerberg 
792a939bb57SQi Zheng static void intel_gpio_irq_enable(struct irq_data *d)
793a939bb57SQi Zheng {
794a939bb57SQi Zheng 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
795a939bb57SQi Zheng 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
796a939bb57SQi Zheng 	const struct intel_community *community;
797a939bb57SQi Zheng 	unsigned pin = irqd_to_hwirq(d);
798a939bb57SQi Zheng 	unsigned long flags;
799a939bb57SQi Zheng 
80027d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
801a939bb57SQi Zheng 
802a939bb57SQi Zheng 	community = intel_get_community(pctrl, pin);
803a939bb57SQi Zheng 	if (community) {
804a939bb57SQi Zheng 		unsigned padno = pin_to_padno(community, pin);
805a939bb57SQi Zheng 		unsigned gpp_size = community->gpp_size;
806a939bb57SQi Zheng 		unsigned gpp_offset = padno % gpp_size;
807a939bb57SQi Zheng 		unsigned gpp = padno / gpp_size;
808a939bb57SQi Zheng 		u32 value;
809a939bb57SQi Zheng 
810a939bb57SQi Zheng 		/* Clear interrupt status first to avoid unexpected interrupt */
811a939bb57SQi Zheng 		writel(BIT(gpp_offset), community->regs + GPI_IS + gpp * 4);
812a939bb57SQi Zheng 
813a939bb57SQi Zheng 		value = readl(community->regs + community->ie_offset + gpp * 4);
814a939bb57SQi Zheng 		value |= BIT(gpp_offset);
815a939bb57SQi Zheng 		writel(value, community->regs + community->ie_offset + gpp * 4);
816a939bb57SQi Zheng 	}
817a939bb57SQi Zheng 
81827d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
819a939bb57SQi Zheng }
820a939bb57SQi Zheng 
8217981c001SMika Westerberg static void intel_gpio_irq_mask_unmask(struct irq_data *d, bool mask)
8227981c001SMika Westerberg {
8237981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
824acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
8257981c001SMika Westerberg 	const struct intel_community *community;
8267981c001SMika Westerberg 	unsigned pin = irqd_to_hwirq(d);
8277981c001SMika Westerberg 	unsigned long flags;
8287981c001SMika Westerberg 
82927d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
8307981c001SMika Westerberg 
8317981c001SMika Westerberg 	community = intel_get_community(pctrl, pin);
8327981c001SMika Westerberg 	if (community) {
8337981c001SMika Westerberg 		unsigned padno = pin_to_padno(community, pin);
834618a919bSQipeng Zha 		unsigned gpp_offset = padno % community->gpp_size;
835618a919bSQipeng Zha 		unsigned gpp = padno / community->gpp_size;
8367981c001SMika Westerberg 		void __iomem *reg;
8377981c001SMika Westerberg 		u32 value;
8387981c001SMika Westerberg 
8397981c001SMika Westerberg 		reg = community->regs + community->ie_offset + gpp * 4;
8407981c001SMika Westerberg 		value = readl(reg);
8417981c001SMika Westerberg 		if (mask)
8427981c001SMika Westerberg 			value &= ~BIT(gpp_offset);
8437981c001SMika Westerberg 		else
8447981c001SMika Westerberg 			value |= BIT(gpp_offset);
8457981c001SMika Westerberg 		writel(value, reg);
8467981c001SMika Westerberg 	}
8477981c001SMika Westerberg 
84827d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
8497981c001SMika Westerberg }
8507981c001SMika Westerberg 
8517981c001SMika Westerberg static void intel_gpio_irq_mask(struct irq_data *d)
8527981c001SMika Westerberg {
8537981c001SMika Westerberg 	intel_gpio_irq_mask_unmask(d, true);
8547981c001SMika Westerberg }
8557981c001SMika Westerberg 
8567981c001SMika Westerberg static void intel_gpio_irq_unmask(struct irq_data *d)
8577981c001SMika Westerberg {
8587981c001SMika Westerberg 	intel_gpio_irq_mask_unmask(d, false);
8597981c001SMika Westerberg }
8607981c001SMika Westerberg 
8617981c001SMika Westerberg static int intel_gpio_irq_type(struct irq_data *d, unsigned type)
8627981c001SMika Westerberg {
8637981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
864acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
8657981c001SMika Westerberg 	unsigned pin = irqd_to_hwirq(d);
8667981c001SMika Westerberg 	unsigned long flags;
8677981c001SMika Westerberg 	void __iomem *reg;
8687981c001SMika Westerberg 	u32 value;
8697981c001SMika Westerberg 
8707981c001SMika Westerberg 	reg = intel_get_padcfg(pctrl, pin, PADCFG0);
8717981c001SMika Westerberg 	if (!reg)
8727981c001SMika Westerberg 		return -EINVAL;
8737981c001SMika Westerberg 
8744341e8a5SMika Westerberg 	/*
8754341e8a5SMika Westerberg 	 * If the pin is in ACPI mode it is still usable as a GPIO but it
8764341e8a5SMika Westerberg 	 * cannot be used as IRQ because GPI_IS status bit will not be
8774341e8a5SMika Westerberg 	 * updated by the host controller hardware.
8784341e8a5SMika Westerberg 	 */
8794341e8a5SMika Westerberg 	if (intel_pad_acpi_mode(pctrl, pin)) {
8804341e8a5SMika Westerberg 		dev_warn(pctrl->dev, "pin %u cannot be used as IRQ\n", pin);
8814341e8a5SMika Westerberg 		return -EPERM;
8824341e8a5SMika Westerberg 	}
8834341e8a5SMika Westerberg 
88427d9098cSMika Westerberg 	raw_spin_lock_irqsave(&pctrl->lock, flags);
8857981c001SMika Westerberg 
8867981c001SMika Westerberg 	value = readl(reg);
8877981c001SMika Westerberg 
8887981c001SMika Westerberg 	value &= ~(PADCFG0_RXEVCFG_MASK | PADCFG0_RXINV);
8897981c001SMika Westerberg 
8907981c001SMika Westerberg 	if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
8917981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_EDGE_BOTH << PADCFG0_RXEVCFG_SHIFT;
8927981c001SMika Westerberg 	} else if (type & IRQ_TYPE_EDGE_FALLING) {
8937981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT;
8947981c001SMika Westerberg 		value |= PADCFG0_RXINV;
8957981c001SMika Westerberg 	} else if (type & IRQ_TYPE_EDGE_RISING) {
8967981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_EDGE << PADCFG0_RXEVCFG_SHIFT;
897bf380cfaSQipeng Zha 	} else if (type & IRQ_TYPE_LEVEL_MASK) {
898bf380cfaSQipeng Zha 		if (type & IRQ_TYPE_LEVEL_LOW)
8997981c001SMika Westerberg 			value |= PADCFG0_RXINV;
9007981c001SMika Westerberg 	} else {
9017981c001SMika Westerberg 		value |= PADCFG0_RXEVCFG_DISABLED << PADCFG0_RXEVCFG_SHIFT;
9027981c001SMika Westerberg 	}
9037981c001SMika Westerberg 
9047981c001SMika Westerberg 	writel(value, reg);
9057981c001SMika Westerberg 
9067981c001SMika Westerberg 	if (type & IRQ_TYPE_EDGE_BOTH)
907fc756bcdSThomas Gleixner 		irq_set_handler_locked(d, handle_edge_irq);
9087981c001SMika Westerberg 	else if (type & IRQ_TYPE_LEVEL_MASK)
909fc756bcdSThomas Gleixner 		irq_set_handler_locked(d, handle_level_irq);
9107981c001SMika Westerberg 
91127d9098cSMika Westerberg 	raw_spin_unlock_irqrestore(&pctrl->lock, flags);
9127981c001SMika Westerberg 
9137981c001SMika Westerberg 	return 0;
9147981c001SMika Westerberg }
9157981c001SMika Westerberg 
9167981c001SMika Westerberg static int intel_gpio_irq_wake(struct irq_data *d, unsigned int on)
9177981c001SMika Westerberg {
9187981c001SMika Westerberg 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
919acfd4c63SLinus Walleij 	struct intel_pinctrl *pctrl = gpiochip_get_data(gc);
9207981c001SMika Westerberg 	unsigned pin = irqd_to_hwirq(d);
9217981c001SMika Westerberg 
9227981c001SMika Westerberg 	if (on)
92301dabe91SNilesh Bacchewar 		enable_irq_wake(pctrl->irq);
9247981c001SMika Westerberg 	else
92501dabe91SNilesh Bacchewar 		disable_irq_wake(pctrl->irq);
9269a520fd9SAndy Shevchenko 
9277981c001SMika Westerberg 	dev_dbg(pctrl->dev, "%sable wake for pin %u\n", on ? "en" : "dis", pin);
9287981c001SMika Westerberg 	return 0;
9297981c001SMika Westerberg }
9307981c001SMika Westerberg 
931193b40c8SMika Westerberg static irqreturn_t intel_gpio_community_irq_handler(struct intel_pinctrl *pctrl,
9327981c001SMika Westerberg 	const struct intel_community *community)
9337981c001SMika Westerberg {
934193b40c8SMika Westerberg 	struct gpio_chip *gc = &pctrl->chip;
935193b40c8SMika Westerberg 	irqreturn_t ret = IRQ_NONE;
9367981c001SMika Westerberg 	int gpp;
9377981c001SMika Westerberg 
9387981c001SMika Westerberg 	for (gpp = 0; gpp < community->ngpps; gpp++) {
9397981c001SMika Westerberg 		unsigned long pending, enabled, gpp_offset;
9407981c001SMika Westerberg 
9417981c001SMika Westerberg 		pending = readl(community->regs + GPI_IS + gpp * 4);
9427981c001SMika Westerberg 		enabled = readl(community->regs + community->ie_offset +
9437981c001SMika Westerberg 				gpp * 4);
9447981c001SMika Westerberg 
9457981c001SMika Westerberg 		/* Only interrupts that are enabled */
9467981c001SMika Westerberg 		pending &= enabled;
9477981c001SMika Westerberg 
948618a919bSQipeng Zha 		for_each_set_bit(gpp_offset, &pending, community->gpp_size) {
9497981c001SMika Westerberg 			unsigned padno, irq;
9507981c001SMika Westerberg 
9517981c001SMika Westerberg 			/*
9527981c001SMika Westerberg 			 * The last group in community can have less pins
9537981c001SMika Westerberg 			 * than NPADS_IN_GPP.
9547981c001SMika Westerberg 			 */
955618a919bSQipeng Zha 			padno = gpp_offset + gpp * community->gpp_size;
9567981c001SMika Westerberg 			if (padno >= community->npins)
9577981c001SMika Westerberg 				break;
9587981c001SMika Westerberg 
9597981c001SMika Westerberg 			irq = irq_find_mapping(gc->irqdomain,
9607981c001SMika Westerberg 					       community->pin_base + padno);
9617981c001SMika Westerberg 			generic_handle_irq(irq);
962193b40c8SMika Westerberg 
963193b40c8SMika Westerberg 			ret |= IRQ_HANDLED;
9647981c001SMika Westerberg 		}
9657981c001SMika Westerberg 	}
9667981c001SMika Westerberg 
967193b40c8SMika Westerberg 	return ret;
968193b40c8SMika Westerberg }
969193b40c8SMika Westerberg 
970193b40c8SMika Westerberg static irqreturn_t intel_gpio_irq(int irq, void *data)
9717981c001SMika Westerberg {
972193b40c8SMika Westerberg 	const struct intel_community *community;
973193b40c8SMika Westerberg 	struct intel_pinctrl *pctrl = data;
974193b40c8SMika Westerberg 	irqreturn_t ret = IRQ_NONE;
9757981c001SMika Westerberg 	int i;
9767981c001SMika Westerberg 
9777981c001SMika Westerberg 	/* Need to check all communities for pending interrupts */
978193b40c8SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
979193b40c8SMika Westerberg 		community = &pctrl->communities[i];
980193b40c8SMika Westerberg 		ret |= intel_gpio_community_irq_handler(pctrl, community);
981193b40c8SMika Westerberg 	}
9827981c001SMika Westerberg 
983193b40c8SMika Westerberg 	return ret;
9847981c001SMika Westerberg }
9857981c001SMika Westerberg 
9867981c001SMika Westerberg static struct irq_chip intel_gpio_irqchip = {
9877981c001SMika Westerberg 	.name = "intel-gpio",
988a939bb57SQi Zheng 	.irq_enable = intel_gpio_irq_enable,
9897981c001SMika Westerberg 	.irq_ack = intel_gpio_irq_ack,
9907981c001SMika Westerberg 	.irq_mask = intel_gpio_irq_mask,
9917981c001SMika Westerberg 	.irq_unmask = intel_gpio_irq_unmask,
9927981c001SMika Westerberg 	.irq_set_type = intel_gpio_irq_type,
9937981c001SMika Westerberg 	.irq_set_wake = intel_gpio_irq_wake,
9947981c001SMika Westerberg };
9957981c001SMika Westerberg 
9967981c001SMika Westerberg static int intel_gpio_probe(struct intel_pinctrl *pctrl, int irq)
9977981c001SMika Westerberg {
9987981c001SMika Westerberg 	int ret;
9997981c001SMika Westerberg 
10007981c001SMika Westerberg 	pctrl->chip = intel_gpio_chip;
10017981c001SMika Westerberg 
10027981c001SMika Westerberg 	pctrl->chip.ngpio = pctrl->soc->npins;
10037981c001SMika Westerberg 	pctrl->chip.label = dev_name(pctrl->dev);
100458383c78SLinus Walleij 	pctrl->chip.parent = pctrl->dev;
10057981c001SMika Westerberg 	pctrl->chip.base = -1;
100601dabe91SNilesh Bacchewar 	pctrl->irq = irq;
10077981c001SMika Westerberg 
1008f25c3aa9SMika Westerberg 	ret = devm_gpiochip_add_data(pctrl->dev, &pctrl->chip, pctrl);
10097981c001SMika Westerberg 	if (ret) {
10107981c001SMika Westerberg 		dev_err(pctrl->dev, "failed to register gpiochip\n");
10117981c001SMika Westerberg 		return ret;
10127981c001SMika Westerberg 	}
10137981c001SMika Westerberg 
10147981c001SMika Westerberg 	ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev),
10157981c001SMika Westerberg 				     0, 0, pctrl->soc->npins);
10167981c001SMika Westerberg 	if (ret) {
10177981c001SMika Westerberg 		dev_err(pctrl->dev, "failed to add GPIO pin range\n");
1018f25c3aa9SMika Westerberg 		return ret;
1019193b40c8SMika Westerberg 	}
1020193b40c8SMika Westerberg 
1021193b40c8SMika Westerberg 	/*
1022193b40c8SMika Westerberg 	 * We need to request the interrupt here (instead of providing chip
1023193b40c8SMika Westerberg 	 * to the irq directly) because on some platforms several GPIO
1024193b40c8SMika Westerberg 	 * controllers share the same interrupt line.
1025193b40c8SMika Westerberg 	 */
10261a7d1cb8SMika Westerberg 	ret = devm_request_irq(pctrl->dev, irq, intel_gpio_irq,
10271a7d1cb8SMika Westerberg 			       IRQF_SHARED | IRQF_NO_THREAD,
1028193b40c8SMika Westerberg 			       dev_name(pctrl->dev), pctrl);
1029193b40c8SMika Westerberg 	if (ret) {
1030193b40c8SMika Westerberg 		dev_err(pctrl->dev, "failed to request interrupt\n");
1031f25c3aa9SMika Westerberg 		return ret;
10327981c001SMika Westerberg 	}
10337981c001SMika Westerberg 
10347981c001SMika Westerberg 	ret = gpiochip_irqchip_add(&pctrl->chip, &intel_gpio_irqchip, 0,
10353ae02c14SAndy Shevchenko 				   handle_bad_irq, IRQ_TYPE_NONE);
10367981c001SMika Westerberg 	if (ret) {
10377981c001SMika Westerberg 		dev_err(pctrl->dev, "failed to add irqchip\n");
1038f25c3aa9SMika Westerberg 		return ret;
10397981c001SMika Westerberg 	}
10407981c001SMika Westerberg 
10417981c001SMika Westerberg 	gpiochip_set_chained_irqchip(&pctrl->chip, &intel_gpio_irqchip, irq,
1042193b40c8SMika Westerberg 				     NULL);
10437981c001SMika Westerberg 	return 0;
10447981c001SMika Westerberg }
10457981c001SMika Westerberg 
10467981c001SMika Westerberg static int intel_pinctrl_pm_init(struct intel_pinctrl *pctrl)
10477981c001SMika Westerberg {
10487981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP
10497981c001SMika Westerberg 	const struct intel_pinctrl_soc_data *soc = pctrl->soc;
10507981c001SMika Westerberg 	struct intel_community_context *communities;
10517981c001SMika Westerberg 	struct intel_pad_context *pads;
10527981c001SMika Westerberg 	int i;
10537981c001SMika Westerberg 
10547981c001SMika Westerberg 	pads = devm_kcalloc(pctrl->dev, soc->npins, sizeof(*pads), GFP_KERNEL);
10557981c001SMika Westerberg 	if (!pads)
10567981c001SMika Westerberg 		return -ENOMEM;
10577981c001SMika Westerberg 
10587981c001SMika Westerberg 	communities = devm_kcalloc(pctrl->dev, pctrl->ncommunities,
10597981c001SMika Westerberg 				   sizeof(*communities), GFP_KERNEL);
10607981c001SMika Westerberg 	if (!communities)
10617981c001SMika Westerberg 		return -ENOMEM;
10627981c001SMika Westerberg 
10637981c001SMika Westerberg 
10647981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
10657981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
10667981c001SMika Westerberg 		u32 *intmask;
10677981c001SMika Westerberg 
10687981c001SMika Westerberg 		intmask = devm_kcalloc(pctrl->dev, community->ngpps,
10697981c001SMika Westerberg 				       sizeof(*intmask), GFP_KERNEL);
10707981c001SMika Westerberg 		if (!intmask)
10717981c001SMika Westerberg 			return -ENOMEM;
10727981c001SMika Westerberg 
10737981c001SMika Westerberg 		communities[i].intmask = intmask;
10747981c001SMika Westerberg 	}
10757981c001SMika Westerberg 
10767981c001SMika Westerberg 	pctrl->context.pads = pads;
10777981c001SMika Westerberg 	pctrl->context.communities = communities;
10787981c001SMika Westerberg #endif
10797981c001SMika Westerberg 
10807981c001SMika Westerberg 	return 0;
10817981c001SMika Westerberg }
10827981c001SMika Westerberg 
10837981c001SMika Westerberg int intel_pinctrl_probe(struct platform_device *pdev,
10847981c001SMika Westerberg 			const struct intel_pinctrl_soc_data *soc_data)
10857981c001SMika Westerberg {
10867981c001SMika Westerberg 	struct intel_pinctrl *pctrl;
10877981c001SMika Westerberg 	int i, ret, irq;
10887981c001SMika Westerberg 
10897981c001SMika Westerberg 	if (!soc_data)
10907981c001SMika Westerberg 		return -EINVAL;
10917981c001SMika Westerberg 
10927981c001SMika Westerberg 	pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL);
10937981c001SMika Westerberg 	if (!pctrl)
10947981c001SMika Westerberg 		return -ENOMEM;
10957981c001SMika Westerberg 
10967981c001SMika Westerberg 	pctrl->dev = &pdev->dev;
10977981c001SMika Westerberg 	pctrl->soc = soc_data;
109827d9098cSMika Westerberg 	raw_spin_lock_init(&pctrl->lock);
10997981c001SMika Westerberg 
11007981c001SMika Westerberg 	/*
11017981c001SMika Westerberg 	 * Make a copy of the communities which we can use to hold pointers
11027981c001SMika Westerberg 	 * to the registers.
11037981c001SMika Westerberg 	 */
11047981c001SMika Westerberg 	pctrl->ncommunities = pctrl->soc->ncommunities;
11057981c001SMika Westerberg 	pctrl->communities = devm_kcalloc(&pdev->dev, pctrl->ncommunities,
11067981c001SMika Westerberg 				  sizeof(*pctrl->communities), GFP_KERNEL);
11077981c001SMika Westerberg 	if (!pctrl->communities)
11087981c001SMika Westerberg 		return -ENOMEM;
11097981c001SMika Westerberg 
11107981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
11117981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
11127981c001SMika Westerberg 		struct resource *res;
11137981c001SMika Westerberg 		void __iomem *regs;
11147981c001SMika Westerberg 		u32 padbar;
11157981c001SMika Westerberg 
11167981c001SMika Westerberg 		*community = pctrl->soc->communities[i];
11177981c001SMika Westerberg 
11187981c001SMika Westerberg 		res = platform_get_resource(pdev, IORESOURCE_MEM,
11197981c001SMika Westerberg 					    community->barno);
11207981c001SMika Westerberg 		regs = devm_ioremap_resource(&pdev->dev, res);
11217981c001SMika Westerberg 		if (IS_ERR(regs))
11227981c001SMika Westerberg 			return PTR_ERR(regs);
11237981c001SMika Westerberg 
1124e57725eaSMika Westerberg 		/*
1125e57725eaSMika Westerberg 		 * Determine community features based on the revision if
1126e57725eaSMika Westerberg 		 * not specified already.
1127e57725eaSMika Westerberg 		 */
1128e57725eaSMika Westerberg 		if (!community->features) {
1129e57725eaSMika Westerberg 			u32 rev;
1130e57725eaSMika Westerberg 
1131e57725eaSMika Westerberg 			rev = (readl(regs + REVID) & REVID_MASK) >> REVID_SHIFT;
1132*04cc058fSMika Westerberg 			if (rev >= 0x94) {
1133e57725eaSMika Westerberg 				community->features |= PINCTRL_FEATURE_DEBOUNCE;
1134*04cc058fSMika Westerberg 				community->features |= PINCTRL_FEATURE_1K_PD;
1135*04cc058fSMika Westerberg 			}
1136e57725eaSMika Westerberg 		}
1137e57725eaSMika Westerberg 
11387981c001SMika Westerberg 		/* Read offset of the pad configuration registers */
11397981c001SMika Westerberg 		padbar = readl(regs + PADBAR);
11407981c001SMika Westerberg 
11417981c001SMika Westerberg 		community->regs = regs;
11427981c001SMika Westerberg 		community->pad_regs = regs + padbar;
1143618a919bSQipeng Zha 		community->ngpps = DIV_ROUND_UP(community->npins,
1144618a919bSQipeng Zha 						community->gpp_size);
11457981c001SMika Westerberg 	}
11467981c001SMika Westerberg 
11477981c001SMika Westerberg 	irq = platform_get_irq(pdev, 0);
11487981c001SMika Westerberg 	if (irq < 0) {
11497981c001SMika Westerberg 		dev_err(&pdev->dev, "failed to get interrupt number\n");
11507981c001SMika Westerberg 		return irq;
11517981c001SMika Westerberg 	}
11527981c001SMika Westerberg 
11537981c001SMika Westerberg 	ret = intel_pinctrl_pm_init(pctrl);
11547981c001SMika Westerberg 	if (ret)
11557981c001SMika Westerberg 		return ret;
11567981c001SMika Westerberg 
11577981c001SMika Westerberg 	pctrl->pctldesc = intel_pinctrl_desc;
11587981c001SMika Westerberg 	pctrl->pctldesc.name = dev_name(&pdev->dev);
11597981c001SMika Westerberg 	pctrl->pctldesc.pins = pctrl->soc->pins;
11607981c001SMika Westerberg 	pctrl->pctldesc.npins = pctrl->soc->npins;
11617981c001SMika Westerberg 
116254d46cd7SLaxman Dewangan 	pctrl->pctldev = devm_pinctrl_register(&pdev->dev, &pctrl->pctldesc,
116354d46cd7SLaxman Dewangan 					       pctrl);
1164323de9efSMasahiro Yamada 	if (IS_ERR(pctrl->pctldev)) {
11657981c001SMika Westerberg 		dev_err(&pdev->dev, "failed to register pinctrl driver\n");
1166323de9efSMasahiro Yamada 		return PTR_ERR(pctrl->pctldev);
11677981c001SMika Westerberg 	}
11687981c001SMika Westerberg 
11697981c001SMika Westerberg 	ret = intel_gpio_probe(pctrl, irq);
117054d46cd7SLaxman Dewangan 	if (ret)
11717981c001SMika Westerberg 		return ret;
11727981c001SMika Westerberg 
11737981c001SMika Westerberg 	platform_set_drvdata(pdev, pctrl);
11747981c001SMika Westerberg 
11757981c001SMika Westerberg 	return 0;
11767981c001SMika Westerberg }
11777981c001SMika Westerberg EXPORT_SYMBOL_GPL(intel_pinctrl_probe);
11787981c001SMika Westerberg 
11797981c001SMika Westerberg #ifdef CONFIG_PM_SLEEP
1180c538b943SMika Westerberg static bool intel_pinctrl_should_save(struct intel_pinctrl *pctrl, unsigned pin)
1181c538b943SMika Westerberg {
1182c538b943SMika Westerberg 	const struct pin_desc *pd = pin_desc_get(pctrl->pctldev, pin);
1183c538b943SMika Westerberg 
1184c538b943SMika Westerberg 	if (!pd || !intel_pad_usable(pctrl, pin))
1185c538b943SMika Westerberg 		return false;
1186c538b943SMika Westerberg 
1187c538b943SMika Westerberg 	/*
1188c538b943SMika Westerberg 	 * Only restore the pin if it is actually in use by the kernel (or
1189c538b943SMika Westerberg 	 * by userspace). It is possible that some pins are used by the
1190c538b943SMika Westerberg 	 * BIOS during resume and those are not always locked down so leave
1191c538b943SMika Westerberg 	 * them alone.
1192c538b943SMika Westerberg 	 */
1193c538b943SMika Westerberg 	if (pd->mux_owner || pd->gpio_owner ||
1194c538b943SMika Westerberg 	    gpiochip_line_is_irq(&pctrl->chip, pin))
1195c538b943SMika Westerberg 		return true;
1196c538b943SMika Westerberg 
1197c538b943SMika Westerberg 	return false;
1198c538b943SMika Westerberg }
1199c538b943SMika Westerberg 
12007981c001SMika Westerberg int intel_pinctrl_suspend(struct device *dev)
12017981c001SMika Westerberg {
12027981c001SMika Westerberg 	struct platform_device *pdev = to_platform_device(dev);
12037981c001SMika Westerberg 	struct intel_pinctrl *pctrl = platform_get_drvdata(pdev);
12047981c001SMika Westerberg 	struct intel_community_context *communities;
12057981c001SMika Westerberg 	struct intel_pad_context *pads;
12067981c001SMika Westerberg 	int i;
12077981c001SMika Westerberg 
12087981c001SMika Westerberg 	pads = pctrl->context.pads;
12097981c001SMika Westerberg 	for (i = 0; i < pctrl->soc->npins; i++) {
12107981c001SMika Westerberg 		const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i];
1211e57725eaSMika Westerberg 		void __iomem *padcfg;
12127981c001SMika Westerberg 		u32 val;
12137981c001SMika Westerberg 
1214c538b943SMika Westerberg 		if (!intel_pinctrl_should_save(pctrl, desc->number))
12157981c001SMika Westerberg 			continue;
12167981c001SMika Westerberg 
12177981c001SMika Westerberg 		val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG0));
12187981c001SMika Westerberg 		pads[i].padcfg0 = val & ~PADCFG0_GPIORXSTATE;
12197981c001SMika Westerberg 		val = readl(intel_get_padcfg(pctrl, desc->number, PADCFG1));
12207981c001SMika Westerberg 		pads[i].padcfg1 = val;
1221e57725eaSMika Westerberg 
1222e57725eaSMika Westerberg 		padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2);
1223e57725eaSMika Westerberg 		if (padcfg)
1224e57725eaSMika Westerberg 			pads[i].padcfg2 = readl(padcfg);
12257981c001SMika Westerberg 	}
12267981c001SMika Westerberg 
12277981c001SMika Westerberg 	communities = pctrl->context.communities;
12287981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
12297981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
12307981c001SMika Westerberg 		void __iomem *base;
12317981c001SMika Westerberg 		unsigned gpp;
12327981c001SMika Westerberg 
12337981c001SMika Westerberg 		base = community->regs + community->ie_offset;
12347981c001SMika Westerberg 		for (gpp = 0; gpp < community->ngpps; gpp++)
12357981c001SMika Westerberg 			communities[i].intmask[gpp] = readl(base + gpp * 4);
12367981c001SMika Westerberg 	}
12377981c001SMika Westerberg 
12387981c001SMika Westerberg 	return 0;
12397981c001SMika Westerberg }
12407981c001SMika Westerberg EXPORT_SYMBOL_GPL(intel_pinctrl_suspend);
12417981c001SMika Westerberg 
1242f487bbf3SMika Westerberg static void intel_gpio_irq_init(struct intel_pinctrl *pctrl)
1243f487bbf3SMika Westerberg {
1244f487bbf3SMika Westerberg 	size_t i;
1245f487bbf3SMika Westerberg 
1246f487bbf3SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
1247f487bbf3SMika Westerberg 		const struct intel_community *community;
1248f487bbf3SMika Westerberg 		void __iomem *base;
1249f487bbf3SMika Westerberg 		unsigned gpp;
1250f487bbf3SMika Westerberg 
1251f487bbf3SMika Westerberg 		community = &pctrl->communities[i];
1252f487bbf3SMika Westerberg 		base = community->regs;
1253f487bbf3SMika Westerberg 
1254f487bbf3SMika Westerberg 		for (gpp = 0; gpp < community->ngpps; gpp++) {
1255f487bbf3SMika Westerberg 			/* Mask and clear all interrupts */
1256f487bbf3SMika Westerberg 			writel(0, base + community->ie_offset + gpp * 4);
1257f487bbf3SMika Westerberg 			writel(0xffff, base + GPI_IS + gpp * 4);
1258f487bbf3SMika Westerberg 		}
1259f487bbf3SMika Westerberg 	}
1260f487bbf3SMika Westerberg }
1261f487bbf3SMika Westerberg 
12627981c001SMika Westerberg int intel_pinctrl_resume(struct device *dev)
12637981c001SMika Westerberg {
12647981c001SMika Westerberg 	struct platform_device *pdev = to_platform_device(dev);
12657981c001SMika Westerberg 	struct intel_pinctrl *pctrl = platform_get_drvdata(pdev);
12667981c001SMika Westerberg 	const struct intel_community_context *communities;
12677981c001SMika Westerberg 	const struct intel_pad_context *pads;
12687981c001SMika Westerberg 	int i;
12697981c001SMika Westerberg 
12707981c001SMika Westerberg 	/* Mask all interrupts */
12717981c001SMika Westerberg 	intel_gpio_irq_init(pctrl);
12727981c001SMika Westerberg 
12737981c001SMika Westerberg 	pads = pctrl->context.pads;
12747981c001SMika Westerberg 	for (i = 0; i < pctrl->soc->npins; i++) {
12757981c001SMika Westerberg 		const struct pinctrl_pin_desc *desc = &pctrl->soc->pins[i];
12767981c001SMika Westerberg 		void __iomem *padcfg;
12777981c001SMika Westerberg 		u32 val;
12787981c001SMika Westerberg 
1279c538b943SMika Westerberg 		if (!intel_pinctrl_should_save(pctrl, desc->number))
12807981c001SMika Westerberg 			continue;
12817981c001SMika Westerberg 
12827981c001SMika Westerberg 		padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG0);
12837981c001SMika Westerberg 		val = readl(padcfg) & ~PADCFG0_GPIORXSTATE;
12847981c001SMika Westerberg 		if (val != pads[i].padcfg0) {
12857981c001SMika Westerberg 			writel(pads[i].padcfg0, padcfg);
12867981c001SMika Westerberg 			dev_dbg(dev, "restored pin %u padcfg0 %#08x\n",
12877981c001SMika Westerberg 				desc->number, readl(padcfg));
12887981c001SMika Westerberg 		}
12897981c001SMika Westerberg 
12907981c001SMika Westerberg 		padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG1);
12917981c001SMika Westerberg 		val = readl(padcfg);
12927981c001SMika Westerberg 		if (val != pads[i].padcfg1) {
12937981c001SMika Westerberg 			writel(pads[i].padcfg1, padcfg);
12947981c001SMika Westerberg 			dev_dbg(dev, "restored pin %u padcfg1 %#08x\n",
12957981c001SMika Westerberg 				desc->number, readl(padcfg));
12967981c001SMika Westerberg 		}
1297e57725eaSMika Westerberg 
1298e57725eaSMika Westerberg 		padcfg = intel_get_padcfg(pctrl, desc->number, PADCFG2);
1299e57725eaSMika Westerberg 		if (padcfg) {
1300e57725eaSMika Westerberg 			val = readl(padcfg);
1301e57725eaSMika Westerberg 			if (val != pads[i].padcfg2) {
1302e57725eaSMika Westerberg 				writel(pads[i].padcfg2, padcfg);
1303e57725eaSMika Westerberg 				dev_dbg(dev, "restored pin %u padcfg2 %#08x\n",
1304e57725eaSMika Westerberg 					desc->number, readl(padcfg));
1305e57725eaSMika Westerberg 			}
1306e57725eaSMika Westerberg 		}
13077981c001SMika Westerberg 	}
13087981c001SMika Westerberg 
13097981c001SMika Westerberg 	communities = pctrl->context.communities;
13107981c001SMika Westerberg 	for (i = 0; i < pctrl->ncommunities; i++) {
13117981c001SMika Westerberg 		struct intel_community *community = &pctrl->communities[i];
13127981c001SMika Westerberg 		void __iomem *base;
13137981c001SMika Westerberg 		unsigned gpp;
13147981c001SMika Westerberg 
13157981c001SMika Westerberg 		base = community->regs + community->ie_offset;
13167981c001SMika Westerberg 		for (gpp = 0; gpp < community->ngpps; gpp++) {
13177981c001SMika Westerberg 			writel(communities[i].intmask[gpp], base + gpp * 4);
13187981c001SMika Westerberg 			dev_dbg(dev, "restored mask %d/%u %#08x\n", i, gpp,
13197981c001SMika Westerberg 				readl(base + gpp * 4));
13207981c001SMika Westerberg 		}
13217981c001SMika Westerberg 	}
13227981c001SMika Westerberg 
13237981c001SMika Westerberg 	return 0;
13247981c001SMika Westerberg }
13257981c001SMika Westerberg EXPORT_SYMBOL_GPL(intel_pinctrl_resume);
13267981c001SMika Westerberg #endif
13277981c001SMika Westerberg 
13287981c001SMika Westerberg MODULE_AUTHOR("Mathias Nyman <mathias.nyman@linux.intel.com>");
13297981c001SMika Westerberg MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
13307981c001SMika Westerberg MODULE_DESCRIPTION("Intel pinctrl/GPIO core driver");
13317981c001SMika Westerberg MODULE_LICENSE("GPL v2");
1332